]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/mips/kernel/ptrace.c
mips/ptrace: Preserve previous registers for short regset write
[mirror_ubuntu-bionic-kernel.git] / arch / mips / kernel / ptrace.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1992 Ross Biro
7 * Copyright (C) Linus Torvalds
8 * Copyright (C) 1994, 95, 96, 97, 98, 2000 Ralf Baechle
9 * Copyright (C) 1996 David S. Miller
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 1999 MIPS Technologies, Inc.
12 * Copyright (C) 2000 Ulf Carlsson
13 *
14 * At this time Linux/MIPS64 only supports syscall tracing, even for 32-bit
15 * binaries.
16 */
1da177e4 17#include <linux/compiler.h>
c3fc5cd5 18#include <linux/context_tracking.h>
7aeb753b 19#include <linux/elf.h>
1da177e4
LT
20#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/mm.h>
23#include <linux/errno.h>
24#include <linux/ptrace.h>
7aeb753b 25#include <linux/regset.h>
1da177e4 26#include <linux/smp.h>
1da177e4 27#include <linux/security.h>
40e084a5 28#include <linux/stddef.h>
bc3d22c1 29#include <linux/tracehook.h>
293c5bd1
RB
30#include <linux/audit.h>
31#include <linux/seccomp.h>
1d7bf993 32#include <linux/ftrace.h>
1da177e4 33
f8280c8d 34#include <asm/byteorder.h>
1da177e4 35#include <asm/cpu.h>
9b26616c 36#include <asm/cpu-info.h>
e50c0a8f 37#include <asm/dsp.h>
1da177e4
LT
38#include <asm/fpu.h>
39#include <asm/mipsregs.h>
101b3531 40#include <asm/mipsmtregs.h>
1da177e4
LT
41#include <asm/pgtable.h>
42#include <asm/page.h>
bec9b2b2 43#include <asm/syscall.h>
7c0f6ba6 44#include <linux/uaccess.h>
1da177e4 45#include <asm/bootinfo.h>
ea3d710f 46#include <asm/reg.h>
1da177e4 47
1d7bf993
RB
48#define CREATE_TRACE_POINTS
49#include <trace/events/syscalls.h>
50
ac9ad83b
PB
51static void init_fp_ctx(struct task_struct *target)
52{
53 /* If FP has been used then the target already has context */
54 if (tsk_used_math(target))
55 return;
56
57 /* Begin with data registers set to all 1s... */
58 memset(&target->thread.fpu.fpr, ~0, sizeof(target->thread.fpu.fpr));
59
abf378be 60 /* FCSR has been preset by `mips_set_personality_nan'. */
ac9ad83b
PB
61
62 /*
63 * Record that the target has "used" math, such that the context
64 * just initialised, and any modifications made by the caller,
65 * aren't discarded.
66 */
67 set_stopped_child_used_math(target);
68}
69
1da177e4
LT
70/*
71 * Called by kernel/ptrace.c when detaching..
72 *
73 * Make sure single step bits etc are not set.
74 */
75void ptrace_disable(struct task_struct *child)
76{
0926bf95
DD
77 /* Don't load the watchpoint registers for the ex-child. */
78 clear_tsk_thread_flag(child, TIF_LOAD_WATCH);
1da177e4
LT
79}
80
abf378be 81/*
5a1aca44
MR
82 * Poke at FCSR according to its mask. Set the Cause bits even
83 * if a corresponding Enable bit is set. This will be noticed at
84 * the time the thread is switched to and SIGFPE thrown accordingly.
abf378be
MR
85 */
86static void ptrace_setfcr31(struct task_struct *child, u32 value)
87{
88 u32 fcr31;
89 u32 mask;
90
abf378be
MR
91 fcr31 = child->thread.fpu.fcr31;
92 mask = boot_cpu_data.fpu_msk31;
93 child->thread.fpu.fcr31 = (value & ~mask) | (fcr31 & mask);
94}
95
ea3d710f 96/*
70342287 97 * Read a general register set. We always use the 64-bit format, even
ea3d710f
DJ
98 * for 32-bit kernels and for 32-bit processes on a 64-bit kernel.
99 * Registers are sign extended to fill the available space.
100 */
a79ebea6 101int ptrace_getregs(struct task_struct *child, struct user_pt_regs __user *data)
ea3d710f
DJ
102{
103 struct pt_regs *regs;
104 int i;
105
106 if (!access_ok(VERIFY_WRITE, data, 38 * 8))
107 return -EIO;
108
40bc9c67 109 regs = task_pt_regs(child);
ea3d710f
DJ
110
111 for (i = 0; i < 32; i++)
a79ebea6
AS
112 __put_user((long)regs->regs[i], (__s64 __user *)&data->regs[i]);
113 __put_user((long)regs->lo, (__s64 __user *)&data->lo);
114 __put_user((long)regs->hi, (__s64 __user *)&data->hi);
115 __put_user((long)regs->cp0_epc, (__s64 __user *)&data->cp0_epc);
116 __put_user((long)regs->cp0_badvaddr, (__s64 __user *)&data->cp0_badvaddr);
117 __put_user((long)regs->cp0_status, (__s64 __user *)&data->cp0_status);
118 __put_user((long)regs->cp0_cause, (__s64 __user *)&data->cp0_cause);
ea3d710f
DJ
119
120 return 0;
121}
122
123/*
124 * Write a general register set. As for PTRACE_GETREGS, we always use
125 * the 64-bit format. On a 32-bit kernel only the lower order half
126 * (according to endianness) will be used.
127 */
a79ebea6 128int ptrace_setregs(struct task_struct *child, struct user_pt_regs __user *data)
ea3d710f
DJ
129{
130 struct pt_regs *regs;
131 int i;
132
133 if (!access_ok(VERIFY_READ, data, 38 * 8))
134 return -EIO;
135
40bc9c67 136 regs = task_pt_regs(child);
ea3d710f
DJ
137
138 for (i = 0; i < 32; i++)
a79ebea6
AS
139 __get_user(regs->regs[i], (__s64 __user *)&data->regs[i]);
140 __get_user(regs->lo, (__s64 __user *)&data->lo);
141 __get_user(regs->hi, (__s64 __user *)&data->hi);
142 __get_user(regs->cp0_epc, (__s64 __user *)&data->cp0_epc);
ea3d710f
DJ
143
144 /* badvaddr, status, and cause may not be written. */
145
146 return 0;
147}
148
49a89efb 149int ptrace_getfpregs(struct task_struct *child, __u32 __user *data)
ea3d710f
DJ
150{
151 int i;
152
153 if (!access_ok(VERIFY_WRITE, data, 33 * 8))
154 return -EIO;
155
156 if (tsk_used_math(child)) {
bbd426f5 157 union fpureg *fregs = get_fpu_regs(child);
ea3d710f 158 for (i = 0; i < 32; i++)
bbd426f5
PB
159 __put_user(get_fpr64(&fregs[i], 0),
160 i + (__u64 __user *)data);
ea3d710f
DJ
161 } else {
162 for (i = 0; i < 32; i++)
49a89efb 163 __put_user((__u64) -1, i + (__u64 __user *) data);
ea3d710f
DJ
164 }
165
49a89efb 166 __put_user(child->thread.fpu.fcr31, data + 64);
656ff9be 167 __put_user(boot_cpu_data.fpu_id, data + 65);
ea3d710f
DJ
168
169 return 0;
170}
171
49a89efb 172int ptrace_setfpregs(struct task_struct *child, __u32 __user *data)
ea3d710f 173{
bbd426f5
PB
174 union fpureg *fregs;
175 u64 fpr_val;
9b26616c 176 u32 value;
ea3d710f
DJ
177 int i;
178
179 if (!access_ok(VERIFY_READ, data, 33 * 8))
180 return -EIO;
181
ac9ad83b 182 init_fp_ctx(child);
ea3d710f
DJ
183 fregs = get_fpu_regs(child);
184
bbd426f5
PB
185 for (i = 0; i < 32; i++) {
186 __get_user(fpr_val, i + (__u64 __user *)data);
187 set_fpr64(&fregs[i], 0, fpr_val);
188 }
ea3d710f 189
9b26616c 190 __get_user(value, data + 64);
abf378be 191 ptrace_setfcr31(child, value);
ea3d710f
DJ
192
193 /* FIR may not be written. */
194
195 return 0;
196}
197
0926bf95
DD
198int ptrace_get_watch_regs(struct task_struct *child,
199 struct pt_watch_regs __user *addr)
200{
201 enum pt_watch_style style;
202 int i;
203
57c7ea51 204 if (!cpu_has_watch || boot_cpu_data.watch_reg_use_cnt == 0)
0926bf95
DD
205 return -EIO;
206 if (!access_ok(VERIFY_WRITE, addr, sizeof(struct pt_watch_regs)))
207 return -EIO;
208
209#ifdef CONFIG_32BIT
210 style = pt_watch_style_mips32;
211#define WATCH_STYLE mips32
212#else
213 style = pt_watch_style_mips64;
214#define WATCH_STYLE mips64
215#endif
216
217 __put_user(style, &addr->style);
57c7ea51 218 __put_user(boot_cpu_data.watch_reg_use_cnt,
0926bf95 219 &addr->WATCH_STYLE.num_valid);
57c7ea51 220 for (i = 0; i < boot_cpu_data.watch_reg_use_cnt; i++) {
0926bf95
DD
221 __put_user(child->thread.watch.mips3264.watchlo[i],
222 &addr->WATCH_STYLE.watchlo[i]);
50af501c
JH
223 __put_user(child->thread.watch.mips3264.watchhi[i] &
224 (MIPS_WATCHHI_MASK | MIPS_WATCHHI_IRW),
0926bf95 225 &addr->WATCH_STYLE.watchhi[i]);
57c7ea51 226 __put_user(boot_cpu_data.watch_reg_masks[i],
0926bf95
DD
227 &addr->WATCH_STYLE.watch_masks[i]);
228 }
229 for (; i < 8; i++) {
230 __put_user(0, &addr->WATCH_STYLE.watchlo[i]);
231 __put_user(0, &addr->WATCH_STYLE.watchhi[i]);
232 __put_user(0, &addr->WATCH_STYLE.watch_masks[i]);
233 }
234
235 return 0;
236}
237
238int ptrace_set_watch_regs(struct task_struct *child,
239 struct pt_watch_regs __user *addr)
240{
241 int i;
242 int watch_active = 0;
243 unsigned long lt[NUM_WATCH_REGS];
244 u16 ht[NUM_WATCH_REGS];
245
57c7ea51 246 if (!cpu_has_watch || boot_cpu_data.watch_reg_use_cnt == 0)
0926bf95
DD
247 return -EIO;
248 if (!access_ok(VERIFY_READ, addr, sizeof(struct pt_watch_regs)))
249 return -EIO;
250 /* Check the values. */
57c7ea51 251 for (i = 0; i < boot_cpu_data.watch_reg_use_cnt; i++) {
0926bf95
DD
252 __get_user(lt[i], &addr->WATCH_STYLE.watchlo[i]);
253#ifdef CONFIG_32BIT
254 if (lt[i] & __UA_LIMIT)
255 return -EINVAL;
256#else
257 if (test_tsk_thread_flag(child, TIF_32BIT_ADDR)) {
258 if (lt[i] & 0xffffffff80000000UL)
259 return -EINVAL;
260 } else {
261 if (lt[i] & __UA_LIMIT)
262 return -EINVAL;
263 }
264#endif
265 __get_user(ht[i], &addr->WATCH_STYLE.watchhi[i]);
50af501c 266 if (ht[i] & ~MIPS_WATCHHI_MASK)
0926bf95
DD
267 return -EINVAL;
268 }
269 /* Install them. */
57c7ea51 270 for (i = 0; i < boot_cpu_data.watch_reg_use_cnt; i++) {
50af501c 271 if (lt[i] & MIPS_WATCHLO_IRW)
0926bf95
DD
272 watch_active = 1;
273 child->thread.watch.mips3264.watchlo[i] = lt[i];
274 /* Set the G bit. */
275 child->thread.watch.mips3264.watchhi[i] = ht[i];
276 }
277
278 if (watch_active)
279 set_tsk_thread_flag(child, TIF_LOAD_WATCH);
280 else
281 clear_tsk_thread_flag(child, TIF_LOAD_WATCH);
282
283 return 0;
284}
285
7aeb753b
RB
286/* regset get/set implementations */
287
c23b3d1a
AS
288#if defined(CONFIG_32BIT) || defined(CONFIG_MIPS32_O32)
289
290static int gpr32_get(struct task_struct *target,
291 const struct user_regset *regset,
292 unsigned int pos, unsigned int count,
293 void *kbuf, void __user *ubuf)
7aeb753b
RB
294{
295 struct pt_regs *regs = task_pt_regs(target);
c23b3d1a
AS
296 u32 uregs[ELF_NGREG] = {};
297 unsigned i;
298
299 for (i = MIPS32_EF_R1; i <= MIPS32_EF_R31; i++) {
300 /* k0/k1 are copied as zero. */
301 if (i == MIPS32_EF_R26 || i == MIPS32_EF_R27)
302 continue;
303
304 uregs[i] = regs->regs[i - MIPS32_EF_R0];
305 }
306
307 uregs[MIPS32_EF_LO] = regs->lo;
308 uregs[MIPS32_EF_HI] = regs->hi;
309 uregs[MIPS32_EF_CP0_EPC] = regs->cp0_epc;
310 uregs[MIPS32_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
311 uregs[MIPS32_EF_CP0_STATUS] = regs->cp0_status;
312 uregs[MIPS32_EF_CP0_CAUSE] = regs->cp0_cause;
7aeb753b 313
c23b3d1a
AS
314 return user_regset_copyout(&pos, &count, &kbuf, &ubuf, uregs, 0,
315 sizeof(uregs));
7aeb753b
RB
316}
317
c23b3d1a
AS
318static int gpr32_set(struct task_struct *target,
319 const struct user_regset *regset,
320 unsigned int pos, unsigned int count,
321 const void *kbuf, const void __user *ubuf)
7aeb753b 322{
c23b3d1a
AS
323 struct pt_regs *regs = task_pt_regs(target);
324 u32 uregs[ELF_NGREG];
325 unsigned start, num_regs, i;
326 int err;
327
328 start = pos / sizeof(u32);
329 num_regs = count / sizeof(u32);
330
331 if (start + num_regs > ELF_NGREG)
332 return -EIO;
333
334 err = user_regset_copyin(&pos, &count, &kbuf, &ubuf, uregs, 0,
335 sizeof(uregs));
336 if (err)
337 return err;
338
339 for (i = start; i < num_regs; i++) {
340 /*
341 * Cast all values to signed here so that if this is a 64-bit
342 * kernel, the supplied 32-bit values will be sign extended.
343 */
344 switch (i) {
345 case MIPS32_EF_R1 ... MIPS32_EF_R25:
346 /* k0/k1 are ignored. */
347 case MIPS32_EF_R28 ... MIPS32_EF_R31:
348 regs->regs[i - MIPS32_EF_R0] = (s32)uregs[i];
349 break;
350 case MIPS32_EF_LO:
351 regs->lo = (s32)uregs[i];
352 break;
353 case MIPS32_EF_HI:
354 regs->hi = (s32)uregs[i];
355 break;
356 case MIPS32_EF_CP0_EPC:
357 regs->cp0_epc = (s32)uregs[i];
358 break;
359 }
360 }
361
362 return 0;
363}
364
365#endif /* CONFIG_32BIT || CONFIG_MIPS32_O32 */
366
367#ifdef CONFIG_64BIT
368
369static int gpr64_get(struct task_struct *target,
370 const struct user_regset *regset,
371 unsigned int pos, unsigned int count,
372 void *kbuf, void __user *ubuf)
373{
374 struct pt_regs *regs = task_pt_regs(target);
375 u64 uregs[ELF_NGREG] = {};
376 unsigned i;
377
378 for (i = MIPS64_EF_R1; i <= MIPS64_EF_R31; i++) {
379 /* k0/k1 are copied as zero. */
380 if (i == MIPS64_EF_R26 || i == MIPS64_EF_R27)
381 continue;
382
383 uregs[i] = regs->regs[i - MIPS64_EF_R0];
384 }
385
386 uregs[MIPS64_EF_LO] = regs->lo;
387 uregs[MIPS64_EF_HI] = regs->hi;
388 uregs[MIPS64_EF_CP0_EPC] = regs->cp0_epc;
389 uregs[MIPS64_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
390 uregs[MIPS64_EF_CP0_STATUS] = regs->cp0_status;
391 uregs[MIPS64_EF_CP0_CAUSE] = regs->cp0_cause;
392
393 return user_regset_copyout(&pos, &count, &kbuf, &ubuf, uregs, 0,
394 sizeof(uregs));
395}
7aeb753b 396
c23b3d1a
AS
397static int gpr64_set(struct task_struct *target,
398 const struct user_regset *regset,
399 unsigned int pos, unsigned int count,
400 const void *kbuf, const void __user *ubuf)
401{
402 struct pt_regs *regs = task_pt_regs(target);
403 u64 uregs[ELF_NGREG];
404 unsigned start, num_regs, i;
405 int err;
406
407 start = pos / sizeof(u64);
408 num_regs = count / sizeof(u64);
409
410 if (start + num_regs > ELF_NGREG)
411 return -EIO;
7aeb753b 412
c23b3d1a
AS
413 err = user_regset_copyin(&pos, &count, &kbuf, &ubuf, uregs, 0,
414 sizeof(uregs));
415 if (err)
416 return err;
417
418 for (i = start; i < num_regs; i++) {
419 switch (i) {
420 case MIPS64_EF_R1 ... MIPS64_EF_R25:
421 /* k0/k1 are ignored. */
422 case MIPS64_EF_R28 ... MIPS64_EF_R31:
423 regs->regs[i - MIPS64_EF_R0] = uregs[i];
424 break;
425 case MIPS64_EF_LO:
426 regs->lo = uregs[i];
427 break;
428 case MIPS64_EF_HI:
429 regs->hi = uregs[i];
430 break;
431 case MIPS64_EF_CP0_EPC:
432 regs->cp0_epc = uregs[i];
433 break;
434 }
435 }
7aeb753b
RB
436
437 return 0;
438}
439
c23b3d1a
AS
440#endif /* CONFIG_64BIT */
441
7aeb753b
RB
442static int fpr_get(struct task_struct *target,
443 const struct user_regset *regset,
444 unsigned int pos, unsigned int count,
445 void *kbuf, void __user *ubuf)
446{
72b22bba
PB
447 unsigned i;
448 int err;
449 u64 fpr_val;
450
7aeb753b 451 /* XXX fcr31 */
72b22bba
PB
452
453 if (sizeof(target->thread.fpu.fpr[i]) == sizeof(elf_fpreg_t))
454 return user_regset_copyout(&pos, &count, &kbuf, &ubuf,
455 &target->thread.fpu,
456 0, sizeof(elf_fpregset_t));
457
458 for (i = 0; i < NUM_FPU_REGS; i++) {
459 fpr_val = get_fpr64(&target->thread.fpu.fpr[i], 0);
460 err = user_regset_copyout(&pos, &count, &kbuf, &ubuf,
461 &fpr_val, i * sizeof(elf_fpreg_t),
462 (i + 1) * sizeof(elf_fpreg_t));
463 if (err)
464 return err;
465 }
466
467 return 0;
7aeb753b
RB
468}
469
470static int fpr_set(struct task_struct *target,
471 const struct user_regset *regset,
472 unsigned int pos, unsigned int count,
473 const void *kbuf, const void __user *ubuf)
474{
72b22bba
PB
475 unsigned i;
476 int err;
477 u64 fpr_val;
478
7aeb753b 479 /* XXX fcr31 */
72b22bba 480
ac9ad83b
PB
481 init_fp_ctx(target);
482
72b22bba
PB
483 if (sizeof(target->thread.fpu.fpr[i]) == sizeof(elf_fpreg_t))
484 return user_regset_copyin(&pos, &count, &kbuf, &ubuf,
485 &target->thread.fpu,
486 0, sizeof(elf_fpregset_t));
487
d614fd58
DM
488 BUILD_BUG_ON(sizeof(fpr_val) != sizeof(elf_fpreg_t));
489 for (i = 0; i < NUM_FPU_REGS && count >= sizeof(elf_fpreg_t); i++) {
72b22bba
PB
490 err = user_regset_copyin(&pos, &count, &kbuf, &ubuf,
491 &fpr_val, i * sizeof(elf_fpreg_t),
492 (i + 1) * sizeof(elf_fpreg_t));
493 if (err)
494 return err;
495 set_fpr64(&target->thread.fpu.fpr[i], 0, fpr_val);
496 }
497
498 return 0;
7aeb753b
RB
499}
500
501enum mips_regset {
502 REGSET_GPR,
503 REGSET_FPR,
504};
505
40e084a5
RB
506struct pt_regs_offset {
507 const char *name;
508 int offset;
509};
510
511#define REG_OFFSET_NAME(reg, r) { \
512 .name = #reg, \
513 .offset = offsetof(struct pt_regs, r) \
514}
515
516#define REG_OFFSET_END { \
517 .name = NULL, \
518 .offset = 0 \
519}
520
521static const struct pt_regs_offset regoffset_table[] = {
522 REG_OFFSET_NAME(r0, regs[0]),
523 REG_OFFSET_NAME(r1, regs[1]),
524 REG_OFFSET_NAME(r2, regs[2]),
525 REG_OFFSET_NAME(r3, regs[3]),
526 REG_OFFSET_NAME(r4, regs[4]),
527 REG_OFFSET_NAME(r5, regs[5]),
528 REG_OFFSET_NAME(r6, regs[6]),
529 REG_OFFSET_NAME(r7, regs[7]),
530 REG_OFFSET_NAME(r8, regs[8]),
531 REG_OFFSET_NAME(r9, regs[9]),
532 REG_OFFSET_NAME(r10, regs[10]),
533 REG_OFFSET_NAME(r11, regs[11]),
534 REG_OFFSET_NAME(r12, regs[12]),
535 REG_OFFSET_NAME(r13, regs[13]),
536 REG_OFFSET_NAME(r14, regs[14]),
537 REG_OFFSET_NAME(r15, regs[15]),
538 REG_OFFSET_NAME(r16, regs[16]),
539 REG_OFFSET_NAME(r17, regs[17]),
540 REG_OFFSET_NAME(r18, regs[18]),
541 REG_OFFSET_NAME(r19, regs[19]),
542 REG_OFFSET_NAME(r20, regs[20]),
543 REG_OFFSET_NAME(r21, regs[21]),
544 REG_OFFSET_NAME(r22, regs[22]),
545 REG_OFFSET_NAME(r23, regs[23]),
546 REG_OFFSET_NAME(r24, regs[24]),
547 REG_OFFSET_NAME(r25, regs[25]),
548 REG_OFFSET_NAME(r26, regs[26]),
549 REG_OFFSET_NAME(r27, regs[27]),
550 REG_OFFSET_NAME(r28, regs[28]),
551 REG_OFFSET_NAME(r29, regs[29]),
552 REG_OFFSET_NAME(r30, regs[30]),
553 REG_OFFSET_NAME(r31, regs[31]),
554 REG_OFFSET_NAME(c0_status, cp0_status),
555 REG_OFFSET_NAME(hi, hi),
556 REG_OFFSET_NAME(lo, lo),
557#ifdef CONFIG_CPU_HAS_SMARTMIPS
558 REG_OFFSET_NAME(acx, acx),
559#endif
560 REG_OFFSET_NAME(c0_badvaddr, cp0_badvaddr),
561 REG_OFFSET_NAME(c0_cause, cp0_cause),
562 REG_OFFSET_NAME(c0_epc, cp0_epc),
40e084a5
RB
563#ifdef CONFIG_CPU_CAVIUM_OCTEON
564 REG_OFFSET_NAME(mpl0, mpl[0]),
565 REG_OFFSET_NAME(mpl1, mpl[1]),
566 REG_OFFSET_NAME(mpl2, mpl[2]),
567 REG_OFFSET_NAME(mtp0, mtp[0]),
568 REG_OFFSET_NAME(mtp1, mtp[1]),
569 REG_OFFSET_NAME(mtp2, mtp[2]),
570#endif
571 REG_OFFSET_END,
572};
573
574/**
575 * regs_query_register_offset() - query register offset from its name
576 * @name: the name of a register
577 *
578 * regs_query_register_offset() returns the offset of a register in struct
579 * pt_regs from its name. If the name is invalid, this returns -EINVAL;
580 */
581int regs_query_register_offset(const char *name)
582{
583 const struct pt_regs_offset *roff;
584 for (roff = regoffset_table; roff->name != NULL; roff++)
585 if (!strcmp(roff->name, name))
586 return roff->offset;
587 return -EINVAL;
588}
589
c23b3d1a
AS
590#if defined(CONFIG_32BIT) || defined(CONFIG_MIPS32_O32)
591
7aeb753b
RB
592static const struct user_regset mips_regsets[] = {
593 [REGSET_GPR] = {
594 .core_note_type = NT_PRSTATUS,
595 .n = ELF_NGREG,
596 .size = sizeof(unsigned int),
597 .align = sizeof(unsigned int),
c23b3d1a
AS
598 .get = gpr32_get,
599 .set = gpr32_set,
7aeb753b
RB
600 },
601 [REGSET_FPR] = {
602 .core_note_type = NT_PRFPREG,
603 .n = ELF_NFPREG,
604 .size = sizeof(elf_fpreg_t),
605 .align = sizeof(elf_fpreg_t),
606 .get = fpr_get,
607 .set = fpr_set,
608 },
609};
610
611static const struct user_regset_view user_mips_view = {
612 .name = "mips",
613 .e_machine = ELF_ARCH,
614 .ei_osabi = ELF_OSABI,
615 .regsets = mips_regsets,
616 .n = ARRAY_SIZE(mips_regsets),
617};
618
c23b3d1a
AS
619#endif /* CONFIG_32BIT || CONFIG_MIPS32_O32 */
620
621#ifdef CONFIG_64BIT
622
7aeb753b
RB
623static const struct user_regset mips64_regsets[] = {
624 [REGSET_GPR] = {
625 .core_note_type = NT_PRSTATUS,
626 .n = ELF_NGREG,
627 .size = sizeof(unsigned long),
628 .align = sizeof(unsigned long),
c23b3d1a
AS
629 .get = gpr64_get,
630 .set = gpr64_set,
7aeb753b
RB
631 },
632 [REGSET_FPR] = {
633 .core_note_type = NT_PRFPREG,
634 .n = ELF_NFPREG,
635 .size = sizeof(elf_fpreg_t),
636 .align = sizeof(elf_fpreg_t),
637 .get = fpr_get,
638 .set = fpr_set,
639 },
640};
641
642static const struct user_regset_view user_mips64_view = {
c23b3d1a 643 .name = "mips64",
7aeb753b
RB
644 .e_machine = ELF_ARCH,
645 .ei_osabi = ELF_OSABI,
646 .regsets = mips64_regsets,
c23b3d1a 647 .n = ARRAY_SIZE(mips64_regsets),
7aeb753b
RB
648};
649
c23b3d1a
AS
650#endif /* CONFIG_64BIT */
651
7aeb753b
RB
652const struct user_regset_view *task_user_regset_view(struct task_struct *task)
653{
654#ifdef CONFIG_32BIT
655 return &user_mips_view;
c23b3d1a 656#else
7aeb753b 657#ifdef CONFIG_MIPS32_O32
c23b3d1a
AS
658 if (test_tsk_thread_flag(task, TIF_32BIT_REGS))
659 return &user_mips_view;
7aeb753b 660#endif
7aeb753b 661 return &user_mips64_view;
c23b3d1a 662#endif
7aeb753b
RB
663}
664
9b05a69e
NK
665long arch_ptrace(struct task_struct *child, long request,
666 unsigned long addr, unsigned long data)
1da177e4 667{
1da177e4 668 int ret;
fb671139
NK
669 void __user *addrp = (void __user *) addr;
670 void __user *datavp = (void __user *) data;
671 unsigned long __user *datalp = (void __user *) data;
1da177e4 672
1da177e4
LT
673 switch (request) {
674 /* when I and D space are separate, these will need to be fixed. */
675 case PTRACE_PEEKTEXT: /* read word at location addr. */
76647323
AD
676 case PTRACE_PEEKDATA:
677 ret = generic_ptrace_peekdata(child, addr, data);
1da177e4 678 break;
1da177e4
LT
679
680 /* Read the word at location addr in the USER area. */
681 case PTRACE_PEEKUSR: {
682 struct pt_regs *regs;
bbd426f5 683 union fpureg *fregs;
1da177e4
LT
684 unsigned long tmp = 0;
685
40bc9c67 686 regs = task_pt_regs(child);
1da177e4
LT
687 ret = 0; /* Default return value. */
688
689 switch (addr) {
690 case 0 ... 31:
691 tmp = regs->regs[addr];
692 break;
693 case FPR_BASE ... FPR_BASE + 31:
597ce172
PB
694 if (!tsk_used_math(child)) {
695 /* FP not yet used */
696 tmp = -1;
697 break;
698 }
699 fregs = get_fpu_regs(child);
1da177e4 700
875d43e7 701#ifdef CONFIG_32BIT
597ce172 702 if (test_thread_flag(TIF_32BIT_FPREGS)) {
1da177e4
LT
703 /*
704 * The odd registers are actually the high
705 * order bits of the values stored in the even
706 * registers - unless we're using r2k_switch.S.
707 */
bbd426f5
PB
708 tmp = get_fpr32(&fregs[(addr & ~1) - FPR_BASE],
709 addr & 1);
597ce172 710 break;
1da177e4 711 }
597ce172 712#endif
bbd426f5 713 tmp = get_fpr32(&fregs[addr - FPR_BASE], 0);
1da177e4
LT
714 break;
715 case PC:
716 tmp = regs->cp0_epc;
717 break;
718 case CAUSE:
719 tmp = regs->cp0_cause;
720 break;
721 case BADVADDR:
722 tmp = regs->cp0_badvaddr;
723 break;
724 case MMHI:
725 tmp = regs->hi;
726 break;
727 case MMLO:
728 tmp = regs->lo;
729 break;
9693a853
FBH
730#ifdef CONFIG_CPU_HAS_SMARTMIPS
731 case ACX:
732 tmp = regs->acx;
733 break;
734#endif
1da177e4 735 case FPC_CSR:
eae89076 736 tmp = child->thread.fpu.fcr31;
1da177e4 737 break;
3351047f
PB
738 case FPC_EIR:
739 /* implementation / version register */
656ff9be 740 tmp = boot_cpu_data.fpu_id;
1da177e4 741 break;
c134a5ec
RB
742 case DSP_BASE ... DSP_BASE + 5: {
743 dspreg_t *dregs;
744
e50c0a8f
RB
745 if (!cpu_has_dsp) {
746 tmp = 0;
747 ret = -EIO;
481bed45 748 goto out;
e50c0a8f 749 }
6c355852
RB
750 dregs = __get_dsp_regs(child);
751 tmp = (unsigned long) (dregs[addr - DSP_BASE]);
e50c0a8f 752 break;
c134a5ec 753 }
e50c0a8f
RB
754 case DSP_CONTROL:
755 if (!cpu_has_dsp) {
756 tmp = 0;
757 ret = -EIO;
481bed45 758 goto out;
e50c0a8f
RB
759 }
760 tmp = child->thread.dsp.dspcontrol;
761 break;
1da177e4
LT
762 default:
763 tmp = 0;
764 ret = -EIO;
481bed45 765 goto out;
1da177e4 766 }
fb671139 767 ret = put_user(tmp, datalp);
1da177e4
LT
768 break;
769 }
770
771 /* when I and D space are separate, this will have to be fixed. */
772 case PTRACE_POKETEXT: /* write the word at location addr. */
773 case PTRACE_POKEDATA:
f284ce72 774 ret = generic_ptrace_pokedata(child, addr, data);
1da177e4
LT
775 break;
776
777 case PTRACE_POKEUSR: {
778 struct pt_regs *regs;
779 ret = 0;
40bc9c67 780 regs = task_pt_regs(child);
1da177e4
LT
781
782 switch (addr) {
783 case 0 ... 31:
784 regs->regs[addr] = data;
785 break;
786 case FPR_BASE ... FPR_BASE + 31: {
bbd426f5 787 union fpureg *fregs = get_fpu_regs(child);
1da177e4 788
ac9ad83b 789 init_fp_ctx(child);
875d43e7 790#ifdef CONFIG_32BIT
597ce172
PB
791 if (test_thread_flag(TIF_32BIT_FPREGS)) {
792 /*
793 * The odd registers are actually the high
794 * order bits of the values stored in the even
795 * registers - unless we're using r2k_switch.S.
796 */
bbd426f5
PB
797 set_fpr32(&fregs[(addr & ~1) - FPR_BASE],
798 addr & 1, data);
597ce172 799 break;
1da177e4
LT
800 }
801#endif
bbd426f5 802 set_fpr64(&fregs[addr - FPR_BASE], 0, data);
1da177e4
LT
803 break;
804 }
805 case PC:
806 regs->cp0_epc = data;
807 break;
808 case MMHI:
809 regs->hi = data;
810 break;
811 case MMLO:
812 regs->lo = data;
813 break;
9693a853
FBH
814#ifdef CONFIG_CPU_HAS_SMARTMIPS
815 case ACX:
816 regs->acx = data;
817 break;
818#endif
1da177e4 819 case FPC_CSR:
c9e56039 820 init_fp_ctx(child);
abf378be 821 ptrace_setfcr31(child, data);
1da177e4 822 break;
c134a5ec
RB
823 case DSP_BASE ... DSP_BASE + 5: {
824 dspreg_t *dregs;
825
e50c0a8f
RB
826 if (!cpu_has_dsp) {
827 ret = -EIO;
828 break;
829 }
830
c134a5ec 831 dregs = __get_dsp_regs(child);
e50c0a8f
RB
832 dregs[addr - DSP_BASE] = data;
833 break;
c134a5ec 834 }
e50c0a8f
RB
835 case DSP_CONTROL:
836 if (!cpu_has_dsp) {
837 ret = -EIO;
838 break;
839 }
840 child->thread.dsp.dspcontrol = data;
841 break;
1da177e4
LT
842 default:
843 /* The rest are not allowed. */
844 ret = -EIO;
845 break;
846 }
847 break;
848 }
849
ea3d710f 850 case PTRACE_GETREGS:
fb671139 851 ret = ptrace_getregs(child, datavp);
ea3d710f
DJ
852 break;
853
854 case PTRACE_SETREGS:
fb671139 855 ret = ptrace_setregs(child, datavp);
ea3d710f
DJ
856 break;
857
858 case PTRACE_GETFPREGS:
fb671139 859 ret = ptrace_getfpregs(child, datavp);
ea3d710f
DJ
860 break;
861
862 case PTRACE_SETFPREGS:
fb671139 863 ret = ptrace_setfpregs(child, datavp);
ea3d710f
DJ
864 break;
865
3c37026d 866 case PTRACE_GET_THREAD_AREA:
fb671139 867 ret = put_user(task_thread_info(child)->tp_value, datalp);
3c37026d
RB
868 break;
869
0926bf95 870 case PTRACE_GET_WATCH_REGS:
fb671139 871 ret = ptrace_get_watch_regs(child, addrp);
0926bf95
DD
872 break;
873
874 case PTRACE_SET_WATCH_REGS:
fb671139 875 ret = ptrace_set_watch_regs(child, addrp);
0926bf95
DD
876 break;
877
1da177e4
LT
878 default:
879 ret = ptrace_request(child, request, addr, data);
880 break;
881 }
481bed45 882 out:
1da177e4
LT
883 return ret;
884}
885
886/*
887 * Notification of system call entry/exit
888 * - triggered by current->work.syscall_trace
889 */
4c21b8fd 890asmlinkage long syscall_trace_enter(struct pt_regs *regs, long syscall)
1da177e4 891{
c3fc5cd5
RB
892 user_exit();
893
c2d9f177
LP
894 current_thread_info()->syscall = syscall;
895
0dfa95aa
RB
896 if (test_thread_flag(TIF_SYSCALL_TRACE) &&
897 tracehook_report_syscall_entry(regs))
2ac3c8d1
KC
898 return -1;
899
900 if (secure_computing(NULL) == -1)
901 return -1;
293c5bd1 902
1d7bf993
RB
903 if (unlikely(test_thread_flag(TIF_SYSCALL_TRACEPOINT)))
904 trace_sys_enter(regs, regs->regs[2]);
905
91397401 906 audit_syscall_entry(syscall, regs->regs[4], regs->regs[5],
b05d8447 907 regs->regs[6], regs->regs[7]);
1225eb82 908 return syscall;
1da177e4 909}
8b659a39
RB
910
911/*
912 * Notification of system call entry/exit
913 * - triggered by current->work.syscall_trace
914 */
915asmlinkage void syscall_trace_leave(struct pt_regs *regs)
916{
c3fc5cd5
RB
917 /*
918 * We may come here right after calling schedule_user()
919 * or do_notify_resume(), in which case we can be in RCU
920 * user mode.
921 */
922 user_exit();
923
d7e7528b 924 audit_syscall_exit(regs);
8b659a39 925
1d7bf993
RB
926 if (unlikely(test_thread_flag(TIF_SYSCALL_TRACEPOINT)))
927 trace_sys_exit(regs, regs->regs[2]);
928
bc3d22c1
RB
929 if (test_thread_flag(TIF_SYSCALL_TRACE))
930 tracehook_report_syscall_exit(regs, 0);
c3fc5cd5
RB
931
932 user_enter();
8b659a39 933}