]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/mips/kernel/traps.c
MIPS: save/disable MSA in lose_fpu
[mirror_ubuntu-bionic-kernel.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
60b0d655 11 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
2a0b24f5 12 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
b08a9c95 13 * Copyright (C) 2014, Imagination Technologies Ltd.
1da177e4 14 */
8e8a52ed 15#include <linux/bug.h>
60b0d655 16#include <linux/compiler.h>
c3fc5cd5 17#include <linux/context_tracking.h>
ae4ce454 18#include <linux/cpu_pm.h>
7aa1c8f4 19#include <linux/kexec.h>
1da177e4 20#include <linux/init.h>
8742cd23 21#include <linux/kernel.h>
f9ded569 22#include <linux/module.h>
1da177e4 23#include <linux/mm.h>
1da177e4
LT
24#include <linux/sched.h>
25#include <linux/smp.h>
1da177e4
LT
26#include <linux/spinlock.h>
27#include <linux/kallsyms.h>
e01402b1 28#include <linux/bootmem.h>
d4fd1989 29#include <linux/interrupt.h>
39b8d525 30#include <linux/ptrace.h>
88547001
JW
31#include <linux/kgdb.h>
32#include <linux/kdebug.h>
c1bf207d 33#include <linux/kprobes.h>
69f3a7de 34#include <linux/notifier.h>
5dd11d5d 35#include <linux/kdb.h>
ca4d3e67 36#include <linux/irq.h>
7f788d2d 37#include <linux/perf_event.h>
1da177e4
LT
38
39#include <asm/bootinfo.h>
40#include <asm/branch.h>
41#include <asm/break.h>
69f3a7de 42#include <asm/cop2.h>
1da177e4 43#include <asm/cpu.h>
69f24d17 44#include <asm/cpu-type.h>
e50c0a8f 45#include <asm/dsp.h>
1da177e4 46#include <asm/fpu.h>
ba3049ed 47#include <asm/fpu_emulator.h>
bdc92d74 48#include <asm/idle.h>
340ee4b9
RB
49#include <asm/mipsregs.h>
50#include <asm/mipsmtregs.h>
1da177e4 51#include <asm/module.h>
1db1af84 52#include <asm/msa.h>
1da177e4
LT
53#include <asm/pgtable.h>
54#include <asm/ptrace.h>
55#include <asm/sections.h>
1da177e4
LT
56#include <asm/tlbdebug.h>
57#include <asm/traps.h>
58#include <asm/uaccess.h>
b67b2b70 59#include <asm/watch.h>
1da177e4 60#include <asm/mmu_context.h>
1da177e4 61#include <asm/types.h>
1df0f0ff 62#include <asm/stacktrace.h>
92bbe1b9 63#include <asm/uasm.h>
1da177e4 64
c65a5480 65extern void check_wait(void);
c65a5480 66extern asmlinkage void rollback_handle_int(void);
e4ac58af 67extern asmlinkage void handle_int(void);
86a1708a
RB
68extern u32 handle_tlbl[];
69extern u32 handle_tlbs[];
70extern u32 handle_tlbm[];
1da177e4
LT
71extern asmlinkage void handle_adel(void);
72extern asmlinkage void handle_ades(void);
73extern asmlinkage void handle_ibe(void);
74extern asmlinkage void handle_dbe(void);
75extern asmlinkage void handle_sys(void);
76extern asmlinkage void handle_bp(void);
77extern asmlinkage void handle_ri(void);
5b10496b
AN
78extern asmlinkage void handle_ri_rdhwr_vivt(void);
79extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
80extern asmlinkage void handle_cpu(void);
81extern asmlinkage void handle_ov(void);
82extern asmlinkage void handle_tr(void);
2bcb3fbc 83extern asmlinkage void handle_msa_fpe(void);
1da177e4 84extern asmlinkage void handle_fpe(void);
75b5b5e0 85extern asmlinkage void handle_ftlb(void);
1db1af84 86extern asmlinkage void handle_msa(void);
1da177e4
LT
87extern asmlinkage void handle_mdmx(void);
88extern asmlinkage void handle_watch(void);
340ee4b9 89extern asmlinkage void handle_mt(void);
e50c0a8f 90extern asmlinkage void handle_dsp(void);
1da177e4
LT
91extern asmlinkage void handle_mcheck(void);
92extern asmlinkage void handle_reserved(void);
5890f70f 93extern void tlb_do_page_fault_0(void);
1da177e4 94
1da177e4
LT
95void (*board_be_init)(void);
96int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
97void (*board_nmi_handler_setup)(void);
98void (*board_ejtag_handler_setup)(void);
99void (*board_bind_eic_interrupt)(int irq, int regset);
6fb97eff 100void (*board_ebase_setup)(void);
078a55fc 101void(*board_cache_error_setup)(void);
1da177e4 102
4d157d5e 103static void show_raw_backtrace(unsigned long reg29)
e889d78f 104{
39b8d525 105 unsigned long *sp = (unsigned long *)(reg29 & ~3);
e889d78f
AN
106 unsigned long addr;
107
108 printk("Call Trace:");
109#ifdef CONFIG_KALLSYMS
110 printk("\n");
111#endif
10220c88
TB
112 while (!kstack_end(sp)) {
113 unsigned long __user *p =
114 (unsigned long __user *)(unsigned long)sp++;
115 if (__get_user(addr, p)) {
116 printk(" (Bad stack address)");
117 break;
39b8d525 118 }
10220c88
TB
119 if (__kernel_text_address(addr))
120 print_ip_sym(addr);
e889d78f 121 }
10220c88 122 printk("\n");
e889d78f
AN
123}
124
f66686f7 125#ifdef CONFIG_KALLSYMS
1df0f0ff 126int raw_show_trace;
f66686f7
AN
127static int __init set_raw_show_trace(char *str)
128{
129 raw_show_trace = 1;
130 return 1;
131}
132__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 133#endif
4d157d5e 134
eae23f2c 135static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 136{
4d157d5e
FBH
137 unsigned long sp = regs->regs[29];
138 unsigned long ra = regs->regs[31];
f66686f7 139 unsigned long pc = regs->cp0_epc;
f66686f7 140
e909be82
VW
141 if (!task)
142 task = current;
143
f66686f7 144 if (raw_show_trace || !__kernel_text_address(pc)) {
87151ae3 145 show_raw_backtrace(sp);
f66686f7
AN
146 return;
147 }
148 printk("Call Trace:\n");
4d157d5e 149 do {
87151ae3 150 print_ip_sym(pc);
1924600c 151 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 152 } while (pc);
f66686f7
AN
153 printk("\n");
154}
f66686f7 155
1da177e4
LT
156/*
157 * This routine abuses get_user()/put_user() to reference pointers
158 * with at least a bit of error checking ...
159 */
eae23f2c
RB
160static void show_stacktrace(struct task_struct *task,
161 const struct pt_regs *regs)
1da177e4
LT
162{
163 const int field = 2 * sizeof(unsigned long);
164 long stackdata;
165 int i;
5e0373b8 166 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
167
168 printk("Stack :");
169 i = 0;
170 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
171 if (i && ((i % (64 / field)) == 0))
70342287 172 printk("\n ");
1da177e4
LT
173 if (i > 39) {
174 printk(" ...");
175 break;
176 }
177
178 if (__get_user(stackdata, sp++)) {
179 printk(" (Bad stack address)");
180 break;
181 }
182
183 printk(" %0*lx", field, stackdata);
184 i++;
185 }
186 printk("\n");
87151ae3 187 show_backtrace(task, regs);
f66686f7
AN
188}
189
f66686f7
AN
190void show_stack(struct task_struct *task, unsigned long *sp)
191{
192 struct pt_regs regs;
193 if (sp) {
194 regs.regs[29] = (unsigned long)sp;
195 regs.regs[31] = 0;
196 regs.cp0_epc = 0;
197 } else {
198 if (task && task != current) {
199 regs.regs[29] = task->thread.reg29;
200 regs.regs[31] = 0;
201 regs.cp0_epc = task->thread.reg31;
5dd11d5d
JW
202#ifdef CONFIG_KGDB_KDB
203 } else if (atomic_read(&kgdb_active) != -1 &&
204 kdb_current_regs) {
205 memcpy(&regs, kdb_current_regs, sizeof(regs));
206#endif /* CONFIG_KGDB_KDB */
f66686f7
AN
207 } else {
208 prepare_frametrace(&regs);
209 }
210 }
211 show_stacktrace(task, &regs);
1da177e4
LT
212}
213
e1bb8289 214static void show_code(unsigned int __user *pc)
1da177e4
LT
215{
216 long i;
39b8d525 217 unsigned short __user *pc16 = NULL;
1da177e4
LT
218
219 printk("\nCode:");
220
39b8d525
RB
221 if ((unsigned long)pc & 1)
222 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
1da177e4
LT
223 for(i = -3 ; i < 6 ; i++) {
224 unsigned int insn;
39b8d525 225 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
1da177e4
LT
226 printk(" (Bad address in epc)\n");
227 break;
228 }
39b8d525 229 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
1da177e4
LT
230 }
231}
232
eae23f2c 233static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
234{
235 const int field = 2 * sizeof(unsigned long);
236 unsigned int cause = regs->cp0_cause;
237 int i;
238
a43cb95d 239 show_regs_print_info(KERN_DEFAULT);
1da177e4
LT
240
241 /*
242 * Saved main processor registers
243 */
244 for (i = 0; i < 32; ) {
245 if ((i % 4) == 0)
246 printk("$%2d :", i);
247 if (i == 0)
248 printk(" %0*lx", field, 0UL);
249 else if (i == 26 || i == 27)
250 printk(" %*s", field, "");
251 else
252 printk(" %0*lx", field, regs->regs[i]);
253
254 i++;
255 if ((i % 4) == 0)
256 printk("\n");
257 }
258
9693a853
FBH
259#ifdef CONFIG_CPU_HAS_SMARTMIPS
260 printk("Acx : %0*lx\n", field, regs->acx);
261#endif
1da177e4
LT
262 printk("Hi : %0*lx\n", field, regs->hi);
263 printk("Lo : %0*lx\n", field, regs->lo);
264
265 /*
266 * Saved cp0 registers
267 */
b012cffe
RB
268 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
269 (void *) regs->cp0_epc);
1da177e4 270 printk(" %s\n", print_tainted());
b012cffe
RB
271 printk("ra : %0*lx %pS\n", field, regs->regs[31],
272 (void *) regs->regs[31]);
1da177e4 273
70342287 274 printk("Status: %08x ", (uint32_t) regs->cp0_status);
1da177e4 275
1990e542 276 if (cpu_has_3kex) {
3b2396d9
MR
277 if (regs->cp0_status & ST0_KUO)
278 printk("KUo ");
279 if (regs->cp0_status & ST0_IEO)
280 printk("IEo ");
281 if (regs->cp0_status & ST0_KUP)
282 printk("KUp ");
283 if (regs->cp0_status & ST0_IEP)
284 printk("IEp ");
285 if (regs->cp0_status & ST0_KUC)
286 printk("KUc ");
287 if (regs->cp0_status & ST0_IEC)
288 printk("IEc ");
1990e542 289 } else if (cpu_has_4kex) {
3b2396d9
MR
290 if (regs->cp0_status & ST0_KX)
291 printk("KX ");
292 if (regs->cp0_status & ST0_SX)
293 printk("SX ");
294 if (regs->cp0_status & ST0_UX)
295 printk("UX ");
296 switch (regs->cp0_status & ST0_KSU) {
297 case KSU_USER:
298 printk("USER ");
299 break;
300 case KSU_SUPERVISOR:
301 printk("SUPERVISOR ");
302 break;
303 case KSU_KERNEL:
304 printk("KERNEL ");
305 break;
306 default:
307 printk("BAD_MODE ");
308 break;
309 }
310 if (regs->cp0_status & ST0_ERL)
311 printk("ERL ");
312 if (regs->cp0_status & ST0_EXL)
313 printk("EXL ");
314 if (regs->cp0_status & ST0_IE)
315 printk("IE ");
1da177e4 316 }
1da177e4
LT
317 printk("\n");
318
319 printk("Cause : %08x\n", cause);
320
321 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
322 if (1 <= cause && cause <= 5)
323 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
324
9966db25
RB
325 printk("PrId : %08x (%s)\n", read_c0_prid(),
326 cpu_name_string());
1da177e4
LT
327}
328
eae23f2c
RB
329/*
330 * FIXME: really the generic show_regs should take a const pointer argument.
331 */
332void show_regs(struct pt_regs *regs)
333{
334 __show_regs((struct pt_regs *)regs);
335}
336
c1bf207d 337void show_registers(struct pt_regs *regs)
1da177e4 338{
39b8d525 339 const int field = 2 * sizeof(unsigned long);
83e4da1e 340 mm_segment_t old_fs = get_fs();
39b8d525 341
eae23f2c 342 __show_regs(regs);
1da177e4 343 print_modules();
39b8d525
RB
344 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
345 current->comm, current->pid, current_thread_info(), current,
346 field, current_thread_info()->tp_value);
347 if (cpu_has_userlocal) {
348 unsigned long tls;
349
350 tls = read_c0_userlocal();
351 if (tls != current_thread_info()->tp_value)
352 printk("*HwTLS: %0*lx\n", field, tls);
353 }
354
83e4da1e
LY
355 if (!user_mode(regs))
356 /* Necessary for getting the correct stack content */
357 set_fs(KERNEL_DS);
f66686f7 358 show_stacktrace(current, regs);
e1bb8289 359 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4 360 printk("\n");
83e4da1e 361 set_fs(old_fs);
1da177e4
LT
362}
363
70dc6f04
DD
364static int regs_to_trapnr(struct pt_regs *regs)
365{
366 return (regs->cp0_cause >> 2) & 0x1f;
367}
368
4d85f6af 369static DEFINE_RAW_SPINLOCK(die_lock);
1da177e4 370
70dc6f04 371void __noreturn die(const char *str, struct pt_regs *regs)
1da177e4
LT
372{
373 static int die_counter;
ce384d83 374 int sig = SIGSEGV;
1da177e4 375
8742cd23
NL
376 oops_enter();
377
dc73e4c1
RB
378 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
379 SIGSEGV) == NOTIFY_STOP)
10423c91 380 sig = 0;
5dd11d5d 381
1da177e4 382 console_verbose();
4d85f6af 383 raw_spin_lock_irq(&die_lock);
41c594ab 384 bust_spinlocks(1);
ce384d83 385
178086c8 386 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 387 show_registers(regs);
373d4d09 388 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
4d85f6af 389 raw_spin_unlock_irq(&die_lock);
d4fd1989 390
8742cd23
NL
391 oops_exit();
392
d4fd1989
MB
393 if (in_interrupt())
394 panic("Fatal exception in interrupt");
395
396 if (panic_on_oops) {
ab75dc02 397 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
d4fd1989
MB
398 ssleep(5);
399 panic("Fatal exception");
400 }
401
7aa1c8f4
RB
402 if (regs && kexec_should_crash(current))
403 crash_kexec(regs);
404
ce384d83 405 do_exit(sig);
1da177e4
LT
406}
407
0510617b
TB
408extern struct exception_table_entry __start___dbe_table[];
409extern struct exception_table_entry __stop___dbe_table[];
1da177e4 410
b6dcec9b
RB
411__asm__(
412" .section __dbe_table, \"a\"\n"
413" .previous \n");
1da177e4
LT
414
415/* Given an address, look for it in the exception tables. */
416static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
417{
418 const struct exception_table_entry *e;
419
420 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
421 if (!e)
422 e = search_module_dbetables(addr);
423 return e;
424}
425
426asmlinkage void do_be(struct pt_regs *regs)
427{
428 const int field = 2 * sizeof(unsigned long);
429 const struct exception_table_entry *fixup = NULL;
430 int data = regs->cp0_cause & 4;
431 int action = MIPS_BE_FATAL;
c3fc5cd5 432 enum ctx_state prev_state;
1da177e4 433
c3fc5cd5 434 prev_state = exception_enter();
70342287 435 /* XXX For now. Fixme, this searches the wrong table ... */
1da177e4
LT
436 if (data && !user_mode(regs))
437 fixup = search_dbe_tables(exception_epc(regs));
438
439 if (fixup)
440 action = MIPS_BE_FIXUP;
441
442 if (board_be_handler)
28fc582c 443 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
444
445 switch (action) {
446 case MIPS_BE_DISCARD:
c3fc5cd5 447 goto out;
1da177e4
LT
448 case MIPS_BE_FIXUP:
449 if (fixup) {
450 regs->cp0_epc = fixup->nextinsn;
c3fc5cd5 451 goto out;
1da177e4
LT
452 }
453 break;
454 default:
455 break;
456 }
457
458 /*
459 * Assume it would be too dangerous to continue ...
460 */
461 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
462 data ? "Data" : "Instruction",
463 field, regs->cp0_epc, field, regs->regs[31]);
dc73e4c1
RB
464 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
465 SIGBUS) == NOTIFY_STOP)
c3fc5cd5 466 goto out;
88547001 467
1da177e4
LT
468 die_if_kernel("Oops", regs);
469 force_sig(SIGBUS, current);
c3fc5cd5
RB
470
471out:
472 exception_exit(prev_state);
1da177e4
LT
473}
474
1da177e4 475/*
60b0d655 476 * ll/sc, rdhwr, sync emulation
1da177e4
LT
477 */
478
479#define OPCODE 0xfc000000
480#define BASE 0x03e00000
481#define RT 0x001f0000
482#define OFFSET 0x0000ffff
483#define LL 0xc0000000
484#define SC 0xe0000000
60b0d655 485#define SPEC0 0x00000000
3c37026d
RB
486#define SPEC3 0x7c000000
487#define RD 0x0000f800
488#define FUNC 0x0000003f
60b0d655 489#define SYNC 0x0000000f
3c37026d 490#define RDHWR 0x0000003b
1da177e4 491
2a0b24f5
SH
492/* microMIPS definitions */
493#define MM_POOL32A_FUNC 0xfc00ffff
494#define MM_RDHWR 0x00006b3c
495#define MM_RS 0x001f0000
496#define MM_RT 0x03e00000
497
1da177e4
LT
498/*
499 * The ll_bit is cleared by r*_switch.S
500 */
501
f1e39a4a
RB
502unsigned int ll_bit;
503struct task_struct *ll_task;
1da177e4 504
60b0d655 505static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 506{
fe00f943 507 unsigned long value, __user *vaddr;
1da177e4 508 long offset;
1da177e4
LT
509
510 /*
511 * analyse the ll instruction that just caused a ri exception
512 * and put the referenced address to addr.
513 */
514
515 /* sign extend offset */
516 offset = opcode & OFFSET;
517 offset <<= 16;
518 offset >>= 16;
519
fe00f943 520 vaddr = (unsigned long __user *)
b9688310 521 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 522
60b0d655
MR
523 if ((unsigned long)vaddr & 3)
524 return SIGBUS;
525 if (get_user(value, vaddr))
526 return SIGSEGV;
1da177e4
LT
527
528 preempt_disable();
529
530 if (ll_task == NULL || ll_task == current) {
531 ll_bit = 1;
532 } else {
533 ll_bit = 0;
534 }
535 ll_task = current;
536
537 preempt_enable();
538
539 regs->regs[(opcode & RT) >> 16] = value;
540
60b0d655 541 return 0;
1da177e4
LT
542}
543
60b0d655 544static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 545{
fe00f943
RB
546 unsigned long __user *vaddr;
547 unsigned long reg;
1da177e4 548 long offset;
1da177e4
LT
549
550 /*
551 * analyse the sc instruction that just caused a ri exception
552 * and put the referenced address to addr.
553 */
554
555 /* sign extend offset */
556 offset = opcode & OFFSET;
557 offset <<= 16;
558 offset >>= 16;
559
fe00f943 560 vaddr = (unsigned long __user *)
b9688310 561 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
562 reg = (opcode & RT) >> 16;
563
60b0d655
MR
564 if ((unsigned long)vaddr & 3)
565 return SIGBUS;
1da177e4
LT
566
567 preempt_disable();
568
569 if (ll_bit == 0 || ll_task != current) {
570 regs->regs[reg] = 0;
571 preempt_enable();
60b0d655 572 return 0;
1da177e4
LT
573 }
574
575 preempt_enable();
576
60b0d655
MR
577 if (put_user(regs->regs[reg], vaddr))
578 return SIGSEGV;
1da177e4
LT
579
580 regs->regs[reg] = 1;
581
60b0d655 582 return 0;
1da177e4
LT
583}
584
585/*
586 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
587 * opcodes are supposed to result in coprocessor unusable exceptions if
588 * executed on ll/sc-less processors. That's the theory. In practice a
589 * few processors such as NEC's VR4100 throw reserved instruction exceptions
590 * instead, so we're doing the emulation thing in both exception handlers.
591 */
60b0d655 592static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 593{
7f788d2d
DCZ
594 if ((opcode & OPCODE) == LL) {
595 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 596 1, regs, 0);
60b0d655 597 return simulate_ll(regs, opcode);
7f788d2d
DCZ
598 }
599 if ((opcode & OPCODE) == SC) {
600 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 601 1, regs, 0);
60b0d655 602 return simulate_sc(regs, opcode);
7f788d2d 603 }
1da177e4 604
60b0d655 605 return -1; /* Must be something else ... */
1da177e4
LT
606}
607
3c37026d
RB
608/*
609 * Simulate trapping 'rdhwr' instructions to provide user accessible
1f5826bd 610 * registers not implemented in hardware.
3c37026d 611 */
2a0b24f5 612static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
3c37026d 613{
dc8f6029 614 struct thread_info *ti = task_thread_info(current);
3c37026d 615
2a0b24f5
SH
616 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
617 1, regs, 0);
618 switch (rd) {
619 case 0: /* CPU number */
620 regs->regs[rt] = smp_processor_id();
621 return 0;
622 case 1: /* SYNCI length */
623 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
624 current_cpu_data.icache.linesz);
625 return 0;
626 case 2: /* Read count register */
627 regs->regs[rt] = read_c0_count();
628 return 0;
629 case 3: /* Count register resolution */
69f24d17 630 switch (current_cpu_type()) {
2a0b24f5
SH
631 case CPU_20KC:
632 case CPU_25KF:
633 regs->regs[rt] = 1;
634 break;
635 default:
636 regs->regs[rt] = 2;
637 }
638 return 0;
639 case 29:
640 regs->regs[rt] = ti->tp_value;
641 return 0;
642 default:
643 return -1;
644 }
645}
646
647static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
648{
3c37026d
RB
649 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
650 int rd = (opcode & RD) >> 11;
651 int rt = (opcode & RT) >> 16;
2a0b24f5
SH
652
653 simulate_rdhwr(regs, rd, rt);
654 return 0;
655 }
656
657 /* Not ours. */
658 return -1;
659}
660
661static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
662{
663 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
664 int rd = (opcode & MM_RS) >> 16;
665 int rt = (opcode & MM_RT) >> 21;
666 simulate_rdhwr(regs, rd, rt);
667 return 0;
3c37026d
RB
668 }
669
56ebd51b 670 /* Not ours. */
60b0d655
MR
671 return -1;
672}
e5679882 673
60b0d655
MR
674static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
675{
7f788d2d
DCZ
676 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
677 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 678 1, regs, 0);
60b0d655 679 return 0;
7f788d2d 680 }
60b0d655
MR
681
682 return -1; /* Must be something else ... */
3c37026d
RB
683}
684
1da177e4
LT
685asmlinkage void do_ov(struct pt_regs *regs)
686{
c3fc5cd5 687 enum ctx_state prev_state;
1da177e4
LT
688 siginfo_t info;
689
c3fc5cd5 690 prev_state = exception_enter();
36ccf1c0
RB
691 die_if_kernel("Integer overflow", regs);
692
1da177e4
LT
693 info.si_code = FPE_INTOVF;
694 info.si_signo = SIGFPE;
695 info.si_errno = 0;
fe00f943 696 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4 697 force_sig_info(SIGFPE, &info, current);
c3fc5cd5 698 exception_exit(prev_state);
1da177e4
LT
699}
700
102cedc3 701int process_fpemu_return(int sig, void __user *fault_addr)
515b029d
DD
702{
703 if (sig == SIGSEGV || sig == SIGBUS) {
704 struct siginfo si = {0};
705 si.si_addr = fault_addr;
706 si.si_signo = sig;
707 if (sig == SIGSEGV) {
f7a89f1b 708 down_read(&current->mm->mmap_sem);
515b029d
DD
709 if (find_vma(current->mm, (unsigned long)fault_addr))
710 si.si_code = SEGV_ACCERR;
711 else
712 si.si_code = SEGV_MAPERR;
f7a89f1b 713 up_read(&current->mm->mmap_sem);
515b029d
DD
714 } else {
715 si.si_code = BUS_ADRERR;
716 }
717 force_sig_info(sig, &si, current);
718 return 1;
719 } else if (sig) {
720 force_sig(sig, current);
721 return 1;
722 } else {
723 return 0;
724 }
725}
726
1da177e4
LT
727/*
728 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
729 */
730asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
731{
c3fc5cd5 732 enum ctx_state prev_state;
515b029d 733 siginfo_t info = {0};
948a34cf 734
c3fc5cd5 735 prev_state = exception_enter();
dc73e4c1
RB
736 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
737 SIGFPE) == NOTIFY_STOP)
c3fc5cd5 738 goto out;
57725f9e
CD
739 die_if_kernel("FP exception in kernel code", regs);
740
1da177e4
LT
741 if (fcr31 & FPU_CSR_UNI_X) {
742 int sig;
515b029d 743 void __user *fault_addr = NULL;
1da177e4 744
1da177e4 745 /*
a3dddd56 746 * Unimplemented operation exception. If we've got the full
1da177e4
LT
747 * software emulator on-board, let's use it...
748 *
749 * Force FPU to dump state into task/thread context. We're
750 * moving a lot of data here for what is probably a single
751 * instruction, but the alternative is to pre-decode the FP
752 * register operands before invoking the emulator, which seems
753 * a bit extreme for what should be an infrequent event.
754 */
cd21dfcf 755 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 756 lose_fpu(1);
1da177e4
LT
757
758 /* Run the emulator */
515b029d
DD
759 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
760 &fault_addr);
1da177e4
LT
761
762 /*
763 * We can't allow the emulated instruction to leave any of
764 * the cause bit set in $fcr31.
765 */
eae89076 766 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1da177e4
LT
767
768 /* Restore the hardware register state */
70342287 769 own_fpu(1); /* Using the FPU again. */
1da177e4
LT
770
771 /* If something went wrong, signal */
515b029d 772 process_fpemu_return(sig, fault_addr);
1da177e4 773
c3fc5cd5 774 goto out;
948a34cf
TS
775 } else if (fcr31 & FPU_CSR_INV_X)
776 info.si_code = FPE_FLTINV;
777 else if (fcr31 & FPU_CSR_DIV_X)
778 info.si_code = FPE_FLTDIV;
779 else if (fcr31 & FPU_CSR_OVF_X)
780 info.si_code = FPE_FLTOVF;
781 else if (fcr31 & FPU_CSR_UDF_X)
782 info.si_code = FPE_FLTUND;
783 else if (fcr31 & FPU_CSR_INE_X)
784 info.si_code = FPE_FLTRES;
785 else
786 info.si_code = __SI_FAULT;
787 info.si_signo = SIGFPE;
788 info.si_errno = 0;
789 info.si_addr = (void __user *) regs->cp0_epc;
790 force_sig_info(SIGFPE, &info, current);
c3fc5cd5
RB
791
792out:
793 exception_exit(prev_state);
1da177e4
LT
794}
795
df270051
RB
796static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
797 const char *str)
1da177e4 798{
1da177e4 799 siginfo_t info;
df270051 800 char b[40];
1da177e4 801
5dd11d5d 802#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
70dc6f04 803 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
5dd11d5d
JW
804 return;
805#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
806
dc73e4c1
RB
807 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
808 SIGTRAP) == NOTIFY_STOP)
88547001
JW
809 return;
810
1da177e4 811 /*
df270051
RB
812 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
813 * insns, even for trap and break codes that indicate arithmetic
814 * failures. Weird ...
1da177e4
LT
815 * But should we continue the brokenness??? --macro
816 */
df270051
RB
817 switch (code) {
818 case BRK_OVERFLOW:
819 case BRK_DIVZERO:
820 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
821 die_if_kernel(b, regs);
822 if (code == BRK_DIVZERO)
1da177e4
LT
823 info.si_code = FPE_INTDIV;
824 else
825 info.si_code = FPE_INTOVF;
826 info.si_signo = SIGFPE;
827 info.si_errno = 0;
fe00f943 828 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
829 force_sig_info(SIGFPE, &info, current);
830 break;
63dc68a8 831 case BRK_BUG:
df270051
RB
832 die_if_kernel("Kernel bug detected", regs);
833 force_sig(SIGTRAP, current);
63dc68a8 834 break;
ba3049ed
RB
835 case BRK_MEMU:
836 /*
837 * Address errors may be deliberately induced by the FPU
838 * emulator to retake control of the CPU after executing the
839 * instruction in the delay slot of an emulated branch.
840 *
841 * Terminate if exception was recognized as a delay slot return
842 * otherwise handle as normal.
843 */
844 if (do_dsemulret(regs))
845 return;
846
847 die_if_kernel("Math emu break/trap", regs);
848 force_sig(SIGTRAP, current);
849 break;
1da177e4 850 default:
df270051
RB
851 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
852 die_if_kernel(b, regs);
1da177e4
LT
853 force_sig(SIGTRAP, current);
854 }
df270051
RB
855}
856
857asmlinkage void do_bp(struct pt_regs *regs)
858{
859 unsigned int opcode, bcode;
c3fc5cd5 860 enum ctx_state prev_state;
2a0b24f5
SH
861 unsigned long epc;
862 u16 instr[2];
078dde5e
LY
863 mm_segment_t seg;
864
865 seg = get_fs();
866 if (!user_mode(regs))
867 set_fs(KERNEL_DS);
2a0b24f5 868
c3fc5cd5 869 prev_state = exception_enter();
2a0b24f5
SH
870 if (get_isa16_mode(regs->cp0_epc)) {
871 /* Calculate EPC. */
872 epc = exception_epc(regs);
873 if (cpu_has_mmips) {
874 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
875 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
876 goto out_sigsegv;
b08a9c95 877 opcode = (instr[0] << 16) | instr[1];
2a0b24f5 878 } else {
b08a9c95
MC
879 /* MIPS16e mode */
880 if (__get_user(instr[0],
881 (u16 __user *)msk_isa16_mode(epc)))
2a0b24f5 882 goto out_sigsegv;
b08a9c95
MC
883 bcode = (instr[0] >> 6) & 0x3f;
884 do_trap_or_bp(regs, bcode, "Break");
885 goto out;
2a0b24f5
SH
886 }
887 } else {
b08a9c95
MC
888 if (__get_user(opcode,
889 (unsigned int __user *) exception_epc(regs)))
2a0b24f5
SH
890 goto out_sigsegv;
891 }
df270051
RB
892
893 /*
894 * There is the ancient bug in the MIPS assemblers that the break
895 * code starts left to bit 16 instead to bit 6 in the opcode.
896 * Gas is bug-compatible, but not always, grrr...
897 * We handle both cases with a simple heuristics. --macro
898 */
899 bcode = ((opcode >> 6) & ((1 << 20) - 1));
900 if (bcode >= (1 << 10))
901 bcode >>= 10;
902
c1bf207d
DD
903 /*
904 * notify the kprobe handlers, if instruction is likely to
905 * pertain to them.
906 */
907 switch (bcode) {
908 case BRK_KPROBE_BP:
dc73e4c1
RB
909 if (notify_die(DIE_BREAK, "debug", regs, bcode,
910 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 911 goto out;
c1bf207d
DD
912 else
913 break;
914 case BRK_KPROBE_SSTEPBP:
dc73e4c1
RB
915 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
916 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 917 goto out;
c1bf207d
DD
918 else
919 break;
920 default:
921 break;
922 }
923
df270051 924 do_trap_or_bp(regs, bcode, "Break");
c3fc5cd5
RB
925
926out:
078dde5e 927 set_fs(seg);
c3fc5cd5 928 exception_exit(prev_state);
90fccb13 929 return;
e5679882
RB
930
931out_sigsegv:
932 force_sig(SIGSEGV, current);
c3fc5cd5 933 goto out;
1da177e4
LT
934}
935
936asmlinkage void do_tr(struct pt_regs *regs)
937{
a9a6e7a0 938 u32 opcode, tcode = 0;
c3fc5cd5 939 enum ctx_state prev_state;
2a0b24f5 940 u16 instr[2];
078dde5e 941 mm_segment_t seg;
a9a6e7a0 942 unsigned long epc = msk_isa16_mode(exception_epc(regs));
1da177e4 943
078dde5e
LY
944 seg = get_fs();
945 if (!user_mode(regs))
946 set_fs(get_ds());
947
c3fc5cd5 948 prev_state = exception_enter();
a9a6e7a0
MR
949 if (get_isa16_mode(regs->cp0_epc)) {
950 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
951 __get_user(instr[1], (u16 __user *)(epc + 2)))
2a0b24f5 952 goto out_sigsegv;
a9a6e7a0
MR
953 opcode = (instr[0] << 16) | instr[1];
954 /* Immediate versions don't provide a code. */
955 if (!(opcode & OPCODE))
956 tcode = (opcode >> 12) & ((1 << 4) - 1);
957 } else {
958 if (__get_user(opcode, (u32 __user *)epc))
959 goto out_sigsegv;
960 /* Immediate versions don't provide a code. */
961 if (!(opcode & OPCODE))
962 tcode = (opcode >> 6) & ((1 << 10) - 1);
2a0b24f5 963 }
1da177e4 964
df270051 965 do_trap_or_bp(regs, tcode, "Trap");
c3fc5cd5
RB
966
967out:
078dde5e 968 set_fs(seg);
c3fc5cd5 969 exception_exit(prev_state);
90fccb13 970 return;
e5679882
RB
971
972out_sigsegv:
973 force_sig(SIGSEGV, current);
c3fc5cd5 974 goto out;
1da177e4
LT
975}
976
977asmlinkage void do_ri(struct pt_regs *regs)
978{
60b0d655
MR
979 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
980 unsigned long old_epc = regs->cp0_epc;
2a0b24f5 981 unsigned long old31 = regs->regs[31];
c3fc5cd5 982 enum ctx_state prev_state;
60b0d655
MR
983 unsigned int opcode = 0;
984 int status = -1;
1da177e4 985
c3fc5cd5 986 prev_state = exception_enter();
dc73e4c1
RB
987 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
988 SIGILL) == NOTIFY_STOP)
c3fc5cd5 989 goto out;
88547001 990
60b0d655 991 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 992
60b0d655 993 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 994 goto out;
3c37026d 995
2a0b24f5
SH
996 if (get_isa16_mode(regs->cp0_epc)) {
997 unsigned short mmop[2] = { 0 };
60b0d655 998
2a0b24f5
SH
999 if (unlikely(get_user(mmop[0], epc) < 0))
1000 status = SIGSEGV;
1001 if (unlikely(get_user(mmop[1], epc) < 0))
1002 status = SIGSEGV;
1003 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 1004
2a0b24f5
SH
1005 if (status < 0)
1006 status = simulate_rdhwr_mm(regs, opcode);
1007 } else {
1008 if (unlikely(get_user(opcode, epc) < 0))
1009 status = SIGSEGV;
60b0d655 1010
2a0b24f5
SH
1011 if (!cpu_has_llsc && status < 0)
1012 status = simulate_llsc(regs, opcode);
1013
1014 if (status < 0)
1015 status = simulate_rdhwr_normal(regs, opcode);
1016
1017 if (status < 0)
1018 status = simulate_sync(regs, opcode);
1019 }
60b0d655
MR
1020
1021 if (status < 0)
1022 status = SIGILL;
1023
1024 if (unlikely(status > 0)) {
1025 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1026 regs->regs[31] = old31;
60b0d655
MR
1027 force_sig(status, current);
1028 }
c3fc5cd5
RB
1029
1030out:
1031 exception_exit(prev_state);
1da177e4
LT
1032}
1033
d223a861
RB
1034/*
1035 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1036 * emulated more than some threshold number of instructions, force migration to
1037 * a "CPU" that has FP support.
1038 */
1039static void mt_ase_fp_affinity(void)
1040{
1041#ifdef CONFIG_MIPS_MT_FPAFF
1042 if (mt_fpemul_threshold > 0 &&
1043 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1044 /*
1045 * If there's no FPU present, or if the application has already
1046 * restricted the allowed set to exclude any CPUs with FPUs,
1047 * we'll skip the procedure.
1048 */
1049 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1050 cpumask_t tmask;
1051
9cc12363
KK
1052 current->thread.user_cpus_allowed
1053 = current->cpus_allowed;
1054 cpus_and(tmask, current->cpus_allowed,
1055 mt_fpu_cpumask);
ed1bbdef 1056 set_cpus_allowed_ptr(current, &tmask);
293c5bd1 1057 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
1058 }
1059 }
1060#endif /* CONFIG_MIPS_MT_FPAFF */
1061}
1062
69f3a7de
RB
1063/*
1064 * No lock; only written during early bootup by CPU 0.
1065 */
1066static RAW_NOTIFIER_HEAD(cu2_chain);
1067
1068int __ref register_cu2_notifier(struct notifier_block *nb)
1069{
1070 return raw_notifier_chain_register(&cu2_chain, nb);
1071}
1072
1073int cu2_notifier_call_chain(unsigned long val, void *v)
1074{
1075 return raw_notifier_call_chain(&cu2_chain, val, v);
1076}
1077
1078static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
70342287 1079 void *data)
69f3a7de
RB
1080{
1081 struct pt_regs *regs = data;
1082
83bee792 1083 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
69f3a7de 1084 "instruction", regs);
83bee792 1085 force_sig(SIGILL, current);
69f3a7de
RB
1086
1087 return NOTIFY_OK;
1088}
1089
1db1af84
PB
1090static int enable_restore_fp_context(int msa)
1091{
1092 int err, was_fpu_owner;
1093
1094 if (!used_math()) {
1095 /* First time FP context user. */
1096 err = init_fpu();
1097 if (msa && !err)
1098 enable_msa();
1099 if (!err)
1100 set_used_math();
1101 return err;
1102 }
1103
1104 /*
1105 * This task has formerly used the FP context.
1106 *
1107 * If this thread has no live MSA vector context then we can simply
1108 * restore the scalar FP context. If it has live MSA vector context
1109 * (that is, it has or may have used MSA since last performing a
1110 * function call) then we'll need to restore the vector context. This
1111 * applies even if we're currently only executing a scalar FP
1112 * instruction. This is because if we were to later execute an MSA
1113 * instruction then we'd either have to:
1114 *
1115 * - Restore the vector context & clobber any registers modified by
1116 * scalar FP instructions between now & then.
1117 *
1118 * or
1119 *
1120 * - Not restore the vector context & lose the most significant bits
1121 * of all vector registers.
1122 *
1123 * Neither of those options is acceptable. We cannot restore the least
1124 * significant bits of the registers now & only restore the most
1125 * significant bits later because the most significant bits of any
1126 * vector registers whose aliased FP register is modified now will have
1127 * been zeroed. We'd have no way to know that when restoring the vector
1128 * context & thus may load an outdated value for the most significant
1129 * bits of a vector register.
1130 */
1131 if (!msa && !thread_msa_context_live())
1132 return own_fpu(1);
1133
1134 /*
1135 * This task is using or has previously used MSA. Thus we require
1136 * that Status.FR == 1.
1137 */
1138 was_fpu_owner = is_fpu_owner();
1139 err = own_fpu(0);
1140 if (err)
1141 return err;
1142
1143 enable_msa();
1144 write_msa_csr(current->thread.fpu.msacsr);
1145 set_thread_flag(TIF_USEDMSA);
1146
1147 /*
1148 * If this is the first time that the task is using MSA and it has
1149 * previously used scalar FP in this time slice then we already nave
1150 * FP context which we shouldn't clobber.
1151 */
1152 if (!test_and_set_thread_flag(TIF_MSA_CTX_LIVE) && was_fpu_owner)
1153 return 0;
1154
1155 /* We need to restore the vector context. */
1156 restore_msa(current);
b8340673
PB
1157
1158 /* Restore the scalar FP control & status register */
1159 if (!was_fpu_owner)
1160 asm volatile("ctc1 %0, $31" : : "r"(current->thread.fpu.fcr31));
1161
1db1af84
PB
1162 return 0;
1163}
1164
1da177e4
LT
1165asmlinkage void do_cpu(struct pt_regs *regs)
1166{
c3fc5cd5 1167 enum ctx_state prev_state;
60b0d655 1168 unsigned int __user *epc;
2a0b24f5 1169 unsigned long old_epc, old31;
60b0d655 1170 unsigned int opcode;
1da177e4 1171 unsigned int cpid;
597ce172 1172 int status, err;
f9bb4cf3 1173 unsigned long __maybe_unused flags;
1da177e4 1174
c3fc5cd5 1175 prev_state = exception_enter();
1da177e4
LT
1176 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1177
83bee792
J
1178 if (cpid != 2)
1179 die_if_kernel("do_cpu invoked from kernel context!", regs);
1180
1da177e4
LT
1181 switch (cpid) {
1182 case 0:
60b0d655
MR
1183 epc = (unsigned int __user *)exception_epc(regs);
1184 old_epc = regs->cp0_epc;
2a0b24f5 1185 old31 = regs->regs[31];
60b0d655
MR
1186 opcode = 0;
1187 status = -1;
1da177e4 1188
60b0d655 1189 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 1190 goto out;
3c37026d 1191
2a0b24f5
SH
1192 if (get_isa16_mode(regs->cp0_epc)) {
1193 unsigned short mmop[2] = { 0 };
60b0d655 1194
2a0b24f5
SH
1195 if (unlikely(get_user(mmop[0], epc) < 0))
1196 status = SIGSEGV;
1197 if (unlikely(get_user(mmop[1], epc) < 0))
1198 status = SIGSEGV;
1199 opcode = (mmop[0] << 16) | mmop[1];
60b0d655 1200
2a0b24f5
SH
1201 if (status < 0)
1202 status = simulate_rdhwr_mm(regs, opcode);
1203 } else {
1204 if (unlikely(get_user(opcode, epc) < 0))
1205 status = SIGSEGV;
1206
1207 if (!cpu_has_llsc && status < 0)
1208 status = simulate_llsc(regs, opcode);
1209
1210 if (status < 0)
1211 status = simulate_rdhwr_normal(regs, opcode);
1212 }
60b0d655
MR
1213
1214 if (status < 0)
1215 status = SIGILL;
1216
1217 if (unlikely(status > 0)) {
1218 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1219 regs->regs[31] = old31;
60b0d655
MR
1220 force_sig(status, current);
1221 }
1222
c3fc5cd5 1223 goto out;
1da177e4 1224
051ff44a
MR
1225 case 3:
1226 /*
1227 * Old (MIPS I and MIPS II) processors will set this code
1228 * for COP1X opcode instructions that replaced the original
70342287 1229 * COP3 space. We don't limit COP1 space instructions in
051ff44a
MR
1230 * the emulator according to the CPU ISA, so we want to
1231 * treat COP1X instructions consistently regardless of which
70342287 1232 * code the CPU chose. Therefore we redirect this trap to
051ff44a
MR
1233 * the FP emulator too.
1234 *
1235 * Then some newer FPU-less processors use this code
1236 * erroneously too, so they are covered by this choice
1237 * as well.
1238 */
1239 if (raw_cpu_has_fpu)
1240 break;
1241 /* Fall through. */
1242
1da177e4 1243 case 1:
1db1af84 1244 err = enable_restore_fp_context(0);
1da177e4 1245
597ce172 1246 if (!raw_cpu_has_fpu || err) {
e04582b7 1247 int sig;
515b029d 1248 void __user *fault_addr = NULL;
e04582b7 1249 sig = fpu_emulator_cop1Handler(regs,
515b029d
DD
1250 &current->thread.fpu,
1251 0, &fault_addr);
597ce172 1252 if (!process_fpemu_return(sig, fault_addr) && !err)
d223a861 1253 mt_ase_fp_affinity();
1da177e4
LT
1254 }
1255
c3fc5cd5 1256 goto out;
1da177e4
LT
1257
1258 case 2:
69f3a7de 1259 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
c3fc5cd5 1260 goto out;
1da177e4
LT
1261 }
1262
1263 force_sig(SIGILL, current);
c3fc5cd5
RB
1264
1265out:
1266 exception_exit(prev_state);
1da177e4
LT
1267}
1268
2bcb3fbc
PB
1269asmlinkage void do_msa_fpe(struct pt_regs *regs)
1270{
1271 enum ctx_state prev_state;
1272
1273 prev_state = exception_enter();
1274 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1275 force_sig(SIGFPE, current);
1276 exception_exit(prev_state);
1277}
1278
1db1af84
PB
1279asmlinkage void do_msa(struct pt_regs *regs)
1280{
1281 enum ctx_state prev_state;
1282 int err;
1283
1284 prev_state = exception_enter();
1285
1286 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1287 force_sig(SIGILL, current);
1288 goto out;
1289 }
1290
1291 die_if_kernel("do_msa invoked from kernel context!", regs);
1292
1293 err = enable_restore_fp_context(1);
1294 if (err)
1295 force_sig(SIGILL, current);
1296out:
1297 exception_exit(prev_state);
1298}
1299
1da177e4
LT
1300asmlinkage void do_mdmx(struct pt_regs *regs)
1301{
c3fc5cd5
RB
1302 enum ctx_state prev_state;
1303
1304 prev_state = exception_enter();
1da177e4 1305 force_sig(SIGILL, current);
c3fc5cd5 1306 exception_exit(prev_state);
1da177e4
LT
1307}
1308
8bc6d05b
DD
1309/*
1310 * Called with interrupts disabled.
1311 */
1da177e4
LT
1312asmlinkage void do_watch(struct pt_regs *regs)
1313{
c3fc5cd5 1314 enum ctx_state prev_state;
b67b2b70
DD
1315 u32 cause;
1316
c3fc5cd5 1317 prev_state = exception_enter();
1da177e4 1318 /*
b67b2b70
DD
1319 * Clear WP (bit 22) bit of cause register so we don't loop
1320 * forever.
1da177e4 1321 */
b67b2b70
DD
1322 cause = read_c0_cause();
1323 cause &= ~(1 << 22);
1324 write_c0_cause(cause);
1325
1326 /*
1327 * If the current thread has the watch registers loaded, save
1328 * their values and send SIGTRAP. Otherwise another thread
1329 * left the registers set, clear them and continue.
1330 */
1331 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1332 mips_read_watch_registers();
8bc6d05b 1333 local_irq_enable();
b67b2b70 1334 force_sig(SIGTRAP, current);
8bc6d05b 1335 } else {
b67b2b70 1336 mips_clear_watch_registers();
8bc6d05b
DD
1337 local_irq_enable();
1338 }
c3fc5cd5 1339 exception_exit(prev_state);
1da177e4
LT
1340}
1341
1342asmlinkage void do_mcheck(struct pt_regs *regs)
1343{
cac4bcbc
RB
1344 const int field = 2 * sizeof(unsigned long);
1345 int multi_match = regs->cp0_status & ST0_TS;
c3fc5cd5 1346 enum ctx_state prev_state;
cac4bcbc 1347
c3fc5cd5 1348 prev_state = exception_enter();
1da177e4 1349 show_regs(regs);
cac4bcbc
RB
1350
1351 if (multi_match) {
70342287 1352 printk("Index : %0x\n", read_c0_index());
cac4bcbc
RB
1353 printk("Pagemask: %0x\n", read_c0_pagemask());
1354 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1355 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1356 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1357 printk("\n");
1358 dump_tlb_all();
1359 }
1360
e1bb8289 1361 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 1362
1da177e4
LT
1363 /*
1364 * Some chips may have other causes of machine check (e.g. SB1
1365 * graduation timer)
1366 */
1367 panic("Caught Machine Check exception - %scaused by multiple "
1368 "matching entries in the TLB.",
cac4bcbc 1369 (multi_match) ? "" : "not ");
1da177e4
LT
1370}
1371
340ee4b9
RB
1372asmlinkage void do_mt(struct pt_regs *regs)
1373{
41c594ab
RB
1374 int subcode;
1375
41c594ab
RB
1376 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1377 >> VPECONTROL_EXCPT_SHIFT;
1378 switch (subcode) {
1379 case 0:
e35a5e35 1380 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
1381 break;
1382 case 1:
e35a5e35 1383 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
1384 break;
1385 case 2:
e35a5e35 1386 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
1387 break;
1388 case 3:
e35a5e35 1389 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
1390 break;
1391 case 4:
e35a5e35 1392 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
1393 break;
1394 case 5:
f232c7e8 1395 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
41c594ab
RB
1396 break;
1397 default:
e35a5e35 1398 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
1399 subcode);
1400 break;
1401 }
340ee4b9
RB
1402 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1403
1404 force_sig(SIGILL, current);
1405}
1406
1407
e50c0a8f
RB
1408asmlinkage void do_dsp(struct pt_regs *regs)
1409{
1410 if (cpu_has_dsp)
ab75dc02 1411 panic("Unexpected DSP exception");
e50c0a8f
RB
1412
1413 force_sig(SIGILL, current);
1414}
1415
1da177e4
LT
1416asmlinkage void do_reserved(struct pt_regs *regs)
1417{
1418 /*
70342287 1419 * Game over - no way to handle this if it ever occurs. Most probably
1da177e4
LT
1420 * caused by a new unknown cpu type or after another deadly
1421 * hard/software error.
1422 */
1423 show_regs(regs);
1424 panic("Caught reserved exception %ld - should not happen.",
1425 (regs->cp0_cause & 0x7f) >> 2);
1426}
1427
39b8d525
RB
1428static int __initdata l1parity = 1;
1429static int __init nol1parity(char *s)
1430{
1431 l1parity = 0;
1432 return 1;
1433}
1434__setup("nol1par", nol1parity);
1435static int __initdata l2parity = 1;
1436static int __init nol2parity(char *s)
1437{
1438 l2parity = 0;
1439 return 1;
1440}
1441__setup("nol2par", nol2parity);
1442
1da177e4
LT
1443/*
1444 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1445 * it different ways.
1446 */
1447static inline void parity_protection_init(void)
1448{
10cc3529 1449 switch (current_cpu_type()) {
1da177e4 1450 case CPU_24K:
98a41de9 1451 case CPU_34K:
39b8d525
RB
1452 case CPU_74K:
1453 case CPU_1004K:
442e14a2 1454 case CPU_1074K:
26ab96df 1455 case CPU_INTERAPTIV:
708ac4b8 1456 case CPU_PROAPTIV:
aced4cbd 1457 case CPU_P5600:
39b8d525
RB
1458 {
1459#define ERRCTL_PE 0x80000000
1460#define ERRCTL_L2P 0x00800000
1461 unsigned long errctl;
1462 unsigned int l1parity_present, l2parity_present;
1463
1464 errctl = read_c0_ecc();
1465 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1466
1467 /* probe L1 parity support */
1468 write_c0_ecc(errctl | ERRCTL_PE);
1469 back_to_back_c0_hazard();
1470 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1471
1472 /* probe L2 parity support */
1473 write_c0_ecc(errctl|ERRCTL_L2P);
1474 back_to_back_c0_hazard();
1475 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1476
1477 if (l1parity_present && l2parity_present) {
1478 if (l1parity)
1479 errctl |= ERRCTL_PE;
1480 if (l1parity ^ l2parity)
1481 errctl |= ERRCTL_L2P;
1482 } else if (l1parity_present) {
1483 if (l1parity)
1484 errctl |= ERRCTL_PE;
1485 } else if (l2parity_present) {
1486 if (l2parity)
1487 errctl |= ERRCTL_L2P;
1488 } else {
1489 /* No parity available */
1490 }
1491
1492 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1493
1494 write_c0_ecc(errctl);
1495 back_to_back_c0_hazard();
1496 errctl = read_c0_ecc();
1497 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1498
1499 if (l1parity_present)
1500 printk(KERN_INFO "Cache parity protection %sabled\n",
1501 (errctl & ERRCTL_PE) ? "en" : "dis");
1502
1503 if (l2parity_present) {
1504 if (l1parity_present && l1parity)
1505 errctl ^= ERRCTL_L2P;
1506 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1507 (errctl & ERRCTL_L2P) ? "en" : "dis");
1508 }
1509 }
1510 break;
1511
1da177e4 1512 case CPU_5KC:
78d4803f 1513 case CPU_5KE:
2fa36399 1514 case CPU_LOONGSON1:
14f18b7f
RB
1515 write_c0_ecc(0x80000000);
1516 back_to_back_c0_hazard();
1517 /* Set the PE bit (bit 31) in the c0_errctl register. */
1518 printk(KERN_INFO "Cache parity protection %sabled\n",
1519 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
1520 break;
1521 case CPU_20KC:
1522 case CPU_25KF:
1523 /* Clear the DE bit (bit 16) in the c0_status register. */
1524 printk(KERN_INFO "Enable cache parity protection for "
1525 "MIPS 20KC/25KF CPUs.\n");
1526 clear_c0_status(ST0_DE);
1527 break;
1528 default:
1529 break;
1530 }
1531}
1532
1533asmlinkage void cache_parity_error(void)
1534{
1535 const int field = 2 * sizeof(unsigned long);
1536 unsigned int reg_val;
1537
1538 /* For the moment, report the problem and hang. */
1539 printk("Cache error exception:\n");
1540 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1541 reg_val = read_c0_cacheerr();
1542 printk("c0_cacheerr == %08x\n", reg_val);
1543
1544 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1545 reg_val & (1<<30) ? "secondary" : "primary",
1546 reg_val & (1<<31) ? "data" : "insn");
6de20451 1547 if (cpu_has_mips_r2 &&
721a9205 1548 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
6de20451
LY
1549 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1550 reg_val & (1<<29) ? "ED " : "",
1551 reg_val & (1<<28) ? "ET " : "",
1552 reg_val & (1<<27) ? "ES " : "",
1553 reg_val & (1<<26) ? "EE " : "",
1554 reg_val & (1<<25) ? "EB " : "",
1555 reg_val & (1<<24) ? "EI " : "",
1556 reg_val & (1<<23) ? "E1 " : "",
1557 reg_val & (1<<22) ? "E0 " : "");
1558 } else {
1559 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1560 reg_val & (1<<29) ? "ED " : "",
1561 reg_val & (1<<28) ? "ET " : "",
1562 reg_val & (1<<26) ? "EE " : "",
1563 reg_val & (1<<25) ? "EB " : "",
1564 reg_val & (1<<24) ? "EI " : "",
1565 reg_val & (1<<23) ? "E1 " : "",
1566 reg_val & (1<<22) ? "E0 " : "");
1567 }
1da177e4
LT
1568 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1569
ec917c2c 1570#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1571 if (reg_val & (1<<22))
1572 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1573
1574 if (reg_val & (1<<23))
1575 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1576#endif
1577
1578 panic("Can't handle the cache error!");
1579}
1580
75b5b5e0
LY
1581asmlinkage void do_ftlb(void)
1582{
1583 const int field = 2 * sizeof(unsigned long);
1584 unsigned int reg_val;
1585
1586 /* For the moment, report the problem and hang. */
1587 if (cpu_has_mips_r2 &&
721a9205 1588 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
75b5b5e0
LY
1589 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1590 read_c0_ecc());
1591 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1592 reg_val = read_c0_cacheerr();
1593 pr_err("c0_cacheerr == %08x\n", reg_val);
1594
1595 if ((reg_val & 0xc0000000) == 0xc0000000) {
1596 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1597 } else {
1598 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1599 reg_val & (1<<30) ? "secondary" : "primary",
1600 reg_val & (1<<31) ? "data" : "insn");
1601 }
1602 } else {
1603 pr_err("FTLB error exception\n");
1604 }
1605 /* Just print the cacheerr bits for now */
1606 cache_parity_error();
1607}
1608
1da177e4
LT
1609/*
1610 * SDBBP EJTAG debug exception handler.
1611 * We skip the instruction and return to the next instruction.
1612 */
1613void ejtag_exception_handler(struct pt_regs *regs)
1614{
1615 const int field = 2 * sizeof(unsigned long);
2a0b24f5 1616 unsigned long depc, old_epc, old_ra;
1da177e4
LT
1617 unsigned int debug;
1618
70ae6126 1619 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1620 depc = read_c0_depc();
1621 debug = read_c0_debug();
70ae6126 1622 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1623 if (debug & 0x80000000) {
1624 /*
1625 * In branch delay slot.
1626 * We cheat a little bit here and use EPC to calculate the
1627 * debug return address (DEPC). EPC is restored after the
1628 * calculation.
1629 */
1630 old_epc = regs->cp0_epc;
2a0b24f5 1631 old_ra = regs->regs[31];
1da177e4 1632 regs->cp0_epc = depc;
2a0b24f5 1633 compute_return_epc(regs);
1da177e4
LT
1634 depc = regs->cp0_epc;
1635 regs->cp0_epc = old_epc;
2a0b24f5 1636 regs->regs[31] = old_ra;
1da177e4
LT
1637 } else
1638 depc += 4;
1639 write_c0_depc(depc);
1640
1641#if 0
70ae6126 1642 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1643 write_c0_debug(debug | 0x100);
1644#endif
1645}
1646
1647/*
1648 * NMI exception handler.
34bd92e2 1649 * No lock; only written during early bootup by CPU 0.
1da177e4 1650 */
34bd92e2
KC
1651static RAW_NOTIFIER_HEAD(nmi_chain);
1652
1653int register_nmi_notifier(struct notifier_block *nb)
1654{
1655 return raw_notifier_chain_register(&nmi_chain, nb);
1656}
1657
ff2d8b19 1658void __noreturn nmi_exception_handler(struct pt_regs *regs)
1da177e4 1659{
83e4da1e
LY
1660 char str[100];
1661
34bd92e2 1662 raw_notifier_call_chain(&nmi_chain, 0, regs);
41c594ab 1663 bust_spinlocks(1);
83e4da1e
LY
1664 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1665 smp_processor_id(), regs->cp0_epc);
1666 regs->cp0_epc = read_c0_errorepc();
1667 die(str, regs);
1da177e4
LT
1668}
1669
e01402b1
RB
1670#define VECTORSPACING 0x100 /* for EI/VI mode */
1671
1672unsigned long ebase;
1da177e4 1673unsigned long exception_handlers[32];
e01402b1 1674unsigned long vi_handlers[64];
1da177e4 1675
2d1b6e95 1676void __init *set_except_vector(int n, void *addr)
1da177e4
LT
1677{
1678 unsigned long handler = (unsigned long) addr;
b22d1b6a 1679 unsigned long old_handler;
1da177e4 1680
2a0b24f5
SH
1681#ifdef CONFIG_CPU_MICROMIPS
1682 /*
1683 * Only the TLB handlers are cache aligned with an even
1684 * address. All other handlers are on an odd address and
1685 * require no modification. Otherwise, MIPS32 mode will
1686 * be entered when handling any TLB exceptions. That
1687 * would be bad...since we must stay in microMIPS mode.
1688 */
1689 if (!(handler & 0x1))
1690 handler |= 1;
1691#endif
b22d1b6a 1692 old_handler = xchg(&exception_handlers[n], handler);
1da177e4 1693
1da177e4 1694 if (n == 0 && cpu_has_divec) {
2a0b24f5
SH
1695#ifdef CONFIG_CPU_MICROMIPS
1696 unsigned long jump_mask = ~((1 << 27) - 1);
1697#else
92bbe1b9 1698 unsigned long jump_mask = ~((1 << 28) - 1);
2a0b24f5 1699#endif
92bbe1b9
FF
1700 u32 *buf = (u32 *)(ebase + 0x200);
1701 unsigned int k0 = 26;
1702 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1703 uasm_i_j(&buf, handler & ~jump_mask);
1704 uasm_i_nop(&buf);
1705 } else {
1706 UASM_i_LA(&buf, k0, handler);
1707 uasm_i_jr(&buf, k0);
1708 uasm_i_nop(&buf);
1709 }
1710 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
e01402b1
RB
1711 }
1712 return (void *)old_handler;
1713}
1714
86a1708a 1715static void do_default_vi(void)
6ba07e59
AN
1716{
1717 show_regs(get_irq_regs());
1718 panic("Caught unexpected vectored interrupt.");
1719}
1720
ef300e42 1721static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1722{
1723 unsigned long handler;
1724 unsigned long old_handler = vi_handlers[n];
f6771dbb 1725 int srssets = current_cpu_data.srsets;
2a0b24f5 1726 u16 *h;
e01402b1
RB
1727 unsigned char *b;
1728
b72b7092 1729 BUG_ON(!cpu_has_veic && !cpu_has_vint);
e01402b1
RB
1730
1731 if (addr == NULL) {
1732 handler = (unsigned long) do_default_vi;
1733 srs = 0;
41c594ab 1734 } else
e01402b1 1735 handler = (unsigned long) addr;
2a0b24f5 1736 vi_handlers[n] = handler;
e01402b1
RB
1737
1738 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1739
f6771dbb 1740 if (srs >= srssets)
e01402b1
RB
1741 panic("Shadow register set %d not supported", srs);
1742
1743 if (cpu_has_veic) {
1744 if (board_bind_eic_interrupt)
49a89efb 1745 board_bind_eic_interrupt(n, srs);
41c594ab 1746 } else if (cpu_has_vint) {
e01402b1 1747 /* SRSMap is only defined if shadow sets are implemented */
f6771dbb 1748 if (srssets > 1)
49a89efb 1749 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1750 }
1751
1752 if (srs == 0) {
1753 /*
1754 * If no shadow set is selected then use the default handler
2a0b24f5 1755 * that does normal register saving and standard interrupt exit
e01402b1 1756 */
e01402b1
RB
1757 extern char except_vec_vi, except_vec_vi_lui;
1758 extern char except_vec_vi_ori, except_vec_vi_end;
c65a5480 1759 extern char rollback_except_vec_vi;
f94d9a8e 1760 char *vec_start = using_rollback_handler() ?
c65a5480 1761 &rollback_except_vec_vi : &except_vec_vi;
2a0b24f5
SH
1762#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1763 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1764 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1765#else
c65a5480
AN
1766 const int lui_offset = &except_vec_vi_lui - vec_start;
1767 const int ori_offset = &except_vec_vi_ori - vec_start;
2a0b24f5
SH
1768#endif
1769 const int handler_len = &except_vec_vi_end - vec_start;
e01402b1
RB
1770
1771 if (handler_len > VECTORSPACING) {
1772 /*
1773 * Sigh... panicing won't help as the console
1774 * is probably not configured :(
1775 */
49a89efb 1776 panic("VECTORSPACING too small");
e01402b1
RB
1777 }
1778
2a0b24f5
SH
1779 set_handler(((unsigned long)b - ebase), vec_start,
1780#ifdef CONFIG_CPU_MICROMIPS
1781 (handler_len - 1));
1782#else
1783 handler_len);
1784#endif
2a0b24f5
SH
1785 h = (u16 *)(b + lui_offset);
1786 *h = (handler >> 16) & 0xffff;
1787 h = (u16 *)(b + ori_offset);
1788 *h = (handler & 0xffff);
e0cee3ee
TB
1789 local_flush_icache_range((unsigned long)b,
1790 (unsigned long)(b+handler_len));
e01402b1
RB
1791 }
1792 else {
1793 /*
2a0b24f5
SH
1794 * In other cases jump directly to the interrupt handler. It
1795 * is the handler's responsibility to save registers if required
1796 * (eg hi/lo) and return from the exception using "eret".
e01402b1 1797 */
2a0b24f5
SH
1798 u32 insn;
1799
1800 h = (u16 *)b;
1801 /* j handler */
1802#ifdef CONFIG_CPU_MICROMIPS
1803 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1804#else
1805 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1806#endif
1807 h[0] = (insn >> 16) & 0xffff;
1808 h[1] = insn & 0xffff;
1809 h[2] = 0;
1810 h[3] = 0;
e0cee3ee
TB
1811 local_flush_icache_range((unsigned long)b,
1812 (unsigned long)(b+8));
1da177e4 1813 }
e01402b1 1814
1da177e4
LT
1815 return (void *)old_handler;
1816}
1817
ef300e42 1818void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 1819{
ff3eab2a 1820 return set_vi_srs_handler(n, addr, 0);
e01402b1 1821}
f41ae0b2 1822
1da177e4
LT
1823extern void tlb_init(void);
1824
42f77542
RB
1825/*
1826 * Timer interrupt
1827 */
1828int cp0_compare_irq;
68b6352c 1829EXPORT_SYMBOL_GPL(cp0_compare_irq);
010c108d 1830int cp0_compare_irq_shift;
42f77542
RB
1831
1832/*
1833 * Performance counter IRQ or -1 if shared with timer
1834 */
1835int cp0_perfcount_irq;
1836EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1837
078a55fc 1838static int noulri;
bdc94eb4
CD
1839
1840static int __init ulri_disable(char *s)
1841{
1842 pr_info("Disabling ulri\n");
1843 noulri = 1;
1844
1845 return 1;
1846}
1847__setup("noulri", ulri_disable);
1848
ae4ce454
JH
1849/* configure STATUS register */
1850static void configure_status(void)
1da177e4 1851{
1da177e4
LT
1852 /*
1853 * Disable coprocessors and select 32-bit or 64-bit addressing
1854 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1855 * flag that some firmware may have left set and the TS bit (for
1856 * IP27). Set XX for ISA IV code to work.
1857 */
ae4ce454 1858 unsigned int status_set = ST0_CU0;
875d43e7 1859#ifdef CONFIG_64BIT
1da177e4
LT
1860 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1861#endif
adb37892 1862 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
1da177e4 1863 status_set |= ST0_XX;
bbaf238b
CD
1864 if (cpu_has_dsp)
1865 status_set |= ST0_MX;
1866
b38c7399 1867 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4 1868 status_set);
ae4ce454
JH
1869}
1870
1871/* configure HWRENA register */
1872static void configure_hwrena(void)
1873{
1874 unsigned int hwrena = cpu_hwrena_impl_bits;
1da177e4 1875
18d693b3
KC
1876 if (cpu_has_mips_r2)
1877 hwrena |= 0x0000000f;
a3692020 1878
18d693b3
KC
1879 if (!noulri && cpu_has_userlocal)
1880 hwrena |= (1 << 29);
a3692020 1881
18d693b3
KC
1882 if (hwrena)
1883 write_c0_hwrena(hwrena);
ae4ce454 1884}
e01402b1 1885
ae4ce454
JH
1886static void configure_exception_vector(void)
1887{
e01402b1 1888 if (cpu_has_veic || cpu_has_vint) {
9fb4c2b9 1889 unsigned long sr = set_c0_status(ST0_BEV);
49a89efb 1890 write_c0_ebase(ebase);
9fb4c2b9 1891 write_c0_status(sr);
e01402b1 1892 /* Setting vector spacing enables EI/VI mode */
49a89efb 1893 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 1894 }
d03d0a57
RB
1895 if (cpu_has_divec) {
1896 if (cpu_has_mipsmt) {
1897 unsigned int vpflags = dvpe();
1898 set_c0_cause(CAUSEF_IV);
1899 evpe(vpflags);
1900 } else
1901 set_c0_cause(CAUSEF_IV);
1902 }
ae4ce454
JH
1903}
1904
1905void per_cpu_trap_init(bool is_boot_cpu)
1906{
1907 unsigned int cpu = smp_processor_id();
ae4ce454
JH
1908
1909 configure_status();
1910 configure_hwrena();
1911
ae4ce454 1912 configure_exception_vector();
3b1d4ed5
RB
1913
1914 /*
1915 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1916 *
1917 * o read IntCtl.IPTI to determine the timer interrupt
1918 * o read IntCtl.IPPCI to determine the performance counter interrupt
1919 */
1920 if (cpu_has_mips_r2) {
010c108d
DV
1921 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1922 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1923 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
c3e838a2 1924 if (cp0_perfcount_irq == cp0_compare_irq)
3b1d4ed5 1925 cp0_perfcount_irq = -1;
c3e838a2
CD
1926 } else {
1927 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
c6a4ebb9 1928 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
c3e838a2 1929 cp0_perfcount_irq = -1;
3b1d4ed5
RB
1930 }
1931
48c4ac97
DD
1932 if (!cpu_data[cpu].asid_cache)
1933 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1da177e4
LT
1934
1935 atomic_inc(&init_mm.mm_count);
1936 current->active_mm = &init_mm;
1937 BUG_ON(current->mm);
1938 enter_lazy_tlb(&init_mm, current);
1939
6650df3c
DD
1940 /* Boot CPU's cache setup in setup_arch(). */
1941 if (!is_boot_cpu)
1942 cpu_cache_init();
41c594ab 1943 tlb_init();
3d8bfdd0 1944 TLBMISS_HANDLER_SETUP();
1da177e4
LT
1945}
1946
e01402b1 1947/* Install CPU exception handler */
078a55fc 1948void set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1 1949{
2a0b24f5
SH
1950#ifdef CONFIG_CPU_MICROMIPS
1951 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
1952#else
e01402b1 1953 memcpy((void *)(ebase + offset), addr, size);
2a0b24f5 1954#endif
e0cee3ee 1955 local_flush_icache_range(ebase + offset, ebase + offset + size);
e01402b1
RB
1956}
1957
078a55fc 1958static char panic_null_cerr[] =
641e97f3
RB
1959 "Trying to set NULL cache error exception handler";
1960
42fe7ee3
RB
1961/*
1962 * Install uncached CPU exception handler.
1963 * This is suitable only for the cache error exception which is the only
1964 * exception handler that is being run uncached.
1965 */
078a55fc 1966void set_uncached_handler(unsigned long offset, void *addr,
234fcd14 1967 unsigned long size)
e01402b1 1968{
4f81b01a 1969 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
e01402b1 1970
641e97f3
RB
1971 if (!addr)
1972 panic(panic_null_cerr);
1973
e01402b1
RB
1974 memcpy((void *)(uncached_ebase + offset), addr, size);
1975}
1976
5b10496b
AN
1977static int __initdata rdhwr_noopt;
1978static int __init set_rdhwr_noopt(char *str)
1979{
1980 rdhwr_noopt = 1;
1981 return 1;
1982}
1983
1984__setup("rdhwr_noopt", set_rdhwr_noopt);
1985
1da177e4
LT
1986void __init trap_init(void)
1987{
2a0b24f5 1988 extern char except_vec3_generic;
1da177e4 1989 extern char except_vec4;
2a0b24f5 1990 extern char except_vec3_r4000;
1da177e4 1991 unsigned long i;
c65a5480
AN
1992
1993 check_wait();
1da177e4 1994
88547001
JW
1995#if defined(CONFIG_KGDB)
1996 if (kgdb_early_setup)
70342287 1997 return; /* Already done */
88547001
JW
1998#endif
1999
9fb4c2b9
CD
2000 if (cpu_has_veic || cpu_has_vint) {
2001 unsigned long size = 0x200 + VECTORSPACING*64;
2002 ebase = (unsigned long)
2003 __alloc_bootmem(size, 1 << fls(size), 0);
2004 } else {
9843b030
SL
2005#ifdef CONFIG_KVM_GUEST
2006#define KVM_GUEST_KSEG0 0x40000000
2007 ebase = KVM_GUEST_KSEG0;
2008#else
2009 ebase = CKSEG0;
2010#endif
566f74f6
DD
2011 if (cpu_has_mips_r2)
2012 ebase += (read_c0_ebase() & 0x3ffff000);
2013 }
e01402b1 2014
c6213c6c
SH
2015 if (cpu_has_mmips) {
2016 unsigned int config3 = read_c0_config3();
2017
2018 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2019 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2020 else
2021 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2022 }
2023
6fb97eff
KC
2024 if (board_ebase_setup)
2025 board_ebase_setup();
6650df3c 2026 per_cpu_trap_init(true);
1da177e4
LT
2027
2028 /*
2029 * Copy the generic exception handlers to their final destination.
2030 * This will be overriden later as suitable for a particular
2031 * configuration.
2032 */
e01402b1 2033 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
2034
2035 /*
2036 * Setup default vectors
2037 */
2038 for (i = 0; i <= 31; i++)
2039 set_except_vector(i, handle_reserved);
2040
2041 /*
2042 * Copy the EJTAG debug exception vector handler code to it's final
2043 * destination.
2044 */
e01402b1 2045 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 2046 board_ejtag_handler_setup();
1da177e4
LT
2047
2048 /*
2049 * Only some CPUs have the watch exceptions.
2050 */
2051 if (cpu_has_watch)
2052 set_except_vector(23, handle_watch);
2053
2054 /*
e01402b1 2055 * Initialise interrupt handlers
1da177e4 2056 */
e01402b1
RB
2057 if (cpu_has_veic || cpu_has_vint) {
2058 int nvec = cpu_has_veic ? 64 : 8;
2059 for (i = 0; i < nvec; i++)
ff3eab2a 2060 set_vi_handler(i, NULL);
e01402b1
RB
2061 }
2062 else if (cpu_has_divec)
2063 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
2064
2065 /*
2066 * Some CPUs can enable/disable for cache parity detection, but does
2067 * it different ways.
2068 */
2069 parity_protection_init();
2070
2071 /*
2072 * The Data Bus Errors / Instruction Bus Errors are signaled
2073 * by external hardware. Therefore these two exceptions
2074 * may have board specific handlers.
2075 */
2076 if (board_be_init)
2077 board_be_init();
2078
f94d9a8e
RB
2079 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2080 : handle_int);
1da177e4
LT
2081 set_except_vector(1, handle_tlbm);
2082 set_except_vector(2, handle_tlbl);
2083 set_except_vector(3, handle_tlbs);
2084
2085 set_except_vector(4, handle_adel);
2086 set_except_vector(5, handle_ades);
2087
2088 set_except_vector(6, handle_ibe);
2089 set_except_vector(7, handle_dbe);
2090
2091 set_except_vector(8, handle_sys);
2092 set_except_vector(9, handle_bp);
5b10496b
AN
2093 set_except_vector(10, rdhwr_noopt ? handle_ri :
2094 (cpu_has_vtag_icache ?
2095 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1da177e4
LT
2096 set_except_vector(11, handle_cpu);
2097 set_except_vector(12, handle_ov);
2098 set_except_vector(13, handle_tr);
2bcb3fbc 2099 set_except_vector(14, handle_msa_fpe);
1da177e4 2100
10cc3529
RB
2101 if (current_cpu_type() == CPU_R6000 ||
2102 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
2103 /*
2104 * The R6000 is the only R-series CPU that features a machine
2105 * check exception (similar to the R4000 cache error) and
2106 * unaligned ldc1/sdc1 exception. The handlers have not been
70342287 2107 * written yet. Well, anyway there is no R6000 machine on the
1da177e4
LT
2108 * current list of targets for Linux/MIPS.
2109 * (Duh, crap, there is someone with a triple R6k machine)
2110 */
2111 //set_except_vector(14, handle_mc);
2112 //set_except_vector(15, handle_ndc);
2113 }
2114
e01402b1
RB
2115
2116 if (board_nmi_handler_setup)
2117 board_nmi_handler_setup();
2118
e50c0a8f
RB
2119 if (cpu_has_fpu && !cpu_has_nofpuex)
2120 set_except_vector(15, handle_fpe);
2121
75b5b5e0 2122 set_except_vector(16, handle_ftlb);
5890f70f
LY
2123
2124 if (cpu_has_rixiex) {
2125 set_except_vector(19, tlb_do_page_fault_0);
2126 set_except_vector(20, tlb_do_page_fault_0);
2127 }
2128
1db1af84 2129 set_except_vector(21, handle_msa);
e50c0a8f
RB
2130 set_except_vector(22, handle_mdmx);
2131
2132 if (cpu_has_mcheck)
2133 set_except_vector(24, handle_mcheck);
2134
340ee4b9
RB
2135 if (cpu_has_mipsmt)
2136 set_except_vector(25, handle_mt);
2137
acaec427 2138 set_except_vector(26, handle_dsp);
e50c0a8f 2139
fcbf1dfd
DD
2140 if (board_cache_error_setup)
2141 board_cache_error_setup();
2142
e50c0a8f
RB
2143 if (cpu_has_vce)
2144 /* Special exception: R4[04]00 uses also the divec space. */
2a0b24f5 2145 set_handler(0x180, &except_vec3_r4000, 0x100);
e50c0a8f 2146 else if (cpu_has_4kex)
2a0b24f5 2147 set_handler(0x180, &except_vec3_generic, 0x80);
e50c0a8f 2148 else
2a0b24f5 2149 set_handler(0x080, &except_vec3_generic, 0x80);
e50c0a8f 2150
e0cee3ee 2151 local_flush_icache_range(ebase, ebase + 0x400);
0510617b
TB
2152
2153 sort_extable(__start___dbe_table, __stop___dbe_table);
69f3a7de 2154
4483b159 2155 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
1da177e4 2156}
ae4ce454
JH
2157
2158static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2159 void *v)
2160{
2161 switch (cmd) {
2162 case CPU_PM_ENTER_FAILED:
2163 case CPU_PM_EXIT:
2164 configure_status();
2165 configure_hwrena();
2166 configure_exception_vector();
2167
2168 /* Restore register with CPU number for TLB handlers */
2169 TLBMISS_HANDLER_RESTORE();
2170
2171 break;
2172 }
2173
2174 return NOTIFY_OK;
2175}
2176
2177static struct notifier_block trap_pm_notifier_block = {
2178 .notifier_call = trap_pm_notifier,
2179};
2180
2181static int __init trap_pm_init(void)
2182{
2183 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2184}
2185arch_initcall(trap_pm_init);