]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/mips/kernel/traps.c
MIPS: Add missing #inclusions of <linux/irq.h>
[mirror_ubuntu-artful-kernel.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
60b0d655 12 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
1da177e4 13 */
8e8a52ed 14#include <linux/bug.h>
60b0d655 15#include <linux/compiler.h>
1da177e4
LT
16#include <linux/init.h>
17#include <linux/mm.h>
18#include <linux/module.h>
19#include <linux/sched.h>
20#include <linux/smp.h>
1da177e4
LT
21#include <linux/spinlock.h>
22#include <linux/kallsyms.h>
e01402b1 23#include <linux/bootmem.h>
d4fd1989 24#include <linux/interrupt.h>
39b8d525 25#include <linux/ptrace.h>
88547001
JW
26#include <linux/kgdb.h>
27#include <linux/kdebug.h>
c1bf207d 28#include <linux/kprobes.h>
69f3a7de 29#include <linux/notifier.h>
5dd11d5d 30#include <linux/kdb.h>
ca4d3e67 31#include <linux/irq.h>
1da177e4
LT
32
33#include <asm/bootinfo.h>
34#include <asm/branch.h>
35#include <asm/break.h>
69f3a7de 36#include <asm/cop2.h>
1da177e4 37#include <asm/cpu.h>
e50c0a8f 38#include <asm/dsp.h>
1da177e4 39#include <asm/fpu.h>
ba3049ed 40#include <asm/fpu_emulator.h>
340ee4b9
RB
41#include <asm/mipsregs.h>
42#include <asm/mipsmtregs.h>
1da177e4
LT
43#include <asm/module.h>
44#include <asm/pgtable.h>
45#include <asm/ptrace.h>
46#include <asm/sections.h>
47#include <asm/system.h>
48#include <asm/tlbdebug.h>
49#include <asm/traps.h>
50#include <asm/uaccess.h>
b67b2b70 51#include <asm/watch.h>
1da177e4 52#include <asm/mmu_context.h>
1da177e4 53#include <asm/types.h>
1df0f0ff 54#include <asm/stacktrace.h>
92bbe1b9 55#include <asm/uasm.h>
1da177e4 56
c65a5480
AN
57extern void check_wait(void);
58extern asmlinkage void r4k_wait(void);
59extern asmlinkage void rollback_handle_int(void);
e4ac58af 60extern asmlinkage void handle_int(void);
1da177e4
LT
61extern asmlinkage void handle_tlbm(void);
62extern asmlinkage void handle_tlbl(void);
63extern asmlinkage void handle_tlbs(void);
64extern asmlinkage void handle_adel(void);
65extern asmlinkage void handle_ades(void);
66extern asmlinkage void handle_ibe(void);
67extern asmlinkage void handle_dbe(void);
68extern asmlinkage void handle_sys(void);
69extern asmlinkage void handle_bp(void);
70extern asmlinkage void handle_ri(void);
5b10496b
AN
71extern asmlinkage void handle_ri_rdhwr_vivt(void);
72extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
73extern asmlinkage void handle_cpu(void);
74extern asmlinkage void handle_ov(void);
75extern asmlinkage void handle_tr(void);
76extern asmlinkage void handle_fpe(void);
77extern asmlinkage void handle_mdmx(void);
78extern asmlinkage void handle_watch(void);
340ee4b9 79extern asmlinkage void handle_mt(void);
e50c0a8f 80extern asmlinkage void handle_dsp(void);
1da177e4
LT
81extern asmlinkage void handle_mcheck(void);
82extern asmlinkage void handle_reserved(void);
83
12616ed2 84extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
e04582b7 85 struct mips_fpu_struct *ctx, int has_fpu);
1da177e4
LT
86
87void (*board_be_init)(void);
88int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
89void (*board_nmi_handler_setup)(void);
90void (*board_ejtag_handler_setup)(void);
91void (*board_bind_eic_interrupt)(int irq, int regset);
1da177e4 92
1da177e4 93
4d157d5e 94static void show_raw_backtrace(unsigned long reg29)
e889d78f 95{
39b8d525 96 unsigned long *sp = (unsigned long *)(reg29 & ~3);
e889d78f
AN
97 unsigned long addr;
98
99 printk("Call Trace:");
100#ifdef CONFIG_KALLSYMS
101 printk("\n");
102#endif
10220c88
TB
103 while (!kstack_end(sp)) {
104 unsigned long __user *p =
105 (unsigned long __user *)(unsigned long)sp++;
106 if (__get_user(addr, p)) {
107 printk(" (Bad stack address)");
108 break;
39b8d525 109 }
10220c88
TB
110 if (__kernel_text_address(addr))
111 print_ip_sym(addr);
e889d78f 112 }
10220c88 113 printk("\n");
e889d78f
AN
114}
115
f66686f7 116#ifdef CONFIG_KALLSYMS
1df0f0ff 117int raw_show_trace;
f66686f7
AN
118static int __init set_raw_show_trace(char *str)
119{
120 raw_show_trace = 1;
121 return 1;
122}
123__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 124#endif
4d157d5e 125
eae23f2c 126static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 127{
4d157d5e
FBH
128 unsigned long sp = regs->regs[29];
129 unsigned long ra = regs->regs[31];
f66686f7 130 unsigned long pc = regs->cp0_epc;
f66686f7
AN
131
132 if (raw_show_trace || !__kernel_text_address(pc)) {
87151ae3 133 show_raw_backtrace(sp);
f66686f7
AN
134 return;
135 }
136 printk("Call Trace:\n");
4d157d5e 137 do {
87151ae3 138 print_ip_sym(pc);
1924600c 139 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 140 } while (pc);
f66686f7
AN
141 printk("\n");
142}
f66686f7 143
1da177e4
LT
144/*
145 * This routine abuses get_user()/put_user() to reference pointers
146 * with at least a bit of error checking ...
147 */
eae23f2c
RB
148static void show_stacktrace(struct task_struct *task,
149 const struct pt_regs *regs)
1da177e4
LT
150{
151 const int field = 2 * sizeof(unsigned long);
152 long stackdata;
153 int i;
5e0373b8 154 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
155
156 printk("Stack :");
157 i = 0;
158 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
159 if (i && ((i % (64 / field)) == 0))
160 printk("\n ");
161 if (i > 39) {
162 printk(" ...");
163 break;
164 }
165
166 if (__get_user(stackdata, sp++)) {
167 printk(" (Bad stack address)");
168 break;
169 }
170
171 printk(" %0*lx", field, stackdata);
172 i++;
173 }
174 printk("\n");
87151ae3 175 show_backtrace(task, regs);
f66686f7
AN
176}
177
f66686f7
AN
178void show_stack(struct task_struct *task, unsigned long *sp)
179{
180 struct pt_regs regs;
181 if (sp) {
182 regs.regs[29] = (unsigned long)sp;
183 regs.regs[31] = 0;
184 regs.cp0_epc = 0;
185 } else {
186 if (task && task != current) {
187 regs.regs[29] = task->thread.reg29;
188 regs.regs[31] = 0;
189 regs.cp0_epc = task->thread.reg31;
5dd11d5d
JW
190#ifdef CONFIG_KGDB_KDB
191 } else if (atomic_read(&kgdb_active) != -1 &&
192 kdb_current_regs) {
193 memcpy(&regs, kdb_current_regs, sizeof(regs));
194#endif /* CONFIG_KGDB_KDB */
f66686f7
AN
195 } else {
196 prepare_frametrace(&regs);
197 }
198 }
199 show_stacktrace(task, &regs);
1da177e4
LT
200}
201
202/*
203 * The architecture-independent dump_stack generator
204 */
205void dump_stack(void)
206{
1666a6fc 207 struct pt_regs regs;
1da177e4 208
1666a6fc
FBH
209 prepare_frametrace(&regs);
210 show_backtrace(current, &regs);
1da177e4
LT
211}
212
213EXPORT_SYMBOL(dump_stack);
214
e1bb8289 215static void show_code(unsigned int __user *pc)
1da177e4
LT
216{
217 long i;
39b8d525 218 unsigned short __user *pc16 = NULL;
1da177e4
LT
219
220 printk("\nCode:");
221
39b8d525
RB
222 if ((unsigned long)pc & 1)
223 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
1da177e4
LT
224 for(i = -3 ; i < 6 ; i++) {
225 unsigned int insn;
39b8d525 226 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
1da177e4
LT
227 printk(" (Bad address in epc)\n");
228 break;
229 }
39b8d525 230 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
1da177e4
LT
231 }
232}
233
eae23f2c 234static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
235{
236 const int field = 2 * sizeof(unsigned long);
237 unsigned int cause = regs->cp0_cause;
238 int i;
239
240 printk("Cpu %d\n", smp_processor_id());
241
242 /*
243 * Saved main processor registers
244 */
245 for (i = 0; i < 32; ) {
246 if ((i % 4) == 0)
247 printk("$%2d :", i);
248 if (i == 0)
249 printk(" %0*lx", field, 0UL);
250 else if (i == 26 || i == 27)
251 printk(" %*s", field, "");
252 else
253 printk(" %0*lx", field, regs->regs[i]);
254
255 i++;
256 if ((i % 4) == 0)
257 printk("\n");
258 }
259
9693a853
FBH
260#ifdef CONFIG_CPU_HAS_SMARTMIPS
261 printk("Acx : %0*lx\n", field, regs->acx);
262#endif
1da177e4
LT
263 printk("Hi : %0*lx\n", field, regs->hi);
264 printk("Lo : %0*lx\n", field, regs->lo);
265
266 /*
267 * Saved cp0 registers
268 */
b012cffe
RB
269 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
270 (void *) regs->cp0_epc);
1da177e4 271 printk(" %s\n", print_tainted());
b012cffe
RB
272 printk("ra : %0*lx %pS\n", field, regs->regs[31],
273 (void *) regs->regs[31]);
1da177e4
LT
274
275 printk("Status: %08x ", (uint32_t) regs->cp0_status);
276
3b2396d9
MR
277 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
278 if (regs->cp0_status & ST0_KUO)
279 printk("KUo ");
280 if (regs->cp0_status & ST0_IEO)
281 printk("IEo ");
282 if (regs->cp0_status & ST0_KUP)
283 printk("KUp ");
284 if (regs->cp0_status & ST0_IEP)
285 printk("IEp ");
286 if (regs->cp0_status & ST0_KUC)
287 printk("KUc ");
288 if (regs->cp0_status & ST0_IEC)
289 printk("IEc ");
290 } else {
291 if (regs->cp0_status & ST0_KX)
292 printk("KX ");
293 if (regs->cp0_status & ST0_SX)
294 printk("SX ");
295 if (regs->cp0_status & ST0_UX)
296 printk("UX ");
297 switch (regs->cp0_status & ST0_KSU) {
298 case KSU_USER:
299 printk("USER ");
300 break;
301 case KSU_SUPERVISOR:
302 printk("SUPERVISOR ");
303 break;
304 case KSU_KERNEL:
305 printk("KERNEL ");
306 break;
307 default:
308 printk("BAD_MODE ");
309 break;
310 }
311 if (regs->cp0_status & ST0_ERL)
312 printk("ERL ");
313 if (regs->cp0_status & ST0_EXL)
314 printk("EXL ");
315 if (regs->cp0_status & ST0_IE)
316 printk("IE ");
1da177e4 317 }
1da177e4
LT
318 printk("\n");
319
320 printk("Cause : %08x\n", cause);
321
322 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
323 if (1 <= cause && cause <= 5)
324 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
325
9966db25
RB
326 printk("PrId : %08x (%s)\n", read_c0_prid(),
327 cpu_name_string());
1da177e4
LT
328}
329
eae23f2c
RB
330/*
331 * FIXME: really the generic show_regs should take a const pointer argument.
332 */
333void show_regs(struct pt_regs *regs)
334{
335 __show_regs((struct pt_regs *)regs);
336}
337
c1bf207d 338void show_registers(struct pt_regs *regs)
1da177e4 339{
39b8d525
RB
340 const int field = 2 * sizeof(unsigned long);
341
eae23f2c 342 __show_regs(regs);
1da177e4 343 print_modules();
39b8d525
RB
344 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
345 current->comm, current->pid, current_thread_info(), current,
346 field, current_thread_info()->tp_value);
347 if (cpu_has_userlocal) {
348 unsigned long tls;
349
350 tls = read_c0_userlocal();
351 if (tls != current_thread_info()->tp_value)
352 printk("*HwTLS: %0*lx\n", field, tls);
353 }
354
f66686f7 355 show_stacktrace(current, regs);
e1bb8289 356 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4
LT
357 printk("\n");
358}
359
70dc6f04
DD
360static int regs_to_trapnr(struct pt_regs *regs)
361{
362 return (regs->cp0_cause >> 2) & 0x1f;
363}
364
1da177e4
LT
365static DEFINE_SPINLOCK(die_lock);
366
70dc6f04 367void __noreturn die(const char *str, struct pt_regs *regs)
1da177e4
LT
368{
369 static int die_counter;
ce384d83 370 int sig = SIGSEGV;
41c594ab
RB
371#ifdef CONFIG_MIPS_MT_SMTC
372 unsigned long dvpret = dvpe();
373#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4 374
70dc6f04 375 notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV);
5dd11d5d 376
1da177e4
LT
377 console_verbose();
378 spin_lock_irq(&die_lock);
41c594ab
RB
379 bust_spinlocks(1);
380#ifdef CONFIG_MIPS_MT_SMTC
381 mips_mt_regdump(dvpret);
382#endif /* CONFIG_MIPS_MT_SMTC */
ce384d83 383
70dc6f04 384 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
ce384d83
YP
385 sig = 0;
386
178086c8 387 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 388 show_registers(regs);
bcdcd8e7 389 add_taint(TAINT_DIE);
1da177e4 390 spin_unlock_irq(&die_lock);
d4fd1989
MB
391
392 if (in_interrupt())
393 panic("Fatal exception in interrupt");
394
395 if (panic_on_oops) {
396 printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
397 ssleep(5);
398 panic("Fatal exception");
399 }
400
ce384d83 401 do_exit(sig);
1da177e4
LT
402}
403
0510617b
TB
404extern struct exception_table_entry __start___dbe_table[];
405extern struct exception_table_entry __stop___dbe_table[];
1da177e4 406
b6dcec9b
RB
407__asm__(
408" .section __dbe_table, \"a\"\n"
409" .previous \n");
1da177e4
LT
410
411/* Given an address, look for it in the exception tables. */
412static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
413{
414 const struct exception_table_entry *e;
415
416 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
417 if (!e)
418 e = search_module_dbetables(addr);
419 return e;
420}
421
422asmlinkage void do_be(struct pt_regs *regs)
423{
424 const int field = 2 * sizeof(unsigned long);
425 const struct exception_table_entry *fixup = NULL;
426 int data = regs->cp0_cause & 4;
427 int action = MIPS_BE_FATAL;
428
429 /* XXX For now. Fixme, this searches the wrong table ... */
430 if (data && !user_mode(regs))
431 fixup = search_dbe_tables(exception_epc(regs));
432
433 if (fixup)
434 action = MIPS_BE_FIXUP;
435
436 if (board_be_handler)
28fc582c 437 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
438
439 switch (action) {
440 case MIPS_BE_DISCARD:
441 return;
442 case MIPS_BE_FIXUP:
443 if (fixup) {
444 regs->cp0_epc = fixup->nextinsn;
445 return;
446 }
447 break;
448 default:
449 break;
450 }
451
452 /*
453 * Assume it would be too dangerous to continue ...
454 */
455 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
456 data ? "Data" : "Instruction",
457 field, regs->cp0_epc, field, regs->regs[31]);
70dc6f04 458 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
88547001
JW
459 == NOTIFY_STOP)
460 return;
461
1da177e4
LT
462 die_if_kernel("Oops", regs);
463 force_sig(SIGBUS, current);
464}
465
1da177e4 466/*
60b0d655 467 * ll/sc, rdhwr, sync emulation
1da177e4
LT
468 */
469
470#define OPCODE 0xfc000000
471#define BASE 0x03e00000
472#define RT 0x001f0000
473#define OFFSET 0x0000ffff
474#define LL 0xc0000000
475#define SC 0xe0000000
60b0d655 476#define SPEC0 0x00000000
3c37026d
RB
477#define SPEC3 0x7c000000
478#define RD 0x0000f800
479#define FUNC 0x0000003f
60b0d655 480#define SYNC 0x0000000f
3c37026d 481#define RDHWR 0x0000003b
1da177e4
LT
482
483/*
484 * The ll_bit is cleared by r*_switch.S
485 */
486
f1e39a4a
RB
487unsigned int ll_bit;
488struct task_struct *ll_task;
1da177e4 489
60b0d655 490static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 491{
fe00f943 492 unsigned long value, __user *vaddr;
1da177e4 493 long offset;
1da177e4
LT
494
495 /*
496 * analyse the ll instruction that just caused a ri exception
497 * and put the referenced address to addr.
498 */
499
500 /* sign extend offset */
501 offset = opcode & OFFSET;
502 offset <<= 16;
503 offset >>= 16;
504
fe00f943
RB
505 vaddr = (unsigned long __user *)
506 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 507
60b0d655
MR
508 if ((unsigned long)vaddr & 3)
509 return SIGBUS;
510 if (get_user(value, vaddr))
511 return SIGSEGV;
1da177e4
LT
512
513 preempt_disable();
514
515 if (ll_task == NULL || ll_task == current) {
516 ll_bit = 1;
517 } else {
518 ll_bit = 0;
519 }
520 ll_task = current;
521
522 preempt_enable();
523
524 regs->regs[(opcode & RT) >> 16] = value;
525
60b0d655 526 return 0;
1da177e4
LT
527}
528
60b0d655 529static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 530{
fe00f943
RB
531 unsigned long __user *vaddr;
532 unsigned long reg;
1da177e4 533 long offset;
1da177e4
LT
534
535 /*
536 * analyse the sc instruction that just caused a ri exception
537 * and put the referenced address to addr.
538 */
539
540 /* sign extend offset */
541 offset = opcode & OFFSET;
542 offset <<= 16;
543 offset >>= 16;
544
fe00f943
RB
545 vaddr = (unsigned long __user *)
546 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
547 reg = (opcode & RT) >> 16;
548
60b0d655
MR
549 if ((unsigned long)vaddr & 3)
550 return SIGBUS;
1da177e4
LT
551
552 preempt_disable();
553
554 if (ll_bit == 0 || ll_task != current) {
555 regs->regs[reg] = 0;
556 preempt_enable();
60b0d655 557 return 0;
1da177e4
LT
558 }
559
560 preempt_enable();
561
60b0d655
MR
562 if (put_user(regs->regs[reg], vaddr))
563 return SIGSEGV;
1da177e4
LT
564
565 regs->regs[reg] = 1;
566
60b0d655 567 return 0;
1da177e4
LT
568}
569
570/*
571 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
572 * opcodes are supposed to result in coprocessor unusable exceptions if
573 * executed on ll/sc-less processors. That's the theory. In practice a
574 * few processors such as NEC's VR4100 throw reserved instruction exceptions
575 * instead, so we're doing the emulation thing in both exception handlers.
576 */
60b0d655 577static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 578{
60b0d655
MR
579 if ((opcode & OPCODE) == LL)
580 return simulate_ll(regs, opcode);
581 if ((opcode & OPCODE) == SC)
582 return simulate_sc(regs, opcode);
1da177e4 583
60b0d655 584 return -1; /* Must be something else ... */
1da177e4
LT
585}
586
3c37026d
RB
587/*
588 * Simulate trapping 'rdhwr' instructions to provide user accessible
1f5826bd 589 * registers not implemented in hardware.
3c37026d 590 */
60b0d655 591static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
3c37026d 592{
dc8f6029 593 struct thread_info *ti = task_thread_info(current);
3c37026d
RB
594
595 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
596 int rd = (opcode & RD) >> 11;
597 int rt = (opcode & RT) >> 16;
598 switch (rd) {
1f5826bd
CD
599 case 0: /* CPU number */
600 regs->regs[rt] = smp_processor_id();
601 return 0;
602 case 1: /* SYNCI length */
603 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
604 current_cpu_data.icache.linesz);
605 return 0;
606 case 2: /* Read count register */
607 regs->regs[rt] = read_c0_count();
608 return 0;
609 case 3: /* Count register resolution */
610 switch (current_cpu_data.cputype) {
611 case CPU_20KC:
612 case CPU_25KF:
613 regs->regs[rt] = 1;
614 break;
3c37026d 615 default:
1f5826bd
CD
616 regs->regs[rt] = 2;
617 }
618 return 0;
619 case 29:
620 regs->regs[rt] = ti->tp_value;
621 return 0;
622 default:
623 return -1;
3c37026d
RB
624 }
625 }
626
56ebd51b 627 /* Not ours. */
60b0d655
MR
628 return -1;
629}
e5679882 630
60b0d655
MR
631static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
632{
633 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC)
634 return 0;
635
636 return -1; /* Must be something else ... */
3c37026d
RB
637}
638
1da177e4
LT
639asmlinkage void do_ov(struct pt_regs *regs)
640{
641 siginfo_t info;
642
36ccf1c0
RB
643 die_if_kernel("Integer overflow", regs);
644
1da177e4
LT
645 info.si_code = FPE_INTOVF;
646 info.si_signo = SIGFPE;
647 info.si_errno = 0;
fe00f943 648 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
649 force_sig_info(SIGFPE, &info, current);
650}
651
652/*
653 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
654 */
655asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
656{
948a34cf
TS
657 siginfo_t info;
658
70dc6f04 659 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
88547001
JW
660 == NOTIFY_STOP)
661 return;
57725f9e
CD
662 die_if_kernel("FP exception in kernel code", regs);
663
1da177e4
LT
664 if (fcr31 & FPU_CSR_UNI_X) {
665 int sig;
666
1da177e4 667 /*
a3dddd56 668 * Unimplemented operation exception. If we've got the full
1da177e4
LT
669 * software emulator on-board, let's use it...
670 *
671 * Force FPU to dump state into task/thread context. We're
672 * moving a lot of data here for what is probably a single
673 * instruction, but the alternative is to pre-decode the FP
674 * register operands before invoking the emulator, which seems
675 * a bit extreme for what should be an infrequent event.
676 */
cd21dfcf 677 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 678 lose_fpu(1);
1da177e4
LT
679
680 /* Run the emulator */
49a89efb 681 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
1da177e4
LT
682
683 /*
684 * We can't allow the emulated instruction to leave any of
685 * the cause bit set in $fcr31.
686 */
eae89076 687 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1da177e4
LT
688
689 /* Restore the hardware register state */
53dc8028 690 own_fpu(1); /* Using the FPU again. */
1da177e4
LT
691
692 /* If something went wrong, signal */
693 if (sig)
694 force_sig(sig, current);
695
696 return;
948a34cf
TS
697 } else if (fcr31 & FPU_CSR_INV_X)
698 info.si_code = FPE_FLTINV;
699 else if (fcr31 & FPU_CSR_DIV_X)
700 info.si_code = FPE_FLTDIV;
701 else if (fcr31 & FPU_CSR_OVF_X)
702 info.si_code = FPE_FLTOVF;
703 else if (fcr31 & FPU_CSR_UDF_X)
704 info.si_code = FPE_FLTUND;
705 else if (fcr31 & FPU_CSR_INE_X)
706 info.si_code = FPE_FLTRES;
707 else
708 info.si_code = __SI_FAULT;
709 info.si_signo = SIGFPE;
710 info.si_errno = 0;
711 info.si_addr = (void __user *) regs->cp0_epc;
712 force_sig_info(SIGFPE, &info, current);
1da177e4
LT
713}
714
df270051
RB
715static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
716 const char *str)
1da177e4 717{
1da177e4 718 siginfo_t info;
df270051 719 char b[40];
1da177e4 720
5dd11d5d 721#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
70dc6f04 722 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
5dd11d5d
JW
723 return;
724#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
725
70dc6f04 726 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
88547001
JW
727 return;
728
1da177e4 729 /*
df270051
RB
730 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
731 * insns, even for trap and break codes that indicate arithmetic
732 * failures. Weird ...
1da177e4
LT
733 * But should we continue the brokenness??? --macro
734 */
df270051
RB
735 switch (code) {
736 case BRK_OVERFLOW:
737 case BRK_DIVZERO:
738 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
739 die_if_kernel(b, regs);
740 if (code == BRK_DIVZERO)
1da177e4
LT
741 info.si_code = FPE_INTDIV;
742 else
743 info.si_code = FPE_INTOVF;
744 info.si_signo = SIGFPE;
745 info.si_errno = 0;
fe00f943 746 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
747 force_sig_info(SIGFPE, &info, current);
748 break;
63dc68a8 749 case BRK_BUG:
df270051
RB
750 die_if_kernel("Kernel bug detected", regs);
751 force_sig(SIGTRAP, current);
63dc68a8 752 break;
ba3049ed
RB
753 case BRK_MEMU:
754 /*
755 * Address errors may be deliberately induced by the FPU
756 * emulator to retake control of the CPU after executing the
757 * instruction in the delay slot of an emulated branch.
758 *
759 * Terminate if exception was recognized as a delay slot return
760 * otherwise handle as normal.
761 */
762 if (do_dsemulret(regs))
763 return;
764
765 die_if_kernel("Math emu break/trap", regs);
766 force_sig(SIGTRAP, current);
767 break;
1da177e4 768 default:
df270051
RB
769 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
770 die_if_kernel(b, regs);
1da177e4
LT
771 force_sig(SIGTRAP, current);
772 }
df270051
RB
773}
774
775asmlinkage void do_bp(struct pt_regs *regs)
776{
777 unsigned int opcode, bcode;
778
779 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
780 goto out_sigsegv;
781
782 /*
783 * There is the ancient bug in the MIPS assemblers that the break
784 * code starts left to bit 16 instead to bit 6 in the opcode.
785 * Gas is bug-compatible, but not always, grrr...
786 * We handle both cases with a simple heuristics. --macro
787 */
788 bcode = ((opcode >> 6) & ((1 << 20) - 1));
789 if (bcode >= (1 << 10))
790 bcode >>= 10;
791
c1bf207d
DD
792 /*
793 * notify the kprobe handlers, if instruction is likely to
794 * pertain to them.
795 */
796 switch (bcode) {
797 case BRK_KPROBE_BP:
70dc6f04 798 if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c1bf207d
DD
799 return;
800 else
801 break;
802 case BRK_KPROBE_SSTEPBP:
70dc6f04 803 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c1bf207d
DD
804 return;
805 else
806 break;
807 default:
808 break;
809 }
810
df270051 811 do_trap_or_bp(regs, bcode, "Break");
90fccb13 812 return;
e5679882
RB
813
814out_sigsegv:
815 force_sig(SIGSEGV, current);
1da177e4
LT
816}
817
818asmlinkage void do_tr(struct pt_regs *regs)
819{
820 unsigned int opcode, tcode = 0;
1da177e4 821
ba755f8e 822 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
e5679882 823 goto out_sigsegv;
1da177e4
LT
824
825 /* Immediate versions don't provide a code. */
826 if (!(opcode & OPCODE))
827 tcode = ((opcode >> 6) & ((1 << 10) - 1));
828
df270051 829 do_trap_or_bp(regs, tcode, "Trap");
90fccb13 830 return;
e5679882
RB
831
832out_sigsegv:
833 force_sig(SIGSEGV, current);
1da177e4
LT
834}
835
836asmlinkage void do_ri(struct pt_regs *regs)
837{
60b0d655
MR
838 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
839 unsigned long old_epc = regs->cp0_epc;
840 unsigned int opcode = 0;
841 int status = -1;
1da177e4 842
70dc6f04 843 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
88547001
JW
844 == NOTIFY_STOP)
845 return;
846
60b0d655 847 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 848
60b0d655 849 if (unlikely(compute_return_epc(regs) < 0))
3c37026d
RB
850 return;
851
60b0d655
MR
852 if (unlikely(get_user(opcode, epc) < 0))
853 status = SIGSEGV;
854
855 if (!cpu_has_llsc && status < 0)
856 status = simulate_llsc(regs, opcode);
857
858 if (status < 0)
859 status = simulate_rdhwr(regs, opcode);
860
861 if (status < 0)
862 status = simulate_sync(regs, opcode);
863
864 if (status < 0)
865 status = SIGILL;
866
867 if (unlikely(status > 0)) {
868 regs->cp0_epc = old_epc; /* Undo skip-over. */
869 force_sig(status, current);
870 }
1da177e4
LT
871}
872
d223a861
RB
873/*
874 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
875 * emulated more than some threshold number of instructions, force migration to
876 * a "CPU" that has FP support.
877 */
878static void mt_ase_fp_affinity(void)
879{
880#ifdef CONFIG_MIPS_MT_FPAFF
881 if (mt_fpemul_threshold > 0 &&
882 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
883 /*
884 * If there's no FPU present, or if the application has already
885 * restricted the allowed set to exclude any CPUs with FPUs,
886 * we'll skip the procedure.
887 */
888 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
889 cpumask_t tmask;
890
9cc12363
KK
891 current->thread.user_cpus_allowed
892 = current->cpus_allowed;
893 cpus_and(tmask, current->cpus_allowed,
894 mt_fpu_cpumask);
ed1bbdef 895 set_cpus_allowed_ptr(current, &tmask);
293c5bd1 896 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
897 }
898 }
899#endif /* CONFIG_MIPS_MT_FPAFF */
900}
901
69f3a7de
RB
902/*
903 * No lock; only written during early bootup by CPU 0.
904 */
905static RAW_NOTIFIER_HEAD(cu2_chain);
906
907int __ref register_cu2_notifier(struct notifier_block *nb)
908{
909 return raw_notifier_chain_register(&cu2_chain, nb);
910}
911
912int cu2_notifier_call_chain(unsigned long val, void *v)
913{
914 return raw_notifier_call_chain(&cu2_chain, val, v);
915}
916
917static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
918 void *data)
919{
920 struct pt_regs *regs = data;
921
922 switch (action) {
923 default:
924 die_if_kernel("Unhandled kernel unaligned access or invalid "
925 "instruction", regs);
926 /* Fall through */
927
928 case CU2_EXCEPTION:
929 force_sig(SIGILL, current);
930 }
931
932 return NOTIFY_OK;
933}
934
1da177e4
LT
935asmlinkage void do_cpu(struct pt_regs *regs)
936{
60b0d655
MR
937 unsigned int __user *epc;
938 unsigned long old_epc;
939 unsigned int opcode;
1da177e4 940 unsigned int cpid;
60b0d655 941 int status;
f9bb4cf3 942 unsigned long __maybe_unused flags;
1da177e4 943
5323180d
AN
944 die_if_kernel("do_cpu invoked from kernel context!", regs);
945
1da177e4
LT
946 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
947
948 switch (cpid) {
949 case 0:
60b0d655
MR
950 epc = (unsigned int __user *)exception_epc(regs);
951 old_epc = regs->cp0_epc;
952 opcode = 0;
953 status = -1;
1da177e4 954
60b0d655 955 if (unlikely(compute_return_epc(regs) < 0))
1da177e4 956 return;
3c37026d 957
60b0d655
MR
958 if (unlikely(get_user(opcode, epc) < 0))
959 status = SIGSEGV;
960
961 if (!cpu_has_llsc && status < 0)
962 status = simulate_llsc(regs, opcode);
963
964 if (status < 0)
965 status = simulate_rdhwr(regs, opcode);
966
967 if (status < 0)
968 status = SIGILL;
969
970 if (unlikely(status > 0)) {
971 regs->cp0_epc = old_epc; /* Undo skip-over. */
972 force_sig(status, current);
973 }
974
975 return;
1da177e4
LT
976
977 case 1:
53dc8028
AN
978 if (used_math()) /* Using the FPU again. */
979 own_fpu(1);
980 else { /* First time FPU user. */
1da177e4
LT
981 init_fpu();
982 set_used_math();
983 }
984
5323180d 985 if (!raw_cpu_has_fpu) {
e04582b7 986 int sig;
e04582b7
AN
987 sig = fpu_emulator_cop1Handler(regs,
988 &current->thread.fpu, 0);
1da177e4
LT
989 if (sig)
990 force_sig(sig, current);
d223a861
RB
991 else
992 mt_ase_fp_affinity();
1da177e4
LT
993 }
994
1da177e4
LT
995 return;
996
997 case 2:
69f3a7de 998 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
55dc9d51 999 return;
69f3a7de 1000
1da177e4
LT
1001 case 3:
1002 break;
1003 }
1004
1005 force_sig(SIGILL, current);
1006}
1007
1008asmlinkage void do_mdmx(struct pt_regs *regs)
1009{
1010 force_sig(SIGILL, current);
1011}
1012
8bc6d05b
DD
1013/*
1014 * Called with interrupts disabled.
1015 */
1da177e4
LT
1016asmlinkage void do_watch(struct pt_regs *regs)
1017{
b67b2b70
DD
1018 u32 cause;
1019
1da177e4 1020 /*
b67b2b70
DD
1021 * Clear WP (bit 22) bit of cause register so we don't loop
1022 * forever.
1da177e4 1023 */
b67b2b70
DD
1024 cause = read_c0_cause();
1025 cause &= ~(1 << 22);
1026 write_c0_cause(cause);
1027
1028 /*
1029 * If the current thread has the watch registers loaded, save
1030 * their values and send SIGTRAP. Otherwise another thread
1031 * left the registers set, clear them and continue.
1032 */
1033 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1034 mips_read_watch_registers();
8bc6d05b 1035 local_irq_enable();
b67b2b70 1036 force_sig(SIGTRAP, current);
8bc6d05b 1037 } else {
b67b2b70 1038 mips_clear_watch_registers();
8bc6d05b
DD
1039 local_irq_enable();
1040 }
1da177e4
LT
1041}
1042
1043asmlinkage void do_mcheck(struct pt_regs *regs)
1044{
cac4bcbc
RB
1045 const int field = 2 * sizeof(unsigned long);
1046 int multi_match = regs->cp0_status & ST0_TS;
1047
1da177e4 1048 show_regs(regs);
cac4bcbc
RB
1049
1050 if (multi_match) {
1051 printk("Index : %0x\n", read_c0_index());
1052 printk("Pagemask: %0x\n", read_c0_pagemask());
1053 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1054 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1055 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1056 printk("\n");
1057 dump_tlb_all();
1058 }
1059
e1bb8289 1060 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 1061
1da177e4
LT
1062 /*
1063 * Some chips may have other causes of machine check (e.g. SB1
1064 * graduation timer)
1065 */
1066 panic("Caught Machine Check exception - %scaused by multiple "
1067 "matching entries in the TLB.",
cac4bcbc 1068 (multi_match) ? "" : "not ");
1da177e4
LT
1069}
1070
340ee4b9
RB
1071asmlinkage void do_mt(struct pt_regs *regs)
1072{
41c594ab
RB
1073 int subcode;
1074
41c594ab
RB
1075 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1076 >> VPECONTROL_EXCPT_SHIFT;
1077 switch (subcode) {
1078 case 0:
e35a5e35 1079 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
1080 break;
1081 case 1:
e35a5e35 1082 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
1083 break;
1084 case 2:
e35a5e35 1085 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
1086 break;
1087 case 3:
e35a5e35 1088 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
1089 break;
1090 case 4:
e35a5e35 1091 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
1092 break;
1093 case 5:
e35a5e35 1094 printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
41c594ab
RB
1095 break;
1096 default:
e35a5e35 1097 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
1098 subcode);
1099 break;
1100 }
340ee4b9
RB
1101 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1102
1103 force_sig(SIGILL, current);
1104}
1105
1106
e50c0a8f
RB
1107asmlinkage void do_dsp(struct pt_regs *regs)
1108{
1109 if (cpu_has_dsp)
1110 panic("Unexpected DSP exception\n");
1111
1112 force_sig(SIGILL, current);
1113}
1114
1da177e4
LT
1115asmlinkage void do_reserved(struct pt_regs *regs)
1116{
1117 /*
1118 * Game over - no way to handle this if it ever occurs. Most probably
1119 * caused by a new unknown cpu type or after another deadly
1120 * hard/software error.
1121 */
1122 show_regs(regs);
1123 panic("Caught reserved exception %ld - should not happen.",
1124 (regs->cp0_cause & 0x7f) >> 2);
1125}
1126
39b8d525
RB
1127static int __initdata l1parity = 1;
1128static int __init nol1parity(char *s)
1129{
1130 l1parity = 0;
1131 return 1;
1132}
1133__setup("nol1par", nol1parity);
1134static int __initdata l2parity = 1;
1135static int __init nol2parity(char *s)
1136{
1137 l2parity = 0;
1138 return 1;
1139}
1140__setup("nol2par", nol2parity);
1141
1da177e4
LT
1142/*
1143 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1144 * it different ways.
1145 */
1146static inline void parity_protection_init(void)
1147{
10cc3529 1148 switch (current_cpu_type()) {
1da177e4 1149 case CPU_24K:
98a41de9 1150 case CPU_34K:
39b8d525
RB
1151 case CPU_74K:
1152 case CPU_1004K:
1153 {
1154#define ERRCTL_PE 0x80000000
1155#define ERRCTL_L2P 0x00800000
1156 unsigned long errctl;
1157 unsigned int l1parity_present, l2parity_present;
1158
1159 errctl = read_c0_ecc();
1160 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1161
1162 /* probe L1 parity support */
1163 write_c0_ecc(errctl | ERRCTL_PE);
1164 back_to_back_c0_hazard();
1165 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1166
1167 /* probe L2 parity support */
1168 write_c0_ecc(errctl|ERRCTL_L2P);
1169 back_to_back_c0_hazard();
1170 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1171
1172 if (l1parity_present && l2parity_present) {
1173 if (l1parity)
1174 errctl |= ERRCTL_PE;
1175 if (l1parity ^ l2parity)
1176 errctl |= ERRCTL_L2P;
1177 } else if (l1parity_present) {
1178 if (l1parity)
1179 errctl |= ERRCTL_PE;
1180 } else if (l2parity_present) {
1181 if (l2parity)
1182 errctl |= ERRCTL_L2P;
1183 } else {
1184 /* No parity available */
1185 }
1186
1187 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1188
1189 write_c0_ecc(errctl);
1190 back_to_back_c0_hazard();
1191 errctl = read_c0_ecc();
1192 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1193
1194 if (l1parity_present)
1195 printk(KERN_INFO "Cache parity protection %sabled\n",
1196 (errctl & ERRCTL_PE) ? "en" : "dis");
1197
1198 if (l2parity_present) {
1199 if (l1parity_present && l1parity)
1200 errctl ^= ERRCTL_L2P;
1201 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1202 (errctl & ERRCTL_L2P) ? "en" : "dis");
1203 }
1204 }
1205 break;
1206
1da177e4 1207 case CPU_5KC:
14f18b7f
RB
1208 write_c0_ecc(0x80000000);
1209 back_to_back_c0_hazard();
1210 /* Set the PE bit (bit 31) in the c0_errctl register. */
1211 printk(KERN_INFO "Cache parity protection %sabled\n",
1212 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
1213 break;
1214 case CPU_20KC:
1215 case CPU_25KF:
1216 /* Clear the DE bit (bit 16) in the c0_status register. */
1217 printk(KERN_INFO "Enable cache parity protection for "
1218 "MIPS 20KC/25KF CPUs.\n");
1219 clear_c0_status(ST0_DE);
1220 break;
1221 default:
1222 break;
1223 }
1224}
1225
1226asmlinkage void cache_parity_error(void)
1227{
1228 const int field = 2 * sizeof(unsigned long);
1229 unsigned int reg_val;
1230
1231 /* For the moment, report the problem and hang. */
1232 printk("Cache error exception:\n");
1233 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1234 reg_val = read_c0_cacheerr();
1235 printk("c0_cacheerr == %08x\n", reg_val);
1236
1237 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1238 reg_val & (1<<30) ? "secondary" : "primary",
1239 reg_val & (1<<31) ? "data" : "insn");
1240 printk("Error bits: %s%s%s%s%s%s%s\n",
1241 reg_val & (1<<29) ? "ED " : "",
1242 reg_val & (1<<28) ? "ET " : "",
1243 reg_val & (1<<26) ? "EE " : "",
1244 reg_val & (1<<25) ? "EB " : "",
1245 reg_val & (1<<24) ? "EI " : "",
1246 reg_val & (1<<23) ? "E1 " : "",
1247 reg_val & (1<<22) ? "E0 " : "");
1248 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1249
ec917c2c 1250#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1251 if (reg_val & (1<<22))
1252 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1253
1254 if (reg_val & (1<<23))
1255 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1256#endif
1257
1258 panic("Can't handle the cache error!");
1259}
1260
1261/*
1262 * SDBBP EJTAG debug exception handler.
1263 * We skip the instruction and return to the next instruction.
1264 */
1265void ejtag_exception_handler(struct pt_regs *regs)
1266{
1267 const int field = 2 * sizeof(unsigned long);
1268 unsigned long depc, old_epc;
1269 unsigned int debug;
1270
70ae6126 1271 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1272 depc = read_c0_depc();
1273 debug = read_c0_debug();
70ae6126 1274 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1275 if (debug & 0x80000000) {
1276 /*
1277 * In branch delay slot.
1278 * We cheat a little bit here and use EPC to calculate the
1279 * debug return address (DEPC). EPC is restored after the
1280 * calculation.
1281 */
1282 old_epc = regs->cp0_epc;
1283 regs->cp0_epc = depc;
1284 __compute_return_epc(regs);
1285 depc = regs->cp0_epc;
1286 regs->cp0_epc = old_epc;
1287 } else
1288 depc += 4;
1289 write_c0_depc(depc);
1290
1291#if 0
70ae6126 1292 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1293 write_c0_debug(debug | 0x100);
1294#endif
1295}
1296
1297/*
1298 * NMI exception handler.
1299 */
34412c72 1300NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
1da177e4 1301{
41c594ab 1302 bust_spinlocks(1);
1da177e4
LT
1303 printk("NMI taken!!!!\n");
1304 die("NMI", regs);
1da177e4
LT
1305}
1306
e01402b1
RB
1307#define VECTORSPACING 0x100 /* for EI/VI mode */
1308
1309unsigned long ebase;
1da177e4 1310unsigned long exception_handlers[32];
e01402b1 1311unsigned long vi_handlers[64];
1da177e4 1312
2d1b6e95 1313void __init *set_except_vector(int n, void *addr)
1da177e4
LT
1314{
1315 unsigned long handler = (unsigned long) addr;
1316 unsigned long old_handler = exception_handlers[n];
1317
1318 exception_handlers[n] = handler;
1319 if (n == 0 && cpu_has_divec) {
92bbe1b9
FF
1320 unsigned long jump_mask = ~((1 << 28) - 1);
1321 u32 *buf = (u32 *)(ebase + 0x200);
1322 unsigned int k0 = 26;
1323 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1324 uasm_i_j(&buf, handler & ~jump_mask);
1325 uasm_i_nop(&buf);
1326 } else {
1327 UASM_i_LA(&buf, k0, handler);
1328 uasm_i_jr(&buf, k0);
1329 uasm_i_nop(&buf);
1330 }
1331 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
e01402b1
RB
1332 }
1333 return (void *)old_handler;
1334}
1335
6ba07e59
AN
1336static asmlinkage void do_default_vi(void)
1337{
1338 show_regs(get_irq_regs());
1339 panic("Caught unexpected vectored interrupt.");
1340}
1341
ef300e42 1342static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1343{
1344 unsigned long handler;
1345 unsigned long old_handler = vi_handlers[n];
f6771dbb 1346 int srssets = current_cpu_data.srsets;
e01402b1
RB
1347 u32 *w;
1348 unsigned char *b;
1349
b72b7092 1350 BUG_ON(!cpu_has_veic && !cpu_has_vint);
e01402b1
RB
1351
1352 if (addr == NULL) {
1353 handler = (unsigned long) do_default_vi;
1354 srs = 0;
41c594ab 1355 } else
e01402b1
RB
1356 handler = (unsigned long) addr;
1357 vi_handlers[n] = (unsigned long) addr;
1358
1359 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1360
f6771dbb 1361 if (srs >= srssets)
e01402b1
RB
1362 panic("Shadow register set %d not supported", srs);
1363
1364 if (cpu_has_veic) {
1365 if (board_bind_eic_interrupt)
49a89efb 1366 board_bind_eic_interrupt(n, srs);
41c594ab 1367 } else if (cpu_has_vint) {
e01402b1 1368 /* SRSMap is only defined if shadow sets are implemented */
f6771dbb 1369 if (srssets > 1)
49a89efb 1370 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1371 }
1372
1373 if (srs == 0) {
1374 /*
1375 * If no shadow set is selected then use the default handler
1376 * that does normal register saving and a standard interrupt exit
1377 */
1378
1379 extern char except_vec_vi, except_vec_vi_lui;
1380 extern char except_vec_vi_ori, except_vec_vi_end;
c65a5480
AN
1381 extern char rollback_except_vec_vi;
1382 char *vec_start = (cpu_wait == r4k_wait) ?
1383 &rollback_except_vec_vi : &except_vec_vi;
41c594ab
RB
1384#ifdef CONFIG_MIPS_MT_SMTC
1385 /*
1386 * We need to provide the SMTC vectored interrupt handler
1387 * not only with the address of the handler, but with the
1388 * Status.IM bit to be masked before going there.
1389 */
1390 extern char except_vec_vi_mori;
c65a5480 1391 const int mori_offset = &except_vec_vi_mori - vec_start;
41c594ab 1392#endif /* CONFIG_MIPS_MT_SMTC */
c65a5480
AN
1393 const int handler_len = &except_vec_vi_end - vec_start;
1394 const int lui_offset = &except_vec_vi_lui - vec_start;
1395 const int ori_offset = &except_vec_vi_ori - vec_start;
e01402b1
RB
1396
1397 if (handler_len > VECTORSPACING) {
1398 /*
1399 * Sigh... panicing won't help as the console
1400 * is probably not configured :(
1401 */
49a89efb 1402 panic("VECTORSPACING too small");
e01402b1
RB
1403 }
1404
c65a5480 1405 memcpy(b, vec_start, handler_len);
41c594ab 1406#ifdef CONFIG_MIPS_MT_SMTC
8e8a52ed
RB
1407 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1408
41c594ab
RB
1409 w = (u32 *)(b + mori_offset);
1410 *w = (*w & 0xffff0000) | (0x100 << n);
1411#endif /* CONFIG_MIPS_MT_SMTC */
e01402b1
RB
1412 w = (u32 *)(b + lui_offset);
1413 *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
1414 w = (u32 *)(b + ori_offset);
1415 *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
e0cee3ee
TB
1416 local_flush_icache_range((unsigned long)b,
1417 (unsigned long)(b+handler_len));
e01402b1
RB
1418 }
1419 else {
1420 /*
1421 * In other cases jump directly to the interrupt handler
1422 *
1423 * It is the handlers responsibility to save registers if required
1424 * (eg hi/lo) and return from the exception using "eret"
1425 */
1426 w = (u32 *)b;
1427 *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
1428 *w = 0;
e0cee3ee
TB
1429 local_flush_icache_range((unsigned long)b,
1430 (unsigned long)(b+8));
1da177e4 1431 }
e01402b1 1432
1da177e4
LT
1433 return (void *)old_handler;
1434}
1435
ef300e42 1436void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 1437{
ff3eab2a 1438 return set_vi_srs_handler(n, addr, 0);
e01402b1 1439}
f41ae0b2 1440
1da177e4
LT
1441extern void cpu_cache_init(void);
1442extern void tlb_init(void);
1d40cfcd 1443extern void flush_tlb_handlers(void);
1da177e4 1444
42f77542
RB
1445/*
1446 * Timer interrupt
1447 */
1448int cp0_compare_irq;
010c108d 1449int cp0_compare_irq_shift;
42f77542
RB
1450
1451/*
1452 * Performance counter IRQ or -1 if shared with timer
1453 */
1454int cp0_perfcount_irq;
1455EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1456
bdc94eb4
CD
1457static int __cpuinitdata noulri;
1458
1459static int __init ulri_disable(char *s)
1460{
1461 pr_info("Disabling ulri\n");
1462 noulri = 1;
1463
1464 return 1;
1465}
1466__setup("noulri", ulri_disable);
1467
234fcd14 1468void __cpuinit per_cpu_trap_init(void)
1da177e4
LT
1469{
1470 unsigned int cpu = smp_processor_id();
1471 unsigned int status_set = ST0_CU0;
41c594ab
RB
1472#ifdef CONFIG_MIPS_MT_SMTC
1473 int secondaryTC = 0;
1474 int bootTC = (cpu == 0);
1475
1476 /*
1477 * Only do per_cpu_trap_init() for first TC of Each VPE.
1478 * Note that this hack assumes that the SMTC init code
1479 * assigns TCs consecutively and in ascending order.
1480 */
1481
1482 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1483 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1484 secondaryTC = 1;
1485#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1486
1487 /*
1488 * Disable coprocessors and select 32-bit or 64-bit addressing
1489 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1490 * flag that some firmware may have left set and the TS bit (for
1491 * IP27). Set XX for ISA IV code to work.
1492 */
875d43e7 1493#ifdef CONFIG_64BIT
1da177e4
LT
1494 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1495#endif
1496 if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
1497 status_set |= ST0_XX;
bbaf238b
CD
1498 if (cpu_has_dsp)
1499 status_set |= ST0_MX;
1500
b38c7399 1501 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4
LT
1502 status_set);
1503
a3692020 1504 if (cpu_has_mips_r2) {
fbeda19f 1505 unsigned int enable = 0x0000000f | cpu_hwrena_impl_bits;
a3692020 1506
bdc94eb4 1507 if (!noulri && cpu_has_userlocal)
a3692020
RB
1508 enable |= (1 << 29);
1509
1510 write_c0_hwrena(enable);
1511 }
e01402b1 1512
41c594ab
RB
1513#ifdef CONFIG_MIPS_MT_SMTC
1514 if (!secondaryTC) {
1515#endif /* CONFIG_MIPS_MT_SMTC */
1516
e01402b1 1517 if (cpu_has_veic || cpu_has_vint) {
9fb4c2b9 1518 unsigned long sr = set_c0_status(ST0_BEV);
49a89efb 1519 write_c0_ebase(ebase);
9fb4c2b9 1520 write_c0_status(sr);
e01402b1 1521 /* Setting vector spacing enables EI/VI mode */
49a89efb 1522 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 1523 }
d03d0a57
RB
1524 if (cpu_has_divec) {
1525 if (cpu_has_mipsmt) {
1526 unsigned int vpflags = dvpe();
1527 set_c0_cause(CAUSEF_IV);
1528 evpe(vpflags);
1529 } else
1530 set_c0_cause(CAUSEF_IV);
1531 }
3b1d4ed5
RB
1532
1533 /*
1534 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1535 *
1536 * o read IntCtl.IPTI to determine the timer interrupt
1537 * o read IntCtl.IPPCI to determine the performance counter interrupt
1538 */
1539 if (cpu_has_mips_r2) {
010c108d
DV
1540 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1541 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1542 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
c3e838a2 1543 if (cp0_perfcount_irq == cp0_compare_irq)
3b1d4ed5 1544 cp0_perfcount_irq = -1;
c3e838a2
CD
1545 } else {
1546 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
f4fc580b 1547 cp0_compare_irq_shift = cp0_compare_irq;
c3e838a2 1548 cp0_perfcount_irq = -1;
3b1d4ed5
RB
1549 }
1550
41c594ab
RB
1551#ifdef CONFIG_MIPS_MT_SMTC
1552 }
1553#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1554
1555 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1556 TLBMISS_HANDLER_SETUP();
1557
1558 atomic_inc(&init_mm.mm_count);
1559 current->active_mm = &init_mm;
1560 BUG_ON(current->mm);
1561 enter_lazy_tlb(&init_mm, current);
1562
41c594ab
RB
1563#ifdef CONFIG_MIPS_MT_SMTC
1564 if (bootTC) {
1565#endif /* CONFIG_MIPS_MT_SMTC */
1566 cpu_cache_init();
1567 tlb_init();
1568#ifdef CONFIG_MIPS_MT_SMTC
6a05888d
RB
1569 } else if (!secondaryTC) {
1570 /*
1571 * First TC in non-boot VPE must do subset of tlb_init()
1572 * for MMU countrol registers.
1573 */
1574 write_c0_pagemask(PM_DEFAULT_MASK);
1575 write_c0_wired(0);
41c594ab
RB
1576 }
1577#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1578}
1579
e01402b1 1580/* Install CPU exception handler */
49a89efb 1581void __init set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1
RB
1582{
1583 memcpy((void *)(ebase + offset), addr, size);
e0cee3ee 1584 local_flush_icache_range(ebase + offset, ebase + offset + size);
e01402b1
RB
1585}
1586
234fcd14 1587static char panic_null_cerr[] __cpuinitdata =
641e97f3
RB
1588 "Trying to set NULL cache error exception handler";
1589
42fe7ee3
RB
1590/*
1591 * Install uncached CPU exception handler.
1592 * This is suitable only for the cache error exception which is the only
1593 * exception handler that is being run uncached.
1594 */
234fcd14
RB
1595void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1596 unsigned long size)
e01402b1 1597{
4f81b01a 1598 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
e01402b1 1599
641e97f3
RB
1600 if (!addr)
1601 panic(panic_null_cerr);
1602
e01402b1
RB
1603 memcpy((void *)(uncached_ebase + offset), addr, size);
1604}
1605
5b10496b
AN
1606static int __initdata rdhwr_noopt;
1607static int __init set_rdhwr_noopt(char *str)
1608{
1609 rdhwr_noopt = 1;
1610 return 1;
1611}
1612
1613__setup("rdhwr_noopt", set_rdhwr_noopt);
1614
1da177e4
LT
1615void __init trap_init(void)
1616{
1617 extern char except_vec3_generic, except_vec3_r4000;
1da177e4
LT
1618 extern char except_vec4;
1619 unsigned long i;
c65a5480
AN
1620 int rollback;
1621
1622 check_wait();
1623 rollback = (cpu_wait == r4k_wait);
1da177e4 1624
88547001
JW
1625#if defined(CONFIG_KGDB)
1626 if (kgdb_early_setup)
1627 return; /* Already done */
1628#endif
1629
9fb4c2b9
CD
1630 if (cpu_has_veic || cpu_has_vint) {
1631 unsigned long size = 0x200 + VECTORSPACING*64;
1632 ebase = (unsigned long)
1633 __alloc_bootmem(size, 1 << fls(size), 0);
1634 } else {
f6be75d0 1635 ebase = CKSEG0;
566f74f6
DD
1636 if (cpu_has_mips_r2)
1637 ebase += (read_c0_ebase() & 0x3ffff000);
1638 }
e01402b1 1639
1da177e4
LT
1640 per_cpu_trap_init();
1641
1642 /*
1643 * Copy the generic exception handlers to their final destination.
1644 * This will be overriden later as suitable for a particular
1645 * configuration.
1646 */
e01402b1 1647 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
1648
1649 /*
1650 * Setup default vectors
1651 */
1652 for (i = 0; i <= 31; i++)
1653 set_except_vector(i, handle_reserved);
1654
1655 /*
1656 * Copy the EJTAG debug exception vector handler code to it's final
1657 * destination.
1658 */
e01402b1 1659 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 1660 board_ejtag_handler_setup();
1da177e4
LT
1661
1662 /*
1663 * Only some CPUs have the watch exceptions.
1664 */
1665 if (cpu_has_watch)
1666 set_except_vector(23, handle_watch);
1667
1668 /*
e01402b1 1669 * Initialise interrupt handlers
1da177e4 1670 */
e01402b1
RB
1671 if (cpu_has_veic || cpu_has_vint) {
1672 int nvec = cpu_has_veic ? 64 : 8;
1673 for (i = 0; i < nvec; i++)
ff3eab2a 1674 set_vi_handler(i, NULL);
e01402b1
RB
1675 }
1676 else if (cpu_has_divec)
1677 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
1678
1679 /*
1680 * Some CPUs can enable/disable for cache parity detection, but does
1681 * it different ways.
1682 */
1683 parity_protection_init();
1684
1685 /*
1686 * The Data Bus Errors / Instruction Bus Errors are signaled
1687 * by external hardware. Therefore these two exceptions
1688 * may have board specific handlers.
1689 */
1690 if (board_be_init)
1691 board_be_init();
1692
c65a5480 1693 set_except_vector(0, rollback ? rollback_handle_int : handle_int);
1da177e4
LT
1694 set_except_vector(1, handle_tlbm);
1695 set_except_vector(2, handle_tlbl);
1696 set_except_vector(3, handle_tlbs);
1697
1698 set_except_vector(4, handle_adel);
1699 set_except_vector(5, handle_ades);
1700
1701 set_except_vector(6, handle_ibe);
1702 set_except_vector(7, handle_dbe);
1703
1704 set_except_vector(8, handle_sys);
1705 set_except_vector(9, handle_bp);
5b10496b
AN
1706 set_except_vector(10, rdhwr_noopt ? handle_ri :
1707 (cpu_has_vtag_icache ?
1708 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1da177e4
LT
1709 set_except_vector(11, handle_cpu);
1710 set_except_vector(12, handle_ov);
1711 set_except_vector(13, handle_tr);
1da177e4 1712
10cc3529
RB
1713 if (current_cpu_type() == CPU_R6000 ||
1714 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
1715 /*
1716 * The R6000 is the only R-series CPU that features a machine
1717 * check exception (similar to the R4000 cache error) and
1718 * unaligned ldc1/sdc1 exception. The handlers have not been
1719 * written yet. Well, anyway there is no R6000 machine on the
1720 * current list of targets for Linux/MIPS.
1721 * (Duh, crap, there is someone with a triple R6k machine)
1722 */
1723 //set_except_vector(14, handle_mc);
1724 //set_except_vector(15, handle_ndc);
1725 }
1726
e01402b1
RB
1727
1728 if (board_nmi_handler_setup)
1729 board_nmi_handler_setup();
1730
e50c0a8f
RB
1731 if (cpu_has_fpu && !cpu_has_nofpuex)
1732 set_except_vector(15, handle_fpe);
1733
1734 set_except_vector(22, handle_mdmx);
1735
1736 if (cpu_has_mcheck)
1737 set_except_vector(24, handle_mcheck);
1738
340ee4b9
RB
1739 if (cpu_has_mipsmt)
1740 set_except_vector(25, handle_mt);
1741
acaec427 1742 set_except_vector(26, handle_dsp);
e50c0a8f
RB
1743
1744 if (cpu_has_vce)
1745 /* Special exception: R4[04]00 uses also the divec space. */
566f74f6 1746 memcpy((void *)(ebase + 0x180), &except_vec3_r4000, 0x100);
e50c0a8f 1747 else if (cpu_has_4kex)
566f74f6 1748 memcpy((void *)(ebase + 0x180), &except_vec3_generic, 0x80);
e50c0a8f 1749 else
566f74f6 1750 memcpy((void *)(ebase + 0x080), &except_vec3_generic, 0x80);
e50c0a8f 1751
e0cee3ee 1752 local_flush_icache_range(ebase, ebase + 0x400);
1d40cfcd 1753 flush_tlb_handlers();
0510617b
TB
1754
1755 sort_extable(__start___dbe_table, __stop___dbe_table);
69f3a7de 1756
4483b159 1757 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
1da177e4 1758}