]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/mips/txx9/generic/setup.c
MIPS: Add missing #inclusions of <linux/irq.h>
[mirror_ubuntu-artful-kernel.git] / arch / mips / txx9 / generic / setup.c
CommitLineData
89d63fe1 1/*
89d63fe1
AN
2 * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
3 * and RBTX49xx patch from CELF patch archive.
4 *
5 * 2003-2005 (c) MontaVista Software, Inc.
6 * (C) Copyright TOSHIBA CORPORATION 2000-2001, 2004-2007
7 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12#include <linux/init.h>
13#include <linux/kernel.h>
14#include <linux/types.h>
edcaf1a6
AN
15#include <linux/interrupt.h>
16#include <linux/string.h>
17#include <linux/module.h>
18#include <linux/clk.h>
19#include <linux/err.h>
e0eb7307 20#include <linux/gpio.h>
68314725 21#include <linux/platform_device.h>
7779a5e0 22#include <linux/serial_core.h>
51f607c7 23#include <linux/mtd/physmap.h>
ae027ead 24#include <linux/leds.h>
c3b28ae2 25#include <linux/sysdev.h>
5a0e3ad6 26#include <linux/slab.h>
ca4d3e67 27#include <linux/irq.h>
edcaf1a6 28#include <asm/bootinfo.h>
e0eb7307 29#include <asm/time.h>
a49297e8 30#include <asm/reboot.h>
d10e025f 31#include <asm/r4kcache.h>
b6263ff2 32#include <asm/sections.h>
89d63fe1 33#include <asm/txx9/generic.h>
07517529 34#include <asm/txx9/pci.h>
496a3b5c 35#include <asm/txx9tmr.h>
a591f5d3 36#include <asm/txx9/ndfmc.h>
f48c8c95 37#include <asm/txx9/dmac.h>
edcaf1a6
AN
38#ifdef CONFIG_CPU_TX49XX
39#include <asm/txx9/tx4938.h>
40#endif
89d63fe1
AN
41
42/* EBUSC settings of TX4927, etc. */
43struct resource txx9_ce_res[8];
44static char txx9_ce_res_name[8][4]; /* "CEn" */
45
46/* pcode, internal register */
94a4c329 47unsigned int txx9_pcode;
89d63fe1
AN
48char txx9_pcode_str[8];
49static struct resource txx9_reg_res = {
50 .name = txx9_pcode_str,
51 .flags = IORESOURCE_MEM,
52};
53void __init
54txx9_reg_res_init(unsigned int pcode, unsigned long base, unsigned long size)
55{
56 int i;
57
58 for (i = 0; i < ARRAY_SIZE(txx9_ce_res); i++) {
59 sprintf(txx9_ce_res_name[i], "CE%d", i);
60 txx9_ce_res[i].flags = IORESOURCE_MEM;
61 txx9_ce_res[i].name = txx9_ce_res_name[i];
62 }
63
073828d0 64 txx9_pcode = pcode;
89d63fe1
AN
65 sprintf(txx9_pcode_str, "TX%x", pcode);
66 if (base) {
67 txx9_reg_res.start = base & 0xfffffffffULL;
68 txx9_reg_res.end = (base & 0xfffffffffULL) + (size - 1);
69 request_resource(&iomem_resource, &txx9_reg_res);
70 }
71}
72
73/* clocks */
74unsigned int txx9_master_clock;
75unsigned int txx9_cpu_clock;
76unsigned int txx9_gbus_clock;
edcaf1a6 77
c7b95bcb
AN
78#ifdef CONFIG_CPU_TX39XX
79/* don't enable by default - see errata */
80int txx9_ccfg_toeon __initdata;
81#else
94a4c329 82int txx9_ccfg_toeon __initdata = 1;
c7b95bcb 83#endif
edcaf1a6
AN
84
85/* Minimum CLK support */
86
87struct clk *clk_get(struct device *dev, const char *id)
88{
89 if (!strcmp(id, "spi-baseclk"))
fcc152f3 90 return (struct clk *)((unsigned long)txx9_gbus_clock / 2 / 2);
edcaf1a6 91 if (!strcmp(id, "imbus_clk"))
94a4c329 92 return (struct clk *)((unsigned long)txx9_gbus_clock / 2);
edcaf1a6
AN
93 return ERR_PTR(-ENOENT);
94}
95EXPORT_SYMBOL(clk_get);
96
97int clk_enable(struct clk *clk)
98{
99 return 0;
100}
101EXPORT_SYMBOL(clk_enable);
102
103void clk_disable(struct clk *clk)
104{
105}
106EXPORT_SYMBOL(clk_disable);
107
108unsigned long clk_get_rate(struct clk *clk)
109{
110 return (unsigned long)clk;
111}
112EXPORT_SYMBOL(clk_get_rate);
113
114void clk_put(struct clk *clk)
115{
116}
117EXPORT_SYMBOL(clk_put);
118
8d795f2a
AN
119/* GPIO support */
120
121#ifdef CONFIG_GENERIC_GPIO
122int gpio_to_irq(unsigned gpio)
123{
124 return -EINVAL;
125}
126EXPORT_SYMBOL(gpio_to_irq);
127
128int irq_to_gpio(unsigned irq)
129{
130 return -EINVAL;
131}
132EXPORT_SYMBOL(irq_to_gpio);
133#endif
134
860e546c
AN
135#define BOARD_VEC(board) extern struct txx9_board_vec board;
136#include <asm/txx9/boards.h>
137#undef BOARD_VEC
edcaf1a6 138
edcaf1a6
AN
139struct txx9_board_vec *txx9_board_vec __initdata;
140static char txx9_system_type[32];
141
860e546c
AN
142static struct txx9_board_vec *board_vecs[] __initdata = {
143#define BOARD_VEC(board) &board,
144#include <asm/txx9/boards.h>
145#undef BOARD_VEC
146};
147
148static struct txx9_board_vec *__init find_board_byname(const char *name)
149{
150 int i;
151
152 /* search board_vecs table */
153 for (i = 0; i < ARRAY_SIZE(board_vecs); i++) {
154 if (strstr(board_vecs[i]->system, name))
155 return board_vecs[i];
156 }
157 return NULL;
158}
159
e0dfb20c 160static void __init prom_init_cmdline(void)
edcaf1a6 161{
97b0511c
GU
162 int argc;
163 int *argv32;
edcaf1a6
AN
164 int i; /* Always ignore the "-c" at argv[0] */
165
97b0511c
GU
166 if (fw_arg0 >= CKSEG0 || fw_arg1 < CKSEG0) {
167 /*
168 * argc is not a valid number, or argv32 is not a valid
169 * pointer
170 */
171 argc = 0;
172 argv32 = NULL;
173 } else {
174 argc = (int)fw_arg0;
175 argv32 = (int *)fw_arg1;
176 }
177
e0dfb20c 178 arcs_cmdline[0] = '\0';
edcaf1a6
AN
179
180 for (i = 1; i < argc; i++) {
e0dfb20c 181 char *str = (char *)(long)argv32[i];
edcaf1a6
AN
182 if (i != 1)
183 strcat(arcs_cmdline, " ");
e0dfb20c
AN
184 if (strchr(str, ' ')) {
185 strcat(arcs_cmdline, "\"");
186 strcat(arcs_cmdline, str);
187 strcat(arcs_cmdline, "\"");
188 } else
189 strcat(arcs_cmdline, str);
190 }
edcaf1a6
AN
191}
192
d10e025f
AN
193static int txx9_ic_disable __initdata;
194static int txx9_dc_disable __initdata;
195
196#if defined(CONFIG_CPU_TX49XX)
197/* flush all cache on very early stage (before 4k_cache_init) */
198static void __init early_flush_dcache(void)
199{
200 unsigned int conf = read_c0_config();
201 unsigned int dc_size = 1 << (12 + ((conf & CONF_DC) >> 6));
202 unsigned int linesz = 32;
203 unsigned long addr, end;
204
205 end = INDEX_BASE + dc_size / 4;
206 /* 4way, waybit=0 */
207 for (addr = INDEX_BASE; addr < end; addr += linesz) {
208 cache_op(Index_Writeback_Inv_D, addr | 0);
209 cache_op(Index_Writeback_Inv_D, addr | 1);
210 cache_op(Index_Writeback_Inv_D, addr | 2);
211 cache_op(Index_Writeback_Inv_D, addr | 3);
212 }
213}
214
215static void __init txx9_cache_fixup(void)
216{
217 unsigned int conf;
218
219 conf = read_c0_config();
220 /* flush and disable */
221 if (txx9_ic_disable) {
222 conf |= TX49_CONF_IC;
223 write_c0_config(conf);
224 }
225 if (txx9_dc_disable) {
226 early_flush_dcache();
227 conf |= TX49_CONF_DC;
228 write_c0_config(conf);
229 }
230
231 /* enable cache */
232 conf = read_c0_config();
233 if (!txx9_ic_disable)
234 conf &= ~TX49_CONF_IC;
235 if (!txx9_dc_disable)
236 conf &= ~TX49_CONF_DC;
237 write_c0_config(conf);
238
239 if (conf & TX49_CONF_IC)
240 pr_info("TX49XX I-Cache disabled.\n");
241 if (conf & TX49_CONF_DC)
242 pr_info("TX49XX D-Cache disabled.\n");
243}
244#elif defined(CONFIG_CPU_TX39XX)
245/* flush all cache on very early stage (before tx39_cache_init) */
246static void __init early_flush_dcache(void)
247{
248 unsigned int conf = read_c0_config();
249 unsigned int dc_size = 1 << (10 + ((conf & TX39_CONF_DCS_MASK) >>
250 TX39_CONF_DCS_SHIFT));
251 unsigned int linesz = 16;
252 unsigned long addr, end;
253
254 end = INDEX_BASE + dc_size / 2;
255 /* 2way, waybit=0 */
256 for (addr = INDEX_BASE; addr < end; addr += linesz) {
257 cache_op(Index_Writeback_Inv_D, addr | 0);
258 cache_op(Index_Writeback_Inv_D, addr | 1);
259 }
260}
261
262static void __init txx9_cache_fixup(void)
263{
264 unsigned int conf;
265
266 conf = read_c0_config();
267 /* flush and disable */
268 if (txx9_ic_disable) {
269 conf &= ~TX39_CONF_ICE;
270 write_c0_config(conf);
271 }
272 if (txx9_dc_disable) {
273 early_flush_dcache();
274 conf &= ~TX39_CONF_DCE;
275 write_c0_config(conf);
276 }
277
278 /* enable cache */
279 conf = read_c0_config();
280 if (!txx9_ic_disable)
281 conf |= TX39_CONF_ICE;
282 if (!txx9_dc_disable)
283 conf |= TX39_CONF_DCE;
284 write_c0_config(conf);
285
286 if (!(conf & TX39_CONF_ICE))
287 pr_info("TX39XX I-Cache disabled.\n");
288 if (!(conf & TX39_CONF_DCE))
289 pr_info("TX39XX D-Cache disabled.\n");
290}
291#else
292static inline void txx9_cache_fixup(void)
293{
294}
295#endif
296
860e546c 297static void __init preprocess_cmdline(void)
edcaf1a6 298{
7580c9c3 299 static char cmdline[COMMAND_LINE_SIZE] __initdata;
860e546c
AN
300 char *s;
301
302 strcpy(cmdline, arcs_cmdline);
303 s = cmdline;
304 arcs_cmdline[0] = '\0';
305 while (s && *s) {
306 char *str = strsep(&s, " ");
307 if (strncmp(str, "board=", 6) == 0) {
308 txx9_board_vec = find_board_byname(str + 6);
309 continue;
310 } else if (strncmp(str, "masterclk=", 10) == 0) {
311 unsigned long val;
312 if (strict_strtoul(str + 10, 10, &val) == 0)
313 txx9_master_clock = val;
314 continue;
d10e025f
AN
315 } else if (strcmp(str, "icdisable") == 0) {
316 txx9_ic_disable = 1;
317 continue;
318 } else if (strcmp(str, "dcdisable") == 0) {
319 txx9_dc_disable = 1;
320 continue;
c7b95bcb
AN
321 } else if (strcmp(str, "toeoff") == 0) {
322 txx9_ccfg_toeon = 0;
323 continue;
324 } else if (strcmp(str, "toeon") == 0) {
325 txx9_ccfg_toeon = 1;
326 continue;
860e546c
AN
327 }
328 if (arcs_cmdline[0])
329 strcat(arcs_cmdline, " ");
330 strcat(arcs_cmdline, str);
331 }
d10e025f
AN
332
333 txx9_cache_fixup();
860e546c
AN
334}
335
336static void __init select_board(void)
337{
338 const char *envstr;
339
340 /* first, determine by "board=" argument in preprocess_cmdline() */
341 if (txx9_board_vec)
342 return;
343 /* next, determine by "board" envvar */
344 envstr = prom_getenv("board");
345 if (envstr) {
346 txx9_board_vec = find_board_byname(envstr);
347 if (txx9_board_vec)
348 return;
349 }
350
351 /* select "default" board */
edcaf1a6 352#ifdef CONFIG_CPU_TX39XX
7a1fdf19 353 txx9_board_vec = &jmr3927_vec;
edcaf1a6
AN
354#endif
355#ifdef CONFIG_CPU_TX49XX
356 switch (TX4938_REV_PCODE()) {
8d795f2a 357#ifdef CONFIG_TOSHIBA_RBTX4927
edcaf1a6 358 case 0x4927:
7a1fdf19 359 txx9_board_vec = &rbtx4927_vec;
edcaf1a6
AN
360 break;
361 case 0x4937:
7a1fdf19 362 txx9_board_vec = &rbtx4937_vec;
edcaf1a6 363 break;
8d795f2a
AN
364#endif
365#ifdef CONFIG_TOSHIBA_RBTX4938
edcaf1a6 366 case 0x4938:
7a1fdf19 367 txx9_board_vec = &rbtx4938_vec;
edcaf1a6 368 break;
b27311e1
AN
369#endif
370#ifdef CONFIG_TOSHIBA_RBTX4939
371 case 0x4939:
372 txx9_board_vec = &rbtx4939_vec;
373 break;
8d795f2a 374#endif
edcaf1a6
AN
375 }
376#endif
860e546c
AN
377}
378
379void __init prom_init(void)
380{
381 prom_init_cmdline();
382 preprocess_cmdline();
383 select_board();
7a1fdf19
YY
384
385 strcpy(txx9_system_type, txx9_board_vec->system);
386
7b226094 387 txx9_board_vec->prom_init();
edcaf1a6
AN
388}
389
390void __init prom_free_prom_memory(void)
391{
b6263ff2
AN
392 unsigned long saddr = PAGE_SIZE;
393 unsigned long eaddr = __pa_symbol(&_text);
394
395 if (saddr < eaddr)
396 free_init_pages("prom memory", saddr, eaddr);
edcaf1a6
AN
397}
398
399const char *get_system_type(void)
400{
401 return txx9_system_type;
402}
403
265b89db
AN
404const char *__init prom_getenv(const char *name)
405{
97b0511c 406 const s32 *str;
265b89db 407
97b0511c 408 if (fw_arg2 < CKSEG0)
265b89db 409 return NULL;
97b0511c
GU
410
411 str = (const s32 *)fw_arg2;
265b89db
AN
412 /* YAMON style ("name", "value" pairs) */
413 while (str[0] && str[1]) {
414 if (!strcmp((const char *)(unsigned long)str[0], name))
415 return (const char *)(unsigned long)str[1];
416 str += 2;
417 }
418 return NULL;
419}
420
a49297e8
AN
421static void __noreturn txx9_machine_halt(void)
422{
423 local_irq_disable();
424 clear_c0_status(ST0_IM);
425 while (1) {
426 if (cpu_wait) {
427 (*cpu_wait)();
428 if (cpu_has_counter) {
429 /*
430 * Clear counter interrupt while it
431 * breaks WAIT instruction even if
432 * masked.
433 */
434 write_c0_compare(0);
435 }
436 }
437 }
438}
439
68314725
AN
440/* Watchdog support */
441void __init txx9_wdt_init(unsigned long base)
442{
443 struct resource res = {
444 .start = base,
445 .end = base + 0x100 - 1,
446 .flags = IORESOURCE_MEM,
447 };
448 platform_device_register_simple("txx9wdt", -1, &res, 1);
449}
450
496a3b5c
AN
451void txx9_wdt_now(unsigned long base)
452{
453 struct txx9_tmr_reg __iomem *tmrptr =
454 ioremap(base, sizeof(struct txx9_tmr_reg));
455 /* disable watch dog timer */
456 __raw_writel(TXx9_TMWTMR_WDIS | TXx9_TMWTMR_TWC, &tmrptr->wtmr);
457 __raw_writel(0, &tmrptr->tcr);
458 /* kick watchdog */
459 __raw_writel(TXx9_TMWTMR_TWIE, &tmrptr->wtmr);
460 __raw_writel(1, &tmrptr->cpra); /* immediate */
461 __raw_writel(TXx9_TMTCR_TCE | TXx9_TMTCR_CCDE | TXx9_TMTCR_TMODE_WDOG,
462 &tmrptr->tcr);
463}
464
c49f91f5
AN
465/* SPI support */
466void __init txx9_spi_init(int busid, unsigned long base, int irq)
467{
468 struct resource res[] = {
469 {
470 .start = base,
471 .end = base + 0x20 - 1,
472 .flags = IORESOURCE_MEM,
473 }, {
474 .start = irq,
475 .flags = IORESOURCE_IRQ,
476 },
477 };
478 platform_device_register_simple("spi_txx9", busid,
479 res, ARRAY_SIZE(res));
480}
481
482void __init txx9_ethaddr_init(unsigned int id, unsigned char *ethaddr)
483{
484 struct platform_device *pdev =
485 platform_device_alloc("tc35815-mac", id);
486 if (!pdev ||
487 platform_device_add_data(pdev, ethaddr, 6) ||
488 platform_device_add(pdev))
489 platform_device_put(pdev);
490}
491
7779a5e0
AN
492void __init txx9_sio_init(unsigned long baseaddr, int irq,
493 unsigned int line, unsigned int sclk, int nocts)
494{
495#ifdef CONFIG_SERIAL_TXX9
496 struct uart_port req;
497
498 memset(&req, 0, sizeof(req));
499 req.line = line;
500 req.iotype = UPIO_MEM;
501 req.membase = ioremap(baseaddr, 0x24);
502 req.mapbase = baseaddr;
503 req.irq = irq;
504 if (!nocts)
505 req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
506 if (sclk) {
507 req.flags |= UPF_MAGIC_MULTIPLIER /*USE_SCLK*/;
508 req.uartclk = sclk;
509 } else
510 req.uartclk = TXX9_IMCLK;
511 early_serial_txx9_setup(&req);
512#endif /* CONFIG_SERIAL_TXX9 */
513}
514
e352953c
AN
515#ifdef CONFIG_EARLY_PRINTK
516static void __init null_prom_putchar(char c)
517{
518}
519void (*txx9_prom_putchar)(char c) __initdata = null_prom_putchar;
520
521void __init prom_putchar(char c)
522{
523 txx9_prom_putchar(c);
524}
525
526static void __iomem *early_txx9_sio_port;
527
528static void __init early_txx9_sio_putchar(char c)
529{
530#define TXX9_SICISR 0x0c
531#define TXX9_SITFIFO 0x1c
532#define TXX9_SICISR_TXALS 0x00000002
533 while (!(__raw_readl(early_txx9_sio_port + TXX9_SICISR) &
534 TXX9_SICISR_TXALS))
535 ;
536 __raw_writel(c, early_txx9_sio_port + TXX9_SITFIFO);
537}
538
539void __init txx9_sio_putchar_init(unsigned long baseaddr)
540{
541 early_txx9_sio_port = ioremap(baseaddr, 0x24);
542 txx9_prom_putchar = early_txx9_sio_putchar;
543}
544#endif /* CONFIG_EARLY_PRINTK */
545
edcaf1a6
AN
546/* wrappers */
547void __init plat_mem_setup(void)
548{
94a4c329
AN
549 ioport_resource.start = 0;
550 ioport_resource.end = ~0UL; /* no limit */
551 iomem_resource.start = 0;
552 iomem_resource.end = ~0UL; /* no limit */
a49297e8
AN
553
554 /* fallback restart/halt routines */
555 _machine_restart = (void (*)(char *))txx9_machine_halt;
556 _machine_halt = txx9_machine_halt;
557 pm_power_off = txx9_machine_halt;
558
07517529
AN
559#ifdef CONFIG_PCI
560 pcibios_plat_setup = txx9_pcibios_setup;
561#endif
edcaf1a6
AN
562 txx9_board_vec->mem_setup();
563}
564
565void __init arch_init_irq(void)
566{
567 txx9_board_vec->irq_setup();
568}
569
570void __init plat_time_init(void)
571{
1374d084
AN
572#ifdef CONFIG_CPU_TX49XX
573 mips_hpt_frequency = txx9_cpu_clock / 2;
574#endif
edcaf1a6
AN
575 txx9_board_vec->time_init();
576}
577
578static int __init _txx9_arch_init(void)
579{
580 if (txx9_board_vec->arch_init)
581 txx9_board_vec->arch_init();
582 return 0;
583}
584arch_initcall(_txx9_arch_init);
585
586static int __init _txx9_device_init(void)
587{
588 if (txx9_board_vec->device_init)
589 txx9_board_vec->device_init();
590 return 0;
591}
592device_initcall(_txx9_device_init);
593
594int (*txx9_irq_dispatch)(int pending);
595asmlinkage void plat_irq_dispatch(void)
596{
597 int pending = read_c0_status() & read_c0_cause() & ST0_IM;
598 int irq = txx9_irq_dispatch(pending);
599
600 if (likely(irq >= 0))
601 do_IRQ(irq);
602 else
603 spurious_interrupt();
604}
4c642f3f
AN
605
606/* see include/asm-mips/mach-tx39xx/mangle-port.h, for example. */
607#ifdef NEEDS_TXX9_SWIZZLE_ADDR_B
608static unsigned long __swizzle_addr_none(unsigned long port)
609{
610 return port;
611}
612unsigned long (*__swizzle_addr_b)(unsigned long port) = __swizzle_addr_none;
613EXPORT_SYMBOL(__swizzle_addr_b);
614#endif
51f607c7 615
1ba5a176
AN
616#ifdef NEEDS_TXX9_IOSWABW
617static u16 ioswabw_default(volatile u16 *a, u16 x)
618{
619 return le16_to_cpu(x);
620}
621static u16 __mem_ioswabw_default(volatile u16 *a, u16 x)
622{
623 return x;
624}
625u16 (*ioswabw)(volatile u16 *a, u16 x) = ioswabw_default;
626EXPORT_SYMBOL(ioswabw);
627u16 (*__mem_ioswabw)(volatile u16 *a, u16 x) = __mem_ioswabw_default;
628EXPORT_SYMBOL(__mem_ioswabw);
629#endif
630
51f607c7
AN
631void __init txx9_physmap_flash_init(int no, unsigned long addr,
632 unsigned long size,
633 const struct physmap_flash_data *pdata)
634{
635#if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
636 struct resource res = {
637 .start = addr,
638 .end = addr + size - 1,
639 .flags = IORESOURCE_MEM,
640 };
641 struct platform_device *pdev;
642#ifdef CONFIG_MTD_PARTITIONS
643 static struct mtd_partition parts[2];
644 struct physmap_flash_data pdata_part;
645
646 /* If this area contained boot area, make separate partition */
647 if (pdata->nr_parts == 0 && !pdata->parts &&
648 addr < 0x1fc00000 && addr + size > 0x1fc00000 &&
649 !parts[0].name) {
650 parts[0].name = "boot";
651 parts[0].offset = 0x1fc00000 - addr;
652 parts[0].size = addr + size - 0x1fc00000;
653 parts[1].name = "user";
654 parts[1].offset = 0;
655 parts[1].size = 0x1fc00000 - addr;
656 pdata_part = *pdata;
657 pdata_part.nr_parts = ARRAY_SIZE(parts);
658 pdata_part.parts = parts;
659 pdata = &pdata_part;
660 }
661#endif
662 pdev = platform_device_alloc("physmap-flash", no);
663 if (!pdev ||
664 platform_device_add_resources(pdev, &res, 1) ||
a591f5d3
AN
665 platform_device_add_data(pdev, pdata, sizeof(*pdata)) ||
666 platform_device_add(pdev))
667 platform_device_put(pdev);
668#endif
669}
670
671void __init txx9_ndfmc_init(unsigned long baseaddr,
672 const struct txx9ndfmc_platform_data *pdata)
673{
674#if defined(CONFIG_MTD_NAND_TXX9NDFMC) || \
675 defined(CONFIG_MTD_NAND_TXX9NDFMC_MODULE)
676 struct resource res = {
677 .start = baseaddr,
678 .end = baseaddr + 0x1000 - 1,
679 .flags = IORESOURCE_MEM,
680 };
681 struct platform_device *pdev = platform_device_alloc("txx9ndfmc", -1);
682
683 if (!pdev ||
684 platform_device_add_resources(pdev, &res, 1) ||
51f607c7
AN
685 platform_device_add_data(pdev, pdata, sizeof(*pdata)) ||
686 platform_device_add(pdev))
687 platform_device_put(pdev);
688#endif
689}
ae027ead
AN
690
691#if defined(CONFIG_LEDS_GPIO) || defined(CONFIG_LEDS_GPIO_MODULE)
692static DEFINE_SPINLOCK(txx9_iocled_lock);
693
694#define TXX9_IOCLED_MAXLEDS 8
695
696struct txx9_iocled_data {
697 struct gpio_chip chip;
698 u8 cur_val;
699 void __iomem *mmioaddr;
700 struct gpio_led_platform_data pdata;
701 struct gpio_led leds[TXX9_IOCLED_MAXLEDS];
702 char names[TXX9_IOCLED_MAXLEDS][32];
703};
704
705static int txx9_iocled_get(struct gpio_chip *chip, unsigned int offset)
706{
707 struct txx9_iocled_data *data =
708 container_of(chip, struct txx9_iocled_data, chip);
709 return data->cur_val & (1 << offset);
710}
711
712static void txx9_iocled_set(struct gpio_chip *chip, unsigned int offset,
713 int value)
714{
715 struct txx9_iocled_data *data =
716 container_of(chip, struct txx9_iocled_data, chip);
717 unsigned long flags;
718 spin_lock_irqsave(&txx9_iocled_lock, flags);
719 if (value)
720 data->cur_val |= 1 << offset;
721 else
722 data->cur_val &= ~(1 << offset);
723 writeb(data->cur_val, data->mmioaddr);
724 mmiowb();
725 spin_unlock_irqrestore(&txx9_iocled_lock, flags);
726}
727
728static int txx9_iocled_dir_in(struct gpio_chip *chip, unsigned int offset)
729{
730 return 0;
731}
732
733static int txx9_iocled_dir_out(struct gpio_chip *chip, unsigned int offset,
734 int value)
735{
736 txx9_iocled_set(chip, offset, value);
737 return 0;
738}
739
740void __init txx9_iocled_init(unsigned long baseaddr,
741 int basenum, unsigned int num, int lowactive,
742 const char *color, char **deftriggers)
743{
744 struct txx9_iocled_data *iocled;
745 struct platform_device *pdev;
746 int i;
747 static char *default_triggers[] __initdata = {
748 "heartbeat",
749 "ide-disk",
750 "nand-disk",
751 NULL,
752 };
753
754 if (!deftriggers)
755 deftriggers = default_triggers;
756 iocled = kzalloc(sizeof(*iocled), GFP_KERNEL);
757 if (!iocled)
758 return;
759 iocled->mmioaddr = ioremap(baseaddr, 1);
760 if (!iocled->mmioaddr)
70ebadc8 761 goto out_free;
ae027ead
AN
762 iocled->chip.get = txx9_iocled_get;
763 iocled->chip.set = txx9_iocled_set;
764 iocled->chip.direction_input = txx9_iocled_dir_in;
765 iocled->chip.direction_output = txx9_iocled_dir_out;
766 iocled->chip.label = "iocled";
767 iocled->chip.base = basenum;
768 iocled->chip.ngpio = num;
769 if (gpiochip_add(&iocled->chip))
70ebadc8 770 goto out_unmap;
ae027ead
AN
771 if (basenum < 0)
772 basenum = iocled->chip.base;
773
774 pdev = platform_device_alloc("leds-gpio", basenum);
775 if (!pdev)
70ebadc8 776 goto out_gpio;
ae027ead
AN
777 iocled->pdata.num_leds = num;
778 iocled->pdata.leds = iocled->leds;
779 for (i = 0; i < num; i++) {
780 struct gpio_led *led = &iocled->leds[i];
781 snprintf(iocled->names[i], sizeof(iocled->names[i]),
782 "iocled:%s:%u", color, i);
783 led->name = iocled->names[i];
784 led->gpio = basenum + i;
785 led->active_low = lowactive;
786 if (deftriggers && *deftriggers)
787 led->default_trigger = *deftriggers++;
788 }
789 pdev->dev.platform_data = &iocled->pdata;
790 if (platform_device_add(pdev))
70ebadc8
JL
791 goto out_pdev;
792 return;
793out_pdev:
794 platform_device_put(pdev);
795out_gpio:
a2e62f3a
RR
796 if (gpiochip_remove(&iocled->chip))
797 return;
70ebadc8
JL
798out_unmap:
799 iounmap(iocled->mmioaddr);
800out_free:
801 kfree(iocled);
ae027ead
AN
802}
803#else /* CONFIG_LEDS_GPIO */
804void __init txx9_iocled_init(unsigned long baseaddr,
805 int basenum, unsigned int num, int lowactive,
806 const char *color, char **deftriggers)
807{
808}
809#endif /* CONFIG_LEDS_GPIO */
f48c8c95
AN
810
811void __init txx9_dmac_init(int id, unsigned long baseaddr, int irq,
812 const struct txx9dmac_platform_data *pdata)
813{
814#if defined(CONFIG_TXX9_DMAC) || defined(CONFIG_TXX9_DMAC_MODULE)
815 struct resource res[] = {
816 {
817 .start = baseaddr,
818 .end = baseaddr + 0x800 - 1,
819 .flags = IORESOURCE_MEM,
820#ifndef CONFIG_MACH_TX49XX
821 }, {
822 .start = irq,
823 .flags = IORESOURCE_IRQ,
824#endif
825 }
826 };
827#ifdef CONFIG_MACH_TX49XX
828 struct resource chan_res[] = {
829 {
830 .flags = IORESOURCE_IRQ,
831 }
832 };
833#endif
834 struct platform_device *pdev = platform_device_alloc("txx9dmac", id);
835 struct txx9dmac_chan_platform_data cpdata;
836 int i;
837
838 if (!pdev ||
839 platform_device_add_resources(pdev, res, ARRAY_SIZE(res)) ||
840 platform_device_add_data(pdev, pdata, sizeof(*pdata)) ||
841 platform_device_add(pdev)) {
842 platform_device_put(pdev);
843 return;
844 }
845 memset(&cpdata, 0, sizeof(cpdata));
846 cpdata.dmac_dev = pdev;
847 for (i = 0; i < TXX9_DMA_MAX_NR_CHANNELS; i++) {
848#ifdef CONFIG_MACH_TX49XX
849 chan_res[0].start = irq + i;
850#endif
851 pdev = platform_device_alloc("txx9dmac-chan",
852 id * TXX9_DMA_MAX_NR_CHANNELS + i);
853 if (!pdev ||
854#ifdef CONFIG_MACH_TX49XX
855 platform_device_add_resources(pdev, chan_res,
856 ARRAY_SIZE(chan_res)) ||
857#endif
858 platform_device_add_data(pdev, &cpdata, sizeof(cpdata)) ||
859 platform_device_add(pdev))
860 platform_device_put(pdev);
861 }
862#endif
863}
742cd586
AN
864
865void __init txx9_aclc_init(unsigned long baseaddr, int irq,
866 unsigned int dmac_id,
867 unsigned int dma_chan_out,
868 unsigned int dma_chan_in)
869{
870#if defined(CONFIG_SND_SOC_TXX9ACLC) || \
871 defined(CONFIG_SND_SOC_TXX9ACLC_MODULE)
872 unsigned int dma_base = dmac_id * TXX9_DMA_MAX_NR_CHANNELS;
873 struct resource res[] = {
874 {
875 .start = baseaddr,
876 .end = baseaddr + 0x100 - 1,
877 .flags = IORESOURCE_MEM,
878 }, {
879 .start = irq,
880 .flags = IORESOURCE_IRQ,
881 }, {
882 .name = "txx9dmac-chan",
883 .start = dma_base + dma_chan_out,
884 .flags = IORESOURCE_DMA,
885 }, {
886 .name = "txx9dmac-chan",
887 .start = dma_base + dma_chan_in,
888 .flags = IORESOURCE_DMA,
889 }
890 };
891 struct platform_device *pdev =
892 platform_device_alloc("txx9aclc-ac97", -1);
893
894 if (!pdev ||
895 platform_device_add_resources(pdev, res, ARRAY_SIZE(res)) ||
896 platform_device_add(pdev))
897 platform_device_put(pdev);
898#endif
899}
c3b28ae2
AN
900
901static struct sysdev_class txx9_sramc_sysdev_class;
902
903struct txx9_sramc_sysdev {
904 struct sys_device dev;
905 struct bin_attribute bindata_attr;
906 void __iomem *base;
907};
908
2c3c8bea 909static ssize_t txx9_sram_read(struct file *filp, struct kobject *kobj,
c3b28ae2
AN
910 struct bin_attribute *bin_attr,
911 char *buf, loff_t pos, size_t size)
912{
913 struct txx9_sramc_sysdev *dev = bin_attr->private;
914 size_t ramsize = bin_attr->size;
915
916 if (pos >= ramsize)
917 return 0;
918 if (pos + size > ramsize)
919 size = ramsize - pos;
920 memcpy_fromio(buf, dev->base + pos, size);
921 return size;
922}
923
2c3c8bea 924static ssize_t txx9_sram_write(struct file *filp, struct kobject *kobj,
c3b28ae2
AN
925 struct bin_attribute *bin_attr,
926 char *buf, loff_t pos, size_t size)
927{
928 struct txx9_sramc_sysdev *dev = bin_attr->private;
929 size_t ramsize = bin_attr->size;
930
931 if (pos >= ramsize)
932 return 0;
933 if (pos + size > ramsize)
934 size = ramsize - pos;
935 memcpy_toio(dev->base + pos, buf, size);
936 return size;
937}
938
939void __init txx9_sramc_init(struct resource *r)
940{
941 struct txx9_sramc_sysdev *dev;
942 size_t size;
943 int err;
944
945 if (!txx9_sramc_sysdev_class.name) {
946 txx9_sramc_sysdev_class.name = "txx9_sram";
947 err = sysdev_class_register(&txx9_sramc_sysdev_class);
948 if (err) {
949 txx9_sramc_sysdev_class.name = NULL;
950 return;
951 }
952 }
953 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
954 if (!dev)
955 return;
956 size = resource_size(r);
957 dev->base = ioremap(r->start, size);
958 if (!dev->base)
959 goto exit;
960 dev->dev.cls = &txx9_sramc_sysdev_class;
f937331b 961 sysfs_bin_attr_init(&dev->bindata_attr);
c3b28ae2
AN
962 dev->bindata_attr.attr.name = "bindata";
963 dev->bindata_attr.attr.mode = S_IRUSR | S_IWUSR;
964 dev->bindata_attr.read = txx9_sram_read;
965 dev->bindata_attr.write = txx9_sram_write;
966 dev->bindata_attr.size = size;
967 dev->bindata_attr.private = dev;
968 err = sysdev_register(&dev->dev);
969 if (err)
970 goto exit;
971 err = sysfs_create_bin_file(&dev->dev.kobj, &dev->bindata_attr);
972 if (err) {
973 sysdev_unregister(&dev->dev);
974 goto exit;
975 }
976 return;
977exit:
978 if (dev) {
979 if (dev->base)
980 iounmap(dev->base);
981 kfree(dev);
982 }
983}