]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/s390/include/asm/processor.h
locking/core, s390: Make cpu_relax() a barrier again
[mirror_ubuntu-artful-kernel.git] / arch / s390 / include / asm / processor.h
CommitLineData
1da177e4 1/*
1da177e4 2 * S390 version
a53c8fab 3 * Copyright IBM Corp. 1999
1da177e4
LT
4 * Author(s): Hartmut Penner (hp@de.ibm.com),
5 * Martin Schwidefsky (schwidefsky@de.ibm.com)
6 *
7 * Derived from "include/asm-i386/processor.h"
8 * Copyright (C) 1994, Linus Torvalds
9 */
10
11#ifndef __ASM_S390_PROCESSOR_H
12#define __ASM_S390_PROCESSOR_H
13
92778b99
HC
14#include <linux/const.h>
15
d3a73acb
MS
16#define CIF_MCCK_PENDING 0 /* machine check handling is pending */
17#define CIF_ASCE 1 /* user asce needs fixup / uaccess */
fe0f4976 18#define CIF_NOHZ_DELAY 2 /* delay HZ disable for a tick */
b0753902 19#define CIF_FPU 3 /* restore FPU registers */
db7e007f 20#define CIF_IGNORE_IRQ 4 /* ignore interrupt (for udelay) */
419123f9 21#define CIF_ENABLED_WAIT 5 /* in enabled wait state */
d3a73acb 22
92778b99
HC
23#define _CIF_MCCK_PENDING _BITUL(CIF_MCCK_PENDING)
24#define _CIF_ASCE _BITUL(CIF_ASCE)
25#define _CIF_NOHZ_DELAY _BITUL(CIF_NOHZ_DELAY)
26#define _CIF_FPU _BITUL(CIF_FPU)
27#define _CIF_IGNORE_IRQ _BITUL(CIF_IGNORE_IRQ)
419123f9 28#define _CIF_ENABLED_WAIT _BITUL(CIF_ENABLED_WAIT)
d3a73acb 29
eb608fb3
HC
30#ifndef __ASSEMBLY__
31
edd53787 32#include <linux/linkage.h>
a0616cde 33#include <linux/irqflags.h>
e86a6ed6 34#include <asm/cpu.h>
25097bf1 35#include <asm/page.h>
1da177e4 36#include <asm/ptrace.h>
25097bf1 37#include <asm/setup.h>
e4b8b3f3 38#include <asm/runtime_instr.h>
b0753902
HB
39#include <asm/fpu/types.h>
40#include <asm/fpu/internal.h>
1da177e4 41
d3a73acb
MS
42static inline void set_cpu_flag(int flag)
43{
ac25e790 44 S390_lowcore.cpu_flags |= (1UL << flag);
d3a73acb
MS
45}
46
47static inline void clear_cpu_flag(int flag)
48{
ac25e790 49 S390_lowcore.cpu_flags &= ~(1UL << flag);
d3a73acb
MS
50}
51
52static inline int test_cpu_flag(int flag)
53{
ac25e790 54 return !!(S390_lowcore.cpu_flags & (1UL << flag));
d3a73acb
MS
55}
56
419123f9
MS
57/*
58 * Test CIF flag of another CPU. The caller needs to ensure that
59 * CPU hotplug can not happen, e.g. by disabling preemption.
60 */
61static inline int test_cpu_flag_of(int flag, int cpu)
62{
c667aeac 63 struct lowcore *lc = lowcore_ptr[cpu];
419123f9
MS
64 return !!(lc->cpu_flags & (1UL << flag));
65}
66
fe0f4976
MS
67#define arch_needs_cpu() test_cpu_flag(CIF_NOHZ_DELAY)
68
1da177e4
LT
69/*
70 * Default implementation of macro that returns current
71 * instruction pointer ("program counter").
72 */
94c12cc7 73#define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
1da177e4 74
e86a6ed6 75static inline void get_cpu_id(struct cpuid *ptr)
72960a02 76{
987bcdac 77 asm volatile("stidp %0" : "=Q" (*ptr));
72960a02
MH
78}
79
097a116c
HC
80void s390_adjust_jiffies(void);
81void s390_update_cpu_mhz(void);
82void cpu_detect_mhz_feature(void);
83
638ad34a
MS
84extern const struct seq_operations cpuinfo_op;
85extern int sysctl_ieee_emulation_warnings;
65f22a90 86extern void execve_tail(void);
1da177e4 87
1da177e4 88/*
f481bfaf 89 * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
1da177e4 90 */
1da177e4 91
f481bfaf 92#define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
5a216a20
MS
93#define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
94 (1UL << 30) : (1UL << 41))
95#define TASK_SIZE TASK_SIZE_OF(current)
ee6ee55b 96#define TASK_MAX_SIZE (1UL << 53)
1da177e4 97
6252d702
MS
98#define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
99#define STACK_TOP_MAX (1UL << 42)
922a70d3 100
1da177e4
LT
101#define HAVE_ARCH_PICK_MMAP_LAYOUT
102
103typedef struct {
104 __u32 ar4;
105} mm_segment_t;
106
107/*
108 * Thread structure
109 */
110struct thread_struct {
1da177e4
LT
111 unsigned int acrs[NUM_ACRS];
112 unsigned long ksp; /* kernel stack pointer */
1da177e4 113 mm_segment_t mm_segment;
e5992f2e 114 unsigned long gmap_addr; /* address of last gmap fault. */
4be130a0 115 unsigned int gmap_write_flag; /* gmap fault write indication */
4a494439 116 unsigned int gmap_int_code; /* int code of last gmap fault */
24eb3a82 117 unsigned int gmap_pfault; /* signal of a pending guest pfault */
5e9a2692
MS
118 struct per_regs per_user; /* User specified PER registers */
119 struct per_event per_event; /* Cause of the last PER trap */
d35339a4 120 unsigned long per_flags; /* Flags to control debug behavior */
1da177e4
LT
121 /* pfault_wait is used to block the process on a pfault event */
122 unsigned long pfault_wait;
f2db2e6c 123 struct list_head list;
e4b8b3f3
JG
124 /* cpu runtime instrumentation */
125 struct runtime_instr_cb *ri_cb;
d35339a4 126 unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
3f6813b9
MS
127 /*
128 * Warning: 'fpu' is dynamically-sized. It *MUST* be at
129 * the end.
130 */
131 struct fpu fpu; /* FP and VX register save area */
1da177e4
LT
132};
133
64597f9d
MM
134/* Flag to disable transactions. */
135#define PER_FLAG_NO_TE 1UL
136/* Flag to enable random transaction aborts. */
137#define PER_FLAG_TE_ABORT_RAND 2UL
138/* Flag to specify random transaction abort mode:
139 * - abort each transaction at a random instruction before TEND if set.
140 * - abort random transactions at a random instruction if cleared.
141 */
142#define PER_FLAG_TE_ABORT_RAND_TEND 4UL
d35339a4 143
1da177e4
LT
144typedef struct thread_struct thread_struct;
145
146/*
147 * Stack layout of a C stack frame.
148 */
149#ifndef __PACK_STACK
150struct stack_frame {
151 unsigned long back_chain;
152 unsigned long empty1[5];
153 unsigned long gprs[10];
154 unsigned int empty2[8];
155};
156#else
157struct stack_frame {
158 unsigned long empty1[5];
159 unsigned int empty2[8];
160 unsigned long gprs[10];
161 unsigned long back_chain;
162};
163#endif
164
165#define ARCH_MIN_TASKALIGN 8
166
6f3fa3f0
MS
167#define INIT_THREAD { \
168 .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
3f6813b9 169 .fpu.regs = (void *) init_task.thread.fpu.fprs, \
6f3fa3f0 170}
1da177e4
LT
171
172/*
173 * Do necessary setup to start up a new thread.
174 */
b50511e4 175#define start_thread(regs, new_psw, new_stackp) do { \
e258d719 176 regs->psw.mask = PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA; \
fecc868a 177 regs->psw.addr = new_psw; \
b50511e4 178 regs->gprs[15] = new_stackp; \
65f22a90 179 execve_tail(); \
63506c41
MS
180} while (0)
181
b50511e4 182#define start_thread31(regs, new_psw, new_stackp) do { \
e258d719 183 regs->psw.mask = PSW_USER_BITS | PSW_MASK_BA; \
fecc868a 184 regs->psw.addr = new_psw; \
b50511e4 185 regs->gprs[15] = new_stackp; \
723cacbd 186 crst_table_downgrade(current->mm); \
65f22a90 187 execve_tail(); \
1da177e4
LT
188} while (0)
189
1da177e4
LT
190/* Forward declaration, a strange C thing */
191struct task_struct;
192struct mm_struct;
df5f8314 193struct seq_file;
1da177e4 194
d0208639 195typedef int (*dump_trace_func_t)(void *data, unsigned long address, int reliable);
758d39eb
HC
196void dump_trace(dump_trace_func_t func, void *data,
197 struct task_struct *task, unsigned long sp);
198
5a79859a 199void show_cacheinfo(struct seq_file *m);
6668022c 200
1da177e4
LT
201/* Free all resources held by a thread. */
202extern void release_thread(struct task_struct *);
1da177e4 203
1da177e4
LT
204/*
205 * Return saved PC of a blocked thread.
206 */
207extern unsigned long thread_saved_pc(struct task_struct *t);
208
1da177e4 209unsigned long get_wchan(struct task_struct *p);
c7584fb6 210#define task_pt_regs(tsk) ((struct pt_regs *) \
30af7120 211 (task_stack_page(tsk) + THREAD_SIZE) - 1)
c7584fb6
AV
212#define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
213#define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
1da177e4 214
5ebf250d
HC
215/* Has task runtime instrumentation enabled ? */
216#define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)
217
76737ce1
HC
218static inline unsigned long current_stack_pointer(void)
219{
220 unsigned long sp;
221
222 asm volatile("la %0,0(15)" : "=a" (sp));
223 return sp;
224}
225
a0616cde
DH
226static inline unsigned short stap(void)
227{
228 unsigned short cpu_address;
229
230 asm volatile("stap %0" : "=m" (cpu_address));
231 return cpu_address;
232}
233
1da177e4
LT
234/*
235 * Give up the time slice of the virtual PU.
236 */
79ab11cd 237void cpu_relax_yield(void);
1da177e4 238
22b6430d 239#define cpu_relax() barrier()
3a6bfbc9 240#define cpu_relax_lowlatency() barrier()
083986e8 241
097a116c
HC
242#define ECAG_CACHE_ATTRIBUTE 0
243#define ECAG_CPU_ATTRIBUTE 1
244
245static inline unsigned long __ecag(unsigned int asi, unsigned char parm)
246{
247 unsigned long val;
248
249 asm volatile(".insn rsy,0xeb000000004c,%0,0,0(%1)" /* ecag */
250 : "=d" (val) : "a" (asi << 8 | parm));
251 return val;
252}
253
dc74d7f9
HC
254static inline void psw_set_key(unsigned int key)
255{
256 asm volatile("spka 0(%0)" : : "d" (key));
257}
258
77fa2245
HC
259/*
260 * Set PSW to specified value.
261 */
262static inline void __load_psw(psw_t psw)
263{
987bcdac 264 asm volatile("lpswe %0" : : "Q" (psw) : "cc");
77fa2245
HC
265}
266
1da177e4
LT
267/*
268 * Set PSW mask to specified value, while leaving the
269 * PSW addr pointing to the next instruction.
270 */
ecbafda8 271static inline void __load_psw_mask(unsigned long mask)
1da177e4
LT
272{
273 unsigned long addr;
1da177e4 274 psw_t psw;
77fa2245 275
1da177e4
LT
276 psw.mask = mask;
277
94c12cc7
MS
278 asm volatile(
279 " larl %0,1f\n"
987bcdac
MS
280 " stg %0,%O1+8(%R1)\n"
281 " lpswe %1\n"
1da177e4 282 "1:"
987bcdac 283 : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
1da177e4 284}
ccf45caf 285
22362a0e
MS
286/*
287 * Extract current PSW mask
288 */
289static inline unsigned long __extract_psw(void)
290{
291 unsigned int reg1, reg2;
292
293 asm volatile("epsw %0,%1" : "=d" (reg1), "=a" (reg2));
294 return (((unsigned long) reg1) << 32) | ((unsigned long) reg2);
295}
296
ecbafda8
HC
297static inline void local_mcck_enable(void)
298{
299 __load_psw_mask(__extract_psw() | PSW_MASK_MCHECK);
300}
301
302static inline void local_mcck_disable(void)
303{
304 __load_psw_mask(__extract_psw() & ~PSW_MASK_MCHECK);
305}
306
ccf45caf
MS
307/*
308 * Rewind PSW instruction address by specified number of bytes.
309 */
310static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
311{
ccf45caf
MS
312 unsigned long mask;
313
314 mask = (psw.mask & PSW_MASK_EA) ? -1UL :
315 (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
316 (1UL << 24) - 1;
317 return (psw.addr - ilc) & mask;
ccf45caf 318}
b5f87f15
MS
319
320/*
321 * Function to stop a processor until the next interrupt occurs
322 */
323void enabled_wait(void);
324
1da177e4
LT
325/*
326 * Function to drop a processor into disabled wait state
327 */
ff2d8b19 328static inline void __noreturn disabled_wait(unsigned long code)
1da177e4 329{
f9e6edfb
HC
330 psw_t psw;
331
332 psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
333 psw.addr = code;
334 __load_psw(psw);
edd53787 335 while (1);
1da177e4
LT
336}
337
ab14de6c
HC
338/*
339 * Basic Machine Check/Program Check Handler.
340 */
341
342extern void s390_base_mcck_handler(void);
343extern void s390_base_pgm_handler(void);
344extern void s390_base_ext_handler(void);
345
346extern void (*s390_base_mcck_handler_fn)(void);
347extern void (*s390_base_pgm_handler_fn)(void);
348extern void (*s390_base_ext_handler_fn)(void);
349
dfd54cbc
HC
350#define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
351
fbe76568
HC
352extern int memcpy_real(void *, void *, size_t);
353extern void memcpy_absolute(void *, void *, size_t);
354
355#define mem_assign_absolute(dest, val) { \
356 __typeof__(dest) __tmp = (val); \
357 \
358 BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
359 memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
360}
361
eb608fb3
HC
362#endif /* __ASSEMBLY__ */
363
364#endif /* __ASM_S390_PROCESSOR_H */