]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/vmx.h
KVM: nVMX: Clean up and fix pin-based execution controls
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / vmx.h
CommitLineData
6aa8b732
AK
1/*
2 * vmx.h: VMX Architecture related definitions
3 * Copyright (c) 2004, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
16 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 *
18 * A few random additions are:
19 * Copyright (C) 2006 Qumranet
20 * Avi Kivity <avi@qumranet.com>
21 * Yaniv Kamay <yaniv@qumranet.com>
22 *
23 */
af170c50
DH
24#ifndef VMX_H
25#define VMX_H
6aa8b732 26
26bf264e 27
19b95dba 28#include <linux/types.h>
af170c50 29#include <uapi/asm/vmx.h>
19b95dba 30
8a70cc3d
ED
31/*
32 * Definitions of Primary Processor-Based VM-Execution Controls.
33 */
62b3ffb8
YS
34#define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
35#define CPU_BASED_USE_TSC_OFFSETING 0x00000008
36#define CPU_BASED_HLT_EXITING 0x00000080
37#define CPU_BASED_INVLPG_EXITING 0x00000200
38#define CPU_BASED_MWAIT_EXITING 0x00000400
39#define CPU_BASED_RDPMC_EXITING 0x00000800
40#define CPU_BASED_RDTSC_EXITING 0x00001000
d56f546d
SY
41#define CPU_BASED_CR3_LOAD_EXITING 0x00008000
42#define CPU_BASED_CR3_STORE_EXITING 0x00010000
62b3ffb8
YS
43#define CPU_BASED_CR8_LOAD_EXITING 0x00080000
44#define CPU_BASED_CR8_STORE_EXITING 0x00100000
45#define CPU_BASED_TPR_SHADOW 0x00200000
f08864b4 46#define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
62b3ffb8
YS
47#define CPU_BASED_MOV_DR_EXITING 0x00800000
48#define CPU_BASED_UNCOND_IO_EXITING 0x01000000
49#define CPU_BASED_USE_IO_BITMAPS 0x02000000
50#define CPU_BASED_USE_MSR_BITMAPS 0x10000000
51#define CPU_BASED_MONITOR_EXITING 0x20000000
52#define CPU_BASED_PAUSE_EXITING 0x40000000
53#define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
8a70cc3d
ED
54/*
55 * Definitions of Secondary Processor-Based VM-Execution Controls.
56 */
57#define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
d56f546d 58#define SECONDARY_EXEC_ENABLE_EPT 0x00000002
4e47c7a6 59#define SECONDARY_EXEC_RDTSCP 0x00000008
8d14695f 60#define SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
2384d2b3 61#define SECONDARY_EXEC_ENABLE_VPID 0x00000020
e5edaa01 62#define SECONDARY_EXEC_WBINVD_EXITING 0x00000040
3a624e29 63#define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
83d4c286 64#define SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
c7c9c56c 65#define SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
4b8d54f9 66#define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
ad756a16 67#define SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
8a70cc3d 68
6aa8b732 69
62b3ffb8
YS
70#define PIN_BASED_EXT_INTR_MASK 0x00000001
71#define PIN_BASED_NMI_EXITING 0x00000008
72#define PIN_BASED_VIRTUAL_NMIS 0x00000020
6aa8b732 73
eabeaacc
JK
74#define PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR 0x00000016
75
07c116d2 76#define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000002
62b3ffb8 77#define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
07c116d2 78#define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
62b3ffb8 79#define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
468d472f
SY
80#define VM_EXIT_SAVE_IA32_PAT 0x00040000
81#define VM_EXIT_LOAD_IA32_PAT 0x00080000
07c116d2
AK
82#define VM_EXIT_SAVE_IA32_EFER 0x00100000
83#define VM_EXIT_LOAD_IA32_EFER 0x00200000
84#define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
6aa8b732 85
33fb20c3
JK
86#define VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR 0x00036dff
87
07c116d2 88#define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000002
62b3ffb8
YS
89#define VM_ENTRY_IA32E_MODE 0x00000200
90#define VM_ENTRY_SMM 0x00000400
91#define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
07c116d2 92#define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
468d472f 93#define VM_ENTRY_LOAD_IA32_PAT 0x00004000
07c116d2 94#define VM_ENTRY_LOAD_IA32_EFER 0x00008000
62b3ffb8 95
33fb20c3
JK
96#define VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR 0x000011ff
97
6aa8b732
AK
98/* VMCS Encodings */
99enum vmcs_field {
2384d2b3 100 VIRTUAL_PROCESSOR_ID = 0x00000000,
6aa8b732
AK
101 GUEST_ES_SELECTOR = 0x00000800,
102 GUEST_CS_SELECTOR = 0x00000802,
103 GUEST_SS_SELECTOR = 0x00000804,
104 GUEST_DS_SELECTOR = 0x00000806,
105 GUEST_FS_SELECTOR = 0x00000808,
106 GUEST_GS_SELECTOR = 0x0000080a,
107 GUEST_LDTR_SELECTOR = 0x0000080c,
108 GUEST_TR_SELECTOR = 0x0000080e,
c7c9c56c 109 GUEST_INTR_STATUS = 0x00000810,
6aa8b732
AK
110 HOST_ES_SELECTOR = 0x00000c00,
111 HOST_CS_SELECTOR = 0x00000c02,
112 HOST_SS_SELECTOR = 0x00000c04,
113 HOST_DS_SELECTOR = 0x00000c06,
114 HOST_FS_SELECTOR = 0x00000c08,
115 HOST_GS_SELECTOR = 0x00000c0a,
116 HOST_TR_SELECTOR = 0x00000c0c,
117 IO_BITMAP_A = 0x00002000,
118 IO_BITMAP_A_HIGH = 0x00002001,
119 IO_BITMAP_B = 0x00002002,
120 IO_BITMAP_B_HIGH = 0x00002003,
121 MSR_BITMAP = 0x00002004,
122 MSR_BITMAP_HIGH = 0x00002005,
123 VM_EXIT_MSR_STORE_ADDR = 0x00002006,
124 VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
125 VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
126 VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
127 VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
128 VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
129 TSC_OFFSET = 0x00002010,
130 TSC_OFFSET_HIGH = 0x00002011,
131 VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
132 VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
f78e0e2e
SY
133 APIC_ACCESS_ADDR = 0x00002014,
134 APIC_ACCESS_ADDR_HIGH = 0x00002015,
d56f546d
SY
135 EPT_POINTER = 0x0000201a,
136 EPT_POINTER_HIGH = 0x0000201b,
c7c9c56c
YZ
137 EOI_EXIT_BITMAP0 = 0x0000201c,
138 EOI_EXIT_BITMAP0_HIGH = 0x0000201d,
139 EOI_EXIT_BITMAP1 = 0x0000201e,
140 EOI_EXIT_BITMAP1_HIGH = 0x0000201f,
141 EOI_EXIT_BITMAP2 = 0x00002020,
142 EOI_EXIT_BITMAP2_HIGH = 0x00002021,
143 EOI_EXIT_BITMAP3 = 0x00002022,
144 EOI_EXIT_BITMAP3_HIGH = 0x00002023,
d56f546d
SY
145 GUEST_PHYSICAL_ADDRESS = 0x00002400,
146 GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
6aa8b732
AK
147 VMCS_LINK_POINTER = 0x00002800,
148 VMCS_LINK_POINTER_HIGH = 0x00002801,
149 GUEST_IA32_DEBUGCTL = 0x00002802,
150 GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
468d472f
SY
151 GUEST_IA32_PAT = 0x00002804,
152 GUEST_IA32_PAT_HIGH = 0x00002805,
5dfa3d17
AK
153 GUEST_IA32_EFER = 0x00002806,
154 GUEST_IA32_EFER_HIGH = 0x00002807,
4704d0be
NHE
155 GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
156 GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809,
d56f546d
SY
157 GUEST_PDPTR0 = 0x0000280a,
158 GUEST_PDPTR0_HIGH = 0x0000280b,
159 GUEST_PDPTR1 = 0x0000280c,
160 GUEST_PDPTR1_HIGH = 0x0000280d,
161 GUEST_PDPTR2 = 0x0000280e,
162 GUEST_PDPTR2_HIGH = 0x0000280f,
163 GUEST_PDPTR3 = 0x00002810,
164 GUEST_PDPTR3_HIGH = 0x00002811,
468d472f
SY
165 HOST_IA32_PAT = 0x00002c00,
166 HOST_IA32_PAT_HIGH = 0x00002c01,
5dfa3d17
AK
167 HOST_IA32_EFER = 0x00002c02,
168 HOST_IA32_EFER_HIGH = 0x00002c03,
4704d0be
NHE
169 HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
170 HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05,
6aa8b732
AK
171 PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
172 CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
173 EXCEPTION_BITMAP = 0x00004004,
174 PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
175 PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
176 CR3_TARGET_COUNT = 0x0000400a,
177 VM_EXIT_CONTROLS = 0x0000400c,
178 VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
179 VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
180 VM_ENTRY_CONTROLS = 0x00004012,
181 VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
182 VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
183 VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
184 VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
185 TPR_THRESHOLD = 0x0000401c,
186 SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
4b8d54f9
ZE
187 PLE_GAP = 0x00004020,
188 PLE_WINDOW = 0x00004022,
6aa8b732
AK
189 VM_INSTRUCTION_ERROR = 0x00004400,
190 VM_EXIT_REASON = 0x00004402,
191 VM_EXIT_INTR_INFO = 0x00004404,
192 VM_EXIT_INTR_ERROR_CODE = 0x00004406,
193 IDT_VECTORING_INFO_FIELD = 0x00004408,
194 IDT_VECTORING_ERROR_CODE = 0x0000440a,
195 VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
196 VMX_INSTRUCTION_INFO = 0x0000440e,
197 GUEST_ES_LIMIT = 0x00004800,
198 GUEST_CS_LIMIT = 0x00004802,
199 GUEST_SS_LIMIT = 0x00004804,
200 GUEST_DS_LIMIT = 0x00004806,
201 GUEST_FS_LIMIT = 0x00004808,
202 GUEST_GS_LIMIT = 0x0000480a,
203 GUEST_LDTR_LIMIT = 0x0000480c,
204 GUEST_TR_LIMIT = 0x0000480e,
205 GUEST_GDTR_LIMIT = 0x00004810,
206 GUEST_IDTR_LIMIT = 0x00004812,
207 GUEST_ES_AR_BYTES = 0x00004814,
208 GUEST_CS_AR_BYTES = 0x00004816,
209 GUEST_SS_AR_BYTES = 0x00004818,
210 GUEST_DS_AR_BYTES = 0x0000481a,
211 GUEST_FS_AR_BYTES = 0x0000481c,
212 GUEST_GS_AR_BYTES = 0x0000481e,
213 GUEST_LDTR_AR_BYTES = 0x00004820,
214 GUEST_TR_AR_BYTES = 0x00004822,
215 GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
216 GUEST_ACTIVITY_STATE = 0X00004826,
217 GUEST_SYSENTER_CS = 0x0000482A,
218 HOST_IA32_SYSENTER_CS = 0x00004c00,
219 CR0_GUEST_HOST_MASK = 0x00006000,
220 CR4_GUEST_HOST_MASK = 0x00006002,
221 CR0_READ_SHADOW = 0x00006004,
222 CR4_READ_SHADOW = 0x00006006,
223 CR3_TARGET_VALUE0 = 0x00006008,
224 CR3_TARGET_VALUE1 = 0x0000600a,
225 CR3_TARGET_VALUE2 = 0x0000600c,
226 CR3_TARGET_VALUE3 = 0x0000600e,
227 EXIT_QUALIFICATION = 0x00006400,
228 GUEST_LINEAR_ADDRESS = 0x0000640a,
229 GUEST_CR0 = 0x00006800,
230 GUEST_CR3 = 0x00006802,
231 GUEST_CR4 = 0x00006804,
232 GUEST_ES_BASE = 0x00006806,
233 GUEST_CS_BASE = 0x00006808,
234 GUEST_SS_BASE = 0x0000680a,
235 GUEST_DS_BASE = 0x0000680c,
236 GUEST_FS_BASE = 0x0000680e,
237 GUEST_GS_BASE = 0x00006810,
238 GUEST_LDTR_BASE = 0x00006812,
239 GUEST_TR_BASE = 0x00006814,
240 GUEST_GDTR_BASE = 0x00006816,
241 GUEST_IDTR_BASE = 0x00006818,
242 GUEST_DR7 = 0x0000681a,
243 GUEST_RSP = 0x0000681c,
244 GUEST_RIP = 0x0000681e,
245 GUEST_RFLAGS = 0x00006820,
246 GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
247 GUEST_SYSENTER_ESP = 0x00006824,
248 GUEST_SYSENTER_EIP = 0x00006826,
249 HOST_CR0 = 0x00006c00,
250 HOST_CR3 = 0x00006c02,
251 HOST_CR4 = 0x00006c04,
252 HOST_FS_BASE = 0x00006c06,
253 HOST_GS_BASE = 0x00006c08,
254 HOST_TR_BASE = 0x00006c0a,
255 HOST_GDTR_BASE = 0x00006c0c,
256 HOST_IDTR_BASE = 0x00006c0e,
257 HOST_IA32_SYSENTER_ESP = 0x00006c10,
258 HOST_IA32_SYSENTER_EIP = 0x00006c12,
259 HOST_RSP = 0x00006c14,
260 HOST_RIP = 0x00006c16,
261};
262
6aa8b732
AK
263/*
264 * Interruption-information format
265 */
266#define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */
267#define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */
2e11384c 268#define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */
f08864b4 269#define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */
6aa8b732 270#define INTR_INFO_VALID_MASK 0x80000000 /* 31 */
f08864b4 271#define INTR_INFO_RESVD_BITS_MASK 0x7ffff000
6aa8b732
AK
272
273#define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK
274#define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK
2e11384c 275#define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK
6aa8b732
AK
276#define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK
277
278#define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */
f08864b4 279#define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */
8ab2d2e2 280#define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */
9c5623e3 281#define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */
8ab2d2e2 282#define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */
6aa8b732 283
f08864b4
SY
284/* GUEST_INTERRUPTIBILITY_INFO flags. */
285#define GUEST_INTR_STATE_STI 0x00000001
286#define GUEST_INTR_STATE_MOV_SS 0x00000002
287#define GUEST_INTR_STATE_SMI 0x00000004
288#define GUEST_INTR_STATE_NMI 0x00000008
289
443381a8
AL
290/* GUEST_ACTIVITY_STATE flags */
291#define GUEST_ACTIVITY_ACTIVE 0
292#define GUEST_ACTIVITY_HLT 1
293#define GUEST_ACTIVITY_SHUTDOWN 2
294#define GUEST_ACTIVITY_WAIT_SIPI 3
295
6aa8b732
AK
296/*
297 * Exit Qualifications for MOV for Control Register Access
298 */
d77c26fc 299#define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/
6aa8b732 300#define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */
d77c26fc 301#define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */
6aa8b732
AK
302#define LMSW_SOURCE_DATA_SHIFT 16
303#define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */
304#define REG_EAX (0 << 8)
305#define REG_ECX (1 << 8)
306#define REG_EDX (2 << 8)
307#define REG_EBX (3 << 8)
308#define REG_ESP (4 << 8)
309#define REG_EBP (5 << 8)
310#define REG_ESI (6 << 8)
311#define REG_EDI (7 << 8)
312#define REG_R8 (8 << 8)
313#define REG_R9 (9 << 8)
314#define REG_R10 (10 << 8)
315#define REG_R11 (11 << 8)
316#define REG_R12 (12 << 8)
317#define REG_R13 (13 << 8)
318#define REG_R14 (14 << 8)
319#define REG_R15 (15 << 8)
320
321/*
322 * Exit Qualifications for MOV for Debug Register Access
323 */
d77c26fc 324#define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */
6aa8b732
AK
325#define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */
326#define TYPE_MOV_TO_DR (0 << 4)
327#define TYPE_MOV_FROM_DR (1 << 4)
42dbaa5a 328#define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */
6aa8b732
AK
329
330
58fbbf26
KT
331/*
332 * Exit Qualifications for APIC-Access
333 */
334#define APIC_ACCESS_OFFSET 0xfff /* 11:0, offset within the APIC page */
335#define APIC_ACCESS_TYPE 0xf000 /* 15:12, access type */
336#define TYPE_LINEAR_APIC_INST_READ (0 << 12)
337#define TYPE_LINEAR_APIC_INST_WRITE (1 << 12)
338#define TYPE_LINEAR_APIC_INST_FETCH (2 << 12)
339#define TYPE_LINEAR_APIC_EVENT (3 << 12)
340#define TYPE_PHYSICAL_APIC_EVENT (10 << 12)
341#define TYPE_PHYSICAL_APIC_INST (15 << 12)
342
6aa8b732
AK
343/* segment AR */
344#define SEGMENT_AR_L_MASK (1 << 13)
345
6aa8b732
AK
346#define AR_TYPE_ACCESSES_MASK 1
347#define AR_TYPE_READABLE_MASK (1 << 1)
348#define AR_TYPE_WRITEABLE_MASK (1 << 2)
349#define AR_TYPE_CODE_MASK (1 << 3)
350#define AR_TYPE_MASK 0x0f
351#define AR_TYPE_BUSY_64_TSS 11
352#define AR_TYPE_BUSY_32_TSS 11
353#define AR_TYPE_BUSY_16_TSS 3
354#define AR_TYPE_LDT 2
355
356#define AR_UNUSABLE_MASK (1 << 16)
357#define AR_S_MASK (1 << 4)
358#define AR_P_MASK (1 << 7)
359#define AR_L_MASK (1 << 13)
360#define AR_DB_MASK (1 << 14)
361#define AR_G_MASK (1 << 15)
362#define AR_DPL_SHIFT 5
363#define AR_DPL(ar) (((ar) >> AR_DPL_SHIFT) & 3)
364
365#define AR_RESERVD_MASK 0xfffe0f00
366
bbacc0c1
AW
367#define TSS_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 0)
368#define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 1)
369#define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_USER_MEM_SLOTS + 2)
f78e0e2e 370
2384d2b3
SY
371#define VMX_NR_VPIDS (1 << 16)
372#define VMX_VPID_EXTENT_SINGLE_CONTEXT 1
373#define VMX_VPID_EXTENT_ALL_CONTEXT 2
374
d56f546d
SY
375#define VMX_EPT_EXTENT_INDIVIDUAL_ADDR 0
376#define VMX_EPT_EXTENT_CONTEXT 1
377#define VMX_EPT_EXTENT_GLOBAL 2
e799794e
MT
378
379#define VMX_EPT_EXECUTE_ONLY_BIT (1ull)
380#define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6)
381#define VMX_EPTP_UC_BIT (1ull << 8)
382#define VMX_EPTP_WB_BIT (1ull << 14)
383#define VMX_EPT_2MB_PAGE_BIT (1ull << 16)
878403b7 384#define VMX_EPT_1GB_PAGE_BIT (1ull << 17)
2b3c5cbc 385#define VMX_EPT_AD_BIT (1ull << 21)
d56f546d
SY
386#define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25)
387#define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26)
e799794e 388
518c8aee 389#define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */
b9d762fa 390#define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */
518c8aee 391
67253af5 392#define VMX_EPT_DEFAULT_GAW 3
1439442c
SY
393#define VMX_EPT_MAX_GAW 0x4
394#define VMX_EPT_MT_EPTE_SHIFT 3
395#define VMX_EPT_GAW_EPTP_SHIFT 3
aaf07bc2 396#define VMX_EPT_AD_ENABLE_BIT (1ull << 6)
1439442c
SY
397#define VMX_EPT_DEFAULT_MT 0x6ull
398#define VMX_EPT_READABLE_MASK 0x1ull
399#define VMX_EPT_WRITABLE_MASK 0x2ull
400#define VMX_EPT_EXECUTABLE_MASK 0x4ull
a19a6d11 401#define VMX_EPT_IPAT_BIT (1ull << 6)
aaf07bc2
XH
402#define VMX_EPT_ACCESS_BIT (1ull << 8)
403#define VMX_EPT_DIRTY_BIT (1ull << 9)
d56f546d 404
b7ebfb05
SY
405#define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul
406
eca70fc5
EH
407
408#define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30"
409#define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2"
410#define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3"
411#define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30"
412#define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0"
413#define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0"
414#define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4"
415#define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4"
416#define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30"
417#define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08"
418#define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08"
419
19b95dba
AK
420struct vmx_msr_entry {
421 u32 index;
422 u32 reserved;
423 u64 value;
424} __aligned(16);
eca70fc5 425
7c177938
NHE
426/*
427 * Exit Qualifications for entry failure during or after loading guest state
428 */
429#define ENTRY_FAIL_DEFAULT 0
430#define ENTRY_FAIL_PDPTE 2
431#define ENTRY_FAIL_NMI 3
432#define ENTRY_FAIL_VMCS_LINK_PTR 4
433
0140caea
NHE
434/*
435 * VM-instruction error numbers
436 */
437enum vm_instruction_error_number {
438 VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
439 VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
440 VMXERR_VMCLEAR_VMXON_POINTER = 3,
441 VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
442 VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
443 VMXERR_VMRESUME_AFTER_VMXOFF = 6,
444 VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
445 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
446 VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
447 VMXERR_VMPTRLD_VMXON_POINTER = 10,
448 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
449 VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
450 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
451 VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
452 VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
453 VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
454 VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
455 VMXERR_VMCALL_NONCLEAR_VMCS = 19,
456 VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
457 VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
458 VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
459 VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
460 VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
461 VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
462 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
463};
464
6aa8b732 465#endif