]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/x86/kernel/apic/apic.c
x86, NUMA: Unify 32/64bit numa_cpu_node() implementation
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kernel / apic / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
8f47e163 4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
cdd6c482 17#include <linux/perf_event.h>
1da177e4 18#include <linux/kernel_stat.h>
d1de36f5 19#include <linux/mc146818rtc.h>
70a20025 20#include <linux/acpi_pmtmr.h>
d1de36f5
IM
21#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
24#include <linux/ftrace.h>
25#include <linux/ioport.h>
e83a5fdc 26#include <linux/module.h>
f3c6ea1b 27#include <linux/syscore_ops.h>
d1de36f5
IM
28#include <linux/delay.h>
29#include <linux/timex.h>
6e1cb38a 30#include <linux/dmar.h>
d1de36f5
IM
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
d1de36f5
IM
34#include <linux/smp.h>
35#include <linux/mm.h>
1da177e4 36
cdd6c482 37#include <asm/perf_event.h>
736decac 38#include <asm/x86_init.h>
1da177e4 39#include <asm/pgalloc.h>
1da177e4 40#include <asm/atomic.h>
1da177e4 41#include <asm/mpspec.h>
773763df 42#include <asm/i8253.h>
d1de36f5 43#include <asm/i8259.h>
73dea47f 44#include <asm/proto.h>
2c8c0e6b 45#include <asm/apic.h>
7167d08e 46#include <asm/io_apic.h>
d1de36f5
IM
47#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
2bc13797 51#include <asm/smp.h>
be71b855 52#include <asm/mce.h>
8c3ba8d0 53#include <asm/tsc.h>
2904ed8d 54#include <asm/hypervisor.h>
1da177e4 55
ec70de8b 56unsigned int num_processors;
fdbecd9f 57
ec70de8b 58unsigned disabled_cpus __cpuinitdata;
fdbecd9f 59
ec70de8b
BG
60/* Processor that is doing the boot up */
61unsigned int boot_cpu_physical_apicid = -1U;
5af5573e 62
80e5609c 63/*
fdbecd9f 64 * The highest APIC ID seen during enumeration.
80e5609c 65 */
ec70de8b 66unsigned int max_physical_apicid;
5af5573e 67
80e5609c 68/*
fdbecd9f 69 * Bitmask of physically existing CPUs:
80e5609c 70 */
ec70de8b
BG
71physid_mask_t phys_cpu_present_map;
72
73/*
74 * Map cpu index to physical APIC ID
75 */
76DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
77DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80e5609c 80
b3c51170 81#ifdef CONFIG_X86_32
4c321ff8 82
4c321ff8
TH
83/*
84 * On x86_32, the mapping between cpu and logical apicid may vary
85 * depending on apic in use. The following early percpu variable is
86 * used for the mapping. This is where the behaviors of x86_64 and 32
87 * actually diverge. Let's keep it ugly for now.
88 */
89DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
4c321ff8 90
b3c51170
YL
91/*
92 * Knob to control our willingness to enable the local APIC.
93 *
94 * +1=force-enable
95 */
25874a29 96static int force_enable_local_apic __initdata;
b3c51170
YL
97/*
98 * APIC command line parameters
99 */
100static int __init parse_lapic(char *arg)
101{
102 force_enable_local_apic = 1;
103 return 0;
104}
105early_param("lapic", parse_lapic);
f28c0ae2
YL
106/* Local APIC was disabled by the BIOS and enabled by the kernel */
107static int enabled_via_apicbase;
108
c0eaa453
CG
109/*
110 * Handle interrupt mode configuration register (IMCR).
111 * This register controls whether the interrupt signals
112 * that reach the BSP come from the master PIC or from the
113 * local APIC. Before entering Symmetric I/O Mode, either
114 * the BIOS or the operating system must switch out of
115 * PIC Mode by changing the IMCR.
116 */
5cda395f 117static inline void imcr_pic_to_apic(void)
c0eaa453
CG
118{
119 /* select IMCR register */
120 outb(0x70, 0x22);
121 /* NMI and 8259 INTR go through APIC */
122 outb(0x01, 0x23);
123}
124
5cda395f 125static inline void imcr_apic_to_pic(void)
c0eaa453
CG
126{
127 /* select IMCR register */
128 outb(0x70, 0x22);
129 /* NMI and 8259 INTR go directly to BSP */
130 outb(0x00, 0x23);
131}
b3c51170
YL
132#endif
133
134#ifdef CONFIG_X86_64
bc1d99c1 135static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
136static __init int setup_apicpmtimer(char *s)
137{
138 apic_calibrate_pmtmr = 1;
139 notsc_setup(NULL);
140 return 0;
141}
142__setup("apicpmtimer", setup_apicpmtimer);
143#endif
144
fc1edaf9 145int x2apic_mode;
06cd9a7d 146#ifdef CONFIG_X86_X2APIC
6e1cb38a 147/* x2apic enabled before OS handover */
b6b301aa 148static int x2apic_preenabled;
49899eac
YL
149static __init int setup_nox2apic(char *str)
150{
39d83a5d
SS
151 if (x2apic_enabled()) {
152 pr_warning("Bios already enabled x2apic, "
153 "can't enforce nox2apic");
154 return 0;
155 }
156
49899eac
YL
157 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
158 return 0;
159}
160early_param("nox2apic", setup_nox2apic);
161#endif
1da177e4 162
b3c51170
YL
163unsigned long mp_lapic_addr;
164int disable_apic;
165/* Disable local APIC timer from the kernel commandline or via dmi quirk */
25874a29 166static int disable_apic_timer __initdata;
e83a5fdc 167/* Local APIC timer works in C2 */
2e7c2838
LT
168int local_apic_timer_c2_ok;
169EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
170
efa2559f
YL
171int first_system_vector = 0xfe;
172
e83a5fdc
HS
173/*
174 * Debug level, exported for io_apic.c
175 */
baa13188 176unsigned int apic_verbosity;
e83a5fdc 177
89c38c28
CG
178int pic_mode;
179
bab4b27c
AS
180/* Have we found an MP table */
181int smp_found_config;
182
39928722
AD
183static struct resource lapic_resource = {
184 .name = "Local APIC",
185 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
186};
187
d03030e9
TG
188static unsigned int calibration_result;
189
0e078e2f 190static void apic_pm_activate(void);
ba7eda4c 191
d3432896
AK
192static unsigned long apic_phys;
193
0e078e2f
TG
194/*
195 * Get the LAPIC version
196 */
197static inline int lapic_get_version(void)
ba7eda4c 198{
0e078e2f 199 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
200}
201
0e078e2f 202/*
9c803869 203 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
204 */
205static inline int lapic_is_integrated(void)
ba7eda4c 206{
9c803869 207#ifdef CONFIG_X86_64
0e078e2f 208 return 1;
9c803869
CG
209#else
210 return APIC_INTEGRATED(lapic_get_version());
211#endif
ba7eda4c
TG
212}
213
214/*
0e078e2f 215 * Check, whether this is a modern or a first generation APIC
ba7eda4c 216 */
0e078e2f 217static int modern_apic(void)
ba7eda4c 218{
0e078e2f
TG
219 /* AMD systems use old APIC versions, so check the CPU */
220 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
221 boot_cpu_data.x86 >= 0xf)
222 return 1;
223 return lapic_get_version() >= 0x14;
ba7eda4c
TG
224}
225
08306ce6 226/*
a933c618
CG
227 * right after this call apic become NOOP driven
228 * so apic->write/read doesn't do anything
08306ce6 229 */
25874a29 230static void __init apic_disable(void)
08306ce6 231{
f88f2b4f 232 pr_info("APIC: switched to apic NOOP\n");
a933c618 233 apic = &apic_noop;
08306ce6
CG
234}
235
c1eeb2de 236void native_apic_wait_icr_idle(void)
8339e9fb
FLV
237{
238 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
239 cpu_relax();
240}
241
c1eeb2de 242u32 native_safe_apic_wait_icr_idle(void)
8339e9fb 243{
3c6bb07a 244 u32 send_status;
8339e9fb
FLV
245 int timeout;
246
247 timeout = 0;
248 do {
249 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
250 if (!send_status)
251 break;
252 udelay(100);
253 } while (timeout++ < 1000);
254
255 return send_status;
256}
257
c1eeb2de 258void native_apic_icr_write(u32 low, u32 id)
1b374e4d 259{
ed4e5ec1 260 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
261 apic_write(APIC_ICR, low);
262}
263
c1eeb2de 264u64 native_apic_icr_read(void)
1b374e4d
SS
265{
266 u32 icr1, icr2;
267
268 icr2 = apic_read(APIC_ICR2);
269 icr1 = apic_read(APIC_ICR);
270
cf9768d7 271 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
272}
273
7c37e48b
CG
274#ifdef CONFIG_X86_32
275/**
276 * get_physical_broadcast - Get number of physical broadcast IDs
277 */
278int get_physical_broadcast(void)
279{
280 return modern_apic() ? 0xff : 0xf;
281}
282#endif
283
0e078e2f
TG
284/**
285 * lapic_get_maxlvt - get the maximum number of local vector table entries
286 */
37e650c7 287int lapic_get_maxlvt(void)
1da177e4 288{
36a028de 289 unsigned int v;
1da177e4
LT
290
291 v = apic_read(APIC_LVR);
36a028de
CG
292 /*
293 * - we always have APIC integrated on 64bit mode
294 * - 82489DXs do not report # of LVT entries
295 */
296 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
297}
298
274cfe59
CG
299/*
300 * Local APIC timer
301 */
302
c40aaec6 303/* Clock divisor */
c40aaec6 304#define APIC_DIVISOR 16
f07f4f90 305
0e078e2f
TG
306/*
307 * This function sets up the local APIC timer, with a timeout of
308 * 'clocks' APIC bus clock. During calibration we actually call
309 * this function twice on the boot CPU, once with a bogus timeout
310 * value, second time for real. The other (noncalibrating) CPUs
311 * call this function only once, with the real, calibrated value.
312 *
313 * We do reads before writes even if unnecessary, to get around the
314 * P5 APIC double write bug.
315 */
0e078e2f 316static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 317{
0e078e2f 318 unsigned int lvtt_value, tmp_value;
1da177e4 319
0e078e2f
TG
320 lvtt_value = LOCAL_TIMER_VECTOR;
321 if (!oneshot)
322 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
323 if (!lapic_is_integrated())
324 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
325
0e078e2f
TG
326 if (!irqen)
327 lvtt_value |= APIC_LVT_MASKED;
1da177e4 328
0e078e2f 329 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
330
331 /*
0e078e2f 332 * Divide PICLK by 16
1da177e4 333 */
0e078e2f 334 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
335 apic_write(APIC_TDCR,
336 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
337 APIC_TDR_DIV_16);
0e078e2f
TG
338
339 if (!oneshot)
f07f4f90 340 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
341}
342
0e078e2f 343/*
a68c439b 344 * Setup extended LVT, AMD specific
7b83dae7 345 *
a68c439b
RR
346 * Software should use the LVT offsets the BIOS provides. The offsets
347 * are determined by the subsystems using it like those for MCE
348 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
349 * are supported. Beginning with family 10h at least 4 offsets are
350 * available.
286f5718 351 *
a68c439b
RR
352 * Since the offsets must be consistent for all cores, we keep track
353 * of the LVT offsets in software and reserve the offset for the same
354 * vector also to be used on other cores. An offset is freed by
355 * setting the entry to APIC_EILVT_MASKED.
356 *
357 * If the BIOS is right, there should be no conflicts. Otherwise a
358 * "[Firmware Bug]: ..." error message is generated. However, if
359 * software does not properly determines the offsets, it is not
360 * necessarily a BIOS bug.
0e078e2f 361 */
7b83dae7 362
a68c439b
RR
363static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
364
365static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
366{
367 return (old & APIC_EILVT_MASKED)
368 || (new == APIC_EILVT_MASKED)
369 || ((new & ~APIC_EILVT_MASKED) == old);
370}
371
372static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
373{
374 unsigned int rsvd; /* 0: uninitialized */
375
376 if (offset >= APIC_EILVT_NR_MAX)
377 return ~0;
378
379 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
380 do {
381 if (rsvd &&
382 !eilvt_entry_is_changeable(rsvd, new))
383 /* may not change if vectors are different */
384 return rsvd;
385 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
386 } while (rsvd != new);
387
388 return new;
389}
390
391/*
392 * If mask=1, the LVT entry does not generate interrupts while mask=0
393 * enables the vector. See also the BKDGs.
394 */
395
27afdf20 396int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
1da177e4 397{
a68c439b
RR
398 unsigned long reg = APIC_EILVTn(offset);
399 unsigned int new, old, reserved;
400
401 new = (mask << 16) | (msg_type << 8) | vector;
402 old = apic_read(reg);
403 reserved = reserve_eilvt_offset(offset, new);
404
405 if (reserved != new) {
eb48c9cb
RR
406 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
407 "vector 0x%x, but the register is already in use for "
408 "vector 0x%x on another cpu\n",
409 smp_processor_id(), reg, offset, new, reserved);
a68c439b
RR
410 return -EINVAL;
411 }
412
413 if (!eilvt_entry_is_changeable(old, new)) {
eb48c9cb
RR
414 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
415 "vector 0x%x, but the register is already in use for "
416 "vector 0x%x on this cpu\n",
417 smp_processor_id(), reg, offset, new, old);
a68c439b
RR
418 return -EBUSY;
419 }
420
421 apic_write(reg, new);
a8fcf1a2 422
a68c439b 423 return 0;
1da177e4 424}
27afdf20 425EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
7b83dae7 426
0e078e2f
TG
427/*
428 * Program the next event, relative to now
429 */
430static int lapic_next_event(unsigned long delta,
431 struct clock_event_device *evt)
1da177e4 432{
0e078e2f
TG
433 apic_write(APIC_TMICT, delta);
434 return 0;
1da177e4
LT
435}
436
0e078e2f
TG
437/*
438 * Setup the lapic timer in periodic or oneshot mode
439 */
440static void lapic_timer_setup(enum clock_event_mode mode,
441 struct clock_event_device *evt)
9b7711f0
HS
442{
443 unsigned long flags;
0e078e2f 444 unsigned int v;
9b7711f0 445
0e078e2f
TG
446 /* Lapic used as dummy for broadcast ? */
447 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
448 return;
449
450 local_irq_save(flags);
451
0e078e2f
TG
452 switch (mode) {
453 case CLOCK_EVT_MODE_PERIODIC:
454 case CLOCK_EVT_MODE_ONESHOT:
455 __setup_APIC_LVTT(calibration_result,
456 mode != CLOCK_EVT_MODE_PERIODIC, 1);
457 break;
458 case CLOCK_EVT_MODE_UNUSED:
459 case CLOCK_EVT_MODE_SHUTDOWN:
460 v = apic_read(APIC_LVTT);
461 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
462 apic_write(APIC_LVTT, v);
6f9b4100 463 apic_write(APIC_TMICT, 0);
0e078e2f
TG
464 break;
465 case CLOCK_EVT_MODE_RESUME:
466 /* Nothing to do here */
467 break;
468 }
9b7711f0
HS
469
470 local_irq_restore(flags);
471}
472
1da177e4 473/*
0e078e2f 474 * Local APIC timer broadcast function
1da177e4 475 */
9628937d 476static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 477{
0e078e2f 478#ifdef CONFIG_SMP
dac5f412 479 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
480#endif
481}
1da177e4 482
25874a29
HK
483
484/*
485 * The local apic timer can be used for any function which is CPU local.
486 */
487static struct clock_event_device lapic_clockevent = {
488 .name = "lapic",
489 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
490 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
491 .shift = 32,
492 .set_mode = lapic_timer_setup,
493 .set_next_event = lapic_next_event,
494 .broadcast = lapic_timer_broadcast,
495 .rating = 100,
496 .irq = -1,
497};
498static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
499
0e078e2f 500/*
421f91d2 501 * Setup the local APIC timer for this CPU. Copy the initialized values
0e078e2f
TG
502 * of the boot CPU and register the clock event in the framework.
503 */
db4b5525 504static void __cpuinit setup_APIC_timer(void)
0e078e2f
TG
505{
506 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 507
349c004e 508 if (this_cpu_has(X86_FEATURE_ARAT)) {
db954b58
VP
509 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
510 /* Make LAPIC timer preferrable over percpu HPET */
511 lapic_clockevent.rating = 150;
512 }
513
0e078e2f 514 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 515 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 516
0e078e2f
TG
517 clockevents_register_device(levt);
518}
1da177e4 519
2f04fa88
YL
520/*
521 * In this functions we calibrate APIC bus clocks to the external timer.
522 *
523 * We want to do the calibration only once since we want to have local timer
524 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
525 * frequency.
526 *
527 * This was previously done by reading the PIT/HPET and waiting for a wrap
528 * around to find out, that a tick has elapsed. I have a box, where the PIT
529 * readout is broken, so it never gets out of the wait loop again. This was
530 * also reported by others.
531 *
532 * Monitoring the jiffies value is inaccurate and the clockevents
533 * infrastructure allows us to do a simple substitution of the interrupt
534 * handler.
535 *
536 * The calibration routine also uses the pm_timer when possible, as the PIT
537 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
538 * back to normal later in the boot process).
539 */
540
541#define LAPIC_CAL_LOOPS (HZ/10)
542
543static __initdata int lapic_cal_loops = -1;
544static __initdata long lapic_cal_t1, lapic_cal_t2;
545static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
546static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
547static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
548
549/*
550 * Temporary interrupt handler.
551 */
552static void __init lapic_cal_handler(struct clock_event_device *dev)
553{
554 unsigned long long tsc = 0;
555 long tapic = apic_read(APIC_TMCCT);
556 unsigned long pm = acpi_pm_read_early();
557
558 if (cpu_has_tsc)
559 rdtscll(tsc);
560
561 switch (lapic_cal_loops++) {
562 case 0:
563 lapic_cal_t1 = tapic;
564 lapic_cal_tsc1 = tsc;
565 lapic_cal_pm1 = pm;
566 lapic_cal_j1 = jiffies;
567 break;
568
569 case LAPIC_CAL_LOOPS:
570 lapic_cal_t2 = tapic;
571 lapic_cal_tsc2 = tsc;
572 if (pm < lapic_cal_pm1)
573 pm += ACPI_PM_OVRRUN;
574 lapic_cal_pm2 = pm;
575 lapic_cal_j2 = jiffies;
576 break;
577 }
578}
579
754ef0cd
YI
580static int __init
581calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
582{
583 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
584 const long pm_thresh = pm_100ms / 100;
585 unsigned long mult;
586 u64 res;
587
588#ifndef CONFIG_X86_PM_TIMER
589 return -1;
590#endif
591
39ba5d43 592 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
593
594 /* Check, if the PM timer is available */
595 if (!deltapm)
596 return -1;
597
598 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
599
600 if (deltapm > (pm_100ms - pm_thresh) &&
601 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 602 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
603 return 0;
604 }
605
606 res = (((u64)deltapm) * mult) >> 22;
607 do_div(res, 1000000);
608 pr_warning("APIC calibration not consistent "
39ba5d43 609 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
754ef0cd
YI
610
611 /* Correct the lapic counter value */
612 res = (((u64)(*delta)) * pm_100ms);
613 do_div(res, deltapm);
614 pr_info("APIC delta adjusted to PM-Timer: "
615 "%lu (%ld)\n", (unsigned long)res, *delta);
616 *delta = (long)res;
617
618 /* Correct the tsc counter value */
619 if (cpu_has_tsc) {
620 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 621 do_div(res, deltapm);
754ef0cd 622 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
3235dc3f 623 "PM-Timer: %lu (%ld)\n",
754ef0cd
YI
624 (unsigned long)res, *deltatsc);
625 *deltatsc = (long)res;
b189892d
CG
626 }
627
628 return 0;
629}
630
2f04fa88
YL
631static int __init calibrate_APIC_clock(void)
632{
633 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
634 void (*real_handler)(struct clock_event_device *dev);
635 unsigned long deltaj;
754ef0cd 636 long delta, deltatsc;
2f04fa88
YL
637 int pm_referenced = 0;
638
639 local_irq_disable();
640
641 /* Replace the global interrupt handler */
642 real_handler = global_clock_event->event_handler;
643 global_clock_event->event_handler = lapic_cal_handler;
644
645 /*
81608f3c 646 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
647 * can underflow in the 100ms detection time frame
648 */
81608f3c 649 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
650
651 /* Let the interrupts run */
652 local_irq_enable();
653
654 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
655 cpu_relax();
656
657 local_irq_disable();
658
659 /* Restore the real event handler */
660 global_clock_event->event_handler = real_handler;
661
662 /* Build delta t1-t2 as apic timer counts down */
663 delta = lapic_cal_t1 - lapic_cal_t2;
664 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
665
754ef0cd
YI
666 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
667
b189892d
CG
668 /* we trust the PM based calibration if possible */
669 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 670 &delta, &deltatsc);
2f04fa88
YL
671
672 /* Calculate the scaled math multiplication factor */
673 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
674 lapic_clockevent.shift);
675 lapic_clockevent.max_delta_ns =
4aed89d6 676 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
2f04fa88
YL
677 lapic_clockevent.min_delta_ns =
678 clockevent_delta2ns(0xF, &lapic_clockevent);
679
680 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
681
682 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
411462f6 683 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
2f04fa88
YL
684 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
685 calibration_result);
686
687 if (cpu_has_tsc) {
2f04fa88
YL
688 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
689 "%ld.%04ld MHz.\n",
754ef0cd
YI
690 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
691 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
692 }
693
694 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
695 "%u.%04u MHz.\n",
696 calibration_result / (1000000 / HZ),
697 calibration_result % (1000000 / HZ));
698
699 /*
700 * Do a sanity check on the APIC calibration result
701 */
702 if (calibration_result < (1000000 / HZ)) {
703 local_irq_enable();
ba21ebb6 704 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
705 return -1;
706 }
707
708 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
709
b189892d
CG
710 /*
711 * PM timer calibration failed or not turned on
712 * so lets try APIC timer based calibration
713 */
2f04fa88
YL
714 if (!pm_referenced) {
715 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
716
717 /*
718 * Setup the apic timer manually
719 */
720 levt->event_handler = lapic_cal_handler;
721 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
722 lapic_cal_loops = -1;
723
724 /* Let the interrupts run */
725 local_irq_enable();
726
727 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
728 cpu_relax();
729
2f04fa88
YL
730 /* Stop the lapic timer */
731 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
732
2f04fa88
YL
733 /* Jiffies delta */
734 deltaj = lapic_cal_j2 - lapic_cal_j1;
735 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
736
737 /* Check, if the jiffies result is consistent */
738 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
739 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
740 else
741 levt->features |= CLOCK_EVT_FEAT_DUMMY;
742 } else
743 local_irq_enable();
744
745 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
e423e33e 746 pr_warning("APIC timer disabled due to verification failure\n");
2f04fa88
YL
747 return -1;
748 }
749
750 return 0;
751}
752
e83a5fdc
HS
753/*
754 * Setup the boot APIC
755 *
756 * Calibrate and verify the result.
757 */
0e078e2f
TG
758void __init setup_boot_APIC_clock(void)
759{
760 /*
274cfe59
CG
761 * The local apic timer can be disabled via the kernel
762 * commandline or from the CPU detection code. Register the lapic
763 * timer as a dummy clock event source on SMP systems, so the
764 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
765 */
766 if (disable_apic_timer) {
ba21ebb6 767 pr_info("Disabling APIC timer\n");
0e078e2f 768 /* No broadcast on UP ! */
9d09951d
TG
769 if (num_possible_cpus() > 1) {
770 lapic_clockevent.mult = 1;
0e078e2f 771 setup_APIC_timer();
9d09951d 772 }
0e078e2f
TG
773 return;
774 }
775
274cfe59
CG
776 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
777 "calibrating APIC timer ...\n");
778
89b3b1f4 779 if (calibrate_APIC_clock()) {
c2b84b30
TG
780 /* No broadcast on UP ! */
781 if (num_possible_cpus() > 1)
782 setup_APIC_timer();
783 return;
784 }
785
0e078e2f
TG
786 /*
787 * If nmi_watchdog is set to IO_APIC, we need the
788 * PIT/HPET going. Otherwise register lapic as a dummy
789 * device.
790 */
072b198a 791 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
0e078e2f 792
274cfe59 793 /* Setup the lapic or request the broadcast */
0e078e2f
TG
794 setup_APIC_timer();
795}
796
0e078e2f
TG
797void __cpuinit setup_secondary_APIC_clock(void)
798{
0e078e2f
TG
799 setup_APIC_timer();
800}
801
802/*
803 * The guts of the apic timer interrupt
804 */
805static void local_apic_timer_interrupt(void)
806{
807 int cpu = smp_processor_id();
808 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
809
810 /*
811 * Normally we should not be here till LAPIC has been initialized but
812 * in some cases like kdump, its possible that there is a pending LAPIC
813 * timer interrupt from previous kernel's context and is delivered in
814 * new kernel the moment interrupts are enabled.
815 *
816 * Interrupts are enabled early and LAPIC is setup much later, hence
817 * its possible that when we get here evt->event_handler is NULL.
818 * Check for event_handler being NULL and discard the interrupt as
819 * spurious.
820 */
821 if (!evt->event_handler) {
ba21ebb6 822 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
823 /* Switch it off */
824 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
825 return;
826 }
827
828 /*
829 * the NMI deadlock-detector uses this.
830 */
915b0d01 831 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
832
833 evt->event_handler(evt);
834}
835
836/*
837 * Local APIC timer interrupt. This is the most natural way for doing
838 * local interrupts, but local timer interrupts can be emulated by
839 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
840 *
841 * [ if a single-CPU system runs an SMP kernel then we call the local
842 * interrupt as well. Thus we cannot inline the local irq ... ]
843 */
bcbc4f20 844void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
0e078e2f
TG
845{
846 struct pt_regs *old_regs = set_irq_regs(regs);
847
848 /*
849 * NOTE! We'd better ACK the irq immediately,
850 * because timer handling can be slow.
851 */
852 ack_APIC_irq();
853 /*
854 * update_process_times() expects us to have done irq_enter().
855 * Besides, if we don't timer interrupts ignore the global
856 * interrupt lock, which is the WrongThing (tm) to do.
857 */
858 exit_idle();
859 irq_enter();
860 local_apic_timer_interrupt();
861 irq_exit();
274cfe59 862
0e078e2f
TG
863 set_irq_regs(old_regs);
864}
865
866int setup_profiling_timer(unsigned int multiplier)
867{
868 return -EINVAL;
869}
870
0e078e2f
TG
871/*
872 * Local APIC start and shutdown
873 */
874
875/**
876 * clear_local_APIC - shutdown the local APIC
877 *
878 * This is called, when a CPU is disabled and before rebooting, so the state of
879 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
880 * leftovers during boot.
881 */
882void clear_local_APIC(void)
883{
2584a82d 884 int maxlvt;
0e078e2f
TG
885 u32 v;
886
d3432896 887 /* APIC hasn't been mapped yet */
fc1edaf9 888 if (!x2apic_mode && !apic_phys)
d3432896
AK
889 return;
890
891 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
892 /*
893 * Masking an LVT entry can trigger a local APIC error
894 * if the vector is zero. Mask LVTERR first to prevent this.
895 */
896 if (maxlvt >= 3) {
897 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
898 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
899 }
900 /*
901 * Careful: we have to set masks only first to deassert
902 * any level-triggered sources.
903 */
904 v = apic_read(APIC_LVTT);
905 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
906 v = apic_read(APIC_LVT0);
907 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
908 v = apic_read(APIC_LVT1);
909 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
910 if (maxlvt >= 4) {
911 v = apic_read(APIC_LVTPC);
912 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
913 }
914
6764014b 915 /* lets not touch this if we didn't frob it */
4efc0670 916#ifdef CONFIG_X86_THERMAL_VECTOR
6764014b
CG
917 if (maxlvt >= 5) {
918 v = apic_read(APIC_LVTTHMR);
919 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
920 }
921#endif
5ca8681c
AK
922#ifdef CONFIG_X86_MCE_INTEL
923 if (maxlvt >= 6) {
924 v = apic_read(APIC_LVTCMCI);
925 if (!(v & APIC_LVT_MASKED))
926 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
927 }
928#endif
929
0e078e2f
TG
930 /*
931 * Clean APIC state for other OSs:
932 */
933 apic_write(APIC_LVTT, APIC_LVT_MASKED);
934 apic_write(APIC_LVT0, APIC_LVT_MASKED);
935 apic_write(APIC_LVT1, APIC_LVT_MASKED);
936 if (maxlvt >= 3)
937 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
938 if (maxlvt >= 4)
939 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
940
941 /* Integrated APIC (!82489DX) ? */
942 if (lapic_is_integrated()) {
943 if (maxlvt > 3)
944 /* Clear ESR due to Pentium errata 3AP and 11AP */
945 apic_write(APIC_ESR, 0);
946 apic_read(APIC_ESR);
947 }
0e078e2f
TG
948}
949
950/**
951 * disable_local_APIC - clear and disable the local APIC
952 */
953void disable_local_APIC(void)
954{
955 unsigned int value;
956
4a13ad0b 957 /* APIC hasn't been mapped yet */
fd19dce7 958 if (!x2apic_mode && !apic_phys)
4a13ad0b
JB
959 return;
960
0e078e2f
TG
961 clear_local_APIC();
962
963 /*
964 * Disable APIC (implies clearing of registers
965 * for 82489DX!).
966 */
967 value = apic_read(APIC_SPIV);
968 value &= ~APIC_SPIV_APIC_ENABLED;
969 apic_write(APIC_SPIV, value);
990b183e
CG
970
971#ifdef CONFIG_X86_32
972 /*
973 * When LAPIC was disabled by the BIOS and enabled by the kernel,
974 * restore the disabled state.
975 */
976 if (enabled_via_apicbase) {
977 unsigned int l, h;
978
979 rdmsr(MSR_IA32_APICBASE, l, h);
980 l &= ~MSR_IA32_APICBASE_ENABLE;
981 wrmsr(MSR_IA32_APICBASE, l, h);
982 }
983#endif
0e078e2f
TG
984}
985
fe4024dc
CG
986/*
987 * If Linux enabled the LAPIC against the BIOS default disable it down before
988 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
989 * not power-off. Additionally clear all LVT entries before disable_local_APIC
990 * for the case where Linux didn't enable the LAPIC.
991 */
0e078e2f
TG
992void lapic_shutdown(void)
993{
994 unsigned long flags;
995
8312136f 996 if (!cpu_has_apic && !apic_from_smp_config())
0e078e2f
TG
997 return;
998
999 local_irq_save(flags);
1000
fe4024dc
CG
1001#ifdef CONFIG_X86_32
1002 if (!enabled_via_apicbase)
1003 clear_local_APIC();
1004 else
1005#endif
1006 disable_local_APIC();
1007
0e078e2f
TG
1008
1009 local_irq_restore(flags);
1010}
1011
1012/*
1013 * This is to verify that we're looking at a real local APIC.
1014 * Check these against your board if the CPUs aren't getting
1015 * started for no apparent reason.
1016 */
1017int __init verify_local_APIC(void)
1018{
1019 unsigned int reg0, reg1;
1020
1021 /*
1022 * The version register is read-only in a real APIC.
1023 */
1024 reg0 = apic_read(APIC_LVR);
1025 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1026 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1027 reg1 = apic_read(APIC_LVR);
1028 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1029
1030 /*
1031 * The two version reads above should print the same
1032 * numbers. If the second one is different, then we
1033 * poke at a non-APIC.
1034 */
1035 if (reg1 != reg0)
1036 return 0;
1037
1038 /*
1039 * Check if the version looks reasonably.
1040 */
1041 reg1 = GET_APIC_VERSION(reg0);
1042 if (reg1 == 0x00 || reg1 == 0xff)
1043 return 0;
1044 reg1 = lapic_get_maxlvt();
1045 if (reg1 < 0x02 || reg1 == 0xff)
1046 return 0;
1047
1048 /*
1049 * The ID register is read/write in a real APIC.
1050 */
2d7a66d0 1051 reg0 = apic_read(APIC_ID);
0e078e2f 1052 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
5b812727 1053 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
2d7a66d0 1054 reg1 = apic_read(APIC_ID);
0e078e2f
TG
1055 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1056 apic_write(APIC_ID, reg0);
5b812727 1057 if (reg1 != (reg0 ^ apic->apic_id_mask))
0e078e2f
TG
1058 return 0;
1059
1060 /*
1da177e4
LT
1061 * The next two are just to see if we have sane values.
1062 * They're only really relevant if we're in Virtual Wire
1063 * compatibility mode, but most boxes are anymore.
1064 */
1065 reg0 = apic_read(APIC_LVT0);
0e078e2f 1066 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
1067 reg1 = apic_read(APIC_LVT1);
1068 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1069
1070 return 1;
1071}
1072
0e078e2f
TG
1073/**
1074 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1075 */
1da177e4
LT
1076void __init sync_Arb_IDs(void)
1077{
296cb951
CG
1078 /*
1079 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1080 * needed on AMD.
1081 */
1082 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1083 return;
1084
1085 /*
1086 * Wait for idle.
1087 */
1088 apic_wait_icr_idle();
1089
1090 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1091 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1092 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1093}
1094
1da177e4
LT
1095/*
1096 * An initial setup of the virtual wire mode.
1097 */
1098void __init init_bsp_APIC(void)
1099{
11a8e778 1100 unsigned int value;
1da177e4
LT
1101
1102 /*
1103 * Don't do the setup now if we have a SMP BIOS as the
1104 * through-I/O-APIC virtual wire mode might be active.
1105 */
1106 if (smp_found_config || !cpu_has_apic)
1107 return;
1108
1da177e4
LT
1109 /*
1110 * Do not trust the local APIC being empty at bootup.
1111 */
1112 clear_local_APIC();
1113
1114 /*
1115 * Enable APIC.
1116 */
1117 value = apic_read(APIC_SPIV);
1118 value &= ~APIC_VECTOR_MASK;
1119 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1120
1121#ifdef CONFIG_X86_32
1122 /* This bit is reserved on P4/Xeon and should be cleared */
1123 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1124 (boot_cpu_data.x86 == 15))
1125 value &= ~APIC_SPIV_FOCUS_DISABLED;
1126 else
1127#endif
1128 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1129 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1130 apic_write(APIC_SPIV, value);
1da177e4
LT
1131
1132 /*
1133 * Set up the virtual wire mode.
1134 */
11a8e778 1135 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1136 value = APIC_DM_NMI;
638c0411
CG
1137 if (!lapic_is_integrated()) /* 82489DX */
1138 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1139 apic_write(APIC_LVT1, value);
1da177e4
LT
1140}
1141
c43da2f5
CG
1142static void __cpuinit lapic_setup_esr(void)
1143{
9df08f10
CG
1144 unsigned int oldvalue, value, maxlvt;
1145
1146 if (!lapic_is_integrated()) {
ba21ebb6 1147 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1148 return;
1149 }
c43da2f5 1150
08125d3e 1151 if (apic->disable_esr) {
c43da2f5 1152 /*
9df08f10
CG
1153 * Something untraceable is creating bad interrupts on
1154 * secondary quads ... for the moment, just leave the
1155 * ESR disabled - we can't do anything useful with the
1156 * errors anyway - mbligh
c43da2f5 1157 */
ba21ebb6 1158 pr_info("Leaving ESR disabled.\n");
9df08f10 1159 return;
c43da2f5 1160 }
9df08f10
CG
1161
1162 maxlvt = lapic_get_maxlvt();
1163 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1164 apic_write(APIC_ESR, 0);
1165 oldvalue = apic_read(APIC_ESR);
1166
1167 /* enables sending errors */
1168 value = ERROR_APIC_VECTOR;
1169 apic_write(APIC_LVTERR, value);
1170
1171 /*
1172 * spec says clear errors after enabling vector.
1173 */
1174 if (maxlvt > 3)
1175 apic_write(APIC_ESR, 0);
1176 value = apic_read(APIC_ESR);
1177 if (value != oldvalue)
1178 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1179 "vector: 0x%08x after: 0x%08x\n",
1180 oldvalue, value);
c43da2f5
CG
1181}
1182
0e078e2f
TG
1183/**
1184 * setup_local_APIC - setup the local APIC
0aa002fe
TH
1185 *
1186 * Used to setup local APIC while initializing BSP or bringin up APs.
1187 * Always called with preemption disabled.
0e078e2f
TG
1188 */
1189void __cpuinit setup_local_APIC(void)
1da177e4 1190{
0aa002fe 1191 int cpu = smp_processor_id();
8c3ba8d0
KJ
1192 unsigned int value, queued;
1193 int i, j, acked = 0;
1194 unsigned long long tsc = 0, ntsc;
1195 long long max_loops = cpu_khz;
1196
1197 if (cpu_has_tsc)
1198 rdtscll(tsc);
1da177e4 1199
f1182638 1200 if (disable_apic) {
7167d08e 1201 disable_ioapic_support();
f1182638
JB
1202 return;
1203 }
1204
89c38c28
CG
1205#ifdef CONFIG_X86_32
1206 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1207 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1208 apic_write(APIC_ESR, 0);
1209 apic_write(APIC_ESR, 0);
1210 apic_write(APIC_ESR, 0);
1211 apic_write(APIC_ESR, 0);
1212 }
1213#endif
cdd6c482 1214 perf_events_lapic_init();
89c38c28 1215
1da177e4
LT
1216 /*
1217 * Double-check whether this APIC is really registered.
1218 * This is meaningless in clustered apic mode, so we skip it.
1219 */
c2777f98 1220 BUG_ON(!apic->apic_id_registered());
1da177e4
LT
1221
1222 /*
1223 * Intel recommends to set DFR, LDR and TPR before enabling
1224 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1225 * document number 292116). So here it goes...
1226 */
a5c43296 1227 apic->init_apic_ldr();
1da177e4 1228
6f802c4b
TH
1229#ifdef CONFIG_X86_32
1230 /*
acb8bc09
TH
1231 * APIC LDR is initialized. If logical_apicid mapping was
1232 * initialized during get_smp_config(), make sure it matches the
1233 * actual value.
6f802c4b 1234 */
acb8bc09
TH
1235 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1236 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1237 /* always use the value from LDR */
6f802c4b
TH
1238 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1239 logical_smp_processor_id();
c4b90c11
TH
1240
1241 /*
1242 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1243 * node mapping during NUMA init. Now that logical apicid is
1244 * guaranteed to be known, give it another chance. This is already
1245 * a bit too late - percpu allocation has already happened without
1246 * proper NUMA affinity.
1247 */
1248 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1249 apic->x86_32_numa_cpu_node(cpu));
6f802c4b
TH
1250#endif
1251
1da177e4
LT
1252 /*
1253 * Set Task Priority to 'accept all'. We never change this
1254 * later on.
1255 */
1256 value = apic_read(APIC_TASKPRI);
1257 value &= ~APIC_TPRI_MASK;
11a8e778 1258 apic_write(APIC_TASKPRI, value);
1da177e4 1259
da7ed9f9
VG
1260 /*
1261 * After a crash, we no longer service the interrupts and a pending
1262 * interrupt from previous kernel might still have ISR bit set.
1263 *
1264 * Most probably by now CPU has serviced that pending interrupt and
1265 * it might not have done the ack_APIC_irq() because it thought,
1266 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1267 * does not clear the ISR bit and cpu thinks it has already serivced
1268 * the interrupt. Hence a vector might get locked. It was noticed
1269 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1270 */
8c3ba8d0
KJ
1271 do {
1272 queued = 0;
1273 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1274 queued |= apic_read(APIC_IRR + i*0x10);
1275
1276 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1277 value = apic_read(APIC_ISR + i*0x10);
1278 for (j = 31; j >= 0; j--) {
1279 if (value & (1<<j)) {
1280 ack_APIC_irq();
1281 acked++;
1282 }
1283 }
da7ed9f9 1284 }
8c3ba8d0
KJ
1285 if (acked > 256) {
1286 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1287 acked);
1288 break;
1289 }
1290 if (cpu_has_tsc) {
1291 rdtscll(ntsc);
1292 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1293 } else
1294 max_loops--;
1295 } while (queued && max_loops > 0);
1296 WARN_ON(max_loops <= 0);
da7ed9f9 1297
1da177e4
LT
1298 /*
1299 * Now that we are all set up, enable the APIC
1300 */
1301 value = apic_read(APIC_SPIV);
1302 value &= ~APIC_VECTOR_MASK;
1303 /*
1304 * Enable APIC
1305 */
1306 value |= APIC_SPIV_APIC_ENABLED;
1307
89c38c28
CG
1308#ifdef CONFIG_X86_32
1309 /*
1310 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1311 * certain networking cards. If high frequency interrupts are
1312 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1313 * entry is masked/unmasked at a high rate as well then sooner or
1314 * later IOAPIC line gets 'stuck', no more interrupts are received
1315 * from the device. If focus CPU is disabled then the hang goes
1316 * away, oh well :-(
1317 *
1318 * [ This bug can be reproduced easily with a level-triggered
1319 * PCI Ne2000 networking cards and PII/PIII processors, dual
1320 * BX chipset. ]
1321 */
1322 /*
1323 * Actually disabling the focus CPU check just makes the hang less
1324 * frequent as it makes the interrupt distributon model be more
1325 * like LRU than MRU (the short-term load is more even across CPUs).
1326 * See also the comment in end_level_ioapic_irq(). --macro
1327 */
1328
1329 /*
1330 * - enable focus processor (bit==0)
1331 * - 64bit mode always use processor focus
1332 * so no need to set it
1333 */
1334 value &= ~APIC_SPIV_FOCUS_DISABLED;
1335#endif
3f14c746 1336
1da177e4
LT
1337 /*
1338 * Set spurious IRQ vector
1339 */
1340 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1341 apic_write(APIC_SPIV, value);
1da177e4
LT
1342
1343 /*
1344 * Set up LVT0, LVT1:
1345 *
1346 * set up through-local-APIC on the BP's LINT0. This is not
1347 * strictly necessary in pure symmetric-IO mode, but sometimes
1348 * we delegate interrupts to the 8259A.
1349 */
1350 /*
1351 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1352 */
1353 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
0aa002fe 1354 if (!cpu && (pic_mode || !value)) {
1da177e4 1355 value = APIC_DM_EXTINT;
0aa002fe 1356 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
1da177e4
LT
1357 } else {
1358 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
0aa002fe 1359 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
1da177e4 1360 }
11a8e778 1361 apic_write(APIC_LVT0, value);
1da177e4
LT
1362
1363 /*
1364 * only the BP should see the LINT1 NMI signal, obviously.
1365 */
0aa002fe 1366 if (!cpu)
1da177e4
LT
1367 value = APIC_DM_NMI;
1368 else
1369 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1370 if (!lapic_is_integrated()) /* 82489DX */
1371 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1372 apic_write(APIC_LVT1, value);
89c38c28 1373
be71b855
AK
1374#ifdef CONFIG_X86_MCE_INTEL
1375 /* Recheck CMCI information after local APIC is up on CPU #0 */
0aa002fe 1376 if (!cpu)
be71b855
AK
1377 cmci_recheck();
1378#endif
739f33b3 1379}
1da177e4 1380
739f33b3
AK
1381void __cpuinit end_local_APIC_setup(void)
1382{
1383 lapic_setup_esr();
fa6b95fc
CG
1384
1385#ifdef CONFIG_X86_32
1b4ee4e4
CG
1386 {
1387 unsigned int value;
1388 /* Disable the local apic timer */
1389 value = apic_read(APIC_LVTT);
1390 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1391 apic_write(APIC_LVTT, value);
1392 }
fa6b95fc
CG
1393#endif
1394
0e078e2f 1395 apic_pm_activate();
2fb270f3
JB
1396}
1397
1398void __init bsp_end_local_APIC_setup(void)
1399{
1400 end_local_APIC_setup();
7f7fbf45
KK
1401
1402 /*
1403 * Now that local APIC setup is completed for BP, configure the fault
1404 * handling for interrupt remapping.
1405 */
2fb270f3 1406 if (intr_remapping_enabled)
7f7fbf45
KK
1407 enable_drhd_fault_handling();
1408
1da177e4 1409}
1da177e4 1410
06cd9a7d 1411#ifdef CONFIG_X86_X2APIC
6e1cb38a
SS
1412void check_x2apic(void)
1413{
ef1f87aa 1414 if (x2apic_enabled()) {
ba21ebb6 1415 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
fc1edaf9 1416 x2apic_preenabled = x2apic_mode = 1;
6e1cb38a
SS
1417 }
1418}
1419
1420void enable_x2apic(void)
1421{
1422 int msr, msr2;
1423
fc1edaf9 1424 if (!x2apic_mode)
06cd9a7d
YL
1425 return;
1426
6e1cb38a
SS
1427 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1428 if (!(msr & X2APIC_ENABLE)) {
450b1e8d 1429 printk_once(KERN_INFO "Enabling x2apic\n");
6e1cb38a
SS
1430 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1431 }
1432}
93758238 1433#endif /* CONFIG_X86_X2APIC */
6e1cb38a 1434
ce69a784 1435int __init enable_IR(void)
6e1cb38a
SS
1436{
1437#ifdef CONFIG_INTR_REMAP
93758238
WH
1438 if (!intr_remapping_supported()) {
1439 pr_debug("intr-remapping not supported\n");
ce69a784 1440 return 0;
6e1cb38a
SS
1441 }
1442
93758238
WH
1443 if (!x2apic_preenabled && skip_ioapic_setup) {
1444 pr_info("Skipped enabling intr-remap because of skipping "
1445 "io-apic setup\n");
ce69a784 1446 return 0;
6e1cb38a
SS
1447 }
1448
ce69a784
GN
1449 if (enable_intr_remapping(x2apic_supported()))
1450 return 0;
1451
1452 pr_info("Enabled Interrupt-remapping\n");
1453
1454 return 1;
1455
1456#endif
1457 return 0;
1458}
1459
1460void __init enable_IR_x2apic(void)
1461{
1462 unsigned long flags;
7d0f1926 1463 struct IO_APIC_route_entry **ioapic_entries;
ce69a784 1464 int ret, x2apic_enabled = 0;
e670761f 1465 int dmar_table_init_ret;
b7f42ab2 1466
b7f42ab2 1467 dmar_table_init_ret = dmar_table_init();
e670761f
YL
1468 if (dmar_table_init_ret && !x2apic_supported())
1469 return;
ce69a784 1470
b24696bc
FY
1471 ioapic_entries = alloc_ioapic_entries();
1472 if (!ioapic_entries) {
ce69a784
GN
1473 pr_err("Allocate ioapic_entries failed\n");
1474 goto out;
b24696bc
FY
1475 }
1476
1477 ret = save_IO_APIC_setup(ioapic_entries);
5ffa4eb2 1478 if (ret) {
ba21ebb6 1479 pr_info("Saving IO-APIC state failed: %d\n", ret);
ce69a784 1480 goto out;
5ffa4eb2 1481 }
6e1cb38a 1482
05c3dc2c 1483 local_irq_save(flags);
b81bb373 1484 legacy_pic->mask_all();
ce69a784 1485 mask_IO_APIC_setup(ioapic_entries);
05c3dc2c 1486
b7f42ab2
YL
1487 if (dmar_table_init_ret)
1488 ret = 0;
1489 else
1490 ret = enable_IR();
1491
ce69a784
GN
1492 if (!ret) {
1493 /* IR is required if there is APIC ID > 255 even when running
1494 * under KVM
1495 */
2904ed8d
SY
1496 if (max_physical_apicid > 255 ||
1497 !hypervisor_x2apic_available())
ce69a784
GN
1498 goto nox2apic;
1499 /*
1500 * without IR all CPUs can be addressed by IOAPIC/MSI
1501 * only in physical mode
1502 */
1503 x2apic_force_phys();
1504 }
6e1cb38a 1505
ce69a784 1506 x2apic_enabled = 1;
93758238 1507
fc1edaf9
SS
1508 if (x2apic_supported() && !x2apic_mode) {
1509 x2apic_mode = 1;
6e1cb38a 1510 enable_x2apic();
93758238 1511 pr_info("Enabled x2apic\n");
6e1cb38a 1512 }
5ffa4eb2 1513
ce69a784
GN
1514nox2apic:
1515 if (!ret) /* IR enabling failed */
b24696bc 1516 restore_IO_APIC_setup(ioapic_entries);
b81bb373 1517 legacy_pic->restore_mask();
6e1cb38a
SS
1518 local_irq_restore(flags);
1519
ce69a784 1520out:
b24696bc
FY
1521 if (ioapic_entries)
1522 free_ioapic_entries(ioapic_entries);
93758238 1523
ce69a784 1524 if (x2apic_enabled)
93758238
WH
1525 return;
1526
93758238 1527 if (x2apic_preenabled)
ce69a784 1528 panic("x2apic: enabled by BIOS but kernel init failed.");
93758238 1529 else if (cpu_has_x2apic)
ce69a784 1530 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
6e1cb38a 1531}
93758238 1532
be7a656f 1533#ifdef CONFIG_X86_64
1da177e4
LT
1534/*
1535 * Detect and enable local APICs on non-SMP boards.
1536 * Original code written by Keir Fraser.
1537 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1538 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1539 */
0e078e2f 1540static int __init detect_init_APIC(void)
1da177e4
LT
1541{
1542 if (!cpu_has_apic) {
ba21ebb6 1543 pr_info("No local APIC present\n");
1da177e4
LT
1544 return -1;
1545 }
1546
1547 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1da177e4
LT
1548 return 0;
1549}
be7a656f 1550#else
5a7ae78f 1551
25874a29 1552static int __init apic_verify(void)
5a7ae78f
TG
1553{
1554 u32 features, h, l;
1555
1556 /*
1557 * The APIC feature bit should now be enabled
1558 * in `cpuid'
1559 */
1560 features = cpuid_edx(1);
1561 if (!(features & (1 << X86_FEATURE_APIC))) {
1562 pr_warning("Could not enable APIC!\n");
1563 return -1;
1564 }
1565 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1566 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1567
1568 /* The BIOS may have set up the APIC at some other address */
1569 rdmsr(MSR_IA32_APICBASE, l, h);
1570 if (l & MSR_IA32_APICBASE_ENABLE)
1571 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1572
1573 pr_info("Found and enabled local APIC!\n");
1574 return 0;
1575}
1576
25874a29 1577int __init apic_force_enable(unsigned long addr)
5a7ae78f
TG
1578{
1579 u32 h, l;
1580
1581 if (disable_apic)
1582 return -1;
1583
1584 /*
1585 * Some BIOSes disable the local APIC in the APIC_BASE
1586 * MSR. This can only be done in software for Intel P6 or later
1587 * and AMD K7 (Model > 1) or later.
1588 */
1589 rdmsr(MSR_IA32_APICBASE, l, h);
1590 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1591 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1592 l &= ~MSR_IA32_APICBASE_BASE;
a906fdaa 1593 l |= MSR_IA32_APICBASE_ENABLE | addr;
5a7ae78f
TG
1594 wrmsr(MSR_IA32_APICBASE, l, h);
1595 enabled_via_apicbase = 1;
1596 }
1597 return apic_verify();
1598}
1599
be7a656f
YL
1600/*
1601 * Detect and initialize APIC
1602 */
1603static int __init detect_init_APIC(void)
1604{
be7a656f
YL
1605 /* Disabled by kernel option? */
1606 if (disable_apic)
1607 return -1;
1608
1609 switch (boot_cpu_data.x86_vendor) {
1610 case X86_VENDOR_AMD:
1611 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 1612 (boot_cpu_data.x86 >= 15))
be7a656f
YL
1613 break;
1614 goto no_apic;
1615 case X86_VENDOR_INTEL:
1616 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1617 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1618 break;
1619 goto no_apic;
1620 default:
1621 goto no_apic;
1622 }
1623
1624 if (!cpu_has_apic) {
1625 /*
1626 * Over-ride BIOS and try to enable the local APIC only if
1627 * "lapic" specified.
1628 */
1629 if (!force_enable_local_apic) {
ba21ebb6
CG
1630 pr_info("Local APIC disabled by BIOS -- "
1631 "you can enable it with \"lapic\"\n");
be7a656f
YL
1632 return -1;
1633 }
a906fdaa 1634 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
5a7ae78f
TG
1635 return -1;
1636 } else {
1637 if (apic_verify())
1638 return -1;
be7a656f 1639 }
be7a656f
YL
1640
1641 apic_pm_activate();
1642
1643 return 0;
1644
1645no_apic:
ba21ebb6 1646 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1647 return -1;
1648}
1649#endif
1da177e4 1650
0e078e2f
TG
1651/**
1652 * init_apic_mappings - initialize APIC mappings
1653 */
1da177e4
LT
1654void __init init_apic_mappings(void)
1655{
4401da61
YL
1656 unsigned int new_apicid;
1657
fc1edaf9 1658 if (x2apic_mode) {
4c9961d5 1659 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1660 return;
1661 }
1662
4797f6b0 1663 /* If no local APIC can be found return early */
1da177e4 1664 if (!smp_found_config && detect_init_APIC()) {
4797f6b0
YL
1665 /* lets NOP'ify apic operations */
1666 pr_info("APIC: disable apic facility\n");
1667 apic_disable();
1668 } else {
1da177e4
LT
1669 apic_phys = mp_lapic_addr;
1670
4797f6b0
YL
1671 /*
1672 * acpi lapic path already maps that address in
1673 * acpi_register_lapic_address()
1674 */
5989cd6a 1675 if (!acpi_lapic && !smp_found_config)
326a2e6b 1676 register_lapic_address(apic_phys);
cec6be6d 1677 }
1da177e4
LT
1678
1679 /*
1680 * Fetch the APIC ID of the BSP in case we have a
1681 * default configuration (or the MP table is broken).
1682 */
4401da61
YL
1683 new_apicid = read_apic_id();
1684 if (boot_cpu_physical_apicid != new_apicid) {
1685 boot_cpu_physical_apicid = new_apicid;
103428e5
CG
1686 /*
1687 * yeah -- we lie about apic_version
1688 * in case if apic was disabled via boot option
1689 * but it's not a problem for SMP compiled kernel
1690 * since smp_sanity_check is prepared for such a case
1691 * and disable smp mode
1692 */
4401da61
YL
1693 apic_version[new_apicid] =
1694 GET_APIC_VERSION(apic_read(APIC_LVR));
08306ce6 1695 }
1da177e4
LT
1696}
1697
c0104d38
YL
1698void __init register_lapic_address(unsigned long address)
1699{
1700 mp_lapic_addr = address;
1701
0450193b
YL
1702 if (!x2apic_mode) {
1703 set_fixmap_nocache(FIX_APIC_BASE, address);
1704 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1705 APIC_BASE, mp_lapic_addr);
1706 }
c0104d38
YL
1707 if (boot_cpu_physical_apicid == -1U) {
1708 boot_cpu_physical_apicid = read_apic_id();
1709 apic_version[boot_cpu_physical_apicid] =
1710 GET_APIC_VERSION(apic_read(APIC_LVR));
1711 }
1712}
1713
1da177e4 1714/*
0e078e2f
TG
1715 * This initializes the IO-APIC and APIC hardware if this is
1716 * a UP kernel.
1da177e4 1717 */
56d91f13 1718int apic_version[MAX_LOCAL_APIC];
1b313f4a 1719
0e078e2f 1720int __init APIC_init_uniprocessor(void)
1da177e4 1721{
0e078e2f 1722 if (disable_apic) {
ba21ebb6 1723 pr_info("Apic disabled\n");
0e078e2f
TG
1724 return -1;
1725 }
f1182638 1726#ifdef CONFIG_X86_64
0e078e2f
TG
1727 if (!cpu_has_apic) {
1728 disable_apic = 1;
ba21ebb6 1729 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1730 return -1;
1731 }
fa2bd35a
YL
1732#else
1733 if (!smp_found_config && !cpu_has_apic)
1734 return -1;
1735
1736 /*
1737 * Complain if the BIOS pretends there is one.
1738 */
1739 if (!cpu_has_apic &&
1740 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1741 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1742 boot_cpu_physical_apicid);
fa2bd35a
YL
1743 return -1;
1744 }
1745#endif
1746
72ce0165 1747 default_setup_apic_routing();
6e1cb38a 1748
0e078e2f 1749 verify_local_APIC();
b5841765
GC
1750 connect_bsp_APIC();
1751
fa2bd35a 1752#ifdef CONFIG_X86_64
c70dcb74 1753 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1754#else
1755 /*
1756 * Hack: In case of kdump, after a crash, kernel might be booting
1757 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1758 * might be zero if read from MP tables. Get it from LAPIC.
1759 */
1760# ifdef CONFIG_CRASH_DUMP
1761 boot_cpu_physical_apicid = read_apic_id();
1762# endif
1763#endif
1764 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1765 setup_local_APIC();
1da177e4 1766
88d0f550 1767#ifdef CONFIG_X86_IO_APIC
739f33b3
AK
1768 /*
1769 * Now enable IO-APICs, actually call clear_IO_APIC
98c061b6 1770 * We need clear_IO_APIC before enabling error vector
739f33b3
AK
1771 */
1772 if (!skip_ioapic_setup && nr_ioapics)
1773 enable_IO_APIC();
fa2bd35a 1774#endif
739f33b3 1775
2fb270f3 1776 bsp_end_local_APIC_setup();
739f33b3 1777
fa2bd35a 1778#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1779 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1780 setup_IO_APIC();
98c061b6 1781 else {
0e078e2f 1782 nr_ioapics = 0;
98c061b6 1783 }
fa2bd35a
YL
1784#endif
1785
736decac 1786 x86_init.timers.setup_percpu_clockev();
0e078e2f 1787 return 0;
1da177e4
LT
1788}
1789
1790/*
0e078e2f 1791 * Local APIC interrupts
1da177e4
LT
1792 */
1793
0e078e2f
TG
1794/*
1795 * This interrupt should _never_ happen with our APIC/SMP architecture
1796 */
dc1528dd 1797void smp_spurious_interrupt(struct pt_regs *regs)
1da177e4 1798{
dc1528dd
YL
1799 u32 v;
1800
0e078e2f
TG
1801 exit_idle();
1802 irq_enter();
1da177e4 1803 /*
0e078e2f
TG
1804 * Check if this really is a spurious interrupt and ACK it
1805 * if it is a vectored one. Just in case...
1806 * Spurious interrupts should not be ACKed.
1da177e4 1807 */
0e078e2f
TG
1808 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1809 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1810 ack_APIC_irq();
c4d58cbd 1811
915b0d01
HS
1812 inc_irq_stat(irq_spurious_count);
1813
dc1528dd 1814 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1815 pr_info("spurious APIC interrupt on CPU#%d, "
1816 "should never happen.\n", smp_processor_id());
0e078e2f
TG
1817 irq_exit();
1818}
1da177e4 1819
0e078e2f
TG
1820/*
1821 * This interrupt should never happen with our APIC/SMP architecture
1822 */
dc1528dd 1823void smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1824{
dc1528dd 1825 u32 v, v1;
1da177e4 1826
0e078e2f
TG
1827 exit_idle();
1828 irq_enter();
1829 /* First tickle the hardware, only then report what went on. -- REW */
1830 v = apic_read(APIC_ESR);
1831 apic_write(APIC_ESR, 0);
1832 v1 = apic_read(APIC_ESR);
1833 ack_APIC_irq();
1834 atomic_inc(&irq_err_count);
ba7eda4c 1835
ba21ebb6
CG
1836 /*
1837 * Here is what the APIC error bits mean:
1838 * 0: Send CS error
1839 * 1: Receive CS error
1840 * 2: Send accept error
1841 * 3: Receive accept error
1842 * 4: Reserved
1843 * 5: Send illegal vector
1844 * 6: Received illegal vector
1845 * 7: Illegal register address
1846 */
1847 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
0e078e2f
TG
1848 smp_processor_id(), v , v1);
1849 irq_exit();
1da177e4
LT
1850}
1851
b5841765 1852/**
36c9d674
CG
1853 * connect_bsp_APIC - attach the APIC to the interrupt system
1854 */
b5841765
GC
1855void __init connect_bsp_APIC(void)
1856{
36c9d674
CG
1857#ifdef CONFIG_X86_32
1858 if (pic_mode) {
1859 /*
1860 * Do not trust the local APIC being empty at bootup.
1861 */
1862 clear_local_APIC();
1863 /*
1864 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1865 * local APIC to INT and NMI lines.
1866 */
1867 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1868 "enabling APIC mode.\n");
c0eaa453 1869 imcr_pic_to_apic();
36c9d674
CG
1870 }
1871#endif
49040333
IM
1872 if (apic->enable_apic_mode)
1873 apic->enable_apic_mode();
b5841765
GC
1874}
1875
274cfe59
CG
1876/**
1877 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1878 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1879 *
1880 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1881 * APIC is disabled.
1882 */
0e078e2f 1883void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1884{
1b4ee4e4
CG
1885 unsigned int value;
1886
c177b0bc
CG
1887#ifdef CONFIG_X86_32
1888 if (pic_mode) {
1889 /*
1890 * Put the board back into PIC mode (has an effect only on
1891 * certain older boards). Note that APIC interrupts, including
1892 * IPIs, won't work beyond this point! The only exception are
1893 * INIT IPIs.
1894 */
1895 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1896 "entering PIC mode.\n");
c0eaa453 1897 imcr_apic_to_pic();
c177b0bc
CG
1898 return;
1899 }
1900#endif
1901
0e078e2f 1902 /* Go back to Virtual Wire compatibility mode */
1da177e4 1903
0e078e2f
TG
1904 /* For the spurious interrupt use vector F, and enable it */
1905 value = apic_read(APIC_SPIV);
1906 value &= ~APIC_VECTOR_MASK;
1907 value |= APIC_SPIV_APIC_ENABLED;
1908 value |= 0xf;
1909 apic_write(APIC_SPIV, value);
b8ce3359 1910
0e078e2f
TG
1911 if (!virt_wire_setup) {
1912 /*
1913 * For LVT0 make it edge triggered, active high,
1914 * external and enabled
1915 */
1916 value = apic_read(APIC_LVT0);
1917 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1918 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1919 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1920 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1921 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1922 apic_write(APIC_LVT0, value);
1923 } else {
1924 /* Disable LVT0 */
1925 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1926 }
b8ce3359 1927
c177b0bc
CG
1928 /*
1929 * For LVT1 make it edge triggered, active high,
1930 * nmi and enabled
1931 */
0e078e2f
TG
1932 value = apic_read(APIC_LVT1);
1933 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1934 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1935 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1936 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1937 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1938 apic_write(APIC_LVT1, value);
1da177e4
LT
1939}
1940
be8a5685
AS
1941void __cpuinit generic_processor_info(int apicid, int version)
1942{
1943 int cpu;
be8a5685 1944
3b11ce7f
MT
1945 if (num_processors >= nr_cpu_ids) {
1946 int max = nr_cpu_ids;
1947 int thiscpu = max + disabled_cpus;
1948
1949 pr_warning(
1950 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1951 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1952
1953 disabled_cpus++;
be8a5685
AS
1954 return;
1955 }
1956
1957 num_processors++;
be8a5685
AS
1958 if (apicid == boot_cpu_physical_apicid) {
1959 /*
1960 * x86_bios_cpu_apicid is required to have processors listed
1961 * in same order as logical cpu numbers. Hence the first
1962 * entry is BSP, and so on.
e5fea868
YL
1963 * boot_cpu_init() already hold bit 0 in cpu_present_mask
1964 * for BSP.
be8a5685
AS
1965 */
1966 cpu = 0;
e5fea868
YL
1967 } else
1968 cpu = cpumask_next_zero(-1, cpu_present_mask);
1969
1970 /*
1971 * Validate version
1972 */
1973 if (version == 0x0) {
1974 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
1975 cpu, apicid);
1976 version = 0x10;
be8a5685 1977 }
e5fea868
YL
1978 apic_version[apicid] = version;
1979
1980 if (version != apic_version[boot_cpu_physical_apicid]) {
1981 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
1982 apic_version[boot_cpu_physical_apicid], cpu, version);
1983 }
1984
1985 physid_set(apicid, phys_cpu_present_map);
e0da3364
YL
1986 if (apicid > max_physical_apicid)
1987 max_physical_apicid = apicid;
1988
3e5095d1 1989#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
f10fcd47
TH
1990 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1991 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1b313f4a 1992#endif
acb8bc09
TH
1993#ifdef CONFIG_X86_32
1994 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1995 apic->x86_32_early_logical_apicid(cpu);
1996#endif
1de88cd4
MT
1997 set_cpu_possible(cpu, true);
1998 set_cpu_present(cpu, true);
be8a5685
AS
1999}
2000
0c81c746
SS
2001int hard_smp_processor_id(void)
2002{
2003 return read_apic_id();
2004}
1dcdd3d1
IM
2005
2006void default_init_apic_ldr(void)
2007{
2008 unsigned long val;
2009
2010 apic_write(APIC_DFR, APIC_DFR_VALUE);
2011 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2012 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2013 apic_write(APIC_LDR, val);
2014}
2015
2016#ifdef CONFIG_X86_32
89e5dc21 2017int default_x86_32_numa_cpu_node(int cpu)
1dcdd3d1 2018{
89e5dc21
TH
2019#ifdef CONFIG_NUMA
2020 int apicid = early_per_cpu(x86_cpu_to_apicid, cpu);
2021
2022 if (apicid != BAD_APICID)
bbc9e2f4 2023 return __apicid_to_node[apicid];
89e5dc21 2024 return NUMA_NO_NODE;
1dcdd3d1
IM
2025#else
2026 return 0;
2027#endif
2028}
3491998d 2029#endif
0c81c746 2030
89039b37 2031/*
0e078e2f 2032 * Power management
89039b37 2033 */
0e078e2f
TG
2034#ifdef CONFIG_PM
2035
2036static struct {
274cfe59
CG
2037 /*
2038 * 'active' is true if the local APIC was enabled by us and
2039 * not the BIOS; this signifies that we are also responsible
2040 * for disabling it before entering apm/acpi suspend
2041 */
0e078e2f
TG
2042 int active;
2043 /* r/w apic fields */
2044 unsigned int apic_id;
2045 unsigned int apic_taskpri;
2046 unsigned int apic_ldr;
2047 unsigned int apic_dfr;
2048 unsigned int apic_spiv;
2049 unsigned int apic_lvtt;
2050 unsigned int apic_lvtpc;
2051 unsigned int apic_lvt0;
2052 unsigned int apic_lvt1;
2053 unsigned int apic_lvterr;
2054 unsigned int apic_tmict;
2055 unsigned int apic_tdcr;
2056 unsigned int apic_thmr;
2057} apic_pm_state;
2058
f3c6ea1b 2059static int lapic_suspend(void)
0e078e2f
TG
2060{
2061 unsigned long flags;
2062 int maxlvt;
89039b37 2063
0e078e2f
TG
2064 if (!apic_pm_state.active)
2065 return 0;
89039b37 2066
0e078e2f 2067 maxlvt = lapic_get_maxlvt();
89039b37 2068
2d7a66d0 2069 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
2070 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2071 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2072 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2073 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2074 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2075 if (maxlvt >= 4)
2076 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2077 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2078 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2079 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2080 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2081 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
4efc0670 2082#ifdef CONFIG_X86_THERMAL_VECTOR
0e078e2f
TG
2083 if (maxlvt >= 5)
2084 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2085#endif
24968cfd 2086
0e078e2f
TG
2087 local_irq_save(flags);
2088 disable_local_APIC();
fc1edaf9 2089
b24696bc
FY
2090 if (intr_remapping_enabled)
2091 disable_intr_remapping();
fc1edaf9 2092
0e078e2f
TG
2093 local_irq_restore(flags);
2094 return 0;
1da177e4
LT
2095}
2096
f3c6ea1b 2097static void lapic_resume(void)
1da177e4 2098{
0e078e2f
TG
2099 unsigned int l, h;
2100 unsigned long flags;
f3c6ea1b 2101 int maxlvt, ret;
b24696bc
FY
2102 struct IO_APIC_route_entry **ioapic_entries = NULL;
2103
0e078e2f 2104 if (!apic_pm_state.active)
f3c6ea1b 2105 return;
89b831ef 2106
0e078e2f 2107 local_irq_save(flags);
9a2755c3 2108 if (intr_remapping_enabled) {
b24696bc
FY
2109 ioapic_entries = alloc_ioapic_entries();
2110 if (!ioapic_entries) {
2111 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
3d58829b 2112 goto restore;
b24696bc
FY
2113 }
2114
2115 ret = save_IO_APIC_setup(ioapic_entries);
2116 if (ret) {
2117 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2118 free_ioapic_entries(ioapic_entries);
3d58829b 2119 goto restore;
b24696bc
FY
2120 }
2121
2122 mask_IO_APIC_setup(ioapic_entries);
b81bb373 2123 legacy_pic->mask_all();
b24696bc 2124 }
92206c90 2125
fc1edaf9 2126 if (x2apic_mode)
92206c90 2127 enable_x2apic();
cf6567fe 2128 else {
92206c90
CG
2129 /*
2130 * Make sure the APICBASE points to the right address
2131 *
2132 * FIXME! This will be wrong if we ever support suspend on
2133 * SMP! We'll need to do this as part of the CPU restore!
2134 */
6e1cb38a
SS
2135 rdmsr(MSR_IA32_APICBASE, l, h);
2136 l &= ~MSR_IA32_APICBASE_BASE;
2137 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2138 wrmsr(MSR_IA32_APICBASE, l, h);
d5e629a6 2139 }
6e1cb38a 2140
b24696bc 2141 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
2142 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2143 apic_write(APIC_ID, apic_pm_state.apic_id);
2144 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2145 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2146 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2147 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2148 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2149 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 2150#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2151 if (maxlvt >= 5)
2152 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2153#endif
2154 if (maxlvt >= 4)
2155 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2156 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2157 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2158 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2159 apic_write(APIC_ESR, 0);
2160 apic_read(APIC_ESR);
2161 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2162 apic_write(APIC_ESR, 0);
2163 apic_read(APIC_ESR);
92206c90 2164
9a2755c3 2165 if (intr_remapping_enabled) {
fc1edaf9 2166 reenable_intr_remapping(x2apic_mode);
b81bb373 2167 legacy_pic->restore_mask();
b24696bc
FY
2168 restore_IO_APIC_setup(ioapic_entries);
2169 free_ioapic_entries(ioapic_entries);
2170 }
3d58829b 2171restore:
0e078e2f 2172 local_irq_restore(flags);
0e078e2f 2173}
b8ce3359 2174
274cfe59
CG
2175/*
2176 * This device has no shutdown method - fully functioning local APICs
2177 * are needed on every CPU up until machine_halt/restart/poweroff.
2178 */
2179
f3c6ea1b 2180static struct syscore_ops lapic_syscore_ops = {
0e078e2f
TG
2181 .resume = lapic_resume,
2182 .suspend = lapic_suspend,
2183};
b8ce3359 2184
0e078e2f
TG
2185static void __cpuinit apic_pm_activate(void)
2186{
2187 apic_pm_state.active = 1;
1da177e4
LT
2188}
2189
0e078e2f 2190static int __init init_lapic_sysfs(void)
1da177e4 2191{
0e078e2f 2192 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
f3c6ea1b
RW
2193 if (cpu_has_apic)
2194 register_syscore_ops(&lapic_syscore_ops);
e83a5fdc 2195
f3c6ea1b 2196 return 0;
1da177e4 2197}
b24696bc
FY
2198
2199/* local apic needs to resume before other devices access its registers. */
2200core_initcall(init_lapic_sysfs);
0e078e2f
TG
2201
2202#else /* CONFIG_PM */
2203
2204static void apic_pm_activate(void) { }
2205
2206#endif /* CONFIG_PM */
1da177e4 2207
f28c0ae2 2208#ifdef CONFIG_X86_64
e0e42142
YL
2209
2210static int __cpuinit apic_cluster_num(void)
1da177e4
LT
2211{
2212 int i, clusters, zeros;
2213 unsigned id;
322850af 2214 u16 *bios_cpu_apicid;
1da177e4
LT
2215 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2216
23ca4bba 2217 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2218 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4 2219
168ef543 2220 for (i = 0; i < nr_cpu_ids; i++) {
e8c10ef9 2221 /* are we being called early in kernel startup? */
693e3c56
MT
2222 if (bios_cpu_apicid) {
2223 id = bios_cpu_apicid[i];
e423e33e 2224 } else if (i < nr_cpu_ids) {
e8c10ef9 2225 if (cpu_present(i))
2226 id = per_cpu(x86_bios_cpu_apicid, i);
2227 else
2228 continue;
e423e33e 2229 } else
e8c10ef9 2230 break;
2231
1da177e4
LT
2232 if (id != BAD_APICID)
2233 __set_bit(APIC_CLUSTERID(id), clustermap);
2234 }
2235
2236 /* Problem: Partially populated chassis may not have CPUs in some of
2237 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2238 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2239 * Since clusters are allocated sequentially, count zeros only if
2240 * they are bounded by ones.
1da177e4
LT
2241 */
2242 clusters = 0;
2243 zeros = 0;
2244 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2245 if (test_bit(i, clustermap)) {
2246 clusters += 1 + zeros;
2247 zeros = 0;
2248 } else
2249 ++zeros;
2250 }
2251
e0e42142
YL
2252 return clusters;
2253}
2254
2255static int __cpuinitdata multi_checked;
2256static int __cpuinitdata multi;
2257
2258static int __cpuinit set_multi(const struct dmi_system_id *d)
2259{
2260 if (multi)
2261 return 0;
6f0aced6 2262 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
e0e42142
YL
2263 multi = 1;
2264 return 0;
2265}
2266
2267static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2268 {
2269 .callback = set_multi,
2270 .ident = "IBM System Summit2",
2271 .matches = {
2272 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2273 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2274 },
2275 },
2276 {}
2277};
2278
2279static void __cpuinit dmi_check_multi(void)
2280{
2281 if (multi_checked)
2282 return;
2283
2284 dmi_check_system(multi_dmi_table);
2285 multi_checked = 1;
2286}
2287
2288/*
2289 * apic_is_clustered_box() -- Check if we can expect good TSC
2290 *
2291 * Thus far, the major user of this is IBM's Summit2 series:
2292 * Clustered boxes may have unsynced TSC problems if they are
2293 * multi-chassis.
2294 * Use DMI to check them
2295 */
2296__cpuinit int apic_is_clustered_box(void)
2297{
2298 dmi_check_multi();
2299 if (multi)
1cb68487
RT
2300 return 1;
2301
e0e42142
YL
2302 if (!is_vsmp_box())
2303 return 0;
2304
1da177e4 2305 /*
e0e42142
YL
2306 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2307 * not guaranteed to be synced between boards
1da177e4 2308 */
e0e42142
YL
2309 if (apic_cluster_num() > 1)
2310 return 1;
2311
2312 return 0;
1da177e4 2313}
f28c0ae2 2314#endif
1da177e4
LT
2315
2316/*
0e078e2f 2317 * APIC command line parameters
1da177e4 2318 */
789fa735 2319static int __init setup_disableapic(char *arg)
6935d1f9 2320{
1da177e4 2321 disable_apic = 1;
9175fc06 2322 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2323 return 0;
2324}
2325early_param("disableapic", setup_disableapic);
1da177e4 2326
2c8c0e6b 2327/* same as disableapic, for compatibility */
789fa735 2328static int __init setup_nolapic(char *arg)
6935d1f9 2329{
789fa735 2330 return setup_disableapic(arg);
6935d1f9 2331}
2c8c0e6b 2332early_param("nolapic", setup_nolapic);
1da177e4 2333
2e7c2838
LT
2334static int __init parse_lapic_timer_c2_ok(char *arg)
2335{
2336 local_apic_timer_c2_ok = 1;
2337 return 0;
2338}
2339early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2340
36fef094 2341static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2342{
1da177e4 2343 disable_apic_timer = 1;
36fef094 2344 return 0;
6935d1f9 2345}
36fef094
CG
2346early_param("noapictimer", parse_disable_apic_timer);
2347
2348static int __init parse_nolapic_timer(char *arg)
2349{
2350 disable_apic_timer = 1;
2351 return 0;
6935d1f9 2352}
36fef094 2353early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2354
79af9bec
CG
2355static int __init apic_set_verbosity(char *arg)
2356{
2357 if (!arg) {
2358#ifdef CONFIG_X86_64
2359 skip_ioapic_setup = 0;
79af9bec
CG
2360 return 0;
2361#endif
2362 return -EINVAL;
2363 }
2364
2365 if (strcmp("debug", arg) == 0)
2366 apic_verbosity = APIC_DEBUG;
2367 else if (strcmp("verbose", arg) == 0)
2368 apic_verbosity = APIC_VERBOSE;
2369 else {
ba21ebb6 2370 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2371 " use apic=verbose or apic=debug\n", arg);
2372 return -EINVAL;
2373 }
2374
2375 return 0;
2376}
2377early_param("apic", apic_set_verbosity);
2378
1e934dda
YL
2379static int __init lapic_insert_resource(void)
2380{
2381 if (!apic_phys)
2382 return -1;
2383
2384 /* Put local APIC into the resource map. */
2385 lapic_resource.start = apic_phys;
2386 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2387 insert_resource(&iomem_resource, &lapic_resource);
2388
2389 return 0;
2390}
2391
2392/*
2393 * need call insert after e820_reserve_resources()
2394 * that is using request_resource
2395 */
2396late_initcall(lapic_insert_resource);