]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/x86/kernel/apic_64.c
x86: apic: export symbols for extended interrupt LVT functions
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kernel / apic_64.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
1da177e4
LT
17#include <linux/init.h>
18
19#include <linux/mm.h>
1da177e4
LT
20#include <linux/delay.h>
21#include <linux/bootmem.h>
1da177e4
LT
22#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
39928722 26#include <linux/ioport.h>
ba7eda4c 27#include <linux/clockchips.h>
70a20025 28#include <linux/acpi_pmtmr.h>
e83a5fdc 29#include <linux/module.h>
1da177e4
LT
30
31#include <asm/atomic.h>
32#include <asm/smp.h>
33#include <asm/mtrr.h>
34#include <asm/mpspec.h>
e83a5fdc 35#include <asm/hpet.h>
1da177e4 36#include <asm/pgalloc.h>
75152114 37#include <asm/nmi.h>
95833c83 38#include <asm/idle.h>
73dea47f
AK
39#include <asm/proto.h>
40#include <asm/timex.h>
2c8c0e6b 41#include <asm/apic.h>
1da177e4 42
5af5573e 43#include <mach_ipi.h>
dd46e3ca 44#include <mach_apic.h>
5af5573e 45
aa276e1c 46static int disable_apic_timer __cpuinitdata;
bc1d99c1 47static int apic_calibrate_pmtmr __initdata;
0e078e2f 48int disable_apic;
1da177e4 49
e83a5fdc 50/* Local APIC timer works in C2 */
2e7c2838
LT
51int local_apic_timer_c2_ok;
52EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
53
e83a5fdc
HS
54/*
55 * Debug level, exported for io_apic.c
56 */
baa13188 57unsigned int apic_verbosity;
e83a5fdc 58
bab4b27c
AS
59/* Have we found an MP table */
60int smp_found_config;
61
39928722
AD
62static struct resource lapic_resource = {
63 .name = "Local APIC",
64 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
65};
66
d03030e9
TG
67static unsigned int calibration_result;
68
ba7eda4c
TG
69static int lapic_next_event(unsigned long delta,
70 struct clock_event_device *evt);
71static void lapic_timer_setup(enum clock_event_mode mode,
72 struct clock_event_device *evt);
ba7eda4c 73static void lapic_timer_broadcast(cpumask_t mask);
0e078e2f 74static void apic_pm_activate(void);
ba7eda4c
TG
75
76static struct clock_event_device lapic_clockevent = {
77 .name = "lapic",
78 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
79 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
80 .shift = 32,
81 .set_mode = lapic_timer_setup,
82 .set_next_event = lapic_next_event,
83 .broadcast = lapic_timer_broadcast,
84 .rating = 100,
85 .irq = -1,
86};
87static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
88
d3432896
AK
89static unsigned long apic_phys;
90
3f530709
AS
91unsigned long mp_lapic_addr;
92
be8a5685 93unsigned int __cpuinitdata maxcpus = NR_CPUS;
0e078e2f
TG
94/*
95 * Get the LAPIC version
96 */
97static inline int lapic_get_version(void)
ba7eda4c 98{
0e078e2f 99 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
100}
101
0e078e2f
TG
102/*
103 * Check, if the APIC is integrated or a seperate chip
104 */
105static inline int lapic_is_integrated(void)
ba7eda4c 106{
0e078e2f 107 return 1;
ba7eda4c
TG
108}
109
110/*
0e078e2f 111 * Check, whether this is a modern or a first generation APIC
ba7eda4c 112 */
0e078e2f 113static int modern_apic(void)
ba7eda4c 114{
0e078e2f
TG
115 /* AMD systems use old APIC versions, so check the CPU */
116 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
117 boot_cpu_data.x86 >= 0xf)
118 return 1;
119 return lapic_get_version() >= 0x14;
ba7eda4c
TG
120}
121
8339e9fb
FLV
122void apic_wait_icr_idle(void)
123{
124 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
125 cpu_relax();
126}
127
3c6bb07a 128u32 safe_apic_wait_icr_idle(void)
8339e9fb 129{
3c6bb07a 130 u32 send_status;
8339e9fb
FLV
131 int timeout;
132
133 timeout = 0;
134 do {
135 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
136 if (!send_status)
137 break;
138 udelay(100);
139 } while (timeout++ < 1000);
140
141 return send_status;
142}
143
0e078e2f
TG
144/**
145 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
146 */
e9427101 147void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 148{
11a8e778 149 unsigned int v;
6935d1f9
TG
150
151 /* unmask and set to NMI */
152 v = APIC_DM_NMI;
11a8e778 153 apic_write(APIC_LVT0, v);
1da177e4
LT
154}
155
0e078e2f
TG
156/**
157 * lapic_get_maxlvt - get the maximum number of local vector table entries
158 */
37e650c7 159int lapic_get_maxlvt(void)
1da177e4 160{
11a8e778 161 unsigned int v, maxlvt;
1da177e4
LT
162
163 v = apic_read(APIC_LVR);
1da177e4
LT
164 maxlvt = GET_APIC_MAXLVT(v);
165 return maxlvt;
166}
167
0e078e2f
TG
168/*
169 * This function sets up the local APIC timer, with a timeout of
170 * 'clocks' APIC bus clock. During calibration we actually call
171 * this function twice on the boot CPU, once with a bogus timeout
172 * value, second time for real. The other (noncalibrating) CPUs
173 * call this function only once, with the real, calibrated value.
174 *
175 * We do reads before writes even if unnecessary, to get around the
176 * P5 APIC double write bug.
177 */
178
179static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 180{
0e078e2f 181 unsigned int lvtt_value, tmp_value;
1da177e4 182
0e078e2f
TG
183 lvtt_value = LOCAL_TIMER_VECTOR;
184 if (!oneshot)
185 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
186 if (!irqen)
187 lvtt_value |= APIC_LVT_MASKED;
1da177e4 188
0e078e2f 189 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
190
191 /*
0e078e2f 192 * Divide PICLK by 16
1da177e4 193 */
0e078e2f
TG
194 tmp_value = apic_read(APIC_TDCR);
195 apic_write(APIC_TDCR, (tmp_value
196 & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
197 | APIC_TDR_DIV_16);
198
199 if (!oneshot)
200 apic_write(APIC_TMICT, clocks);
1da177e4
LT
201}
202
0e078e2f 203/*
7b83dae7
RR
204 * Setup extended LVT, AMD specific (K8, family 10h)
205 *
206 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
207 * MCE interrupts are supported. Thus MCE offset must be set to 0.
286f5718
RR
208 *
209 * If mask=1, the LVT entry does not generate interrupts while mask=0
210 * enables the vector. See also the BKDGs.
0e078e2f 211 */
7b83dae7
RR
212
213#define APIC_EILVT_LVTOFF_MCE 0
214#define APIC_EILVT_LVTOFF_IBS 1
215
216static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
1da177e4 217{
7b83dae7 218 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
0e078e2f 219 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
a8fcf1a2 220
0e078e2f 221 apic_write(reg, v);
1da177e4
LT
222}
223
7b83dae7
RR
224u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
225{
226 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
227 return APIC_EILVT_LVTOFF_MCE;
228}
229
230u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
231{
232 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
233 return APIC_EILVT_LVTOFF_IBS;
234}
09691616 235EXPORT_SYMBOL(setup_APIC_eilvt_ibs);
7b83dae7 236
0e078e2f
TG
237/*
238 * Program the next event, relative to now
239 */
240static int lapic_next_event(unsigned long delta,
241 struct clock_event_device *evt)
1da177e4 242{
0e078e2f
TG
243 apic_write(APIC_TMICT, delta);
244 return 0;
1da177e4
LT
245}
246
0e078e2f
TG
247/*
248 * Setup the lapic timer in periodic or oneshot mode
249 */
250static void lapic_timer_setup(enum clock_event_mode mode,
251 struct clock_event_device *evt)
9b7711f0
HS
252{
253 unsigned long flags;
0e078e2f 254 unsigned int v;
9b7711f0 255
0e078e2f
TG
256 /* Lapic used as dummy for broadcast ? */
257 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
258 return;
259
260 local_irq_save(flags);
261
0e078e2f
TG
262 switch (mode) {
263 case CLOCK_EVT_MODE_PERIODIC:
264 case CLOCK_EVT_MODE_ONESHOT:
265 __setup_APIC_LVTT(calibration_result,
266 mode != CLOCK_EVT_MODE_PERIODIC, 1);
267 break;
268 case CLOCK_EVT_MODE_UNUSED:
269 case CLOCK_EVT_MODE_SHUTDOWN:
270 v = apic_read(APIC_LVTT);
271 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
272 apic_write(APIC_LVTT, v);
273 break;
274 case CLOCK_EVT_MODE_RESUME:
275 /* Nothing to do here */
276 break;
277 }
9b7711f0
HS
278
279 local_irq_restore(flags);
280}
281
1da177e4 282/*
0e078e2f 283 * Local APIC timer broadcast function
1da177e4 284 */
0e078e2f 285static void lapic_timer_broadcast(cpumask_t mask)
1da177e4 286{
0e078e2f
TG
287#ifdef CONFIG_SMP
288 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
289#endif
290}
1da177e4 291
0e078e2f
TG
292/*
293 * Setup the local APIC timer for this CPU. Copy the initilized values
294 * of the boot CPU and register the clock event in the framework.
295 */
296static void setup_APIC_timer(void)
297{
298 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 299
0e078e2f
TG
300 memcpy(levt, &lapic_clockevent, sizeof(*levt));
301 levt->cpumask = cpumask_of_cpu(smp_processor_id());
1da177e4 302
0e078e2f
TG
303 clockevents_register_device(levt);
304}
1da177e4 305
0e078e2f
TG
306/*
307 * In this function we calibrate APIC bus clocks to the external
308 * timer. Unfortunately we cannot use jiffies and the timer irq
309 * to calibrate, since some later bootup code depends on getting
310 * the first irq? Ugh.
311 *
312 * We want to do the calibration only once since we
313 * want to have local timer irqs syncron. CPUs connected
314 * by the same APIC bus have the very same bus frequency.
315 * And we want to have irqs off anyways, no accidental
316 * APIC irq that way.
317 */
318
319#define TICK_COUNT 100000000
320
89b3b1f4 321static int __init calibrate_APIC_clock(void)
0e078e2f
TG
322{
323 unsigned apic, apic_start;
324 unsigned long tsc, tsc_start;
325 int result;
326
327 local_irq_disable();
328
329 /*
330 * Put whatever arbitrary (but long enough) timeout
331 * value into the APIC clock, we just want to get the
332 * counter running for calibration.
333 *
334 * No interrupt enable !
335 */
336 __setup_APIC_LVTT(250000000, 0, 0);
337
338 apic_start = apic_read(APIC_TMCCT);
339#ifdef CONFIG_X86_PM_TIMER
340 if (apic_calibrate_pmtmr && pmtmr_ioport) {
341 pmtimer_wait(5000); /* 5ms wait */
342 apic = apic_read(APIC_TMCCT);
343 result = (apic_start - apic) * 1000L / 5;
344 } else
345#endif
346 {
347 rdtscll(tsc_start);
348
349 do {
350 apic = apic_read(APIC_TMCCT);
351 rdtscll(tsc);
352 } while ((tsc - tsc_start) < TICK_COUNT &&
353 (apic_start - apic) < TICK_COUNT);
354
355 result = (apic_start - apic) * 1000L * tsc_khz /
356 (tsc - tsc_start);
357 }
358
359 local_irq_enable();
360
361 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
362
363 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
364 result / 1000 / 1000, result / 1000 % 1000);
365
366 /* Calculate the scaled math multiplication factor */
877084fb
AM
367 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
368 lapic_clockevent.shift);
0e078e2f
TG
369 lapic_clockevent.max_delta_ns =
370 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
371 lapic_clockevent.min_delta_ns =
372 clockevent_delta2ns(0xF, &lapic_clockevent);
373
374 calibration_result = result / HZ;
89b3b1f4
CG
375
376 /*
377 * Do a sanity check on the APIC calibration result
378 */
379 if (calibration_result < (1000000 / HZ)) {
380 printk(KERN_WARNING
381 "APIC frequency too slow, disabling apic timer\n");
382 return -1;
383 }
384
385 return 0;
0e078e2f
TG
386}
387
e83a5fdc
HS
388/*
389 * Setup the boot APIC
390 *
391 * Calibrate and verify the result.
392 */
0e078e2f
TG
393void __init setup_boot_APIC_clock(void)
394{
395 /*
396 * The local apic timer can be disabled via the kernel commandline.
397 * Register the lapic timer as a dummy clock event source on SMP
398 * systems, so the broadcast mechanism is used. On UP systems simply
399 * ignore it.
400 */
401 if (disable_apic_timer) {
402 printk(KERN_INFO "Disabling APIC timer\n");
403 /* No broadcast on UP ! */
9d09951d
TG
404 if (num_possible_cpus() > 1) {
405 lapic_clockevent.mult = 1;
0e078e2f 406 setup_APIC_timer();
9d09951d 407 }
0e078e2f
TG
408 return;
409 }
410
411 printk(KERN_INFO "Using local APIC timer interrupts.\n");
89b3b1f4 412 if (calibrate_APIC_clock()) {
c2b84b30
TG
413 /* No broadcast on UP ! */
414 if (num_possible_cpus() > 1)
415 setup_APIC_timer();
416 return;
417 }
418
0e078e2f
TG
419 /*
420 * If nmi_watchdog is set to IO_APIC, we need the
421 * PIT/HPET going. Otherwise register lapic as a dummy
422 * device.
423 */
424 if (nmi_watchdog != NMI_IO_APIC)
425 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
426 else
427 printk(KERN_WARNING "APIC timer registered as dummy,"
116f570e 428 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f
TG
429
430 setup_APIC_timer();
431}
432
0e078e2f
TG
433void __cpuinit setup_secondary_APIC_clock(void)
434{
0e078e2f
TG
435 setup_APIC_timer();
436}
437
438/*
439 * The guts of the apic timer interrupt
440 */
441static void local_apic_timer_interrupt(void)
442{
443 int cpu = smp_processor_id();
444 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
445
446 /*
447 * Normally we should not be here till LAPIC has been initialized but
448 * in some cases like kdump, its possible that there is a pending LAPIC
449 * timer interrupt from previous kernel's context and is delivered in
450 * new kernel the moment interrupts are enabled.
451 *
452 * Interrupts are enabled early and LAPIC is setup much later, hence
453 * its possible that when we get here evt->event_handler is NULL.
454 * Check for event_handler being NULL and discard the interrupt as
455 * spurious.
456 */
457 if (!evt->event_handler) {
458 printk(KERN_WARNING
459 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
460 /* Switch it off */
461 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
462 return;
463 }
464
465 /*
466 * the NMI deadlock-detector uses this.
467 */
468 add_pda(apic_timer_irqs, 1);
469
470 evt->event_handler(evt);
471}
472
473/*
474 * Local APIC timer interrupt. This is the most natural way for doing
475 * local interrupts, but local timer interrupts can be emulated by
476 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
477 *
478 * [ if a single-CPU system runs an SMP kernel then we call the local
479 * interrupt as well. Thus we cannot inline the local irq ... ]
480 */
481void smp_apic_timer_interrupt(struct pt_regs *regs)
482{
483 struct pt_regs *old_regs = set_irq_regs(regs);
484
485 /*
486 * NOTE! We'd better ACK the irq immediately,
487 * because timer handling can be slow.
488 */
489 ack_APIC_irq();
490 /*
491 * update_process_times() expects us to have done irq_enter().
492 * Besides, if we don't timer interrupts ignore the global
493 * interrupt lock, which is the WrongThing (tm) to do.
494 */
495 exit_idle();
496 irq_enter();
497 local_apic_timer_interrupt();
498 irq_exit();
499 set_irq_regs(old_regs);
500}
501
502int setup_profiling_timer(unsigned int multiplier)
503{
504 return -EINVAL;
505}
506
507
508/*
509 * Local APIC start and shutdown
510 */
511
512/**
513 * clear_local_APIC - shutdown the local APIC
514 *
515 * This is called, when a CPU is disabled and before rebooting, so the state of
516 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
517 * leftovers during boot.
518 */
519void clear_local_APIC(void)
520{
2584a82d 521 int maxlvt;
0e078e2f
TG
522 u32 v;
523
d3432896
AK
524 /* APIC hasn't been mapped yet */
525 if (!apic_phys)
526 return;
527
528 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
529 /*
530 * Masking an LVT entry can trigger a local APIC error
531 * if the vector is zero. Mask LVTERR first to prevent this.
532 */
533 if (maxlvt >= 3) {
534 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
535 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
536 }
537 /*
538 * Careful: we have to set masks only first to deassert
539 * any level-triggered sources.
540 */
541 v = apic_read(APIC_LVTT);
542 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
543 v = apic_read(APIC_LVT0);
544 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
545 v = apic_read(APIC_LVT1);
546 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
547 if (maxlvt >= 4) {
548 v = apic_read(APIC_LVTPC);
549 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
550 }
551
552 /*
553 * Clean APIC state for other OSs:
554 */
555 apic_write(APIC_LVTT, APIC_LVT_MASKED);
556 apic_write(APIC_LVT0, APIC_LVT_MASKED);
557 apic_write(APIC_LVT1, APIC_LVT_MASKED);
558 if (maxlvt >= 3)
559 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
560 if (maxlvt >= 4)
561 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
562 apic_write(APIC_ESR, 0);
563 apic_read(APIC_ESR);
564}
565
566/**
567 * disable_local_APIC - clear and disable the local APIC
568 */
569void disable_local_APIC(void)
570{
571 unsigned int value;
572
573 clear_local_APIC();
574
575 /*
576 * Disable APIC (implies clearing of registers
577 * for 82489DX!).
578 */
579 value = apic_read(APIC_SPIV);
580 value &= ~APIC_SPIV_APIC_ENABLED;
581 apic_write(APIC_SPIV, value);
582}
583
584void lapic_shutdown(void)
585{
586 unsigned long flags;
587
588 if (!cpu_has_apic)
589 return;
590
591 local_irq_save(flags);
592
593 disable_local_APIC();
594
595 local_irq_restore(flags);
596}
597
598/*
599 * This is to verify that we're looking at a real local APIC.
600 * Check these against your board if the CPUs aren't getting
601 * started for no apparent reason.
602 */
603int __init verify_local_APIC(void)
604{
605 unsigned int reg0, reg1;
606
607 /*
608 * The version register is read-only in a real APIC.
609 */
610 reg0 = apic_read(APIC_LVR);
611 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
612 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
613 reg1 = apic_read(APIC_LVR);
614 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
615
616 /*
617 * The two version reads above should print the same
618 * numbers. If the second one is different, then we
619 * poke at a non-APIC.
620 */
621 if (reg1 != reg0)
622 return 0;
623
624 /*
625 * Check if the version looks reasonably.
626 */
627 reg1 = GET_APIC_VERSION(reg0);
628 if (reg1 == 0x00 || reg1 == 0xff)
629 return 0;
630 reg1 = lapic_get_maxlvt();
631 if (reg1 < 0x02 || reg1 == 0xff)
632 return 0;
633
634 /*
635 * The ID register is read/write in a real APIC.
636 */
05f2d12c 637 reg0 = read_apic_id();
0e078e2f
TG
638 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
639 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
05f2d12c 640 reg1 = read_apic_id();
0e078e2f
TG
641 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
642 apic_write(APIC_ID, reg0);
643 if (reg1 != (reg0 ^ APIC_ID_MASK))
644 return 0;
645
646 /*
1da177e4
LT
647 * The next two are just to see if we have sane values.
648 * They're only really relevant if we're in Virtual Wire
649 * compatibility mode, but most boxes are anymore.
650 */
651 reg0 = apic_read(APIC_LVT0);
0e078e2f 652 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
653 reg1 = apic_read(APIC_LVT1);
654 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
655
656 return 1;
657}
658
0e078e2f
TG
659/**
660 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
661 */
1da177e4
LT
662void __init sync_Arb_IDs(void)
663{
664 /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
0e078e2f 665 if (modern_apic())
1da177e4
LT
666 return;
667
668 /*
669 * Wait for idle.
670 */
671 apic_wait_icr_idle();
672
673 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
11a8e778 674 apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
1da177e4
LT
675 | APIC_DM_INIT);
676}
677
1da177e4
LT
678/*
679 * An initial setup of the virtual wire mode.
680 */
681void __init init_bsp_APIC(void)
682{
11a8e778 683 unsigned int value;
1da177e4
LT
684
685 /*
686 * Don't do the setup now if we have a SMP BIOS as the
687 * through-I/O-APIC virtual wire mode might be active.
688 */
689 if (smp_found_config || !cpu_has_apic)
690 return;
691
692 value = apic_read(APIC_LVR);
1da177e4
LT
693
694 /*
695 * Do not trust the local APIC being empty at bootup.
696 */
697 clear_local_APIC();
698
699 /*
700 * Enable APIC.
701 */
702 value = apic_read(APIC_SPIV);
703 value &= ~APIC_VECTOR_MASK;
704 value |= APIC_SPIV_APIC_ENABLED;
705 value |= APIC_SPIV_FOCUS_DISABLED;
706 value |= SPURIOUS_APIC_VECTOR;
11a8e778 707 apic_write(APIC_SPIV, value);
1da177e4
LT
708
709 /*
710 * Set up the virtual wire mode.
711 */
11a8e778 712 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 713 value = APIC_DM_NMI;
11a8e778 714 apic_write(APIC_LVT1, value);
1da177e4
LT
715}
716
0e078e2f
TG
717/**
718 * setup_local_APIC - setup the local APIC
719 */
720void __cpuinit setup_local_APIC(void)
1da177e4 721{
739f33b3 722 unsigned int value;
da7ed9f9 723 int i, j;
1da177e4 724
ac23d4ee 725 preempt_disable();
1da177e4 726 value = apic_read(APIC_LVR);
1da177e4 727
fe7414a2 728 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
1da177e4
LT
729
730 /*
731 * Double-check whether this APIC is really registered.
732 * This is meaningless in clustered apic mode, so we skip it.
733 */
734 if (!apic_id_registered())
735 BUG();
736
737 /*
738 * Intel recommends to set DFR, LDR and TPR before enabling
739 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
740 * document number 292116). So here it goes...
741 */
742 init_apic_ldr();
743
744 /*
745 * Set Task Priority to 'accept all'. We never change this
746 * later on.
747 */
748 value = apic_read(APIC_TASKPRI);
749 value &= ~APIC_TPRI_MASK;
11a8e778 750 apic_write(APIC_TASKPRI, value);
1da177e4 751
da7ed9f9
VG
752 /*
753 * After a crash, we no longer service the interrupts and a pending
754 * interrupt from previous kernel might still have ISR bit set.
755 *
756 * Most probably by now CPU has serviced that pending interrupt and
757 * it might not have done the ack_APIC_irq() because it thought,
758 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
759 * does not clear the ISR bit and cpu thinks it has already serivced
760 * the interrupt. Hence a vector might get locked. It was noticed
761 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
762 */
763 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
764 value = apic_read(APIC_ISR + i*0x10);
765 for (j = 31; j >= 0; j--) {
766 if (value & (1<<j))
767 ack_APIC_irq();
768 }
769 }
770
1da177e4
LT
771 /*
772 * Now that we are all set up, enable the APIC
773 */
774 value = apic_read(APIC_SPIV);
775 value &= ~APIC_VECTOR_MASK;
776 /*
777 * Enable APIC
778 */
779 value |= APIC_SPIV_APIC_ENABLED;
780
3f14c746
AK
781 /* We always use processor focus */
782
1da177e4
LT
783 /*
784 * Set spurious IRQ vector
785 */
786 value |= SPURIOUS_APIC_VECTOR;
11a8e778 787 apic_write(APIC_SPIV, value);
1da177e4
LT
788
789 /*
790 * Set up LVT0, LVT1:
791 *
792 * set up through-local-APIC on the BP's LINT0. This is not
793 * strictly necessary in pure symmetric-IO mode, but sometimes
794 * we delegate interrupts to the 8259A.
795 */
796 /*
797 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
798 */
799 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
a8fcf1a2 800 if (!smp_processor_id() && !value) {
1da177e4 801 value = APIC_DM_EXTINT;
bc1d99c1
CW
802 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
803 smp_processor_id());
1da177e4
LT
804 } else {
805 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1
CW
806 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
807 smp_processor_id());
1da177e4 808 }
11a8e778 809 apic_write(APIC_LVT0, value);
1da177e4
LT
810
811 /*
812 * only the BP should see the LINT1 NMI signal, obviously.
813 */
814 if (!smp_processor_id())
815 value = APIC_DM_NMI;
816 else
817 value = APIC_DM_NMI | APIC_LVT_MASKED;
11a8e778 818 apic_write(APIC_LVT1, value);
ac23d4ee 819 preempt_enable();
739f33b3 820}
1da177e4 821
a4928cff 822static void __cpuinit lapic_setup_esr(void)
739f33b3
AK
823{
824 unsigned maxlvt = lapic_get_maxlvt();
825
826 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
1c69524c 827 /*
739f33b3 828 * spec says clear errors after enabling vector.
1c69524c 829 */
739f33b3
AK
830 if (maxlvt > 3)
831 apic_write(APIC_ESR, 0);
832}
1da177e4 833
739f33b3
AK
834void __cpuinit end_local_APIC_setup(void)
835{
836 lapic_setup_esr();
f2802e7f 837 setup_apic_nmi_watchdog(NULL);
0e078e2f 838 apic_pm_activate();
1da177e4 839}
1da177e4
LT
840
841/*
842 * Detect and enable local APICs on non-SMP boards.
843 * Original code written by Keir Fraser.
844 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 845 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 846 */
0e078e2f 847static int __init detect_init_APIC(void)
1da177e4
LT
848{
849 if (!cpu_has_apic) {
850 printk(KERN_INFO "No local APIC present\n");
851 return -1;
852 }
853
854 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
c70dcb74 855 boot_cpu_physical_apicid = 0;
1da177e4
LT
856 return 0;
857}
858
8643f9d0
YL
859void __init early_init_lapic_mapping(void)
860{
431ee79d 861 unsigned long phys_addr;
8643f9d0
YL
862
863 /*
864 * If no local APIC can be found then go out
865 * : it means there is no mpatable and MADT
866 */
867 if (!smp_found_config)
868 return;
869
431ee79d 870 phys_addr = mp_lapic_addr;
8643f9d0 871
431ee79d 872 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
8643f9d0 873 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
431ee79d 874 APIC_BASE, phys_addr);
8643f9d0
YL
875
876 /*
877 * Fetch the APIC ID of the BSP in case we have a
878 * default configuration (or the MP table is broken).
879 */
05f2d12c 880 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
8643f9d0
YL
881}
882
0e078e2f
TG
883/**
884 * init_apic_mappings - initialize APIC mappings
885 */
1da177e4
LT
886void __init init_apic_mappings(void)
887{
1da177e4
LT
888 /*
889 * If no local APIC can be found then set up a fake all
890 * zeroes page to simulate the local APIC and another
891 * one for the IO-APIC.
892 */
893 if (!smp_found_config && detect_init_APIC()) {
894 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
895 apic_phys = __pa(apic_phys);
896 } else
897 apic_phys = mp_lapic_addr;
898
899 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
7ffeeb1e
YL
900 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
901 APIC_BASE, apic_phys);
1da177e4
LT
902
903 /*
904 * Fetch the APIC ID of the BSP in case we have a
905 * default configuration (or the MP table is broken).
906 */
05f2d12c 907 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
1da177e4
LT
908}
909
910/*
0e078e2f
TG
911 * This initializes the IO-APIC and APIC hardware if this is
912 * a UP kernel.
1da177e4 913 */
0e078e2f 914int __init APIC_init_uniprocessor(void)
1da177e4 915{
0e078e2f
TG
916 if (disable_apic) {
917 printk(KERN_INFO "Apic disabled\n");
918 return -1;
919 }
920 if (!cpu_has_apic) {
921 disable_apic = 1;
922 printk(KERN_INFO "Apic disabled by BIOS\n");
923 return -1;
924 }
1da177e4 925
0e078e2f 926 verify_local_APIC();
1da177e4 927
b5841765
GC
928 connect_bsp_APIC();
929
b6df1b8b 930 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
c70dcb74 931 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1da177e4 932
0e078e2f 933 setup_local_APIC();
1da177e4 934
739f33b3
AK
935 /*
936 * Now enable IO-APICs, actually call clear_IO_APIC
937 * We need clear_IO_APIC before enabling vector on BP
938 */
939 if (!skip_ioapic_setup && nr_ioapics)
940 enable_IO_APIC();
941
acae7d90
MR
942 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
943 localise_nmi_watchdog();
739f33b3
AK
944 end_local_APIC_setup();
945
0e078e2f
TG
946 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
947 setup_IO_APIC();
948 else
949 nr_ioapics = 0;
950 setup_boot_APIC_clock();
951 check_nmi_watchdog();
952 return 0;
1da177e4
LT
953}
954
955/*
0e078e2f 956 * Local APIC interrupts
1da177e4
LT
957 */
958
0e078e2f
TG
959/*
960 * This interrupt should _never_ happen with our APIC/SMP architecture
961 */
962asmlinkage void smp_spurious_interrupt(void)
1da177e4 963{
0e078e2f
TG
964 unsigned int v;
965 exit_idle();
966 irq_enter();
1da177e4 967 /*
0e078e2f
TG
968 * Check if this really is a spurious interrupt and ACK it
969 * if it is a vectored one. Just in case...
970 * Spurious interrupts should not be ACKed.
1da177e4 971 */
0e078e2f
TG
972 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
973 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
974 ack_APIC_irq();
c4d58cbd 975
0e078e2f
TG
976 add_pda(irq_spurious_count, 1);
977 irq_exit();
978}
1da177e4 979
0e078e2f
TG
980/*
981 * This interrupt should never happen with our APIC/SMP architecture
982 */
983asmlinkage void smp_error_interrupt(void)
984{
985 unsigned int v, v1;
1da177e4 986
0e078e2f
TG
987 exit_idle();
988 irq_enter();
989 /* First tickle the hardware, only then report what went on. -- REW */
990 v = apic_read(APIC_ESR);
991 apic_write(APIC_ESR, 0);
992 v1 = apic_read(APIC_ESR);
993 ack_APIC_irq();
994 atomic_inc(&irq_err_count);
ba7eda4c 995
0e078e2f
TG
996 /* Here is what the APIC error bits mean:
997 0: Send CS error
998 1: Receive CS error
999 2: Send accept error
1000 3: Receive accept error
1001 4: Reserved
1002 5: Send illegal vector
1003 6: Received illegal vector
1004 7: Illegal register address
1005 */
1006 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1007 smp_processor_id(), v , v1);
1008 irq_exit();
1da177e4
LT
1009}
1010
b5841765
GC
1011/**
1012 * * connect_bsp_APIC - attach the APIC to the interrupt system
1013 * */
1014void __init connect_bsp_APIC(void)
1015{
1016 enable_apic_mode();
1017}
1018
0e078e2f 1019void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1020{
0e078e2f
TG
1021 /* Go back to Virtual Wire compatibility mode */
1022 unsigned long value;
1da177e4 1023
0e078e2f
TG
1024 /* For the spurious interrupt use vector F, and enable it */
1025 value = apic_read(APIC_SPIV);
1026 value &= ~APIC_VECTOR_MASK;
1027 value |= APIC_SPIV_APIC_ENABLED;
1028 value |= 0xf;
1029 apic_write(APIC_SPIV, value);
b8ce3359 1030
0e078e2f
TG
1031 if (!virt_wire_setup) {
1032 /*
1033 * For LVT0 make it edge triggered, active high,
1034 * external and enabled
1035 */
1036 value = apic_read(APIC_LVT0);
1037 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1038 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1039 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1040 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1041 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1042 apic_write(APIC_LVT0, value);
1043 } else {
1044 /* Disable LVT0 */
1045 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1046 }
b8ce3359 1047
0e078e2f
TG
1048 /* For LVT1 make it edge triggered, active high, nmi and enabled */
1049 value = apic_read(APIC_LVT1);
1050 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1051 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1052 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1053 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1054 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1055 apic_write(APIC_LVT1, value);
1da177e4
LT
1056}
1057
be8a5685
AS
1058void __cpuinit generic_processor_info(int apicid, int version)
1059{
1060 int cpu;
1061 cpumask_t tmp_map;
1062
1063 if (num_processors >= NR_CPUS) {
1064 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1065 " Processor ignored.\n", NR_CPUS);
1066 return;
1067 }
1068
1069 if (num_processors >= maxcpus) {
1070 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1071 " Processor ignored.\n", maxcpus);
1072 return;
1073 }
1074
1075 num_processors++;
1076 cpus_complement(tmp_map, cpu_present_map);
1077 cpu = first_cpu(tmp_map);
1078
1079 physid_set(apicid, phys_cpu_present_map);
1080 if (apicid == boot_cpu_physical_apicid) {
1081 /*
1082 * x86_bios_cpu_apicid is required to have processors listed
1083 * in same order as logical cpu numbers. Hence the first
1084 * entry is BSP, and so on.
1085 */
1086 cpu = 0;
1087 }
e0da3364
YL
1088 if (apicid > max_physical_apicid)
1089 max_physical_apicid = apicid;
1090
be8a5685 1091 /* are we being called early in kernel startup? */
23ca4bba
MT
1092 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1093 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1094 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
be8a5685
AS
1095
1096 cpu_to_apicid[cpu] = apicid;
1097 bios_cpu_apicid[cpu] = apicid;
1098 } else {
1099 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1100 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1101 }
1102
1103 cpu_set(cpu, cpu_possible_map);
1104 cpu_set(cpu, cpu_present_map);
1105}
1106
89039b37 1107/*
0e078e2f 1108 * Power management
89039b37 1109 */
0e078e2f
TG
1110#ifdef CONFIG_PM
1111
1112static struct {
1113 /* 'active' is true if the local APIC was enabled by us and
1114 not the BIOS; this signifies that we are also responsible
1115 for disabling it before entering apm/acpi suspend */
1116 int active;
1117 /* r/w apic fields */
1118 unsigned int apic_id;
1119 unsigned int apic_taskpri;
1120 unsigned int apic_ldr;
1121 unsigned int apic_dfr;
1122 unsigned int apic_spiv;
1123 unsigned int apic_lvtt;
1124 unsigned int apic_lvtpc;
1125 unsigned int apic_lvt0;
1126 unsigned int apic_lvt1;
1127 unsigned int apic_lvterr;
1128 unsigned int apic_tmict;
1129 unsigned int apic_tdcr;
1130 unsigned int apic_thmr;
1131} apic_pm_state;
1132
1133static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1134{
1135 unsigned long flags;
1136 int maxlvt;
89039b37 1137
0e078e2f
TG
1138 if (!apic_pm_state.active)
1139 return 0;
89039b37 1140
0e078e2f 1141 maxlvt = lapic_get_maxlvt();
89039b37 1142
05f2d12c 1143 apic_pm_state.apic_id = read_apic_id();
0e078e2f
TG
1144 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1145 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1146 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1147 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1148 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1149 if (maxlvt >= 4)
1150 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1151 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1152 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1153 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1154 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1155 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1156#ifdef CONFIG_X86_MCE_INTEL
1157 if (maxlvt >= 5)
1158 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1159#endif
1160 local_irq_save(flags);
1161 disable_local_APIC();
1162 local_irq_restore(flags);
1163 return 0;
1da177e4
LT
1164}
1165
0e078e2f 1166static int lapic_resume(struct sys_device *dev)
1da177e4 1167{
0e078e2f
TG
1168 unsigned int l, h;
1169 unsigned long flags;
1170 int maxlvt;
1da177e4 1171
0e078e2f
TG
1172 if (!apic_pm_state.active)
1173 return 0;
89b831ef 1174
0e078e2f 1175 maxlvt = lapic_get_maxlvt();
1da177e4 1176
0e078e2f
TG
1177 local_irq_save(flags);
1178 rdmsr(MSR_IA32_APICBASE, l, h);
1179 l &= ~MSR_IA32_APICBASE_BASE;
1180 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1181 wrmsr(MSR_IA32_APICBASE, l, h);
1182 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1183 apic_write(APIC_ID, apic_pm_state.apic_id);
1184 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1185 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1186 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1187 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1188 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1189 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1190#ifdef CONFIG_X86_MCE_INTEL
1191 if (maxlvt >= 5)
1192 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1193#endif
1194 if (maxlvt >= 4)
1195 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1196 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1197 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1198 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1199 apic_write(APIC_ESR, 0);
1200 apic_read(APIC_ESR);
1201 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1202 apic_write(APIC_ESR, 0);
1203 apic_read(APIC_ESR);
1204 local_irq_restore(flags);
1205 return 0;
1206}
b8ce3359 1207
0e078e2f
TG
1208static struct sysdev_class lapic_sysclass = {
1209 .name = "lapic",
1210 .resume = lapic_resume,
1211 .suspend = lapic_suspend,
1212};
b8ce3359 1213
0e078e2f 1214static struct sys_device device_lapic = {
e83a5fdc
HS
1215 .id = 0,
1216 .cls = &lapic_sysclass,
0e078e2f 1217};
b8ce3359 1218
0e078e2f
TG
1219static void __cpuinit apic_pm_activate(void)
1220{
1221 apic_pm_state.active = 1;
1da177e4
LT
1222}
1223
0e078e2f 1224static int __init init_lapic_sysfs(void)
1da177e4 1225{
0e078e2f 1226 int error;
e83a5fdc 1227
0e078e2f
TG
1228 if (!cpu_has_apic)
1229 return 0;
1230 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 1231
0e078e2f
TG
1232 error = sysdev_class_register(&lapic_sysclass);
1233 if (!error)
1234 error = sysdev_register(&device_lapic);
1235 return error;
1da177e4 1236}
0e078e2f
TG
1237device_initcall(init_lapic_sysfs);
1238
1239#else /* CONFIG_PM */
1240
1241static void apic_pm_activate(void) { }
1242
1243#endif /* CONFIG_PM */
1da177e4
LT
1244
1245/*
f8bf3c65 1246 * apic_is_clustered_box() -- Check if we can expect good TSC
1da177e4
LT
1247 *
1248 * Thus far, the major user of this is IBM's Summit2 series:
1249 *
637029c6 1250 * Clustered boxes may have unsynced TSC problems if they are
1da177e4
LT
1251 * multi-chassis. Use available data to take a good guess.
1252 * If in doubt, go HPET.
1253 */
f8bf3c65 1254__cpuinit int apic_is_clustered_box(void)
1da177e4
LT
1255{
1256 int i, clusters, zeros;
1257 unsigned id;
322850af 1258 u16 *bios_cpu_apicid;
1da177e4
LT
1259 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1260
322850af
YL
1261 /*
1262 * there is not this kind of box with AMD CPU yet.
1263 * Some AMD box with quadcore cpu and 8 sockets apicid
1264 * will be [4, 0x23] or [8, 0x27] could be thought to
f8fffa45 1265 * vsmp box still need checking...
322850af 1266 */
1cb68487 1267 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
322850af
YL
1268 return 0;
1269
23ca4bba 1270 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 1271 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4
LT
1272
1273 for (i = 0; i < NR_CPUS; i++) {
e8c10ef9 1274 /* are we being called early in kernel startup? */
693e3c56
MT
1275 if (bios_cpu_apicid) {
1276 id = bios_cpu_apicid[i];
e8c10ef9 1277 }
1278 else if (i < nr_cpu_ids) {
1279 if (cpu_present(i))
1280 id = per_cpu(x86_bios_cpu_apicid, i);
1281 else
1282 continue;
1283 }
1284 else
1285 break;
1286
1da177e4
LT
1287 if (id != BAD_APICID)
1288 __set_bit(APIC_CLUSTERID(id), clustermap);
1289 }
1290
1291 /* Problem: Partially populated chassis may not have CPUs in some of
1292 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 1293 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1294 * Since clusters are allocated sequentially, count zeros only if
1295 * they are bounded by ones.
1da177e4
LT
1296 */
1297 clusters = 0;
1298 zeros = 0;
1299 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1300 if (test_bit(i, clustermap)) {
1301 clusters += 1 + zeros;
1302 zeros = 0;
1303 } else
1304 ++zeros;
1305 }
1306
1cb68487
RT
1307 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1308 * not guaranteed to be synced between boards
1309 */
1310 if (is_vsmp_box() && clusters > 1)
1311 return 1;
1312
1da177e4 1313 /*
f8bf3c65 1314 * If clusters > 2, then should be multi-chassis.
1da177e4
LT
1315 * May have to revisit this when multi-core + hyperthreaded CPUs come
1316 * out, but AFAIK this will work even for them.
1317 */
1318 return (clusters > 2);
1319}
1320
1321/*
0e078e2f 1322 * APIC command line parameters
1da177e4 1323 */
0e078e2f 1324static int __init apic_set_verbosity(char *str)
1da177e4 1325{
0e078e2f
TG
1326 if (str == NULL) {
1327 skip_ioapic_setup = 0;
1328 ioapic_force = 1;
1329 return 0;
1da177e4 1330 }
0e078e2f
TG
1331 if (strcmp("debug", str) == 0)
1332 apic_verbosity = APIC_DEBUG;
1333 else if (strcmp("verbose", str) == 0)
1334 apic_verbosity = APIC_VERBOSE;
1335 else {
1336 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1337 " use apic=verbose or apic=debug\n", str);
1338 return -EINVAL;
1da177e4
LT
1339 }
1340
1da177e4
LT
1341 return 0;
1342}
0e078e2f 1343early_param("apic", apic_set_verbosity);
1da177e4 1344
6935d1f9
TG
1345static __init int setup_disableapic(char *str)
1346{
1da177e4 1347 disable_apic = 1;
9175fc06 1348 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
1349 return 0;
1350}
1351early_param("disableapic", setup_disableapic);
1da177e4 1352
2c8c0e6b 1353/* same as disableapic, for compatibility */
6935d1f9
TG
1354static __init int setup_nolapic(char *str)
1355{
2c8c0e6b 1356 return setup_disableapic(str);
6935d1f9 1357}
2c8c0e6b 1358early_param("nolapic", setup_nolapic);
1da177e4 1359
2e7c2838
LT
1360static int __init parse_lapic_timer_c2_ok(char *arg)
1361{
1362 local_apic_timer_c2_ok = 1;
1363 return 0;
1364}
1365early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1366
6935d1f9
TG
1367static __init int setup_noapictimer(char *str)
1368{
73dea47f 1369 if (str[0] != ' ' && str[0] != 0)
9b41046c 1370 return 0;
1da177e4 1371 disable_apic_timer = 1;
9b41046c 1372 return 1;
6935d1f9 1373}
9f75e9b7 1374__setup("noapictimer", setup_noapictimer);
73dea47f 1375
0c3749c4
AK
1376static __init int setup_apicpmtimer(char *s)
1377{
1378 apic_calibrate_pmtmr = 1;
7fd67843 1379 notsc_setup(NULL);
b8ce3359 1380 return 0;
0c3749c4
AK
1381}
1382__setup("apicpmtimer", setup_apicpmtimer);
1383
1e934dda
YL
1384static int __init lapic_insert_resource(void)
1385{
1386 if (!apic_phys)
1387 return -1;
1388
1389 /* Put local APIC into the resource map. */
1390 lapic_resource.start = apic_phys;
1391 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1392 insert_resource(&iomem_resource, &lapic_resource);
1393
1394 return 0;
1395}
1396
1397/*
1398 * need call insert after e820_reserve_resources()
1399 * that is using request_resource
1400 */
1401late_initcall(lapic_insert_resource);