]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/ata/ata_piix.c
[SCSI] remove can_power_off flag from scsi_device
[mirror_ubuntu-artful-kernel.git] / drivers / ata / ata_piix.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
ab771630 17 * Copyright (C) 2003 Red Hat Inc
af36d7f0
JG
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
d96212ed 40 * Documentation
25985edc
LDM
41 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
2c5ff671 43 * driver the list of errata that are relevant is below, going back to
d96212ed
AC
44 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
88393161 46 * The chipsets all follow very much the same design. The original Triton
25985edc 47 * series chipsets do _not_ support independent device timings, but this
d96212ed
AC
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
25985edc 50 * driver supports only the chips with independent timing (that is those
d96212ed
AC
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
c611bed7 75 * ICH7 errata #16 - MWDMA1 timings are incorrect
d96212ed
AC
76 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
1da177e4
LT
84 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
6248e647 92#include <linux/device.h>
5a0e3ad6 93#include <linux/gfp.h>
1da177e4
LT
94#include <scsi/scsi_host.h>
95#include <linux/libata.h>
b8b275ef 96#include <linux/dmi.h>
1da177e4
LT
97
98#define DRV_NAME "ata_piix"
c611bed7 99#define DRV_VERSION "2.13"
1da177e4
LT
100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
c7290724
TH
105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
1da177e4 109
ff0fc146 110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
c7290724 111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
1da177e4 112
800b3996
TH
113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
b3362f88 115
5e5a4f5d
ML
116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
1da177e4
LT
118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
d33f58b8
TH
121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
25985edc 127 NA = -2, /* not available */
d33f58b8
TH
128 RV = -3, /* reserved */
129
7b6dbd68 130 PIIX_AHCI_DEVICE = 6,
b8b275ef
TH
131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
1da177e4
LT
134};
135
9cde9ed1
TH
136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
c611bed7 143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
9cde9ed1
TH
144 ich5_sata,
145 ich6_sata,
9c0bf675
TH
146 ich6m_sata,
147 ich8_sata,
9cde9ed1 148 ich8_2port_sata,
9c0bf675
TH
149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
9cde9ed1 151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
5e5a4f5d 152 ich8_sata_snb,
9cde9ed1
TH
153};
154
d33f58b8
TH
155struct piix_map_db {
156 const u32 mask;
73291a1c 157 const u16 port_enable;
d33f58b8
TH
158 const int map[][4];
159};
160
d96715c1
TH
161struct piix_host_priv {
162 const int *map;
2852bcf7 163 u32 saved_iocfg;
c7290724 164 void __iomem *sidpr;
d96715c1
TH
165};
166
1da177e4
LT
167static unsigned int in_module_init = 1;
168
3b7d697d 169static const struct pci_device_id piix_pci_tbl[] = {
d2cdfc0d
AC
170 /* Intel PIIX3 for the 430HX etc */
171 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
25f98131
TH
172 /* VMware ICH4 */
173 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
669a5db4
JG
174 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
175 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
176 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
669a5db4
JG
177 /* Intel PIIX4 */
178 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
179 /* Intel PIIX4 */
180 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
181 /* Intel PIIX */
182 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
183 /* Intel ICH (i810, i815, i840) UDMA 66*/
184 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
185 /* Intel ICH0 : UDMA 33*/
186 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
187 /* Intel ICH2M */
188 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
189 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
190 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
191 /* Intel ICH3M */
192 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
193 /* Intel ICH3 (E7500/1) UDMA 100 */
194 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
4bb969db
BH
195 /* Intel ICH4-L */
196 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
197 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
198 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
200 /* Intel ICH5 */
2eb829e9 201 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
669a5db4
JG
202 /* C-ICH (i810E2) */
203 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
85cd7251 204 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
669a5db4
JG
205 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* ICH6 (and 6) (i915) UDMA 100 */
207 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* ICH7/7-R (i945, i975) UDMA 100*/
c611bed7
AC
209 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
210 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
c1e6f28c
CL
211 /* ICH8 Mobile PATA Controller */
212 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
1da177e4 213
7654db1a 214 /* SATA ports */
4fca377f 215
1d076e5b 216 /* 82801EB (ICH5) */
1da177e4 217 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 218 /* 82801EB (ICH5) */
1da177e4 219 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 220 /* 6300ESB (ICH5 variant with broken PCS present bits) */
5e56a37c 221 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 222 /* 6300ESB pretending RAID */
5e56a37c 223 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
1d076e5b 224 /* 82801FB/FW (ICH6/ICH6W) */
1da177e4 225 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 226 /* 82801FR/FRW (ICH6R/ICH6RW) */
9c0bf675 227 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
5016d7d2
TH
228 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
229 * Attach iff the controller is in IDE mode. */
230 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
9c0bf675 231 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
1d076e5b 232 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
9c0bf675 233 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
1d076e5b 234 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
9c0bf675 235 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
f98b6573 236 /* Enterprise Southbridge 2 (631xESB/632xESB) */
9c0bf675 237 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
f98b6573 238 /* SATA Controller 1 IDE (ICH8) */
9c0bf675 239 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 240 /* SATA Controller 2 IDE (ICH8) */
00242ec8 241 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
8d8ef2fb 242 /* Mobile SATA Controller IDE (ICH8M), Apple */
9c0bf675 243 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
23cf296e 244 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
487eff68 245 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
23cf296e
TH
246 /* Mobile SATA Controller IDE (ICH8M) */
247 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 248 /* SATA Controller IDE (ICH9) */
9c0bf675 249 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
f98b6573 250 /* SATA Controller IDE (ICH9) */
00242ec8 251 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 252 /* SATA Controller IDE (ICH9) */
00242ec8 253 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 254 /* SATA Controller IDE (ICH9M) */
00242ec8 255 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 256 /* SATA Controller IDE (ICH9M) */
00242ec8 257 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
f98b6573 258 /* SATA Controller IDE (ICH9M) */
9c0bf675 259 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
c5cf0ffa 260 /* SATA Controller IDE (Tolapai) */
9c0bf675 261 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
bf7f22b9 262 /* SATA Controller IDE (ICH10) */
9c0bf675 263 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
264 /* SATA Controller IDE (ICH10) */
265 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
266 /* SATA Controller IDE (ICH10) */
9c0bf675 267 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
bf7f22b9
JG
268 /* SATA Controller IDE (ICH10) */
269 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
c6c6a1af
SH
270 /* SATA Controller IDE (PCH) */
271 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
272 /* SATA Controller IDE (PCH) */
0395e61b
SH
273 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
274 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
275 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
276 /* SATA Controller IDE (PCH) */
0395e61b
SH
277 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
278 /* SATA Controller IDE (PCH) */
c6c6a1af
SH
279 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
280 /* SATA Controller IDE (PCH) */
281 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
88e8201e 282 /* SATA Controller IDE (CPT) */
5e5a4f5d 283 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
88e8201e 284 /* SATA Controller IDE (CPT) */
5e5a4f5d 285 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
88e8201e
SH
286 /* SATA Controller IDE (CPT) */
287 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (CPT) */
289 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
238e149c 290 /* SATA Controller IDE (PBG) */
5e5a4f5d 291 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
238e149c
SH
292 /* SATA Controller IDE (PBG) */
293 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
4a836c70 294 /* SATA Controller IDE (Panther Point) */
5e5a4f5d 295 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
4a836c70 296 /* SATA Controller IDE (Panther Point) */
5e5a4f5d 297 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
4a836c70
SH
298 /* SATA Controller IDE (Panther Point) */
299 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
300 /* SATA Controller IDE (Panther Point) */
301 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
78140cfe
SH
302 /* SATA Controller IDE (Lynx Point) */
303 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
304 /* SATA Controller IDE (Lynx Point) */
305 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
306 /* SATA Controller IDE (Lynx Point) */
307 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
308 /* SATA Controller IDE (Lynx Point) */
309 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
389cd784
JR
310 /* SATA Controller IDE (Lynx Point-LP) */
311 { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
312 /* SATA Controller IDE (Lynx Point-LP) */
313 { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
314 /* SATA Controller IDE (Lynx Point-LP) */
315 { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
316 /* SATA Controller IDE (Lynx Point-LP) */
317 { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
96d5d96a
SH
318 /* SATA Controller IDE (DH89xxCC) */
319 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
aaa51527
SH
320 /* SATA Controller IDE (Avoton) */
321 { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
322 /* SATA Controller IDE (Avoton) */
323 { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
324 /* SATA Controller IDE (Avoton) */
325 { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
326 /* SATA Controller IDE (Avoton) */
327 { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
1da177e4
LT
328 { } /* terminate list */
329};
330
d96715c1 331static const struct piix_map_db ich5_map_db = {
d33f58b8 332 .mask = 0x7,
ea35d29e 333 .port_enable = 0x3,
d33f58b8
TH
334 .map = {
335 /* PM PS SM SS MAP */
336 { P0, NA, P1, NA }, /* 000b */
337 { P1, NA, P0, NA }, /* 001b */
338 { RV, RV, RV, RV },
339 { RV, RV, RV, RV },
340 { P0, P1, IDE, IDE }, /* 100b */
341 { P1, P0, IDE, IDE }, /* 101b */
342 { IDE, IDE, P0, P1 }, /* 110b */
343 { IDE, IDE, P1, P0 }, /* 111b */
344 },
345};
346
d96715c1 347static const struct piix_map_db ich6_map_db = {
d33f58b8 348 .mask = 0x3,
ea35d29e 349 .port_enable = 0xf,
d33f58b8
TH
350 .map = {
351 /* PM PS SM SS MAP */
79ea24e7 352 { P0, P2, P1, P3 }, /* 00b */
d33f58b8
TH
353 { IDE, IDE, P1, P3 }, /* 01b */
354 { P0, P2, IDE, IDE }, /* 10b */
355 { RV, RV, RV, RV },
356 },
357};
358
d96715c1 359static const struct piix_map_db ich6m_map_db = {
d33f58b8 360 .mask = 0x3,
ea35d29e 361 .port_enable = 0x5,
67083741
TH
362
363 /* Map 01b isn't specified in the doc but some notebooks use
c6446a4c
TH
364 * it anyway. MAP 01b have been spotted on both ICH6M and
365 * ICH7M.
67083741
TH
366 */
367 .map = {
368 /* PM PS SM SS MAP */
e04b3b9d 369 { P0, P2, NA, NA }, /* 00b */
67083741
TH
370 { IDE, IDE, P1, P3 }, /* 01b */
371 { P0, P2, IDE, IDE }, /* 10b */
372 { RV, RV, RV, RV },
373 },
374};
375
08f12edc
JG
376static const struct piix_map_db ich8_map_db = {
377 .mask = 0x3,
a0ce9aca 378 .port_enable = 0xf,
08f12edc
JG
379 .map = {
380 /* PM PS SM SS MAP */
158f30c8 381 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
08f12edc 382 { RV, RV, RV, RV },
ac2b0437 383 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
08f12edc
JG
384 { RV, RV, RV, RV },
385 },
386};
387
00242ec8 388static const struct piix_map_db ich8_2port_map_db = {
e2d352af
JG
389 .mask = 0x3,
390 .port_enable = 0x3,
391 .map = {
392 /* PM PS SM SS MAP */
393 { P0, NA, P1, NA }, /* 00b */
394 { RV, RV, RV, RV }, /* 01b */
395 { RV, RV, RV, RV }, /* 10b */
396 { RV, RV, RV, RV },
397 },
c5cf0ffa
JG
398};
399
8d8ef2fb
TR
400static const struct piix_map_db ich8m_apple_map_db = {
401 .mask = 0x3,
402 .port_enable = 0x1,
403 .map = {
404 /* PM PS SM SS MAP */
405 { P0, NA, NA, NA }, /* 00b */
406 { RV, RV, RV, RV },
407 { P0, P2, IDE, IDE }, /* 10b */
408 { RV, RV, RV, RV },
409 },
410};
411
00242ec8 412static const struct piix_map_db tolapai_map_db = {
8f73a688
JG
413 .mask = 0x3,
414 .port_enable = 0x3,
415 .map = {
416 /* PM PS SM SS MAP */
417 { P0, NA, P1, NA }, /* 00b */
418 { RV, RV, RV, RV }, /* 01b */
419 { RV, RV, RV, RV }, /* 10b */
420 { RV, RV, RV, RV },
421 },
422};
423
d96715c1
TH
424static const struct piix_map_db *piix_map_db_table[] = {
425 [ich5_sata] = &ich5_map_db,
d96715c1 426 [ich6_sata] = &ich6_map_db,
9c0bf675
TH
427 [ich6m_sata] = &ich6m_map_db,
428 [ich8_sata] = &ich8_map_db,
00242ec8 429 [ich8_2port_sata] = &ich8_2port_map_db,
9c0bf675
TH
430 [ich8m_apple_sata] = &ich8m_apple_map_db,
431 [tolapai_sata] = &tolapai_map_db,
5e5a4f5d 432 [ich8_sata_snb] = &ich8_map_db,
d96715c1
TH
433};
434
1da177e4
LT
435static struct pci_bits piix_enable_bits[] = {
436 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
437 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
438};
439
440MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
441MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
442MODULE_LICENSE("GPL");
443MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
444MODULE_VERSION(DRV_VERSION);
445
fc085150
AC
446struct ich_laptop {
447 u16 device;
448 u16 subvendor;
449 u16 subdevice;
450};
451
452/*
453 * List of laptops that use short cables rather than 80 wire
454 */
455
456static const struct ich_laptop ich_laptop[] = {
457 /* devid, subvendor, subdev */
458 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
2655e2ce 459 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
babfb682 460 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
6034734d 461 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
12340106 462 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
54174db3 463 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
af901ca1 464 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
d09addf6 465 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
6034734d 466 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
b33620f9 467 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
e1fefea9
CIK
468 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
469 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
01ce2601 470 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
124a6eec 471 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
fc085150
AC
472 /* end marker */
473 { 0, }
474};
475
5e5a4f5d
ML
476static int piix_port_start(struct ata_port *ap)
477{
478 if (!(ap->flags & PIIX_FLAG_PIO16))
479 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
480
481 return ata_bmdma_port_start(ap);
482}
483
1da177e4 484/**
eb4a2c7f 485 * ich_pata_cable_detect - Probe host controller cable detect info
1da177e4
LT
486 * @ap: Port for which cable detect info is desired
487 *
488 * Read 80c cable indicator from ATA PCI device's PCI config
489 * register. This register is normally set by firmware (BIOS).
490 *
491 * LOCKING:
492 * None (inherited from caller).
493 */
669a5db4 494
eb4a2c7f 495static int ich_pata_cable_detect(struct ata_port *ap)
1da177e4 496{
cca3974e 497 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
2852bcf7 498 struct piix_host_priv *hpriv = ap->host->private_data;
fc085150 499 const struct ich_laptop *lap = &ich_laptop[0];
2852bcf7 500 u8 mask;
1da177e4 501
fc085150
AC
502 /* Check for specials - Acer Aspire 5602WLMi */
503 while (lap->device) {
504 if (lap->device == pdev->device &&
505 lap->subvendor == pdev->subsystem_vendor &&
2dcb407e 506 lap->subdevice == pdev->subsystem_device)
eb4a2c7f 507 return ATA_CBL_PATA40_SHORT;
2dcb407e 508
fc085150
AC
509 lap++;
510 }
511
1da177e4 512 /* check BIOS cable detect results */
2a88d1ac 513 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
2852bcf7 514 if ((hpriv->saved_iocfg & mask) == 0)
eb4a2c7f
AC
515 return ATA_CBL_PATA40;
516 return ATA_CBL_PATA80;
1da177e4
LT
517}
518
519/**
ccc4672a 520 * piix_pata_prereset - prereset for PATA host controller
cc0680a5 521 * @link: Target link
d4b2bab4 522 * @deadline: deadline jiffies for the operation
1da177e4 523 *
573db6b8
TH
524 * LOCKING:
525 * None (inherited from caller).
526 */
cc0680a5 527static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
1da177e4 528{
cc0680a5 529 struct ata_port *ap = link->ap;
cca3974e 530 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1da177e4 531
c961922b
AC
532 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
533 return -ENOENT;
9363c382 534 return ata_sff_prereset(link, deadline);
ccc4672a
TH
535}
536
60c3be38
BZ
537static DEFINE_SPINLOCK(piix_lock);
538
6a94a746
BZ
539static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
540 u8 pio)
1da177e4 541{
cca3974e 542 struct pci_dev *dev = to_pci_dev(ap->host->dev);
60c3be38 543 unsigned long flags;
1da177e4 544 unsigned int is_slave = (adev->devno != 0);
2a88d1ac 545 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
1da177e4
LT
546 unsigned int slave_port = 0x44;
547 u16 master_data;
548 u8 slave_data;
669a5db4
JG
549 u8 udma_enable;
550 int control = 0;
85cd7251 551
669a5db4
JG
552 /*
553 * See Intel Document 298600-004 for the timing programing rules
554 * for ICH controllers.
555 */
1da177e4
LT
556
557 static const /* ISP RTC */
558 u8 timings[][2] = { { 0, 0 },
559 { 0, 0 },
560 { 1, 0 },
561 { 2, 1 },
562 { 2, 3 }, };
563
669a5db4
JG
564 if (pio >= 2)
565 control |= 1; /* TIME1 enable */
566 if (ata_pio_need_iordy(adev))
567 control |= 2; /* IE enable */
85cd7251 568 /* Intel specifies that the PPE functionality is for disk only */
669a5db4
JG
569 if (adev->class == ATA_DEV_ATA)
570 control |= 4; /* PPE enable */
6a94a746
BZ
571 /*
572 * If the drive MWDMA is faster than it can do PIO then
573 * we must force PIO into PIO0
574 */
575 if (adev->pio_mode < XFER_PIO_0 + pio)
576 /* Enable DMA timing only */
577 control |= 8; /* PIO cycles in PIO0 */
669a5db4 578
60c3be38
BZ
579 spin_lock_irqsave(&piix_lock, flags);
580
a5bf5f5a
TH
581 /* PIO configuration clears DTE unconditionally. It will be
582 * programmed in set_dmamode which is guaranteed to be called
583 * after set_piomode if any DMA mode is available.
584 */
1da177e4
LT
585 pci_read_config_word(dev, master_port, &master_data);
586 if (is_slave) {
a5bf5f5a
TH
587 /* clear TIME1|IE1|PPE1|DTE1 */
588 master_data &= 0xff0f;
669a5db4
JG
589 /* enable PPE1, IE1 and TIME1 as needed */
590 master_data |= (control << 4);
1da177e4 591 pci_read_config_byte(dev, slave_port, &slave_data);
2a88d1ac 592 slave_data &= (ap->port_no ? 0x0f : 0xf0);
669a5db4 593 /* Load the timing nibble for this slave */
a5bf5f5a
TH
594 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
595 << (ap->port_no ? 4 : 0);
1da177e4 596 } else {
a5bf5f5a
TH
597 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
598 master_data &= 0xccf0;
669a5db4
JG
599 /* Enable PPE, IE and TIME as appropriate */
600 master_data |= control;
a5bf5f5a 601 /* load ISP and RCT */
1da177e4
LT
602 master_data |=
603 (timings[pio][0] << 12) |
604 (timings[pio][1] << 8);
605 }
ce986690
BZ
606
607 /* Enable SITRE (separate slave timing register) */
608 master_data |= 0x4000;
1da177e4
LT
609 pci_write_config_word(dev, master_port, master_data);
610 if (is_slave)
611 pci_write_config_byte(dev, slave_port, slave_data);
669a5db4
JG
612
613 /* Ensure the UDMA bit is off - it will be turned back on if
614 UDMA is selected */
85cd7251 615
669a5db4
JG
616 if (ap->udma_mask) {
617 pci_read_config_byte(dev, 0x48, &udma_enable);
618 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
619 pci_write_config_byte(dev, 0x48, udma_enable);
620 }
60c3be38
BZ
621
622 spin_unlock_irqrestore(&piix_lock, flags);
1da177e4
LT
623}
624
6a94a746
BZ
625/**
626 * piix_set_piomode - Initialize host controller PATA PIO timings
627 * @ap: Port whose timings we are configuring
628 * @adev: Drive in question
629 *
630 * Set PIO mode for device, in host controller PCI config space.
631 *
632 * LOCKING:
633 * None (inherited from caller).
634 */
635
636static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
637{
638 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
639}
640
1da177e4 641/**
669a5db4 642 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
1da177e4 643 * @ap: Port whose timings we are configuring
669a5db4 644 * @adev: Drive in question
c32a8fd7 645 * @isich: set if the chip is an ICH device
1da177e4
LT
646 *
647 * Set UDMA mode for device, in host controller PCI config space.
648 *
649 * LOCKING:
650 * None (inherited from caller).
651 */
652
2dcb407e 653static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
1da177e4 654{
cca3974e 655 struct pci_dev *dev = to_pci_dev(ap->host->dev);
60c3be38 656 unsigned long flags;
669a5db4
JG
657 u8 speed = adev->dma_mode;
658 int devid = adev->devno + 2 * ap->port_no;
dedf61db 659 u8 udma_enable = 0;
85cd7251 660
1da177e4 661 if (speed >= XFER_UDMA_0) {
6a94a746 662 unsigned int udma = speed - XFER_UDMA_0;
669a5db4
JG
663 u16 udma_timing;
664 u16 ideconf;
665 int u_clock, u_speed;
85cd7251 666
6a94a746
BZ
667 spin_lock_irqsave(&piix_lock, flags);
668
669 pci_read_config_byte(dev, 0x48, &udma_enable);
670
669a5db4 671 /*
2dcb407e 672 * UDMA is handled by a combination of clock switching and
85cd7251
JG
673 * selection of dividers
674 *
669a5db4 675 * Handy rule: Odd modes are UDMATIMx 01, even are 02
85cd7251 676 * except UDMA0 which is 00
669a5db4
JG
677 */
678 u_speed = min(2 - (udma & 1), udma);
679 if (udma == 5)
680 u_clock = 0x1000; /* 100Mhz */
681 else if (udma > 2)
682 u_clock = 1; /* 66Mhz */
683 else
684 u_clock = 0; /* 33Mhz */
85cd7251 685
669a5db4 686 udma_enable |= (1 << devid);
85cd7251 687
669a5db4
JG
688 /* Load the CT/RP selection */
689 pci_read_config_word(dev, 0x4A, &udma_timing);
690 udma_timing &= ~(3 << (4 * devid));
691 udma_timing |= u_speed << (4 * devid);
692 pci_write_config_word(dev, 0x4A, udma_timing);
693
85cd7251 694 if (isich) {
669a5db4
JG
695 /* Select a 33/66/100Mhz clock */
696 pci_read_config_word(dev, 0x54, &ideconf);
697 ideconf &= ~(0x1001 << devid);
698 ideconf |= u_clock << devid;
699 /* For ICH or later we should set bit 10 for better
700 performance (WR_PingPong_En) */
701 pci_write_config_word(dev, 0x54, ideconf);
1da177e4 702 }
6a94a746
BZ
703
704 pci_write_config_byte(dev, 0x48, udma_enable);
705
706 spin_unlock_irqrestore(&piix_lock, flags);
1da177e4 707 } else {
6a94a746
BZ
708 /* MWDMA is driven by the PIO timings. */
709 unsigned int mwdma = speed - XFER_MW_DMA_0;
669a5db4
JG
710 const unsigned int needed_pio[3] = {
711 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
712 };
713 int pio = needed_pio[mwdma] - XFER_PIO_0;
85cd7251 714
6a94a746
BZ
715 /* XFER_PIO_0 is never used currently */
716 piix_set_timings(ap, adev, pio);
1da177e4 717 }
669a5db4
JG
718}
719
720/**
721 * piix_set_dmamode - Initialize host controller PATA DMA timings
722 * @ap: Port whose timings we are configuring
723 * @adev: um
724 *
725 * Set MW/UDMA mode for device, in host controller PCI config space.
726 *
727 * LOCKING:
728 * None (inherited from caller).
729 */
730
2dcb407e 731static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
732{
733 do_pata_set_dmamode(ap, adev, 0);
734}
735
736/**
737 * ich_set_dmamode - Initialize host controller PATA DMA timings
738 * @ap: Port whose timings we are configuring
739 * @adev: um
740 *
741 * Set MW/UDMA mode for device, in host controller PCI config space.
742 *
743 * LOCKING:
744 * None (inherited from caller).
745 */
746
2dcb407e 747static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
669a5db4
JG
748{
749 do_pata_set_dmamode(ap, adev, 1);
1da177e4
LT
750}
751
c7290724
TH
752/*
753 * Serial ATA Index/Data Pair Superset Registers access
754 *
755 * Beginning from ICH8, there's a sane way to access SCRs using index
be77e43a
TH
756 * and data register pair located at BAR5 which means that we have
757 * separate SCRs for master and slave. This is handled using libata
758 * slave_link facility.
c7290724
TH
759 */
760static const int piix_sidx_map[] = {
761 [SCR_STATUS] = 0,
762 [SCR_ERROR] = 2,
763 [SCR_CONTROL] = 1,
764};
765
be77e43a 766static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
c7290724 767{
be77e43a 768 struct ata_port *ap = link->ap;
c7290724
TH
769 struct piix_host_priv *hpriv = ap->host->private_data;
770
be77e43a 771 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
c7290724
TH
772 hpriv->sidpr + PIIX_SIDPR_IDX);
773}
774
82ef04fb
TH
775static int piix_sidpr_scr_read(struct ata_link *link,
776 unsigned int reg, u32 *val)
c7290724 777{
be77e43a 778 struct piix_host_priv *hpriv = link->ap->host->private_data;
c7290724
TH
779
780 if (reg >= ARRAY_SIZE(piix_sidx_map))
781 return -EINVAL;
782
be77e43a
TH
783 piix_sidpr_sel(link, reg);
784 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
785 return 0;
786}
787
82ef04fb
TH
788static int piix_sidpr_scr_write(struct ata_link *link,
789 unsigned int reg, u32 val)
c7290724 790{
be77e43a 791 struct piix_host_priv *hpriv = link->ap->host->private_data;
82ef04fb 792
c7290724
TH
793 if (reg >= ARRAY_SIZE(piix_sidx_map))
794 return -EINVAL;
795
be77e43a
TH
796 piix_sidpr_sel(link, reg);
797 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
c7290724
TH
798 return 0;
799}
800
a97c4006
TH
801static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
802 unsigned hints)
803{
804 return sata_link_scr_lpm(link, policy, false);
805}
806
27943620
TH
807static bool piix_irq_check(struct ata_port *ap)
808{
809 if (unlikely(!ap->ioaddr.bmdma_addr))
810 return false;
811
812 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
813}
814
b8b275ef 815#ifdef CONFIG_PM
8c3832eb
TH
816static int piix_broken_suspend(void)
817{
1855256c 818 static const struct dmi_system_id sysids[] = {
4c74d4ec
TH
819 {
820 .ident = "TECRA M3",
821 .matches = {
822 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
823 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
824 },
825 },
04d86d6f
PS
826 {
827 .ident = "TECRA M3",
828 .matches = {
829 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
830 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
831 },
832 },
d1aa690a
PS
833 {
834 .ident = "TECRA M4",
835 .matches = {
836 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
837 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
838 },
839 },
040dee53
TH
840 {
841 .ident = "TECRA M4",
842 .matches = {
843 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
844 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
845 },
846 },
8c3832eb
TH
847 {
848 .ident = "TECRA M5",
849 .matches = {
850 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
851 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
852 },
b8b275ef 853 },
ffe188dd
PS
854 {
855 .ident = "TECRA M6",
856 .matches = {
857 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
858 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
859 },
860 },
5c08ea01
TH
861 {
862 .ident = "TECRA M7",
863 .matches = {
864 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
865 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
866 },
867 },
04d86d6f
PS
868 {
869 .ident = "TECRA A8",
870 .matches = {
871 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
872 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
873 },
874 },
ffe188dd
PS
875 {
876 .ident = "Satellite R20",
877 .matches = {
878 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
879 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
880 },
881 },
04d86d6f
PS
882 {
883 .ident = "Satellite R25",
884 .matches = {
885 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
886 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
887 },
888 },
3cc0b9d3
TH
889 {
890 .ident = "Satellite U200",
891 .matches = {
892 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
893 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
894 },
895 },
04d86d6f
PS
896 {
897 .ident = "Satellite U200",
898 .matches = {
899 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
900 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
901 },
902 },
62320e23
YC
903 {
904 .ident = "Satellite Pro U200",
905 .matches = {
906 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
907 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
908 },
909 },
8c3832eb
TH
910 {
911 .ident = "Satellite U205",
912 .matches = {
913 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
914 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
915 },
b8b275ef 916 },
de753e5e
TH
917 {
918 .ident = "SATELLITE U205",
919 .matches = {
920 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
921 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
922 },
923 },
b73fa463
BL
924 {
925 .ident = "Satellite Pro A120",
926 .matches = {
927 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
928 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
929 },
930 },
8c3832eb
TH
931 {
932 .ident = "Portege M500",
933 .matches = {
934 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
935 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
936 },
b8b275ef 937 },
c3f93b8f
TH
938 {
939 .ident = "VGN-BX297XP",
940 .matches = {
941 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
942 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
943 },
944 },
7d051548
JG
945
946 { } /* terminate list */
8c3832eb 947 };
7abe79c3
TH
948 static const char *oemstrs[] = {
949 "Tecra M3,",
950 };
951 int i;
8c3832eb
TH
952
953 if (dmi_check_system(sysids))
954 return 1;
955
7abe79c3
TH
956 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
957 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
958 return 1;
959
1eedb4a9
TH
960 /* TECRA M4 sometimes forgets its identify and reports bogus
961 * DMI information. As the bogus information is a bit
962 * generic, match as many entries as possible. This manual
963 * matching is necessary because dmi_system_id.matches is
964 * limited to four entries.
965 */
3c387730
JS
966 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
967 dmi_match(DMI_PRODUCT_NAME, "000000") &&
968 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
969 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
970 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
971 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
972 dmi_match(DMI_BOARD_VERSION, "Version A0"))
1eedb4a9
TH
973 return 1;
974
8c3832eb
TH
975 return 0;
976}
b8b275ef
TH
977
978static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
979{
980 struct ata_host *host = dev_get_drvdata(&pdev->dev);
981 unsigned long flags;
982 int rc = 0;
983
984 rc = ata_host_suspend(host, mesg);
985 if (rc)
986 return rc;
987
988 /* Some braindamaged ACPI suspend implementations expect the
989 * controller to be awake on entry; otherwise, it burns cpu
990 * cycles and power trying to do something to the sleeping
991 * beauty.
992 */
3a2d5b70 993 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
b8b275ef
TH
994 pci_save_state(pdev);
995
996 /* mark its power state as "unknown", since we don't
997 * know if e.g. the BIOS will change its device state
998 * when we suspend.
999 */
1000 if (pdev->current_state == PCI_D0)
1001 pdev->current_state = PCI_UNKNOWN;
1002
1003 /* tell resume that it's waking up from broken suspend */
1004 spin_lock_irqsave(&host->lock, flags);
1005 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1006 spin_unlock_irqrestore(&host->lock, flags);
1007 } else
1008 ata_pci_device_do_suspend(pdev, mesg);
1009
1010 return 0;
1011}
1012
1013static int piix_pci_device_resume(struct pci_dev *pdev)
1014{
1015 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1016 unsigned long flags;
1017 int rc;
1018
1019 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1020 spin_lock_irqsave(&host->lock, flags);
1021 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1022 spin_unlock_irqrestore(&host->lock, flags);
1023
1024 pci_set_power_state(pdev, PCI_D0);
1025 pci_restore_state(pdev);
1026
1027 /* PCI device wasn't disabled during suspend. Use
0b62e13b
TH
1028 * pci_reenable_device() to avoid affecting the enable
1029 * count.
b8b275ef 1030 */
0b62e13b 1031 rc = pci_reenable_device(pdev);
b8b275ef 1032 if (rc)
a44fec1f
JP
1033 dev_err(&pdev->dev,
1034 "failed to enable device after resume (%d)\n",
1035 rc);
b8b275ef
TH
1036 } else
1037 rc = ata_pci_device_do_resume(pdev);
1038
1039 if (rc == 0)
1040 ata_host_resume(host);
1041
1042 return rc;
1043}
1044#endif
1045
25f98131
TH
1046static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1047{
1048 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1049}
1050
f295be25
BZ
1051static struct scsi_host_template piix_sht = {
1052 ATA_BMDMA_SHT(DRV_NAME),
1053};
1054
1055static struct ata_port_operations piix_sata_ops = {
1056 .inherits = &ata_bmdma32_port_ops,
1057 .sff_irq_check = piix_irq_check,
1058 .port_start = piix_port_start,
1059};
1060
1061static struct ata_port_operations piix_pata_ops = {
1062 .inherits = &piix_sata_ops,
1063 .cable_detect = ata_cable_40wire,
1064 .set_piomode = piix_set_piomode,
1065 .set_dmamode = piix_set_dmamode,
1066 .prereset = piix_pata_prereset,
1067};
1068
1069static struct ata_port_operations piix_vmw_ops = {
1070 .inherits = &piix_pata_ops,
1071 .bmdma_status = piix_vmw_bmdma_status,
1072};
1073
1074static struct ata_port_operations ich_pata_ops = {
1075 .inherits = &piix_pata_ops,
1076 .cable_detect = ich_pata_cable_detect,
1077 .set_dmamode = ich_set_dmamode,
1078};
1079
1080static struct device_attribute *piix_sidpr_shost_attrs[] = {
1081 &dev_attr_link_power_management_policy,
1082 NULL
1083};
1084
1085static struct scsi_host_template piix_sidpr_sht = {
1086 ATA_BMDMA_SHT(DRV_NAME),
1087 .shost_attrs = piix_sidpr_shost_attrs,
1088};
1089
1090static struct ata_port_operations piix_sidpr_sata_ops = {
1091 .inherits = &piix_sata_ops,
1092 .hardreset = sata_std_hardreset,
1093 .scr_read = piix_sidpr_scr_read,
1094 .scr_write = piix_sidpr_scr_write,
1095 .set_lpm = piix_sidpr_set_lpm,
1096};
1097
1098static struct ata_port_info piix_port_info[] = {
1099 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
1100 {
1101 .flags = PIIX_PATA_FLAGS,
1102 .pio_mask = ATA_PIO4,
1103 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1104 .port_ops = &piix_pata_ops,
1105 },
1106
1107 [piix_pata_33] = /* PIIX4 at 33MHz */
1108 {
1109 .flags = PIIX_PATA_FLAGS,
1110 .pio_mask = ATA_PIO4,
1111 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1112 .udma_mask = ATA_UDMA2,
1113 .port_ops = &piix_pata_ops,
1114 },
1115
1116 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
1117 {
1118 .flags = PIIX_PATA_FLAGS,
1119 .pio_mask = ATA_PIO4,
1120 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
1121 .udma_mask = ATA_UDMA2,
1122 .port_ops = &ich_pata_ops,
1123 },
1124
1125 [ich_pata_66] = /* ICH controllers up to 66MHz */
1126 {
1127 .flags = PIIX_PATA_FLAGS,
1128 .pio_mask = ATA_PIO4,
1129 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
1130 .udma_mask = ATA_UDMA4,
1131 .port_ops = &ich_pata_ops,
1132 },
1133
1134 [ich_pata_100] =
1135 {
1136 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1137 .pio_mask = ATA_PIO4,
1138 .mwdma_mask = ATA_MWDMA12_ONLY,
1139 .udma_mask = ATA_UDMA5,
1140 .port_ops = &ich_pata_ops,
1141 },
1142
1143 [ich_pata_100_nomwdma1] =
1144 {
1145 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1146 .pio_mask = ATA_PIO4,
1147 .mwdma_mask = ATA_MWDMA2_ONLY,
1148 .udma_mask = ATA_UDMA5,
1149 .port_ops = &ich_pata_ops,
1150 },
1151
1152 [ich5_sata] =
1153 {
1154 .flags = PIIX_SATA_FLAGS,
1155 .pio_mask = ATA_PIO4,
1156 .mwdma_mask = ATA_MWDMA2,
1157 .udma_mask = ATA_UDMA6,
1158 .port_ops = &piix_sata_ops,
1159 },
1160
1161 [ich6_sata] =
1162 {
1163 .flags = PIIX_SATA_FLAGS,
1164 .pio_mask = ATA_PIO4,
1165 .mwdma_mask = ATA_MWDMA2,
1166 .udma_mask = ATA_UDMA6,
1167 .port_ops = &piix_sata_ops,
1168 },
1169
1170 [ich6m_sata] =
1171 {
1172 .flags = PIIX_SATA_FLAGS,
1173 .pio_mask = ATA_PIO4,
1174 .mwdma_mask = ATA_MWDMA2,
1175 .udma_mask = ATA_UDMA6,
1176 .port_ops = &piix_sata_ops,
1177 },
1178
1179 [ich8_sata] =
1180 {
1181 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1182 .pio_mask = ATA_PIO4,
1183 .mwdma_mask = ATA_MWDMA2,
1184 .udma_mask = ATA_UDMA6,
1185 .port_ops = &piix_sata_ops,
1186 },
1187
1188 [ich8_2port_sata] =
1189 {
1190 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1191 .pio_mask = ATA_PIO4,
1192 .mwdma_mask = ATA_MWDMA2,
1193 .udma_mask = ATA_UDMA6,
1194 .port_ops = &piix_sata_ops,
1195 },
1196
1197 [tolapai_sata] =
1198 {
1199 .flags = PIIX_SATA_FLAGS,
1200 .pio_mask = ATA_PIO4,
1201 .mwdma_mask = ATA_MWDMA2,
1202 .udma_mask = ATA_UDMA6,
1203 .port_ops = &piix_sata_ops,
1204 },
1205
1206 [ich8m_apple_sata] =
1207 {
1208 .flags = PIIX_SATA_FLAGS,
1209 .pio_mask = ATA_PIO4,
1210 .mwdma_mask = ATA_MWDMA2,
1211 .udma_mask = ATA_UDMA6,
1212 .port_ops = &piix_sata_ops,
1213 },
1214
1215 [piix_pata_vmw] =
1216 {
1217 .flags = PIIX_PATA_FLAGS,
1218 .pio_mask = ATA_PIO4,
1219 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1220 .udma_mask = ATA_UDMA2,
1221 .port_ops = &piix_vmw_ops,
1222 },
1223
1224 /*
1225 * some Sandybridge chipsets have broken 32 mode up to now,
1226 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
1227 */
1228 [ich8_sata_snb] =
1229 {
1230 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
1231 .pio_mask = ATA_PIO4,
1232 .mwdma_mask = ATA_MWDMA2,
1233 .udma_mask = ATA_UDMA6,
1234 .port_ops = &piix_sata_ops,
1235 },
1236};
1237
1da177e4
LT
1238#define AHCI_PCI_BAR 5
1239#define AHCI_GLOBAL_CTL 0x04
1240#define AHCI_ENABLE (1 << 31)
1241static int piix_disable_ahci(struct pci_dev *pdev)
1242{
ea6ba10b 1243 void __iomem *mmio;
1da177e4
LT
1244 u32 tmp;
1245 int rc = 0;
1246
1247 /* BUG: pci_enable_device has not yet been called. This
1248 * works because this device is usually set up by BIOS.
1249 */
1250
374b1873
JG
1251 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1252 !pci_resource_len(pdev, AHCI_PCI_BAR))
1da177e4 1253 return 0;
7b6dbd68 1254
374b1873 1255 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
1da177e4
LT
1256 if (!mmio)
1257 return -ENOMEM;
7b6dbd68 1258
c47a631f 1259 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1260 if (tmp & AHCI_ENABLE) {
1261 tmp &= ~AHCI_ENABLE;
c47a631f 1262 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
1da177e4 1263
c47a631f 1264 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
1da177e4
LT
1265 if (tmp & AHCI_ENABLE)
1266 rc = -EIO;
1267 }
7b6dbd68 1268
374b1873 1269 pci_iounmap(pdev, mmio);
1da177e4
LT
1270 return rc;
1271}
1272
c621b140
AC
1273/**
1274 * piix_check_450nx_errata - Check for problem 450NX setup
c893a3ae 1275 * @ata_dev: the PCI device to check
2e9edbf8 1276 *
c621b140
AC
1277 * Check for the present of 450NX errata #19 and errata #25. If
1278 * they are found return an error code so we can turn off DMA
1279 */
1280
0ec24914 1281static int piix_check_450nx_errata(struct pci_dev *ata_dev)
c621b140
AC
1282{
1283 struct pci_dev *pdev = NULL;
1284 u16 cfg;
c621b140 1285 int no_piix_dma = 0;
2e9edbf8 1286
2dcb407e 1287 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
c621b140
AC
1288 /* Look for 450NX PXB. Check for problem configurations
1289 A PCI quirk checks bit 6 already */
c621b140
AC
1290 pci_read_config_word(pdev, 0x41, &cfg);
1291 /* Only on the original revision: IDE DMA can hang */
44c10138 1292 if (pdev->revision == 0x00)
c621b140
AC
1293 no_piix_dma = 1;
1294 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
44c10138 1295 else if (cfg & (1<<14) && pdev->revision < 5)
c621b140
AC
1296 no_piix_dma = 2;
1297 }
31a34fe7 1298 if (no_piix_dma)
a44fec1f
JP
1299 dev_warn(&ata_dev->dev,
1300 "450NX errata present, disabling IDE DMA%s\n",
1301 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1302 : "");
1303
c621b140 1304 return no_piix_dma;
2e9edbf8 1305}
c621b140 1306
0ec24914
GKH
1307static void piix_init_pcs(struct ata_host *host,
1308 const struct piix_map_db *map_db)
ea35d29e 1309{
8b09f0da 1310 struct pci_dev *pdev = to_pci_dev(host->dev);
ea35d29e
JG
1311 u16 pcs, new_pcs;
1312
1313 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1314
1315 new_pcs = pcs | map_db->port_enable;
1316
1317 if (new_pcs != pcs) {
1318 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1319 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1320 msleep(150);
1321 }
1322}
1323
0ec24914
GKH
1324static const int *piix_init_sata_map(struct pci_dev *pdev,
1325 struct ata_port_info *pinfo,
1326 const struct piix_map_db *map_db)
d33f58b8 1327{
b4482a4b 1328 const int *map;
d33f58b8
TH
1329 int i, invalid_map = 0;
1330 u8 map_value;
1331
1332 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1333
1334 map = map_db->map[map_value & map_db->mask];
1335
a44fec1f 1336 dev_info(&pdev->dev, "MAP [");
d33f58b8
TH
1337 for (i = 0; i < 4; i++) {
1338 switch (map[i]) {
1339 case RV:
1340 invalid_map = 1;
a44fec1f 1341 pr_cont(" XX");
d33f58b8
TH
1342 break;
1343
1344 case NA:
a44fec1f 1345 pr_cont(" --");
d33f58b8
TH
1346 break;
1347
1348 case IDE:
1349 WARN_ON((i & 1) || map[i + 1] != IDE);
669a5db4 1350 pinfo[i / 2] = piix_port_info[ich_pata_100];
d33f58b8 1351 i++;
a44fec1f 1352 pr_cont(" IDE IDE");
d33f58b8
TH
1353 break;
1354
1355 default:
a44fec1f 1356 pr_cont(" P%d", map[i]);
d33f58b8 1357 if (i & 1)
cca3974e 1358 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
d33f58b8
TH
1359 break;
1360 }
1361 }
a44fec1f 1362 pr_cont(" ]\n");
d33f58b8
TH
1363
1364 if (invalid_map)
a44fec1f 1365 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
d33f58b8 1366
8b09f0da 1367 return map;
d33f58b8
TH
1368}
1369
e9c1670c
TH
1370static bool piix_no_sidpr(struct ata_host *host)
1371{
1372 struct pci_dev *pdev = to_pci_dev(host->dev);
1373
1374 /*
1375 * Samsung DB-P70 only has three ATA ports exposed and
1376 * curiously the unconnected first port reports link online
1377 * while not responding to SRST protocol causing excessive
1378 * detection delay.
1379 *
1380 * Unfortunately, the system doesn't carry enough DMI
1381 * information to identify the machine but does have subsystem
1382 * vendor and device set. As it's unclear whether the
1383 * subsystem vendor/device is used only for this specific
1384 * board, the port can't be disabled solely with the
1385 * information; however, turning off SIDPR access works around
1386 * the problem. Turn it off.
1387 *
1388 * This problem is reported in bnc#441240.
1389 *
1390 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1391 */
1392 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1393 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1394 pdev->subsystem_device == 0xb049) {
a44fec1f
JP
1395 dev_warn(host->dev,
1396 "Samsung DB-P70 detected, disabling SIDPR\n");
e9c1670c
TH
1397 return true;
1398 }
1399
1400 return false;
1401}
1402
0ec24914 1403static int piix_init_sidpr(struct ata_host *host)
c7290724
TH
1404{
1405 struct pci_dev *pdev = to_pci_dev(host->dev);
1406 struct piix_host_priv *hpriv = host->private_data;
be77e43a 1407 struct ata_link *link0 = &host->ports[0]->link;
cb6716c8 1408 u32 scontrol;
be77e43a 1409 int i, rc;
c7290724
TH
1410
1411 /* check for availability */
1412 for (i = 0; i < 4; i++)
1413 if (hpriv->map[i] == IDE)
be77e43a 1414 return 0;
c7290724 1415
e9c1670c
TH
1416 /* is it blacklisted? */
1417 if (piix_no_sidpr(host))
1418 return 0;
1419
c7290724 1420 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
be77e43a 1421 return 0;
c7290724
TH
1422
1423 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1424 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
be77e43a 1425 return 0;
c7290724
TH
1426
1427 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
be77e43a 1428 return 0;
c7290724
TH
1429
1430 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
cb6716c8
TH
1431
1432 /* SCR access via SIDPR doesn't work on some configurations.
1433 * Give it a test drive by inhibiting power save modes which
1434 * we'll do anyway.
1435 */
be77e43a 1436 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1437
1438 /* if IPM is already 3, SCR access is probably working. Don't
1439 * un-inhibit power save modes as BIOS might have inhibited
1440 * them for a reason.
1441 */
1442 if ((scontrol & 0xf00) != 0x300) {
1443 scontrol |= 0x300;
be77e43a
TH
1444 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1445 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
cb6716c8
TH
1446
1447 if ((scontrol & 0xf00) != 0x300) {
a44fec1f
JP
1448 dev_info(host->dev,
1449 "SCR access via SIDPR is available but doesn't work\n");
be77e43a 1450 return 0;
cb6716c8
TH
1451 }
1452 }
1453
be77e43a
TH
1454 /* okay, SCRs available, set ops and ask libata for slave_link */
1455 for (i = 0; i < 2; i++) {
1456 struct ata_port *ap = host->ports[i];
1457
1458 ap->ops = &piix_sidpr_sata_ops;
1459
1460 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1461 rc = ata_slave_link_init(ap);
1462 if (rc)
1463 return rc;
1464 }
1465 }
1466
1467 return 0;
c7290724
TH
1468}
1469
2852bcf7 1470static void piix_iocfg_bit18_quirk(struct ata_host *host)
43a98f05 1471{
1855256c 1472 static const struct dmi_system_id sysids[] = {
43a98f05
TH
1473 {
1474 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1475 * isn't used to boot the system which
1476 * disables the channel.
1477 */
1478 .ident = "M570U",
1479 .matches = {
1480 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1481 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1482 },
1483 },
7d051548
JG
1484
1485 { } /* terminate list */
43a98f05 1486 };
2852bcf7
TH
1487 struct pci_dev *pdev = to_pci_dev(host->dev);
1488 struct piix_host_priv *hpriv = host->private_data;
43a98f05
TH
1489
1490 if (!dmi_check_system(sysids))
1491 return;
1492
1493 /* The datasheet says that bit 18 is NOOP but certain systems
1494 * seem to use it to disable a channel. Clear the bit on the
1495 * affected systems.
1496 */
2852bcf7 1497 if (hpriv->saved_iocfg & (1 << 18)) {
a44fec1f 1498 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
2852bcf7
TH
1499 pci_write_config_dword(pdev, PIIX_IOCFG,
1500 hpriv->saved_iocfg & ~(1 << 18));
43a98f05
TH
1501 }
1502}
1503
5f451fe1
RW
1504static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1505{
1506 static const struct dmi_system_id broken_systems[] = {
1507 {
1508 .ident = "HP Compaq 2510p",
1509 .matches = {
1510 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1511 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1512 },
1513 /* PCI slot number of the controller */
1514 .driver_data = (void *)0x1FUL,
1515 },
65e31643
VS
1516 {
1517 .ident = "HP Compaq nc6000",
1518 .matches = {
1519 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1520 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1521 },
1522 /* PCI slot number of the controller */
1523 .driver_data = (void *)0x1FUL,
1524 },
5f451fe1
RW
1525
1526 { } /* terminate list */
1527 };
1528 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1529
1530 if (dmi) {
1531 unsigned long slot = (unsigned long)dmi->driver_data;
1532 /* apply the quirk only to on-board controllers */
1533 return slot == PCI_SLOT(pdev->devfn);
1534 }
1535
1536 return false;
1537}
1538
cd006086
AW
1539static int prefer_ms_hyperv = 1;
1540module_param(prefer_ms_hyperv, int, 0);
1541
1542static void piix_ignore_devices_quirk(struct ata_host *host)
1543{
1544#if IS_ENABLED(CONFIG_HYPERV_STORAGE)
1545 static const struct dmi_system_id ignore_hyperv[] = {
1546 {
1547 /* On Hyper-V hypervisors the disks are exposed on
1548 * both the emulated SATA controller and on the
1549 * paravirtualised drivers. The CD/DVD devices
1550 * are only exposed on the emulated controller.
1551 * Request we ignore ATA devices on this host.
1552 */
1553 .ident = "Hyper-V Virtual Machine",
1554 .matches = {
1555 DMI_MATCH(DMI_SYS_VENDOR,
1556 "Microsoft Corporation"),
1557 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1558 },
1559 },
1560 { } /* terminate list */
1561 };
d9904344
OH
1562 static const struct dmi_system_id allow_virtual_pc[] = {
1563 {
1564 /* In MS Virtual PC guests the DMI ident is nearly
1565 * identical to a Hyper-V guest. One difference is the
1566 * product version which is used here to identify
1567 * a Virtual PC guest. This entry allows ata_piix to
1568 * drive the emulated hardware.
1569 */
1570 .ident = "MS Virtual PC 2007",
1571 .matches = {
1572 DMI_MATCH(DMI_SYS_VENDOR,
1573 "Microsoft Corporation"),
1574 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1575 DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
1576 },
1577 },
1578 { } /* terminate list */
1579 };
1580 const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
1581 const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
cd006086 1582
d9904344 1583 if (ignore && !allow && prefer_ms_hyperv) {
cd006086
AW
1584 host->flags |= ATA_HOST_IGNORE_ATA;
1585 dev_info(host->dev, "%s detected, ATA device ignore set\n",
d9904344 1586 ignore->ident);
cd006086
AW
1587 }
1588#endif
1589}
1590
1da177e4
LT
1591/**
1592 * piix_init_one - Register PIIX ATA PCI device with kernel services
1593 * @pdev: PCI device to register
1594 * @ent: Entry in piix_pci_tbl matching with @pdev
1595 *
1596 * Called from kernel PCI layer. We probe for combined mode (sigh),
1597 * and then hand over control to libata, for it to do the rest.
1598 *
1599 * LOCKING:
1600 * Inherited from PCI layer (may sleep).
1601 *
1602 * RETURNS:
1603 * Zero on success, or -ERRNO value.
1604 */
1605
0ec24914 1606static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1da177e4 1607{
24dc5f33 1608 struct device *dev = &pdev->dev;
d33f58b8 1609 struct ata_port_info port_info[2];
1626aeb8 1610 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
a97c4006 1611 struct scsi_host_template *sht = &piix_sht;
cca3974e 1612 unsigned long port_flags;
8b09f0da
TH
1613 struct ata_host *host;
1614 struct piix_host_priv *hpriv;
1615 int rc;
1da177e4 1616
06296a1e 1617 ata_print_version_once(&pdev->dev, DRV_VERSION);
1da177e4 1618
347979a0
AC
1619 /* no hotplugging support for later devices (FIXME) */
1620 if (!in_module_init && ent->driver_data >= ich5_sata)
1da177e4
LT
1621 return -ENODEV;
1622
5f451fe1
RW
1623 if (piix_broken_system_poweroff(pdev)) {
1624 piix_port_info[ent->driver_data].flags |=
1625 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1626 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1627 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1628 "on poweroff and hibernation\n");
1629 }
1630
8b09f0da
TH
1631 port_info[0] = piix_port_info[ent->driver_data];
1632 port_info[1] = piix_port_info[ent->driver_data];
1633
1634 port_flags = port_info[0].flags;
1635
1636 /* enable device and prepare host */
1637 rc = pcim_enable_device(pdev);
1638 if (rc)
1639 return rc;
1640
2852bcf7
TH
1641 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1642 if (!hpriv)
1643 return -ENOMEM;
1644
1645 /* Save IOCFG, this will be used for cable detection, quirk
1646 * detection and restoration on detach. This is necessary
1647 * because some ACPI implementations mess up cable related
1648 * bits on _STM. Reported on kernel bz#11879.
1649 */
1650 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1651
5016d7d2
TH
1652 /* ICH6R may be driven by either ata_piix or ahci driver
1653 * regardless of BIOS configuration. Make sure AHCI mode is
1654 * off.
1655 */
1656 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
da3ceb22 1657 rc = piix_disable_ahci(pdev);
5016d7d2
TH
1658 if (rc)
1659 return rc;
1660 }
1661
8b09f0da 1662 /* SATA map init can change port_info, do it before prepping host */
8b09f0da
TH
1663 if (port_flags & ATA_FLAG_SATA)
1664 hpriv->map = piix_init_sata_map(pdev, port_info,
1665 piix_map_db_table[ent->driver_data]);
1da177e4 1666
1c5afdf7 1667 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
8b09f0da
TH
1668 if (rc)
1669 return rc;
1670 host->private_data = hpriv;
ff0fc146 1671
8b09f0da 1672 /* initialize controller */
c7290724 1673 if (port_flags & ATA_FLAG_SATA) {
8b09f0da 1674 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
be77e43a
TH
1675 rc = piix_init_sidpr(host);
1676 if (rc)
1677 return rc;
a97c4006
TH
1678 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1679 sht = &piix_sidpr_sht;
c7290724 1680 }
1da177e4 1681
43a98f05 1682 /* apply IOCFG bit18 quirk */
2852bcf7 1683 piix_iocfg_bit18_quirk(host);
43a98f05 1684
1da177e4
LT
1685 /* On ICH5, some BIOSen disable the interrupt using the
1686 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1687 * On ICH6, this bit has the same effect, but only when
1688 * MSI is disabled (and it is disabled, as we don't use
1689 * message-signalled interrupts currently).
1690 */
cca3974e 1691 if (port_flags & PIIX_FLAG_CHECKINTR)
a04ce0ff 1692 pci_intx(pdev, 1);
1da177e4 1693
c621b140
AC
1694 if (piix_check_450nx_errata(pdev)) {
1695 /* This writes into the master table but it does not
1696 really matter for this errata as we will apply it to
1697 all the PIIX devices on the board */
8b09f0da
TH
1698 host->ports[0]->mwdma_mask = 0;
1699 host->ports[0]->udma_mask = 0;
1700 host->ports[1]->mwdma_mask = 0;
1701 host->ports[1]->udma_mask = 0;
c621b140 1702 }
517d3cc1 1703 host->flags |= ATA_HOST_PARALLEL_SCAN;
8b09f0da 1704
cd006086
AW
1705 /* Allow hosts to specify device types to ignore when scanning. */
1706 piix_ignore_devices_quirk(host);
1707
8b09f0da 1708 pci_set_master(pdev);
a97c4006 1709 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
1da177e4
LT
1710}
1711
2852bcf7
TH
1712static void piix_remove_one(struct pci_dev *pdev)
1713{
1714 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1715 struct piix_host_priv *hpriv = host->private_data;
1716
1717 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1718
1719 ata_pci_remove_one(pdev);
1720}
1721
f295be25
BZ
1722static struct pci_driver piix_pci_driver = {
1723 .name = DRV_NAME,
1724 .id_table = piix_pci_tbl,
1725 .probe = piix_init_one,
1726 .remove = piix_remove_one,
1727#ifdef CONFIG_PM
1728 .suspend = piix_pci_device_suspend,
1729 .resume = piix_pci_device_resume,
1730#endif
1731};
1732
1da177e4
LT
1733static int __init piix_init(void)
1734{
1735 int rc;
1736
b7887196
PR
1737 DPRINTK("pci_register_driver\n");
1738 rc = pci_register_driver(&piix_pci_driver);
1da177e4
LT
1739 if (rc)
1740 return rc;
1741
1742 in_module_init = 0;
1743
1744 DPRINTK("done\n");
1745 return 0;
1746}
1747
1da177e4
LT
1748static void __exit piix_exit(void)
1749{
1750 pci_unregister_driver(&piix_pci_driver);
1751}
1752
1753module_init(piix_init);
1754module_exit(piix_exit);