]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/edac/altera_edac.c
EDAC, altera: Remove useless casts
[mirror_ubuntu-artful-kernel.git] / drivers / edac / altera_edac.c
CommitLineData
71bcada8 1/*
c3eea194 2 * Copyright Altera Corporation (C) 2014-2016. All rights reserved.
71bcada8
TT
3 * Copyright 2011-2012 Calxeda, Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 *
17 * Adapted from the highbank_mc_edac driver.
18 */
19
c3eea194 20#include <asm/cacheflush.h>
71bcada8
TT
21#include <linux/ctype.h>
22#include <linux/edac.h>
c3eea194 23#include <linux/genalloc.h>
71bcada8
TT
24#include <linux/interrupt.h>
25#include <linux/kernel.h>
26#include <linux/mfd/syscon.h>
588cb03e 27#include <linux/of_address.h>
71bcada8
TT
28#include <linux/of_platform.h>
29#include <linux/platform_device.h>
30#include <linux/regmap.h>
31#include <linux/types.h>
32#include <linux/uaccess.h>
33
143f4a5a 34#include "altera_edac.h"
71bcada8
TT
35#include "edac_core.h"
36#include "edac_module.h"
37
38#define EDAC_MOD_STR "altera_edac"
39#define EDAC_VERSION "1"
c3eea194 40#define EDAC_DEVICE "Altera"
71bcada8 41
143f4a5a
TT
42static const struct altr_sdram_prv_data c5_data = {
43 .ecc_ctrl_offset = CV_CTLCFG_OFST,
44 .ecc_ctl_en_mask = CV_CTLCFG_ECC_AUTO_EN,
45 .ecc_stat_offset = CV_DRAMSTS_OFST,
46 .ecc_stat_ce_mask = CV_DRAMSTS_SBEERR,
47 .ecc_stat_ue_mask = CV_DRAMSTS_DBEERR,
48 .ecc_saddr_offset = CV_ERRADDR_OFST,
73bcc942 49 .ecc_daddr_offset = CV_ERRADDR_OFST,
143f4a5a
TT
50 .ecc_cecnt_offset = CV_SBECOUNT_OFST,
51 .ecc_uecnt_offset = CV_DBECOUNT_OFST,
52 .ecc_irq_en_offset = CV_DRAMINTR_OFST,
53 .ecc_irq_en_mask = CV_DRAMINTR_INTREN,
54 .ecc_irq_clr_offset = CV_DRAMINTR_OFST,
55 .ecc_irq_clr_mask = (CV_DRAMINTR_INTRCLR | CV_DRAMINTR_INTREN),
56 .ecc_cnt_rst_offset = CV_DRAMINTR_OFST,
57 .ecc_cnt_rst_mask = CV_DRAMINTR_INTRCLR,
143f4a5a
TT
58 .ce_ue_trgr_offset = CV_CTLCFG_OFST,
59 .ce_set_mask = CV_CTLCFG_GEN_SB_ERR,
60 .ue_set_mask = CV_CTLCFG_GEN_DB_ERR,
71bcada8
TT
61};
62
73bcc942
TT
63static const struct altr_sdram_prv_data a10_data = {
64 .ecc_ctrl_offset = A10_ECCCTRL1_OFST,
65 .ecc_ctl_en_mask = A10_ECCCTRL1_ECC_EN,
66 .ecc_stat_offset = A10_INTSTAT_OFST,
67 .ecc_stat_ce_mask = A10_INTSTAT_SBEERR,
68 .ecc_stat_ue_mask = A10_INTSTAT_DBEERR,
69 .ecc_saddr_offset = A10_SERRADDR_OFST,
70 .ecc_daddr_offset = A10_DERRADDR_OFST,
71 .ecc_irq_en_offset = A10_ERRINTEN_OFST,
72 .ecc_irq_en_mask = A10_ECC_IRQ_EN_MASK,
73 .ecc_irq_clr_offset = A10_INTSTAT_OFST,
74 .ecc_irq_clr_mask = (A10_INTSTAT_SBEERR | A10_INTSTAT_DBEERR),
75 .ecc_cnt_rst_offset = A10_ECCCTRL1_OFST,
76 .ecc_cnt_rst_mask = A10_ECC_CNT_RESET_MASK,
73bcc942
TT
77 .ce_ue_trgr_offset = A10_DIAGINTTEST_OFST,
78 .ce_set_mask = A10_DIAGINT_TSERRA_MASK,
79 .ue_set_mask = A10_DIAGINT_TDERRA_MASK,
73bcc942
TT
80};
81
c3eea194
TT
82/*********************** EDAC Memory Controller Functions ****************/
83
84/* The SDRAM controller uses the EDAC Memory Controller framework. */
85
71bcada8
TT
86static irqreturn_t altr_sdram_mc_err_handler(int irq, void *dev_id)
87{
88 struct mem_ctl_info *mci = dev_id;
89 struct altr_sdram_mc_data *drvdata = mci->pvt_info;
143f4a5a 90 const struct altr_sdram_prv_data *priv = drvdata->data;
73bcc942 91 u32 status, err_count = 1, err_addr;
71bcada8 92
143f4a5a 93 regmap_read(drvdata->mc_vbase, priv->ecc_stat_offset, &status);
71bcada8 94
143f4a5a 95 if (status & priv->ecc_stat_ue_mask) {
73bcc942
TT
96 regmap_read(drvdata->mc_vbase, priv->ecc_daddr_offset,
97 &err_addr);
98 if (priv->ecc_uecnt_offset)
99 regmap_read(drvdata->mc_vbase, priv->ecc_uecnt_offset,
100 &err_count);
71bcada8
TT
101 panic("\nEDAC: [%d Uncorrectable errors @ 0x%08X]\n",
102 err_count, err_addr);
103 }
143f4a5a 104 if (status & priv->ecc_stat_ce_mask) {
73bcc942
TT
105 regmap_read(drvdata->mc_vbase, priv->ecc_saddr_offset,
106 &err_addr);
107 if (priv->ecc_uecnt_offset)
108 regmap_read(drvdata->mc_vbase, priv->ecc_cecnt_offset,
109 &err_count);
71bcada8
TT
110 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count,
111 err_addr >> PAGE_SHIFT,
112 err_addr & ~PAGE_MASK, 0,
113 0, 0, -1, mci->ctl_name, "");
73bcc942
TT
114 /* Clear IRQ to resume */
115 regmap_write(drvdata->mc_vbase, priv->ecc_irq_clr_offset,
116 priv->ecc_irq_clr_mask);
71bcada8 117
73bcc942
TT
118 return IRQ_HANDLED;
119 }
120 return IRQ_NONE;
71bcada8
TT
121}
122
71bcada8
TT
123static ssize_t altr_sdr_mc_err_inject_write(struct file *file,
124 const char __user *data,
125 size_t count, loff_t *ppos)
126{
127 struct mem_ctl_info *mci = file->private_data;
128 struct altr_sdram_mc_data *drvdata = mci->pvt_info;
143f4a5a 129 const struct altr_sdram_prv_data *priv = drvdata->data;
71bcada8
TT
130 u32 *ptemp;
131 dma_addr_t dma_handle;
132 u32 reg, read_reg;
133
134 ptemp = dma_alloc_coherent(mci->pdev, 16, &dma_handle, GFP_KERNEL);
135 if (!ptemp) {
136 dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
137 edac_printk(KERN_ERR, EDAC_MC,
138 "Inject: Buffer Allocation error\n");
139 return -ENOMEM;
140 }
141
143f4a5a
TT
142 regmap_read(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
143 &read_reg);
144 read_reg &= ~(priv->ce_set_mask | priv->ue_set_mask);
71bcada8
TT
145
146 /* Error are injected by writing a word while the SBE or DBE
147 * bit in the CTLCFG register is set. Reading the word will
148 * trigger the SBE or DBE error and the corresponding IRQ.
149 */
150 if (count == 3) {
151 edac_printk(KERN_ALERT, EDAC_MC,
152 "Inject Double bit error\n");
143f4a5a
TT
153 regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
154 (read_reg | priv->ue_set_mask));
71bcada8
TT
155 } else {
156 edac_printk(KERN_ALERT, EDAC_MC,
157 "Inject Single bit error\n");
143f4a5a
TT
158 regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
159 (read_reg | priv->ce_set_mask));
71bcada8
TT
160 }
161
162 ptemp[0] = 0x5A5A5A5A;
163 ptemp[1] = 0xA5A5A5A5;
164
165 /* Clear the error injection bits */
143f4a5a 166 regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset, read_reg);
71bcada8
TT
167 /* Ensure it has been written out */
168 wmb();
169
170 /*
171 * To trigger the error, we need to read the data back
172 * (the data was written with errors above).
173 * The ACCESS_ONCE macros and printk are used to prevent the
174 * the compiler optimizing these reads out.
175 */
176 reg = ACCESS_ONCE(ptemp[0]);
177 read_reg = ACCESS_ONCE(ptemp[1]);
178 /* Force Read */
179 rmb();
180
181 edac_printk(KERN_ALERT, EDAC_MC, "Read Data [0x%X, 0x%X]\n",
182 reg, read_reg);
183
184 dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
185
186 return count;
187}
188
189static const struct file_operations altr_sdr_mc_debug_inject_fops = {
190 .open = simple_open,
191 .write = altr_sdr_mc_err_inject_write,
192 .llseek = generic_file_llseek,
193};
194
195static void altr_sdr_mc_create_debugfs_nodes(struct mem_ctl_info *mci)
196{
bba3b31e
BP
197 if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
198 return;
199
200 if (!mci->debugfs)
201 return;
202
203 edac_debugfs_create_file("inject_ctrl", S_IWUSR, mci->debugfs, mci,
204 &altr_sdr_mc_debug_inject_fops);
71bcada8 205}
71bcada8 206
f9ae487e
TT
207/* Get total memory size from Open Firmware DTB */
208static unsigned long get_total_mem(void)
71bcada8 209{
f9ae487e
TT
210 struct device_node *np = NULL;
211 const unsigned int *reg, *reg_end;
212 int len, sw, aw;
213 unsigned long start, size, total_mem = 0;
214
215 for_each_node_by_type(np, "memory") {
216 aw = of_n_addr_cells(np);
217 sw = of_n_size_cells(np);
218 reg = (const unsigned int *)of_get_property(np, "reg", &len);
219 reg_end = reg + (len / sizeof(u32));
220
221 total_mem = 0;
222 do {
223 start = of_read_number(reg, aw);
224 reg += aw;
225 size = of_read_number(reg, sw);
226 reg += sw;
227 total_mem += size;
228 } while (reg < reg_end);
229 }
230 edac_dbg(0, "total_mem 0x%lx\n", total_mem);
231 return total_mem;
71bcada8
TT
232}
233
143f4a5a 234static const struct of_device_id altr_sdram_ctrl_of_match[] = {
2c911f6c
AB
235 { .compatible = "altr,sdram-edac", .data = &c5_data},
236 { .compatible = "altr,sdram-edac-a10", .data = &a10_data},
143f4a5a
TT
237 {},
238};
239MODULE_DEVICE_TABLE(of, altr_sdram_ctrl_of_match);
240
73bcc942
TT
241static int a10_init(struct regmap *mc_vbase)
242{
243 if (regmap_update_bits(mc_vbase, A10_INTMODE_OFST,
244 A10_INTMODE_SB_INT, A10_INTMODE_SB_INT)) {
245 edac_printk(KERN_ERR, EDAC_MC,
246 "Error setting SB IRQ mode\n");
247 return -ENODEV;
248 }
249
250 if (regmap_write(mc_vbase, A10_SERRCNTREG_OFST, 1)) {
251 edac_printk(KERN_ERR, EDAC_MC,
252 "Error setting trigger count\n");
253 return -ENODEV;
254 }
255
256 return 0;
257}
258
259static int a10_unmask_irq(struct platform_device *pdev, u32 mask)
260{
261 void __iomem *sm_base;
262 int ret = 0;
263
264 if (!request_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32),
265 dev_name(&pdev->dev))) {
266 edac_printk(KERN_ERR, EDAC_MC,
267 "Unable to request mem region\n");
268 return -EBUSY;
269 }
270
271 sm_base = ioremap(A10_SYMAN_INTMASK_CLR, sizeof(u32));
272 if (!sm_base) {
273 edac_printk(KERN_ERR, EDAC_MC,
274 "Unable to ioremap device\n");
275
276 ret = -ENOMEM;
277 goto release;
278 }
279
280 iowrite32(mask, sm_base);
281
282 iounmap(sm_base);
283
284release:
285 release_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32));
286
287 return ret;
288}
289
71bcada8
TT
290static int altr_sdram_probe(struct platform_device *pdev)
291{
143f4a5a 292 const struct of_device_id *id;
71bcada8
TT
293 struct edac_mc_layer layers[2];
294 struct mem_ctl_info *mci;
295 struct altr_sdram_mc_data *drvdata;
143f4a5a 296 const struct altr_sdram_prv_data *priv;
71bcada8
TT
297 struct regmap *mc_vbase;
298 struct dimm_info *dimm;
143f4a5a 299 u32 read_reg;
73bcc942
TT
300 int irq, irq2, res = 0;
301 unsigned long mem_size, irqflags = 0;
143f4a5a
TT
302
303 id = of_match_device(altr_sdram_ctrl_of_match, &pdev->dev);
304 if (!id)
305 return -ENODEV;
71bcada8 306
71bcada8
TT
307 /* Grab the register range from the sdr controller in device tree */
308 mc_vbase = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
309 "altr,sdr-syscon");
310 if (IS_ERR(mc_vbase)) {
311 edac_printk(KERN_ERR, EDAC_MC,
312 "regmap for altr,sdr-syscon lookup failed.\n");
313 return -ENODEV;
314 }
315
143f4a5a
TT
316 /* Check specific dependencies for the module */
317 priv = of_match_node(altr_sdram_ctrl_of_match,
318 pdev->dev.of_node)->data;
319
320 /* Validate the SDRAM controller has ECC enabled */
321 if (regmap_read(mc_vbase, priv->ecc_ctrl_offset, &read_reg) ||
322 ((read_reg & priv->ecc_ctl_en_mask) != priv->ecc_ctl_en_mask)) {
71bcada8
TT
323 edac_printk(KERN_ERR, EDAC_MC,
324 "No ECC/ECC disabled [0x%08X]\n", read_reg);
325 return -ENODEV;
326 }
327
328 /* Grab memory size from device tree. */
f9ae487e 329 mem_size = get_total_mem();
71bcada8 330 if (!mem_size) {
f9ae487e 331 edac_printk(KERN_ERR, EDAC_MC, "Unable to calculate memory size\n");
71bcada8
TT
332 return -ENODEV;
333 }
334
143f4a5a
TT
335 /* Ensure the SDRAM Interrupt is disabled */
336 if (regmap_update_bits(mc_vbase, priv->ecc_irq_en_offset,
337 priv->ecc_irq_en_mask, 0)) {
338 edac_printk(KERN_ERR, EDAC_MC,
339 "Error disabling SDRAM ECC IRQ\n");
340 return -ENODEV;
341 }
342
343 /* Toggle to clear the SDRAM Error count */
344 if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
345 priv->ecc_cnt_rst_mask,
346 priv->ecc_cnt_rst_mask)) {
347 edac_printk(KERN_ERR, EDAC_MC,
348 "Error clearing SDRAM ECC count\n");
349 return -ENODEV;
350 }
351
352 if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
353 priv->ecc_cnt_rst_mask, 0)) {
71bcada8 354 edac_printk(KERN_ERR, EDAC_MC,
143f4a5a 355 "Error clearing SDRAM ECC count\n");
71bcada8
TT
356 return -ENODEV;
357 }
358
359 irq = platform_get_irq(pdev, 0);
360 if (irq < 0) {
361 edac_printk(KERN_ERR, EDAC_MC,
362 "No irq %d in DT\n", irq);
363 return -ENODEV;
364 }
365
73bcc942
TT
366 /* Arria10 has a 2nd IRQ */
367 irq2 = platform_get_irq(pdev, 1);
368
71bcada8
TT
369 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
370 layers[0].size = 1;
371 layers[0].is_virt_csrow = true;
372 layers[1].type = EDAC_MC_LAYER_CHANNEL;
373 layers[1].size = 1;
374 layers[1].is_virt_csrow = false;
375 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
376 sizeof(struct altr_sdram_mc_data));
377 if (!mci)
378 return -ENOMEM;
379
380 mci->pdev = &pdev->dev;
381 drvdata = mci->pvt_info;
382 drvdata->mc_vbase = mc_vbase;
143f4a5a 383 drvdata->data = priv;
71bcada8
TT
384 platform_set_drvdata(pdev, mci);
385
386 if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
143f4a5a
TT
387 edac_printk(KERN_ERR, EDAC_MC,
388 "Unable to get managed device resource\n");
71bcada8
TT
389 res = -ENOMEM;
390 goto free;
391 }
392
393 mci->mtype_cap = MEM_FLAG_DDR3;
394 mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
395 mci->edac_cap = EDAC_FLAG_SECDED;
396 mci->mod_name = EDAC_MOD_STR;
397 mci->mod_ver = EDAC_VERSION;
398 mci->ctl_name = dev_name(&pdev->dev);
399 mci->scrub_mode = SCRUB_SW_SRC;
400 mci->dev_name = dev_name(&pdev->dev);
401
402 dimm = *mci->dimms;
403 dimm->nr_pages = ((mem_size - 1) >> PAGE_SHIFT) + 1;
404 dimm->grain = 8;
405 dimm->dtype = DEV_X8;
406 dimm->mtype = MEM_DDR3;
407 dimm->edac_mode = EDAC_SECDED;
408
409 res = edac_mc_add_mc(mci);
410 if (res < 0)
411 goto err;
412
73bcc942
TT
413 /* Only the Arria10 has separate IRQs */
414 if (irq2 > 0) {
415 /* Arria10 specific initialization */
416 res = a10_init(mc_vbase);
417 if (res < 0)
418 goto err2;
419
420 res = devm_request_irq(&pdev->dev, irq2,
421 altr_sdram_mc_err_handler,
422 IRQF_SHARED, dev_name(&pdev->dev), mci);
423 if (res < 0) {
424 edac_mc_printk(mci, KERN_ERR,
425 "Unable to request irq %d\n", irq2);
426 res = -ENODEV;
427 goto err2;
428 }
429
430 res = a10_unmask_irq(pdev, A10_DDR0_IRQ_MASK);
431 if (res < 0)
432 goto err2;
433
434 irqflags = IRQF_SHARED;
435 }
436
71bcada8 437 res = devm_request_irq(&pdev->dev, irq, altr_sdram_mc_err_handler,
73bcc942 438 irqflags, dev_name(&pdev->dev), mci);
71bcada8
TT
439 if (res < 0) {
440 edac_mc_printk(mci, KERN_ERR,
441 "Unable to request irq %d\n", irq);
442 res = -ENODEV;
443 goto err2;
444 }
445
143f4a5a
TT
446 /* Infrastructure ready - enable the IRQ */
447 if (regmap_update_bits(drvdata->mc_vbase, priv->ecc_irq_en_offset,
448 priv->ecc_irq_en_mask, priv->ecc_irq_en_mask)) {
71bcada8
TT
449 edac_mc_printk(mci, KERN_ERR,
450 "Error enabling SDRAM ECC IRQ\n");
451 res = -ENODEV;
452 goto err2;
453 }
454
455 altr_sdr_mc_create_debugfs_nodes(mci);
456
457 devres_close_group(&pdev->dev, NULL);
458
459 return 0;
460
461err2:
462 edac_mc_del_mc(&pdev->dev);
463err:
464 devres_release_group(&pdev->dev, NULL);
465free:
466 edac_mc_free(mci);
467 edac_printk(KERN_ERR, EDAC_MC,
468 "EDAC Probe Failed; Error %d\n", res);
469
470 return res;
471}
472
473static int altr_sdram_remove(struct platform_device *pdev)
474{
475 struct mem_ctl_info *mci = platform_get_drvdata(pdev);
476
477 edac_mc_del_mc(&pdev->dev);
478 edac_mc_free(mci);
479 platform_set_drvdata(pdev, NULL);
480
481 return 0;
482}
483
6f2b6422
AT
484/*
485 * If you want to suspend, need to disable EDAC by removing it
486 * from the device tree or defconfig.
487 */
488#ifdef CONFIG_PM
489static int altr_sdram_prepare(struct device *dev)
490{
491 pr_err("Suspend not allowed when EDAC is enabled.\n");
492
493 return -EPERM;
494}
495
496static const struct dev_pm_ops altr_sdram_pm_ops = {
497 .prepare = altr_sdram_prepare,
498};
499#endif
500
71bcada8
TT
501static struct platform_driver altr_sdram_edac_driver = {
502 .probe = altr_sdram_probe,
503 .remove = altr_sdram_remove,
504 .driver = {
505 .name = "altr_sdram_edac",
6f2b6422
AT
506#ifdef CONFIG_PM
507 .pm = &altr_sdram_pm_ops,
508#endif
71bcada8
TT
509 .of_match_table = altr_sdram_ctrl_of_match,
510 },
511};
512
513module_platform_driver(altr_sdram_edac_driver);
514
c3eea194
TT
515/************************* EDAC Parent Probe *************************/
516
517static const struct of_device_id altr_edac_device_of_match[];
518
519static const struct of_device_id altr_edac_of_match[] = {
520 { .compatible = "altr,socfpga-ecc-manager" },
521 {},
522};
523MODULE_DEVICE_TABLE(of, altr_edac_of_match);
524
525static int altr_edac_probe(struct platform_device *pdev)
526{
527 of_platform_populate(pdev->dev.of_node, altr_edac_device_of_match,
528 NULL, &pdev->dev);
529 return 0;
530}
531
532static struct platform_driver altr_edac_driver = {
533 .probe = altr_edac_probe,
534 .driver = {
535 .name = "socfpga_ecc_manager",
536 .of_match_table = altr_edac_of_match,
537 },
538};
539module_platform_driver(altr_edac_driver);
540
541/************************* EDAC Device Functions *************************/
542
543/*
544 * EDAC Device Functions (shared between various IPs).
545 * The discrete memories use the EDAC Device framework. The probe
546 * and error handling functions are very similar between memories
547 * so they are shared. The memory allocation and freeing for EDAC
548 * trigger testing are different for each memory.
549 */
550
551const struct edac_device_prv_data ocramecc_data;
552const struct edac_device_prv_data l2ecc_data;
c7b4be8d 553const struct edac_device_prv_data a10_ocramecc_data;
588cb03e 554const struct edac_device_prv_data a10_l2ecc_data;
c3eea194 555
c3eea194
TT
556static irqreturn_t altr_edac_device_handler(int irq, void *dev_id)
557{
558 irqreturn_t ret_value = IRQ_NONE;
559 struct edac_device_ctl_info *dci = dev_id;
560 struct altr_edac_device_dev *drvdata = dci->pvt_info;
561 const struct edac_device_prv_data *priv = drvdata->data;
562
563 if (irq == drvdata->sb_irq) {
564 if (priv->ce_clear_mask)
565 writel(priv->ce_clear_mask, drvdata->base);
566 edac_device_handle_ce(dci, 0, 0, drvdata->edac_dev_name);
567 ret_value = IRQ_HANDLED;
568 } else if (irq == drvdata->db_irq) {
569 if (priv->ue_clear_mask)
570 writel(priv->ue_clear_mask, drvdata->base);
571 edac_device_handle_ue(dci, 0, 0, drvdata->edac_dev_name);
572 panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
573 ret_value = IRQ_HANDLED;
574 } else {
575 WARN_ON(1);
576 }
577
578 return ret_value;
579}
580
581static ssize_t altr_edac_device_trig(struct file *file,
582 const char __user *user_buf,
583 size_t count, loff_t *ppos)
584
585{
586 u32 *ptemp, i, error_mask;
587 int result = 0;
588 u8 trig_type;
589 unsigned long flags;
590 struct edac_device_ctl_info *edac_dci = file->private_data;
591 struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
592 const struct edac_device_prv_data *priv = drvdata->data;
593 void *generic_ptr = edac_dci->dev;
594
595 if (!user_buf || get_user(trig_type, user_buf))
596 return -EFAULT;
597
598 if (!priv->alloc_mem)
599 return -ENOMEM;
600
601 /*
602 * Note that generic_ptr is initialized to the device * but in
603 * some alloc_functions, this is overridden and returns data.
604 */
605 ptemp = priv->alloc_mem(priv->trig_alloc_sz, &generic_ptr);
606 if (!ptemp) {
607 edac_printk(KERN_ERR, EDAC_DEVICE,
608 "Inject: Buffer Allocation error\n");
609 return -ENOMEM;
610 }
611
612 if (trig_type == ALTR_UE_TRIGGER_CHAR)
613 error_mask = priv->ue_set_mask;
614 else
615 error_mask = priv->ce_set_mask;
616
617 edac_printk(KERN_ALERT, EDAC_DEVICE,
618 "Trigger Error Mask (0x%X)\n", error_mask);
619
620 local_irq_save(flags);
621 /* write ECC corrupted data out. */
622 for (i = 0; i < (priv->trig_alloc_sz / sizeof(*ptemp)); i++) {
623 /* Read data so we're in the correct state */
624 rmb();
625 if (ACCESS_ONCE(ptemp[i]))
626 result = -1;
627 /* Toggle Error bit (it is latched), leave ECC enabled */
811fce4f
TT
628 writel(error_mask, (drvdata->base + priv->set_err_ofst));
629 writel(priv->ecc_enable_mask, (drvdata->base +
630 priv->set_err_ofst));
c3eea194
TT
631 ptemp[i] = i;
632 }
633 /* Ensure it has been written out */
634 wmb();
635 local_irq_restore(flags);
636
637 if (result)
638 edac_printk(KERN_ERR, EDAC_DEVICE, "Mem Not Cleared\n");
639
640 /* Read out written data. ECC error caused here */
641 for (i = 0; i < ALTR_TRIGGER_READ_WRD_CNT; i++)
642 if (ACCESS_ONCE(ptemp[i]) != i)
643 edac_printk(KERN_ERR, EDAC_DEVICE,
644 "Read doesn't match written data\n");
645
646 if (priv->free_mem)
647 priv->free_mem(ptemp, priv->trig_alloc_sz, generic_ptr);
648
649 return count;
650}
651
aa1f06dc
TT
652/*
653 * Test for memory's ECC dependencies upon entry because platform specific
654 * startup should have initialized the memory and enabled the ECC.
655 * Can't turn on ECC here because accessing un-initialized memory will
656 * cause CE/UE errors possibly causing an ABORT.
657 */
658static int altr_check_ecc_deps(struct altr_edac_device_dev *device)
659{
660 void __iomem *base = device->base;
661 const struct edac_device_prv_data *prv = device->data;
662
663 if (readl(base + prv->ecc_en_ofst) & prv->ecc_enable_mask)
664 return 0;
665
666 edac_printk(KERN_ERR, EDAC_DEVICE,
667 "%s: No ECC present or ECC disabled.\n",
668 device->edac_dev_name);
669 return -ENODEV;
670}
671
c3eea194
TT
672static const struct file_operations altr_edac_device_inject_fops = {
673 .open = simple_open,
674 .write = altr_edac_device_trig,
675 .llseek = generic_file_llseek,
676};
677
c7b4be8d
TT
678static ssize_t altr_edac_a10_device_trig(struct file *file,
679 const char __user *user_buf,
680 size_t count, loff_t *ppos);
681
682static const struct file_operations altr_edac_a10_device_inject_fops = {
683 .open = simple_open,
684 .write = altr_edac_a10_device_trig,
685 .llseek = generic_file_llseek,
686};
687
c3eea194
TT
688static void altr_create_edacdev_dbgfs(struct edac_device_ctl_info *edac_dci,
689 const struct edac_device_prv_data *priv)
690{
691 struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
692
693 if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
694 return;
695
696 drvdata->debugfs_dir = edac_debugfs_create_dir(drvdata->edac_dev_name);
697 if (!drvdata->debugfs_dir)
698 return;
699
700 if (!edac_debugfs_create_file(priv->dbgfs_name, S_IWUSR,
701 drvdata->debugfs_dir, edac_dci,
e17ced2c 702 priv->inject_fops))
c3eea194
TT
703 debugfs_remove_recursive(drvdata->debugfs_dir);
704}
705
706static const struct of_device_id altr_edac_device_of_match[] = {
707#ifdef CONFIG_EDAC_ALTERA_L2C
2c911f6c
AB
708 { .compatible = "altr,socfpga-l2-ecc", .data = &l2ecc_data },
709 { .compatible = "altr,socfpga-a10-l2-ecc", .data = &a10_l2ecc_data },
c3eea194
TT
710#endif
711#ifdef CONFIG_EDAC_ALTERA_OCRAM
2c911f6c
AB
712 { .compatible = "altr,socfpga-ocram-ecc", .data = &ocramecc_data },
713 { .compatible = "altr,socfpga-a10-ocram-ecc", .data = &a10_ocramecc_data },
c3eea194
TT
714#endif
715 {},
716};
717MODULE_DEVICE_TABLE(of, altr_edac_device_of_match);
718
719/*
720 * altr_edac_device_probe()
721 * This is a generic EDAC device driver that will support
722 * various Altera memory devices such as the L2 cache ECC and
723 * OCRAM ECC as well as the memories for other peripherals.
724 * Module specific initialization is done by passing the
725 * function index in the device tree.
726 */
727static int altr_edac_device_probe(struct platform_device *pdev)
728{
729 struct edac_device_ctl_info *dci;
730 struct altr_edac_device_dev *drvdata;
731 struct resource *r;
732 int res = 0;
733 struct device_node *np = pdev->dev.of_node;
734 char *ecc_name = (char *)np->name;
735 static int dev_instance;
736
737 if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
738 edac_printk(KERN_ERR, EDAC_DEVICE,
739 "Unable to open devm\n");
740 return -ENOMEM;
741 }
742
743 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
744 if (!r) {
745 edac_printk(KERN_ERR, EDAC_DEVICE,
746 "Unable to get mem resource\n");
747 res = -ENODEV;
748 goto fail;
749 }
750
751 if (!devm_request_mem_region(&pdev->dev, r->start, resource_size(r),
752 dev_name(&pdev->dev))) {
753 edac_printk(KERN_ERR, EDAC_DEVICE,
754 "%s:Error requesting mem region\n", ecc_name);
755 res = -EBUSY;
756 goto fail;
757 }
758
759 dci = edac_device_alloc_ctl_info(sizeof(*drvdata), ecc_name,
760 1, ecc_name, 1, 0, NULL, 0,
761 dev_instance++);
762
763 if (!dci) {
764 edac_printk(KERN_ERR, EDAC_DEVICE,
765 "%s: Unable to allocate EDAC device\n", ecc_name);
766 res = -ENOMEM;
767 goto fail;
768 }
769
770 drvdata = dci->pvt_info;
771 dci->dev = &pdev->dev;
772 platform_set_drvdata(pdev, dci);
773 drvdata->edac_dev_name = ecc_name;
774
775 drvdata->base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
776 if (!drvdata->base)
777 goto fail1;
778
779 /* Get driver specific data for this EDAC device */
780 drvdata->data = of_match_node(altr_edac_device_of_match, np)->data;
781
782 /* Check specific dependencies for the module */
783 if (drvdata->data->setup) {
328ca7ae 784 res = drvdata->data->setup(drvdata);
c3eea194
TT
785 if (res)
786 goto fail1;
787 }
788
789 drvdata->sb_irq = platform_get_irq(pdev, 0);
790 res = devm_request_irq(&pdev->dev, drvdata->sb_irq,
791 altr_edac_device_handler,
792 0, dev_name(&pdev->dev), dci);
793 if (res)
794 goto fail1;
795
796 drvdata->db_irq = platform_get_irq(pdev, 1);
797 res = devm_request_irq(&pdev->dev, drvdata->db_irq,
798 altr_edac_device_handler,
799 0, dev_name(&pdev->dev), dci);
800 if (res)
801 goto fail1;
802
803 dci->mod_name = "Altera ECC Manager";
804 dci->dev_name = drvdata->edac_dev_name;
805
806 res = edac_device_add_device(dci);
807 if (res)
808 goto fail1;
809
810 altr_create_edacdev_dbgfs(dci, drvdata->data);
811
812 devres_close_group(&pdev->dev, NULL);
813
814 return 0;
815
816fail1:
817 edac_device_free_ctl_info(dci);
818fail:
819 devres_release_group(&pdev->dev, NULL);
820 edac_printk(KERN_ERR, EDAC_DEVICE,
821 "%s:Error setting up EDAC device: %d\n", ecc_name, res);
822
823 return res;
824}
825
826static int altr_edac_device_remove(struct platform_device *pdev)
827{
828 struct edac_device_ctl_info *dci = platform_get_drvdata(pdev);
829 struct altr_edac_device_dev *drvdata = dci->pvt_info;
830
831 debugfs_remove_recursive(drvdata->debugfs_dir);
832 edac_device_del_device(&pdev->dev);
833 edac_device_free_ctl_info(dci);
834
835 return 0;
836}
837
838static struct platform_driver altr_edac_device_driver = {
839 .probe = altr_edac_device_probe,
840 .remove = altr_edac_device_remove,
841 .driver = {
842 .name = "altr_edac_device",
843 .of_match_table = altr_edac_device_of_match,
844 },
845};
846module_platform_driver(altr_edac_device_driver);
847
848/*********************** OCRAM EDAC Device Functions *********************/
849
850#ifdef CONFIG_EDAC_ALTERA_OCRAM
851
852static void *ocram_alloc_mem(size_t size, void **other)
853{
854 struct device_node *np;
855 struct gen_pool *gp;
856 void *sram_addr;
857
858 np = of_find_compatible_node(NULL, NULL, "altr,socfpga-ocram-ecc");
859 if (!np)
860 return NULL;
861
862 gp = of_gen_pool_get(np, "iram", 0);
863 of_node_put(np);
864 if (!gp)
865 return NULL;
866
867 sram_addr = (void *)gen_pool_alloc(gp, size);
868 if (!sram_addr)
869 return NULL;
870
871 memset(sram_addr, 0, size);
872 /* Ensure data is written out */
873 wmb();
874
875 /* Remember this handle for freeing later */
876 *other = gp;
877
878 return sram_addr;
879}
880
881static void ocram_free_mem(void *p, size_t size, void *other)
882{
883 gen_pool_free((struct gen_pool *)other, (u32)p, size);
884}
885
c3eea194 886const struct edac_device_prv_data ocramecc_data = {
aa1f06dc 887 .setup = altr_check_ecc_deps,
c3eea194
TT
888 .ce_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_SERR),
889 .ue_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_DERR),
890 .dbgfs_name = "altr_ocram_trigger",
891 .alloc_mem = ocram_alloc_mem,
892 .free_mem = ocram_free_mem,
893 .ecc_enable_mask = ALTR_OCR_ECC_EN,
943ad917 894 .ecc_en_ofst = ALTR_OCR_ECC_REG_OFFSET,
c3eea194
TT
895 .ce_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJS),
896 .ue_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJD),
811fce4f 897 .set_err_ofst = ALTR_OCR_ECC_REG_OFFSET,
c3eea194 898 .trig_alloc_sz = ALTR_TRIG_OCRAM_BYTE_SIZE,
e17ced2c 899 .inject_fops = &altr_edac_device_inject_fops,
c3eea194
TT
900};
901
c7b4be8d
TT
902static irqreturn_t altr_edac_a10_ecc_irq(struct altr_edac_device_dev *dci,
903 bool sberr);
904
905const struct edac_device_prv_data a10_ocramecc_data = {
906 .setup = altr_check_ecc_deps,
907 .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
908 .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
909 .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_OCRAM,
910 .dbgfs_name = "altr_ocram_trigger",
911 .ecc_enable_mask = ALTR_A10_OCRAM_ECC_EN_CTL,
912 .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
913 .ce_set_mask = ALTR_A10_ECC_TSERRA,
914 .ue_set_mask = ALTR_A10_ECC_TDERRA,
915 .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
916 .ecc_irq_handler = altr_edac_a10_ecc_irq,
917 .inject_fops = &altr_edac_a10_device_inject_fops,
918};
919
c3eea194
TT
920#endif /* CONFIG_EDAC_ALTERA_OCRAM */
921
922/********************* L2 Cache EDAC Device Functions ********************/
923
924#ifdef CONFIG_EDAC_ALTERA_L2C
925
926static void *l2_alloc_mem(size_t size, void **other)
927{
928 struct device *dev = *other;
929 void *ptemp = devm_kzalloc(dev, size, GFP_KERNEL);
930
931 if (!ptemp)
932 return NULL;
933
934 /* Make sure everything is written out */
935 wmb();
936
937 /*
938 * Clean all cache levels up to LoC (includes L2)
939 * This ensures the corrupted data is written into
940 * L2 cache for readback test (which causes ECC error).
941 */
942 flush_cache_all();
943
944 return ptemp;
945}
946
947static void l2_free_mem(void *p, size_t size, void *other)
948{
949 struct device *dev = other;
950
951 if (dev && p)
952 devm_kfree(dev, p);
953}
954
955/*
956 * altr_l2_check_deps()
957 * Test for L2 cache ECC dependencies upon entry because
958 * platform specific startup should have initialized the L2
959 * memory and enabled the ECC.
960 * Bail if ECC is not enabled.
961 * Note that L2 Cache Enable is forced at build time.
962 */
328ca7ae 963static int altr_l2_check_deps(struct altr_edac_device_dev *device)
c3eea194 964{
328ca7ae 965 void __iomem *base = device->base;
27439a1a
TT
966 const struct edac_device_prv_data *prv = device->data;
967
968 if ((readl(base) & prv->ecc_enable_mask) ==
969 prv->ecc_enable_mask)
c3eea194
TT
970 return 0;
971
972 edac_printk(KERN_ERR, EDAC_DEVICE,
973 "L2: No ECC present, or ECC disabled\n");
974 return -ENODEV;
975}
976
588cb03e
TT
977static irqreturn_t altr_edac_a10_l2_irq(struct altr_edac_device_dev *dci,
978 bool sberr)
979{
980 if (sberr) {
981 regmap_write(dci->edac->ecc_mgr_map,
982 A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
983 A10_SYSGMR_MPU_CLEAR_L2_ECC_SB);
984 edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
985 } else {
986 regmap_write(dci->edac->ecc_mgr_map,
987 A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
988 A10_SYSGMR_MPU_CLEAR_L2_ECC_MB);
989 edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
990 panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
991 }
992 return IRQ_HANDLED;
993}
994
c3eea194
TT
995const struct edac_device_prv_data l2ecc_data = {
996 .setup = altr_l2_check_deps,
997 .ce_clear_mask = 0,
998 .ue_clear_mask = 0,
999 .dbgfs_name = "altr_l2_trigger",
1000 .alloc_mem = l2_alloc_mem,
1001 .free_mem = l2_free_mem,
1002 .ecc_enable_mask = ALTR_L2_ECC_EN,
1003 .ce_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJS),
1004 .ue_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJD),
811fce4f 1005 .set_err_ofst = ALTR_L2_ECC_REG_OFFSET,
c3eea194 1006 .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
e17ced2c 1007 .inject_fops = &altr_edac_device_inject_fops,
c3eea194
TT
1008};
1009
588cb03e
TT
1010const struct edac_device_prv_data a10_l2ecc_data = {
1011 .setup = altr_l2_check_deps,
1012 .ce_clear_mask = ALTR_A10_L2_ECC_SERR_CLR,
1013 .ue_clear_mask = ALTR_A10_L2_ECC_MERR_CLR,
1014 .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_L2,
1015 .dbgfs_name = "altr_l2_trigger",
1016 .alloc_mem = l2_alloc_mem,
1017 .free_mem = l2_free_mem,
1018 .ecc_enable_mask = ALTR_A10_L2_ECC_EN_CTL,
1019 .ce_set_mask = ALTR_A10_L2_ECC_CE_INJ_MASK,
1020 .ue_set_mask = ALTR_A10_L2_ECC_UE_INJ_MASK,
1021 .set_err_ofst = ALTR_A10_L2_ECC_INJ_OFST,
1022 .ecc_irq_handler = altr_edac_a10_l2_irq,
1023 .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
e17ced2c 1024 .inject_fops = &altr_edac_device_inject_fops,
588cb03e
TT
1025};
1026
c3eea194
TT
1027#endif /* CONFIG_EDAC_ALTERA_L2C */
1028
588cb03e
TT
1029/********************* Arria10 EDAC Device Functions *************************/
1030
1031/*
1032 * The Arria10 EDAC Device Functions differ from the Cyclone5/Arria5
1033 * because 2 IRQs are shared among the all ECC peripherals. The ECC
1034 * manager manages the IRQs and the children.
1035 * Based on xgene_edac.c peripheral code.
1036 */
1037
c7b4be8d
TT
1038static ssize_t altr_edac_a10_device_trig(struct file *file,
1039 const char __user *user_buf,
1040 size_t count, loff_t *ppos)
1041{
1042 struct edac_device_ctl_info *edac_dci = file->private_data;
1043 struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
1044 const struct edac_device_prv_data *priv = drvdata->data;
1045 void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
1046 unsigned long flags;
1047 u8 trig_type;
1048
1049 if (!user_buf || get_user(trig_type, user_buf))
1050 return -EFAULT;
1051
1052 local_irq_save(flags);
1053 if (trig_type == ALTR_UE_TRIGGER_CHAR)
1054 writel(priv->ue_set_mask, set_addr);
1055 else
1056 writel(priv->ce_set_mask, set_addr);
1057 /* Ensure the interrupt test bits are set */
1058 wmb();
1059 local_irq_restore(flags);
1060
1061 return count;
1062}
1063
1064static irqreturn_t altr_edac_a10_ecc_irq(struct altr_edac_device_dev *dci,
1065 bool sberr)
1066{
1067 void __iomem *base = dci->base;
1068
1069 if (sberr) {
1070 writel(ALTR_A10_ECC_SERRPENA,
1071 base + ALTR_A10_ECC_INTSTAT_OFST);
1072 edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
1073 } else {
1074 writel(ALTR_A10_ECC_DERRPENA,
1075 base + ALTR_A10_ECC_INTSTAT_OFST);
1076 edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
1077 panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
1078 }
1079 return IRQ_HANDLED;
1080}
1081
588cb03e
TT
1082static irqreturn_t altr_edac_a10_irq_handler(int irq, void *dev_id)
1083{
1084 irqreturn_t rc = IRQ_NONE;
1085 struct altr_arria10_edac *edac = dev_id;
1086 struct altr_edac_device_dev *dci;
1087 int irq_status;
1088 bool sberr = (irq == edac->sb_irq) ? 1 : 0;
1089 int sm_offset = sberr ? A10_SYSMGR_ECC_INTSTAT_SERR_OFST :
1090 A10_SYSMGR_ECC_INTSTAT_DERR_OFST;
1091
1092 regmap_read(edac->ecc_mgr_map, sm_offset, &irq_status);
1093
1094 if ((irq != edac->sb_irq) && (irq != edac->db_irq)) {
1095 WARN_ON(1);
1096 } else {
1097 list_for_each_entry(dci, &edac->a10_ecc_devices, next) {
1098 if (irq_status & dci->data->irq_status_mask)
1099 rc = dci->data->ecc_irq_handler(dci, sberr);
1100 }
1101 }
1102
1103 return rc;
1104}
1105
1106static int altr_edac_a10_device_add(struct altr_arria10_edac *edac,
1107 struct device_node *np)
1108{
1109 struct edac_device_ctl_info *dci;
1110 struct altr_edac_device_dev *altdev;
1111 char *ecc_name = (char *)np->name;
1112 struct resource res;
1113 int edac_idx;
1114 int rc = 0;
1115 const struct edac_device_prv_data *prv;
1116 /* Get matching node and check for valid result */
1117 const struct of_device_id *pdev_id =
1118 of_match_node(altr_edac_device_of_match, np);
1119 if (IS_ERR_OR_NULL(pdev_id))
1120 return -ENODEV;
1121
1122 /* Get driver specific data for this EDAC device */
1123 prv = pdev_id->data;
1124 if (IS_ERR_OR_NULL(prv))
1125 return -ENODEV;
1126
1127 if (!devres_open_group(edac->dev, altr_edac_a10_device_add, GFP_KERNEL))
1128 return -ENOMEM;
1129
1130 rc = of_address_to_resource(np, 0, &res);
1131 if (rc < 0) {
1132 edac_printk(KERN_ERR, EDAC_DEVICE,
1133 "%s: no resource address\n", ecc_name);
1134 goto err_release_group;
1135 }
1136
1137 edac_idx = edac_device_alloc_index();
1138 dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name,
1139 1, ecc_name, 1, 0, NULL, 0,
1140 edac_idx);
1141
1142 if (!dci) {
1143 edac_printk(KERN_ERR, EDAC_DEVICE,
1144 "%s: Unable to allocate EDAC device\n", ecc_name);
1145 rc = -ENOMEM;
1146 goto err_release_group;
1147 }
1148
1149 altdev = dci->pvt_info;
1150 dci->dev = edac->dev;
1151 altdev->edac_dev_name = ecc_name;
1152 altdev->edac_idx = edac_idx;
1153 altdev->edac = edac;
1154 altdev->edac_dev = dci;
1155 altdev->data = prv;
1156 altdev->ddev = *edac->dev;
1157 dci->dev = &altdev->ddev;
1158 dci->ctl_name = "Altera ECC Manager";
1159 dci->mod_name = ecc_name;
1160 dci->dev_name = ecc_name;
1161
1162 altdev->base = devm_ioremap_resource(edac->dev, &res);
1163 if (IS_ERR(altdev->base)) {
1164 rc = PTR_ERR(altdev->base);
1165 goto err_release_group1;
1166 }
1167
1168 /* Check specific dependencies for the module */
1169 if (altdev->data->setup) {
1170 rc = altdev->data->setup(altdev);
1171 if (rc)
1172 goto err_release_group1;
1173 }
1174
1175 rc = edac_device_add_device(dci);
1176 if (rc) {
1177 dev_err(edac->dev, "edac_device_add_device failed\n");
1178 rc = -ENOMEM;
1179 goto err_release_group1;
1180 }
1181
1182 altr_create_edacdev_dbgfs(dci, prv);
1183
1184 list_add(&altdev->next, &edac->a10_ecc_devices);
1185
1186 devres_remove_group(edac->dev, altr_edac_a10_device_add);
1187
1188 return 0;
1189
1190err_release_group1:
1191 edac_device_free_ctl_info(dci);
1192err_release_group:
1193 edac_printk(KERN_ALERT, EDAC_DEVICE, "%s: %d\n", __func__, __LINE__);
1194 devres_release_group(edac->dev, NULL);
1195 edac_printk(KERN_ERR, EDAC_DEVICE,
1196 "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
1197
1198 return rc;
1199}
1200
1201static int altr_edac_a10_probe(struct platform_device *pdev)
1202{
1203 struct altr_arria10_edac *edac;
1204 struct device_node *child;
1205 int rc;
1206
1207 edac = devm_kzalloc(&pdev->dev, sizeof(*edac), GFP_KERNEL);
1208 if (!edac)
1209 return -ENOMEM;
1210
1211 edac->dev = &pdev->dev;
1212 platform_set_drvdata(pdev, edac);
1213 INIT_LIST_HEAD(&edac->a10_ecc_devices);
1214
1215 edac->ecc_mgr_map = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1216 "altr,sysmgr-syscon");
1217 if (IS_ERR(edac->ecc_mgr_map)) {
1218 edac_printk(KERN_ERR, EDAC_DEVICE,
1219 "Unable to get syscon altr,sysmgr-syscon\n");
1220 return PTR_ERR(edac->ecc_mgr_map);
1221 }
1222
1223 edac->sb_irq = platform_get_irq(pdev, 0);
1224 rc = devm_request_irq(&pdev->dev, edac->sb_irq,
1225 altr_edac_a10_irq_handler,
1226 IRQF_SHARED, dev_name(&pdev->dev), edac);
1227 if (rc) {
1228 edac_printk(KERN_ERR, EDAC_DEVICE, "No SBERR IRQ resource\n");
1229 return rc;
1230 }
1231
1232 edac->db_irq = platform_get_irq(pdev, 1);
1233 rc = devm_request_irq(&pdev->dev, edac->db_irq,
1234 altr_edac_a10_irq_handler,
1235 IRQF_SHARED, dev_name(&pdev->dev), edac);
1236 if (rc) {
1237 edac_printk(KERN_ERR, EDAC_DEVICE, "No DBERR IRQ resource\n");
1238 return rc;
1239 }
1240
1241 for_each_child_of_node(pdev->dev.of_node, child) {
1242 if (!of_device_is_available(child))
1243 continue;
1244 if (of_device_is_compatible(child, "altr,socfpga-a10-l2-ecc"))
1245 altr_edac_a10_device_add(edac, child);
c7b4be8d
TT
1246 else if (of_device_is_compatible(child,
1247 "altr,socfpga-a10-ocram-ecc"))
1248 altr_edac_a10_device_add(edac, child);
588cb03e
TT
1249 }
1250
1251 return 0;
1252}
1253
1254static const struct of_device_id altr_edac_a10_of_match[] = {
1255 { .compatible = "altr,socfpga-a10-ecc-manager" },
1256 {},
1257};
1258MODULE_DEVICE_TABLE(of, altr_edac_a10_of_match);
1259
1260static struct platform_driver altr_edac_a10_driver = {
1261 .probe = altr_edac_a10_probe,
1262 .driver = {
1263 .name = "socfpga_a10_ecc_manager",
1264 .of_match_table = altr_edac_a10_of_match,
1265 },
1266};
1267module_platform_driver(altr_edac_a10_driver);
1268
71bcada8
TT
1269MODULE_LICENSE("GPL v2");
1270MODULE_AUTHOR("Thor Thayer");
c3eea194 1271MODULE_DESCRIPTION("EDAC Driver for Altera Memories");