]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/edac/amd64_edac.h
EDAC, amd64: Reserve correct PCI devices on AMD Fam17h
[mirror_ubuntu-zesty-kernel.git] / drivers / edac / amd64_edac.h
CommitLineData
cfe40fdb
DT
1/*
2 * AMD64 class Memory Controller kernel module
3 *
4 * Copyright (c) 2009 SoftwareBitMaker.
1a8bc770 5 * Copyright (c) 2009-15 Advanced Micro Devices, Inc.
cfe40fdb
DT
6 *
7 * This file may be distributed under the terms of the
8 * GNU General Public License.
cfe40fdb
DT
9 */
10
11#include <linux/module.h>
12#include <linux/ctype.h>
13#include <linux/init.h>
14#include <linux/pci.h>
15#include <linux/pci_ids.h>
16#include <linux/slab.h>
17#include <linux/mmzone.h>
18#include <linux/edac.h>
f9431992 19#include <asm/msr.h>
cfe40fdb 20#include "edac_core.h"
47ca08a4 21#include "mce_amd.h"
cfe40fdb 22
24f9a7fe
BP
23#define amd64_debug(fmt, arg...) \
24 edac_printk(KERN_DEBUG, "amd64", fmt, ##arg)
cfe40fdb 25
24f9a7fe
BP
26#define amd64_info(fmt, arg...) \
27 edac_printk(KERN_INFO, "amd64", fmt, ##arg)
28
29#define amd64_notice(fmt, arg...) \
30 edac_printk(KERN_NOTICE, "amd64", fmt, ##arg)
31
32#define amd64_warn(fmt, arg...) \
33 edac_printk(KERN_WARNING, "amd64", fmt, ##arg)
34
35#define amd64_err(fmt, arg...) \
36 edac_printk(KERN_ERR, "amd64", fmt, ##arg)
37
38#define amd64_mc_warn(mci, fmt, arg...) \
39 edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
40
41#define amd64_mc_err(mci, fmt, arg...) \
42 edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
cfe40fdb
DT
43
44/*
45 * Throughout the comments in this code, the following terms are used:
46 *
47 * SysAddr, DramAddr, and InputAddr
48 *
49 * These terms come directly from the amd64 documentation
50 * (AMD publication #26094). They are defined as follows:
51 *
52 * SysAddr:
53 * This is a physical address generated by a CPU core or a device
54 * doing DMA. If generated by a CPU core, a SysAddr is the result of
55 * a virtual to physical address translation by the CPU core's address
56 * translation mechanism (MMU).
57 *
58 * DramAddr:
59 * A DramAddr is derived from a SysAddr by subtracting an offset that
60 * depends on which node the SysAddr maps to and whether the SysAddr
61 * is within a range affected by memory hoisting. The DRAM Base
62 * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
63 * determine which node a SysAddr maps to.
64 *
65 * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
66 * is within the range of addresses specified by this register, then
67 * a value x from the DHAR is subtracted from the SysAddr to produce a
68 * DramAddr. Here, x represents the base address for the node that
69 * the SysAddr maps to plus an offset due to memory hoisting. See
70 * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
71 * sys_addr_to_dram_addr() below for more information.
72 *
73 * If the SysAddr is not affected by the DHAR then a value y is
74 * subtracted from the SysAddr to produce a DramAddr. Here, y is the
75 * base address for the node that the SysAddr maps to. See section
76 * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
77 * information.
78 *
79 * InputAddr:
80 * A DramAddr is translated to an InputAddr before being passed to the
81 * memory controller for the node that the DramAddr is associated
82 * with. The memory controller then maps the InputAddr to a csrow.
83 * If node interleaving is not in use, then the InputAddr has the same
84 * value as the DramAddr. Otherwise, the InputAddr is produced by
85 * discarding the bits used for node interleaving from the DramAddr.
86 * See section 3.4.4 for more information.
87 *
88 * The memory controller for a given node uses its DRAM CS Base and
89 * DRAM CS Mask registers to map an InputAddr to a csrow. See
90 * sections 3.5.4 and 3.5.5 for more information.
91 */
92
df71a053 93#define EDAC_AMD64_VERSION "3.4.0"
cfe40fdb
DT
94#define EDAC_MOD_STR "amd64_edac"
95
96/* Extended Model from CPUID, for CPU Revision numbers */
1433eb99
BP
97#define K8_REV_D 1
98#define K8_REV_E 2
99#define K8_REV_F 4
cfe40fdb
DT
100
101/* Hardware limit on ChipSelect rows per MC and processors per system */
7f19bf75
BP
102#define NUM_CHIPSELECTS 8
103#define DRAM_RANGES 8
cfe40fdb 104
f6d6ae96
BP
105#define ON true
106#define OFF false
cfe40fdb
DT
107
108/*
109 * PCI-defined configuration space registers
110 */
df71a053
BP
111#define PCI_DEVICE_ID_AMD_15H_NB_F1 0x1601
112#define PCI_DEVICE_ID_AMD_15H_NB_F2 0x1602
a597d2a5
AG
113#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
114#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
115#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F1 0x1571
116#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F2 0x1572
94c1acf2
AG
117#define PCI_DEVICE_ID_AMD_16H_NB_F1 0x1531
118#define PCI_DEVICE_ID_AMD_16H_NB_F2 0x1532
85a8885b
AG
119#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
120#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
f1cbbec9
YG
121#define PCI_DEVICE_ID_AMD_17H_DF_F0 0x1460
122#define PCI_DEVICE_ID_AMD_17H_DF_F6 0x1466
cfe40fdb
DT
123
124/*
125 * Function 1 - Address Map
126 */
7f19bf75
BP
127#define DRAM_BASE_LO 0x40
128#define DRAM_LIMIT_LO 0x44
129
18b94f66
AG
130/*
131 * F15 M30h D18F1x2[1C:00]
132 */
133#define DRAM_CONT_BASE 0x200
134#define DRAM_CONT_LIMIT 0x204
135
136/*
137 * F15 M30h D18F1x2[4C:40]
138 */
139#define DRAM_CONT_HIGH_OFF 0x240
140
151fa71c
BP
141#define dram_rw(pvt, i) ((u8)(pvt->ranges[i].base.lo & 0x3))
142#define dram_intlv_sel(pvt, i) ((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
143#define dram_dst_node(pvt, i) ((u8)(pvt->ranges[i].lim.lo & 0x7))
7f19bf75 144
bc21fa57 145#define DHAR 0xf0
c8e518d5
BP
146#define dhar_mem_hoist_valid(pvt) ((pvt)->dhar & BIT(1))
147#define dhar_base(pvt) ((pvt)->dhar & 0xff000000)
148#define k8_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff00) << 16)
cfe40fdb 149
cfe40fdb 150 /* NOTE: Extra mask bit vs K8 */
c8e518d5 151#define f10_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff80) << 16)
cfe40fdb 152
b2b0c605 153#define DCT_CFG_SEL 0x10C
cfe40fdb 154
c1ae6830 155#define DRAM_LOCAL_NODE_BASE 0x120
f08e457c
BP
156#define DRAM_LOCAL_NODE_LIM 0x124
157
7f19bf75
BP
158#define DRAM_BASE_HI 0x140
159#define DRAM_LIMIT_HI 0x144
cfe40fdb
DT
160
161
162/*
163 * Function 2 - DRAM controller
164 */
11c75ead
BP
165#define DCSB0 0x40
166#define DCSB1 0x140
167#define DCSB_CS_ENABLE BIT(0)
cfe40fdb 168
11c75ead
BP
169#define DCSM0 0x60
170#define DCSM1 0x160
cfe40fdb 171
11c75ead 172#define csrow_enabled(i, dct, pvt) ((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
cfe40fdb 173
a597d2a5
AG
174#define DRAM_CONTROL 0x78
175
cfe40fdb
DT
176#define DBAM0 0x80
177#define DBAM1 0x180
178
179/* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
0a5dfc31 180#define DBAM_DIMM(i, reg) ((((reg) >> (4*(i)))) & 0xF)
cfe40fdb
DT
181
182#define DBAM_MAX_VALUE 11
183
cb328507
BP
184#define DCLR0 0x90
185#define DCLR1 0x190
cfe40fdb 186#define REVE_WIDTH_128 BIT(16)
41d8bfab 187#define WIDTH_128 BIT(11)
cfe40fdb 188
cb328507
BP
189#define DCHR0 0x94
190#define DCHR1 0x194
1433eb99 191#define DDR3_MODE BIT(8)
cfe40fdb 192
78da121e 193#define DCT_SEL_LO 0x110
78da121e
BP
194#define dct_high_range_enabled(pvt) ((pvt)->dct_sel_lo & BIT(0))
195#define dct_interleave_enabled(pvt) ((pvt)->dct_sel_lo & BIT(2))
cb328507 196
78da121e 197#define dct_ganging_enabled(pvt) ((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
cb328507 198
78da121e 199#define dct_data_intlv_enabled(pvt) ((pvt)->dct_sel_lo & BIT(5))
78da121e 200#define dct_memory_cleared(pvt) ((pvt)->dct_sel_lo & BIT(10))
cfe40fdb 201
95b0ef55
BP
202#define SWAP_INTLV_REG 0x10c
203
78da121e 204#define DCT_SEL_HI 0x114
cfe40fdb 205
da92110d
AG
206#define F15H_M60H_SCRCTRL 0x1C8
207
cfe40fdb
DT
208/*
209 * Function 3 - Misc Control
210 */
c9f4f26e 211#define NBCTL 0x40
cfe40fdb 212
a97fa68e
BP
213#define NBCFG 0x44
214#define NBCFG_CHIPKILL BIT(23)
215#define NBCFG_ECC_ENABLE BIT(22)
cfe40fdb 216
5980bb9c 217/* F3x48: NBSL */
cfe40fdb 218#define F10_NBSL_EXT_ERR_ECC 0x8
5980bb9c 219#define NBSL_PP_OBS 0x2
cfe40fdb 220
5980bb9c 221#define SCRCTRL 0x58
cfe40fdb
DT
222
223#define F10_ONLINE_SPARE 0xB0
614ec9d8
BP
224#define online_spare_swap_done(pvt, c) (((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
225#define online_spare_bad_dramcs(pvt, c) (((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
cfe40fdb
DT
226
227#define F10_NB_ARRAY_ADDR 0xB8
6e71a870 228#define F10_NB_ARRAY_DRAM BIT(31)
cfe40fdb
DT
229
230/* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
6e71a870 231#define SET_NB_ARRAY_ADDR(section) (((section) & 0x3) << 1)
cfe40fdb
DT
232
233#define F10_NB_ARRAY_DATA 0xBC
66fed2d4 234#define F10_NB_ARR_ECC_WR_REQ BIT(17)
6e71a870
BP
235#define SET_NB_DRAM_INJECTION_WRITE(inj) \
236 (BIT(((inj.word) & 0xF) + 20) | \
66fed2d4 237 F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
6e71a870
BP
238#define SET_NB_DRAM_INJECTION_READ(inj) \
239 (BIT(((inj.word) & 0xF) + 20) | \
240 BIT(16) | inj.bit_map)
241
cfe40fdb 242
5980bb9c
BP
243#define NBCAP 0xE8
244#define NBCAP_CHIPKILL BIT(4)
245#define NBCAP_SECDED BIT(3)
246#define NBCAP_DCT_DUAL BIT(0)
cfe40fdb 247
ad6a32e9
BP
248#define EXT_NB_MCA_CFG 0x180
249
f6d6ae96 250/* MSRs */
5980bb9c 251#define MSR_MCGCTL_NBE BIT(4)
cfe40fdb 252
196b79fc
YG
253/* UMC CH register offsets */
254#define UMCCH_SDP_CTRL 0x104
255#define UMCCH_UMC_CAP_HI 0xDF4
256
257/* UMC CH bitfields */
258#define UMC_ECC_ENABLED BIT(30)
259#define UMC_SDP_INIT BIT(31)
260
261#define NUM_UMCS 2
262
b2b0c605 263enum amd_families {
cfe40fdb
DT
264 K8_CPUS = 0,
265 F10_CPUS,
b2b0c605 266 F15_CPUS,
18b94f66 267 F15_M30H_CPUS,
a597d2a5 268 F15_M60H_CPUS,
94c1acf2 269 F16_CPUS,
85a8885b 270 F16_M30H_CPUS,
f1cbbec9 271 F17_CPUS,
b2b0c605 272 NUM_FAMILIES,
cfe40fdb
DT
273};
274
cfe40fdb
DT
275/* Error injection control structure */
276struct error_injection {
66fed2d4
BP
277 u32 section;
278 u32 word;
279 u32 bit_map;
cfe40fdb
DT
280};
281
7f19bf75
BP
282/* low and high part of PCI config space regs */
283struct reg_pair {
284 u32 lo, hi;
285};
286
287/*
288 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
289 */
290struct dram_range {
291 struct reg_pair base;
292 struct reg_pair lim;
293};
294
11c75ead
BP
295/* A DCT chip selects collection */
296struct chip_select {
297 u32 csbases[NUM_CHIPSELECTS];
298 u8 b_cnt;
299
300 u32 csmasks[NUM_CHIPSELECTS];
301 u8 m_cnt;
302};
303
f1cbbec9
YG
304struct amd64_umc {
305 u32 sdp_ctrl; /* SDP Control reg */
306};
307
cfe40fdb 308struct amd64_pvt {
b8cfa02f
BP
309 struct low_ops *ops;
310
cfe40fdb 311 /* pci_device handles which we utilize */
936fc3af 312 struct pci_dev *F0, *F1, *F2, *F3, *F6;
cfe40fdb 313
c7e5301a 314 u16 mc_node_id; /* MC index of this MC node */
18b94f66 315 u8 fam; /* CPU family */
a4b4bedc
BP
316 u8 model; /* ... model */
317 u8 stepping; /* ... stepping */
318
cfe40fdb 319 int ext_model; /* extended model value of this node */
cfe40fdb
DT
320 int channel_count;
321
322 /* Raw registers */
323 u32 dclr0; /* DRAM Configuration Low DCT0 reg */
324 u32 dclr1; /* DRAM Configuration Low DCT1 reg */
325 u32 dchr0; /* DRAM Configuration High DCT0 reg */
326 u32 dchr1; /* DRAM Configuration High DCT1 reg */
327 u32 nbcap; /* North Bridge Capabilities */
328 u32 nbcfg; /* F10 North Bridge Configuration */
329 u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
330 u32 dhar; /* DRAM Hoist reg */
331 u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
332 u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
333
11c75ead
BP
334 /* one for each DCT */
335 struct chip_select csels[2];
cfe40fdb 336
7f19bf75
BP
337 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
338 struct dram_range ranges[DRAM_RANGES];
cfe40fdb 339
cfe40fdb
DT
340 u64 top_mem; /* top of memory below 4GB */
341 u64 top_mem2; /* top of memory above 4GB */
342
78da121e
BP
343 u32 dct_sel_lo; /* DRAM Controller Select Low */
344 u32 dct_sel_hi; /* DRAM Controller Select High */
b2b0c605 345 u32 online_spare; /* On-Line spare Reg */
cfe40fdb 346
ad6a32e9 347 /* x4 or x8 syndromes in use */
a3b7db09 348 u8 ecc_sym_sz;
ad6a32e9 349
cfe40fdb
DT
350 /* place to store error injection parameters prior to issue */
351 struct error_injection injection;
a597d2a5
AG
352
353 /* cache the dram_type */
354 enum mem_type dram_type;
f1cbbec9
YG
355
356 struct amd64_umc *umc; /* UMC registers */
ae7bb7c6
BP
357};
358
33ca0643
BP
359enum err_codes {
360 DECODE_OK = 0,
361 ERR_NODE = -1,
362 ERR_CSROW = -2,
363 ERR_CHANNEL = -3,
364};
365
366struct err_info {
367 int err_code;
368 struct mem_ctl_info *src_mci;
369 int csrow;
370 int channel;
371 u16 syndrome;
372 u32 page;
373 u32 offset;
374};
375
196b79fc
YG
376static inline u32 get_umc_base(u8 channel)
377{
378 /* ch0: 0x50000, ch1: 0x150000 */
379 return 0x50000 + (!!channel << 20);
380}
381
c7e5301a 382static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
7f19bf75
BP
383{
384 u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
385
386 if (boot_cpu_data.x86 == 0xf)
387 return addr;
388
389 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
390}
391
c7e5301a 392static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
7f19bf75
BP
393{
394 u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
395
396 if (boot_cpu_data.x86 == 0xf)
397 return lim;
398
399 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
400}
401
f192c7b1
BP
402static inline u16 extract_syndrome(u64 status)
403{
404 return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
405}
406
18b94f66
AG
407static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
408{
409 if (pvt->fam == 0x15 && pvt->model >= 0x30)
410 return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
411 ((pvt->dct_sel_lo >> 6) & 0x3);
412
413 return ((pvt)->dct_sel_lo >> 6) & 0x3;
414}
ae7bb7c6
BP
415/*
416 * per-node ECC settings descriptor
417 */
418struct ecc_settings {
419 u32 old_nbctl;
420 bool nbctl_valid;
421
cfe40fdb 422 struct flags {
d95cf4de
BP
423 unsigned long nb_mce_enable:1;
424 unsigned long nb_ecc_prev:1;
cfe40fdb
DT
425 } flags;
426};
427
7d6034d3 428#ifdef CONFIG_EDAC_DEBUG
e339f1ec 429extern const struct attribute_group amd64_edac_dbg_group;
7d6034d3
DT
430#endif
431
432#ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
e339f1ec 433extern const struct attribute_group amd64_edac_inj_group;
7d6034d3
DT
434#endif
435
cfe40fdb
DT
436/*
437 * Each of the PCI Device IDs types have their own set of hardware accessor
438 * functions and per device encoding/decoding logic.
439 */
440struct low_ops {
1433eb99 441 int (*early_channel_count) (struct amd64_pvt *pvt);
f192c7b1 442 void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci, u64 sys_addr,
33ca0643 443 struct err_info *);
a597d2a5
AG
444 int (*dbam_to_cs) (struct amd64_pvt *pvt, u8 dct,
445 unsigned cs_mode, int cs_mask_nr);
cfe40fdb
DT
446};
447
448struct amd64_family_type {
449 const char *ctl_name;
f1cbbec9 450 u16 f0_id, f1_id, f2_id, f6_id;
cfe40fdb
DT
451 struct low_ops ops;
452};
453
66fed2d4
BP
454int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
455 u32 *val, const char *func);
b2b0c605
BP
456int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
457 u32 val, const char *func);
6ba5dcdc 458
b2b0c605
BP
459#define amd64_read_pci_cfg(pdev, offset, val) \
460 __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
6ba5dcdc 461
b2b0c605
BP
462#define amd64_write_pci_cfg(pdev, offset, val) \
463 __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
6ba5dcdc 464
cfe40fdb
DT
465int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
466 u64 *hole_offset, u64 *hole_size);
c5608759
MCC
467
468#define to_mci(k) container_of(k, struct mem_ctl_info, dev)
66fed2d4
BP
469
470/* Injection helpers */
471static inline void disable_caches(void *dummy)
472{
473 write_cr0(read_cr0() | X86_CR0_CD);
474 wbinvd();
475}
476
477static inline void enable_caches(void *dummy)
478{
479 write_cr0(read_cr0() & ~X86_CR0_CD);
480}
18b94f66
AG
481
482static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
483{
484 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
485 u32 tmp;
486 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
487 return (u8) tmp & 0xF;
488 }
489 return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
490}
491
492static inline u8 dhar_valid(struct amd64_pvt *pvt)
493{
494 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
495 u32 tmp;
496 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
497 return (tmp >> 1) & BIT(0);
498 }
499 return (pvt)->dhar & BIT(0);
500}
501
502static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
503{
504 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
505 u32 tmp;
506 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
507 return (tmp >> 11) & 0x1FFF;
508 }
509 return (pvt)->dct_sel_lo & 0xFFFFF800;
510}