]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915: Introduce a for_each_plane() macro
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
0a4cd7c8 139 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 178{
ea0c76f8 179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 336 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
5b5ffff0 451 spin_lock(&file->table_lock);
2db8e9d6 452 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 453 spin_unlock(&file->table_lock);
3ec2f427
TH
454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 463 task ? task->comm : "<unknown>",
2db8e9d6
CW
464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
6313c204 468 stats.global,
c67a17e9 469 stats.shared,
2db8e9d6 470 stats.unbound);
3ec2f427 471 rcu_read_unlock();
2db8e9d6
CW
472 }
473
73aa808f
CW
474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
aee56cff 479static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 480{
9f25d007 481 struct drm_info_node *node = m->private;
08c18323 482 struct drm_device *dev = node->minor->dev;
1b50247a 483 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
35c20a60 494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
496 continue;
497
267f0c90 498 seq_puts(m, " ");
08c18323 499 describe_obj(m, obj);
267f0c90 500 seq_putc(m, '\n');
08c18323 501 total_obj_size += obj->base.size;
f343c5f6 502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
4e5359cd
SF
514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
9f25d007 516 struct drm_info_node *node = m->private;
4e5359cd
SF
517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
8a270ebf
DV
520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
4e5359cd 525
d3fcc808 526 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
4e5359cd
SF
529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
9db4a9c7 534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
535 pipe, plane);
536 } else {
e7d841ca 537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
539 pipe, plane);
540 } else {
9db4a9c7 541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
542 pipe, plane);
543 }
544 if (work->enable_stall_check)
267f0c90 545 seq_puts(m, "Stall check enabled, ");
4e5359cd 546 else
267f0c90 547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
549
550 if (work->old_fb_obj) {
05394f39
CW
551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
f343c5f6
BW
553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
555 }
556 if (work->pending_flip_obj) {
05394f39
CW
557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
f343c5f6
BW
559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
8a270ebf
DV
566 mutex_unlock(&dev->struct_mutex);
567
4e5359cd
SF
568 return 0;
569}
570
2017263e
BG
571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
9f25d007 573 struct drm_info_node *node = m->private;
2017263e 574 struct drm_device *dev = node->minor->dev;
e277a1f8 575 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 576 struct intel_engine_cs *ring;
2017263e 577 struct drm_i915_gem_request *gem_request;
a2c7f6fd 578 int ret, count, i;
de227ef0
CW
579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
2017263e 583
c2c347a9 584 count = 0;
a2c7f6fd
CW
585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 590 list_for_each_entry(gem_request,
a2c7f6fd 591 &ring->request_list,
c2c347a9
CW
592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
2017263e 598 }
de227ef0
CW
599 mutex_unlock(&dev->struct_mutex);
600
c2c347a9 601 if (count == 0)
267f0c90 602 seq_puts(m, "No requests\n");
c2c347a9 603
2017263e
BG
604 return 0;
605}
606
b2223497 607static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 608 struct intel_engine_cs *ring)
b2223497
CW
609{
610 if (ring->get_seqno) {
43a7b924 611 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 612 ring->name, ring->get_seqno(ring, false));
b2223497
CW
613 }
614}
615
2017263e
BG
616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
9f25d007 618 struct drm_info_node *node = m->private;
2017263e 619 struct drm_device *dev = node->minor->dev;
e277a1f8 620 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 621 struct intel_engine_cs *ring;
1ec14ad3 622 int ret, i;
de227ef0
CW
623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
c8c8fb33 627 intel_runtime_pm_get(dev_priv);
2017263e 628
a2c7f6fd
CW
629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
de227ef0 631
c8c8fb33 632 intel_runtime_pm_put(dev_priv);
de227ef0
CW
633 mutex_unlock(&dev->struct_mutex);
634
2017263e
BG
635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
9f25d007 641 struct drm_info_node *node = m->private;
2017263e 642 struct drm_device *dev = node->minor->dev;
e277a1f8 643 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 644 struct intel_engine_cs *ring;
9db4a9c7 645 int ret, i, pipe;
de227ef0
CW
646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
c8c8fb33 650 intel_runtime_pm_get(dev_priv);
2017263e 651
74e1ca8c 652 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
653 seq_printf(m, "Master Interrupt Control:\t%08x\n",
654 I915_READ(GEN8_MASTER_IRQ));
655
656 seq_printf(m, "Display IER:\t%08x\n",
657 I915_READ(VLV_IER));
658 seq_printf(m, "Display IIR:\t%08x\n",
659 I915_READ(VLV_IIR));
660 seq_printf(m, "Display IIR_RW:\t%08x\n",
661 I915_READ(VLV_IIR_RW));
662 seq_printf(m, "Display IMR:\t%08x\n",
663 I915_READ(VLV_IMR));
055e393f 664 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
665 seq_printf(m, "Pipe %c stat:\t%08x\n",
666 pipe_name(pipe),
667 I915_READ(PIPESTAT(pipe)));
668
669 seq_printf(m, "Port hotplug:\t%08x\n",
670 I915_READ(PORT_HOTPLUG_EN));
671 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
672 I915_READ(VLV_DPFLIPSTAT));
673 seq_printf(m, "DPINVGTT:\t%08x\n",
674 I915_READ(DPINVGTT));
675
676 for (i = 0; i < 4; i++) {
677 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
678 i, I915_READ(GEN8_GT_IMR(i)));
679 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
680 i, I915_READ(GEN8_GT_IIR(i)));
681 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
682 i, I915_READ(GEN8_GT_IER(i)));
683 }
684
685 seq_printf(m, "PCU interrupt mask:\t%08x\n",
686 I915_READ(GEN8_PCU_IMR));
687 seq_printf(m, "PCU interrupt identity:\t%08x\n",
688 I915_READ(GEN8_PCU_IIR));
689 seq_printf(m, "PCU interrupt enable:\t%08x\n",
690 I915_READ(GEN8_PCU_IER));
691 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
692 seq_printf(m, "Master Interrupt Control:\t%08x\n",
693 I915_READ(GEN8_MASTER_IRQ));
694
695 for (i = 0; i < 4; i++) {
696 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
697 i, I915_READ(GEN8_GT_IMR(i)));
698 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
699 i, I915_READ(GEN8_GT_IIR(i)));
700 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
701 i, I915_READ(GEN8_GT_IER(i)));
702 }
703
055e393f 704 for_each_pipe(dev_priv, pipe) {
22c59960
PZ
705 if (!intel_display_power_enabled(dev_priv,
706 POWER_DOMAIN_PIPE(pipe))) {
707 seq_printf(m, "Pipe %c power disabled\n",
708 pipe_name(pipe));
709 continue;
710 }
a123f157 711 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
712 pipe_name(pipe),
713 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 714 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
715 pipe_name(pipe),
716 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 717 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
718 pipe_name(pipe),
719 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
720 }
721
722 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
723 I915_READ(GEN8_DE_PORT_IMR));
724 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
725 I915_READ(GEN8_DE_PORT_IIR));
726 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
727 I915_READ(GEN8_DE_PORT_IER));
728
729 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
730 I915_READ(GEN8_DE_MISC_IMR));
731 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
732 I915_READ(GEN8_DE_MISC_IIR));
733 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
734 I915_READ(GEN8_DE_MISC_IER));
735
736 seq_printf(m, "PCU interrupt mask:\t%08x\n",
737 I915_READ(GEN8_PCU_IMR));
738 seq_printf(m, "PCU interrupt identity:\t%08x\n",
739 I915_READ(GEN8_PCU_IIR));
740 seq_printf(m, "PCU interrupt enable:\t%08x\n",
741 I915_READ(GEN8_PCU_IER));
742 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
743 seq_printf(m, "Display IER:\t%08x\n",
744 I915_READ(VLV_IER));
745 seq_printf(m, "Display IIR:\t%08x\n",
746 I915_READ(VLV_IIR));
747 seq_printf(m, "Display IIR_RW:\t%08x\n",
748 I915_READ(VLV_IIR_RW));
749 seq_printf(m, "Display IMR:\t%08x\n",
750 I915_READ(VLV_IMR));
055e393f 751 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
752 seq_printf(m, "Pipe %c stat:\t%08x\n",
753 pipe_name(pipe),
754 I915_READ(PIPESTAT(pipe)));
755
756 seq_printf(m, "Master IER:\t%08x\n",
757 I915_READ(VLV_MASTER_IER));
758
759 seq_printf(m, "Render IER:\t%08x\n",
760 I915_READ(GTIER));
761 seq_printf(m, "Render IIR:\t%08x\n",
762 I915_READ(GTIIR));
763 seq_printf(m, "Render IMR:\t%08x\n",
764 I915_READ(GTIMR));
765
766 seq_printf(m, "PM IER:\t\t%08x\n",
767 I915_READ(GEN6_PMIER));
768 seq_printf(m, "PM IIR:\t\t%08x\n",
769 I915_READ(GEN6_PMIIR));
770 seq_printf(m, "PM IMR:\t\t%08x\n",
771 I915_READ(GEN6_PMIMR));
772
773 seq_printf(m, "Port hotplug:\t%08x\n",
774 I915_READ(PORT_HOTPLUG_EN));
775 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
776 I915_READ(VLV_DPFLIPSTAT));
777 seq_printf(m, "DPINVGTT:\t%08x\n",
778 I915_READ(DPINVGTT));
779
780 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
781 seq_printf(m, "Interrupt enable: %08x\n",
782 I915_READ(IER));
783 seq_printf(m, "Interrupt identity: %08x\n",
784 I915_READ(IIR));
785 seq_printf(m, "Interrupt mask: %08x\n",
786 I915_READ(IMR));
055e393f 787 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
788 seq_printf(m, "Pipe %c stat: %08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
791 } else {
792 seq_printf(m, "North Display Interrupt enable: %08x\n",
793 I915_READ(DEIER));
794 seq_printf(m, "North Display Interrupt identity: %08x\n",
795 I915_READ(DEIIR));
796 seq_printf(m, "North Display Interrupt mask: %08x\n",
797 I915_READ(DEIMR));
798 seq_printf(m, "South Display Interrupt enable: %08x\n",
799 I915_READ(SDEIER));
800 seq_printf(m, "South Display Interrupt identity: %08x\n",
801 I915_READ(SDEIIR));
802 seq_printf(m, "South Display Interrupt mask: %08x\n",
803 I915_READ(SDEIMR));
804 seq_printf(m, "Graphics Interrupt enable: %08x\n",
805 I915_READ(GTIER));
806 seq_printf(m, "Graphics Interrupt identity: %08x\n",
807 I915_READ(GTIIR));
808 seq_printf(m, "Graphics Interrupt mask: %08x\n",
809 I915_READ(GTIMR));
810 }
a2c7f6fd 811 for_each_ring(ring, dev_priv, i) {
a123f157 812 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
813 seq_printf(m,
814 "Graphics Interrupt mask (%s): %08x\n",
815 ring->name, I915_READ_IMR(ring));
9862e600 816 }
a2c7f6fd 817 i915_ring_seqno_info(m, ring);
9862e600 818 }
c8c8fb33 819 intel_runtime_pm_put(dev_priv);
de227ef0
CW
820 mutex_unlock(&dev->struct_mutex);
821
2017263e
BG
822 return 0;
823}
824
a6172a80
CW
825static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
826{
9f25d007 827 struct drm_info_node *node = m->private;
a6172a80 828 struct drm_device *dev = node->minor->dev;
e277a1f8 829 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
830 int i, ret;
831
832 ret = mutex_lock_interruptible(&dev->struct_mutex);
833 if (ret)
834 return ret;
a6172a80
CW
835
836 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
837 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
838 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 839 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 840
6c085a72
CW
841 seq_printf(m, "Fence %d, pin count = %d, object = ",
842 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 843 if (obj == NULL)
267f0c90 844 seq_puts(m, "unused");
c2c347a9 845 else
05394f39 846 describe_obj(m, obj);
267f0c90 847 seq_putc(m, '\n');
a6172a80
CW
848 }
849
05394f39 850 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
851 return 0;
852}
853
2017263e
BG
854static int i915_hws_info(struct seq_file *m, void *data)
855{
9f25d007 856 struct drm_info_node *node = m->private;
2017263e 857 struct drm_device *dev = node->minor->dev;
e277a1f8 858 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 859 struct intel_engine_cs *ring;
1a240d4d 860 const u32 *hws;
4066c0ae
CW
861 int i;
862
1ec14ad3 863 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 864 hws = ring->status_page.page_addr;
2017263e
BG
865 if (hws == NULL)
866 return 0;
867
868 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
869 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
870 i * 4,
871 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
872 }
873 return 0;
874}
875
d5442303
DV
876static ssize_t
877i915_error_state_write(struct file *filp,
878 const char __user *ubuf,
879 size_t cnt,
880 loff_t *ppos)
881{
edc3d884 882 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 883 struct drm_device *dev = error_priv->dev;
22bcfc6a 884 int ret;
d5442303
DV
885
886 DRM_DEBUG_DRIVER("Resetting error state\n");
887
22bcfc6a
DV
888 ret = mutex_lock_interruptible(&dev->struct_mutex);
889 if (ret)
890 return ret;
891
d5442303
DV
892 i915_destroy_error_state(dev);
893 mutex_unlock(&dev->struct_mutex);
894
895 return cnt;
896}
897
898static int i915_error_state_open(struct inode *inode, struct file *file)
899{
900 struct drm_device *dev = inode->i_private;
d5442303 901 struct i915_error_state_file_priv *error_priv;
d5442303
DV
902
903 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
904 if (!error_priv)
905 return -ENOMEM;
906
907 error_priv->dev = dev;
908
95d5bfb3 909 i915_error_state_get(dev, error_priv);
d5442303 910
edc3d884
MK
911 file->private_data = error_priv;
912
913 return 0;
d5442303
DV
914}
915
916static int i915_error_state_release(struct inode *inode, struct file *file)
917{
edc3d884 918 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 919
95d5bfb3 920 i915_error_state_put(error_priv);
d5442303
DV
921 kfree(error_priv);
922
edc3d884
MK
923 return 0;
924}
925
4dc955f7
MK
926static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
927 size_t count, loff_t *pos)
928{
929 struct i915_error_state_file_priv *error_priv = file->private_data;
930 struct drm_i915_error_state_buf error_str;
931 loff_t tmp_pos = 0;
932 ssize_t ret_count = 0;
933 int ret;
934
0a4cd7c8 935 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
936 if (ret)
937 return ret;
edc3d884 938
fc16b48b 939 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
940 if (ret)
941 goto out;
942
edc3d884
MK
943 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
944 error_str.buf,
945 error_str.bytes);
946
947 if (ret_count < 0)
948 ret = ret_count;
949 else
950 *pos = error_str.start + ret_count;
951out:
4dc955f7 952 i915_error_state_buf_release(&error_str);
edc3d884 953 return ret ?: ret_count;
d5442303
DV
954}
955
956static const struct file_operations i915_error_state_fops = {
957 .owner = THIS_MODULE,
958 .open = i915_error_state_open,
edc3d884 959 .read = i915_error_state_read,
d5442303
DV
960 .write = i915_error_state_write,
961 .llseek = default_llseek,
962 .release = i915_error_state_release,
963};
964
647416f9
KC
965static int
966i915_next_seqno_get(void *data, u64 *val)
40633219 967{
647416f9 968 struct drm_device *dev = data;
e277a1f8 969 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
970 int ret;
971
972 ret = mutex_lock_interruptible(&dev->struct_mutex);
973 if (ret)
974 return ret;
975
647416f9 976 *val = dev_priv->next_seqno;
40633219
MK
977 mutex_unlock(&dev->struct_mutex);
978
647416f9 979 return 0;
40633219
MK
980}
981
647416f9
KC
982static int
983i915_next_seqno_set(void *data, u64 val)
984{
985 struct drm_device *dev = data;
40633219
MK
986 int ret;
987
40633219
MK
988 ret = mutex_lock_interruptible(&dev->struct_mutex);
989 if (ret)
990 return ret;
991
e94fbaa8 992 ret = i915_gem_set_seqno(dev, val);
40633219
MK
993 mutex_unlock(&dev->struct_mutex);
994
647416f9 995 return ret;
40633219
MK
996}
997
647416f9
KC
998DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
999 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1000 "0x%llx\n");
40633219 1001
adb4bd12 1002static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1003{
9f25d007 1004 struct drm_info_node *node = m->private;
f97108d1 1005 struct drm_device *dev = node->minor->dev;
e277a1f8 1006 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1007 int ret = 0;
1008
1009 intel_runtime_pm_get(dev_priv);
3b8d8d91 1010
5c9669ce
TR
1011 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1012
3b8d8d91
JB
1013 if (IS_GEN5(dev)) {
1014 u16 rgvswctl = I915_READ16(MEMSWCTL);
1015 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1016
1017 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1018 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1019 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1020 MEMSTAT_VID_SHIFT);
1021 seq_printf(m, "Current P-state: %d\n",
1022 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1023 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1024 IS_BROADWELL(dev)) {
3b8d8d91
JB
1025 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1026 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1027 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1028 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1029 u32 rpstat, cagf, reqf;
ccab5c82
JB
1030 u32 rpupei, rpcurup, rpprevup;
1031 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1032 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1033 int max_freq;
1034
1035 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1036 ret = mutex_lock_interruptible(&dev->struct_mutex);
1037 if (ret)
c8c8fb33 1038 goto out;
d1ebd816 1039
c8d9a590 1040 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1041
8e8c06cd
CW
1042 reqf = I915_READ(GEN6_RPNSWREQ);
1043 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1044 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1045 reqf >>= 24;
1046 else
1047 reqf >>= 25;
1048 reqf *= GT_FREQUENCY_MULTIPLIER;
1049
0d8f9491
CW
1050 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1051 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1052 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1053
ccab5c82
JB
1054 rpstat = I915_READ(GEN6_RPSTAT1);
1055 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1056 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1057 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1058 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1059 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1060 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1061 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1062 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1063 else
1064 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1065 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1066
c8d9a590 1067 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1068 mutex_unlock(&dev->struct_mutex);
1069
9dd3c605
PZ
1070 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1071 pm_ier = I915_READ(GEN6_PMIER);
1072 pm_imr = I915_READ(GEN6_PMIMR);
1073 pm_isr = I915_READ(GEN6_PMISR);
1074 pm_iir = I915_READ(GEN6_PMIIR);
1075 pm_mask = I915_READ(GEN6_PMINTRMSK);
1076 } else {
1077 pm_ier = I915_READ(GEN8_GT_IER(2));
1078 pm_imr = I915_READ(GEN8_GT_IMR(2));
1079 pm_isr = I915_READ(GEN8_GT_ISR(2));
1080 pm_iir = I915_READ(GEN8_GT_IIR(2));
1081 pm_mask = I915_READ(GEN6_PMINTRMSK);
1082 }
0d8f9491 1083 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1084 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1085 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1086 seq_printf(m, "Render p-state ratio: %d\n",
1087 (gt_perf_status & 0xff00) >> 8);
1088 seq_printf(m, "Render p-state VID: %d\n",
1089 gt_perf_status & 0xff);
1090 seq_printf(m, "Render p-state limit: %d\n",
1091 rp_state_limits & 0xff);
0d8f9491
CW
1092 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1093 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1094 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1095 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1096 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1097 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1098 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1099 GEN6_CURICONT_MASK);
1100 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1101 GEN6_CURBSYTAVG_MASK);
1102 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1103 GEN6_CURBSYTAVG_MASK);
1104 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1105 GEN6_CURIAVG_MASK);
1106 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1107 GEN6_CURBSYTAVG_MASK);
1108 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1109 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1110
1111 max_freq = (rp_state_cap & 0xff0000) >> 16;
1112 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1113 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1114
1115 max_freq = (rp_state_cap & 0xff00) >> 8;
1116 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1117 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1118
1119 max_freq = rp_state_cap & 0xff;
1120 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1121 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1122
1123 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1124 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84 1125 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1126 u32 freq_sts;
0a073b84 1127
259bd5d4 1128 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1129 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1130 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1131 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1132
0a073b84 1133 seq_printf(m, "max GPU freq: %d MHz\n",
b2435c94 1134 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1135
0a073b84 1136 seq_printf(m, "min GPU freq: %d MHz\n",
b2435c94 1137 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045
VS
1138
1139 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
b2435c94 1140 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84
JB
1141
1142 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1143 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1144 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1145 } else {
267f0c90 1146 seq_puts(m, "no P-state info available\n");
3b8d8d91 1147 }
f97108d1 1148
c8c8fb33
PZ
1149out:
1150 intel_runtime_pm_put(dev_priv);
1151 return ret;
f97108d1
JB
1152}
1153
4d85529d 1154static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1155{
9f25d007 1156 struct drm_info_node *node = m->private;
f97108d1 1157 struct drm_device *dev = node->minor->dev;
e277a1f8 1158 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1159 u32 rgvmodectl, rstdbyctl;
1160 u16 crstandvid;
1161 int ret;
1162
1163 ret = mutex_lock_interruptible(&dev->struct_mutex);
1164 if (ret)
1165 return ret;
c8c8fb33 1166 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1167
1168 rgvmodectl = I915_READ(MEMMODECTL);
1169 rstdbyctl = I915_READ(RSTDBYCTL);
1170 crstandvid = I915_READ16(CRSTANDVID);
1171
c8c8fb33 1172 intel_runtime_pm_put(dev_priv);
616fdb5a 1173 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1174
1175 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1176 "yes" : "no");
1177 seq_printf(m, "Boost freq: %d\n",
1178 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1179 MEMMODE_BOOST_FREQ_SHIFT);
1180 seq_printf(m, "HW control enabled: %s\n",
1181 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1182 seq_printf(m, "SW control enabled: %s\n",
1183 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1184 seq_printf(m, "Gated voltage change: %s\n",
1185 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1186 seq_printf(m, "Starting frequency: P%d\n",
1187 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1188 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1189 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1190 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1191 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1192 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1193 seq_printf(m, "Render standby enabled: %s\n",
1194 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1195 seq_puts(m, "Current RS state: ");
88271da3
JB
1196 switch (rstdbyctl & RSX_STATUS_MASK) {
1197 case RSX_STATUS_ON:
267f0c90 1198 seq_puts(m, "on\n");
88271da3
JB
1199 break;
1200 case RSX_STATUS_RC1:
267f0c90 1201 seq_puts(m, "RC1\n");
88271da3
JB
1202 break;
1203 case RSX_STATUS_RC1E:
267f0c90 1204 seq_puts(m, "RC1E\n");
88271da3
JB
1205 break;
1206 case RSX_STATUS_RS1:
267f0c90 1207 seq_puts(m, "RS1\n");
88271da3
JB
1208 break;
1209 case RSX_STATUS_RS2:
267f0c90 1210 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1211 break;
1212 case RSX_STATUS_RS3:
267f0c90 1213 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1214 break;
1215 default:
267f0c90 1216 seq_puts(m, "unknown\n");
88271da3
JB
1217 break;
1218 }
f97108d1
JB
1219
1220 return 0;
1221}
1222
669ab5aa
D
1223static int vlv_drpc_info(struct seq_file *m)
1224{
1225
9f25d007 1226 struct drm_info_node *node = m->private;
669ab5aa
D
1227 struct drm_device *dev = node->minor->dev;
1228 struct drm_i915_private *dev_priv = dev->dev_private;
1229 u32 rpmodectl1, rcctl1;
1230 unsigned fw_rendercount = 0, fw_mediacount = 0;
1231
d46c0517
ID
1232 intel_runtime_pm_get(dev_priv);
1233
669ab5aa
D
1234 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1235 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1236
d46c0517
ID
1237 intel_runtime_pm_put(dev_priv);
1238
669ab5aa
D
1239 seq_printf(m, "Video Turbo Mode: %s\n",
1240 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1241 seq_printf(m, "Turbo enabled: %s\n",
1242 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1243 seq_printf(m, "HW control enabled: %s\n",
1244 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1245 seq_printf(m, "SW control enabled: %s\n",
1246 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1247 GEN6_RP_MEDIA_SW_MODE));
1248 seq_printf(m, "RC6 Enabled: %s\n",
1249 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1250 GEN6_RC_CTL_EI_MODE(1))));
1251 seq_printf(m, "Render Power Well: %s\n",
1252 (I915_READ(VLV_GTLC_PW_STATUS) &
1253 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1254 seq_printf(m, "Media Power Well: %s\n",
1255 (I915_READ(VLV_GTLC_PW_STATUS) &
1256 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1257
9cc19be5
ID
1258 seq_printf(m, "Render RC6 residency since boot: %u\n",
1259 I915_READ(VLV_GT_RENDER_RC6));
1260 seq_printf(m, "Media RC6 residency since boot: %u\n",
1261 I915_READ(VLV_GT_MEDIA_RC6));
1262
669ab5aa
D
1263 spin_lock_irq(&dev_priv->uncore.lock);
1264 fw_rendercount = dev_priv->uncore.fw_rendercount;
1265 fw_mediacount = dev_priv->uncore.fw_mediacount;
1266 spin_unlock_irq(&dev_priv->uncore.lock);
1267
1268 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1269 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1270
1271
1272 return 0;
1273}
1274
1275
4d85529d
BW
1276static int gen6_drpc_info(struct seq_file *m)
1277{
1278
9f25d007 1279 struct drm_info_node *node = m->private;
4d85529d
BW
1280 struct drm_device *dev = node->minor->dev;
1281 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1282 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1283 unsigned forcewake_count;
aee56cff 1284 int count = 0, ret;
4d85529d
BW
1285
1286 ret = mutex_lock_interruptible(&dev->struct_mutex);
1287 if (ret)
1288 return ret;
c8c8fb33 1289 intel_runtime_pm_get(dev_priv);
4d85529d 1290
907b28c5
CW
1291 spin_lock_irq(&dev_priv->uncore.lock);
1292 forcewake_count = dev_priv->uncore.forcewake_count;
1293 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1294
1295 if (forcewake_count) {
267f0c90
DL
1296 seq_puts(m, "RC information inaccurate because somebody "
1297 "holds a forcewake reference \n");
4d85529d
BW
1298 } else {
1299 /* NB: we cannot use forcewake, else we read the wrong values */
1300 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1301 udelay(10);
1302 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1303 }
1304
1305 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1306 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1307
1308 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1309 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1310 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1311 mutex_lock(&dev_priv->rps.hw_lock);
1312 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1313 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1314
c8c8fb33
PZ
1315 intel_runtime_pm_put(dev_priv);
1316
4d85529d
BW
1317 seq_printf(m, "Video Turbo Mode: %s\n",
1318 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1319 seq_printf(m, "HW control enabled: %s\n",
1320 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1321 seq_printf(m, "SW control enabled: %s\n",
1322 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1323 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1324 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1325 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1326 seq_printf(m, "RC6 Enabled: %s\n",
1327 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1328 seq_printf(m, "Deep RC6 Enabled: %s\n",
1329 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1330 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1331 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1332 seq_puts(m, "Current RC state: ");
4d85529d
BW
1333 switch (gt_core_status & GEN6_RCn_MASK) {
1334 case GEN6_RC0:
1335 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1336 seq_puts(m, "Core Power Down\n");
4d85529d 1337 else
267f0c90 1338 seq_puts(m, "on\n");
4d85529d
BW
1339 break;
1340 case GEN6_RC3:
267f0c90 1341 seq_puts(m, "RC3\n");
4d85529d
BW
1342 break;
1343 case GEN6_RC6:
267f0c90 1344 seq_puts(m, "RC6\n");
4d85529d
BW
1345 break;
1346 case GEN6_RC7:
267f0c90 1347 seq_puts(m, "RC7\n");
4d85529d
BW
1348 break;
1349 default:
267f0c90 1350 seq_puts(m, "Unknown\n");
4d85529d
BW
1351 break;
1352 }
1353
1354 seq_printf(m, "Core Power Down: %s\n",
1355 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1356
1357 /* Not exactly sure what this is */
1358 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1359 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1360 seq_printf(m, "RC6 residency since boot: %u\n",
1361 I915_READ(GEN6_GT_GFX_RC6));
1362 seq_printf(m, "RC6+ residency since boot: %u\n",
1363 I915_READ(GEN6_GT_GFX_RC6p));
1364 seq_printf(m, "RC6++ residency since boot: %u\n",
1365 I915_READ(GEN6_GT_GFX_RC6pp));
1366
ecd8faea
BW
1367 seq_printf(m, "RC6 voltage: %dmV\n",
1368 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1369 seq_printf(m, "RC6+ voltage: %dmV\n",
1370 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1371 seq_printf(m, "RC6++ voltage: %dmV\n",
1372 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1373 return 0;
1374}
1375
1376static int i915_drpc_info(struct seq_file *m, void *unused)
1377{
9f25d007 1378 struct drm_info_node *node = m->private;
4d85529d
BW
1379 struct drm_device *dev = node->minor->dev;
1380
669ab5aa
D
1381 if (IS_VALLEYVIEW(dev))
1382 return vlv_drpc_info(m);
ac66cf4b 1383 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1384 return gen6_drpc_info(m);
1385 else
1386 return ironlake_drpc_info(m);
1387}
1388
b5e50c3f
JB
1389static int i915_fbc_status(struct seq_file *m, void *unused)
1390{
9f25d007 1391 struct drm_info_node *node = m->private;
b5e50c3f 1392 struct drm_device *dev = node->minor->dev;
e277a1f8 1393 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1394
3a77c4c4 1395 if (!HAS_FBC(dev)) {
267f0c90 1396 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1397 return 0;
1398 }
1399
36623ef8
PZ
1400 intel_runtime_pm_get(dev_priv);
1401
ee5382ae 1402 if (intel_fbc_enabled(dev)) {
267f0c90 1403 seq_puts(m, "FBC enabled\n");
b5e50c3f 1404 } else {
267f0c90 1405 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1406 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1407 case FBC_OK:
1408 seq_puts(m, "FBC actived, but currently disabled in hardware");
1409 break;
1410 case FBC_UNSUPPORTED:
1411 seq_puts(m, "unsupported by this chipset");
1412 break;
bed4a673 1413 case FBC_NO_OUTPUT:
267f0c90 1414 seq_puts(m, "no outputs");
bed4a673 1415 break;
b5e50c3f 1416 case FBC_STOLEN_TOO_SMALL:
267f0c90 1417 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1418 break;
1419 case FBC_UNSUPPORTED_MODE:
267f0c90 1420 seq_puts(m, "mode not supported");
b5e50c3f
JB
1421 break;
1422 case FBC_MODE_TOO_LARGE:
267f0c90 1423 seq_puts(m, "mode too large");
b5e50c3f
JB
1424 break;
1425 case FBC_BAD_PLANE:
267f0c90 1426 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1427 break;
1428 case FBC_NOT_TILED:
267f0c90 1429 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1430 break;
9c928d16 1431 case FBC_MULTIPLE_PIPES:
267f0c90 1432 seq_puts(m, "multiple pipes are enabled");
9c928d16 1433 break;
c1a9f047 1434 case FBC_MODULE_PARAM:
267f0c90 1435 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1436 break;
8a5729a3 1437 case FBC_CHIP_DEFAULT:
267f0c90 1438 seq_puts(m, "disabled per chip default");
8a5729a3 1439 break;
b5e50c3f 1440 default:
267f0c90 1441 seq_puts(m, "unknown reason");
b5e50c3f 1442 }
267f0c90 1443 seq_putc(m, '\n');
b5e50c3f 1444 }
36623ef8
PZ
1445
1446 intel_runtime_pm_put(dev_priv);
1447
b5e50c3f
JB
1448 return 0;
1449}
1450
da46f936
RV
1451static int i915_fbc_fc_get(void *data, u64 *val)
1452{
1453 struct drm_device *dev = data;
1454 struct drm_i915_private *dev_priv = dev->dev_private;
1455
1456 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1457 return -ENODEV;
1458
1459 drm_modeset_lock_all(dev);
1460 *val = dev_priv->fbc.false_color;
1461 drm_modeset_unlock_all(dev);
1462
1463 return 0;
1464}
1465
1466static int i915_fbc_fc_set(void *data, u64 val)
1467{
1468 struct drm_device *dev = data;
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470 u32 reg;
1471
1472 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1473 return -ENODEV;
1474
1475 drm_modeset_lock_all(dev);
1476
1477 reg = I915_READ(ILK_DPFC_CONTROL);
1478 dev_priv->fbc.false_color = val;
1479
1480 I915_WRITE(ILK_DPFC_CONTROL, val ?
1481 (reg | FBC_CTL_FALSE_COLOR) :
1482 (reg & ~FBC_CTL_FALSE_COLOR));
1483
1484 drm_modeset_unlock_all(dev);
1485 return 0;
1486}
1487
1488DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1489 i915_fbc_fc_get, i915_fbc_fc_set,
1490 "%llu\n");
1491
92d44621
PZ
1492static int i915_ips_status(struct seq_file *m, void *unused)
1493{
9f25d007 1494 struct drm_info_node *node = m->private;
92d44621
PZ
1495 struct drm_device *dev = node->minor->dev;
1496 struct drm_i915_private *dev_priv = dev->dev_private;
1497
f5adf94e 1498 if (!HAS_IPS(dev)) {
92d44621
PZ
1499 seq_puts(m, "not supported\n");
1500 return 0;
1501 }
1502
36623ef8
PZ
1503 intel_runtime_pm_get(dev_priv);
1504
0eaa53f0
RV
1505 seq_printf(m, "Enabled by kernel parameter: %s\n",
1506 yesno(i915.enable_ips));
1507
1508 if (INTEL_INFO(dev)->gen >= 8) {
1509 seq_puts(m, "Currently: unknown\n");
1510 } else {
1511 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1512 seq_puts(m, "Currently: enabled\n");
1513 else
1514 seq_puts(m, "Currently: disabled\n");
1515 }
92d44621 1516
36623ef8
PZ
1517 intel_runtime_pm_put(dev_priv);
1518
92d44621
PZ
1519 return 0;
1520}
1521
4a9bef37
JB
1522static int i915_sr_status(struct seq_file *m, void *unused)
1523{
9f25d007 1524 struct drm_info_node *node = m->private;
4a9bef37 1525 struct drm_device *dev = node->minor->dev;
e277a1f8 1526 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1527 bool sr_enabled = false;
1528
36623ef8
PZ
1529 intel_runtime_pm_get(dev_priv);
1530
1398261a 1531 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1532 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1533 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1534 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1535 else if (IS_I915GM(dev))
1536 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1537 else if (IS_PINEVIEW(dev))
1538 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1539
36623ef8
PZ
1540 intel_runtime_pm_put(dev_priv);
1541
5ba2aaaa
CW
1542 seq_printf(m, "self-refresh: %s\n",
1543 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1544
1545 return 0;
1546}
1547
7648fa99
JB
1548static int i915_emon_status(struct seq_file *m, void *unused)
1549{
9f25d007 1550 struct drm_info_node *node = m->private;
7648fa99 1551 struct drm_device *dev = node->minor->dev;
e277a1f8 1552 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1553 unsigned long temp, chipset, gfx;
de227ef0
CW
1554 int ret;
1555
582be6b4
CW
1556 if (!IS_GEN5(dev))
1557 return -ENODEV;
1558
de227ef0
CW
1559 ret = mutex_lock_interruptible(&dev->struct_mutex);
1560 if (ret)
1561 return ret;
7648fa99
JB
1562
1563 temp = i915_mch_val(dev_priv);
1564 chipset = i915_chipset_val(dev_priv);
1565 gfx = i915_gfx_val(dev_priv);
de227ef0 1566 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1567
1568 seq_printf(m, "GMCH temp: %ld\n", temp);
1569 seq_printf(m, "Chipset power: %ld\n", chipset);
1570 seq_printf(m, "GFX power: %ld\n", gfx);
1571 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1572
1573 return 0;
1574}
1575
23b2f8bb
JB
1576static int i915_ring_freq_table(struct seq_file *m, void *unused)
1577{
9f25d007 1578 struct drm_info_node *node = m->private;
23b2f8bb 1579 struct drm_device *dev = node->minor->dev;
e277a1f8 1580 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1581 int ret = 0;
23b2f8bb
JB
1582 int gpu_freq, ia_freq;
1583
1c70c0ce 1584 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1585 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1586 return 0;
1587 }
1588
5bfa0199
PZ
1589 intel_runtime_pm_get(dev_priv);
1590
5c9669ce
TR
1591 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1592
4fc688ce 1593 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1594 if (ret)
5bfa0199 1595 goto out;
23b2f8bb 1596
267f0c90 1597 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1598
b39fb297
BW
1599 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1600 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1601 gpu_freq++) {
42c0526c
BW
1602 ia_freq = gpu_freq;
1603 sandybridge_pcode_read(dev_priv,
1604 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1605 &ia_freq);
3ebecd07
CW
1606 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1607 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1608 ((ia_freq >> 0) & 0xff) * 100,
1609 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1610 }
1611
4fc688ce 1612 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1613
5bfa0199
PZ
1614out:
1615 intel_runtime_pm_put(dev_priv);
1616 return ret;
23b2f8bb
JB
1617}
1618
44834a67
CW
1619static int i915_opregion(struct seq_file *m, void *unused)
1620{
9f25d007 1621 struct drm_info_node *node = m->private;
44834a67 1622 struct drm_device *dev = node->minor->dev;
e277a1f8 1623 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1624 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1625 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1626 int ret;
1627
0d38f009
DV
1628 if (data == NULL)
1629 return -ENOMEM;
1630
44834a67
CW
1631 ret = mutex_lock_interruptible(&dev->struct_mutex);
1632 if (ret)
0d38f009 1633 goto out;
44834a67 1634
0d38f009
DV
1635 if (opregion->header) {
1636 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1637 seq_write(m, data, OPREGION_SIZE);
1638 }
44834a67
CW
1639
1640 mutex_unlock(&dev->struct_mutex);
1641
0d38f009
DV
1642out:
1643 kfree(data);
44834a67
CW
1644 return 0;
1645}
1646
37811fcc
CW
1647static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1648{
9f25d007 1649 struct drm_info_node *node = m->private;
37811fcc 1650 struct drm_device *dev = node->minor->dev;
4520f53a 1651 struct intel_fbdev *ifbdev = NULL;
37811fcc 1652 struct intel_framebuffer *fb;
37811fcc 1653
4520f53a
DV
1654#ifdef CONFIG_DRM_I915_FBDEV
1655 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1656
1657 ifbdev = dev_priv->fbdev;
1658 fb = to_intel_framebuffer(ifbdev->helper.fb);
1659
623f9783 1660 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1661 fb->base.width,
1662 fb->base.height,
1663 fb->base.depth,
623f9783
DV
1664 fb->base.bits_per_pixel,
1665 atomic_read(&fb->base.refcount.refcount));
05394f39 1666 describe_obj(m, fb->obj);
267f0c90 1667 seq_putc(m, '\n');
4520f53a 1668#endif
37811fcc 1669
4b096ac1 1670 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1671 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1672 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1673 continue;
1674
623f9783 1675 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1676 fb->base.width,
1677 fb->base.height,
1678 fb->base.depth,
623f9783
DV
1679 fb->base.bits_per_pixel,
1680 atomic_read(&fb->base.refcount.refcount));
05394f39 1681 describe_obj(m, fb->obj);
267f0c90 1682 seq_putc(m, '\n');
37811fcc 1683 }
4b096ac1 1684 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1685
1686 return 0;
1687}
1688
c9fe99bd
OM
1689static void describe_ctx_ringbuf(struct seq_file *m,
1690 struct intel_ringbuffer *ringbuf)
1691{
1692 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1693 ringbuf->space, ringbuf->head, ringbuf->tail,
1694 ringbuf->last_retired_head);
1695}
1696
e76d3630
BW
1697static int i915_context_status(struct seq_file *m, void *unused)
1698{
9f25d007 1699 struct drm_info_node *node = m->private;
e76d3630 1700 struct drm_device *dev = node->minor->dev;
e277a1f8 1701 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1702 struct intel_engine_cs *ring;
273497e5 1703 struct intel_context *ctx;
a168c293 1704 int ret, i;
e76d3630 1705
f3d28878 1706 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1707 if (ret)
1708 return ret;
1709
3e373948 1710 if (dev_priv->ips.pwrctx) {
267f0c90 1711 seq_puts(m, "power context ");
3e373948 1712 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1713 seq_putc(m, '\n');
dc501fbc 1714 }
e76d3630 1715
3e373948 1716 if (dev_priv->ips.renderctx) {
267f0c90 1717 seq_puts(m, "render context ");
3e373948 1718 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1719 seq_putc(m, '\n');
dc501fbc 1720 }
e76d3630 1721
a33afea5 1722 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1723 if (!i915.enable_execlists &&
1724 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1725 continue;
1726
a33afea5 1727 seq_puts(m, "HW context ");
3ccfd19d 1728 describe_ctx(m, ctx);
c9fe99bd 1729 for_each_ring(ring, dev_priv, i) {
a33afea5 1730 if (ring->default_context == ctx)
c9fe99bd
OM
1731 seq_printf(m, "(default context %s) ",
1732 ring->name);
1733 }
1734
1735 if (i915.enable_execlists) {
1736 seq_putc(m, '\n');
1737 for_each_ring(ring, dev_priv, i) {
1738 struct drm_i915_gem_object *ctx_obj =
1739 ctx->engine[i].state;
1740 struct intel_ringbuffer *ringbuf =
1741 ctx->engine[i].ringbuf;
1742
1743 seq_printf(m, "%s: ", ring->name);
1744 if (ctx_obj)
1745 describe_obj(m, ctx_obj);
1746 if (ringbuf)
1747 describe_ctx_ringbuf(m, ringbuf);
1748 seq_putc(m, '\n');
1749 }
1750 } else {
1751 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1752 }
a33afea5 1753
a33afea5 1754 seq_putc(m, '\n');
a168c293
BW
1755 }
1756
f3d28878 1757 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1758
1759 return 0;
1760}
1761
c0ab1ae9
BW
1762static int i915_dump_lrc(struct seq_file *m, void *unused)
1763{
1764 struct drm_info_node *node = (struct drm_info_node *) m->private;
1765 struct drm_device *dev = node->minor->dev;
1766 struct drm_i915_private *dev_priv = dev->dev_private;
1767 struct intel_engine_cs *ring;
1768 struct intel_context *ctx;
1769 int ret, i;
1770
1771 if (!i915.enable_execlists) {
1772 seq_printf(m, "Logical Ring Contexts are disabled\n");
1773 return 0;
1774 }
1775
1776 ret = mutex_lock_interruptible(&dev->struct_mutex);
1777 if (ret)
1778 return ret;
1779
1780 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1781 for_each_ring(ring, dev_priv, i) {
1782 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
1783
1784 if (ring->default_context == ctx)
1785 continue;
1786
1787 if (ctx_obj) {
1788 struct page *page = i915_gem_object_get_page(ctx_obj, 1);
1789 uint32_t *reg_state = kmap_atomic(page);
1790 int j;
1791
1792 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1793 intel_execlists_ctx_id(ctx_obj));
1794
1795 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1796 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1797 i915_gem_obj_ggtt_offset(ctx_obj) + 4096 + (j * 4),
1798 reg_state[j], reg_state[j + 1],
1799 reg_state[j + 2], reg_state[j + 3]);
1800 }
1801 kunmap_atomic(reg_state);
1802
1803 seq_putc(m, '\n');
1804 }
1805 }
1806 }
1807
1808 mutex_unlock(&dev->struct_mutex);
1809
1810 return 0;
1811}
1812
4ba70e44
OM
1813static int i915_execlists(struct seq_file *m, void *data)
1814{
1815 struct drm_info_node *node = (struct drm_info_node *)m->private;
1816 struct drm_device *dev = node->minor->dev;
1817 struct drm_i915_private *dev_priv = dev->dev_private;
1818 struct intel_engine_cs *ring;
1819 u32 status_pointer;
1820 u8 read_pointer;
1821 u8 write_pointer;
1822 u32 status;
1823 u32 ctx_id;
1824 struct list_head *cursor;
1825 int ring_id, i;
1826 int ret;
1827
1828 if (!i915.enable_execlists) {
1829 seq_puts(m, "Logical Ring Contexts are disabled\n");
1830 return 0;
1831 }
1832
1833 ret = mutex_lock_interruptible(&dev->struct_mutex);
1834 if (ret)
1835 return ret;
1836
1837 for_each_ring(ring, dev_priv, ring_id) {
1838 struct intel_ctx_submit_request *head_req = NULL;
1839 int count = 0;
1840 unsigned long flags;
1841
1842 seq_printf(m, "%s\n", ring->name);
1843
1844 status = I915_READ(RING_EXECLIST_STATUS(ring));
1845 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1846 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1847 status, ctx_id);
1848
1849 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1850 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1851
1852 read_pointer = ring->next_context_status_buffer;
1853 write_pointer = status_pointer & 0x07;
1854 if (read_pointer > write_pointer)
1855 write_pointer += 6;
1856 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1857 read_pointer, write_pointer);
1858
1859 for (i = 0; i < 6; i++) {
1860 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1861 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1862
1863 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1864 i, status, ctx_id);
1865 }
1866
1867 spin_lock_irqsave(&ring->execlist_lock, flags);
1868 list_for_each(cursor, &ring->execlist_queue)
1869 count++;
1870 head_req = list_first_entry_or_null(&ring->execlist_queue,
1871 struct intel_ctx_submit_request, execlist_link);
1872 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1873
1874 seq_printf(m, "\t%d requests in queue\n", count);
1875 if (head_req) {
1876 struct drm_i915_gem_object *ctx_obj;
1877
1878 ctx_obj = head_req->ctx->engine[ring_id].state;
1879 seq_printf(m, "\tHead request id: %u\n",
1880 intel_execlists_ctx_id(ctx_obj));
1881 seq_printf(m, "\tHead request tail: %u\n",
1882 head_req->tail);
1883 }
1884
1885 seq_putc(m, '\n');
1886 }
1887
1888 mutex_unlock(&dev->struct_mutex);
1889
1890 return 0;
1891}
1892
6d794d42
BW
1893static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1894{
9f25d007 1895 struct drm_info_node *node = m->private;
6d794d42
BW
1896 struct drm_device *dev = node->minor->dev;
1897 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1898 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1899
907b28c5 1900 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1901 if (IS_VALLEYVIEW(dev)) {
1902 fw_rendercount = dev_priv->uncore.fw_rendercount;
1903 fw_mediacount = dev_priv->uncore.fw_mediacount;
1904 } else
1905 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1906 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1907
43709ba0
D
1908 if (IS_VALLEYVIEW(dev)) {
1909 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1910 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1911 } else
1912 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1913
1914 return 0;
1915}
1916
ea16a3cd
DV
1917static const char *swizzle_string(unsigned swizzle)
1918{
aee56cff 1919 switch (swizzle) {
ea16a3cd
DV
1920 case I915_BIT_6_SWIZZLE_NONE:
1921 return "none";
1922 case I915_BIT_6_SWIZZLE_9:
1923 return "bit9";
1924 case I915_BIT_6_SWIZZLE_9_10:
1925 return "bit9/bit10";
1926 case I915_BIT_6_SWIZZLE_9_11:
1927 return "bit9/bit11";
1928 case I915_BIT_6_SWIZZLE_9_10_11:
1929 return "bit9/bit10/bit11";
1930 case I915_BIT_6_SWIZZLE_9_17:
1931 return "bit9/bit17";
1932 case I915_BIT_6_SWIZZLE_9_10_17:
1933 return "bit9/bit10/bit17";
1934 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1935 return "unknown";
ea16a3cd
DV
1936 }
1937
1938 return "bug";
1939}
1940
1941static int i915_swizzle_info(struct seq_file *m, void *data)
1942{
9f25d007 1943 struct drm_info_node *node = m->private;
ea16a3cd
DV
1944 struct drm_device *dev = node->minor->dev;
1945 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1946 int ret;
1947
1948 ret = mutex_lock_interruptible(&dev->struct_mutex);
1949 if (ret)
1950 return ret;
c8c8fb33 1951 intel_runtime_pm_get(dev_priv);
ea16a3cd 1952
ea16a3cd
DV
1953 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1954 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1955 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1956 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1957
1958 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1959 seq_printf(m, "DDC = 0x%08x\n",
1960 I915_READ(DCC));
1961 seq_printf(m, "C0DRB3 = 0x%04x\n",
1962 I915_READ16(C0DRB3));
1963 seq_printf(m, "C1DRB3 = 0x%04x\n",
1964 I915_READ16(C1DRB3));
9d3203e1 1965 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1966 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1967 I915_READ(MAD_DIMM_C0));
1968 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1969 I915_READ(MAD_DIMM_C1));
1970 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1971 I915_READ(MAD_DIMM_C2));
1972 seq_printf(m, "TILECTL = 0x%08x\n",
1973 I915_READ(TILECTL));
9d3203e1
BW
1974 if (IS_GEN8(dev))
1975 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1976 I915_READ(GAMTARBMODE));
1977 else
1978 seq_printf(m, "ARB_MODE = 0x%08x\n",
1979 I915_READ(ARB_MODE));
3fa7d235
DV
1980 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1981 I915_READ(DISP_ARB_CTL));
ea16a3cd 1982 }
c8c8fb33 1983 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1984 mutex_unlock(&dev->struct_mutex);
1985
1986 return 0;
1987}
1988
1c60fef5
BW
1989static int per_file_ctx(int id, void *ptr, void *data)
1990{
273497e5 1991 struct intel_context *ctx = ptr;
1c60fef5 1992 struct seq_file *m = data;
ae6c4806
DV
1993 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
1994
1995 if (!ppgtt) {
1996 seq_printf(m, " no ppgtt for context %d\n",
1997 ctx->user_handle);
1998 return 0;
1999 }
1c60fef5 2000
f83d6518
OM
2001 if (i915_gem_context_is_default(ctx))
2002 seq_puts(m, " default context:\n");
2003 else
821d66dd 2004 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2005 ppgtt->debug_dump(ppgtt, m);
2006
2007 return 0;
2008}
2009
77df6772 2010static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2011{
3cf17fc5 2012 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2013 struct intel_engine_cs *ring;
77df6772
BW
2014 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2015 int unused, i;
3cf17fc5 2016
77df6772
BW
2017 if (!ppgtt)
2018 return;
2019
2020 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 2021 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
2022 for_each_ring(ring, dev_priv, unused) {
2023 seq_printf(m, "%s\n", ring->name);
2024 for (i = 0; i < 4; i++) {
2025 u32 offset = 0x270 + i * 8;
2026 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2027 pdp <<= 32;
2028 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2029 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2030 }
2031 }
2032}
2033
2034static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2035{
2036 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2037 struct intel_engine_cs *ring;
1c60fef5 2038 struct drm_file *file;
77df6772 2039 int i;
3cf17fc5 2040
3cf17fc5
DV
2041 if (INTEL_INFO(dev)->gen == 6)
2042 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2043
a2c7f6fd 2044 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2045 seq_printf(m, "%s\n", ring->name);
2046 if (INTEL_INFO(dev)->gen == 7)
2047 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2048 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2049 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2050 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2051 }
2052 if (dev_priv->mm.aliasing_ppgtt) {
2053 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2054
267f0c90 2055 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 2056 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 2057
87d60b63 2058 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2059 }
1c60fef5
BW
2060
2061 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2062 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2063
1c60fef5
BW
2064 seq_printf(m, "proc: %s\n",
2065 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2066 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2067 }
2068 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2069}
2070
2071static int i915_ppgtt_info(struct seq_file *m, void *data)
2072{
9f25d007 2073 struct drm_info_node *node = m->private;
77df6772 2074 struct drm_device *dev = node->minor->dev;
c8c8fb33 2075 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2076
2077 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2078 if (ret)
2079 return ret;
c8c8fb33 2080 intel_runtime_pm_get(dev_priv);
77df6772
BW
2081
2082 if (INTEL_INFO(dev)->gen >= 8)
2083 gen8_ppgtt_info(m, dev);
2084 else if (INTEL_INFO(dev)->gen >= 6)
2085 gen6_ppgtt_info(m, dev);
2086
c8c8fb33 2087 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2088 mutex_unlock(&dev->struct_mutex);
2089
2090 return 0;
2091}
2092
63573eb7
BW
2093static int i915_llc(struct seq_file *m, void *data)
2094{
9f25d007 2095 struct drm_info_node *node = m->private;
63573eb7
BW
2096 struct drm_device *dev = node->minor->dev;
2097 struct drm_i915_private *dev_priv = dev->dev_private;
2098
2099 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2100 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2101 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2102
2103 return 0;
2104}
2105
e91fd8c6
RV
2106static int i915_edp_psr_status(struct seq_file *m, void *data)
2107{
2108 struct drm_info_node *node = m->private;
2109 struct drm_device *dev = node->minor->dev;
2110 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
2111 u32 psrperf = 0;
2112 bool enabled = false;
e91fd8c6 2113
c8c8fb33
PZ
2114 intel_runtime_pm_get(dev_priv);
2115
fa128fa6 2116 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2117 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2118 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2119 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2120 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2121 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2122 dev_priv->psr.busy_frontbuffer_bits);
2123 seq_printf(m, "Re-enable work scheduled: %s\n",
2124 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2125
a031d709
RV
2126 enabled = HAS_PSR(dev) &&
2127 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 2128 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 2129
a031d709
RV
2130 if (HAS_PSR(dev))
2131 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2132 EDP_PSR_PERF_CNT_MASK;
2133 seq_printf(m, "Performance_Counter: %u\n", psrperf);
fa128fa6 2134 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2135
c8c8fb33 2136 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2137 return 0;
2138}
2139
d2e216d0
RV
2140static int i915_sink_crc(struct seq_file *m, void *data)
2141{
2142 struct drm_info_node *node = m->private;
2143 struct drm_device *dev = node->minor->dev;
2144 struct intel_encoder *encoder;
2145 struct intel_connector *connector;
2146 struct intel_dp *intel_dp = NULL;
2147 int ret;
2148 u8 crc[6];
2149
2150 drm_modeset_lock_all(dev);
2151 list_for_each_entry(connector, &dev->mode_config.connector_list,
2152 base.head) {
2153
2154 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2155 continue;
2156
b6ae3c7c
PZ
2157 if (!connector->base.encoder)
2158 continue;
2159
d2e216d0
RV
2160 encoder = to_intel_encoder(connector->base.encoder);
2161 if (encoder->type != INTEL_OUTPUT_EDP)
2162 continue;
2163
2164 intel_dp = enc_to_intel_dp(&encoder->base);
2165
2166 ret = intel_dp_sink_crc(intel_dp, crc);
2167 if (ret)
2168 goto out;
2169
2170 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2171 crc[0], crc[1], crc[2],
2172 crc[3], crc[4], crc[5]);
2173 goto out;
2174 }
2175 ret = -ENODEV;
2176out:
2177 drm_modeset_unlock_all(dev);
2178 return ret;
2179}
2180
ec013e7f
JB
2181static int i915_energy_uJ(struct seq_file *m, void *data)
2182{
2183 struct drm_info_node *node = m->private;
2184 struct drm_device *dev = node->minor->dev;
2185 struct drm_i915_private *dev_priv = dev->dev_private;
2186 u64 power;
2187 u32 units;
2188
2189 if (INTEL_INFO(dev)->gen < 6)
2190 return -ENODEV;
2191
36623ef8
PZ
2192 intel_runtime_pm_get(dev_priv);
2193
ec013e7f
JB
2194 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2195 power = (power & 0x1f00) >> 8;
2196 units = 1000000 / (1 << power); /* convert to uJ */
2197 power = I915_READ(MCH_SECP_NRG_STTS);
2198 power *= units;
2199
36623ef8
PZ
2200 intel_runtime_pm_put(dev_priv);
2201
ec013e7f 2202 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2203
2204 return 0;
2205}
2206
2207static int i915_pc8_status(struct seq_file *m, void *unused)
2208{
9f25d007 2209 struct drm_info_node *node = m->private;
371db66a
PZ
2210 struct drm_device *dev = node->minor->dev;
2211 struct drm_i915_private *dev_priv = dev->dev_private;
2212
85b8d5c2 2213 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2214 seq_puts(m, "not supported\n");
2215 return 0;
2216 }
2217
86c4ec0d 2218 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2219 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2220 yesno(!intel_irqs_enabled(dev_priv)));
371db66a 2221
ec013e7f
JB
2222 return 0;
2223}
2224
1da51581
ID
2225static const char *power_domain_str(enum intel_display_power_domain domain)
2226{
2227 switch (domain) {
2228 case POWER_DOMAIN_PIPE_A:
2229 return "PIPE_A";
2230 case POWER_DOMAIN_PIPE_B:
2231 return "PIPE_B";
2232 case POWER_DOMAIN_PIPE_C:
2233 return "PIPE_C";
2234 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2235 return "PIPE_A_PANEL_FITTER";
2236 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2237 return "PIPE_B_PANEL_FITTER";
2238 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2239 return "PIPE_C_PANEL_FITTER";
2240 case POWER_DOMAIN_TRANSCODER_A:
2241 return "TRANSCODER_A";
2242 case POWER_DOMAIN_TRANSCODER_B:
2243 return "TRANSCODER_B";
2244 case POWER_DOMAIN_TRANSCODER_C:
2245 return "TRANSCODER_C";
2246 case POWER_DOMAIN_TRANSCODER_EDP:
2247 return "TRANSCODER_EDP";
319be8ae
ID
2248 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2249 return "PORT_DDI_A_2_LANES";
2250 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2251 return "PORT_DDI_A_4_LANES";
2252 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2253 return "PORT_DDI_B_2_LANES";
2254 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2255 return "PORT_DDI_B_4_LANES";
2256 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2257 return "PORT_DDI_C_2_LANES";
2258 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2259 return "PORT_DDI_C_4_LANES";
2260 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2261 return "PORT_DDI_D_2_LANES";
2262 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2263 return "PORT_DDI_D_4_LANES";
2264 case POWER_DOMAIN_PORT_DSI:
2265 return "PORT_DSI";
2266 case POWER_DOMAIN_PORT_CRT:
2267 return "PORT_CRT";
2268 case POWER_DOMAIN_PORT_OTHER:
2269 return "PORT_OTHER";
1da51581
ID
2270 case POWER_DOMAIN_VGA:
2271 return "VGA";
2272 case POWER_DOMAIN_AUDIO:
2273 return "AUDIO";
bd2bb1b9
PZ
2274 case POWER_DOMAIN_PLLS:
2275 return "PLLS";
1da51581
ID
2276 case POWER_DOMAIN_INIT:
2277 return "INIT";
2278 default:
2279 WARN_ON(1);
2280 return "?";
2281 }
2282}
2283
2284static int i915_power_domain_info(struct seq_file *m, void *unused)
2285{
9f25d007 2286 struct drm_info_node *node = m->private;
1da51581
ID
2287 struct drm_device *dev = node->minor->dev;
2288 struct drm_i915_private *dev_priv = dev->dev_private;
2289 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2290 int i;
2291
2292 mutex_lock(&power_domains->lock);
2293
2294 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2295 for (i = 0; i < power_domains->power_well_count; i++) {
2296 struct i915_power_well *power_well;
2297 enum intel_display_power_domain power_domain;
2298
2299 power_well = &power_domains->power_wells[i];
2300 seq_printf(m, "%-25s %d\n", power_well->name,
2301 power_well->count);
2302
2303 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2304 power_domain++) {
2305 if (!(BIT(power_domain) & power_well->domains))
2306 continue;
2307
2308 seq_printf(m, " %-23s %d\n",
2309 power_domain_str(power_domain),
2310 power_domains->domain_use_count[power_domain]);
2311 }
2312 }
2313
2314 mutex_unlock(&power_domains->lock);
2315
2316 return 0;
2317}
2318
53f5e3ca
JB
2319static void intel_seq_print_mode(struct seq_file *m, int tabs,
2320 struct drm_display_mode *mode)
2321{
2322 int i;
2323
2324 for (i = 0; i < tabs; i++)
2325 seq_putc(m, '\t');
2326
2327 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2328 mode->base.id, mode->name,
2329 mode->vrefresh, mode->clock,
2330 mode->hdisplay, mode->hsync_start,
2331 mode->hsync_end, mode->htotal,
2332 mode->vdisplay, mode->vsync_start,
2333 mode->vsync_end, mode->vtotal,
2334 mode->type, mode->flags);
2335}
2336
2337static void intel_encoder_info(struct seq_file *m,
2338 struct intel_crtc *intel_crtc,
2339 struct intel_encoder *intel_encoder)
2340{
9f25d007 2341 struct drm_info_node *node = m->private;
53f5e3ca
JB
2342 struct drm_device *dev = node->minor->dev;
2343 struct drm_crtc *crtc = &intel_crtc->base;
2344 struct intel_connector *intel_connector;
2345 struct drm_encoder *encoder;
2346
2347 encoder = &intel_encoder->base;
2348 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2349 encoder->base.id, encoder->name);
53f5e3ca
JB
2350 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2351 struct drm_connector *connector = &intel_connector->base;
2352 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2353 connector->base.id,
c23cc417 2354 connector->name,
53f5e3ca
JB
2355 drm_get_connector_status_name(connector->status));
2356 if (connector->status == connector_status_connected) {
2357 struct drm_display_mode *mode = &crtc->mode;
2358 seq_printf(m, ", mode:\n");
2359 intel_seq_print_mode(m, 2, mode);
2360 } else {
2361 seq_putc(m, '\n');
2362 }
2363 }
2364}
2365
2366static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2367{
9f25d007 2368 struct drm_info_node *node = m->private;
53f5e3ca
JB
2369 struct drm_device *dev = node->minor->dev;
2370 struct drm_crtc *crtc = &intel_crtc->base;
2371 struct intel_encoder *intel_encoder;
2372
5aa8a937
MR
2373 if (crtc->primary->fb)
2374 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2375 crtc->primary->fb->base.id, crtc->x, crtc->y,
2376 crtc->primary->fb->width, crtc->primary->fb->height);
2377 else
2378 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2379 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2380 intel_encoder_info(m, intel_crtc, intel_encoder);
2381}
2382
2383static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2384{
2385 struct drm_display_mode *mode = panel->fixed_mode;
2386
2387 seq_printf(m, "\tfixed mode:\n");
2388 intel_seq_print_mode(m, 2, mode);
2389}
2390
2391static void intel_dp_info(struct seq_file *m,
2392 struct intel_connector *intel_connector)
2393{
2394 struct intel_encoder *intel_encoder = intel_connector->encoder;
2395 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2396
2397 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2398 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2399 "no");
2400 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2401 intel_panel_info(m, &intel_connector->panel);
2402}
2403
2404static void intel_hdmi_info(struct seq_file *m,
2405 struct intel_connector *intel_connector)
2406{
2407 struct intel_encoder *intel_encoder = intel_connector->encoder;
2408 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2409
2410 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2411 "no");
2412}
2413
2414static void intel_lvds_info(struct seq_file *m,
2415 struct intel_connector *intel_connector)
2416{
2417 intel_panel_info(m, &intel_connector->panel);
2418}
2419
2420static void intel_connector_info(struct seq_file *m,
2421 struct drm_connector *connector)
2422{
2423 struct intel_connector *intel_connector = to_intel_connector(connector);
2424 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2425 struct drm_display_mode *mode;
53f5e3ca
JB
2426
2427 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2428 connector->base.id, connector->name,
53f5e3ca
JB
2429 drm_get_connector_status_name(connector->status));
2430 if (connector->status == connector_status_connected) {
2431 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2432 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2433 connector->display_info.width_mm,
2434 connector->display_info.height_mm);
2435 seq_printf(m, "\tsubpixel order: %s\n",
2436 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2437 seq_printf(m, "\tCEA rev: %d\n",
2438 connector->display_info.cea_rev);
2439 }
36cd7444
DA
2440 if (intel_encoder) {
2441 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2442 intel_encoder->type == INTEL_OUTPUT_EDP)
2443 intel_dp_info(m, intel_connector);
2444 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2445 intel_hdmi_info(m, intel_connector);
2446 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2447 intel_lvds_info(m, intel_connector);
2448 }
53f5e3ca 2449
f103fc7d
JB
2450 seq_printf(m, "\tmodes:\n");
2451 list_for_each_entry(mode, &connector->modes, head)
2452 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2453}
2454
065f2ec2
CW
2455static bool cursor_active(struct drm_device *dev, int pipe)
2456{
2457 struct drm_i915_private *dev_priv = dev->dev_private;
2458 u32 state;
2459
2460 if (IS_845G(dev) || IS_I865G(dev))
2461 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2462 else
5efb3e28 2463 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2464
2465 return state;
2466}
2467
2468static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2469{
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 u32 pos;
2472
5efb3e28 2473 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2474
2475 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2476 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2477 *x = -*x;
2478
2479 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2480 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2481 *y = -*y;
2482
2483 return cursor_active(dev, pipe);
2484}
2485
53f5e3ca
JB
2486static int i915_display_info(struct seq_file *m, void *unused)
2487{
9f25d007 2488 struct drm_info_node *node = m->private;
53f5e3ca 2489 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2490 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2491 struct intel_crtc *crtc;
53f5e3ca
JB
2492 struct drm_connector *connector;
2493
b0e5ddf3 2494 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2495 drm_modeset_lock_all(dev);
2496 seq_printf(m, "CRTC info\n");
2497 seq_printf(m, "---------\n");
d3fcc808 2498 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2499 bool active;
2500 int x, y;
53f5e3ca 2501
57127efa 2502 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2503 crtc->base.base.id, pipe_name(crtc->pipe),
57127efa 2504 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
a23dc658 2505 if (crtc->active) {
065f2ec2
CW
2506 intel_crtc_info(m, crtc);
2507
a23dc658 2508 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2509 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2510 yesno(crtc->cursor_base),
57127efa
CW
2511 x, y, crtc->cursor_width, crtc->cursor_height,
2512 crtc->cursor_addr, yesno(active));
a23dc658 2513 }
cace841c
DV
2514
2515 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2516 yesno(!crtc->cpu_fifo_underrun_disabled),
2517 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2518 }
2519
2520 seq_printf(m, "\n");
2521 seq_printf(m, "Connector info\n");
2522 seq_printf(m, "--------------\n");
2523 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2524 intel_connector_info(m, connector);
2525 }
2526 drm_modeset_unlock_all(dev);
b0e5ddf3 2527 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2528
2529 return 0;
2530}
2531
e04934cf
BW
2532static int i915_semaphore_status(struct seq_file *m, void *unused)
2533{
2534 struct drm_info_node *node = (struct drm_info_node *) m->private;
2535 struct drm_device *dev = node->minor->dev;
2536 struct drm_i915_private *dev_priv = dev->dev_private;
2537 struct intel_engine_cs *ring;
2538 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2539 int i, j, ret;
2540
2541 if (!i915_semaphore_is_enabled(dev)) {
2542 seq_puts(m, "Semaphores are disabled\n");
2543 return 0;
2544 }
2545
2546 ret = mutex_lock_interruptible(&dev->struct_mutex);
2547 if (ret)
2548 return ret;
03872064 2549 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2550
2551 if (IS_BROADWELL(dev)) {
2552 struct page *page;
2553 uint64_t *seqno;
2554
2555 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2556
2557 seqno = (uint64_t *)kmap_atomic(page);
2558 for_each_ring(ring, dev_priv, i) {
2559 uint64_t offset;
2560
2561 seq_printf(m, "%s\n", ring->name);
2562
2563 seq_puts(m, " Last signal:");
2564 for (j = 0; j < num_rings; j++) {
2565 offset = i * I915_NUM_RINGS + j;
2566 seq_printf(m, "0x%08llx (0x%02llx) ",
2567 seqno[offset], offset * 8);
2568 }
2569 seq_putc(m, '\n');
2570
2571 seq_puts(m, " Last wait: ");
2572 for (j = 0; j < num_rings; j++) {
2573 offset = i + (j * I915_NUM_RINGS);
2574 seq_printf(m, "0x%08llx (0x%02llx) ",
2575 seqno[offset], offset * 8);
2576 }
2577 seq_putc(m, '\n');
2578
2579 }
2580 kunmap_atomic(seqno);
2581 } else {
2582 seq_puts(m, " Last signal:");
2583 for_each_ring(ring, dev_priv, i)
2584 for (j = 0; j < num_rings; j++)
2585 seq_printf(m, "0x%08x\n",
2586 I915_READ(ring->semaphore.mbox.signal[j]));
2587 seq_putc(m, '\n');
2588 }
2589
2590 seq_puts(m, "\nSync seqno:\n");
2591 for_each_ring(ring, dev_priv, i) {
2592 for (j = 0; j < num_rings; j++) {
2593 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2594 }
2595 seq_putc(m, '\n');
2596 }
2597 seq_putc(m, '\n');
2598
03872064 2599 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2600 mutex_unlock(&dev->struct_mutex);
2601 return 0;
2602}
2603
728e29d7
DV
2604static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2605{
2606 struct drm_info_node *node = (struct drm_info_node *) m->private;
2607 struct drm_device *dev = node->minor->dev;
2608 struct drm_i915_private *dev_priv = dev->dev_private;
2609 int i;
2610
2611 drm_modeset_lock_all(dev);
2612 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2613 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2614
2615 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2616 seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
2617 pll->active, yesno(pll->on));
2618 seq_printf(m, " tracked hardware state:\n");
2619 seq_printf(m, " dpll: 0x%08x\n", pll->hw_state.dpll);
2620 seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
2621 seq_printf(m, " fp0: 0x%08x\n", pll->hw_state.fp0);
2622 seq_printf(m, " fp1: 0x%08x\n", pll->hw_state.fp1);
d452c5b6 2623 seq_printf(m, " wrpll: 0x%08x\n", pll->hw_state.wrpll);
728e29d7
DV
2624 }
2625 drm_modeset_unlock_all(dev);
2626
2627 return 0;
2628}
2629
1ed1ef9d 2630static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
2631{
2632 int i;
2633 int ret;
2634 struct drm_info_node *node = (struct drm_info_node *) m->private;
2635 struct drm_device *dev = node->minor->dev;
2636 struct drm_i915_private *dev_priv = dev->dev_private;
2637
888b5995
AS
2638 ret = mutex_lock_interruptible(&dev->struct_mutex);
2639 if (ret)
2640 return ret;
2641
2642 intel_runtime_pm_get(dev_priv);
2643
2644 seq_printf(m, "Workarounds applied: %d\n", dev_priv->num_wa_regs);
2645 for (i = 0; i < dev_priv->num_wa_regs; ++i) {
2646 u32 addr, mask;
2647
2648 addr = dev_priv->intel_wa_regs[i].addr;
2649 mask = dev_priv->intel_wa_regs[i].mask;
2650 dev_priv->intel_wa_regs[i].value = I915_READ(addr) | mask;
2651 if (dev_priv->intel_wa_regs[i].addr)
2652 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
2653 dev_priv->intel_wa_regs[i].addr,
2654 dev_priv->intel_wa_regs[i].value,
2655 dev_priv->intel_wa_regs[i].mask);
2656 }
2657
2658 intel_runtime_pm_put(dev_priv);
2659 mutex_unlock(&dev->struct_mutex);
2660
2661 return 0;
2662}
2663
07144428
DL
2664struct pipe_crc_info {
2665 const char *name;
2666 struct drm_device *dev;
2667 enum pipe pipe;
2668};
2669
11bed958
DA
2670static int i915_dp_mst_info(struct seq_file *m, void *unused)
2671{
2672 struct drm_info_node *node = (struct drm_info_node *) m->private;
2673 struct drm_device *dev = node->minor->dev;
2674 struct drm_encoder *encoder;
2675 struct intel_encoder *intel_encoder;
2676 struct intel_digital_port *intel_dig_port;
2677 drm_modeset_lock_all(dev);
2678 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2679 intel_encoder = to_intel_encoder(encoder);
2680 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2681 continue;
2682 intel_dig_port = enc_to_dig_port(encoder);
2683 if (!intel_dig_port->dp.can_mst)
2684 continue;
2685
2686 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2687 }
2688 drm_modeset_unlock_all(dev);
2689 return 0;
2690}
2691
07144428
DL
2692static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2693{
be5c7a90
DL
2694 struct pipe_crc_info *info = inode->i_private;
2695 struct drm_i915_private *dev_priv = info->dev->dev_private;
2696 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2697
7eb1c496
DV
2698 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2699 return -ENODEV;
2700
d538bbdf
DL
2701 spin_lock_irq(&pipe_crc->lock);
2702
2703 if (pipe_crc->opened) {
2704 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2705 return -EBUSY; /* already open */
2706 }
2707
d538bbdf 2708 pipe_crc->opened = true;
07144428
DL
2709 filep->private_data = inode->i_private;
2710
d538bbdf
DL
2711 spin_unlock_irq(&pipe_crc->lock);
2712
07144428
DL
2713 return 0;
2714}
2715
2716static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2717{
be5c7a90
DL
2718 struct pipe_crc_info *info = inode->i_private;
2719 struct drm_i915_private *dev_priv = info->dev->dev_private;
2720 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2721
d538bbdf
DL
2722 spin_lock_irq(&pipe_crc->lock);
2723 pipe_crc->opened = false;
2724 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2725
07144428
DL
2726 return 0;
2727}
2728
2729/* (6 fields, 8 chars each, space separated (5) + '\n') */
2730#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2731/* account for \'0' */
2732#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2733
2734static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2735{
d538bbdf
DL
2736 assert_spin_locked(&pipe_crc->lock);
2737 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2738 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2739}
2740
2741static ssize_t
2742i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2743 loff_t *pos)
2744{
2745 struct pipe_crc_info *info = filep->private_data;
2746 struct drm_device *dev = info->dev;
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2749 char buf[PIPE_CRC_BUFFER_LEN];
2750 int head, tail, n_entries, n;
2751 ssize_t bytes_read;
2752
2753 /*
2754 * Don't allow user space to provide buffers not big enough to hold
2755 * a line of data.
2756 */
2757 if (count < PIPE_CRC_LINE_LEN)
2758 return -EINVAL;
2759
2760 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2761 return 0;
07144428
DL
2762
2763 /* nothing to read */
d538bbdf 2764 spin_lock_irq(&pipe_crc->lock);
07144428 2765 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2766 int ret;
2767
2768 if (filep->f_flags & O_NONBLOCK) {
2769 spin_unlock_irq(&pipe_crc->lock);
07144428 2770 return -EAGAIN;
d538bbdf 2771 }
07144428 2772
d538bbdf
DL
2773 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2774 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2775 if (ret) {
2776 spin_unlock_irq(&pipe_crc->lock);
2777 return ret;
2778 }
8bf1e9f1
SH
2779 }
2780
07144428 2781 /* We now have one or more entries to read */
d538bbdf
DL
2782 head = pipe_crc->head;
2783 tail = pipe_crc->tail;
07144428
DL
2784 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2785 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2786 spin_unlock_irq(&pipe_crc->lock);
2787
07144428
DL
2788 bytes_read = 0;
2789 n = 0;
2790 do {
b2c88f5b 2791 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2792 int ret;
8bf1e9f1 2793
07144428
DL
2794 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2795 "%8u %8x %8x %8x %8x %8x\n",
2796 entry->frame, entry->crc[0],
2797 entry->crc[1], entry->crc[2],
2798 entry->crc[3], entry->crc[4]);
2799
2800 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2801 buf, PIPE_CRC_LINE_LEN);
2802 if (ret == PIPE_CRC_LINE_LEN)
2803 return -EFAULT;
b2c88f5b
DL
2804
2805 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2806 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2807 n++;
2808 } while (--n_entries);
8bf1e9f1 2809
d538bbdf
DL
2810 spin_lock_irq(&pipe_crc->lock);
2811 pipe_crc->tail = tail;
2812 spin_unlock_irq(&pipe_crc->lock);
2813
07144428
DL
2814 return bytes_read;
2815}
2816
2817static const struct file_operations i915_pipe_crc_fops = {
2818 .owner = THIS_MODULE,
2819 .open = i915_pipe_crc_open,
2820 .read = i915_pipe_crc_read,
2821 .release = i915_pipe_crc_release,
2822};
2823
2824static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2825 {
2826 .name = "i915_pipe_A_crc",
2827 .pipe = PIPE_A,
2828 },
2829 {
2830 .name = "i915_pipe_B_crc",
2831 .pipe = PIPE_B,
2832 },
2833 {
2834 .name = "i915_pipe_C_crc",
2835 .pipe = PIPE_C,
2836 },
2837};
2838
2839static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2840 enum pipe pipe)
2841{
2842 struct drm_device *dev = minor->dev;
2843 struct dentry *ent;
2844 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2845
2846 info->dev = dev;
2847 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2848 &i915_pipe_crc_fops);
f3c5fe97
WY
2849 if (!ent)
2850 return -ENOMEM;
07144428
DL
2851
2852 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2853}
2854
e8dfcf78 2855static const char * const pipe_crc_sources[] = {
926321d5
DV
2856 "none",
2857 "plane1",
2858 "plane2",
2859 "pf",
5b3a856b 2860 "pipe",
3d099a05
DV
2861 "TV",
2862 "DP-B",
2863 "DP-C",
2864 "DP-D",
46a19188 2865 "auto",
926321d5
DV
2866};
2867
2868static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2869{
2870 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2871 return pipe_crc_sources[source];
2872}
2873
bd9db02f 2874static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2875{
2876 struct drm_device *dev = m->private;
2877 struct drm_i915_private *dev_priv = dev->dev_private;
2878 int i;
2879
2880 for (i = 0; i < I915_MAX_PIPES; i++)
2881 seq_printf(m, "%c %s\n", pipe_name(i),
2882 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2883
2884 return 0;
2885}
2886
bd9db02f 2887static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2888{
2889 struct drm_device *dev = inode->i_private;
2890
bd9db02f 2891 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2892}
2893
46a19188 2894static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2895 uint32_t *val)
2896{
46a19188
DV
2897 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2898 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2899
2900 switch (*source) {
52f843f6
DV
2901 case INTEL_PIPE_CRC_SOURCE_PIPE:
2902 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2903 break;
2904 case INTEL_PIPE_CRC_SOURCE_NONE:
2905 *val = 0;
2906 break;
2907 default:
2908 return -EINVAL;
2909 }
2910
2911 return 0;
2912}
2913
46a19188
DV
2914static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2915 enum intel_pipe_crc_source *source)
2916{
2917 struct intel_encoder *encoder;
2918 struct intel_crtc *crtc;
26756809 2919 struct intel_digital_port *dig_port;
46a19188
DV
2920 int ret = 0;
2921
2922 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2923
6e9f798d 2924 drm_modeset_lock_all(dev);
b2784e15 2925 for_each_intel_encoder(dev, encoder) {
46a19188
DV
2926 if (!encoder->base.crtc)
2927 continue;
2928
2929 crtc = to_intel_crtc(encoder->base.crtc);
2930
2931 if (crtc->pipe != pipe)
2932 continue;
2933
2934 switch (encoder->type) {
2935 case INTEL_OUTPUT_TVOUT:
2936 *source = INTEL_PIPE_CRC_SOURCE_TV;
2937 break;
2938 case INTEL_OUTPUT_DISPLAYPORT:
2939 case INTEL_OUTPUT_EDP:
26756809
DV
2940 dig_port = enc_to_dig_port(&encoder->base);
2941 switch (dig_port->port) {
2942 case PORT_B:
2943 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2944 break;
2945 case PORT_C:
2946 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2947 break;
2948 case PORT_D:
2949 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2950 break;
2951 default:
2952 WARN(1, "nonexisting DP port %c\n",
2953 port_name(dig_port->port));
2954 break;
2955 }
46a19188
DV
2956 break;
2957 }
2958 }
6e9f798d 2959 drm_modeset_unlock_all(dev);
46a19188
DV
2960
2961 return ret;
2962}
2963
2964static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2965 enum pipe pipe,
2966 enum intel_pipe_crc_source *source,
7ac0129b
DV
2967 uint32_t *val)
2968{
8d2f24ca
DV
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970 bool need_stable_symbols = false;
2971
46a19188
DV
2972 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2973 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2974 if (ret)
2975 return ret;
2976 }
2977
2978 switch (*source) {
7ac0129b
DV
2979 case INTEL_PIPE_CRC_SOURCE_PIPE:
2980 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2981 break;
2982 case INTEL_PIPE_CRC_SOURCE_DP_B:
2983 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2984 need_stable_symbols = true;
7ac0129b
DV
2985 break;
2986 case INTEL_PIPE_CRC_SOURCE_DP_C:
2987 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2988 need_stable_symbols = true;
7ac0129b
DV
2989 break;
2990 case INTEL_PIPE_CRC_SOURCE_NONE:
2991 *val = 0;
2992 break;
2993 default:
2994 return -EINVAL;
2995 }
2996
8d2f24ca
DV
2997 /*
2998 * When the pipe CRC tap point is after the transcoders we need
2999 * to tweak symbol-level features to produce a deterministic series of
3000 * symbols for a given frame. We need to reset those features only once
3001 * a frame (instead of every nth symbol):
3002 * - DC-balance: used to ensure a better clock recovery from the data
3003 * link (SDVO)
3004 * - DisplayPort scrambling: used for EMI reduction
3005 */
3006 if (need_stable_symbols) {
3007 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3008
8d2f24ca
DV
3009 tmp |= DC_BALANCE_RESET_VLV;
3010 if (pipe == PIPE_A)
3011 tmp |= PIPE_A_SCRAMBLE_RESET;
3012 else
3013 tmp |= PIPE_B_SCRAMBLE_RESET;
3014
3015 I915_WRITE(PORT_DFT2_G4X, tmp);
3016 }
3017
7ac0129b
DV
3018 return 0;
3019}
3020
4b79ebf7 3021static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3022 enum pipe pipe,
3023 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3024 uint32_t *val)
3025{
84093603
DV
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 bool need_stable_symbols = false;
3028
46a19188
DV
3029 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3030 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3031 if (ret)
3032 return ret;
3033 }
3034
3035 switch (*source) {
4b79ebf7
DV
3036 case INTEL_PIPE_CRC_SOURCE_PIPE:
3037 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3038 break;
3039 case INTEL_PIPE_CRC_SOURCE_TV:
3040 if (!SUPPORTS_TV(dev))
3041 return -EINVAL;
3042 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3043 break;
3044 case INTEL_PIPE_CRC_SOURCE_DP_B:
3045 if (!IS_G4X(dev))
3046 return -EINVAL;
3047 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3048 need_stable_symbols = true;
4b79ebf7
DV
3049 break;
3050 case INTEL_PIPE_CRC_SOURCE_DP_C:
3051 if (!IS_G4X(dev))
3052 return -EINVAL;
3053 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3054 need_stable_symbols = true;
4b79ebf7
DV
3055 break;
3056 case INTEL_PIPE_CRC_SOURCE_DP_D:
3057 if (!IS_G4X(dev))
3058 return -EINVAL;
3059 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3060 need_stable_symbols = true;
4b79ebf7
DV
3061 break;
3062 case INTEL_PIPE_CRC_SOURCE_NONE:
3063 *val = 0;
3064 break;
3065 default:
3066 return -EINVAL;
3067 }
3068
84093603
DV
3069 /*
3070 * When the pipe CRC tap point is after the transcoders we need
3071 * to tweak symbol-level features to produce a deterministic series of
3072 * symbols for a given frame. We need to reset those features only once
3073 * a frame (instead of every nth symbol):
3074 * - DC-balance: used to ensure a better clock recovery from the data
3075 * link (SDVO)
3076 * - DisplayPort scrambling: used for EMI reduction
3077 */
3078 if (need_stable_symbols) {
3079 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3080
3081 WARN_ON(!IS_G4X(dev));
3082
3083 I915_WRITE(PORT_DFT_I9XX,
3084 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3085
3086 if (pipe == PIPE_A)
3087 tmp |= PIPE_A_SCRAMBLE_RESET;
3088 else
3089 tmp |= PIPE_B_SCRAMBLE_RESET;
3090
3091 I915_WRITE(PORT_DFT2_G4X, tmp);
3092 }
3093
4b79ebf7
DV
3094 return 0;
3095}
3096
8d2f24ca
DV
3097static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3098 enum pipe pipe)
3099{
3100 struct drm_i915_private *dev_priv = dev->dev_private;
3101 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3102
3103 if (pipe == PIPE_A)
3104 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3105 else
3106 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3107 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3108 tmp &= ~DC_BALANCE_RESET_VLV;
3109 I915_WRITE(PORT_DFT2_G4X, tmp);
3110
3111}
3112
84093603
DV
3113static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3114 enum pipe pipe)
3115{
3116 struct drm_i915_private *dev_priv = dev->dev_private;
3117 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3118
3119 if (pipe == PIPE_A)
3120 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3121 else
3122 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3123 I915_WRITE(PORT_DFT2_G4X, tmp);
3124
3125 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3126 I915_WRITE(PORT_DFT_I9XX,
3127 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3128 }
3129}
3130
46a19188 3131static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3132 uint32_t *val)
3133{
46a19188
DV
3134 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3135 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3136
3137 switch (*source) {
5b3a856b
DV
3138 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3139 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3140 break;
3141 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3142 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3143 break;
5b3a856b
DV
3144 case INTEL_PIPE_CRC_SOURCE_PIPE:
3145 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3146 break;
3d099a05 3147 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3148 *val = 0;
3149 break;
3d099a05
DV
3150 default:
3151 return -EINVAL;
5b3a856b
DV
3152 }
3153
3154 return 0;
3155}
3156
fabf6e51
DV
3157static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3158{
3159 struct drm_i915_private *dev_priv = dev->dev_private;
3160 struct intel_crtc *crtc =
3161 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3162
3163 drm_modeset_lock_all(dev);
3164 /*
3165 * If we use the eDP transcoder we need to make sure that we don't
3166 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3167 * relevant on hsw with pipe A when using the always-on power well
3168 * routing.
3169 */
3170 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3171 !crtc->config.pch_pfit.enabled) {
3172 crtc->config.pch_pfit.force_thru = true;
3173
3174 intel_display_power_get(dev_priv,
3175 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3176
3177 dev_priv->display.crtc_disable(&crtc->base);
3178 dev_priv->display.crtc_enable(&crtc->base);
3179 }
3180 drm_modeset_unlock_all(dev);
3181}
3182
3183static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3184{
3185 struct drm_i915_private *dev_priv = dev->dev_private;
3186 struct intel_crtc *crtc =
3187 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3188
3189 drm_modeset_lock_all(dev);
3190 /*
3191 * If we use the eDP transcoder we need to make sure that we don't
3192 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3193 * relevant on hsw with pipe A when using the always-on power well
3194 * routing.
3195 */
3196 if (crtc->config.pch_pfit.force_thru) {
3197 crtc->config.pch_pfit.force_thru = false;
3198
3199 dev_priv->display.crtc_disable(&crtc->base);
3200 dev_priv->display.crtc_enable(&crtc->base);
3201
3202 intel_display_power_put(dev_priv,
3203 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3204 }
3205 drm_modeset_unlock_all(dev);
3206}
3207
3208static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3209 enum pipe pipe,
3210 enum intel_pipe_crc_source *source,
5b3a856b
DV
3211 uint32_t *val)
3212{
46a19188
DV
3213 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3214 *source = INTEL_PIPE_CRC_SOURCE_PF;
3215
3216 switch (*source) {
5b3a856b
DV
3217 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3218 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3219 break;
3220 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3221 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3222 break;
3223 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3224 if (IS_HASWELL(dev) && pipe == PIPE_A)
3225 hsw_trans_edp_pipe_A_crc_wa(dev);
3226
5b3a856b
DV
3227 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3228 break;
3d099a05 3229 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3230 *val = 0;
3231 break;
3d099a05
DV
3232 default:
3233 return -EINVAL;
5b3a856b
DV
3234 }
3235
3236 return 0;
3237}
3238
926321d5
DV
3239static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3240 enum intel_pipe_crc_source source)
3241{
3242 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3243 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 3244 u32 val = 0; /* shut up gcc */
5b3a856b 3245 int ret;
926321d5 3246
cc3da175
DL
3247 if (pipe_crc->source == source)
3248 return 0;
3249
ae676fcd
DL
3250 /* forbid changing the source without going back to 'none' */
3251 if (pipe_crc->source && source)
3252 return -EINVAL;
3253
52f843f6 3254 if (IS_GEN2(dev))
46a19188 3255 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3256 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3257 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3258 else if (IS_VALLEYVIEW(dev))
fabf6e51 3259 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3260 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3261 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3262 else
fabf6e51 3263 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3264
3265 if (ret != 0)
3266 return ret;
3267
4b584369
DL
3268 /* none -> real source transition */
3269 if (source) {
7cd6ccff
DL
3270 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3271 pipe_name(pipe), pipe_crc_source_name(source));
3272
e5f75aca
DL
3273 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3274 INTEL_PIPE_CRC_ENTRIES_NR,
3275 GFP_KERNEL);
3276 if (!pipe_crc->entries)
3277 return -ENOMEM;
3278
d538bbdf
DL
3279 spin_lock_irq(&pipe_crc->lock);
3280 pipe_crc->head = 0;
3281 pipe_crc->tail = 0;
3282 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3283 }
3284
cc3da175 3285 pipe_crc->source = source;
926321d5 3286
926321d5
DV
3287 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3288 POSTING_READ(PIPE_CRC_CTL(pipe));
3289
e5f75aca
DL
3290 /* real source -> none transition */
3291 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3292 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3293 struct intel_crtc *crtc =
3294 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3295
7cd6ccff
DL
3296 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3297 pipe_name(pipe));
3298
a33d7105
DV
3299 drm_modeset_lock(&crtc->base.mutex, NULL);
3300 if (crtc->active)
3301 intel_wait_for_vblank(dev, pipe);
3302 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3303
d538bbdf
DL
3304 spin_lock_irq(&pipe_crc->lock);
3305 entries = pipe_crc->entries;
e5f75aca 3306 pipe_crc->entries = NULL;
d538bbdf
DL
3307 spin_unlock_irq(&pipe_crc->lock);
3308
3309 kfree(entries);
84093603
DV
3310
3311 if (IS_G4X(dev))
3312 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3313 else if (IS_VALLEYVIEW(dev))
3314 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3315 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3316 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
e5f75aca
DL
3317 }
3318
926321d5
DV
3319 return 0;
3320}
3321
3322/*
3323 * Parse pipe CRC command strings:
b94dec87
DL
3324 * command: wsp* object wsp+ name wsp+ source wsp*
3325 * object: 'pipe'
3326 * name: (A | B | C)
926321d5
DV
3327 * source: (none | plane1 | plane2 | pf)
3328 * wsp: (#0x20 | #0x9 | #0xA)+
3329 *
3330 * eg.:
b94dec87
DL
3331 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3332 * "pipe A none" -> Stop CRC
926321d5 3333 */
bd9db02f 3334static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3335{
3336 int n_words = 0;
3337
3338 while (*buf) {
3339 char *end;
3340
3341 /* skip leading white space */
3342 buf = skip_spaces(buf);
3343 if (!*buf)
3344 break; /* end of buffer */
3345
3346 /* find end of word */
3347 for (end = buf; *end && !isspace(*end); end++)
3348 ;
3349
3350 if (n_words == max_words) {
3351 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3352 max_words);
3353 return -EINVAL; /* ran out of words[] before bytes */
3354 }
3355
3356 if (*end)
3357 *end++ = '\0';
3358 words[n_words++] = buf;
3359 buf = end;
3360 }
3361
3362 return n_words;
3363}
3364
b94dec87
DL
3365enum intel_pipe_crc_object {
3366 PIPE_CRC_OBJECT_PIPE,
3367};
3368
e8dfcf78 3369static const char * const pipe_crc_objects[] = {
b94dec87
DL
3370 "pipe",
3371};
3372
3373static int
bd9db02f 3374display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3375{
3376 int i;
3377
3378 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3379 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3380 *o = i;
b94dec87
DL
3381 return 0;
3382 }
3383
3384 return -EINVAL;
3385}
3386
bd9db02f 3387static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3388{
3389 const char name = buf[0];
3390
3391 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3392 return -EINVAL;
3393
3394 *pipe = name - 'A';
3395
3396 return 0;
3397}
3398
3399static int
bd9db02f 3400display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3401{
3402 int i;
3403
3404 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3405 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3406 *s = i;
926321d5
DV
3407 return 0;
3408 }
3409
3410 return -EINVAL;
3411}
3412
bd9db02f 3413static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3414{
b94dec87 3415#define N_WORDS 3
926321d5 3416 int n_words;
b94dec87 3417 char *words[N_WORDS];
926321d5 3418 enum pipe pipe;
b94dec87 3419 enum intel_pipe_crc_object object;
926321d5
DV
3420 enum intel_pipe_crc_source source;
3421
bd9db02f 3422 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3423 if (n_words != N_WORDS) {
3424 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3425 N_WORDS);
3426 return -EINVAL;
3427 }
3428
bd9db02f 3429 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3430 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3431 return -EINVAL;
3432 }
3433
bd9db02f 3434 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3435 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3436 return -EINVAL;
3437 }
3438
bd9db02f 3439 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3440 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3441 return -EINVAL;
3442 }
3443
3444 return pipe_crc_set_source(dev, pipe, source);
3445}
3446
bd9db02f
DL
3447static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3448 size_t len, loff_t *offp)
926321d5
DV
3449{
3450 struct seq_file *m = file->private_data;
3451 struct drm_device *dev = m->private;
3452 char *tmpbuf;
3453 int ret;
3454
3455 if (len == 0)
3456 return 0;
3457
3458 if (len > PAGE_SIZE - 1) {
3459 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3460 PAGE_SIZE);
3461 return -E2BIG;
3462 }
3463
3464 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3465 if (!tmpbuf)
3466 return -ENOMEM;
3467
3468 if (copy_from_user(tmpbuf, ubuf, len)) {
3469 ret = -EFAULT;
3470 goto out;
3471 }
3472 tmpbuf[len] = '\0';
3473
bd9db02f 3474 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3475
3476out:
3477 kfree(tmpbuf);
3478 if (ret < 0)
3479 return ret;
3480
3481 *offp += len;
3482 return len;
3483}
3484
bd9db02f 3485static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3486 .owner = THIS_MODULE,
bd9db02f 3487 .open = display_crc_ctl_open,
926321d5
DV
3488 .read = seq_read,
3489 .llseek = seq_lseek,
3490 .release = single_release,
bd9db02f 3491 .write = display_crc_ctl_write
926321d5
DV
3492};
3493
369a1342
VS
3494static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3495{
3496 struct drm_device *dev = m->private;
546c81fd 3497 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3498 int level;
3499
3500 drm_modeset_lock_all(dev);
3501
3502 for (level = 0; level < num_levels; level++) {
3503 unsigned int latency = wm[level];
3504
3505 /* WM1+ latency values in 0.5us units */
3506 if (level > 0)
3507 latency *= 5;
3508
3509 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3510 level, wm[level],
3511 latency / 10, latency % 10);
3512 }
3513
3514 drm_modeset_unlock_all(dev);
3515}
3516
3517static int pri_wm_latency_show(struct seq_file *m, void *data)
3518{
3519 struct drm_device *dev = m->private;
3520
3521 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3522
3523 return 0;
3524}
3525
3526static int spr_wm_latency_show(struct seq_file *m, void *data)
3527{
3528 struct drm_device *dev = m->private;
3529
3530 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3531
3532 return 0;
3533}
3534
3535static int cur_wm_latency_show(struct seq_file *m, void *data)
3536{
3537 struct drm_device *dev = m->private;
3538
3539 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3540
3541 return 0;
3542}
3543
3544static int pri_wm_latency_open(struct inode *inode, struct file *file)
3545{
3546 struct drm_device *dev = inode->i_private;
3547
9ad0257c 3548 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3549 return -ENODEV;
3550
3551 return single_open(file, pri_wm_latency_show, dev);
3552}
3553
3554static int spr_wm_latency_open(struct inode *inode, struct file *file)
3555{
3556 struct drm_device *dev = inode->i_private;
3557
9ad0257c 3558 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3559 return -ENODEV;
3560
3561 return single_open(file, spr_wm_latency_show, dev);
3562}
3563
3564static int cur_wm_latency_open(struct inode *inode, struct file *file)
3565{
3566 struct drm_device *dev = inode->i_private;
3567
9ad0257c 3568 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3569 return -ENODEV;
3570
3571 return single_open(file, cur_wm_latency_show, dev);
3572}
3573
3574static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3575 size_t len, loff_t *offp, uint16_t wm[5])
3576{
3577 struct seq_file *m = file->private_data;
3578 struct drm_device *dev = m->private;
3579 uint16_t new[5] = { 0 };
546c81fd 3580 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3581 int level;
3582 int ret;
3583 char tmp[32];
3584
3585 if (len >= sizeof(tmp))
3586 return -EINVAL;
3587
3588 if (copy_from_user(tmp, ubuf, len))
3589 return -EFAULT;
3590
3591 tmp[len] = '\0';
3592
3593 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3594 if (ret != num_levels)
3595 return -EINVAL;
3596
3597 drm_modeset_lock_all(dev);
3598
3599 for (level = 0; level < num_levels; level++)
3600 wm[level] = new[level];
3601
3602 drm_modeset_unlock_all(dev);
3603
3604 return len;
3605}
3606
3607
3608static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3609 size_t len, loff_t *offp)
3610{
3611 struct seq_file *m = file->private_data;
3612 struct drm_device *dev = m->private;
3613
3614 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3615}
3616
3617static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3618 size_t len, loff_t *offp)
3619{
3620 struct seq_file *m = file->private_data;
3621 struct drm_device *dev = m->private;
3622
3623 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3624}
3625
3626static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3627 size_t len, loff_t *offp)
3628{
3629 struct seq_file *m = file->private_data;
3630 struct drm_device *dev = m->private;
3631
3632 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3633}
3634
3635static const struct file_operations i915_pri_wm_latency_fops = {
3636 .owner = THIS_MODULE,
3637 .open = pri_wm_latency_open,
3638 .read = seq_read,
3639 .llseek = seq_lseek,
3640 .release = single_release,
3641 .write = pri_wm_latency_write
3642};
3643
3644static const struct file_operations i915_spr_wm_latency_fops = {
3645 .owner = THIS_MODULE,
3646 .open = spr_wm_latency_open,
3647 .read = seq_read,
3648 .llseek = seq_lseek,
3649 .release = single_release,
3650 .write = spr_wm_latency_write
3651};
3652
3653static const struct file_operations i915_cur_wm_latency_fops = {
3654 .owner = THIS_MODULE,
3655 .open = cur_wm_latency_open,
3656 .read = seq_read,
3657 .llseek = seq_lseek,
3658 .release = single_release,
3659 .write = cur_wm_latency_write
3660};
3661
647416f9
KC
3662static int
3663i915_wedged_get(void *data, u64 *val)
f3cd474b 3664{
647416f9 3665 struct drm_device *dev = data;
e277a1f8 3666 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3667
647416f9 3668 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3669
647416f9 3670 return 0;
f3cd474b
CW
3671}
3672
647416f9
KC
3673static int
3674i915_wedged_set(void *data, u64 val)
f3cd474b 3675{
647416f9 3676 struct drm_device *dev = data;
d46c0517
ID
3677 struct drm_i915_private *dev_priv = dev->dev_private;
3678
3679 intel_runtime_pm_get(dev_priv);
f3cd474b 3680
58174462
MK
3681 i915_handle_error(dev, val,
3682 "Manually setting wedged to %llu", val);
d46c0517
ID
3683
3684 intel_runtime_pm_put(dev_priv);
3685
647416f9 3686 return 0;
f3cd474b
CW
3687}
3688
647416f9
KC
3689DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3690 i915_wedged_get, i915_wedged_set,
3a3b4f98 3691 "%llu\n");
f3cd474b 3692
647416f9
KC
3693static int
3694i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3695{
647416f9 3696 struct drm_device *dev = data;
e277a1f8 3697 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3698
647416f9 3699 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3700
647416f9 3701 return 0;
e5eb3d63
DV
3702}
3703
647416f9
KC
3704static int
3705i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3706{
647416f9 3707 struct drm_device *dev = data;
e5eb3d63 3708 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3709 int ret;
e5eb3d63 3710
647416f9 3711 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3712
22bcfc6a
DV
3713 ret = mutex_lock_interruptible(&dev->struct_mutex);
3714 if (ret)
3715 return ret;
3716
99584db3 3717 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3718 mutex_unlock(&dev->struct_mutex);
3719
647416f9 3720 return 0;
e5eb3d63
DV
3721}
3722
647416f9
KC
3723DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3724 i915_ring_stop_get, i915_ring_stop_set,
3725 "0x%08llx\n");
d5442303 3726
094f9a54
CW
3727static int
3728i915_ring_missed_irq_get(void *data, u64 *val)
3729{
3730 struct drm_device *dev = data;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732
3733 *val = dev_priv->gpu_error.missed_irq_rings;
3734 return 0;
3735}
3736
3737static int
3738i915_ring_missed_irq_set(void *data, u64 val)
3739{
3740 struct drm_device *dev = data;
3741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 int ret;
3743
3744 /* Lock against concurrent debugfs callers */
3745 ret = mutex_lock_interruptible(&dev->struct_mutex);
3746 if (ret)
3747 return ret;
3748 dev_priv->gpu_error.missed_irq_rings = val;
3749 mutex_unlock(&dev->struct_mutex);
3750
3751 return 0;
3752}
3753
3754DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3755 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3756 "0x%08llx\n");
3757
3758static int
3759i915_ring_test_irq_get(void *data, u64 *val)
3760{
3761 struct drm_device *dev = data;
3762 struct drm_i915_private *dev_priv = dev->dev_private;
3763
3764 *val = dev_priv->gpu_error.test_irq_rings;
3765
3766 return 0;
3767}
3768
3769static int
3770i915_ring_test_irq_set(void *data, u64 val)
3771{
3772 struct drm_device *dev = data;
3773 struct drm_i915_private *dev_priv = dev->dev_private;
3774 int ret;
3775
3776 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3777
3778 /* Lock against concurrent debugfs callers */
3779 ret = mutex_lock_interruptible(&dev->struct_mutex);
3780 if (ret)
3781 return ret;
3782
3783 dev_priv->gpu_error.test_irq_rings = val;
3784 mutex_unlock(&dev->struct_mutex);
3785
3786 return 0;
3787}
3788
3789DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3790 i915_ring_test_irq_get, i915_ring_test_irq_set,
3791 "0x%08llx\n");
3792
dd624afd
CW
3793#define DROP_UNBOUND 0x1
3794#define DROP_BOUND 0x2
3795#define DROP_RETIRE 0x4
3796#define DROP_ACTIVE 0x8
3797#define DROP_ALL (DROP_UNBOUND | \
3798 DROP_BOUND | \
3799 DROP_RETIRE | \
3800 DROP_ACTIVE)
647416f9
KC
3801static int
3802i915_drop_caches_get(void *data, u64 *val)
dd624afd 3803{
647416f9 3804 *val = DROP_ALL;
dd624afd 3805
647416f9 3806 return 0;
dd624afd
CW
3807}
3808
647416f9
KC
3809static int
3810i915_drop_caches_set(void *data, u64 val)
dd624afd 3811{
647416f9 3812 struct drm_device *dev = data;
dd624afd
CW
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct drm_i915_gem_object *obj, *next;
647416f9 3815 int ret;
dd624afd 3816
2f9fe5ff 3817 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3818
3819 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3820 * on ioctls on -EAGAIN. */
3821 ret = mutex_lock_interruptible(&dev->struct_mutex);
3822 if (ret)
3823 return ret;
3824
3825 if (val & DROP_ACTIVE) {
3826 ret = i915_gpu_idle(dev);
3827 if (ret)
3828 goto unlock;
3829 }
3830
3831 if (val & (DROP_RETIRE | DROP_ACTIVE))
3832 i915_gem_retire_requests(dev);
3833
3834 if (val & DROP_BOUND) {
4ad72b7f
CW
3835 list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
3836 global_list) {
3837 struct i915_vma *vma, *v;
3838
3839 ret = 0;
3840 drm_gem_object_reference(&obj->base);
3841 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link) {
d7f46fc4 3842 if (vma->pin_count)
ca191b13
BW
3843 continue;
3844
3845 ret = i915_vma_unbind(vma);
3846 if (ret)
4ad72b7f 3847 break;
ca191b13 3848 }
4ad72b7f
CW
3849 drm_gem_object_unreference(&obj->base);
3850 if (ret)
3851 goto unlock;
31a46c9c 3852 }
dd624afd
CW
3853 }
3854
3855 if (val & DROP_UNBOUND) {
35c20a60
BW
3856 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3857 global_list)
dd624afd
CW
3858 if (obj->pages_pin_count == 0) {
3859 ret = i915_gem_object_put_pages(obj);
3860 if (ret)
3861 goto unlock;
3862 }
3863 }
3864
3865unlock:
3866 mutex_unlock(&dev->struct_mutex);
3867
647416f9 3868 return ret;
dd624afd
CW
3869}
3870
647416f9
KC
3871DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3872 i915_drop_caches_get, i915_drop_caches_set,
3873 "0x%08llx\n");
dd624afd 3874
647416f9
KC
3875static int
3876i915_max_freq_get(void *data, u64 *val)
358733e9 3877{
647416f9 3878 struct drm_device *dev = data;
e277a1f8 3879 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3880 int ret;
004777cb 3881
daa3afb2 3882 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3883 return -ENODEV;
3884
5c9669ce
TR
3885 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3886
4fc688ce 3887 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3888 if (ret)
3889 return ret;
358733e9 3890
0a073b84 3891 if (IS_VALLEYVIEW(dev))
b39fb297 3892 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3893 else
b39fb297 3894 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3895 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3896
647416f9 3897 return 0;
358733e9
JB
3898}
3899
647416f9
KC
3900static int
3901i915_max_freq_set(void *data, u64 val)
358733e9 3902{
647416f9 3903 struct drm_device *dev = data;
358733e9 3904 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3905 u32 rp_state_cap, hw_max, hw_min;
647416f9 3906 int ret;
004777cb 3907
daa3afb2 3908 if (INTEL_INFO(dev)->gen < 6)
004777cb 3909 return -ENODEV;
358733e9 3910
5c9669ce
TR
3911 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3912
647416f9 3913 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3914
4fc688ce 3915 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3916 if (ret)
3917 return ret;
3918
358733e9
JB
3919 /*
3920 * Turbo will still be enabled, but won't go above the set value.
3921 */
0a073b84 3922 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3923 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 3924
03af2045
VS
3925 hw_max = dev_priv->rps.max_freq;
3926 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
3927 } else {
3928 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3929
3930 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3931 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3932 hw_min = (rp_state_cap >> 16) & 0xff;
3933 }
3934
b39fb297 3935 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3936 mutex_unlock(&dev_priv->rps.hw_lock);
3937 return -EINVAL;
0a073b84
JB
3938 }
3939
b39fb297 3940 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3941
3942 if (IS_VALLEYVIEW(dev))
3943 valleyview_set_rps(dev, val);
3944 else
3945 gen6_set_rps(dev, val);
3946
4fc688ce 3947 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3948
647416f9 3949 return 0;
358733e9
JB
3950}
3951
647416f9
KC
3952DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3953 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3954 "%llu\n");
358733e9 3955
647416f9
KC
3956static int
3957i915_min_freq_get(void *data, u64 *val)
1523c310 3958{
647416f9 3959 struct drm_device *dev = data;
e277a1f8 3960 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3961 int ret;
004777cb 3962
daa3afb2 3963 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3964 return -ENODEV;
3965
5c9669ce
TR
3966 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3967
4fc688ce 3968 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3969 if (ret)
3970 return ret;
1523c310 3971
0a073b84 3972 if (IS_VALLEYVIEW(dev))
b39fb297 3973 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3974 else
b39fb297 3975 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3976 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3977
647416f9 3978 return 0;
1523c310
JB
3979}
3980
647416f9
KC
3981static int
3982i915_min_freq_set(void *data, u64 val)
1523c310 3983{
647416f9 3984 struct drm_device *dev = data;
1523c310 3985 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3986 u32 rp_state_cap, hw_max, hw_min;
647416f9 3987 int ret;
004777cb 3988
daa3afb2 3989 if (INTEL_INFO(dev)->gen < 6)
004777cb 3990 return -ENODEV;
1523c310 3991
5c9669ce
TR
3992 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3993
647416f9 3994 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3995
4fc688ce 3996 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3997 if (ret)
3998 return ret;
3999
1523c310
JB
4000 /*
4001 * Turbo will still be enabled, but won't go below the set value.
4002 */
0a073b84 4003 if (IS_VALLEYVIEW(dev)) {
2ec3815f 4004 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 4005
03af2045
VS
4006 hw_max = dev_priv->rps.max_freq;
4007 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
4008 } else {
4009 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
4010
4011 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 4012 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
4013 hw_min = (rp_state_cap >> 16) & 0xff;
4014 }
4015
b39fb297 4016 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4017 mutex_unlock(&dev_priv->rps.hw_lock);
4018 return -EINVAL;
0a073b84 4019 }
dd0a1aa1 4020
b39fb297 4021 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
4022
4023 if (IS_VALLEYVIEW(dev))
4024 valleyview_set_rps(dev, val);
4025 else
4026 gen6_set_rps(dev, val);
4027
4fc688ce 4028 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4029
647416f9 4030 return 0;
1523c310
JB
4031}
4032
647416f9
KC
4033DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4034 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4035 "%llu\n");
1523c310 4036
647416f9
KC
4037static int
4038i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4039{
647416f9 4040 struct drm_device *dev = data;
e277a1f8 4041 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4042 u32 snpcr;
647416f9 4043 int ret;
07b7ddd9 4044
004777cb
DV
4045 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4046 return -ENODEV;
4047
22bcfc6a
DV
4048 ret = mutex_lock_interruptible(&dev->struct_mutex);
4049 if (ret)
4050 return ret;
c8c8fb33 4051 intel_runtime_pm_get(dev_priv);
22bcfc6a 4052
07b7ddd9 4053 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4054
4055 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4056 mutex_unlock(&dev_priv->dev->struct_mutex);
4057
647416f9 4058 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4059
647416f9 4060 return 0;
07b7ddd9
JB
4061}
4062
647416f9
KC
4063static int
4064i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4065{
647416f9 4066 struct drm_device *dev = data;
07b7ddd9 4067 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4068 u32 snpcr;
07b7ddd9 4069
004777cb
DV
4070 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4071 return -ENODEV;
4072
647416f9 4073 if (val > 3)
07b7ddd9
JB
4074 return -EINVAL;
4075
c8c8fb33 4076 intel_runtime_pm_get(dev_priv);
647416f9 4077 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4078
4079 /* Update the cache sharing policy here as well */
4080 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4081 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4082 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4083 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4084
c8c8fb33 4085 intel_runtime_pm_put(dev_priv);
647416f9 4086 return 0;
07b7ddd9
JB
4087}
4088
647416f9
KC
4089DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4090 i915_cache_sharing_get, i915_cache_sharing_set,
4091 "%llu\n");
07b7ddd9 4092
6d794d42
BW
4093static int i915_forcewake_open(struct inode *inode, struct file *file)
4094{
4095 struct drm_device *dev = inode->i_private;
4096 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4097
075edca4 4098 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4099 return 0;
4100
c8d9a590 4101 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4102
4103 return 0;
4104}
4105
c43b5634 4106static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4107{
4108 struct drm_device *dev = inode->i_private;
4109 struct drm_i915_private *dev_priv = dev->dev_private;
4110
075edca4 4111 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4112 return 0;
4113
c8d9a590 4114 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4115
4116 return 0;
4117}
4118
4119static const struct file_operations i915_forcewake_fops = {
4120 .owner = THIS_MODULE,
4121 .open = i915_forcewake_open,
4122 .release = i915_forcewake_release,
4123};
4124
4125static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4126{
4127 struct drm_device *dev = minor->dev;
4128 struct dentry *ent;
4129
4130 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4131 S_IRUSR,
6d794d42
BW
4132 root, dev,
4133 &i915_forcewake_fops);
f3c5fe97
WY
4134 if (!ent)
4135 return -ENOMEM;
6d794d42 4136
8eb57294 4137 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4138}
4139
6a9c308d
DV
4140static int i915_debugfs_create(struct dentry *root,
4141 struct drm_minor *minor,
4142 const char *name,
4143 const struct file_operations *fops)
07b7ddd9
JB
4144{
4145 struct drm_device *dev = minor->dev;
4146 struct dentry *ent;
4147
6a9c308d 4148 ent = debugfs_create_file(name,
07b7ddd9
JB
4149 S_IRUGO | S_IWUSR,
4150 root, dev,
6a9c308d 4151 fops);
f3c5fe97
WY
4152 if (!ent)
4153 return -ENOMEM;
07b7ddd9 4154
6a9c308d 4155 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4156}
4157
06c5bf8c 4158static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 4159 {"i915_capabilities", i915_capabilities, 0},
73aa808f 4160 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 4161 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 4162 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 4163 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 4164 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 4165 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 4166 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
4167 {"i915_gem_request", i915_gem_request_info, 0},
4168 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 4169 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 4170 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
4171 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4172 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4173 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 4174 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
adb4bd12 4175 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1 4176 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 4177 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 4178 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 4179 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 4180 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 4181 {"i915_sr_status", i915_sr_status, 0},
44834a67 4182 {"i915_opregion", i915_opregion, 0},
37811fcc 4183 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 4184 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 4185 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 4186 {"i915_execlists", i915_execlists, 0},
6d794d42 4187 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 4188 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 4189 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 4190 {"i915_llc", i915_llc, 0},
e91fd8c6 4191 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 4192 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 4193 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 4194 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 4195 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 4196 {"i915_display_info", i915_display_info, 0},
e04934cf 4197 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 4198 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 4199 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 4200 {"i915_wa_registers", i915_wa_registers, 0},
2017263e 4201};
27c202ad 4202#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 4203
06c5bf8c 4204static const struct i915_debugfs_files {
34b9674c
DV
4205 const char *name;
4206 const struct file_operations *fops;
4207} i915_debugfs_files[] = {
4208 {"i915_wedged", &i915_wedged_fops},
4209 {"i915_max_freq", &i915_max_freq_fops},
4210 {"i915_min_freq", &i915_min_freq_fops},
4211 {"i915_cache_sharing", &i915_cache_sharing_fops},
4212 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
4213 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4214 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
4215 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4216 {"i915_error_state", &i915_error_state_fops},
4217 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 4218 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
4219 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4220 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4221 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 4222 {"i915_fbc_false_color", &i915_fbc_fc_fops},
34b9674c
DV
4223};
4224
07144428
DL
4225void intel_display_crc_init(struct drm_device *dev)
4226{
4227 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4228 enum pipe pipe;
07144428 4229
055e393f 4230 for_each_pipe(dev_priv, pipe) {
b378360e 4231 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4232
d538bbdf
DL
4233 pipe_crc->opened = false;
4234 spin_lock_init(&pipe_crc->lock);
07144428
DL
4235 init_waitqueue_head(&pipe_crc->wq);
4236 }
4237}
4238
27c202ad 4239int i915_debugfs_init(struct drm_minor *minor)
2017263e 4240{
34b9674c 4241 int ret, i;
f3cd474b 4242
6d794d42 4243 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4244 if (ret)
4245 return ret;
6a9c308d 4246
07144428
DL
4247 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4248 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4249 if (ret)
4250 return ret;
4251 }
4252
34b9674c
DV
4253 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4254 ret = i915_debugfs_create(minor->debugfs_root, minor,
4255 i915_debugfs_files[i].name,
4256 i915_debugfs_files[i].fops);
4257 if (ret)
4258 return ret;
4259 }
40633219 4260
27c202ad
BG
4261 return drm_debugfs_create_files(i915_debugfs_list,
4262 I915_DEBUGFS_ENTRIES,
2017263e
BG
4263 minor->debugfs_root, minor);
4264}
4265
27c202ad 4266void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4267{
34b9674c
DV
4268 int i;
4269
27c202ad
BG
4270 drm_debugfs_remove_files(i915_debugfs_list,
4271 I915_DEBUGFS_ENTRIES, minor);
07144428 4272
6d794d42
BW
4273 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4274 1, minor);
07144428 4275
e309a997 4276 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4277 struct drm_info_list *info_list =
4278 (struct drm_info_list *)&i915_pipe_crc_data[i];
4279
4280 drm_debugfs_remove_files(info_list, 1, minor);
4281 }
4282
34b9674c
DV
4283 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4284 struct drm_info_list *info_list =
4285 (struct drm_info_list *) i915_debugfs_files[i].fops;
4286
4287 drm_debugfs_remove_files(info_list, 1, minor);
4288 }
2017263e 4289}