]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915/bdw: Display context backing obj & ringbuffer info in debugfs
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
84734a04 139 i915_cache_level_str(obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 178{
ea0c76f8 179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 336 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
5b5ffff0 451 spin_lock(&file->table_lock);
2db8e9d6 452 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 453 spin_unlock(&file->table_lock);
3ec2f427
TH
454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 463 task ? task->comm : "<unknown>",
2db8e9d6
CW
464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
6313c204 468 stats.global,
c67a17e9 469 stats.shared,
2db8e9d6 470 stats.unbound);
3ec2f427 471 rcu_read_unlock();
2db8e9d6
CW
472 }
473
73aa808f
CW
474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
aee56cff 479static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 480{
9f25d007 481 struct drm_info_node *node = m->private;
08c18323 482 struct drm_device *dev = node->minor->dev;
1b50247a 483 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
35c20a60 494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
496 continue;
497
267f0c90 498 seq_puts(m, " ");
08c18323 499 describe_obj(m, obj);
267f0c90 500 seq_putc(m, '\n');
08c18323 501 total_obj_size += obj->base.size;
f343c5f6 502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
4e5359cd
SF
514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
9f25d007 516 struct drm_info_node *node = m->private;
4e5359cd
SF
517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
8a270ebf
DV
520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
4e5359cd 525
d3fcc808 526 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
4e5359cd
SF
529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
9db4a9c7 534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
535 pipe, plane);
536 } else {
e7d841ca 537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
539 pipe, plane);
540 } else {
9db4a9c7 541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
542 pipe, plane);
543 }
544 if (work->enable_stall_check)
267f0c90 545 seq_puts(m, "Stall check enabled, ");
4e5359cd 546 else
267f0c90 547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
549
550 if (work->old_fb_obj) {
05394f39
CW
551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
f343c5f6
BW
553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
555 }
556 if (work->pending_flip_obj) {
05394f39
CW
557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
f343c5f6
BW
559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
8a270ebf
DV
566 mutex_unlock(&dev->struct_mutex);
567
4e5359cd
SF
568 return 0;
569}
570
2017263e
BG
571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
9f25d007 573 struct drm_info_node *node = m->private;
2017263e 574 struct drm_device *dev = node->minor->dev;
e277a1f8 575 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 576 struct intel_engine_cs *ring;
2017263e 577 struct drm_i915_gem_request *gem_request;
a2c7f6fd 578 int ret, count, i;
de227ef0
CW
579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
2017263e 583
c2c347a9 584 count = 0;
a2c7f6fd
CW
585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 590 list_for_each_entry(gem_request,
a2c7f6fd 591 &ring->request_list,
c2c347a9
CW
592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
2017263e 598 }
de227ef0
CW
599 mutex_unlock(&dev->struct_mutex);
600
c2c347a9 601 if (count == 0)
267f0c90 602 seq_puts(m, "No requests\n");
c2c347a9 603
2017263e
BG
604 return 0;
605}
606
b2223497 607static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 608 struct intel_engine_cs *ring)
b2223497
CW
609{
610 if (ring->get_seqno) {
43a7b924 611 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 612 ring->name, ring->get_seqno(ring, false));
b2223497
CW
613 }
614}
615
2017263e
BG
616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
9f25d007 618 struct drm_info_node *node = m->private;
2017263e 619 struct drm_device *dev = node->minor->dev;
e277a1f8 620 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 621 struct intel_engine_cs *ring;
1ec14ad3 622 int ret, i;
de227ef0
CW
623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
c8c8fb33 627 intel_runtime_pm_get(dev_priv);
2017263e 628
a2c7f6fd
CW
629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
de227ef0 631
c8c8fb33 632 intel_runtime_pm_put(dev_priv);
de227ef0
CW
633 mutex_unlock(&dev->struct_mutex);
634
2017263e
BG
635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
9f25d007 641 struct drm_info_node *node = m->private;
2017263e 642 struct drm_device *dev = node->minor->dev;
e277a1f8 643 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 644 struct intel_engine_cs *ring;
9db4a9c7 645 int ret, i, pipe;
de227ef0
CW
646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
c8c8fb33 650 intel_runtime_pm_get(dev_priv);
2017263e 651
74e1ca8c
VS
652 if (IS_CHERRYVIEW(dev)) {
653 int i;
654 seq_printf(m, "Master Interrupt Control:\t%08x\n",
655 I915_READ(GEN8_MASTER_IRQ));
656
657 seq_printf(m, "Display IER:\t%08x\n",
658 I915_READ(VLV_IER));
659 seq_printf(m, "Display IIR:\t%08x\n",
660 I915_READ(VLV_IIR));
661 seq_printf(m, "Display IIR_RW:\t%08x\n",
662 I915_READ(VLV_IIR_RW));
663 seq_printf(m, "Display IMR:\t%08x\n",
664 I915_READ(VLV_IMR));
665 for_each_pipe(pipe)
666 seq_printf(m, "Pipe %c stat:\t%08x\n",
667 pipe_name(pipe),
668 I915_READ(PIPESTAT(pipe)));
669
670 seq_printf(m, "Port hotplug:\t%08x\n",
671 I915_READ(PORT_HOTPLUG_EN));
672 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
673 I915_READ(VLV_DPFLIPSTAT));
674 seq_printf(m, "DPINVGTT:\t%08x\n",
675 I915_READ(DPINVGTT));
676
677 for (i = 0; i < 4; i++) {
678 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IMR(i)));
680 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IIR(i)));
682 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
683 i, I915_READ(GEN8_GT_IER(i)));
684 }
685
686 seq_printf(m, "PCU interrupt mask:\t%08x\n",
687 I915_READ(GEN8_PCU_IMR));
688 seq_printf(m, "PCU interrupt identity:\t%08x\n",
689 I915_READ(GEN8_PCU_IIR));
690 seq_printf(m, "PCU interrupt enable:\t%08x\n",
691 I915_READ(GEN8_PCU_IER));
692 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
693 seq_printf(m, "Master Interrupt Control:\t%08x\n",
694 I915_READ(GEN8_MASTER_IRQ));
695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
07d27e20 705 for_each_pipe(pipe) {
22c59960
PZ
706 if (!intel_display_power_enabled(dev_priv,
707 POWER_DOMAIN_PIPE(pipe))) {
708 seq_printf(m, "Pipe %c power disabled\n",
709 pipe_name(pipe));
710 continue;
711 }
a123f157 712 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
713 pipe_name(pipe),
714 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 715 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
716 pipe_name(pipe),
717 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 718 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
719 pipe_name(pipe),
720 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
721 }
722
723 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
724 I915_READ(GEN8_DE_PORT_IMR));
725 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
726 I915_READ(GEN8_DE_PORT_IIR));
727 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
728 I915_READ(GEN8_DE_PORT_IER));
729
730 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
731 I915_READ(GEN8_DE_MISC_IMR));
732 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
733 I915_READ(GEN8_DE_MISC_IIR));
734 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
735 I915_READ(GEN8_DE_MISC_IER));
736
737 seq_printf(m, "PCU interrupt mask:\t%08x\n",
738 I915_READ(GEN8_PCU_IMR));
739 seq_printf(m, "PCU interrupt identity:\t%08x\n",
740 I915_READ(GEN8_PCU_IIR));
741 seq_printf(m, "PCU interrupt enable:\t%08x\n",
742 I915_READ(GEN8_PCU_IER));
743 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
744 seq_printf(m, "Display IER:\t%08x\n",
745 I915_READ(VLV_IER));
746 seq_printf(m, "Display IIR:\t%08x\n",
747 I915_READ(VLV_IIR));
748 seq_printf(m, "Display IIR_RW:\t%08x\n",
749 I915_READ(VLV_IIR_RW));
750 seq_printf(m, "Display IMR:\t%08x\n",
751 I915_READ(VLV_IMR));
752 for_each_pipe(pipe)
753 seq_printf(m, "Pipe %c stat:\t%08x\n",
754 pipe_name(pipe),
755 I915_READ(PIPESTAT(pipe)));
756
757 seq_printf(m, "Master IER:\t%08x\n",
758 I915_READ(VLV_MASTER_IER));
759
760 seq_printf(m, "Render IER:\t%08x\n",
761 I915_READ(GTIER));
762 seq_printf(m, "Render IIR:\t%08x\n",
763 I915_READ(GTIIR));
764 seq_printf(m, "Render IMR:\t%08x\n",
765 I915_READ(GTIMR));
766
767 seq_printf(m, "PM IER:\t\t%08x\n",
768 I915_READ(GEN6_PMIER));
769 seq_printf(m, "PM IIR:\t\t%08x\n",
770 I915_READ(GEN6_PMIIR));
771 seq_printf(m, "PM IMR:\t\t%08x\n",
772 I915_READ(GEN6_PMIMR));
773
774 seq_printf(m, "Port hotplug:\t%08x\n",
775 I915_READ(PORT_HOTPLUG_EN));
776 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
777 I915_READ(VLV_DPFLIPSTAT));
778 seq_printf(m, "DPINVGTT:\t%08x\n",
779 I915_READ(DPINVGTT));
780
781 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
782 seq_printf(m, "Interrupt enable: %08x\n",
783 I915_READ(IER));
784 seq_printf(m, "Interrupt identity: %08x\n",
785 I915_READ(IIR));
786 seq_printf(m, "Interrupt mask: %08x\n",
787 I915_READ(IMR));
9db4a9c7
JB
788 for_each_pipe(pipe)
789 seq_printf(m, "Pipe %c stat: %08x\n",
790 pipe_name(pipe),
791 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
792 } else {
793 seq_printf(m, "North Display Interrupt enable: %08x\n",
794 I915_READ(DEIER));
795 seq_printf(m, "North Display Interrupt identity: %08x\n",
796 I915_READ(DEIIR));
797 seq_printf(m, "North Display Interrupt mask: %08x\n",
798 I915_READ(DEIMR));
799 seq_printf(m, "South Display Interrupt enable: %08x\n",
800 I915_READ(SDEIER));
801 seq_printf(m, "South Display Interrupt identity: %08x\n",
802 I915_READ(SDEIIR));
803 seq_printf(m, "South Display Interrupt mask: %08x\n",
804 I915_READ(SDEIMR));
805 seq_printf(m, "Graphics Interrupt enable: %08x\n",
806 I915_READ(GTIER));
807 seq_printf(m, "Graphics Interrupt identity: %08x\n",
808 I915_READ(GTIIR));
809 seq_printf(m, "Graphics Interrupt mask: %08x\n",
810 I915_READ(GTIMR));
811 }
a2c7f6fd 812 for_each_ring(ring, dev_priv, i) {
a123f157 813 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
814 seq_printf(m,
815 "Graphics Interrupt mask (%s): %08x\n",
816 ring->name, I915_READ_IMR(ring));
9862e600 817 }
a2c7f6fd 818 i915_ring_seqno_info(m, ring);
9862e600 819 }
c8c8fb33 820 intel_runtime_pm_put(dev_priv);
de227ef0
CW
821 mutex_unlock(&dev->struct_mutex);
822
2017263e
BG
823 return 0;
824}
825
a6172a80
CW
826static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
827{
9f25d007 828 struct drm_info_node *node = m->private;
a6172a80 829 struct drm_device *dev = node->minor->dev;
e277a1f8 830 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
831 int i, ret;
832
833 ret = mutex_lock_interruptible(&dev->struct_mutex);
834 if (ret)
835 return ret;
a6172a80
CW
836
837 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
838 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
839 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 840 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 841
6c085a72
CW
842 seq_printf(m, "Fence %d, pin count = %d, object = ",
843 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 844 if (obj == NULL)
267f0c90 845 seq_puts(m, "unused");
c2c347a9 846 else
05394f39 847 describe_obj(m, obj);
267f0c90 848 seq_putc(m, '\n');
a6172a80
CW
849 }
850
05394f39 851 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
852 return 0;
853}
854
2017263e
BG
855static int i915_hws_info(struct seq_file *m, void *data)
856{
9f25d007 857 struct drm_info_node *node = m->private;
2017263e 858 struct drm_device *dev = node->minor->dev;
e277a1f8 859 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 860 struct intel_engine_cs *ring;
1a240d4d 861 const u32 *hws;
4066c0ae
CW
862 int i;
863
1ec14ad3 864 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 865 hws = ring->status_page.page_addr;
2017263e
BG
866 if (hws == NULL)
867 return 0;
868
869 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
870 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
871 i * 4,
872 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
873 }
874 return 0;
875}
876
d5442303
DV
877static ssize_t
878i915_error_state_write(struct file *filp,
879 const char __user *ubuf,
880 size_t cnt,
881 loff_t *ppos)
882{
edc3d884 883 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 884 struct drm_device *dev = error_priv->dev;
22bcfc6a 885 int ret;
d5442303
DV
886
887 DRM_DEBUG_DRIVER("Resetting error state\n");
888
22bcfc6a
DV
889 ret = mutex_lock_interruptible(&dev->struct_mutex);
890 if (ret)
891 return ret;
892
d5442303
DV
893 i915_destroy_error_state(dev);
894 mutex_unlock(&dev->struct_mutex);
895
896 return cnt;
897}
898
899static int i915_error_state_open(struct inode *inode, struct file *file)
900{
901 struct drm_device *dev = inode->i_private;
d5442303 902 struct i915_error_state_file_priv *error_priv;
d5442303
DV
903
904 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
905 if (!error_priv)
906 return -ENOMEM;
907
908 error_priv->dev = dev;
909
95d5bfb3 910 i915_error_state_get(dev, error_priv);
d5442303 911
edc3d884
MK
912 file->private_data = error_priv;
913
914 return 0;
d5442303
DV
915}
916
917static int i915_error_state_release(struct inode *inode, struct file *file)
918{
edc3d884 919 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 920
95d5bfb3 921 i915_error_state_put(error_priv);
d5442303
DV
922 kfree(error_priv);
923
edc3d884
MK
924 return 0;
925}
926
4dc955f7
MK
927static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
928 size_t count, loff_t *pos)
929{
930 struct i915_error_state_file_priv *error_priv = file->private_data;
931 struct drm_i915_error_state_buf error_str;
932 loff_t tmp_pos = 0;
933 ssize_t ret_count = 0;
934 int ret;
935
936 ret = i915_error_state_buf_init(&error_str, count, *pos);
937 if (ret)
938 return ret;
edc3d884 939
fc16b48b 940 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
941 if (ret)
942 goto out;
943
edc3d884
MK
944 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
945 error_str.buf,
946 error_str.bytes);
947
948 if (ret_count < 0)
949 ret = ret_count;
950 else
951 *pos = error_str.start + ret_count;
952out:
4dc955f7 953 i915_error_state_buf_release(&error_str);
edc3d884 954 return ret ?: ret_count;
d5442303
DV
955}
956
957static const struct file_operations i915_error_state_fops = {
958 .owner = THIS_MODULE,
959 .open = i915_error_state_open,
edc3d884 960 .read = i915_error_state_read,
d5442303
DV
961 .write = i915_error_state_write,
962 .llseek = default_llseek,
963 .release = i915_error_state_release,
964};
965
647416f9
KC
966static int
967i915_next_seqno_get(void *data, u64 *val)
40633219 968{
647416f9 969 struct drm_device *dev = data;
e277a1f8 970 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
971 int ret;
972
973 ret = mutex_lock_interruptible(&dev->struct_mutex);
974 if (ret)
975 return ret;
976
647416f9 977 *val = dev_priv->next_seqno;
40633219
MK
978 mutex_unlock(&dev->struct_mutex);
979
647416f9 980 return 0;
40633219
MK
981}
982
647416f9
KC
983static int
984i915_next_seqno_set(void *data, u64 val)
985{
986 struct drm_device *dev = data;
40633219
MK
987 int ret;
988
40633219
MK
989 ret = mutex_lock_interruptible(&dev->struct_mutex);
990 if (ret)
991 return ret;
992
e94fbaa8 993 ret = i915_gem_set_seqno(dev, val);
40633219
MK
994 mutex_unlock(&dev->struct_mutex);
995
647416f9 996 return ret;
40633219
MK
997}
998
647416f9
KC
999DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1000 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1001 "0x%llx\n");
40633219 1002
adb4bd12 1003static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1004{
9f25d007 1005 struct drm_info_node *node = m->private;
f97108d1 1006 struct drm_device *dev = node->minor->dev;
e277a1f8 1007 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1008 int ret = 0;
1009
1010 intel_runtime_pm_get(dev_priv);
3b8d8d91 1011
5c9669ce
TR
1012 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1013
3b8d8d91
JB
1014 if (IS_GEN5(dev)) {
1015 u16 rgvswctl = I915_READ16(MEMSWCTL);
1016 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1017
1018 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1019 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1020 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1021 MEMSTAT_VID_SHIFT);
1022 seq_printf(m, "Current P-state: %d\n",
1023 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1024 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1025 IS_BROADWELL(dev)) {
3b8d8d91
JB
1026 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1027 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1028 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1029 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1030 u32 rpstat, cagf, reqf;
ccab5c82
JB
1031 u32 rpupei, rpcurup, rpprevup;
1032 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1033 int max_freq;
1034
1035 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1036 ret = mutex_lock_interruptible(&dev->struct_mutex);
1037 if (ret)
c8c8fb33 1038 goto out;
d1ebd816 1039
c8d9a590 1040 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1041
8e8c06cd
CW
1042 reqf = I915_READ(GEN6_RPNSWREQ);
1043 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1044 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1045 reqf >>= 24;
1046 else
1047 reqf >>= 25;
1048 reqf *= GT_FREQUENCY_MULTIPLIER;
1049
0d8f9491
CW
1050 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1051 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1052 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1053
ccab5c82
JB
1054 rpstat = I915_READ(GEN6_RPSTAT1);
1055 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1056 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1057 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1058 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1059 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1060 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1061 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1062 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1063 else
1064 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1065 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1066
c8d9a590 1067 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1068 mutex_unlock(&dev->struct_mutex);
1069
0d8f9491
CW
1070 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1071 I915_READ(GEN6_PMIER),
1072 I915_READ(GEN6_PMIMR),
1073 I915_READ(GEN6_PMISR),
1074 I915_READ(GEN6_PMIIR),
1075 I915_READ(GEN6_PMINTRMSK));
3b8d8d91 1076 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1077 seq_printf(m, "Render p-state ratio: %d\n",
1078 (gt_perf_status & 0xff00) >> 8);
1079 seq_printf(m, "Render p-state VID: %d\n",
1080 gt_perf_status & 0xff);
1081 seq_printf(m, "Render p-state limit: %d\n",
1082 rp_state_limits & 0xff);
0d8f9491
CW
1083 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1084 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1085 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1086 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1087 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1088 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1089 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1090 GEN6_CURICONT_MASK);
1091 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1092 GEN6_CURBSYTAVG_MASK);
1093 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1094 GEN6_CURBSYTAVG_MASK);
1095 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1096 GEN6_CURIAVG_MASK);
1097 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1098 GEN6_CURBSYTAVG_MASK);
1099 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1100 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1101
1102 max_freq = (rp_state_cap & 0xff0000) >> 16;
1103 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1104 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1105
1106 max_freq = (rp_state_cap & 0xff00) >> 8;
1107 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1108 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1109
1110 max_freq = rp_state_cap & 0xff;
1111 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1112 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1113
1114 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1115 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84 1116 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1117 u32 freq_sts;
0a073b84 1118
259bd5d4 1119 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1120 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1121 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1122 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1123
0a073b84 1124 seq_printf(m, "max GPU freq: %d MHz\n",
b2435c94 1125 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1126
0a073b84 1127 seq_printf(m, "min GPU freq: %d MHz\n",
b2435c94 1128 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045
VS
1129
1130 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
b2435c94 1131 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84
JB
1132
1133 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1134 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1135 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1136 } else {
267f0c90 1137 seq_puts(m, "no P-state info available\n");
3b8d8d91 1138 }
f97108d1 1139
c8c8fb33
PZ
1140out:
1141 intel_runtime_pm_put(dev_priv);
1142 return ret;
f97108d1
JB
1143}
1144
4d85529d 1145static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1146{
9f25d007 1147 struct drm_info_node *node = m->private;
f97108d1 1148 struct drm_device *dev = node->minor->dev;
e277a1f8 1149 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1150 u32 rgvmodectl, rstdbyctl;
1151 u16 crstandvid;
1152 int ret;
1153
1154 ret = mutex_lock_interruptible(&dev->struct_mutex);
1155 if (ret)
1156 return ret;
c8c8fb33 1157 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1158
1159 rgvmodectl = I915_READ(MEMMODECTL);
1160 rstdbyctl = I915_READ(RSTDBYCTL);
1161 crstandvid = I915_READ16(CRSTANDVID);
1162
c8c8fb33 1163 intel_runtime_pm_put(dev_priv);
616fdb5a 1164 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1165
1166 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1167 "yes" : "no");
1168 seq_printf(m, "Boost freq: %d\n",
1169 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1170 MEMMODE_BOOST_FREQ_SHIFT);
1171 seq_printf(m, "HW control enabled: %s\n",
1172 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1173 seq_printf(m, "SW control enabled: %s\n",
1174 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1175 seq_printf(m, "Gated voltage change: %s\n",
1176 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1177 seq_printf(m, "Starting frequency: P%d\n",
1178 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1179 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1180 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1181 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1182 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1183 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1184 seq_printf(m, "Render standby enabled: %s\n",
1185 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1186 seq_puts(m, "Current RS state: ");
88271da3
JB
1187 switch (rstdbyctl & RSX_STATUS_MASK) {
1188 case RSX_STATUS_ON:
267f0c90 1189 seq_puts(m, "on\n");
88271da3
JB
1190 break;
1191 case RSX_STATUS_RC1:
267f0c90 1192 seq_puts(m, "RC1\n");
88271da3
JB
1193 break;
1194 case RSX_STATUS_RC1E:
267f0c90 1195 seq_puts(m, "RC1E\n");
88271da3
JB
1196 break;
1197 case RSX_STATUS_RS1:
267f0c90 1198 seq_puts(m, "RS1\n");
88271da3
JB
1199 break;
1200 case RSX_STATUS_RS2:
267f0c90 1201 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1202 break;
1203 case RSX_STATUS_RS3:
267f0c90 1204 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1205 break;
1206 default:
267f0c90 1207 seq_puts(m, "unknown\n");
88271da3
JB
1208 break;
1209 }
f97108d1
JB
1210
1211 return 0;
1212}
1213
669ab5aa
D
1214static int vlv_drpc_info(struct seq_file *m)
1215{
1216
9f25d007 1217 struct drm_info_node *node = m->private;
669ab5aa
D
1218 struct drm_device *dev = node->minor->dev;
1219 struct drm_i915_private *dev_priv = dev->dev_private;
1220 u32 rpmodectl1, rcctl1;
1221 unsigned fw_rendercount = 0, fw_mediacount = 0;
1222
d46c0517
ID
1223 intel_runtime_pm_get(dev_priv);
1224
669ab5aa
D
1225 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1226 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1227
d46c0517
ID
1228 intel_runtime_pm_put(dev_priv);
1229
669ab5aa
D
1230 seq_printf(m, "Video Turbo Mode: %s\n",
1231 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1232 seq_printf(m, "Turbo enabled: %s\n",
1233 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1234 seq_printf(m, "HW control enabled: %s\n",
1235 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1236 seq_printf(m, "SW control enabled: %s\n",
1237 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1238 GEN6_RP_MEDIA_SW_MODE));
1239 seq_printf(m, "RC6 Enabled: %s\n",
1240 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1241 GEN6_RC_CTL_EI_MODE(1))));
1242 seq_printf(m, "Render Power Well: %s\n",
1243 (I915_READ(VLV_GTLC_PW_STATUS) &
1244 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1245 seq_printf(m, "Media Power Well: %s\n",
1246 (I915_READ(VLV_GTLC_PW_STATUS) &
1247 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1248
9cc19be5
ID
1249 seq_printf(m, "Render RC6 residency since boot: %u\n",
1250 I915_READ(VLV_GT_RENDER_RC6));
1251 seq_printf(m, "Media RC6 residency since boot: %u\n",
1252 I915_READ(VLV_GT_MEDIA_RC6));
1253
669ab5aa
D
1254 spin_lock_irq(&dev_priv->uncore.lock);
1255 fw_rendercount = dev_priv->uncore.fw_rendercount;
1256 fw_mediacount = dev_priv->uncore.fw_mediacount;
1257 spin_unlock_irq(&dev_priv->uncore.lock);
1258
1259 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1260 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1261
1262
1263 return 0;
1264}
1265
1266
4d85529d
BW
1267static int gen6_drpc_info(struct seq_file *m)
1268{
1269
9f25d007 1270 struct drm_info_node *node = m->private;
4d85529d
BW
1271 struct drm_device *dev = node->minor->dev;
1272 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1273 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1274 unsigned forcewake_count;
aee56cff 1275 int count = 0, ret;
4d85529d
BW
1276
1277 ret = mutex_lock_interruptible(&dev->struct_mutex);
1278 if (ret)
1279 return ret;
c8c8fb33 1280 intel_runtime_pm_get(dev_priv);
4d85529d 1281
907b28c5
CW
1282 spin_lock_irq(&dev_priv->uncore.lock);
1283 forcewake_count = dev_priv->uncore.forcewake_count;
1284 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1285
1286 if (forcewake_count) {
267f0c90
DL
1287 seq_puts(m, "RC information inaccurate because somebody "
1288 "holds a forcewake reference \n");
4d85529d
BW
1289 } else {
1290 /* NB: we cannot use forcewake, else we read the wrong values */
1291 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1292 udelay(10);
1293 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1294 }
1295
1296 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1297 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1298
1299 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1300 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1301 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1302 mutex_lock(&dev_priv->rps.hw_lock);
1303 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1304 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1305
c8c8fb33
PZ
1306 intel_runtime_pm_put(dev_priv);
1307
4d85529d
BW
1308 seq_printf(m, "Video Turbo Mode: %s\n",
1309 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1310 seq_printf(m, "HW control enabled: %s\n",
1311 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1312 seq_printf(m, "SW control enabled: %s\n",
1313 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1314 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1315 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1316 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1317 seq_printf(m, "RC6 Enabled: %s\n",
1318 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1319 seq_printf(m, "Deep RC6 Enabled: %s\n",
1320 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1321 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1322 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1323 seq_puts(m, "Current RC state: ");
4d85529d
BW
1324 switch (gt_core_status & GEN6_RCn_MASK) {
1325 case GEN6_RC0:
1326 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1327 seq_puts(m, "Core Power Down\n");
4d85529d 1328 else
267f0c90 1329 seq_puts(m, "on\n");
4d85529d
BW
1330 break;
1331 case GEN6_RC3:
267f0c90 1332 seq_puts(m, "RC3\n");
4d85529d
BW
1333 break;
1334 case GEN6_RC6:
267f0c90 1335 seq_puts(m, "RC6\n");
4d85529d
BW
1336 break;
1337 case GEN6_RC7:
267f0c90 1338 seq_puts(m, "RC7\n");
4d85529d
BW
1339 break;
1340 default:
267f0c90 1341 seq_puts(m, "Unknown\n");
4d85529d
BW
1342 break;
1343 }
1344
1345 seq_printf(m, "Core Power Down: %s\n",
1346 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1347
1348 /* Not exactly sure what this is */
1349 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1350 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1351 seq_printf(m, "RC6 residency since boot: %u\n",
1352 I915_READ(GEN6_GT_GFX_RC6));
1353 seq_printf(m, "RC6+ residency since boot: %u\n",
1354 I915_READ(GEN6_GT_GFX_RC6p));
1355 seq_printf(m, "RC6++ residency since boot: %u\n",
1356 I915_READ(GEN6_GT_GFX_RC6pp));
1357
ecd8faea
BW
1358 seq_printf(m, "RC6 voltage: %dmV\n",
1359 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1360 seq_printf(m, "RC6+ voltage: %dmV\n",
1361 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1362 seq_printf(m, "RC6++ voltage: %dmV\n",
1363 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1364 return 0;
1365}
1366
1367static int i915_drpc_info(struct seq_file *m, void *unused)
1368{
9f25d007 1369 struct drm_info_node *node = m->private;
4d85529d
BW
1370 struct drm_device *dev = node->minor->dev;
1371
669ab5aa
D
1372 if (IS_VALLEYVIEW(dev))
1373 return vlv_drpc_info(m);
1374 else if (IS_GEN6(dev) || IS_GEN7(dev))
4d85529d
BW
1375 return gen6_drpc_info(m);
1376 else
1377 return ironlake_drpc_info(m);
1378}
1379
b5e50c3f
JB
1380static int i915_fbc_status(struct seq_file *m, void *unused)
1381{
9f25d007 1382 struct drm_info_node *node = m->private;
b5e50c3f 1383 struct drm_device *dev = node->minor->dev;
e277a1f8 1384 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1385
3a77c4c4 1386 if (!HAS_FBC(dev)) {
267f0c90 1387 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1388 return 0;
1389 }
1390
36623ef8
PZ
1391 intel_runtime_pm_get(dev_priv);
1392
ee5382ae 1393 if (intel_fbc_enabled(dev)) {
267f0c90 1394 seq_puts(m, "FBC enabled\n");
b5e50c3f 1395 } else {
267f0c90 1396 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1397 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1398 case FBC_OK:
1399 seq_puts(m, "FBC actived, but currently disabled in hardware");
1400 break;
1401 case FBC_UNSUPPORTED:
1402 seq_puts(m, "unsupported by this chipset");
1403 break;
bed4a673 1404 case FBC_NO_OUTPUT:
267f0c90 1405 seq_puts(m, "no outputs");
bed4a673 1406 break;
b5e50c3f 1407 case FBC_STOLEN_TOO_SMALL:
267f0c90 1408 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1409 break;
1410 case FBC_UNSUPPORTED_MODE:
267f0c90 1411 seq_puts(m, "mode not supported");
b5e50c3f
JB
1412 break;
1413 case FBC_MODE_TOO_LARGE:
267f0c90 1414 seq_puts(m, "mode too large");
b5e50c3f
JB
1415 break;
1416 case FBC_BAD_PLANE:
267f0c90 1417 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1418 break;
1419 case FBC_NOT_TILED:
267f0c90 1420 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1421 break;
9c928d16 1422 case FBC_MULTIPLE_PIPES:
267f0c90 1423 seq_puts(m, "multiple pipes are enabled");
9c928d16 1424 break;
c1a9f047 1425 case FBC_MODULE_PARAM:
267f0c90 1426 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1427 break;
8a5729a3 1428 case FBC_CHIP_DEFAULT:
267f0c90 1429 seq_puts(m, "disabled per chip default");
8a5729a3 1430 break;
b5e50c3f 1431 default:
267f0c90 1432 seq_puts(m, "unknown reason");
b5e50c3f 1433 }
267f0c90 1434 seq_putc(m, '\n');
b5e50c3f 1435 }
36623ef8
PZ
1436
1437 intel_runtime_pm_put(dev_priv);
1438
b5e50c3f
JB
1439 return 0;
1440}
1441
da46f936
RV
1442static int i915_fbc_fc_get(void *data, u64 *val)
1443{
1444 struct drm_device *dev = data;
1445 struct drm_i915_private *dev_priv = dev->dev_private;
1446
1447 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1448 return -ENODEV;
1449
1450 drm_modeset_lock_all(dev);
1451 *val = dev_priv->fbc.false_color;
1452 drm_modeset_unlock_all(dev);
1453
1454 return 0;
1455}
1456
1457static int i915_fbc_fc_set(void *data, u64 val)
1458{
1459 struct drm_device *dev = data;
1460 struct drm_i915_private *dev_priv = dev->dev_private;
1461 u32 reg;
1462
1463 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1464 return -ENODEV;
1465
1466 drm_modeset_lock_all(dev);
1467
1468 reg = I915_READ(ILK_DPFC_CONTROL);
1469 dev_priv->fbc.false_color = val;
1470
1471 I915_WRITE(ILK_DPFC_CONTROL, val ?
1472 (reg | FBC_CTL_FALSE_COLOR) :
1473 (reg & ~FBC_CTL_FALSE_COLOR));
1474
1475 drm_modeset_unlock_all(dev);
1476 return 0;
1477}
1478
1479DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1480 i915_fbc_fc_get, i915_fbc_fc_set,
1481 "%llu\n");
1482
92d44621
PZ
1483static int i915_ips_status(struct seq_file *m, void *unused)
1484{
9f25d007 1485 struct drm_info_node *node = m->private;
92d44621
PZ
1486 struct drm_device *dev = node->minor->dev;
1487 struct drm_i915_private *dev_priv = dev->dev_private;
1488
f5adf94e 1489 if (!HAS_IPS(dev)) {
92d44621
PZ
1490 seq_puts(m, "not supported\n");
1491 return 0;
1492 }
1493
36623ef8
PZ
1494 intel_runtime_pm_get(dev_priv);
1495
0eaa53f0
RV
1496 seq_printf(m, "Enabled by kernel parameter: %s\n",
1497 yesno(i915.enable_ips));
1498
1499 if (INTEL_INFO(dev)->gen >= 8) {
1500 seq_puts(m, "Currently: unknown\n");
1501 } else {
1502 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1503 seq_puts(m, "Currently: enabled\n");
1504 else
1505 seq_puts(m, "Currently: disabled\n");
1506 }
92d44621 1507
36623ef8
PZ
1508 intel_runtime_pm_put(dev_priv);
1509
92d44621
PZ
1510 return 0;
1511}
1512
4a9bef37
JB
1513static int i915_sr_status(struct seq_file *m, void *unused)
1514{
9f25d007 1515 struct drm_info_node *node = m->private;
4a9bef37 1516 struct drm_device *dev = node->minor->dev;
e277a1f8 1517 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1518 bool sr_enabled = false;
1519
36623ef8
PZ
1520 intel_runtime_pm_get(dev_priv);
1521
1398261a 1522 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1523 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1524 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1525 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1526 else if (IS_I915GM(dev))
1527 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1528 else if (IS_PINEVIEW(dev))
1529 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1530
36623ef8
PZ
1531 intel_runtime_pm_put(dev_priv);
1532
5ba2aaaa
CW
1533 seq_printf(m, "self-refresh: %s\n",
1534 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1535
1536 return 0;
1537}
1538
7648fa99
JB
1539static int i915_emon_status(struct seq_file *m, void *unused)
1540{
9f25d007 1541 struct drm_info_node *node = m->private;
7648fa99 1542 struct drm_device *dev = node->minor->dev;
e277a1f8 1543 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1544 unsigned long temp, chipset, gfx;
de227ef0
CW
1545 int ret;
1546
582be6b4
CW
1547 if (!IS_GEN5(dev))
1548 return -ENODEV;
1549
de227ef0
CW
1550 ret = mutex_lock_interruptible(&dev->struct_mutex);
1551 if (ret)
1552 return ret;
7648fa99
JB
1553
1554 temp = i915_mch_val(dev_priv);
1555 chipset = i915_chipset_val(dev_priv);
1556 gfx = i915_gfx_val(dev_priv);
de227ef0 1557 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1558
1559 seq_printf(m, "GMCH temp: %ld\n", temp);
1560 seq_printf(m, "Chipset power: %ld\n", chipset);
1561 seq_printf(m, "GFX power: %ld\n", gfx);
1562 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1563
1564 return 0;
1565}
1566
23b2f8bb
JB
1567static int i915_ring_freq_table(struct seq_file *m, void *unused)
1568{
9f25d007 1569 struct drm_info_node *node = m->private;
23b2f8bb 1570 struct drm_device *dev = node->minor->dev;
e277a1f8 1571 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1572 int ret = 0;
23b2f8bb
JB
1573 int gpu_freq, ia_freq;
1574
1c70c0ce 1575 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1576 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1577 return 0;
1578 }
1579
5bfa0199
PZ
1580 intel_runtime_pm_get(dev_priv);
1581
5c9669ce
TR
1582 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1583
4fc688ce 1584 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1585 if (ret)
5bfa0199 1586 goto out;
23b2f8bb 1587
267f0c90 1588 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1589
b39fb297
BW
1590 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1591 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1592 gpu_freq++) {
42c0526c
BW
1593 ia_freq = gpu_freq;
1594 sandybridge_pcode_read(dev_priv,
1595 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1596 &ia_freq);
3ebecd07
CW
1597 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1598 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1599 ((ia_freq >> 0) & 0xff) * 100,
1600 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1601 }
1602
4fc688ce 1603 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1604
5bfa0199
PZ
1605out:
1606 intel_runtime_pm_put(dev_priv);
1607 return ret;
23b2f8bb
JB
1608}
1609
44834a67
CW
1610static int i915_opregion(struct seq_file *m, void *unused)
1611{
9f25d007 1612 struct drm_info_node *node = m->private;
44834a67 1613 struct drm_device *dev = node->minor->dev;
e277a1f8 1614 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1615 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1616 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1617 int ret;
1618
0d38f009
DV
1619 if (data == NULL)
1620 return -ENOMEM;
1621
44834a67
CW
1622 ret = mutex_lock_interruptible(&dev->struct_mutex);
1623 if (ret)
0d38f009 1624 goto out;
44834a67 1625
0d38f009
DV
1626 if (opregion->header) {
1627 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1628 seq_write(m, data, OPREGION_SIZE);
1629 }
44834a67
CW
1630
1631 mutex_unlock(&dev->struct_mutex);
1632
0d38f009
DV
1633out:
1634 kfree(data);
44834a67
CW
1635 return 0;
1636}
1637
37811fcc
CW
1638static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1639{
9f25d007 1640 struct drm_info_node *node = m->private;
37811fcc 1641 struct drm_device *dev = node->minor->dev;
4520f53a 1642 struct intel_fbdev *ifbdev = NULL;
37811fcc 1643 struct intel_framebuffer *fb;
37811fcc 1644
4520f53a
DV
1645#ifdef CONFIG_DRM_I915_FBDEV
1646 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1647
1648 ifbdev = dev_priv->fbdev;
1649 fb = to_intel_framebuffer(ifbdev->helper.fb);
1650
623f9783 1651 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1652 fb->base.width,
1653 fb->base.height,
1654 fb->base.depth,
623f9783
DV
1655 fb->base.bits_per_pixel,
1656 atomic_read(&fb->base.refcount.refcount));
05394f39 1657 describe_obj(m, fb->obj);
267f0c90 1658 seq_putc(m, '\n');
4520f53a 1659#endif
37811fcc 1660
4b096ac1 1661 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1662 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1663 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1664 continue;
1665
623f9783 1666 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1667 fb->base.width,
1668 fb->base.height,
1669 fb->base.depth,
623f9783
DV
1670 fb->base.bits_per_pixel,
1671 atomic_read(&fb->base.refcount.refcount));
05394f39 1672 describe_obj(m, fb->obj);
267f0c90 1673 seq_putc(m, '\n');
37811fcc 1674 }
4b096ac1 1675 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1676
1677 return 0;
1678}
1679
c9fe99bd
OM
1680static void describe_ctx_ringbuf(struct seq_file *m,
1681 struct intel_ringbuffer *ringbuf)
1682{
1683 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1684 ringbuf->space, ringbuf->head, ringbuf->tail,
1685 ringbuf->last_retired_head);
1686}
1687
e76d3630
BW
1688static int i915_context_status(struct seq_file *m, void *unused)
1689{
9f25d007 1690 struct drm_info_node *node = m->private;
e76d3630 1691 struct drm_device *dev = node->minor->dev;
e277a1f8 1692 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1693 struct intel_engine_cs *ring;
273497e5 1694 struct intel_context *ctx;
a168c293 1695 int ret, i;
e76d3630 1696
f3d28878 1697 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1698 if (ret)
1699 return ret;
1700
3e373948 1701 if (dev_priv->ips.pwrctx) {
267f0c90 1702 seq_puts(m, "power context ");
3e373948 1703 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1704 seq_putc(m, '\n');
dc501fbc 1705 }
e76d3630 1706
3e373948 1707 if (dev_priv->ips.renderctx) {
267f0c90 1708 seq_puts(m, "render context ");
3e373948 1709 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1710 seq_putc(m, '\n');
dc501fbc 1711 }
e76d3630 1712
a33afea5 1713 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1714 if (!i915.enable_execlists &&
1715 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1716 continue;
1717
a33afea5 1718 seq_puts(m, "HW context ");
3ccfd19d 1719 describe_ctx(m, ctx);
c9fe99bd 1720 for_each_ring(ring, dev_priv, i) {
a33afea5 1721 if (ring->default_context == ctx)
c9fe99bd
OM
1722 seq_printf(m, "(default context %s) ",
1723 ring->name);
1724 }
1725
1726 if (i915.enable_execlists) {
1727 seq_putc(m, '\n');
1728 for_each_ring(ring, dev_priv, i) {
1729 struct drm_i915_gem_object *ctx_obj =
1730 ctx->engine[i].state;
1731 struct intel_ringbuffer *ringbuf =
1732 ctx->engine[i].ringbuf;
1733
1734 seq_printf(m, "%s: ", ring->name);
1735 if (ctx_obj)
1736 describe_obj(m, ctx_obj);
1737 if (ringbuf)
1738 describe_ctx_ringbuf(m, ringbuf);
1739 seq_putc(m, '\n');
1740 }
1741 } else {
1742 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1743 }
a33afea5 1744
a33afea5 1745 seq_putc(m, '\n');
a168c293
BW
1746 }
1747
f3d28878 1748 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1749
1750 return 0;
1751}
1752
4ba70e44
OM
1753static int i915_execlists(struct seq_file *m, void *data)
1754{
1755 struct drm_info_node *node = (struct drm_info_node *)m->private;
1756 struct drm_device *dev = node->minor->dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 struct intel_engine_cs *ring;
1759 u32 status_pointer;
1760 u8 read_pointer;
1761 u8 write_pointer;
1762 u32 status;
1763 u32 ctx_id;
1764 struct list_head *cursor;
1765 int ring_id, i;
1766 int ret;
1767
1768 if (!i915.enable_execlists) {
1769 seq_puts(m, "Logical Ring Contexts are disabled\n");
1770 return 0;
1771 }
1772
1773 ret = mutex_lock_interruptible(&dev->struct_mutex);
1774 if (ret)
1775 return ret;
1776
1777 for_each_ring(ring, dev_priv, ring_id) {
1778 struct intel_ctx_submit_request *head_req = NULL;
1779 int count = 0;
1780 unsigned long flags;
1781
1782 seq_printf(m, "%s\n", ring->name);
1783
1784 status = I915_READ(RING_EXECLIST_STATUS(ring));
1785 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1786 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1787 status, ctx_id);
1788
1789 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1790 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1791
1792 read_pointer = ring->next_context_status_buffer;
1793 write_pointer = status_pointer & 0x07;
1794 if (read_pointer > write_pointer)
1795 write_pointer += 6;
1796 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1797 read_pointer, write_pointer);
1798
1799 for (i = 0; i < 6; i++) {
1800 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1801 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1802
1803 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1804 i, status, ctx_id);
1805 }
1806
1807 spin_lock_irqsave(&ring->execlist_lock, flags);
1808 list_for_each(cursor, &ring->execlist_queue)
1809 count++;
1810 head_req = list_first_entry_or_null(&ring->execlist_queue,
1811 struct intel_ctx_submit_request, execlist_link);
1812 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1813
1814 seq_printf(m, "\t%d requests in queue\n", count);
1815 if (head_req) {
1816 struct drm_i915_gem_object *ctx_obj;
1817
1818 ctx_obj = head_req->ctx->engine[ring_id].state;
1819 seq_printf(m, "\tHead request id: %u\n",
1820 intel_execlists_ctx_id(ctx_obj));
1821 seq_printf(m, "\tHead request tail: %u\n",
1822 head_req->tail);
1823 }
1824
1825 seq_putc(m, '\n');
1826 }
1827
1828 mutex_unlock(&dev->struct_mutex);
1829
1830 return 0;
1831}
1832
6d794d42
BW
1833static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1834{
9f25d007 1835 struct drm_info_node *node = m->private;
6d794d42
BW
1836 struct drm_device *dev = node->minor->dev;
1837 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1838 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1839
907b28c5 1840 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1841 if (IS_VALLEYVIEW(dev)) {
1842 fw_rendercount = dev_priv->uncore.fw_rendercount;
1843 fw_mediacount = dev_priv->uncore.fw_mediacount;
1844 } else
1845 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1846 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1847
43709ba0
D
1848 if (IS_VALLEYVIEW(dev)) {
1849 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1850 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1851 } else
1852 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1853
1854 return 0;
1855}
1856
ea16a3cd
DV
1857static const char *swizzle_string(unsigned swizzle)
1858{
aee56cff 1859 switch (swizzle) {
ea16a3cd
DV
1860 case I915_BIT_6_SWIZZLE_NONE:
1861 return "none";
1862 case I915_BIT_6_SWIZZLE_9:
1863 return "bit9";
1864 case I915_BIT_6_SWIZZLE_9_10:
1865 return "bit9/bit10";
1866 case I915_BIT_6_SWIZZLE_9_11:
1867 return "bit9/bit11";
1868 case I915_BIT_6_SWIZZLE_9_10_11:
1869 return "bit9/bit10/bit11";
1870 case I915_BIT_6_SWIZZLE_9_17:
1871 return "bit9/bit17";
1872 case I915_BIT_6_SWIZZLE_9_10_17:
1873 return "bit9/bit10/bit17";
1874 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1875 return "unknown";
ea16a3cd
DV
1876 }
1877
1878 return "bug";
1879}
1880
1881static int i915_swizzle_info(struct seq_file *m, void *data)
1882{
9f25d007 1883 struct drm_info_node *node = m->private;
ea16a3cd
DV
1884 struct drm_device *dev = node->minor->dev;
1885 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1886 int ret;
1887
1888 ret = mutex_lock_interruptible(&dev->struct_mutex);
1889 if (ret)
1890 return ret;
c8c8fb33 1891 intel_runtime_pm_get(dev_priv);
ea16a3cd 1892
ea16a3cd
DV
1893 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1894 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1895 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1896 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1897
1898 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1899 seq_printf(m, "DDC = 0x%08x\n",
1900 I915_READ(DCC));
1901 seq_printf(m, "C0DRB3 = 0x%04x\n",
1902 I915_READ16(C0DRB3));
1903 seq_printf(m, "C1DRB3 = 0x%04x\n",
1904 I915_READ16(C1DRB3));
9d3203e1 1905 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1906 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1907 I915_READ(MAD_DIMM_C0));
1908 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1909 I915_READ(MAD_DIMM_C1));
1910 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1911 I915_READ(MAD_DIMM_C2));
1912 seq_printf(m, "TILECTL = 0x%08x\n",
1913 I915_READ(TILECTL));
9d3203e1
BW
1914 if (IS_GEN8(dev))
1915 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1916 I915_READ(GAMTARBMODE));
1917 else
1918 seq_printf(m, "ARB_MODE = 0x%08x\n",
1919 I915_READ(ARB_MODE));
3fa7d235
DV
1920 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1921 I915_READ(DISP_ARB_CTL));
ea16a3cd 1922 }
c8c8fb33 1923 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1924 mutex_unlock(&dev->struct_mutex);
1925
1926 return 0;
1927}
1928
1c60fef5
BW
1929static int per_file_ctx(int id, void *ptr, void *data)
1930{
273497e5 1931 struct intel_context *ctx = ptr;
1c60fef5 1932 struct seq_file *m = data;
ae6c4806
DV
1933 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
1934
1935 if (!ppgtt) {
1936 seq_printf(m, " no ppgtt for context %d\n",
1937 ctx->user_handle);
1938 return 0;
1939 }
1c60fef5 1940
f83d6518
OM
1941 if (i915_gem_context_is_default(ctx))
1942 seq_puts(m, " default context:\n");
1943 else
821d66dd 1944 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
1945 ppgtt->debug_dump(ppgtt, m);
1946
1947 return 0;
1948}
1949
77df6772 1950static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 1951{
3cf17fc5 1952 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1953 struct intel_engine_cs *ring;
77df6772
BW
1954 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1955 int unused, i;
3cf17fc5 1956
77df6772
BW
1957 if (!ppgtt)
1958 return;
1959
1960 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 1961 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
1962 for_each_ring(ring, dev_priv, unused) {
1963 seq_printf(m, "%s\n", ring->name);
1964 for (i = 0; i < 4; i++) {
1965 u32 offset = 0x270 + i * 8;
1966 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1967 pdp <<= 32;
1968 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 1969 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
1970 }
1971 }
1972}
1973
1974static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1975{
1976 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1977 struct intel_engine_cs *ring;
1c60fef5 1978 struct drm_file *file;
77df6772 1979 int i;
3cf17fc5 1980
3cf17fc5
DV
1981 if (INTEL_INFO(dev)->gen == 6)
1982 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1983
a2c7f6fd 1984 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1985 seq_printf(m, "%s\n", ring->name);
1986 if (INTEL_INFO(dev)->gen == 7)
1987 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1988 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1989 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1990 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1991 }
1992 if (dev_priv->mm.aliasing_ppgtt) {
1993 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1994
267f0c90 1995 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 1996 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 1997
87d60b63 1998 ppgtt->debug_dump(ppgtt, m);
ae6c4806 1999 }
1c60fef5
BW
2000
2001 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2002 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2003
1c60fef5
BW
2004 seq_printf(m, "proc: %s\n",
2005 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2006 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2007 }
2008 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2009}
2010
2011static int i915_ppgtt_info(struct seq_file *m, void *data)
2012{
9f25d007 2013 struct drm_info_node *node = m->private;
77df6772 2014 struct drm_device *dev = node->minor->dev;
c8c8fb33 2015 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2016
2017 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2018 if (ret)
2019 return ret;
c8c8fb33 2020 intel_runtime_pm_get(dev_priv);
77df6772
BW
2021
2022 if (INTEL_INFO(dev)->gen >= 8)
2023 gen8_ppgtt_info(m, dev);
2024 else if (INTEL_INFO(dev)->gen >= 6)
2025 gen6_ppgtt_info(m, dev);
2026
c8c8fb33 2027 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2028 mutex_unlock(&dev->struct_mutex);
2029
2030 return 0;
2031}
2032
63573eb7
BW
2033static int i915_llc(struct seq_file *m, void *data)
2034{
9f25d007 2035 struct drm_info_node *node = m->private;
63573eb7
BW
2036 struct drm_device *dev = node->minor->dev;
2037 struct drm_i915_private *dev_priv = dev->dev_private;
2038
2039 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2040 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2041 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2042
2043 return 0;
2044}
2045
e91fd8c6
RV
2046static int i915_edp_psr_status(struct seq_file *m, void *data)
2047{
2048 struct drm_info_node *node = m->private;
2049 struct drm_device *dev = node->minor->dev;
2050 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
2051 u32 psrperf = 0;
2052 bool enabled = false;
e91fd8c6 2053
c8c8fb33
PZ
2054 intel_runtime_pm_get(dev_priv);
2055
fa128fa6 2056 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2057 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2058 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2059 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2060 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2061 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2062 dev_priv->psr.busy_frontbuffer_bits);
2063 seq_printf(m, "Re-enable work scheduled: %s\n",
2064 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2065
a031d709
RV
2066 enabled = HAS_PSR(dev) &&
2067 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 2068 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 2069
a031d709
RV
2070 if (HAS_PSR(dev))
2071 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2072 EDP_PSR_PERF_CNT_MASK;
2073 seq_printf(m, "Performance_Counter: %u\n", psrperf);
fa128fa6 2074 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2075
c8c8fb33 2076 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2077 return 0;
2078}
2079
d2e216d0
RV
2080static int i915_sink_crc(struct seq_file *m, void *data)
2081{
2082 struct drm_info_node *node = m->private;
2083 struct drm_device *dev = node->minor->dev;
2084 struct intel_encoder *encoder;
2085 struct intel_connector *connector;
2086 struct intel_dp *intel_dp = NULL;
2087 int ret;
2088 u8 crc[6];
2089
2090 drm_modeset_lock_all(dev);
2091 list_for_each_entry(connector, &dev->mode_config.connector_list,
2092 base.head) {
2093
2094 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2095 continue;
2096
b6ae3c7c
PZ
2097 if (!connector->base.encoder)
2098 continue;
2099
d2e216d0
RV
2100 encoder = to_intel_encoder(connector->base.encoder);
2101 if (encoder->type != INTEL_OUTPUT_EDP)
2102 continue;
2103
2104 intel_dp = enc_to_intel_dp(&encoder->base);
2105
2106 ret = intel_dp_sink_crc(intel_dp, crc);
2107 if (ret)
2108 goto out;
2109
2110 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2111 crc[0], crc[1], crc[2],
2112 crc[3], crc[4], crc[5]);
2113 goto out;
2114 }
2115 ret = -ENODEV;
2116out:
2117 drm_modeset_unlock_all(dev);
2118 return ret;
2119}
2120
ec013e7f
JB
2121static int i915_energy_uJ(struct seq_file *m, void *data)
2122{
2123 struct drm_info_node *node = m->private;
2124 struct drm_device *dev = node->minor->dev;
2125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 u64 power;
2127 u32 units;
2128
2129 if (INTEL_INFO(dev)->gen < 6)
2130 return -ENODEV;
2131
36623ef8
PZ
2132 intel_runtime_pm_get(dev_priv);
2133
ec013e7f
JB
2134 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2135 power = (power & 0x1f00) >> 8;
2136 units = 1000000 / (1 << power); /* convert to uJ */
2137 power = I915_READ(MCH_SECP_NRG_STTS);
2138 power *= units;
2139
36623ef8
PZ
2140 intel_runtime_pm_put(dev_priv);
2141
ec013e7f 2142 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2143
2144 return 0;
2145}
2146
2147static int i915_pc8_status(struct seq_file *m, void *unused)
2148{
9f25d007 2149 struct drm_info_node *node = m->private;
371db66a
PZ
2150 struct drm_device *dev = node->minor->dev;
2151 struct drm_i915_private *dev_priv = dev->dev_private;
2152
85b8d5c2 2153 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2154 seq_puts(m, "not supported\n");
2155 return 0;
2156 }
2157
86c4ec0d 2158 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2159 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2160 yesno(!intel_irqs_enabled(dev_priv)));
371db66a 2161
ec013e7f
JB
2162 return 0;
2163}
2164
1da51581
ID
2165static const char *power_domain_str(enum intel_display_power_domain domain)
2166{
2167 switch (domain) {
2168 case POWER_DOMAIN_PIPE_A:
2169 return "PIPE_A";
2170 case POWER_DOMAIN_PIPE_B:
2171 return "PIPE_B";
2172 case POWER_DOMAIN_PIPE_C:
2173 return "PIPE_C";
2174 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2175 return "PIPE_A_PANEL_FITTER";
2176 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2177 return "PIPE_B_PANEL_FITTER";
2178 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2179 return "PIPE_C_PANEL_FITTER";
2180 case POWER_DOMAIN_TRANSCODER_A:
2181 return "TRANSCODER_A";
2182 case POWER_DOMAIN_TRANSCODER_B:
2183 return "TRANSCODER_B";
2184 case POWER_DOMAIN_TRANSCODER_C:
2185 return "TRANSCODER_C";
2186 case POWER_DOMAIN_TRANSCODER_EDP:
2187 return "TRANSCODER_EDP";
319be8ae
ID
2188 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2189 return "PORT_DDI_A_2_LANES";
2190 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2191 return "PORT_DDI_A_4_LANES";
2192 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2193 return "PORT_DDI_B_2_LANES";
2194 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2195 return "PORT_DDI_B_4_LANES";
2196 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2197 return "PORT_DDI_C_2_LANES";
2198 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2199 return "PORT_DDI_C_4_LANES";
2200 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2201 return "PORT_DDI_D_2_LANES";
2202 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2203 return "PORT_DDI_D_4_LANES";
2204 case POWER_DOMAIN_PORT_DSI:
2205 return "PORT_DSI";
2206 case POWER_DOMAIN_PORT_CRT:
2207 return "PORT_CRT";
2208 case POWER_DOMAIN_PORT_OTHER:
2209 return "PORT_OTHER";
1da51581
ID
2210 case POWER_DOMAIN_VGA:
2211 return "VGA";
2212 case POWER_DOMAIN_AUDIO:
2213 return "AUDIO";
bd2bb1b9
PZ
2214 case POWER_DOMAIN_PLLS:
2215 return "PLLS";
1da51581
ID
2216 case POWER_DOMAIN_INIT:
2217 return "INIT";
2218 default:
2219 WARN_ON(1);
2220 return "?";
2221 }
2222}
2223
2224static int i915_power_domain_info(struct seq_file *m, void *unused)
2225{
9f25d007 2226 struct drm_info_node *node = m->private;
1da51581
ID
2227 struct drm_device *dev = node->minor->dev;
2228 struct drm_i915_private *dev_priv = dev->dev_private;
2229 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2230 int i;
2231
2232 mutex_lock(&power_domains->lock);
2233
2234 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2235 for (i = 0; i < power_domains->power_well_count; i++) {
2236 struct i915_power_well *power_well;
2237 enum intel_display_power_domain power_domain;
2238
2239 power_well = &power_domains->power_wells[i];
2240 seq_printf(m, "%-25s %d\n", power_well->name,
2241 power_well->count);
2242
2243 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2244 power_domain++) {
2245 if (!(BIT(power_domain) & power_well->domains))
2246 continue;
2247
2248 seq_printf(m, " %-23s %d\n",
2249 power_domain_str(power_domain),
2250 power_domains->domain_use_count[power_domain]);
2251 }
2252 }
2253
2254 mutex_unlock(&power_domains->lock);
2255
2256 return 0;
2257}
2258
53f5e3ca
JB
2259static void intel_seq_print_mode(struct seq_file *m, int tabs,
2260 struct drm_display_mode *mode)
2261{
2262 int i;
2263
2264 for (i = 0; i < tabs; i++)
2265 seq_putc(m, '\t');
2266
2267 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2268 mode->base.id, mode->name,
2269 mode->vrefresh, mode->clock,
2270 mode->hdisplay, mode->hsync_start,
2271 mode->hsync_end, mode->htotal,
2272 mode->vdisplay, mode->vsync_start,
2273 mode->vsync_end, mode->vtotal,
2274 mode->type, mode->flags);
2275}
2276
2277static void intel_encoder_info(struct seq_file *m,
2278 struct intel_crtc *intel_crtc,
2279 struct intel_encoder *intel_encoder)
2280{
9f25d007 2281 struct drm_info_node *node = m->private;
53f5e3ca
JB
2282 struct drm_device *dev = node->minor->dev;
2283 struct drm_crtc *crtc = &intel_crtc->base;
2284 struct intel_connector *intel_connector;
2285 struct drm_encoder *encoder;
2286
2287 encoder = &intel_encoder->base;
2288 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2289 encoder->base.id, encoder->name);
53f5e3ca
JB
2290 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2291 struct drm_connector *connector = &intel_connector->base;
2292 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2293 connector->base.id,
c23cc417 2294 connector->name,
53f5e3ca
JB
2295 drm_get_connector_status_name(connector->status));
2296 if (connector->status == connector_status_connected) {
2297 struct drm_display_mode *mode = &crtc->mode;
2298 seq_printf(m, ", mode:\n");
2299 intel_seq_print_mode(m, 2, mode);
2300 } else {
2301 seq_putc(m, '\n');
2302 }
2303 }
2304}
2305
2306static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2307{
9f25d007 2308 struct drm_info_node *node = m->private;
53f5e3ca
JB
2309 struct drm_device *dev = node->minor->dev;
2310 struct drm_crtc *crtc = &intel_crtc->base;
2311 struct intel_encoder *intel_encoder;
2312
5aa8a937
MR
2313 if (crtc->primary->fb)
2314 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2315 crtc->primary->fb->base.id, crtc->x, crtc->y,
2316 crtc->primary->fb->width, crtc->primary->fb->height);
2317 else
2318 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2319 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2320 intel_encoder_info(m, intel_crtc, intel_encoder);
2321}
2322
2323static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2324{
2325 struct drm_display_mode *mode = panel->fixed_mode;
2326
2327 seq_printf(m, "\tfixed mode:\n");
2328 intel_seq_print_mode(m, 2, mode);
2329}
2330
2331static void intel_dp_info(struct seq_file *m,
2332 struct intel_connector *intel_connector)
2333{
2334 struct intel_encoder *intel_encoder = intel_connector->encoder;
2335 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2336
2337 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2338 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2339 "no");
2340 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2341 intel_panel_info(m, &intel_connector->panel);
2342}
2343
2344static void intel_hdmi_info(struct seq_file *m,
2345 struct intel_connector *intel_connector)
2346{
2347 struct intel_encoder *intel_encoder = intel_connector->encoder;
2348 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2349
2350 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2351 "no");
2352}
2353
2354static void intel_lvds_info(struct seq_file *m,
2355 struct intel_connector *intel_connector)
2356{
2357 intel_panel_info(m, &intel_connector->panel);
2358}
2359
2360static void intel_connector_info(struct seq_file *m,
2361 struct drm_connector *connector)
2362{
2363 struct intel_connector *intel_connector = to_intel_connector(connector);
2364 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2365 struct drm_display_mode *mode;
53f5e3ca
JB
2366
2367 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2368 connector->base.id, connector->name,
53f5e3ca
JB
2369 drm_get_connector_status_name(connector->status));
2370 if (connector->status == connector_status_connected) {
2371 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2372 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2373 connector->display_info.width_mm,
2374 connector->display_info.height_mm);
2375 seq_printf(m, "\tsubpixel order: %s\n",
2376 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2377 seq_printf(m, "\tCEA rev: %d\n",
2378 connector->display_info.cea_rev);
2379 }
36cd7444
DA
2380 if (intel_encoder) {
2381 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2382 intel_encoder->type == INTEL_OUTPUT_EDP)
2383 intel_dp_info(m, intel_connector);
2384 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2385 intel_hdmi_info(m, intel_connector);
2386 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2387 intel_lvds_info(m, intel_connector);
2388 }
53f5e3ca 2389
f103fc7d
JB
2390 seq_printf(m, "\tmodes:\n");
2391 list_for_each_entry(mode, &connector->modes, head)
2392 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2393}
2394
065f2ec2
CW
2395static bool cursor_active(struct drm_device *dev, int pipe)
2396{
2397 struct drm_i915_private *dev_priv = dev->dev_private;
2398 u32 state;
2399
2400 if (IS_845G(dev) || IS_I865G(dev))
2401 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2402 else
5efb3e28 2403 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2404
2405 return state;
2406}
2407
2408static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2409{
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 u32 pos;
2412
5efb3e28 2413 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2414
2415 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2416 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2417 *x = -*x;
2418
2419 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2420 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2421 *y = -*y;
2422
2423 return cursor_active(dev, pipe);
2424}
2425
53f5e3ca
JB
2426static int i915_display_info(struct seq_file *m, void *unused)
2427{
9f25d007 2428 struct drm_info_node *node = m->private;
53f5e3ca 2429 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2430 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2431 struct intel_crtc *crtc;
53f5e3ca
JB
2432 struct drm_connector *connector;
2433
b0e5ddf3 2434 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2435 drm_modeset_lock_all(dev);
2436 seq_printf(m, "CRTC info\n");
2437 seq_printf(m, "---------\n");
d3fcc808 2438 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2439 bool active;
2440 int x, y;
53f5e3ca 2441
57127efa 2442 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2443 crtc->base.base.id, pipe_name(crtc->pipe),
57127efa 2444 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
a23dc658 2445 if (crtc->active) {
065f2ec2
CW
2446 intel_crtc_info(m, crtc);
2447
a23dc658 2448 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2449 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2450 yesno(crtc->cursor_base),
57127efa
CW
2451 x, y, crtc->cursor_width, crtc->cursor_height,
2452 crtc->cursor_addr, yesno(active));
a23dc658 2453 }
cace841c
DV
2454
2455 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2456 yesno(!crtc->cpu_fifo_underrun_disabled),
2457 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2458 }
2459
2460 seq_printf(m, "\n");
2461 seq_printf(m, "Connector info\n");
2462 seq_printf(m, "--------------\n");
2463 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2464 intel_connector_info(m, connector);
2465 }
2466 drm_modeset_unlock_all(dev);
b0e5ddf3 2467 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2468
2469 return 0;
2470}
2471
e04934cf
BW
2472static int i915_semaphore_status(struct seq_file *m, void *unused)
2473{
2474 struct drm_info_node *node = (struct drm_info_node *) m->private;
2475 struct drm_device *dev = node->minor->dev;
2476 struct drm_i915_private *dev_priv = dev->dev_private;
2477 struct intel_engine_cs *ring;
2478 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2479 int i, j, ret;
2480
2481 if (!i915_semaphore_is_enabled(dev)) {
2482 seq_puts(m, "Semaphores are disabled\n");
2483 return 0;
2484 }
2485
2486 ret = mutex_lock_interruptible(&dev->struct_mutex);
2487 if (ret)
2488 return ret;
03872064 2489 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2490
2491 if (IS_BROADWELL(dev)) {
2492 struct page *page;
2493 uint64_t *seqno;
2494
2495 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2496
2497 seqno = (uint64_t *)kmap_atomic(page);
2498 for_each_ring(ring, dev_priv, i) {
2499 uint64_t offset;
2500
2501 seq_printf(m, "%s\n", ring->name);
2502
2503 seq_puts(m, " Last signal:");
2504 for (j = 0; j < num_rings; j++) {
2505 offset = i * I915_NUM_RINGS + j;
2506 seq_printf(m, "0x%08llx (0x%02llx) ",
2507 seqno[offset], offset * 8);
2508 }
2509 seq_putc(m, '\n');
2510
2511 seq_puts(m, " Last wait: ");
2512 for (j = 0; j < num_rings; j++) {
2513 offset = i + (j * I915_NUM_RINGS);
2514 seq_printf(m, "0x%08llx (0x%02llx) ",
2515 seqno[offset], offset * 8);
2516 }
2517 seq_putc(m, '\n');
2518
2519 }
2520 kunmap_atomic(seqno);
2521 } else {
2522 seq_puts(m, " Last signal:");
2523 for_each_ring(ring, dev_priv, i)
2524 for (j = 0; j < num_rings; j++)
2525 seq_printf(m, "0x%08x\n",
2526 I915_READ(ring->semaphore.mbox.signal[j]));
2527 seq_putc(m, '\n');
2528 }
2529
2530 seq_puts(m, "\nSync seqno:\n");
2531 for_each_ring(ring, dev_priv, i) {
2532 for (j = 0; j < num_rings; j++) {
2533 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2534 }
2535 seq_putc(m, '\n');
2536 }
2537 seq_putc(m, '\n');
2538
03872064 2539 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2540 mutex_unlock(&dev->struct_mutex);
2541 return 0;
2542}
2543
728e29d7
DV
2544static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2545{
2546 struct drm_info_node *node = (struct drm_info_node *) m->private;
2547 struct drm_device *dev = node->minor->dev;
2548 struct drm_i915_private *dev_priv = dev->dev_private;
2549 int i;
2550
2551 drm_modeset_lock_all(dev);
2552 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2553 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2554
2555 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2556 seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
2557 pll->active, yesno(pll->on));
2558 seq_printf(m, " tracked hardware state:\n");
2559 seq_printf(m, " dpll: 0x%08x\n", pll->hw_state.dpll);
2560 seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
2561 seq_printf(m, " fp0: 0x%08x\n", pll->hw_state.fp0);
2562 seq_printf(m, " fp1: 0x%08x\n", pll->hw_state.fp1);
d452c5b6 2563 seq_printf(m, " wrpll: 0x%08x\n", pll->hw_state.wrpll);
728e29d7
DV
2564 }
2565 drm_modeset_unlock_all(dev);
2566
2567 return 0;
2568}
2569
07144428
DL
2570struct pipe_crc_info {
2571 const char *name;
2572 struct drm_device *dev;
2573 enum pipe pipe;
2574};
2575
11bed958
DA
2576static int i915_dp_mst_info(struct seq_file *m, void *unused)
2577{
2578 struct drm_info_node *node = (struct drm_info_node *) m->private;
2579 struct drm_device *dev = node->minor->dev;
2580 struct drm_encoder *encoder;
2581 struct intel_encoder *intel_encoder;
2582 struct intel_digital_port *intel_dig_port;
2583 drm_modeset_lock_all(dev);
2584 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2585 intel_encoder = to_intel_encoder(encoder);
2586 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2587 continue;
2588 intel_dig_port = enc_to_dig_port(encoder);
2589 if (!intel_dig_port->dp.can_mst)
2590 continue;
2591
2592 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2593 }
2594 drm_modeset_unlock_all(dev);
2595 return 0;
2596}
2597
07144428
DL
2598static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2599{
be5c7a90
DL
2600 struct pipe_crc_info *info = inode->i_private;
2601 struct drm_i915_private *dev_priv = info->dev->dev_private;
2602 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2603
7eb1c496
DV
2604 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2605 return -ENODEV;
2606
d538bbdf
DL
2607 spin_lock_irq(&pipe_crc->lock);
2608
2609 if (pipe_crc->opened) {
2610 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2611 return -EBUSY; /* already open */
2612 }
2613
d538bbdf 2614 pipe_crc->opened = true;
07144428
DL
2615 filep->private_data = inode->i_private;
2616
d538bbdf
DL
2617 spin_unlock_irq(&pipe_crc->lock);
2618
07144428
DL
2619 return 0;
2620}
2621
2622static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2623{
be5c7a90
DL
2624 struct pipe_crc_info *info = inode->i_private;
2625 struct drm_i915_private *dev_priv = info->dev->dev_private;
2626 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2627
d538bbdf
DL
2628 spin_lock_irq(&pipe_crc->lock);
2629 pipe_crc->opened = false;
2630 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2631
07144428
DL
2632 return 0;
2633}
2634
2635/* (6 fields, 8 chars each, space separated (5) + '\n') */
2636#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2637/* account for \'0' */
2638#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2639
2640static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2641{
d538bbdf
DL
2642 assert_spin_locked(&pipe_crc->lock);
2643 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2644 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2645}
2646
2647static ssize_t
2648i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2649 loff_t *pos)
2650{
2651 struct pipe_crc_info *info = filep->private_data;
2652 struct drm_device *dev = info->dev;
2653 struct drm_i915_private *dev_priv = dev->dev_private;
2654 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2655 char buf[PIPE_CRC_BUFFER_LEN];
2656 int head, tail, n_entries, n;
2657 ssize_t bytes_read;
2658
2659 /*
2660 * Don't allow user space to provide buffers not big enough to hold
2661 * a line of data.
2662 */
2663 if (count < PIPE_CRC_LINE_LEN)
2664 return -EINVAL;
2665
2666 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2667 return 0;
07144428
DL
2668
2669 /* nothing to read */
d538bbdf 2670 spin_lock_irq(&pipe_crc->lock);
07144428 2671 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2672 int ret;
2673
2674 if (filep->f_flags & O_NONBLOCK) {
2675 spin_unlock_irq(&pipe_crc->lock);
07144428 2676 return -EAGAIN;
d538bbdf 2677 }
07144428 2678
d538bbdf
DL
2679 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2680 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2681 if (ret) {
2682 spin_unlock_irq(&pipe_crc->lock);
2683 return ret;
2684 }
8bf1e9f1
SH
2685 }
2686
07144428 2687 /* We now have one or more entries to read */
d538bbdf
DL
2688 head = pipe_crc->head;
2689 tail = pipe_crc->tail;
07144428
DL
2690 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2691 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2692 spin_unlock_irq(&pipe_crc->lock);
2693
07144428
DL
2694 bytes_read = 0;
2695 n = 0;
2696 do {
b2c88f5b 2697 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2698 int ret;
8bf1e9f1 2699
07144428
DL
2700 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2701 "%8u %8x %8x %8x %8x %8x\n",
2702 entry->frame, entry->crc[0],
2703 entry->crc[1], entry->crc[2],
2704 entry->crc[3], entry->crc[4]);
2705
2706 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2707 buf, PIPE_CRC_LINE_LEN);
2708 if (ret == PIPE_CRC_LINE_LEN)
2709 return -EFAULT;
b2c88f5b
DL
2710
2711 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2712 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2713 n++;
2714 } while (--n_entries);
8bf1e9f1 2715
d538bbdf
DL
2716 spin_lock_irq(&pipe_crc->lock);
2717 pipe_crc->tail = tail;
2718 spin_unlock_irq(&pipe_crc->lock);
2719
07144428
DL
2720 return bytes_read;
2721}
2722
2723static const struct file_operations i915_pipe_crc_fops = {
2724 .owner = THIS_MODULE,
2725 .open = i915_pipe_crc_open,
2726 .read = i915_pipe_crc_read,
2727 .release = i915_pipe_crc_release,
2728};
2729
2730static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2731 {
2732 .name = "i915_pipe_A_crc",
2733 .pipe = PIPE_A,
2734 },
2735 {
2736 .name = "i915_pipe_B_crc",
2737 .pipe = PIPE_B,
2738 },
2739 {
2740 .name = "i915_pipe_C_crc",
2741 .pipe = PIPE_C,
2742 },
2743};
2744
2745static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2746 enum pipe pipe)
2747{
2748 struct drm_device *dev = minor->dev;
2749 struct dentry *ent;
2750 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2751
2752 info->dev = dev;
2753 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2754 &i915_pipe_crc_fops);
f3c5fe97
WY
2755 if (!ent)
2756 return -ENOMEM;
07144428
DL
2757
2758 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2759}
2760
e8dfcf78 2761static const char * const pipe_crc_sources[] = {
926321d5
DV
2762 "none",
2763 "plane1",
2764 "plane2",
2765 "pf",
5b3a856b 2766 "pipe",
3d099a05
DV
2767 "TV",
2768 "DP-B",
2769 "DP-C",
2770 "DP-D",
46a19188 2771 "auto",
926321d5
DV
2772};
2773
2774static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2775{
2776 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2777 return pipe_crc_sources[source];
2778}
2779
bd9db02f 2780static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2781{
2782 struct drm_device *dev = m->private;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 int i;
2785
2786 for (i = 0; i < I915_MAX_PIPES; i++)
2787 seq_printf(m, "%c %s\n", pipe_name(i),
2788 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2789
2790 return 0;
2791}
2792
bd9db02f 2793static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2794{
2795 struct drm_device *dev = inode->i_private;
2796
bd9db02f 2797 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2798}
2799
46a19188 2800static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2801 uint32_t *val)
2802{
46a19188
DV
2803 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2804 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2805
2806 switch (*source) {
52f843f6
DV
2807 case INTEL_PIPE_CRC_SOURCE_PIPE:
2808 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2809 break;
2810 case INTEL_PIPE_CRC_SOURCE_NONE:
2811 *val = 0;
2812 break;
2813 default:
2814 return -EINVAL;
2815 }
2816
2817 return 0;
2818}
2819
46a19188
DV
2820static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2821 enum intel_pipe_crc_source *source)
2822{
2823 struct intel_encoder *encoder;
2824 struct intel_crtc *crtc;
26756809 2825 struct intel_digital_port *dig_port;
46a19188
DV
2826 int ret = 0;
2827
2828 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2829
6e9f798d 2830 drm_modeset_lock_all(dev);
b2784e15 2831 for_each_intel_encoder(dev, encoder) {
46a19188
DV
2832 if (!encoder->base.crtc)
2833 continue;
2834
2835 crtc = to_intel_crtc(encoder->base.crtc);
2836
2837 if (crtc->pipe != pipe)
2838 continue;
2839
2840 switch (encoder->type) {
2841 case INTEL_OUTPUT_TVOUT:
2842 *source = INTEL_PIPE_CRC_SOURCE_TV;
2843 break;
2844 case INTEL_OUTPUT_DISPLAYPORT:
2845 case INTEL_OUTPUT_EDP:
26756809
DV
2846 dig_port = enc_to_dig_port(&encoder->base);
2847 switch (dig_port->port) {
2848 case PORT_B:
2849 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2850 break;
2851 case PORT_C:
2852 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2853 break;
2854 case PORT_D:
2855 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2856 break;
2857 default:
2858 WARN(1, "nonexisting DP port %c\n",
2859 port_name(dig_port->port));
2860 break;
2861 }
46a19188
DV
2862 break;
2863 }
2864 }
6e9f798d 2865 drm_modeset_unlock_all(dev);
46a19188
DV
2866
2867 return ret;
2868}
2869
2870static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2871 enum pipe pipe,
2872 enum intel_pipe_crc_source *source,
7ac0129b
DV
2873 uint32_t *val)
2874{
8d2f24ca
DV
2875 struct drm_i915_private *dev_priv = dev->dev_private;
2876 bool need_stable_symbols = false;
2877
46a19188
DV
2878 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2879 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2880 if (ret)
2881 return ret;
2882 }
2883
2884 switch (*source) {
7ac0129b
DV
2885 case INTEL_PIPE_CRC_SOURCE_PIPE:
2886 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2887 break;
2888 case INTEL_PIPE_CRC_SOURCE_DP_B:
2889 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2890 need_stable_symbols = true;
7ac0129b
DV
2891 break;
2892 case INTEL_PIPE_CRC_SOURCE_DP_C:
2893 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2894 need_stable_symbols = true;
7ac0129b
DV
2895 break;
2896 case INTEL_PIPE_CRC_SOURCE_NONE:
2897 *val = 0;
2898 break;
2899 default:
2900 return -EINVAL;
2901 }
2902
8d2f24ca
DV
2903 /*
2904 * When the pipe CRC tap point is after the transcoders we need
2905 * to tweak symbol-level features to produce a deterministic series of
2906 * symbols for a given frame. We need to reset those features only once
2907 * a frame (instead of every nth symbol):
2908 * - DC-balance: used to ensure a better clock recovery from the data
2909 * link (SDVO)
2910 * - DisplayPort scrambling: used for EMI reduction
2911 */
2912 if (need_stable_symbols) {
2913 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2914
8d2f24ca
DV
2915 tmp |= DC_BALANCE_RESET_VLV;
2916 if (pipe == PIPE_A)
2917 tmp |= PIPE_A_SCRAMBLE_RESET;
2918 else
2919 tmp |= PIPE_B_SCRAMBLE_RESET;
2920
2921 I915_WRITE(PORT_DFT2_G4X, tmp);
2922 }
2923
7ac0129b
DV
2924 return 0;
2925}
2926
4b79ebf7 2927static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
2928 enum pipe pipe,
2929 enum intel_pipe_crc_source *source,
4b79ebf7
DV
2930 uint32_t *val)
2931{
84093603
DV
2932 struct drm_i915_private *dev_priv = dev->dev_private;
2933 bool need_stable_symbols = false;
2934
46a19188
DV
2935 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2936 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2937 if (ret)
2938 return ret;
2939 }
2940
2941 switch (*source) {
4b79ebf7
DV
2942 case INTEL_PIPE_CRC_SOURCE_PIPE:
2943 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2944 break;
2945 case INTEL_PIPE_CRC_SOURCE_TV:
2946 if (!SUPPORTS_TV(dev))
2947 return -EINVAL;
2948 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2949 break;
2950 case INTEL_PIPE_CRC_SOURCE_DP_B:
2951 if (!IS_G4X(dev))
2952 return -EINVAL;
2953 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 2954 need_stable_symbols = true;
4b79ebf7
DV
2955 break;
2956 case INTEL_PIPE_CRC_SOURCE_DP_C:
2957 if (!IS_G4X(dev))
2958 return -EINVAL;
2959 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 2960 need_stable_symbols = true;
4b79ebf7
DV
2961 break;
2962 case INTEL_PIPE_CRC_SOURCE_DP_D:
2963 if (!IS_G4X(dev))
2964 return -EINVAL;
2965 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 2966 need_stable_symbols = true;
4b79ebf7
DV
2967 break;
2968 case INTEL_PIPE_CRC_SOURCE_NONE:
2969 *val = 0;
2970 break;
2971 default:
2972 return -EINVAL;
2973 }
2974
84093603
DV
2975 /*
2976 * When the pipe CRC tap point is after the transcoders we need
2977 * to tweak symbol-level features to produce a deterministic series of
2978 * symbols for a given frame. We need to reset those features only once
2979 * a frame (instead of every nth symbol):
2980 * - DC-balance: used to ensure a better clock recovery from the data
2981 * link (SDVO)
2982 * - DisplayPort scrambling: used for EMI reduction
2983 */
2984 if (need_stable_symbols) {
2985 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2986
2987 WARN_ON(!IS_G4X(dev));
2988
2989 I915_WRITE(PORT_DFT_I9XX,
2990 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2991
2992 if (pipe == PIPE_A)
2993 tmp |= PIPE_A_SCRAMBLE_RESET;
2994 else
2995 tmp |= PIPE_B_SCRAMBLE_RESET;
2996
2997 I915_WRITE(PORT_DFT2_G4X, tmp);
2998 }
2999
4b79ebf7
DV
3000 return 0;
3001}
3002
8d2f24ca
DV
3003static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3004 enum pipe pipe)
3005{
3006 struct drm_i915_private *dev_priv = dev->dev_private;
3007 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3008
3009 if (pipe == PIPE_A)
3010 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3011 else
3012 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3013 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3014 tmp &= ~DC_BALANCE_RESET_VLV;
3015 I915_WRITE(PORT_DFT2_G4X, tmp);
3016
3017}
3018
84093603
DV
3019static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3020 enum pipe pipe)
3021{
3022 struct drm_i915_private *dev_priv = dev->dev_private;
3023 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3024
3025 if (pipe == PIPE_A)
3026 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3027 else
3028 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3029 I915_WRITE(PORT_DFT2_G4X, tmp);
3030
3031 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3032 I915_WRITE(PORT_DFT_I9XX,
3033 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3034 }
3035}
3036
46a19188 3037static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3038 uint32_t *val)
3039{
46a19188
DV
3040 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3041 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3042
3043 switch (*source) {
5b3a856b
DV
3044 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3045 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3046 break;
3047 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3048 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3049 break;
5b3a856b
DV
3050 case INTEL_PIPE_CRC_SOURCE_PIPE:
3051 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3052 break;
3d099a05 3053 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3054 *val = 0;
3055 break;
3d099a05
DV
3056 default:
3057 return -EINVAL;
5b3a856b
DV
3058 }
3059
3060 return 0;
3061}
3062
fabf6e51
DV
3063static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3064{
3065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_crtc *crtc =
3067 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3068
3069 drm_modeset_lock_all(dev);
3070 /*
3071 * If we use the eDP transcoder we need to make sure that we don't
3072 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3073 * relevant on hsw with pipe A when using the always-on power well
3074 * routing.
3075 */
3076 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3077 !crtc->config.pch_pfit.enabled) {
3078 crtc->config.pch_pfit.force_thru = true;
3079
3080 intel_display_power_get(dev_priv,
3081 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3082
3083 dev_priv->display.crtc_disable(&crtc->base);
3084 dev_priv->display.crtc_enable(&crtc->base);
3085 }
3086 drm_modeset_unlock_all(dev);
3087}
3088
3089static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3090{
3091 struct drm_i915_private *dev_priv = dev->dev_private;
3092 struct intel_crtc *crtc =
3093 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3094
3095 drm_modeset_lock_all(dev);
3096 /*
3097 * If we use the eDP transcoder we need to make sure that we don't
3098 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3099 * relevant on hsw with pipe A when using the always-on power well
3100 * routing.
3101 */
3102 if (crtc->config.pch_pfit.force_thru) {
3103 crtc->config.pch_pfit.force_thru = false;
3104
3105 dev_priv->display.crtc_disable(&crtc->base);
3106 dev_priv->display.crtc_enable(&crtc->base);
3107
3108 intel_display_power_put(dev_priv,
3109 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3110 }
3111 drm_modeset_unlock_all(dev);
3112}
3113
3114static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3115 enum pipe pipe,
3116 enum intel_pipe_crc_source *source,
5b3a856b
DV
3117 uint32_t *val)
3118{
46a19188
DV
3119 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3120 *source = INTEL_PIPE_CRC_SOURCE_PF;
3121
3122 switch (*source) {
5b3a856b
DV
3123 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3124 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3125 break;
3126 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3127 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3128 break;
3129 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3130 if (IS_HASWELL(dev) && pipe == PIPE_A)
3131 hsw_trans_edp_pipe_A_crc_wa(dev);
3132
5b3a856b
DV
3133 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3134 break;
3d099a05 3135 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3136 *val = 0;
3137 break;
3d099a05
DV
3138 default:
3139 return -EINVAL;
5b3a856b
DV
3140 }
3141
3142 return 0;
3143}
3144
926321d5
DV
3145static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3146 enum intel_pipe_crc_source source)
3147{
3148 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3149 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 3150 u32 val = 0; /* shut up gcc */
5b3a856b 3151 int ret;
926321d5 3152
cc3da175
DL
3153 if (pipe_crc->source == source)
3154 return 0;
3155
ae676fcd
DL
3156 /* forbid changing the source without going back to 'none' */
3157 if (pipe_crc->source && source)
3158 return -EINVAL;
3159
52f843f6 3160 if (IS_GEN2(dev))
46a19188 3161 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3162 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3163 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3164 else if (IS_VALLEYVIEW(dev))
fabf6e51 3165 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3166 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3167 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3168 else
fabf6e51 3169 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3170
3171 if (ret != 0)
3172 return ret;
3173
4b584369
DL
3174 /* none -> real source transition */
3175 if (source) {
7cd6ccff
DL
3176 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3177 pipe_name(pipe), pipe_crc_source_name(source));
3178
e5f75aca
DL
3179 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3180 INTEL_PIPE_CRC_ENTRIES_NR,
3181 GFP_KERNEL);
3182 if (!pipe_crc->entries)
3183 return -ENOMEM;
3184
d538bbdf
DL
3185 spin_lock_irq(&pipe_crc->lock);
3186 pipe_crc->head = 0;
3187 pipe_crc->tail = 0;
3188 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3189 }
3190
cc3da175 3191 pipe_crc->source = source;
926321d5 3192
926321d5
DV
3193 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3194 POSTING_READ(PIPE_CRC_CTL(pipe));
3195
e5f75aca
DL
3196 /* real source -> none transition */
3197 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3198 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3199 struct intel_crtc *crtc =
3200 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3201
7cd6ccff
DL
3202 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3203 pipe_name(pipe));
3204
a33d7105
DV
3205 drm_modeset_lock(&crtc->base.mutex, NULL);
3206 if (crtc->active)
3207 intel_wait_for_vblank(dev, pipe);
3208 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3209
d538bbdf
DL
3210 spin_lock_irq(&pipe_crc->lock);
3211 entries = pipe_crc->entries;
e5f75aca 3212 pipe_crc->entries = NULL;
d538bbdf
DL
3213 spin_unlock_irq(&pipe_crc->lock);
3214
3215 kfree(entries);
84093603
DV
3216
3217 if (IS_G4X(dev))
3218 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3219 else if (IS_VALLEYVIEW(dev))
3220 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3221 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3222 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
e5f75aca
DL
3223 }
3224
926321d5
DV
3225 return 0;
3226}
3227
3228/*
3229 * Parse pipe CRC command strings:
b94dec87
DL
3230 * command: wsp* object wsp+ name wsp+ source wsp*
3231 * object: 'pipe'
3232 * name: (A | B | C)
926321d5
DV
3233 * source: (none | plane1 | plane2 | pf)
3234 * wsp: (#0x20 | #0x9 | #0xA)+
3235 *
3236 * eg.:
b94dec87
DL
3237 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3238 * "pipe A none" -> Stop CRC
926321d5 3239 */
bd9db02f 3240static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3241{
3242 int n_words = 0;
3243
3244 while (*buf) {
3245 char *end;
3246
3247 /* skip leading white space */
3248 buf = skip_spaces(buf);
3249 if (!*buf)
3250 break; /* end of buffer */
3251
3252 /* find end of word */
3253 for (end = buf; *end && !isspace(*end); end++)
3254 ;
3255
3256 if (n_words == max_words) {
3257 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3258 max_words);
3259 return -EINVAL; /* ran out of words[] before bytes */
3260 }
3261
3262 if (*end)
3263 *end++ = '\0';
3264 words[n_words++] = buf;
3265 buf = end;
3266 }
3267
3268 return n_words;
3269}
3270
b94dec87
DL
3271enum intel_pipe_crc_object {
3272 PIPE_CRC_OBJECT_PIPE,
3273};
3274
e8dfcf78 3275static const char * const pipe_crc_objects[] = {
b94dec87
DL
3276 "pipe",
3277};
3278
3279static int
bd9db02f 3280display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3281{
3282 int i;
3283
3284 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3285 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3286 *o = i;
b94dec87
DL
3287 return 0;
3288 }
3289
3290 return -EINVAL;
3291}
3292
bd9db02f 3293static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3294{
3295 const char name = buf[0];
3296
3297 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3298 return -EINVAL;
3299
3300 *pipe = name - 'A';
3301
3302 return 0;
3303}
3304
3305static int
bd9db02f 3306display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3307{
3308 int i;
3309
3310 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3311 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3312 *s = i;
926321d5
DV
3313 return 0;
3314 }
3315
3316 return -EINVAL;
3317}
3318
bd9db02f 3319static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3320{
b94dec87 3321#define N_WORDS 3
926321d5 3322 int n_words;
b94dec87 3323 char *words[N_WORDS];
926321d5 3324 enum pipe pipe;
b94dec87 3325 enum intel_pipe_crc_object object;
926321d5
DV
3326 enum intel_pipe_crc_source source;
3327
bd9db02f 3328 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3329 if (n_words != N_WORDS) {
3330 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3331 N_WORDS);
3332 return -EINVAL;
3333 }
3334
bd9db02f 3335 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3336 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3337 return -EINVAL;
3338 }
3339
bd9db02f 3340 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3341 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3342 return -EINVAL;
3343 }
3344
bd9db02f 3345 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3346 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3347 return -EINVAL;
3348 }
3349
3350 return pipe_crc_set_source(dev, pipe, source);
3351}
3352
bd9db02f
DL
3353static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3354 size_t len, loff_t *offp)
926321d5
DV
3355{
3356 struct seq_file *m = file->private_data;
3357 struct drm_device *dev = m->private;
3358 char *tmpbuf;
3359 int ret;
3360
3361 if (len == 0)
3362 return 0;
3363
3364 if (len > PAGE_SIZE - 1) {
3365 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3366 PAGE_SIZE);
3367 return -E2BIG;
3368 }
3369
3370 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3371 if (!tmpbuf)
3372 return -ENOMEM;
3373
3374 if (copy_from_user(tmpbuf, ubuf, len)) {
3375 ret = -EFAULT;
3376 goto out;
3377 }
3378 tmpbuf[len] = '\0';
3379
bd9db02f 3380 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3381
3382out:
3383 kfree(tmpbuf);
3384 if (ret < 0)
3385 return ret;
3386
3387 *offp += len;
3388 return len;
3389}
3390
bd9db02f 3391static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3392 .owner = THIS_MODULE,
bd9db02f 3393 .open = display_crc_ctl_open,
926321d5
DV
3394 .read = seq_read,
3395 .llseek = seq_lseek,
3396 .release = single_release,
bd9db02f 3397 .write = display_crc_ctl_write
926321d5
DV
3398};
3399
369a1342
VS
3400static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3401{
3402 struct drm_device *dev = m->private;
546c81fd 3403 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3404 int level;
3405
3406 drm_modeset_lock_all(dev);
3407
3408 for (level = 0; level < num_levels; level++) {
3409 unsigned int latency = wm[level];
3410
3411 /* WM1+ latency values in 0.5us units */
3412 if (level > 0)
3413 latency *= 5;
3414
3415 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3416 level, wm[level],
3417 latency / 10, latency % 10);
3418 }
3419
3420 drm_modeset_unlock_all(dev);
3421}
3422
3423static int pri_wm_latency_show(struct seq_file *m, void *data)
3424{
3425 struct drm_device *dev = m->private;
3426
3427 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3428
3429 return 0;
3430}
3431
3432static int spr_wm_latency_show(struct seq_file *m, void *data)
3433{
3434 struct drm_device *dev = m->private;
3435
3436 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3437
3438 return 0;
3439}
3440
3441static int cur_wm_latency_show(struct seq_file *m, void *data)
3442{
3443 struct drm_device *dev = m->private;
3444
3445 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3446
3447 return 0;
3448}
3449
3450static int pri_wm_latency_open(struct inode *inode, struct file *file)
3451{
3452 struct drm_device *dev = inode->i_private;
3453
9ad0257c 3454 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3455 return -ENODEV;
3456
3457 return single_open(file, pri_wm_latency_show, dev);
3458}
3459
3460static int spr_wm_latency_open(struct inode *inode, struct file *file)
3461{
3462 struct drm_device *dev = inode->i_private;
3463
9ad0257c 3464 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3465 return -ENODEV;
3466
3467 return single_open(file, spr_wm_latency_show, dev);
3468}
3469
3470static int cur_wm_latency_open(struct inode *inode, struct file *file)
3471{
3472 struct drm_device *dev = inode->i_private;
3473
9ad0257c 3474 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3475 return -ENODEV;
3476
3477 return single_open(file, cur_wm_latency_show, dev);
3478}
3479
3480static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3481 size_t len, loff_t *offp, uint16_t wm[5])
3482{
3483 struct seq_file *m = file->private_data;
3484 struct drm_device *dev = m->private;
3485 uint16_t new[5] = { 0 };
546c81fd 3486 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3487 int level;
3488 int ret;
3489 char tmp[32];
3490
3491 if (len >= sizeof(tmp))
3492 return -EINVAL;
3493
3494 if (copy_from_user(tmp, ubuf, len))
3495 return -EFAULT;
3496
3497 tmp[len] = '\0';
3498
3499 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3500 if (ret != num_levels)
3501 return -EINVAL;
3502
3503 drm_modeset_lock_all(dev);
3504
3505 for (level = 0; level < num_levels; level++)
3506 wm[level] = new[level];
3507
3508 drm_modeset_unlock_all(dev);
3509
3510 return len;
3511}
3512
3513
3514static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3515 size_t len, loff_t *offp)
3516{
3517 struct seq_file *m = file->private_data;
3518 struct drm_device *dev = m->private;
3519
3520 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3521}
3522
3523static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3524 size_t len, loff_t *offp)
3525{
3526 struct seq_file *m = file->private_data;
3527 struct drm_device *dev = m->private;
3528
3529 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3530}
3531
3532static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3533 size_t len, loff_t *offp)
3534{
3535 struct seq_file *m = file->private_data;
3536 struct drm_device *dev = m->private;
3537
3538 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3539}
3540
3541static const struct file_operations i915_pri_wm_latency_fops = {
3542 .owner = THIS_MODULE,
3543 .open = pri_wm_latency_open,
3544 .read = seq_read,
3545 .llseek = seq_lseek,
3546 .release = single_release,
3547 .write = pri_wm_latency_write
3548};
3549
3550static const struct file_operations i915_spr_wm_latency_fops = {
3551 .owner = THIS_MODULE,
3552 .open = spr_wm_latency_open,
3553 .read = seq_read,
3554 .llseek = seq_lseek,
3555 .release = single_release,
3556 .write = spr_wm_latency_write
3557};
3558
3559static const struct file_operations i915_cur_wm_latency_fops = {
3560 .owner = THIS_MODULE,
3561 .open = cur_wm_latency_open,
3562 .read = seq_read,
3563 .llseek = seq_lseek,
3564 .release = single_release,
3565 .write = cur_wm_latency_write
3566};
3567
647416f9
KC
3568static int
3569i915_wedged_get(void *data, u64 *val)
f3cd474b 3570{
647416f9 3571 struct drm_device *dev = data;
e277a1f8 3572 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3573
647416f9 3574 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3575
647416f9 3576 return 0;
f3cd474b
CW
3577}
3578
647416f9
KC
3579static int
3580i915_wedged_set(void *data, u64 val)
f3cd474b 3581{
647416f9 3582 struct drm_device *dev = data;
d46c0517
ID
3583 struct drm_i915_private *dev_priv = dev->dev_private;
3584
3585 intel_runtime_pm_get(dev_priv);
f3cd474b 3586
58174462
MK
3587 i915_handle_error(dev, val,
3588 "Manually setting wedged to %llu", val);
d46c0517
ID
3589
3590 intel_runtime_pm_put(dev_priv);
3591
647416f9 3592 return 0;
f3cd474b
CW
3593}
3594
647416f9
KC
3595DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3596 i915_wedged_get, i915_wedged_set,
3a3b4f98 3597 "%llu\n");
f3cd474b 3598
647416f9
KC
3599static int
3600i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3601{
647416f9 3602 struct drm_device *dev = data;
e277a1f8 3603 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3604
647416f9 3605 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3606
647416f9 3607 return 0;
e5eb3d63
DV
3608}
3609
647416f9
KC
3610static int
3611i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3612{
647416f9 3613 struct drm_device *dev = data;
e5eb3d63 3614 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3615 int ret;
e5eb3d63 3616
647416f9 3617 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3618
22bcfc6a
DV
3619 ret = mutex_lock_interruptible(&dev->struct_mutex);
3620 if (ret)
3621 return ret;
3622
99584db3 3623 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3624 mutex_unlock(&dev->struct_mutex);
3625
647416f9 3626 return 0;
e5eb3d63
DV
3627}
3628
647416f9
KC
3629DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3630 i915_ring_stop_get, i915_ring_stop_set,
3631 "0x%08llx\n");
d5442303 3632
094f9a54
CW
3633static int
3634i915_ring_missed_irq_get(void *data, u64 *val)
3635{
3636 struct drm_device *dev = data;
3637 struct drm_i915_private *dev_priv = dev->dev_private;
3638
3639 *val = dev_priv->gpu_error.missed_irq_rings;
3640 return 0;
3641}
3642
3643static int
3644i915_ring_missed_irq_set(void *data, u64 val)
3645{
3646 struct drm_device *dev = data;
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648 int ret;
3649
3650 /* Lock against concurrent debugfs callers */
3651 ret = mutex_lock_interruptible(&dev->struct_mutex);
3652 if (ret)
3653 return ret;
3654 dev_priv->gpu_error.missed_irq_rings = val;
3655 mutex_unlock(&dev->struct_mutex);
3656
3657 return 0;
3658}
3659
3660DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3661 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3662 "0x%08llx\n");
3663
3664static int
3665i915_ring_test_irq_get(void *data, u64 *val)
3666{
3667 struct drm_device *dev = data;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669
3670 *val = dev_priv->gpu_error.test_irq_rings;
3671
3672 return 0;
3673}
3674
3675static int
3676i915_ring_test_irq_set(void *data, u64 val)
3677{
3678 struct drm_device *dev = data;
3679 struct drm_i915_private *dev_priv = dev->dev_private;
3680 int ret;
3681
3682 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3683
3684 /* Lock against concurrent debugfs callers */
3685 ret = mutex_lock_interruptible(&dev->struct_mutex);
3686 if (ret)
3687 return ret;
3688
3689 dev_priv->gpu_error.test_irq_rings = val;
3690 mutex_unlock(&dev->struct_mutex);
3691
3692 return 0;
3693}
3694
3695DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3696 i915_ring_test_irq_get, i915_ring_test_irq_set,
3697 "0x%08llx\n");
3698
dd624afd
CW
3699#define DROP_UNBOUND 0x1
3700#define DROP_BOUND 0x2
3701#define DROP_RETIRE 0x4
3702#define DROP_ACTIVE 0x8
3703#define DROP_ALL (DROP_UNBOUND | \
3704 DROP_BOUND | \
3705 DROP_RETIRE | \
3706 DROP_ACTIVE)
647416f9
KC
3707static int
3708i915_drop_caches_get(void *data, u64 *val)
dd624afd 3709{
647416f9 3710 *val = DROP_ALL;
dd624afd 3711
647416f9 3712 return 0;
dd624afd
CW
3713}
3714
647416f9
KC
3715static int
3716i915_drop_caches_set(void *data, u64 val)
dd624afd 3717{
647416f9 3718 struct drm_device *dev = data;
dd624afd
CW
3719 struct drm_i915_private *dev_priv = dev->dev_private;
3720 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
3721 struct i915_address_space *vm;
3722 struct i915_vma *vma, *x;
647416f9 3723 int ret;
dd624afd 3724
2f9fe5ff 3725 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3726
3727 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3728 * on ioctls on -EAGAIN. */
3729 ret = mutex_lock_interruptible(&dev->struct_mutex);
3730 if (ret)
3731 return ret;
3732
3733 if (val & DROP_ACTIVE) {
3734 ret = i915_gpu_idle(dev);
3735 if (ret)
3736 goto unlock;
3737 }
3738
3739 if (val & (DROP_RETIRE | DROP_ACTIVE))
3740 i915_gem_retire_requests(dev);
3741
3742 if (val & DROP_BOUND) {
ca191b13
BW
3743 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3744 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3745 mm_list) {
d7f46fc4 3746 if (vma->pin_count)
ca191b13
BW
3747 continue;
3748
3749 ret = i915_vma_unbind(vma);
3750 if (ret)
3751 goto unlock;
3752 }
31a46c9c 3753 }
dd624afd
CW
3754 }
3755
3756 if (val & DROP_UNBOUND) {
35c20a60
BW
3757 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3758 global_list)
dd624afd
CW
3759 if (obj->pages_pin_count == 0) {
3760 ret = i915_gem_object_put_pages(obj);
3761 if (ret)
3762 goto unlock;
3763 }
3764 }
3765
3766unlock:
3767 mutex_unlock(&dev->struct_mutex);
3768
647416f9 3769 return ret;
dd624afd
CW
3770}
3771
647416f9
KC
3772DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3773 i915_drop_caches_get, i915_drop_caches_set,
3774 "0x%08llx\n");
dd624afd 3775
647416f9
KC
3776static int
3777i915_max_freq_get(void *data, u64 *val)
358733e9 3778{
647416f9 3779 struct drm_device *dev = data;
e277a1f8 3780 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3781 int ret;
004777cb 3782
daa3afb2 3783 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3784 return -ENODEV;
3785
5c9669ce
TR
3786 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3787
4fc688ce 3788 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3789 if (ret)
3790 return ret;
358733e9 3791
0a073b84 3792 if (IS_VALLEYVIEW(dev))
b39fb297 3793 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3794 else
b39fb297 3795 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3796 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3797
647416f9 3798 return 0;
358733e9
JB
3799}
3800
647416f9
KC
3801static int
3802i915_max_freq_set(void *data, u64 val)
358733e9 3803{
647416f9 3804 struct drm_device *dev = data;
358733e9 3805 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3806 u32 rp_state_cap, hw_max, hw_min;
647416f9 3807 int ret;
004777cb 3808
daa3afb2 3809 if (INTEL_INFO(dev)->gen < 6)
004777cb 3810 return -ENODEV;
358733e9 3811
5c9669ce
TR
3812 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3813
647416f9 3814 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3815
4fc688ce 3816 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3817 if (ret)
3818 return ret;
3819
358733e9
JB
3820 /*
3821 * Turbo will still be enabled, but won't go above the set value.
3822 */
0a073b84 3823 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3824 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 3825
03af2045
VS
3826 hw_max = dev_priv->rps.max_freq;
3827 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
3828 } else {
3829 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3830
3831 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3832 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3833 hw_min = (rp_state_cap >> 16) & 0xff;
3834 }
3835
b39fb297 3836 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3837 mutex_unlock(&dev_priv->rps.hw_lock);
3838 return -EINVAL;
0a073b84
JB
3839 }
3840
b39fb297 3841 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3842
3843 if (IS_VALLEYVIEW(dev))
3844 valleyview_set_rps(dev, val);
3845 else
3846 gen6_set_rps(dev, val);
3847
4fc688ce 3848 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3849
647416f9 3850 return 0;
358733e9
JB
3851}
3852
647416f9
KC
3853DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3854 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3855 "%llu\n");
358733e9 3856
647416f9
KC
3857static int
3858i915_min_freq_get(void *data, u64 *val)
1523c310 3859{
647416f9 3860 struct drm_device *dev = data;
e277a1f8 3861 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3862 int ret;
004777cb 3863
daa3afb2 3864 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3865 return -ENODEV;
3866
5c9669ce
TR
3867 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3868
4fc688ce 3869 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3870 if (ret)
3871 return ret;
1523c310 3872
0a073b84 3873 if (IS_VALLEYVIEW(dev))
b39fb297 3874 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3875 else
b39fb297 3876 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3877 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3878
647416f9 3879 return 0;
1523c310
JB
3880}
3881
647416f9
KC
3882static int
3883i915_min_freq_set(void *data, u64 val)
1523c310 3884{
647416f9 3885 struct drm_device *dev = data;
1523c310 3886 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3887 u32 rp_state_cap, hw_max, hw_min;
647416f9 3888 int ret;
004777cb 3889
daa3afb2 3890 if (INTEL_INFO(dev)->gen < 6)
004777cb 3891 return -ENODEV;
1523c310 3892
5c9669ce
TR
3893 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3894
647416f9 3895 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3896
4fc688ce 3897 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3898 if (ret)
3899 return ret;
3900
1523c310
JB
3901 /*
3902 * Turbo will still be enabled, but won't go below the set value.
3903 */
0a073b84 3904 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3905 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 3906
03af2045
VS
3907 hw_max = dev_priv->rps.max_freq;
3908 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
3909 } else {
3910 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3911
3912 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3913 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3914 hw_min = (rp_state_cap >> 16) & 0xff;
3915 }
3916
b39fb297 3917 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
3918 mutex_unlock(&dev_priv->rps.hw_lock);
3919 return -EINVAL;
0a073b84 3920 }
dd0a1aa1 3921
b39fb297 3922 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
3923
3924 if (IS_VALLEYVIEW(dev))
3925 valleyview_set_rps(dev, val);
3926 else
3927 gen6_set_rps(dev, val);
3928
4fc688ce 3929 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3930
647416f9 3931 return 0;
1523c310
JB
3932}
3933
647416f9
KC
3934DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3935 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 3936 "%llu\n");
1523c310 3937
647416f9
KC
3938static int
3939i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 3940{
647416f9 3941 struct drm_device *dev = data;
e277a1f8 3942 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3943 u32 snpcr;
647416f9 3944 int ret;
07b7ddd9 3945
004777cb
DV
3946 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3947 return -ENODEV;
3948
22bcfc6a
DV
3949 ret = mutex_lock_interruptible(&dev->struct_mutex);
3950 if (ret)
3951 return ret;
c8c8fb33 3952 intel_runtime_pm_get(dev_priv);
22bcfc6a 3953
07b7ddd9 3954 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
3955
3956 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
3957 mutex_unlock(&dev_priv->dev->struct_mutex);
3958
647416f9 3959 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 3960
647416f9 3961 return 0;
07b7ddd9
JB
3962}
3963
647416f9
KC
3964static int
3965i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 3966{
647416f9 3967 struct drm_device *dev = data;
07b7ddd9 3968 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3969 u32 snpcr;
07b7ddd9 3970
004777cb
DV
3971 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3972 return -ENODEV;
3973
647416f9 3974 if (val > 3)
07b7ddd9
JB
3975 return -EINVAL;
3976
c8c8fb33 3977 intel_runtime_pm_get(dev_priv);
647416f9 3978 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
3979
3980 /* Update the cache sharing policy here as well */
3981 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3982 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3983 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3984 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3985
c8c8fb33 3986 intel_runtime_pm_put(dev_priv);
647416f9 3987 return 0;
07b7ddd9
JB
3988}
3989
647416f9
KC
3990DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3991 i915_cache_sharing_get, i915_cache_sharing_set,
3992 "%llu\n");
07b7ddd9 3993
6d794d42
BW
3994static int i915_forcewake_open(struct inode *inode, struct file *file)
3995{
3996 struct drm_device *dev = inode->i_private;
3997 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 3998
075edca4 3999 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4000 return 0;
4001
c8d9a590 4002 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4003
4004 return 0;
4005}
4006
c43b5634 4007static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4008{
4009 struct drm_device *dev = inode->i_private;
4010 struct drm_i915_private *dev_priv = dev->dev_private;
4011
075edca4 4012 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4013 return 0;
4014
c8d9a590 4015 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4016
4017 return 0;
4018}
4019
4020static const struct file_operations i915_forcewake_fops = {
4021 .owner = THIS_MODULE,
4022 .open = i915_forcewake_open,
4023 .release = i915_forcewake_release,
4024};
4025
4026static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4027{
4028 struct drm_device *dev = minor->dev;
4029 struct dentry *ent;
4030
4031 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4032 S_IRUSR,
6d794d42
BW
4033 root, dev,
4034 &i915_forcewake_fops);
f3c5fe97
WY
4035 if (!ent)
4036 return -ENOMEM;
6d794d42 4037
8eb57294 4038 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4039}
4040
6a9c308d
DV
4041static int i915_debugfs_create(struct dentry *root,
4042 struct drm_minor *minor,
4043 const char *name,
4044 const struct file_operations *fops)
07b7ddd9
JB
4045{
4046 struct drm_device *dev = minor->dev;
4047 struct dentry *ent;
4048
6a9c308d 4049 ent = debugfs_create_file(name,
07b7ddd9
JB
4050 S_IRUGO | S_IWUSR,
4051 root, dev,
6a9c308d 4052 fops);
f3c5fe97
WY
4053 if (!ent)
4054 return -ENOMEM;
07b7ddd9 4055
6a9c308d 4056 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4057}
4058
06c5bf8c 4059static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 4060 {"i915_capabilities", i915_capabilities, 0},
73aa808f 4061 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 4062 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 4063 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 4064 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 4065 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 4066 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 4067 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
4068 {"i915_gem_request", i915_gem_request_info, 0},
4069 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 4070 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 4071 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
4072 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4073 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4074 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 4075 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
adb4bd12 4076 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1 4077 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 4078 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 4079 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 4080 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 4081 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 4082 {"i915_sr_status", i915_sr_status, 0},
44834a67 4083 {"i915_opregion", i915_opregion, 0},
37811fcc 4084 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 4085 {"i915_context_status", i915_context_status, 0},
4ba70e44 4086 {"i915_execlists", i915_execlists, 0},
6d794d42 4087 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 4088 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 4089 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 4090 {"i915_llc", i915_llc, 0},
e91fd8c6 4091 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 4092 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 4093 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 4094 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 4095 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 4096 {"i915_display_info", i915_display_info, 0},
e04934cf 4097 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 4098 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 4099 {"i915_dp_mst_info", i915_dp_mst_info, 0},
2017263e 4100};
27c202ad 4101#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 4102
06c5bf8c 4103static const struct i915_debugfs_files {
34b9674c
DV
4104 const char *name;
4105 const struct file_operations *fops;
4106} i915_debugfs_files[] = {
4107 {"i915_wedged", &i915_wedged_fops},
4108 {"i915_max_freq", &i915_max_freq_fops},
4109 {"i915_min_freq", &i915_min_freq_fops},
4110 {"i915_cache_sharing", &i915_cache_sharing_fops},
4111 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
4112 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4113 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
4114 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4115 {"i915_error_state", &i915_error_state_fops},
4116 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 4117 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
4118 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4119 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4120 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 4121 {"i915_fbc_false_color", &i915_fbc_fc_fops},
34b9674c
DV
4122};
4123
07144428
DL
4124void intel_display_crc_init(struct drm_device *dev)
4125{
4126 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4127 enum pipe pipe;
07144428 4128
b378360e
DV
4129 for_each_pipe(pipe) {
4130 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4131
d538bbdf
DL
4132 pipe_crc->opened = false;
4133 spin_lock_init(&pipe_crc->lock);
07144428
DL
4134 init_waitqueue_head(&pipe_crc->wq);
4135 }
4136}
4137
27c202ad 4138int i915_debugfs_init(struct drm_minor *minor)
2017263e 4139{
34b9674c 4140 int ret, i;
f3cd474b 4141
6d794d42 4142 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4143 if (ret)
4144 return ret;
6a9c308d 4145
07144428
DL
4146 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4147 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4148 if (ret)
4149 return ret;
4150 }
4151
34b9674c
DV
4152 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4153 ret = i915_debugfs_create(minor->debugfs_root, minor,
4154 i915_debugfs_files[i].name,
4155 i915_debugfs_files[i].fops);
4156 if (ret)
4157 return ret;
4158 }
40633219 4159
27c202ad
BG
4160 return drm_debugfs_create_files(i915_debugfs_list,
4161 I915_DEBUGFS_ENTRIES,
2017263e
BG
4162 minor->debugfs_root, minor);
4163}
4164
27c202ad 4165void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4166{
34b9674c
DV
4167 int i;
4168
27c202ad
BG
4169 drm_debugfs_remove_files(i915_debugfs_list,
4170 I915_DEBUGFS_ENTRIES, minor);
07144428 4171
6d794d42
BW
4172 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4173 1, minor);
07144428 4174
e309a997 4175 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4176 struct drm_info_list *info_list =
4177 (struct drm_info_list *)&i915_pipe_crc_data[i];
4178
4179 drm_debugfs_remove_files(info_list, 1, minor);
4180 }
4181
34b9674c
DV
4182 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4183 struct drm_info_list *info_list =
4184 (struct drm_info_list *) i915_debugfs_files[i].fops;
4185
4186 drm_debugfs_remove_files(info_list, 1, minor);
4187 }
2017263e 4188}