]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915: Don't read 'HEAD' MMIO register in LRC mode
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
aff43766 119 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
0a4cd7c8 139 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 178{
ea0c76f8 179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 336 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
5b5ffff0 451 spin_lock(&file->table_lock);
2db8e9d6 452 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 453 spin_unlock(&file->table_lock);
3ec2f427
TH
454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 463 task ? task->comm : "<unknown>",
2db8e9d6
CW
464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
6313c204 468 stats.global,
c67a17e9 469 stats.shared,
2db8e9d6 470 stats.unbound);
3ec2f427 471 rcu_read_unlock();
2db8e9d6
CW
472 }
473
73aa808f
CW
474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
aee56cff 479static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 480{
9f25d007 481 struct drm_info_node *node = m->private;
08c18323 482 struct drm_device *dev = node->minor->dev;
1b50247a 483 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
35c20a60 494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
496 continue;
497
267f0c90 498 seq_puts(m, " ");
08c18323 499 describe_obj(m, obj);
267f0c90 500 seq_putc(m, '\n');
08c18323 501 total_obj_size += obj->base.size;
f343c5f6 502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
4e5359cd
SF
514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
9f25d007 516 struct drm_info_node *node = m->private;
4e5359cd 517 struct drm_device *dev = node->minor->dev;
d6bbafa1 518 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 519 struct intel_crtc *crtc;
8a270ebf
DV
520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
4e5359cd 525
d3fcc808 526 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
4e5359cd
SF
529 struct intel_unpin_work *work;
530
5e2d7afc 531 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
532 work = crtc->unpin_work;
533 if (work == NULL) {
9db4a9c7 534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
535 pipe, plane);
536 } else {
d6bbafa1
CW
537 u32 addr;
538
e7d841ca 539 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 540 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
541 pipe, plane);
542 } else {
9db4a9c7 543 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
544 pipe, plane);
545 }
d6bbafa1
CW
546 if (work->flip_queued_ring) {
547 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
548 work->flip_queued_ring->name,
549 work->flip_queued_seqno,
550 dev_priv->next_seqno,
551 work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
552 i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
553 work->flip_queued_seqno));
554 } else
555 seq_printf(m, "Flip not associated with any ring\n");
556 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
557 work->flip_queued_vblank,
558 work->flip_ready_vblank,
559 drm_vblank_count(dev, crtc->pipe));
4e5359cd 560 if (work->enable_stall_check)
267f0c90 561 seq_puts(m, "Stall check enabled, ");
4e5359cd 562 else
267f0c90 563 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 564 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 565
d6bbafa1
CW
566 if (INTEL_INFO(dev)->gen >= 4)
567 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
568 else
569 addr = I915_READ(DSPADDR(crtc->plane));
570 seq_printf(m, "Current scanout address 0x%08x\n", addr);
571
4e5359cd 572 if (work->pending_flip_obj) {
d6bbafa1
CW
573 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
574 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
575 }
576 }
5e2d7afc 577 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
578 }
579
8a270ebf
DV
580 mutex_unlock(&dev->struct_mutex);
581
4e5359cd
SF
582 return 0;
583}
584
2017263e
BG
585static int i915_gem_request_info(struct seq_file *m, void *data)
586{
9f25d007 587 struct drm_info_node *node = m->private;
2017263e 588 struct drm_device *dev = node->minor->dev;
e277a1f8 589 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 590 struct intel_engine_cs *ring;
2017263e 591 struct drm_i915_gem_request *gem_request;
a2c7f6fd 592 int ret, count, i;
de227ef0
CW
593
594 ret = mutex_lock_interruptible(&dev->struct_mutex);
595 if (ret)
596 return ret;
2017263e 597
c2c347a9 598 count = 0;
a2c7f6fd
CW
599 for_each_ring(ring, dev_priv, i) {
600 if (list_empty(&ring->request_list))
601 continue;
602
603 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 604 list_for_each_entry(gem_request,
a2c7f6fd 605 &ring->request_list,
c2c347a9
CW
606 list) {
607 seq_printf(m, " %d @ %d\n",
608 gem_request->seqno,
609 (int) (jiffies - gem_request->emitted_jiffies));
610 }
611 count++;
2017263e 612 }
de227ef0
CW
613 mutex_unlock(&dev->struct_mutex);
614
c2c347a9 615 if (count == 0)
267f0c90 616 seq_puts(m, "No requests\n");
c2c347a9 617
2017263e
BG
618 return 0;
619}
620
b2223497 621static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 622 struct intel_engine_cs *ring)
b2223497
CW
623{
624 if (ring->get_seqno) {
43a7b924 625 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 626 ring->name, ring->get_seqno(ring, false));
b2223497
CW
627 }
628}
629
2017263e
BG
630static int i915_gem_seqno_info(struct seq_file *m, void *data)
631{
9f25d007 632 struct drm_info_node *node = m->private;
2017263e 633 struct drm_device *dev = node->minor->dev;
e277a1f8 634 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 635 struct intel_engine_cs *ring;
1ec14ad3 636 int ret, i;
de227ef0
CW
637
638 ret = mutex_lock_interruptible(&dev->struct_mutex);
639 if (ret)
640 return ret;
c8c8fb33 641 intel_runtime_pm_get(dev_priv);
2017263e 642
a2c7f6fd
CW
643 for_each_ring(ring, dev_priv, i)
644 i915_ring_seqno_info(m, ring);
de227ef0 645
c8c8fb33 646 intel_runtime_pm_put(dev_priv);
de227ef0
CW
647 mutex_unlock(&dev->struct_mutex);
648
2017263e
BG
649 return 0;
650}
651
652
653static int i915_interrupt_info(struct seq_file *m, void *data)
654{
9f25d007 655 struct drm_info_node *node = m->private;
2017263e 656 struct drm_device *dev = node->minor->dev;
e277a1f8 657 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 658 struct intel_engine_cs *ring;
9db4a9c7 659 int ret, i, pipe;
de227ef0
CW
660
661 ret = mutex_lock_interruptible(&dev->struct_mutex);
662 if (ret)
663 return ret;
c8c8fb33 664 intel_runtime_pm_get(dev_priv);
2017263e 665
74e1ca8c 666 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
667 seq_printf(m, "Master Interrupt Control:\t%08x\n",
668 I915_READ(GEN8_MASTER_IRQ));
669
670 seq_printf(m, "Display IER:\t%08x\n",
671 I915_READ(VLV_IER));
672 seq_printf(m, "Display IIR:\t%08x\n",
673 I915_READ(VLV_IIR));
674 seq_printf(m, "Display IIR_RW:\t%08x\n",
675 I915_READ(VLV_IIR_RW));
676 seq_printf(m, "Display IMR:\t%08x\n",
677 I915_READ(VLV_IMR));
055e393f 678 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
679 seq_printf(m, "Pipe %c stat:\t%08x\n",
680 pipe_name(pipe),
681 I915_READ(PIPESTAT(pipe)));
682
683 seq_printf(m, "Port hotplug:\t%08x\n",
684 I915_READ(PORT_HOTPLUG_EN));
685 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
686 I915_READ(VLV_DPFLIPSTAT));
687 seq_printf(m, "DPINVGTT:\t%08x\n",
688 I915_READ(DPINVGTT));
689
690 for (i = 0; i < 4; i++) {
691 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
692 i, I915_READ(GEN8_GT_IMR(i)));
693 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
694 i, I915_READ(GEN8_GT_IIR(i)));
695 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
696 i, I915_READ(GEN8_GT_IER(i)));
697 }
698
699 seq_printf(m, "PCU interrupt mask:\t%08x\n",
700 I915_READ(GEN8_PCU_IMR));
701 seq_printf(m, "PCU interrupt identity:\t%08x\n",
702 I915_READ(GEN8_PCU_IIR));
703 seq_printf(m, "PCU interrupt enable:\t%08x\n",
704 I915_READ(GEN8_PCU_IER));
705 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
706 seq_printf(m, "Master Interrupt Control:\t%08x\n",
707 I915_READ(GEN8_MASTER_IRQ));
708
709 for (i = 0; i < 4; i++) {
710 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
711 i, I915_READ(GEN8_GT_IMR(i)));
712 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
713 i, I915_READ(GEN8_GT_IIR(i)));
714 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
715 i, I915_READ(GEN8_GT_IER(i)));
716 }
717
055e393f 718 for_each_pipe(dev_priv, pipe) {
f458ebbc 719 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
720 POWER_DOMAIN_PIPE(pipe))) {
721 seq_printf(m, "Pipe %c power disabled\n",
722 pipe_name(pipe));
723 continue;
724 }
a123f157 725 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
726 pipe_name(pipe),
727 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 728 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
729 pipe_name(pipe),
730 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 731 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
732 pipe_name(pipe),
733 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
734 }
735
736 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
737 I915_READ(GEN8_DE_PORT_IMR));
738 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
739 I915_READ(GEN8_DE_PORT_IIR));
740 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
741 I915_READ(GEN8_DE_PORT_IER));
742
743 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
744 I915_READ(GEN8_DE_MISC_IMR));
745 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
746 I915_READ(GEN8_DE_MISC_IIR));
747 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
748 I915_READ(GEN8_DE_MISC_IER));
749
750 seq_printf(m, "PCU interrupt mask:\t%08x\n",
751 I915_READ(GEN8_PCU_IMR));
752 seq_printf(m, "PCU interrupt identity:\t%08x\n",
753 I915_READ(GEN8_PCU_IIR));
754 seq_printf(m, "PCU interrupt enable:\t%08x\n",
755 I915_READ(GEN8_PCU_IER));
756 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
757 seq_printf(m, "Display IER:\t%08x\n",
758 I915_READ(VLV_IER));
759 seq_printf(m, "Display IIR:\t%08x\n",
760 I915_READ(VLV_IIR));
761 seq_printf(m, "Display IIR_RW:\t%08x\n",
762 I915_READ(VLV_IIR_RW));
763 seq_printf(m, "Display IMR:\t%08x\n",
764 I915_READ(VLV_IMR));
055e393f 765 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
766 seq_printf(m, "Pipe %c stat:\t%08x\n",
767 pipe_name(pipe),
768 I915_READ(PIPESTAT(pipe)));
769
770 seq_printf(m, "Master IER:\t%08x\n",
771 I915_READ(VLV_MASTER_IER));
772
773 seq_printf(m, "Render IER:\t%08x\n",
774 I915_READ(GTIER));
775 seq_printf(m, "Render IIR:\t%08x\n",
776 I915_READ(GTIIR));
777 seq_printf(m, "Render IMR:\t%08x\n",
778 I915_READ(GTIMR));
779
780 seq_printf(m, "PM IER:\t\t%08x\n",
781 I915_READ(GEN6_PMIER));
782 seq_printf(m, "PM IIR:\t\t%08x\n",
783 I915_READ(GEN6_PMIIR));
784 seq_printf(m, "PM IMR:\t\t%08x\n",
785 I915_READ(GEN6_PMIMR));
786
787 seq_printf(m, "Port hotplug:\t%08x\n",
788 I915_READ(PORT_HOTPLUG_EN));
789 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
790 I915_READ(VLV_DPFLIPSTAT));
791 seq_printf(m, "DPINVGTT:\t%08x\n",
792 I915_READ(DPINVGTT));
793
794 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
795 seq_printf(m, "Interrupt enable: %08x\n",
796 I915_READ(IER));
797 seq_printf(m, "Interrupt identity: %08x\n",
798 I915_READ(IIR));
799 seq_printf(m, "Interrupt mask: %08x\n",
800 I915_READ(IMR));
055e393f 801 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
802 seq_printf(m, "Pipe %c stat: %08x\n",
803 pipe_name(pipe),
804 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
805 } else {
806 seq_printf(m, "North Display Interrupt enable: %08x\n",
807 I915_READ(DEIER));
808 seq_printf(m, "North Display Interrupt identity: %08x\n",
809 I915_READ(DEIIR));
810 seq_printf(m, "North Display Interrupt mask: %08x\n",
811 I915_READ(DEIMR));
812 seq_printf(m, "South Display Interrupt enable: %08x\n",
813 I915_READ(SDEIER));
814 seq_printf(m, "South Display Interrupt identity: %08x\n",
815 I915_READ(SDEIIR));
816 seq_printf(m, "South Display Interrupt mask: %08x\n",
817 I915_READ(SDEIMR));
818 seq_printf(m, "Graphics Interrupt enable: %08x\n",
819 I915_READ(GTIER));
820 seq_printf(m, "Graphics Interrupt identity: %08x\n",
821 I915_READ(GTIIR));
822 seq_printf(m, "Graphics Interrupt mask: %08x\n",
823 I915_READ(GTIMR));
824 }
a2c7f6fd 825 for_each_ring(ring, dev_priv, i) {
a123f157 826 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
827 seq_printf(m,
828 "Graphics Interrupt mask (%s): %08x\n",
829 ring->name, I915_READ_IMR(ring));
9862e600 830 }
a2c7f6fd 831 i915_ring_seqno_info(m, ring);
9862e600 832 }
c8c8fb33 833 intel_runtime_pm_put(dev_priv);
de227ef0
CW
834 mutex_unlock(&dev->struct_mutex);
835
2017263e
BG
836 return 0;
837}
838
a6172a80
CW
839static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
840{
9f25d007 841 struct drm_info_node *node = m->private;
a6172a80 842 struct drm_device *dev = node->minor->dev;
e277a1f8 843 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
844 int i, ret;
845
846 ret = mutex_lock_interruptible(&dev->struct_mutex);
847 if (ret)
848 return ret;
a6172a80
CW
849
850 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
851 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
852 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 853 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 854
6c085a72
CW
855 seq_printf(m, "Fence %d, pin count = %d, object = ",
856 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 857 if (obj == NULL)
267f0c90 858 seq_puts(m, "unused");
c2c347a9 859 else
05394f39 860 describe_obj(m, obj);
267f0c90 861 seq_putc(m, '\n');
a6172a80
CW
862 }
863
05394f39 864 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
865 return 0;
866}
867
2017263e
BG
868static int i915_hws_info(struct seq_file *m, void *data)
869{
9f25d007 870 struct drm_info_node *node = m->private;
2017263e 871 struct drm_device *dev = node->minor->dev;
e277a1f8 872 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 873 struct intel_engine_cs *ring;
1a240d4d 874 const u32 *hws;
4066c0ae
CW
875 int i;
876
1ec14ad3 877 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 878 hws = ring->status_page.page_addr;
2017263e
BG
879 if (hws == NULL)
880 return 0;
881
882 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
883 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
884 i * 4,
885 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
886 }
887 return 0;
888}
889
d5442303
DV
890static ssize_t
891i915_error_state_write(struct file *filp,
892 const char __user *ubuf,
893 size_t cnt,
894 loff_t *ppos)
895{
edc3d884 896 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 897 struct drm_device *dev = error_priv->dev;
22bcfc6a 898 int ret;
d5442303
DV
899
900 DRM_DEBUG_DRIVER("Resetting error state\n");
901
22bcfc6a
DV
902 ret = mutex_lock_interruptible(&dev->struct_mutex);
903 if (ret)
904 return ret;
905
d5442303
DV
906 i915_destroy_error_state(dev);
907 mutex_unlock(&dev->struct_mutex);
908
909 return cnt;
910}
911
912static int i915_error_state_open(struct inode *inode, struct file *file)
913{
914 struct drm_device *dev = inode->i_private;
d5442303 915 struct i915_error_state_file_priv *error_priv;
d5442303
DV
916
917 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
918 if (!error_priv)
919 return -ENOMEM;
920
921 error_priv->dev = dev;
922
95d5bfb3 923 i915_error_state_get(dev, error_priv);
d5442303 924
edc3d884
MK
925 file->private_data = error_priv;
926
927 return 0;
d5442303
DV
928}
929
930static int i915_error_state_release(struct inode *inode, struct file *file)
931{
edc3d884 932 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 933
95d5bfb3 934 i915_error_state_put(error_priv);
d5442303
DV
935 kfree(error_priv);
936
edc3d884
MK
937 return 0;
938}
939
4dc955f7
MK
940static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
941 size_t count, loff_t *pos)
942{
943 struct i915_error_state_file_priv *error_priv = file->private_data;
944 struct drm_i915_error_state_buf error_str;
945 loff_t tmp_pos = 0;
946 ssize_t ret_count = 0;
947 int ret;
948
0a4cd7c8 949 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
950 if (ret)
951 return ret;
edc3d884 952
fc16b48b 953 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
954 if (ret)
955 goto out;
956
edc3d884
MK
957 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
958 error_str.buf,
959 error_str.bytes);
960
961 if (ret_count < 0)
962 ret = ret_count;
963 else
964 *pos = error_str.start + ret_count;
965out:
4dc955f7 966 i915_error_state_buf_release(&error_str);
edc3d884 967 return ret ?: ret_count;
d5442303
DV
968}
969
970static const struct file_operations i915_error_state_fops = {
971 .owner = THIS_MODULE,
972 .open = i915_error_state_open,
edc3d884 973 .read = i915_error_state_read,
d5442303
DV
974 .write = i915_error_state_write,
975 .llseek = default_llseek,
976 .release = i915_error_state_release,
977};
978
647416f9
KC
979static int
980i915_next_seqno_get(void *data, u64 *val)
40633219 981{
647416f9 982 struct drm_device *dev = data;
e277a1f8 983 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
984 int ret;
985
986 ret = mutex_lock_interruptible(&dev->struct_mutex);
987 if (ret)
988 return ret;
989
647416f9 990 *val = dev_priv->next_seqno;
40633219
MK
991 mutex_unlock(&dev->struct_mutex);
992
647416f9 993 return 0;
40633219
MK
994}
995
647416f9
KC
996static int
997i915_next_seqno_set(void *data, u64 val)
998{
999 struct drm_device *dev = data;
40633219
MK
1000 int ret;
1001
40633219
MK
1002 ret = mutex_lock_interruptible(&dev->struct_mutex);
1003 if (ret)
1004 return ret;
1005
e94fbaa8 1006 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1007 mutex_unlock(&dev->struct_mutex);
1008
647416f9 1009 return ret;
40633219
MK
1010}
1011
647416f9
KC
1012DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1013 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1014 "0x%llx\n");
40633219 1015
adb4bd12 1016static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1017{
9f25d007 1018 struct drm_info_node *node = m->private;
f97108d1 1019 struct drm_device *dev = node->minor->dev;
e277a1f8 1020 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1021 int ret = 0;
1022
1023 intel_runtime_pm_get(dev_priv);
3b8d8d91 1024
5c9669ce
TR
1025 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1026
3b8d8d91
JB
1027 if (IS_GEN5(dev)) {
1028 u16 rgvswctl = I915_READ16(MEMSWCTL);
1029 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1030
1031 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1032 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1033 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1034 MEMSTAT_VID_SHIFT);
1035 seq_printf(m, "Current P-state: %d\n",
1036 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1037 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1038 IS_BROADWELL(dev)) {
3b8d8d91
JB
1039 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1040 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1041 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1042 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1043 u32 rpstat, cagf, reqf;
ccab5c82
JB
1044 u32 rpupei, rpcurup, rpprevup;
1045 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1046 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1047 int max_freq;
1048
1049 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1050 ret = mutex_lock_interruptible(&dev->struct_mutex);
1051 if (ret)
c8c8fb33 1052 goto out;
d1ebd816 1053
c8d9a590 1054 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1055
8e8c06cd
CW
1056 reqf = I915_READ(GEN6_RPNSWREQ);
1057 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1058 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1059 reqf >>= 24;
1060 else
1061 reqf >>= 25;
1062 reqf *= GT_FREQUENCY_MULTIPLIER;
1063
0d8f9491
CW
1064 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1065 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1066 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1067
ccab5c82
JB
1068 rpstat = I915_READ(GEN6_RPSTAT1);
1069 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1070 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1071 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1072 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1073 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1074 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1075 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1076 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1077 else
1078 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1079 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1080
c8d9a590 1081 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1082 mutex_unlock(&dev->struct_mutex);
1083
9dd3c605
PZ
1084 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1085 pm_ier = I915_READ(GEN6_PMIER);
1086 pm_imr = I915_READ(GEN6_PMIMR);
1087 pm_isr = I915_READ(GEN6_PMISR);
1088 pm_iir = I915_READ(GEN6_PMIIR);
1089 pm_mask = I915_READ(GEN6_PMINTRMSK);
1090 } else {
1091 pm_ier = I915_READ(GEN8_GT_IER(2));
1092 pm_imr = I915_READ(GEN8_GT_IMR(2));
1093 pm_isr = I915_READ(GEN8_GT_ISR(2));
1094 pm_iir = I915_READ(GEN8_GT_IIR(2));
1095 pm_mask = I915_READ(GEN6_PMINTRMSK);
1096 }
0d8f9491 1097 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1098 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1099 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1100 seq_printf(m, "Render p-state ratio: %d\n",
1101 (gt_perf_status & 0xff00) >> 8);
1102 seq_printf(m, "Render p-state VID: %d\n",
1103 gt_perf_status & 0xff);
1104 seq_printf(m, "Render p-state limit: %d\n",
1105 rp_state_limits & 0xff);
0d8f9491
CW
1106 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1107 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1108 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1109 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1110 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1111 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1112 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1113 GEN6_CURICONT_MASK);
1114 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1115 GEN6_CURBSYTAVG_MASK);
1116 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1117 GEN6_CURBSYTAVG_MASK);
1118 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1119 GEN6_CURIAVG_MASK);
1120 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1121 GEN6_CURBSYTAVG_MASK);
1122 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1123 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1124
1125 max_freq = (rp_state_cap & 0xff0000) >> 16;
1126 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1127 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1128
1129 max_freq = (rp_state_cap & 0xff00) >> 8;
1130 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1131 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1132
1133 max_freq = rp_state_cap & 0xff;
1134 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1135 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1136
1137 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1138 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84 1139 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1140 u32 freq_sts;
0a073b84 1141
259bd5d4 1142 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1143 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1144 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1145 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1146
0a073b84 1147 seq_printf(m, "max GPU freq: %d MHz\n",
b2435c94 1148 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1149
0a073b84 1150 seq_printf(m, "min GPU freq: %d MHz\n",
b2435c94 1151 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045
VS
1152
1153 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
b2435c94 1154 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84
JB
1155
1156 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1157 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1158 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1159 } else {
267f0c90 1160 seq_puts(m, "no P-state info available\n");
3b8d8d91 1161 }
f97108d1 1162
c8c8fb33
PZ
1163out:
1164 intel_runtime_pm_put(dev_priv);
1165 return ret;
f97108d1
JB
1166}
1167
4d85529d 1168static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1169{
9f25d007 1170 struct drm_info_node *node = m->private;
f97108d1 1171 struct drm_device *dev = node->minor->dev;
e277a1f8 1172 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1173 u32 rgvmodectl, rstdbyctl;
1174 u16 crstandvid;
1175 int ret;
1176
1177 ret = mutex_lock_interruptible(&dev->struct_mutex);
1178 if (ret)
1179 return ret;
c8c8fb33 1180 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1181
1182 rgvmodectl = I915_READ(MEMMODECTL);
1183 rstdbyctl = I915_READ(RSTDBYCTL);
1184 crstandvid = I915_READ16(CRSTANDVID);
1185
c8c8fb33 1186 intel_runtime_pm_put(dev_priv);
616fdb5a 1187 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1188
1189 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1190 "yes" : "no");
1191 seq_printf(m, "Boost freq: %d\n",
1192 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1193 MEMMODE_BOOST_FREQ_SHIFT);
1194 seq_printf(m, "HW control enabled: %s\n",
1195 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1196 seq_printf(m, "SW control enabled: %s\n",
1197 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1198 seq_printf(m, "Gated voltage change: %s\n",
1199 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1200 seq_printf(m, "Starting frequency: P%d\n",
1201 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1202 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1203 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1204 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1205 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1206 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1207 seq_printf(m, "Render standby enabled: %s\n",
1208 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1209 seq_puts(m, "Current RS state: ");
88271da3
JB
1210 switch (rstdbyctl & RSX_STATUS_MASK) {
1211 case RSX_STATUS_ON:
267f0c90 1212 seq_puts(m, "on\n");
88271da3
JB
1213 break;
1214 case RSX_STATUS_RC1:
267f0c90 1215 seq_puts(m, "RC1\n");
88271da3
JB
1216 break;
1217 case RSX_STATUS_RC1E:
267f0c90 1218 seq_puts(m, "RC1E\n");
88271da3
JB
1219 break;
1220 case RSX_STATUS_RS1:
267f0c90 1221 seq_puts(m, "RS1\n");
88271da3
JB
1222 break;
1223 case RSX_STATUS_RS2:
267f0c90 1224 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1225 break;
1226 case RSX_STATUS_RS3:
267f0c90 1227 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1228 break;
1229 default:
267f0c90 1230 seq_puts(m, "unknown\n");
88271da3
JB
1231 break;
1232 }
f97108d1
JB
1233
1234 return 0;
1235}
1236
669ab5aa
D
1237static int vlv_drpc_info(struct seq_file *m)
1238{
1239
9f25d007 1240 struct drm_info_node *node = m->private;
669ab5aa
D
1241 struct drm_device *dev = node->minor->dev;
1242 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1243 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa
D
1244 unsigned fw_rendercount = 0, fw_mediacount = 0;
1245
d46c0517
ID
1246 intel_runtime_pm_get(dev_priv);
1247
6b312cd3 1248 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1249 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1250 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1251
d46c0517
ID
1252 intel_runtime_pm_put(dev_priv);
1253
669ab5aa
D
1254 seq_printf(m, "Video Turbo Mode: %s\n",
1255 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1256 seq_printf(m, "Turbo enabled: %s\n",
1257 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1258 seq_printf(m, "HW control enabled: %s\n",
1259 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1260 seq_printf(m, "SW control enabled: %s\n",
1261 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1262 GEN6_RP_MEDIA_SW_MODE));
1263 seq_printf(m, "RC6 Enabled: %s\n",
1264 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1265 GEN6_RC_CTL_EI_MODE(1))));
1266 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1267 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1268 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1269 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1270
9cc19be5
ID
1271 seq_printf(m, "Render RC6 residency since boot: %u\n",
1272 I915_READ(VLV_GT_RENDER_RC6));
1273 seq_printf(m, "Media RC6 residency since boot: %u\n",
1274 I915_READ(VLV_GT_MEDIA_RC6));
1275
669ab5aa
D
1276 spin_lock_irq(&dev_priv->uncore.lock);
1277 fw_rendercount = dev_priv->uncore.fw_rendercount;
1278 fw_mediacount = dev_priv->uncore.fw_mediacount;
1279 spin_unlock_irq(&dev_priv->uncore.lock);
1280
1281 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1282 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1283
1284
1285 return 0;
1286}
1287
1288
4d85529d
BW
1289static int gen6_drpc_info(struct seq_file *m)
1290{
1291
9f25d007 1292 struct drm_info_node *node = m->private;
4d85529d
BW
1293 struct drm_device *dev = node->minor->dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1295 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1296 unsigned forcewake_count;
aee56cff 1297 int count = 0, ret;
4d85529d
BW
1298
1299 ret = mutex_lock_interruptible(&dev->struct_mutex);
1300 if (ret)
1301 return ret;
c8c8fb33 1302 intel_runtime_pm_get(dev_priv);
4d85529d 1303
907b28c5
CW
1304 spin_lock_irq(&dev_priv->uncore.lock);
1305 forcewake_count = dev_priv->uncore.forcewake_count;
1306 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1307
1308 if (forcewake_count) {
267f0c90
DL
1309 seq_puts(m, "RC information inaccurate because somebody "
1310 "holds a forcewake reference \n");
4d85529d
BW
1311 } else {
1312 /* NB: we cannot use forcewake, else we read the wrong values */
1313 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1314 udelay(10);
1315 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1316 }
1317
1318 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1319 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1320
1321 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1322 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1323 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1324 mutex_lock(&dev_priv->rps.hw_lock);
1325 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1326 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1327
c8c8fb33
PZ
1328 intel_runtime_pm_put(dev_priv);
1329
4d85529d
BW
1330 seq_printf(m, "Video Turbo Mode: %s\n",
1331 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1332 seq_printf(m, "HW control enabled: %s\n",
1333 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1334 seq_printf(m, "SW control enabled: %s\n",
1335 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1336 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1337 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1338 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1339 seq_printf(m, "RC6 Enabled: %s\n",
1340 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1341 seq_printf(m, "Deep RC6 Enabled: %s\n",
1342 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1343 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1344 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1345 seq_puts(m, "Current RC state: ");
4d85529d
BW
1346 switch (gt_core_status & GEN6_RCn_MASK) {
1347 case GEN6_RC0:
1348 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1349 seq_puts(m, "Core Power Down\n");
4d85529d 1350 else
267f0c90 1351 seq_puts(m, "on\n");
4d85529d
BW
1352 break;
1353 case GEN6_RC3:
267f0c90 1354 seq_puts(m, "RC3\n");
4d85529d
BW
1355 break;
1356 case GEN6_RC6:
267f0c90 1357 seq_puts(m, "RC6\n");
4d85529d
BW
1358 break;
1359 case GEN6_RC7:
267f0c90 1360 seq_puts(m, "RC7\n");
4d85529d
BW
1361 break;
1362 default:
267f0c90 1363 seq_puts(m, "Unknown\n");
4d85529d
BW
1364 break;
1365 }
1366
1367 seq_printf(m, "Core Power Down: %s\n",
1368 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1369
1370 /* Not exactly sure what this is */
1371 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1372 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1373 seq_printf(m, "RC6 residency since boot: %u\n",
1374 I915_READ(GEN6_GT_GFX_RC6));
1375 seq_printf(m, "RC6+ residency since boot: %u\n",
1376 I915_READ(GEN6_GT_GFX_RC6p));
1377 seq_printf(m, "RC6++ residency since boot: %u\n",
1378 I915_READ(GEN6_GT_GFX_RC6pp));
1379
ecd8faea
BW
1380 seq_printf(m, "RC6 voltage: %dmV\n",
1381 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1382 seq_printf(m, "RC6+ voltage: %dmV\n",
1383 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1384 seq_printf(m, "RC6++ voltage: %dmV\n",
1385 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1386 return 0;
1387}
1388
1389static int i915_drpc_info(struct seq_file *m, void *unused)
1390{
9f25d007 1391 struct drm_info_node *node = m->private;
4d85529d
BW
1392 struct drm_device *dev = node->minor->dev;
1393
669ab5aa
D
1394 if (IS_VALLEYVIEW(dev))
1395 return vlv_drpc_info(m);
ac66cf4b 1396 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1397 return gen6_drpc_info(m);
1398 else
1399 return ironlake_drpc_info(m);
1400}
1401
b5e50c3f
JB
1402static int i915_fbc_status(struct seq_file *m, void *unused)
1403{
9f25d007 1404 struct drm_info_node *node = m->private;
b5e50c3f 1405 struct drm_device *dev = node->minor->dev;
e277a1f8 1406 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1407
3a77c4c4 1408 if (!HAS_FBC(dev)) {
267f0c90 1409 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1410 return 0;
1411 }
1412
36623ef8
PZ
1413 intel_runtime_pm_get(dev_priv);
1414
ee5382ae 1415 if (intel_fbc_enabled(dev)) {
267f0c90 1416 seq_puts(m, "FBC enabled\n");
b5e50c3f 1417 } else {
267f0c90 1418 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1419 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1420 case FBC_OK:
1421 seq_puts(m, "FBC actived, but currently disabled in hardware");
1422 break;
1423 case FBC_UNSUPPORTED:
1424 seq_puts(m, "unsupported by this chipset");
1425 break;
bed4a673 1426 case FBC_NO_OUTPUT:
267f0c90 1427 seq_puts(m, "no outputs");
bed4a673 1428 break;
b5e50c3f 1429 case FBC_STOLEN_TOO_SMALL:
267f0c90 1430 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1431 break;
1432 case FBC_UNSUPPORTED_MODE:
267f0c90 1433 seq_puts(m, "mode not supported");
b5e50c3f
JB
1434 break;
1435 case FBC_MODE_TOO_LARGE:
267f0c90 1436 seq_puts(m, "mode too large");
b5e50c3f
JB
1437 break;
1438 case FBC_BAD_PLANE:
267f0c90 1439 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1440 break;
1441 case FBC_NOT_TILED:
267f0c90 1442 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1443 break;
9c928d16 1444 case FBC_MULTIPLE_PIPES:
267f0c90 1445 seq_puts(m, "multiple pipes are enabled");
9c928d16 1446 break;
c1a9f047 1447 case FBC_MODULE_PARAM:
267f0c90 1448 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1449 break;
8a5729a3 1450 case FBC_CHIP_DEFAULT:
267f0c90 1451 seq_puts(m, "disabled per chip default");
8a5729a3 1452 break;
b5e50c3f 1453 default:
267f0c90 1454 seq_puts(m, "unknown reason");
b5e50c3f 1455 }
267f0c90 1456 seq_putc(m, '\n');
b5e50c3f 1457 }
36623ef8
PZ
1458
1459 intel_runtime_pm_put(dev_priv);
1460
b5e50c3f
JB
1461 return 0;
1462}
1463
da46f936
RV
1464static int i915_fbc_fc_get(void *data, u64 *val)
1465{
1466 struct drm_device *dev = data;
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468
1469 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1470 return -ENODEV;
1471
1472 drm_modeset_lock_all(dev);
1473 *val = dev_priv->fbc.false_color;
1474 drm_modeset_unlock_all(dev);
1475
1476 return 0;
1477}
1478
1479static int i915_fbc_fc_set(void *data, u64 val)
1480{
1481 struct drm_device *dev = data;
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483 u32 reg;
1484
1485 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1486 return -ENODEV;
1487
1488 drm_modeset_lock_all(dev);
1489
1490 reg = I915_READ(ILK_DPFC_CONTROL);
1491 dev_priv->fbc.false_color = val;
1492
1493 I915_WRITE(ILK_DPFC_CONTROL, val ?
1494 (reg | FBC_CTL_FALSE_COLOR) :
1495 (reg & ~FBC_CTL_FALSE_COLOR));
1496
1497 drm_modeset_unlock_all(dev);
1498 return 0;
1499}
1500
1501DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1502 i915_fbc_fc_get, i915_fbc_fc_set,
1503 "%llu\n");
1504
92d44621
PZ
1505static int i915_ips_status(struct seq_file *m, void *unused)
1506{
9f25d007 1507 struct drm_info_node *node = m->private;
92d44621
PZ
1508 struct drm_device *dev = node->minor->dev;
1509 struct drm_i915_private *dev_priv = dev->dev_private;
1510
f5adf94e 1511 if (!HAS_IPS(dev)) {
92d44621
PZ
1512 seq_puts(m, "not supported\n");
1513 return 0;
1514 }
1515
36623ef8
PZ
1516 intel_runtime_pm_get(dev_priv);
1517
0eaa53f0
RV
1518 seq_printf(m, "Enabled by kernel parameter: %s\n",
1519 yesno(i915.enable_ips));
1520
1521 if (INTEL_INFO(dev)->gen >= 8) {
1522 seq_puts(m, "Currently: unknown\n");
1523 } else {
1524 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1525 seq_puts(m, "Currently: enabled\n");
1526 else
1527 seq_puts(m, "Currently: disabled\n");
1528 }
92d44621 1529
36623ef8
PZ
1530 intel_runtime_pm_put(dev_priv);
1531
92d44621
PZ
1532 return 0;
1533}
1534
4a9bef37
JB
1535static int i915_sr_status(struct seq_file *m, void *unused)
1536{
9f25d007 1537 struct drm_info_node *node = m->private;
4a9bef37 1538 struct drm_device *dev = node->minor->dev;
e277a1f8 1539 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1540 bool sr_enabled = false;
1541
36623ef8
PZ
1542 intel_runtime_pm_get(dev_priv);
1543
1398261a 1544 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1545 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1546 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1547 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1548 else if (IS_I915GM(dev))
1549 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1550 else if (IS_PINEVIEW(dev))
1551 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1552
36623ef8
PZ
1553 intel_runtime_pm_put(dev_priv);
1554
5ba2aaaa
CW
1555 seq_printf(m, "self-refresh: %s\n",
1556 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1557
1558 return 0;
1559}
1560
7648fa99
JB
1561static int i915_emon_status(struct seq_file *m, void *unused)
1562{
9f25d007 1563 struct drm_info_node *node = m->private;
7648fa99 1564 struct drm_device *dev = node->minor->dev;
e277a1f8 1565 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1566 unsigned long temp, chipset, gfx;
de227ef0
CW
1567 int ret;
1568
582be6b4
CW
1569 if (!IS_GEN5(dev))
1570 return -ENODEV;
1571
de227ef0
CW
1572 ret = mutex_lock_interruptible(&dev->struct_mutex);
1573 if (ret)
1574 return ret;
7648fa99
JB
1575
1576 temp = i915_mch_val(dev_priv);
1577 chipset = i915_chipset_val(dev_priv);
1578 gfx = i915_gfx_val(dev_priv);
de227ef0 1579 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1580
1581 seq_printf(m, "GMCH temp: %ld\n", temp);
1582 seq_printf(m, "Chipset power: %ld\n", chipset);
1583 seq_printf(m, "GFX power: %ld\n", gfx);
1584 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1585
1586 return 0;
1587}
1588
23b2f8bb
JB
1589static int i915_ring_freq_table(struct seq_file *m, void *unused)
1590{
9f25d007 1591 struct drm_info_node *node = m->private;
23b2f8bb 1592 struct drm_device *dev = node->minor->dev;
e277a1f8 1593 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1594 int ret = 0;
23b2f8bb
JB
1595 int gpu_freq, ia_freq;
1596
1c70c0ce 1597 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1598 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1599 return 0;
1600 }
1601
5bfa0199
PZ
1602 intel_runtime_pm_get(dev_priv);
1603
5c9669ce
TR
1604 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1605
4fc688ce 1606 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1607 if (ret)
5bfa0199 1608 goto out;
23b2f8bb 1609
267f0c90 1610 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1611
b39fb297
BW
1612 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1613 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1614 gpu_freq++) {
42c0526c
BW
1615 ia_freq = gpu_freq;
1616 sandybridge_pcode_read(dev_priv,
1617 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1618 &ia_freq);
3ebecd07
CW
1619 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1620 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1621 ((ia_freq >> 0) & 0xff) * 100,
1622 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1623 }
1624
4fc688ce 1625 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1626
5bfa0199
PZ
1627out:
1628 intel_runtime_pm_put(dev_priv);
1629 return ret;
23b2f8bb
JB
1630}
1631
44834a67
CW
1632static int i915_opregion(struct seq_file *m, void *unused)
1633{
9f25d007 1634 struct drm_info_node *node = m->private;
44834a67 1635 struct drm_device *dev = node->minor->dev;
e277a1f8 1636 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1637 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1638 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1639 int ret;
1640
0d38f009
DV
1641 if (data == NULL)
1642 return -ENOMEM;
1643
44834a67
CW
1644 ret = mutex_lock_interruptible(&dev->struct_mutex);
1645 if (ret)
0d38f009 1646 goto out;
44834a67 1647
0d38f009
DV
1648 if (opregion->header) {
1649 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1650 seq_write(m, data, OPREGION_SIZE);
1651 }
44834a67
CW
1652
1653 mutex_unlock(&dev->struct_mutex);
1654
0d38f009
DV
1655out:
1656 kfree(data);
44834a67
CW
1657 return 0;
1658}
1659
37811fcc
CW
1660static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1661{
9f25d007 1662 struct drm_info_node *node = m->private;
37811fcc 1663 struct drm_device *dev = node->minor->dev;
4520f53a 1664 struct intel_fbdev *ifbdev = NULL;
37811fcc 1665 struct intel_framebuffer *fb;
37811fcc 1666
4520f53a
DV
1667#ifdef CONFIG_DRM_I915_FBDEV
1668 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1669
1670 ifbdev = dev_priv->fbdev;
1671 fb = to_intel_framebuffer(ifbdev->helper.fb);
1672
623f9783 1673 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1674 fb->base.width,
1675 fb->base.height,
1676 fb->base.depth,
623f9783
DV
1677 fb->base.bits_per_pixel,
1678 atomic_read(&fb->base.refcount.refcount));
05394f39 1679 describe_obj(m, fb->obj);
267f0c90 1680 seq_putc(m, '\n');
4520f53a 1681#endif
37811fcc 1682
4b096ac1 1683 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1684 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1685 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1686 continue;
1687
623f9783 1688 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1689 fb->base.width,
1690 fb->base.height,
1691 fb->base.depth,
623f9783
DV
1692 fb->base.bits_per_pixel,
1693 atomic_read(&fb->base.refcount.refcount));
05394f39 1694 describe_obj(m, fb->obj);
267f0c90 1695 seq_putc(m, '\n');
37811fcc 1696 }
4b096ac1 1697 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1698
1699 return 0;
1700}
1701
c9fe99bd
OM
1702static void describe_ctx_ringbuf(struct seq_file *m,
1703 struct intel_ringbuffer *ringbuf)
1704{
1705 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1706 ringbuf->space, ringbuf->head, ringbuf->tail,
1707 ringbuf->last_retired_head);
1708}
1709
e76d3630
BW
1710static int i915_context_status(struct seq_file *m, void *unused)
1711{
9f25d007 1712 struct drm_info_node *node = m->private;
e76d3630 1713 struct drm_device *dev = node->minor->dev;
e277a1f8 1714 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1715 struct intel_engine_cs *ring;
273497e5 1716 struct intel_context *ctx;
a168c293 1717 int ret, i;
e76d3630 1718
f3d28878 1719 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1720 if (ret)
1721 return ret;
1722
3e373948 1723 if (dev_priv->ips.pwrctx) {
267f0c90 1724 seq_puts(m, "power context ");
3e373948 1725 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1726 seq_putc(m, '\n');
dc501fbc 1727 }
e76d3630 1728
3e373948 1729 if (dev_priv->ips.renderctx) {
267f0c90 1730 seq_puts(m, "render context ");
3e373948 1731 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1732 seq_putc(m, '\n');
dc501fbc 1733 }
e76d3630 1734
a33afea5 1735 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1736 if (!i915.enable_execlists &&
1737 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1738 continue;
1739
a33afea5 1740 seq_puts(m, "HW context ");
3ccfd19d 1741 describe_ctx(m, ctx);
c9fe99bd 1742 for_each_ring(ring, dev_priv, i) {
a33afea5 1743 if (ring->default_context == ctx)
c9fe99bd
OM
1744 seq_printf(m, "(default context %s) ",
1745 ring->name);
1746 }
1747
1748 if (i915.enable_execlists) {
1749 seq_putc(m, '\n');
1750 for_each_ring(ring, dev_priv, i) {
1751 struct drm_i915_gem_object *ctx_obj =
1752 ctx->engine[i].state;
1753 struct intel_ringbuffer *ringbuf =
1754 ctx->engine[i].ringbuf;
1755
1756 seq_printf(m, "%s: ", ring->name);
1757 if (ctx_obj)
1758 describe_obj(m, ctx_obj);
1759 if (ringbuf)
1760 describe_ctx_ringbuf(m, ringbuf);
1761 seq_putc(m, '\n');
1762 }
1763 } else {
1764 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1765 }
a33afea5 1766
a33afea5 1767 seq_putc(m, '\n');
a168c293
BW
1768 }
1769
f3d28878 1770 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1771
1772 return 0;
1773}
1774
064ca1d2
TD
1775static void i915_dump_lrc_obj(struct seq_file *m,
1776 struct intel_engine_cs *ring,
1777 struct drm_i915_gem_object *ctx_obj)
1778{
1779 struct page *page;
1780 uint32_t *reg_state;
1781 int j;
1782 unsigned long ggtt_offset = 0;
1783
1784 if (ctx_obj == NULL) {
1785 seq_printf(m, "Context on %s with no gem object\n",
1786 ring->name);
1787 return;
1788 }
1789
1790 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1791 intel_execlists_ctx_id(ctx_obj));
1792
1793 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1794 seq_puts(m, "\tNot bound in GGTT\n");
1795 else
1796 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1797
1798 if (i915_gem_object_get_pages(ctx_obj)) {
1799 seq_puts(m, "\tFailed to get pages for context object\n");
1800 return;
1801 }
1802
1803 page = i915_gem_object_get_page(ctx_obj, 1);
1804 if (!WARN_ON(page == NULL)) {
1805 reg_state = kmap_atomic(page);
1806
1807 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1808 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1809 ggtt_offset + 4096 + (j * 4),
1810 reg_state[j], reg_state[j + 1],
1811 reg_state[j + 2], reg_state[j + 3]);
1812 }
1813 kunmap_atomic(reg_state);
1814 }
1815
1816 seq_putc(m, '\n');
1817}
1818
c0ab1ae9
BW
1819static int i915_dump_lrc(struct seq_file *m, void *unused)
1820{
1821 struct drm_info_node *node = (struct drm_info_node *) m->private;
1822 struct drm_device *dev = node->minor->dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824 struct intel_engine_cs *ring;
1825 struct intel_context *ctx;
1826 int ret, i;
1827
1828 if (!i915.enable_execlists) {
1829 seq_printf(m, "Logical Ring Contexts are disabled\n");
1830 return 0;
1831 }
1832
1833 ret = mutex_lock_interruptible(&dev->struct_mutex);
1834 if (ret)
1835 return ret;
1836
1837 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1838 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
1839 if (ring->default_context != ctx)
1840 i915_dump_lrc_obj(m, ring,
1841 ctx->engine[i].state);
c0ab1ae9
BW
1842 }
1843 }
1844
1845 mutex_unlock(&dev->struct_mutex);
1846
1847 return 0;
1848}
1849
4ba70e44
OM
1850static int i915_execlists(struct seq_file *m, void *data)
1851{
1852 struct drm_info_node *node = (struct drm_info_node *)m->private;
1853 struct drm_device *dev = node->minor->dev;
1854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 struct intel_engine_cs *ring;
1856 u32 status_pointer;
1857 u8 read_pointer;
1858 u8 write_pointer;
1859 u32 status;
1860 u32 ctx_id;
1861 struct list_head *cursor;
1862 int ring_id, i;
1863 int ret;
1864
1865 if (!i915.enable_execlists) {
1866 seq_puts(m, "Logical Ring Contexts are disabled\n");
1867 return 0;
1868 }
1869
1870 ret = mutex_lock_interruptible(&dev->struct_mutex);
1871 if (ret)
1872 return ret;
1873
fc0412ec
MT
1874 intel_runtime_pm_get(dev_priv);
1875
4ba70e44
OM
1876 for_each_ring(ring, dev_priv, ring_id) {
1877 struct intel_ctx_submit_request *head_req = NULL;
1878 int count = 0;
1879 unsigned long flags;
1880
1881 seq_printf(m, "%s\n", ring->name);
1882
1883 status = I915_READ(RING_EXECLIST_STATUS(ring));
1884 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1885 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1886 status, ctx_id);
1887
1888 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1889 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1890
1891 read_pointer = ring->next_context_status_buffer;
1892 write_pointer = status_pointer & 0x07;
1893 if (read_pointer > write_pointer)
1894 write_pointer += 6;
1895 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1896 read_pointer, write_pointer);
1897
1898 for (i = 0; i < 6; i++) {
1899 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1900 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1901
1902 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1903 i, status, ctx_id);
1904 }
1905
1906 spin_lock_irqsave(&ring->execlist_lock, flags);
1907 list_for_each(cursor, &ring->execlist_queue)
1908 count++;
1909 head_req = list_first_entry_or_null(&ring->execlist_queue,
1910 struct intel_ctx_submit_request, execlist_link);
1911 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1912
1913 seq_printf(m, "\t%d requests in queue\n", count);
1914 if (head_req) {
1915 struct drm_i915_gem_object *ctx_obj;
1916
1917 ctx_obj = head_req->ctx->engine[ring_id].state;
1918 seq_printf(m, "\tHead request id: %u\n",
1919 intel_execlists_ctx_id(ctx_obj));
1920 seq_printf(m, "\tHead request tail: %u\n",
1921 head_req->tail);
1922 }
1923
1924 seq_putc(m, '\n');
1925 }
1926
fc0412ec 1927 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
1928 mutex_unlock(&dev->struct_mutex);
1929
1930 return 0;
1931}
1932
6d794d42
BW
1933static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1934{
9f25d007 1935 struct drm_info_node *node = m->private;
6d794d42
BW
1936 struct drm_device *dev = node->minor->dev;
1937 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1938 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1939
907b28c5 1940 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1941 if (IS_VALLEYVIEW(dev)) {
1942 fw_rendercount = dev_priv->uncore.fw_rendercount;
1943 fw_mediacount = dev_priv->uncore.fw_mediacount;
1944 } else
1945 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1946 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1947
43709ba0
D
1948 if (IS_VALLEYVIEW(dev)) {
1949 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1950 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1951 } else
1952 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1953
1954 return 0;
1955}
1956
ea16a3cd
DV
1957static const char *swizzle_string(unsigned swizzle)
1958{
aee56cff 1959 switch (swizzle) {
ea16a3cd
DV
1960 case I915_BIT_6_SWIZZLE_NONE:
1961 return "none";
1962 case I915_BIT_6_SWIZZLE_9:
1963 return "bit9";
1964 case I915_BIT_6_SWIZZLE_9_10:
1965 return "bit9/bit10";
1966 case I915_BIT_6_SWIZZLE_9_11:
1967 return "bit9/bit11";
1968 case I915_BIT_6_SWIZZLE_9_10_11:
1969 return "bit9/bit10/bit11";
1970 case I915_BIT_6_SWIZZLE_9_17:
1971 return "bit9/bit17";
1972 case I915_BIT_6_SWIZZLE_9_10_17:
1973 return "bit9/bit10/bit17";
1974 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1975 return "unknown";
ea16a3cd
DV
1976 }
1977
1978 return "bug";
1979}
1980
1981static int i915_swizzle_info(struct seq_file *m, void *data)
1982{
9f25d007 1983 struct drm_info_node *node = m->private;
ea16a3cd
DV
1984 struct drm_device *dev = node->minor->dev;
1985 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1986 int ret;
1987
1988 ret = mutex_lock_interruptible(&dev->struct_mutex);
1989 if (ret)
1990 return ret;
c8c8fb33 1991 intel_runtime_pm_get(dev_priv);
ea16a3cd 1992
ea16a3cd
DV
1993 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1994 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1995 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1996 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1997
1998 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1999 seq_printf(m, "DDC = 0x%08x\n",
2000 I915_READ(DCC));
656bfa3a
DV
2001 seq_printf(m, "DDC2 = 0x%08x\n",
2002 I915_READ(DCC2));
ea16a3cd
DV
2003 seq_printf(m, "C0DRB3 = 0x%04x\n",
2004 I915_READ16(C0DRB3));
2005 seq_printf(m, "C1DRB3 = 0x%04x\n",
2006 I915_READ16(C1DRB3));
9d3203e1 2007 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2008 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2009 I915_READ(MAD_DIMM_C0));
2010 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2011 I915_READ(MAD_DIMM_C1));
2012 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2013 I915_READ(MAD_DIMM_C2));
2014 seq_printf(m, "TILECTL = 0x%08x\n",
2015 I915_READ(TILECTL));
5907f5fb 2016 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2017 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2018 I915_READ(GAMTARBMODE));
2019 else
2020 seq_printf(m, "ARB_MODE = 0x%08x\n",
2021 I915_READ(ARB_MODE));
3fa7d235
DV
2022 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2023 I915_READ(DISP_ARB_CTL));
ea16a3cd 2024 }
656bfa3a
DV
2025
2026 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2027 seq_puts(m, "L-shaped memory detected\n");
2028
c8c8fb33 2029 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2030 mutex_unlock(&dev->struct_mutex);
2031
2032 return 0;
2033}
2034
1c60fef5
BW
2035static int per_file_ctx(int id, void *ptr, void *data)
2036{
273497e5 2037 struct intel_context *ctx = ptr;
1c60fef5 2038 struct seq_file *m = data;
ae6c4806
DV
2039 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2040
2041 if (!ppgtt) {
2042 seq_printf(m, " no ppgtt for context %d\n",
2043 ctx->user_handle);
2044 return 0;
2045 }
1c60fef5 2046
f83d6518
OM
2047 if (i915_gem_context_is_default(ctx))
2048 seq_puts(m, " default context:\n");
2049 else
821d66dd 2050 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2051 ppgtt->debug_dump(ppgtt, m);
2052
2053 return 0;
2054}
2055
77df6772 2056static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2057{
3cf17fc5 2058 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2059 struct intel_engine_cs *ring;
77df6772
BW
2060 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2061 int unused, i;
3cf17fc5 2062
77df6772
BW
2063 if (!ppgtt)
2064 return;
2065
2066 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 2067 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
2068 for_each_ring(ring, dev_priv, unused) {
2069 seq_printf(m, "%s\n", ring->name);
2070 for (i = 0; i < 4; i++) {
2071 u32 offset = 0x270 + i * 8;
2072 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2073 pdp <<= 32;
2074 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2075 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2076 }
2077 }
2078}
2079
2080static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2081{
2082 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2083 struct intel_engine_cs *ring;
1c60fef5 2084 struct drm_file *file;
77df6772 2085 int i;
3cf17fc5 2086
3cf17fc5
DV
2087 if (INTEL_INFO(dev)->gen == 6)
2088 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2089
a2c7f6fd 2090 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2091 seq_printf(m, "%s\n", ring->name);
2092 if (INTEL_INFO(dev)->gen == 7)
2093 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2094 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2095 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2096 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2097 }
2098 if (dev_priv->mm.aliasing_ppgtt) {
2099 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2100
267f0c90 2101 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 2102 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 2103
87d60b63 2104 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2105 }
1c60fef5
BW
2106
2107 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2108 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2109
1c60fef5
BW
2110 seq_printf(m, "proc: %s\n",
2111 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2112 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2113 }
2114 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2115}
2116
2117static int i915_ppgtt_info(struct seq_file *m, void *data)
2118{
9f25d007 2119 struct drm_info_node *node = m->private;
77df6772 2120 struct drm_device *dev = node->minor->dev;
c8c8fb33 2121 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2122
2123 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2124 if (ret)
2125 return ret;
c8c8fb33 2126 intel_runtime_pm_get(dev_priv);
77df6772
BW
2127
2128 if (INTEL_INFO(dev)->gen >= 8)
2129 gen8_ppgtt_info(m, dev);
2130 else if (INTEL_INFO(dev)->gen >= 6)
2131 gen6_ppgtt_info(m, dev);
2132
c8c8fb33 2133 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2134 mutex_unlock(&dev->struct_mutex);
2135
2136 return 0;
2137}
2138
63573eb7
BW
2139static int i915_llc(struct seq_file *m, void *data)
2140{
9f25d007 2141 struct drm_info_node *node = m->private;
63573eb7
BW
2142 struct drm_device *dev = node->minor->dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144
2145 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2146 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2147 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2148
2149 return 0;
2150}
2151
e91fd8c6
RV
2152static int i915_edp_psr_status(struct seq_file *m, void *data)
2153{
2154 struct drm_info_node *node = m->private;
2155 struct drm_device *dev = node->minor->dev;
2156 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2157 u32 psrperf = 0;
a6cbdb8e
RV
2158 u32 stat[3];
2159 enum pipe pipe;
a031d709 2160 bool enabled = false;
e91fd8c6 2161
c8c8fb33
PZ
2162 intel_runtime_pm_get(dev_priv);
2163
fa128fa6 2164 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2165 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2166 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2167 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2168 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2169 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2170 dev_priv->psr.busy_frontbuffer_bits);
2171 seq_printf(m, "Re-enable work scheduled: %s\n",
2172 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2173
a6cbdb8e
RV
2174 if (HAS_PSR(dev)) {
2175 if (HAS_DDI(dev))
2176 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2177 else {
2178 for_each_pipe(dev_priv, pipe) {
2179 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2180 VLV_EDP_PSR_CURR_STATE_MASK;
2181 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2182 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2183 enabled = true;
2184 }
2185 }
2186 }
2187 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2188
2189 if (!HAS_DDI(dev))
2190 for_each_pipe(dev_priv, pipe) {
2191 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2192 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2193 seq_printf(m, " pipe %c", pipe_name(pipe));
2194 }
2195 seq_puts(m, "\n");
e91fd8c6 2196
a6cbdb8e
RV
2197 /* CHV PSR has no kind of performance counter */
2198 if (HAS_PSR(dev) && HAS_DDI(dev)) {
a031d709
RV
2199 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2200 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2201
2202 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2203 }
fa128fa6 2204 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2205
c8c8fb33 2206 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2207 return 0;
2208}
2209
d2e216d0
RV
2210static int i915_sink_crc(struct seq_file *m, void *data)
2211{
2212 struct drm_info_node *node = m->private;
2213 struct drm_device *dev = node->minor->dev;
2214 struct intel_encoder *encoder;
2215 struct intel_connector *connector;
2216 struct intel_dp *intel_dp = NULL;
2217 int ret;
2218 u8 crc[6];
2219
2220 drm_modeset_lock_all(dev);
2221 list_for_each_entry(connector, &dev->mode_config.connector_list,
2222 base.head) {
2223
2224 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2225 continue;
2226
b6ae3c7c
PZ
2227 if (!connector->base.encoder)
2228 continue;
2229
d2e216d0
RV
2230 encoder = to_intel_encoder(connector->base.encoder);
2231 if (encoder->type != INTEL_OUTPUT_EDP)
2232 continue;
2233
2234 intel_dp = enc_to_intel_dp(&encoder->base);
2235
2236 ret = intel_dp_sink_crc(intel_dp, crc);
2237 if (ret)
2238 goto out;
2239
2240 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2241 crc[0], crc[1], crc[2],
2242 crc[3], crc[4], crc[5]);
2243 goto out;
2244 }
2245 ret = -ENODEV;
2246out:
2247 drm_modeset_unlock_all(dev);
2248 return ret;
2249}
2250
ec013e7f
JB
2251static int i915_energy_uJ(struct seq_file *m, void *data)
2252{
2253 struct drm_info_node *node = m->private;
2254 struct drm_device *dev = node->minor->dev;
2255 struct drm_i915_private *dev_priv = dev->dev_private;
2256 u64 power;
2257 u32 units;
2258
2259 if (INTEL_INFO(dev)->gen < 6)
2260 return -ENODEV;
2261
36623ef8
PZ
2262 intel_runtime_pm_get(dev_priv);
2263
ec013e7f
JB
2264 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2265 power = (power & 0x1f00) >> 8;
2266 units = 1000000 / (1 << power); /* convert to uJ */
2267 power = I915_READ(MCH_SECP_NRG_STTS);
2268 power *= units;
2269
36623ef8
PZ
2270 intel_runtime_pm_put(dev_priv);
2271
ec013e7f 2272 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2273
2274 return 0;
2275}
2276
2277static int i915_pc8_status(struct seq_file *m, void *unused)
2278{
9f25d007 2279 struct drm_info_node *node = m->private;
371db66a
PZ
2280 struct drm_device *dev = node->minor->dev;
2281 struct drm_i915_private *dev_priv = dev->dev_private;
2282
85b8d5c2 2283 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2284 seq_puts(m, "not supported\n");
2285 return 0;
2286 }
2287
86c4ec0d 2288 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2289 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2290 yesno(!intel_irqs_enabled(dev_priv)));
371db66a 2291
ec013e7f
JB
2292 return 0;
2293}
2294
1da51581
ID
2295static const char *power_domain_str(enum intel_display_power_domain domain)
2296{
2297 switch (domain) {
2298 case POWER_DOMAIN_PIPE_A:
2299 return "PIPE_A";
2300 case POWER_DOMAIN_PIPE_B:
2301 return "PIPE_B";
2302 case POWER_DOMAIN_PIPE_C:
2303 return "PIPE_C";
2304 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2305 return "PIPE_A_PANEL_FITTER";
2306 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2307 return "PIPE_B_PANEL_FITTER";
2308 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2309 return "PIPE_C_PANEL_FITTER";
2310 case POWER_DOMAIN_TRANSCODER_A:
2311 return "TRANSCODER_A";
2312 case POWER_DOMAIN_TRANSCODER_B:
2313 return "TRANSCODER_B";
2314 case POWER_DOMAIN_TRANSCODER_C:
2315 return "TRANSCODER_C";
2316 case POWER_DOMAIN_TRANSCODER_EDP:
2317 return "TRANSCODER_EDP";
319be8ae
ID
2318 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2319 return "PORT_DDI_A_2_LANES";
2320 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2321 return "PORT_DDI_A_4_LANES";
2322 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2323 return "PORT_DDI_B_2_LANES";
2324 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2325 return "PORT_DDI_B_4_LANES";
2326 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2327 return "PORT_DDI_C_2_LANES";
2328 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2329 return "PORT_DDI_C_4_LANES";
2330 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2331 return "PORT_DDI_D_2_LANES";
2332 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2333 return "PORT_DDI_D_4_LANES";
2334 case POWER_DOMAIN_PORT_DSI:
2335 return "PORT_DSI";
2336 case POWER_DOMAIN_PORT_CRT:
2337 return "PORT_CRT";
2338 case POWER_DOMAIN_PORT_OTHER:
2339 return "PORT_OTHER";
1da51581
ID
2340 case POWER_DOMAIN_VGA:
2341 return "VGA";
2342 case POWER_DOMAIN_AUDIO:
2343 return "AUDIO";
bd2bb1b9
PZ
2344 case POWER_DOMAIN_PLLS:
2345 return "PLLS";
1da51581
ID
2346 case POWER_DOMAIN_INIT:
2347 return "INIT";
2348 default:
2349 WARN_ON(1);
2350 return "?";
2351 }
2352}
2353
2354static int i915_power_domain_info(struct seq_file *m, void *unused)
2355{
9f25d007 2356 struct drm_info_node *node = m->private;
1da51581
ID
2357 struct drm_device *dev = node->minor->dev;
2358 struct drm_i915_private *dev_priv = dev->dev_private;
2359 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2360 int i;
2361
2362 mutex_lock(&power_domains->lock);
2363
2364 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2365 for (i = 0; i < power_domains->power_well_count; i++) {
2366 struct i915_power_well *power_well;
2367 enum intel_display_power_domain power_domain;
2368
2369 power_well = &power_domains->power_wells[i];
2370 seq_printf(m, "%-25s %d\n", power_well->name,
2371 power_well->count);
2372
2373 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2374 power_domain++) {
2375 if (!(BIT(power_domain) & power_well->domains))
2376 continue;
2377
2378 seq_printf(m, " %-23s %d\n",
2379 power_domain_str(power_domain),
2380 power_domains->domain_use_count[power_domain]);
2381 }
2382 }
2383
2384 mutex_unlock(&power_domains->lock);
2385
2386 return 0;
2387}
2388
53f5e3ca
JB
2389static void intel_seq_print_mode(struct seq_file *m, int tabs,
2390 struct drm_display_mode *mode)
2391{
2392 int i;
2393
2394 for (i = 0; i < tabs; i++)
2395 seq_putc(m, '\t');
2396
2397 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2398 mode->base.id, mode->name,
2399 mode->vrefresh, mode->clock,
2400 mode->hdisplay, mode->hsync_start,
2401 mode->hsync_end, mode->htotal,
2402 mode->vdisplay, mode->vsync_start,
2403 mode->vsync_end, mode->vtotal,
2404 mode->type, mode->flags);
2405}
2406
2407static void intel_encoder_info(struct seq_file *m,
2408 struct intel_crtc *intel_crtc,
2409 struct intel_encoder *intel_encoder)
2410{
9f25d007 2411 struct drm_info_node *node = m->private;
53f5e3ca
JB
2412 struct drm_device *dev = node->minor->dev;
2413 struct drm_crtc *crtc = &intel_crtc->base;
2414 struct intel_connector *intel_connector;
2415 struct drm_encoder *encoder;
2416
2417 encoder = &intel_encoder->base;
2418 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2419 encoder->base.id, encoder->name);
53f5e3ca
JB
2420 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2421 struct drm_connector *connector = &intel_connector->base;
2422 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2423 connector->base.id,
c23cc417 2424 connector->name,
53f5e3ca
JB
2425 drm_get_connector_status_name(connector->status));
2426 if (connector->status == connector_status_connected) {
2427 struct drm_display_mode *mode = &crtc->mode;
2428 seq_printf(m, ", mode:\n");
2429 intel_seq_print_mode(m, 2, mode);
2430 } else {
2431 seq_putc(m, '\n');
2432 }
2433 }
2434}
2435
2436static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2437{
9f25d007 2438 struct drm_info_node *node = m->private;
53f5e3ca
JB
2439 struct drm_device *dev = node->minor->dev;
2440 struct drm_crtc *crtc = &intel_crtc->base;
2441 struct intel_encoder *intel_encoder;
2442
5aa8a937
MR
2443 if (crtc->primary->fb)
2444 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2445 crtc->primary->fb->base.id, crtc->x, crtc->y,
2446 crtc->primary->fb->width, crtc->primary->fb->height);
2447 else
2448 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2449 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2450 intel_encoder_info(m, intel_crtc, intel_encoder);
2451}
2452
2453static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2454{
2455 struct drm_display_mode *mode = panel->fixed_mode;
2456
2457 seq_printf(m, "\tfixed mode:\n");
2458 intel_seq_print_mode(m, 2, mode);
2459}
2460
2461static void intel_dp_info(struct seq_file *m,
2462 struct intel_connector *intel_connector)
2463{
2464 struct intel_encoder *intel_encoder = intel_connector->encoder;
2465 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2466
2467 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2468 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2469 "no");
2470 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2471 intel_panel_info(m, &intel_connector->panel);
2472}
2473
2474static void intel_hdmi_info(struct seq_file *m,
2475 struct intel_connector *intel_connector)
2476{
2477 struct intel_encoder *intel_encoder = intel_connector->encoder;
2478 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2479
2480 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2481 "no");
2482}
2483
2484static void intel_lvds_info(struct seq_file *m,
2485 struct intel_connector *intel_connector)
2486{
2487 intel_panel_info(m, &intel_connector->panel);
2488}
2489
2490static void intel_connector_info(struct seq_file *m,
2491 struct drm_connector *connector)
2492{
2493 struct intel_connector *intel_connector = to_intel_connector(connector);
2494 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2495 struct drm_display_mode *mode;
53f5e3ca
JB
2496
2497 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2498 connector->base.id, connector->name,
53f5e3ca
JB
2499 drm_get_connector_status_name(connector->status));
2500 if (connector->status == connector_status_connected) {
2501 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2502 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2503 connector->display_info.width_mm,
2504 connector->display_info.height_mm);
2505 seq_printf(m, "\tsubpixel order: %s\n",
2506 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2507 seq_printf(m, "\tCEA rev: %d\n",
2508 connector->display_info.cea_rev);
2509 }
36cd7444
DA
2510 if (intel_encoder) {
2511 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2512 intel_encoder->type == INTEL_OUTPUT_EDP)
2513 intel_dp_info(m, intel_connector);
2514 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2515 intel_hdmi_info(m, intel_connector);
2516 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2517 intel_lvds_info(m, intel_connector);
2518 }
53f5e3ca 2519
f103fc7d
JB
2520 seq_printf(m, "\tmodes:\n");
2521 list_for_each_entry(mode, &connector->modes, head)
2522 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2523}
2524
065f2ec2
CW
2525static bool cursor_active(struct drm_device *dev, int pipe)
2526{
2527 struct drm_i915_private *dev_priv = dev->dev_private;
2528 u32 state;
2529
2530 if (IS_845G(dev) || IS_I865G(dev))
2531 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2532 else
5efb3e28 2533 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2534
2535 return state;
2536}
2537
2538static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2539{
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541 u32 pos;
2542
5efb3e28 2543 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2544
2545 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2546 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2547 *x = -*x;
2548
2549 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2550 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2551 *y = -*y;
2552
2553 return cursor_active(dev, pipe);
2554}
2555
53f5e3ca
JB
2556static int i915_display_info(struct seq_file *m, void *unused)
2557{
9f25d007 2558 struct drm_info_node *node = m->private;
53f5e3ca 2559 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2560 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2561 struct intel_crtc *crtc;
53f5e3ca
JB
2562 struct drm_connector *connector;
2563
b0e5ddf3 2564 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2565 drm_modeset_lock_all(dev);
2566 seq_printf(m, "CRTC info\n");
2567 seq_printf(m, "---------\n");
d3fcc808 2568 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2569 bool active;
2570 int x, y;
53f5e3ca 2571
57127efa 2572 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2573 crtc->base.base.id, pipe_name(crtc->pipe),
57127efa 2574 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
a23dc658 2575 if (crtc->active) {
065f2ec2
CW
2576 intel_crtc_info(m, crtc);
2577
a23dc658 2578 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2579 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2580 yesno(crtc->cursor_base),
57127efa
CW
2581 x, y, crtc->cursor_width, crtc->cursor_height,
2582 crtc->cursor_addr, yesno(active));
a23dc658 2583 }
cace841c
DV
2584
2585 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2586 yesno(!crtc->cpu_fifo_underrun_disabled),
2587 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2588 }
2589
2590 seq_printf(m, "\n");
2591 seq_printf(m, "Connector info\n");
2592 seq_printf(m, "--------------\n");
2593 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2594 intel_connector_info(m, connector);
2595 }
2596 drm_modeset_unlock_all(dev);
b0e5ddf3 2597 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2598
2599 return 0;
2600}
2601
e04934cf
BW
2602static int i915_semaphore_status(struct seq_file *m, void *unused)
2603{
2604 struct drm_info_node *node = (struct drm_info_node *) m->private;
2605 struct drm_device *dev = node->minor->dev;
2606 struct drm_i915_private *dev_priv = dev->dev_private;
2607 struct intel_engine_cs *ring;
2608 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2609 int i, j, ret;
2610
2611 if (!i915_semaphore_is_enabled(dev)) {
2612 seq_puts(m, "Semaphores are disabled\n");
2613 return 0;
2614 }
2615
2616 ret = mutex_lock_interruptible(&dev->struct_mutex);
2617 if (ret)
2618 return ret;
03872064 2619 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2620
2621 if (IS_BROADWELL(dev)) {
2622 struct page *page;
2623 uint64_t *seqno;
2624
2625 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2626
2627 seqno = (uint64_t *)kmap_atomic(page);
2628 for_each_ring(ring, dev_priv, i) {
2629 uint64_t offset;
2630
2631 seq_printf(m, "%s\n", ring->name);
2632
2633 seq_puts(m, " Last signal:");
2634 for (j = 0; j < num_rings; j++) {
2635 offset = i * I915_NUM_RINGS + j;
2636 seq_printf(m, "0x%08llx (0x%02llx) ",
2637 seqno[offset], offset * 8);
2638 }
2639 seq_putc(m, '\n');
2640
2641 seq_puts(m, " Last wait: ");
2642 for (j = 0; j < num_rings; j++) {
2643 offset = i + (j * I915_NUM_RINGS);
2644 seq_printf(m, "0x%08llx (0x%02llx) ",
2645 seqno[offset], offset * 8);
2646 }
2647 seq_putc(m, '\n');
2648
2649 }
2650 kunmap_atomic(seqno);
2651 } else {
2652 seq_puts(m, " Last signal:");
2653 for_each_ring(ring, dev_priv, i)
2654 for (j = 0; j < num_rings; j++)
2655 seq_printf(m, "0x%08x\n",
2656 I915_READ(ring->semaphore.mbox.signal[j]));
2657 seq_putc(m, '\n');
2658 }
2659
2660 seq_puts(m, "\nSync seqno:\n");
2661 for_each_ring(ring, dev_priv, i) {
2662 for (j = 0; j < num_rings; j++) {
2663 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2664 }
2665 seq_putc(m, '\n');
2666 }
2667 seq_putc(m, '\n');
2668
03872064 2669 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2670 mutex_unlock(&dev->struct_mutex);
2671 return 0;
2672}
2673
728e29d7
DV
2674static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2675{
2676 struct drm_info_node *node = (struct drm_info_node *) m->private;
2677 struct drm_device *dev = node->minor->dev;
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 int i;
2680
2681 drm_modeset_lock_all(dev);
2682 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2683 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2684
2685 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 2686 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 2687 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 2688 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
2689 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
2690 seq_printf(m, " dpll_md: 0x%08x\n",
2691 pll->config.hw_state.dpll_md);
2692 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
2693 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
2694 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
2695 }
2696 drm_modeset_unlock_all(dev);
2697
2698 return 0;
2699}
2700
1ed1ef9d 2701static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
2702{
2703 int i;
2704 int ret;
2705 struct drm_info_node *node = (struct drm_info_node *) m->private;
2706 struct drm_device *dev = node->minor->dev;
2707 struct drm_i915_private *dev_priv = dev->dev_private;
2708
888b5995
AS
2709 ret = mutex_lock_interruptible(&dev->struct_mutex);
2710 if (ret)
2711 return ret;
2712
2713 intel_runtime_pm_get(dev_priv);
2714
7225342a
MK
2715 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
2716 for (i = 0; i < dev_priv->workarounds.count; ++i) {
2fa60f6d
MK
2717 u32 addr, mask, value, read;
2718 bool ok;
888b5995 2719
7225342a
MK
2720 addr = dev_priv->workarounds.reg[i].addr;
2721 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
2722 value = dev_priv->workarounds.reg[i].value;
2723 read = I915_READ(addr);
2724 ok = (value & mask) == (read & mask);
2725 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
2726 addr, value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
2727 }
2728
2729 intel_runtime_pm_put(dev_priv);
2730 mutex_unlock(&dev->struct_mutex);
2731
2732 return 0;
2733}
2734
c5511e44
DL
2735static int i915_ddb_info(struct seq_file *m, void *unused)
2736{
2737 struct drm_info_node *node = m->private;
2738 struct drm_device *dev = node->minor->dev;
2739 struct drm_i915_private *dev_priv = dev->dev_private;
2740 struct skl_ddb_allocation *ddb;
2741 struct skl_ddb_entry *entry;
2742 enum pipe pipe;
2743 int plane;
2744
2745 drm_modeset_lock_all(dev);
2746
2747 ddb = &dev_priv->wm.skl_hw.ddb;
2748
2749 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
2750
2751 for_each_pipe(dev_priv, pipe) {
2752 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
2753
2754 for_each_plane(pipe, plane) {
2755 entry = &ddb->plane[pipe][plane];
2756 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
2757 entry->start, entry->end,
2758 skl_ddb_entry_size(entry));
2759 }
2760
2761 entry = &ddb->cursor[pipe];
2762 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
2763 entry->end, skl_ddb_entry_size(entry));
2764 }
2765
2766 drm_modeset_unlock_all(dev);
2767
2768 return 0;
2769}
2770
07144428
DL
2771struct pipe_crc_info {
2772 const char *name;
2773 struct drm_device *dev;
2774 enum pipe pipe;
2775};
2776
11bed958
DA
2777static int i915_dp_mst_info(struct seq_file *m, void *unused)
2778{
2779 struct drm_info_node *node = (struct drm_info_node *) m->private;
2780 struct drm_device *dev = node->minor->dev;
2781 struct drm_encoder *encoder;
2782 struct intel_encoder *intel_encoder;
2783 struct intel_digital_port *intel_dig_port;
2784 drm_modeset_lock_all(dev);
2785 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2786 intel_encoder = to_intel_encoder(encoder);
2787 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2788 continue;
2789 intel_dig_port = enc_to_dig_port(encoder);
2790 if (!intel_dig_port->dp.can_mst)
2791 continue;
2792
2793 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2794 }
2795 drm_modeset_unlock_all(dev);
2796 return 0;
2797}
2798
07144428
DL
2799static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2800{
be5c7a90
DL
2801 struct pipe_crc_info *info = inode->i_private;
2802 struct drm_i915_private *dev_priv = info->dev->dev_private;
2803 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2804
7eb1c496
DV
2805 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2806 return -ENODEV;
2807
d538bbdf
DL
2808 spin_lock_irq(&pipe_crc->lock);
2809
2810 if (pipe_crc->opened) {
2811 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2812 return -EBUSY; /* already open */
2813 }
2814
d538bbdf 2815 pipe_crc->opened = true;
07144428
DL
2816 filep->private_data = inode->i_private;
2817
d538bbdf
DL
2818 spin_unlock_irq(&pipe_crc->lock);
2819
07144428
DL
2820 return 0;
2821}
2822
2823static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2824{
be5c7a90
DL
2825 struct pipe_crc_info *info = inode->i_private;
2826 struct drm_i915_private *dev_priv = info->dev->dev_private;
2827 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2828
d538bbdf
DL
2829 spin_lock_irq(&pipe_crc->lock);
2830 pipe_crc->opened = false;
2831 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2832
07144428
DL
2833 return 0;
2834}
2835
2836/* (6 fields, 8 chars each, space separated (5) + '\n') */
2837#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2838/* account for \'0' */
2839#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2840
2841static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2842{
d538bbdf
DL
2843 assert_spin_locked(&pipe_crc->lock);
2844 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2845 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2846}
2847
2848static ssize_t
2849i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2850 loff_t *pos)
2851{
2852 struct pipe_crc_info *info = filep->private_data;
2853 struct drm_device *dev = info->dev;
2854 struct drm_i915_private *dev_priv = dev->dev_private;
2855 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2856 char buf[PIPE_CRC_BUFFER_LEN];
2857 int head, tail, n_entries, n;
2858 ssize_t bytes_read;
2859
2860 /*
2861 * Don't allow user space to provide buffers not big enough to hold
2862 * a line of data.
2863 */
2864 if (count < PIPE_CRC_LINE_LEN)
2865 return -EINVAL;
2866
2867 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2868 return 0;
07144428
DL
2869
2870 /* nothing to read */
d538bbdf 2871 spin_lock_irq(&pipe_crc->lock);
07144428 2872 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2873 int ret;
2874
2875 if (filep->f_flags & O_NONBLOCK) {
2876 spin_unlock_irq(&pipe_crc->lock);
07144428 2877 return -EAGAIN;
d538bbdf 2878 }
07144428 2879
d538bbdf
DL
2880 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2881 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2882 if (ret) {
2883 spin_unlock_irq(&pipe_crc->lock);
2884 return ret;
2885 }
8bf1e9f1
SH
2886 }
2887
07144428 2888 /* We now have one or more entries to read */
d538bbdf
DL
2889 head = pipe_crc->head;
2890 tail = pipe_crc->tail;
07144428
DL
2891 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2892 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2893 spin_unlock_irq(&pipe_crc->lock);
2894
07144428
DL
2895 bytes_read = 0;
2896 n = 0;
2897 do {
b2c88f5b 2898 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2899 int ret;
8bf1e9f1 2900
07144428
DL
2901 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2902 "%8u %8x %8x %8x %8x %8x\n",
2903 entry->frame, entry->crc[0],
2904 entry->crc[1], entry->crc[2],
2905 entry->crc[3], entry->crc[4]);
2906
2907 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2908 buf, PIPE_CRC_LINE_LEN);
2909 if (ret == PIPE_CRC_LINE_LEN)
2910 return -EFAULT;
b2c88f5b
DL
2911
2912 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2913 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2914 n++;
2915 } while (--n_entries);
8bf1e9f1 2916
d538bbdf
DL
2917 spin_lock_irq(&pipe_crc->lock);
2918 pipe_crc->tail = tail;
2919 spin_unlock_irq(&pipe_crc->lock);
2920
07144428
DL
2921 return bytes_read;
2922}
2923
2924static const struct file_operations i915_pipe_crc_fops = {
2925 .owner = THIS_MODULE,
2926 .open = i915_pipe_crc_open,
2927 .read = i915_pipe_crc_read,
2928 .release = i915_pipe_crc_release,
2929};
2930
2931static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2932 {
2933 .name = "i915_pipe_A_crc",
2934 .pipe = PIPE_A,
2935 },
2936 {
2937 .name = "i915_pipe_B_crc",
2938 .pipe = PIPE_B,
2939 },
2940 {
2941 .name = "i915_pipe_C_crc",
2942 .pipe = PIPE_C,
2943 },
2944};
2945
2946static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2947 enum pipe pipe)
2948{
2949 struct drm_device *dev = minor->dev;
2950 struct dentry *ent;
2951 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2952
2953 info->dev = dev;
2954 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2955 &i915_pipe_crc_fops);
f3c5fe97
WY
2956 if (!ent)
2957 return -ENOMEM;
07144428
DL
2958
2959 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2960}
2961
e8dfcf78 2962static const char * const pipe_crc_sources[] = {
926321d5
DV
2963 "none",
2964 "plane1",
2965 "plane2",
2966 "pf",
5b3a856b 2967 "pipe",
3d099a05
DV
2968 "TV",
2969 "DP-B",
2970 "DP-C",
2971 "DP-D",
46a19188 2972 "auto",
926321d5
DV
2973};
2974
2975static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2976{
2977 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2978 return pipe_crc_sources[source];
2979}
2980
bd9db02f 2981static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2982{
2983 struct drm_device *dev = m->private;
2984 struct drm_i915_private *dev_priv = dev->dev_private;
2985 int i;
2986
2987 for (i = 0; i < I915_MAX_PIPES; i++)
2988 seq_printf(m, "%c %s\n", pipe_name(i),
2989 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2990
2991 return 0;
2992}
2993
bd9db02f 2994static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2995{
2996 struct drm_device *dev = inode->i_private;
2997
bd9db02f 2998 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2999}
3000
46a19188 3001static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3002 uint32_t *val)
3003{
46a19188
DV
3004 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3005 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3006
3007 switch (*source) {
52f843f6
DV
3008 case INTEL_PIPE_CRC_SOURCE_PIPE:
3009 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3010 break;
3011 case INTEL_PIPE_CRC_SOURCE_NONE:
3012 *val = 0;
3013 break;
3014 default:
3015 return -EINVAL;
3016 }
3017
3018 return 0;
3019}
3020
46a19188
DV
3021static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3022 enum intel_pipe_crc_source *source)
3023{
3024 struct intel_encoder *encoder;
3025 struct intel_crtc *crtc;
26756809 3026 struct intel_digital_port *dig_port;
46a19188
DV
3027 int ret = 0;
3028
3029 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3030
6e9f798d 3031 drm_modeset_lock_all(dev);
b2784e15 3032 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3033 if (!encoder->base.crtc)
3034 continue;
3035
3036 crtc = to_intel_crtc(encoder->base.crtc);
3037
3038 if (crtc->pipe != pipe)
3039 continue;
3040
3041 switch (encoder->type) {
3042 case INTEL_OUTPUT_TVOUT:
3043 *source = INTEL_PIPE_CRC_SOURCE_TV;
3044 break;
3045 case INTEL_OUTPUT_DISPLAYPORT:
3046 case INTEL_OUTPUT_EDP:
26756809
DV
3047 dig_port = enc_to_dig_port(&encoder->base);
3048 switch (dig_port->port) {
3049 case PORT_B:
3050 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3051 break;
3052 case PORT_C:
3053 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3054 break;
3055 case PORT_D:
3056 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3057 break;
3058 default:
3059 WARN(1, "nonexisting DP port %c\n",
3060 port_name(dig_port->port));
3061 break;
3062 }
46a19188 3063 break;
6847d71b
PZ
3064 default:
3065 break;
46a19188
DV
3066 }
3067 }
6e9f798d 3068 drm_modeset_unlock_all(dev);
46a19188
DV
3069
3070 return ret;
3071}
3072
3073static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3074 enum pipe pipe,
3075 enum intel_pipe_crc_source *source,
7ac0129b
DV
3076 uint32_t *val)
3077{
8d2f24ca
DV
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 bool need_stable_symbols = false;
3080
46a19188
DV
3081 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3082 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3083 if (ret)
3084 return ret;
3085 }
3086
3087 switch (*source) {
7ac0129b
DV
3088 case INTEL_PIPE_CRC_SOURCE_PIPE:
3089 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3090 break;
3091 case INTEL_PIPE_CRC_SOURCE_DP_B:
3092 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3093 need_stable_symbols = true;
7ac0129b
DV
3094 break;
3095 case INTEL_PIPE_CRC_SOURCE_DP_C:
3096 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3097 need_stable_symbols = true;
7ac0129b
DV
3098 break;
3099 case INTEL_PIPE_CRC_SOURCE_NONE:
3100 *val = 0;
3101 break;
3102 default:
3103 return -EINVAL;
3104 }
3105
8d2f24ca
DV
3106 /*
3107 * When the pipe CRC tap point is after the transcoders we need
3108 * to tweak symbol-level features to produce a deterministic series of
3109 * symbols for a given frame. We need to reset those features only once
3110 * a frame (instead of every nth symbol):
3111 * - DC-balance: used to ensure a better clock recovery from the data
3112 * link (SDVO)
3113 * - DisplayPort scrambling: used for EMI reduction
3114 */
3115 if (need_stable_symbols) {
3116 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3117
8d2f24ca
DV
3118 tmp |= DC_BALANCE_RESET_VLV;
3119 if (pipe == PIPE_A)
3120 tmp |= PIPE_A_SCRAMBLE_RESET;
3121 else
3122 tmp |= PIPE_B_SCRAMBLE_RESET;
3123
3124 I915_WRITE(PORT_DFT2_G4X, tmp);
3125 }
3126
7ac0129b
DV
3127 return 0;
3128}
3129
4b79ebf7 3130static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3131 enum pipe pipe,
3132 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3133 uint32_t *val)
3134{
84093603
DV
3135 struct drm_i915_private *dev_priv = dev->dev_private;
3136 bool need_stable_symbols = false;
3137
46a19188
DV
3138 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3139 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3140 if (ret)
3141 return ret;
3142 }
3143
3144 switch (*source) {
4b79ebf7
DV
3145 case INTEL_PIPE_CRC_SOURCE_PIPE:
3146 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3147 break;
3148 case INTEL_PIPE_CRC_SOURCE_TV:
3149 if (!SUPPORTS_TV(dev))
3150 return -EINVAL;
3151 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3152 break;
3153 case INTEL_PIPE_CRC_SOURCE_DP_B:
3154 if (!IS_G4X(dev))
3155 return -EINVAL;
3156 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3157 need_stable_symbols = true;
4b79ebf7
DV
3158 break;
3159 case INTEL_PIPE_CRC_SOURCE_DP_C:
3160 if (!IS_G4X(dev))
3161 return -EINVAL;
3162 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3163 need_stable_symbols = true;
4b79ebf7
DV
3164 break;
3165 case INTEL_PIPE_CRC_SOURCE_DP_D:
3166 if (!IS_G4X(dev))
3167 return -EINVAL;
3168 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3169 need_stable_symbols = true;
4b79ebf7
DV
3170 break;
3171 case INTEL_PIPE_CRC_SOURCE_NONE:
3172 *val = 0;
3173 break;
3174 default:
3175 return -EINVAL;
3176 }
3177
84093603
DV
3178 /*
3179 * When the pipe CRC tap point is after the transcoders we need
3180 * to tweak symbol-level features to produce a deterministic series of
3181 * symbols for a given frame. We need to reset those features only once
3182 * a frame (instead of every nth symbol):
3183 * - DC-balance: used to ensure a better clock recovery from the data
3184 * link (SDVO)
3185 * - DisplayPort scrambling: used for EMI reduction
3186 */
3187 if (need_stable_symbols) {
3188 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3189
3190 WARN_ON(!IS_G4X(dev));
3191
3192 I915_WRITE(PORT_DFT_I9XX,
3193 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3194
3195 if (pipe == PIPE_A)
3196 tmp |= PIPE_A_SCRAMBLE_RESET;
3197 else
3198 tmp |= PIPE_B_SCRAMBLE_RESET;
3199
3200 I915_WRITE(PORT_DFT2_G4X, tmp);
3201 }
3202
4b79ebf7
DV
3203 return 0;
3204}
3205
8d2f24ca
DV
3206static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3207 enum pipe pipe)
3208{
3209 struct drm_i915_private *dev_priv = dev->dev_private;
3210 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3211
3212 if (pipe == PIPE_A)
3213 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3214 else
3215 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3216 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3217 tmp &= ~DC_BALANCE_RESET_VLV;
3218 I915_WRITE(PORT_DFT2_G4X, tmp);
3219
3220}
3221
84093603
DV
3222static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3223 enum pipe pipe)
3224{
3225 struct drm_i915_private *dev_priv = dev->dev_private;
3226 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3227
3228 if (pipe == PIPE_A)
3229 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3230 else
3231 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3232 I915_WRITE(PORT_DFT2_G4X, tmp);
3233
3234 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3235 I915_WRITE(PORT_DFT_I9XX,
3236 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3237 }
3238}
3239
46a19188 3240static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3241 uint32_t *val)
3242{
46a19188
DV
3243 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3244 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3245
3246 switch (*source) {
5b3a856b
DV
3247 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3248 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3249 break;
3250 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3251 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3252 break;
5b3a856b
DV
3253 case INTEL_PIPE_CRC_SOURCE_PIPE:
3254 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3255 break;
3d099a05 3256 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3257 *val = 0;
3258 break;
3d099a05
DV
3259 default:
3260 return -EINVAL;
5b3a856b
DV
3261 }
3262
3263 return 0;
3264}
3265
fabf6e51
DV
3266static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3267{
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct intel_crtc *crtc =
3270 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3271
3272 drm_modeset_lock_all(dev);
3273 /*
3274 * If we use the eDP transcoder we need to make sure that we don't
3275 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3276 * relevant on hsw with pipe A when using the always-on power well
3277 * routing.
3278 */
3279 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3280 !crtc->config.pch_pfit.enabled) {
3281 crtc->config.pch_pfit.force_thru = true;
3282
3283 intel_display_power_get(dev_priv,
3284 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3285
3286 dev_priv->display.crtc_disable(&crtc->base);
3287 dev_priv->display.crtc_enable(&crtc->base);
3288 }
3289 drm_modeset_unlock_all(dev);
3290}
3291
3292static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3293{
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 struct intel_crtc *crtc =
3296 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3297
3298 drm_modeset_lock_all(dev);
3299 /*
3300 * If we use the eDP transcoder we need to make sure that we don't
3301 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3302 * relevant on hsw with pipe A when using the always-on power well
3303 * routing.
3304 */
3305 if (crtc->config.pch_pfit.force_thru) {
3306 crtc->config.pch_pfit.force_thru = false;
3307
3308 dev_priv->display.crtc_disable(&crtc->base);
3309 dev_priv->display.crtc_enable(&crtc->base);
3310
3311 intel_display_power_put(dev_priv,
3312 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3313 }
3314 drm_modeset_unlock_all(dev);
3315}
3316
3317static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3318 enum pipe pipe,
3319 enum intel_pipe_crc_source *source,
5b3a856b
DV
3320 uint32_t *val)
3321{
46a19188
DV
3322 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3323 *source = INTEL_PIPE_CRC_SOURCE_PF;
3324
3325 switch (*source) {
5b3a856b
DV
3326 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3327 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3328 break;
3329 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3330 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3331 break;
3332 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3333 if (IS_HASWELL(dev) && pipe == PIPE_A)
3334 hsw_trans_edp_pipe_A_crc_wa(dev);
3335
5b3a856b
DV
3336 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3337 break;
3d099a05 3338 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3339 *val = 0;
3340 break;
3d099a05
DV
3341 default:
3342 return -EINVAL;
5b3a856b
DV
3343 }
3344
3345 return 0;
3346}
3347
926321d5
DV
3348static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3349 enum intel_pipe_crc_source source)
3350{
3351 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3352 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3353 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3354 pipe));
432f3342 3355 u32 val = 0; /* shut up gcc */
5b3a856b 3356 int ret;
926321d5 3357
cc3da175
DL
3358 if (pipe_crc->source == source)
3359 return 0;
3360
ae676fcd
DL
3361 /* forbid changing the source without going back to 'none' */
3362 if (pipe_crc->source && source)
3363 return -EINVAL;
3364
9d8b0588
DV
3365 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3366 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3367 return -EIO;
3368 }
3369
52f843f6 3370 if (IS_GEN2(dev))
46a19188 3371 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3372 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3373 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3374 else if (IS_VALLEYVIEW(dev))
fabf6e51 3375 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3376 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3377 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3378 else
fabf6e51 3379 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3380
3381 if (ret != 0)
3382 return ret;
3383
4b584369
DL
3384 /* none -> real source transition */
3385 if (source) {
7cd6ccff
DL
3386 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3387 pipe_name(pipe), pipe_crc_source_name(source));
3388
e5f75aca
DL
3389 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3390 INTEL_PIPE_CRC_ENTRIES_NR,
3391 GFP_KERNEL);
3392 if (!pipe_crc->entries)
3393 return -ENOMEM;
3394
8c740dce
PZ
3395 /*
3396 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3397 * enabled and disabled dynamically based on package C states,
3398 * user space can't make reliable use of the CRCs, so let's just
3399 * completely disable it.
3400 */
3401 hsw_disable_ips(crtc);
3402
d538bbdf
DL
3403 spin_lock_irq(&pipe_crc->lock);
3404 pipe_crc->head = 0;
3405 pipe_crc->tail = 0;
3406 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3407 }
3408
cc3da175 3409 pipe_crc->source = source;
926321d5 3410
926321d5
DV
3411 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3412 POSTING_READ(PIPE_CRC_CTL(pipe));
3413
e5f75aca
DL
3414 /* real source -> none transition */
3415 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3416 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3417 struct intel_crtc *crtc =
3418 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3419
7cd6ccff
DL
3420 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3421 pipe_name(pipe));
3422
a33d7105
DV
3423 drm_modeset_lock(&crtc->base.mutex, NULL);
3424 if (crtc->active)
3425 intel_wait_for_vblank(dev, pipe);
3426 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3427
d538bbdf
DL
3428 spin_lock_irq(&pipe_crc->lock);
3429 entries = pipe_crc->entries;
e5f75aca 3430 pipe_crc->entries = NULL;
d538bbdf
DL
3431 spin_unlock_irq(&pipe_crc->lock);
3432
3433 kfree(entries);
84093603
DV
3434
3435 if (IS_G4X(dev))
3436 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3437 else if (IS_VALLEYVIEW(dev))
3438 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3439 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3440 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
8c740dce
PZ
3441
3442 hsw_enable_ips(crtc);
e5f75aca
DL
3443 }
3444
926321d5
DV
3445 return 0;
3446}
3447
3448/*
3449 * Parse pipe CRC command strings:
b94dec87
DL
3450 * command: wsp* object wsp+ name wsp+ source wsp*
3451 * object: 'pipe'
3452 * name: (A | B | C)
926321d5
DV
3453 * source: (none | plane1 | plane2 | pf)
3454 * wsp: (#0x20 | #0x9 | #0xA)+
3455 *
3456 * eg.:
b94dec87
DL
3457 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3458 * "pipe A none" -> Stop CRC
926321d5 3459 */
bd9db02f 3460static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3461{
3462 int n_words = 0;
3463
3464 while (*buf) {
3465 char *end;
3466
3467 /* skip leading white space */
3468 buf = skip_spaces(buf);
3469 if (!*buf)
3470 break; /* end of buffer */
3471
3472 /* find end of word */
3473 for (end = buf; *end && !isspace(*end); end++)
3474 ;
3475
3476 if (n_words == max_words) {
3477 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3478 max_words);
3479 return -EINVAL; /* ran out of words[] before bytes */
3480 }
3481
3482 if (*end)
3483 *end++ = '\0';
3484 words[n_words++] = buf;
3485 buf = end;
3486 }
3487
3488 return n_words;
3489}
3490
b94dec87
DL
3491enum intel_pipe_crc_object {
3492 PIPE_CRC_OBJECT_PIPE,
3493};
3494
e8dfcf78 3495static const char * const pipe_crc_objects[] = {
b94dec87
DL
3496 "pipe",
3497};
3498
3499static int
bd9db02f 3500display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3501{
3502 int i;
3503
3504 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3505 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3506 *o = i;
b94dec87
DL
3507 return 0;
3508 }
3509
3510 return -EINVAL;
3511}
3512
bd9db02f 3513static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3514{
3515 const char name = buf[0];
3516
3517 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3518 return -EINVAL;
3519
3520 *pipe = name - 'A';
3521
3522 return 0;
3523}
3524
3525static int
bd9db02f 3526display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3527{
3528 int i;
3529
3530 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3531 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3532 *s = i;
926321d5
DV
3533 return 0;
3534 }
3535
3536 return -EINVAL;
3537}
3538
bd9db02f 3539static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3540{
b94dec87 3541#define N_WORDS 3
926321d5 3542 int n_words;
b94dec87 3543 char *words[N_WORDS];
926321d5 3544 enum pipe pipe;
b94dec87 3545 enum intel_pipe_crc_object object;
926321d5
DV
3546 enum intel_pipe_crc_source source;
3547
bd9db02f 3548 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3549 if (n_words != N_WORDS) {
3550 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3551 N_WORDS);
3552 return -EINVAL;
3553 }
3554
bd9db02f 3555 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3556 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3557 return -EINVAL;
3558 }
3559
bd9db02f 3560 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3561 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3562 return -EINVAL;
3563 }
3564
bd9db02f 3565 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3566 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3567 return -EINVAL;
3568 }
3569
3570 return pipe_crc_set_source(dev, pipe, source);
3571}
3572
bd9db02f
DL
3573static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3574 size_t len, loff_t *offp)
926321d5
DV
3575{
3576 struct seq_file *m = file->private_data;
3577 struct drm_device *dev = m->private;
3578 char *tmpbuf;
3579 int ret;
3580
3581 if (len == 0)
3582 return 0;
3583
3584 if (len > PAGE_SIZE - 1) {
3585 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3586 PAGE_SIZE);
3587 return -E2BIG;
3588 }
3589
3590 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3591 if (!tmpbuf)
3592 return -ENOMEM;
3593
3594 if (copy_from_user(tmpbuf, ubuf, len)) {
3595 ret = -EFAULT;
3596 goto out;
3597 }
3598 tmpbuf[len] = '\0';
3599
bd9db02f 3600 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3601
3602out:
3603 kfree(tmpbuf);
3604 if (ret < 0)
3605 return ret;
3606
3607 *offp += len;
3608 return len;
3609}
3610
bd9db02f 3611static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3612 .owner = THIS_MODULE,
bd9db02f 3613 .open = display_crc_ctl_open,
926321d5
DV
3614 .read = seq_read,
3615 .llseek = seq_lseek,
3616 .release = single_release,
bd9db02f 3617 .write = display_crc_ctl_write
926321d5
DV
3618};
3619
97e94b22 3620static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
3621{
3622 struct drm_device *dev = m->private;
546c81fd 3623 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3624 int level;
3625
3626 drm_modeset_lock_all(dev);
3627
3628 for (level = 0; level < num_levels; level++) {
3629 unsigned int latency = wm[level];
3630
97e94b22
DL
3631 /*
3632 * - WM1+ latency values in 0.5us units
3633 * - latencies are in us on gen9
3634 */
3635 if (INTEL_INFO(dev)->gen >= 9)
3636 latency *= 10;
3637 else if (level > 0)
369a1342
VS
3638 latency *= 5;
3639
3640 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 3641 level, wm[level], latency / 10, latency % 10);
369a1342
VS
3642 }
3643
3644 drm_modeset_unlock_all(dev);
3645}
3646
3647static int pri_wm_latency_show(struct seq_file *m, void *data)
3648{
3649 struct drm_device *dev = m->private;
97e94b22
DL
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 const uint16_t *latencies;
3652
3653 if (INTEL_INFO(dev)->gen >= 9)
3654 latencies = dev_priv->wm.skl_latency;
3655 else
3656 latencies = to_i915(dev)->wm.pri_latency;
369a1342 3657
97e94b22 3658 wm_latency_show(m, latencies);
369a1342
VS
3659
3660 return 0;
3661}
3662
3663static int spr_wm_latency_show(struct seq_file *m, void *data)
3664{
3665 struct drm_device *dev = m->private;
97e94b22
DL
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 const uint16_t *latencies;
3668
3669 if (INTEL_INFO(dev)->gen >= 9)
3670 latencies = dev_priv->wm.skl_latency;
3671 else
3672 latencies = to_i915(dev)->wm.spr_latency;
369a1342 3673
97e94b22 3674 wm_latency_show(m, latencies);
369a1342
VS
3675
3676 return 0;
3677}
3678
3679static int cur_wm_latency_show(struct seq_file *m, void *data)
3680{
3681 struct drm_device *dev = m->private;
97e94b22
DL
3682 struct drm_i915_private *dev_priv = dev->dev_private;
3683 const uint16_t *latencies;
3684
3685 if (INTEL_INFO(dev)->gen >= 9)
3686 latencies = dev_priv->wm.skl_latency;
3687 else
3688 latencies = to_i915(dev)->wm.cur_latency;
369a1342 3689
97e94b22 3690 wm_latency_show(m, latencies);
369a1342
VS
3691
3692 return 0;
3693}
3694
3695static int pri_wm_latency_open(struct inode *inode, struct file *file)
3696{
3697 struct drm_device *dev = inode->i_private;
3698
9ad0257c 3699 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3700 return -ENODEV;
3701
3702 return single_open(file, pri_wm_latency_show, dev);
3703}
3704
3705static int spr_wm_latency_open(struct inode *inode, struct file *file)
3706{
3707 struct drm_device *dev = inode->i_private;
3708
9ad0257c 3709 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3710 return -ENODEV;
3711
3712 return single_open(file, spr_wm_latency_show, dev);
3713}
3714
3715static int cur_wm_latency_open(struct inode *inode, struct file *file)
3716{
3717 struct drm_device *dev = inode->i_private;
3718
9ad0257c 3719 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3720 return -ENODEV;
3721
3722 return single_open(file, cur_wm_latency_show, dev);
3723}
3724
3725static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 3726 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
3727{
3728 struct seq_file *m = file->private_data;
3729 struct drm_device *dev = m->private;
97e94b22 3730 uint16_t new[8] = { 0 };
546c81fd 3731 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3732 int level;
3733 int ret;
3734 char tmp[32];
3735
3736 if (len >= sizeof(tmp))
3737 return -EINVAL;
3738
3739 if (copy_from_user(tmp, ubuf, len))
3740 return -EFAULT;
3741
3742 tmp[len] = '\0';
3743
97e94b22
DL
3744 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3745 &new[0], &new[1], &new[2], &new[3],
3746 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
3747 if (ret != num_levels)
3748 return -EINVAL;
3749
3750 drm_modeset_lock_all(dev);
3751
3752 for (level = 0; level < num_levels; level++)
3753 wm[level] = new[level];
3754
3755 drm_modeset_unlock_all(dev);
3756
3757 return len;
3758}
3759
3760
3761static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3762 size_t len, loff_t *offp)
3763{
3764 struct seq_file *m = file->private_data;
3765 struct drm_device *dev = m->private;
97e94b22
DL
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767 uint16_t *latencies;
369a1342 3768
97e94b22
DL
3769 if (INTEL_INFO(dev)->gen >= 9)
3770 latencies = dev_priv->wm.skl_latency;
3771 else
3772 latencies = to_i915(dev)->wm.pri_latency;
3773
3774 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3775}
3776
3777static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3778 size_t len, loff_t *offp)
3779{
3780 struct seq_file *m = file->private_data;
3781 struct drm_device *dev = m->private;
97e94b22
DL
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 uint16_t *latencies;
369a1342 3784
97e94b22
DL
3785 if (INTEL_INFO(dev)->gen >= 9)
3786 latencies = dev_priv->wm.skl_latency;
3787 else
3788 latencies = to_i915(dev)->wm.spr_latency;
3789
3790 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3791}
3792
3793static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3794 size_t len, loff_t *offp)
3795{
3796 struct seq_file *m = file->private_data;
3797 struct drm_device *dev = m->private;
97e94b22
DL
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 uint16_t *latencies;
3800
3801 if (INTEL_INFO(dev)->gen >= 9)
3802 latencies = dev_priv->wm.skl_latency;
3803 else
3804 latencies = to_i915(dev)->wm.cur_latency;
369a1342 3805
97e94b22 3806 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
3807}
3808
3809static const struct file_operations i915_pri_wm_latency_fops = {
3810 .owner = THIS_MODULE,
3811 .open = pri_wm_latency_open,
3812 .read = seq_read,
3813 .llseek = seq_lseek,
3814 .release = single_release,
3815 .write = pri_wm_latency_write
3816};
3817
3818static const struct file_operations i915_spr_wm_latency_fops = {
3819 .owner = THIS_MODULE,
3820 .open = spr_wm_latency_open,
3821 .read = seq_read,
3822 .llseek = seq_lseek,
3823 .release = single_release,
3824 .write = spr_wm_latency_write
3825};
3826
3827static const struct file_operations i915_cur_wm_latency_fops = {
3828 .owner = THIS_MODULE,
3829 .open = cur_wm_latency_open,
3830 .read = seq_read,
3831 .llseek = seq_lseek,
3832 .release = single_release,
3833 .write = cur_wm_latency_write
3834};
3835
647416f9
KC
3836static int
3837i915_wedged_get(void *data, u64 *val)
f3cd474b 3838{
647416f9 3839 struct drm_device *dev = data;
e277a1f8 3840 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3841
647416f9 3842 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3843
647416f9 3844 return 0;
f3cd474b
CW
3845}
3846
647416f9
KC
3847static int
3848i915_wedged_set(void *data, u64 val)
f3cd474b 3849{
647416f9 3850 struct drm_device *dev = data;
d46c0517
ID
3851 struct drm_i915_private *dev_priv = dev->dev_private;
3852
3853 intel_runtime_pm_get(dev_priv);
f3cd474b 3854
58174462
MK
3855 i915_handle_error(dev, val,
3856 "Manually setting wedged to %llu", val);
d46c0517
ID
3857
3858 intel_runtime_pm_put(dev_priv);
3859
647416f9 3860 return 0;
f3cd474b
CW
3861}
3862
647416f9
KC
3863DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3864 i915_wedged_get, i915_wedged_set,
3a3b4f98 3865 "%llu\n");
f3cd474b 3866
647416f9
KC
3867static int
3868i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3869{
647416f9 3870 struct drm_device *dev = data;
e277a1f8 3871 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3872
647416f9 3873 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3874
647416f9 3875 return 0;
e5eb3d63
DV
3876}
3877
647416f9
KC
3878static int
3879i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3880{
647416f9 3881 struct drm_device *dev = data;
e5eb3d63 3882 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3883 int ret;
e5eb3d63 3884
647416f9 3885 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3886
22bcfc6a
DV
3887 ret = mutex_lock_interruptible(&dev->struct_mutex);
3888 if (ret)
3889 return ret;
3890
99584db3 3891 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3892 mutex_unlock(&dev->struct_mutex);
3893
647416f9 3894 return 0;
e5eb3d63
DV
3895}
3896
647416f9
KC
3897DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3898 i915_ring_stop_get, i915_ring_stop_set,
3899 "0x%08llx\n");
d5442303 3900
094f9a54
CW
3901static int
3902i915_ring_missed_irq_get(void *data, u64 *val)
3903{
3904 struct drm_device *dev = data;
3905 struct drm_i915_private *dev_priv = dev->dev_private;
3906
3907 *val = dev_priv->gpu_error.missed_irq_rings;
3908 return 0;
3909}
3910
3911static int
3912i915_ring_missed_irq_set(void *data, u64 val)
3913{
3914 struct drm_device *dev = data;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 int ret;
3917
3918 /* Lock against concurrent debugfs callers */
3919 ret = mutex_lock_interruptible(&dev->struct_mutex);
3920 if (ret)
3921 return ret;
3922 dev_priv->gpu_error.missed_irq_rings = val;
3923 mutex_unlock(&dev->struct_mutex);
3924
3925 return 0;
3926}
3927
3928DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3929 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3930 "0x%08llx\n");
3931
3932static int
3933i915_ring_test_irq_get(void *data, u64 *val)
3934{
3935 struct drm_device *dev = data;
3936 struct drm_i915_private *dev_priv = dev->dev_private;
3937
3938 *val = dev_priv->gpu_error.test_irq_rings;
3939
3940 return 0;
3941}
3942
3943static int
3944i915_ring_test_irq_set(void *data, u64 val)
3945{
3946 struct drm_device *dev = data;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
3948 int ret;
3949
3950 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3951
3952 /* Lock against concurrent debugfs callers */
3953 ret = mutex_lock_interruptible(&dev->struct_mutex);
3954 if (ret)
3955 return ret;
3956
3957 dev_priv->gpu_error.test_irq_rings = val;
3958 mutex_unlock(&dev->struct_mutex);
3959
3960 return 0;
3961}
3962
3963DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3964 i915_ring_test_irq_get, i915_ring_test_irq_set,
3965 "0x%08llx\n");
3966
dd624afd
CW
3967#define DROP_UNBOUND 0x1
3968#define DROP_BOUND 0x2
3969#define DROP_RETIRE 0x4
3970#define DROP_ACTIVE 0x8
3971#define DROP_ALL (DROP_UNBOUND | \
3972 DROP_BOUND | \
3973 DROP_RETIRE | \
3974 DROP_ACTIVE)
647416f9
KC
3975static int
3976i915_drop_caches_get(void *data, u64 *val)
dd624afd 3977{
647416f9 3978 *val = DROP_ALL;
dd624afd 3979
647416f9 3980 return 0;
dd624afd
CW
3981}
3982
647416f9
KC
3983static int
3984i915_drop_caches_set(void *data, u64 val)
dd624afd 3985{
647416f9 3986 struct drm_device *dev = data;
dd624afd 3987 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3988 int ret;
dd624afd 3989
2f9fe5ff 3990 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3991
3992 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3993 * on ioctls on -EAGAIN. */
3994 ret = mutex_lock_interruptible(&dev->struct_mutex);
3995 if (ret)
3996 return ret;
3997
3998 if (val & DROP_ACTIVE) {
3999 ret = i915_gpu_idle(dev);
4000 if (ret)
4001 goto unlock;
4002 }
4003
4004 if (val & (DROP_RETIRE | DROP_ACTIVE))
4005 i915_gem_retire_requests(dev);
4006
21ab4e74
CW
4007 if (val & DROP_BOUND)
4008 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4009
21ab4e74
CW
4010 if (val & DROP_UNBOUND)
4011 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4012
4013unlock:
4014 mutex_unlock(&dev->struct_mutex);
4015
647416f9 4016 return ret;
dd624afd
CW
4017}
4018
647416f9
KC
4019DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4020 i915_drop_caches_get, i915_drop_caches_set,
4021 "0x%08llx\n");
dd624afd 4022
647416f9
KC
4023static int
4024i915_max_freq_get(void *data, u64 *val)
358733e9 4025{
647416f9 4026 struct drm_device *dev = data;
e277a1f8 4027 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4028 int ret;
004777cb 4029
daa3afb2 4030 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4031 return -ENODEV;
4032
5c9669ce
TR
4033 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4034
4fc688ce 4035 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4036 if (ret)
4037 return ret;
358733e9 4038
0a073b84 4039 if (IS_VALLEYVIEW(dev))
b39fb297 4040 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 4041 else
b39fb297 4042 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 4043 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4044
647416f9 4045 return 0;
358733e9
JB
4046}
4047
647416f9
KC
4048static int
4049i915_max_freq_set(void *data, u64 val)
358733e9 4050{
647416f9 4051 struct drm_device *dev = data;
358733e9 4052 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 4053 u32 rp_state_cap, hw_max, hw_min;
647416f9 4054 int ret;
004777cb 4055
daa3afb2 4056 if (INTEL_INFO(dev)->gen < 6)
004777cb 4057 return -ENODEV;
358733e9 4058
5c9669ce
TR
4059 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4060
647416f9 4061 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4062
4fc688ce 4063 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4064 if (ret)
4065 return ret;
4066
358733e9
JB
4067 /*
4068 * Turbo will still be enabled, but won't go above the set value.
4069 */
0a073b84 4070 if (IS_VALLEYVIEW(dev)) {
2ec3815f 4071 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 4072
03af2045
VS
4073 hw_max = dev_priv->rps.max_freq;
4074 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
4075 } else {
4076 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
4077
4078 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 4079 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
4080 hw_min = (rp_state_cap >> 16) & 0xff;
4081 }
4082
b39fb297 4083 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4084 mutex_unlock(&dev_priv->rps.hw_lock);
4085 return -EINVAL;
0a073b84
JB
4086 }
4087
b39fb297 4088 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
4089
4090 if (IS_VALLEYVIEW(dev))
4091 valleyview_set_rps(dev, val);
4092 else
4093 gen6_set_rps(dev, val);
4094
4fc688ce 4095 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4096
647416f9 4097 return 0;
358733e9
JB
4098}
4099
647416f9
KC
4100DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4101 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4102 "%llu\n");
358733e9 4103
647416f9
KC
4104static int
4105i915_min_freq_get(void *data, u64 *val)
1523c310 4106{
647416f9 4107 struct drm_device *dev = data;
e277a1f8 4108 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4109 int ret;
004777cb 4110
daa3afb2 4111 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4112 return -ENODEV;
4113
5c9669ce
TR
4114 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4115
4fc688ce 4116 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4117 if (ret)
4118 return ret;
1523c310 4119
0a073b84 4120 if (IS_VALLEYVIEW(dev))
b39fb297 4121 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 4122 else
b39fb297 4123 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 4124 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4125
647416f9 4126 return 0;
1523c310
JB
4127}
4128
647416f9
KC
4129static int
4130i915_min_freq_set(void *data, u64 val)
1523c310 4131{
647416f9 4132 struct drm_device *dev = data;
1523c310 4133 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 4134 u32 rp_state_cap, hw_max, hw_min;
647416f9 4135 int ret;
004777cb 4136
daa3afb2 4137 if (INTEL_INFO(dev)->gen < 6)
004777cb 4138 return -ENODEV;
1523c310 4139
5c9669ce
TR
4140 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4141
647416f9 4142 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4143
4fc688ce 4144 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4145 if (ret)
4146 return ret;
4147
1523c310
JB
4148 /*
4149 * Turbo will still be enabled, but won't go below the set value.
4150 */
0a073b84 4151 if (IS_VALLEYVIEW(dev)) {
2ec3815f 4152 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 4153
03af2045
VS
4154 hw_max = dev_priv->rps.max_freq;
4155 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
4156 } else {
4157 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
4158
4159 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 4160 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
4161 hw_min = (rp_state_cap >> 16) & 0xff;
4162 }
4163
b39fb297 4164 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4165 mutex_unlock(&dev_priv->rps.hw_lock);
4166 return -EINVAL;
0a073b84 4167 }
dd0a1aa1 4168
b39fb297 4169 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
4170
4171 if (IS_VALLEYVIEW(dev))
4172 valleyview_set_rps(dev, val);
4173 else
4174 gen6_set_rps(dev, val);
4175
4fc688ce 4176 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4177
647416f9 4178 return 0;
1523c310
JB
4179}
4180
647416f9
KC
4181DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4182 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4183 "%llu\n");
1523c310 4184
647416f9
KC
4185static int
4186i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4187{
647416f9 4188 struct drm_device *dev = data;
e277a1f8 4189 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4190 u32 snpcr;
647416f9 4191 int ret;
07b7ddd9 4192
004777cb
DV
4193 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4194 return -ENODEV;
4195
22bcfc6a
DV
4196 ret = mutex_lock_interruptible(&dev->struct_mutex);
4197 if (ret)
4198 return ret;
c8c8fb33 4199 intel_runtime_pm_get(dev_priv);
22bcfc6a 4200
07b7ddd9 4201 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4202
4203 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4204 mutex_unlock(&dev_priv->dev->struct_mutex);
4205
647416f9 4206 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4207
647416f9 4208 return 0;
07b7ddd9
JB
4209}
4210
647416f9
KC
4211static int
4212i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4213{
647416f9 4214 struct drm_device *dev = data;
07b7ddd9 4215 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4216 u32 snpcr;
07b7ddd9 4217
004777cb
DV
4218 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4219 return -ENODEV;
4220
647416f9 4221 if (val > 3)
07b7ddd9
JB
4222 return -EINVAL;
4223
c8c8fb33 4224 intel_runtime_pm_get(dev_priv);
647416f9 4225 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4226
4227 /* Update the cache sharing policy here as well */
4228 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4229 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4230 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4231 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4232
c8c8fb33 4233 intel_runtime_pm_put(dev_priv);
647416f9 4234 return 0;
07b7ddd9
JB
4235}
4236
647416f9
KC
4237DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4238 i915_cache_sharing_get, i915_cache_sharing_set,
4239 "%llu\n");
07b7ddd9 4240
6d794d42
BW
4241static int i915_forcewake_open(struct inode *inode, struct file *file)
4242{
4243 struct drm_device *dev = inode->i_private;
4244 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4245
075edca4 4246 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4247 return 0;
4248
c8d9a590 4249 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4250
4251 return 0;
4252}
4253
c43b5634 4254static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4255{
4256 struct drm_device *dev = inode->i_private;
4257 struct drm_i915_private *dev_priv = dev->dev_private;
4258
075edca4 4259 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4260 return 0;
4261
c8d9a590 4262 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4263
4264 return 0;
4265}
4266
4267static const struct file_operations i915_forcewake_fops = {
4268 .owner = THIS_MODULE,
4269 .open = i915_forcewake_open,
4270 .release = i915_forcewake_release,
4271};
4272
4273static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4274{
4275 struct drm_device *dev = minor->dev;
4276 struct dentry *ent;
4277
4278 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4279 S_IRUSR,
6d794d42
BW
4280 root, dev,
4281 &i915_forcewake_fops);
f3c5fe97
WY
4282 if (!ent)
4283 return -ENOMEM;
6d794d42 4284
8eb57294 4285 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4286}
4287
6a9c308d
DV
4288static int i915_debugfs_create(struct dentry *root,
4289 struct drm_minor *minor,
4290 const char *name,
4291 const struct file_operations *fops)
07b7ddd9
JB
4292{
4293 struct drm_device *dev = minor->dev;
4294 struct dentry *ent;
4295
6a9c308d 4296 ent = debugfs_create_file(name,
07b7ddd9
JB
4297 S_IRUGO | S_IWUSR,
4298 root, dev,
6a9c308d 4299 fops);
f3c5fe97
WY
4300 if (!ent)
4301 return -ENOMEM;
07b7ddd9 4302
6a9c308d 4303 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4304}
4305
06c5bf8c 4306static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 4307 {"i915_capabilities", i915_capabilities, 0},
73aa808f 4308 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 4309 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 4310 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 4311 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 4312 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 4313 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 4314 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
4315 {"i915_gem_request", i915_gem_request_info, 0},
4316 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 4317 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 4318 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
4319 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4320 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4321 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 4322 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
adb4bd12 4323 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1 4324 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 4325 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 4326 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 4327 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 4328 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 4329 {"i915_sr_status", i915_sr_status, 0},
44834a67 4330 {"i915_opregion", i915_opregion, 0},
37811fcc 4331 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 4332 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 4333 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 4334 {"i915_execlists", i915_execlists, 0},
6d794d42 4335 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 4336 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 4337 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 4338 {"i915_llc", i915_llc, 0},
e91fd8c6 4339 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 4340 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 4341 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 4342 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 4343 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 4344 {"i915_display_info", i915_display_info, 0},
e04934cf 4345 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 4346 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 4347 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 4348 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 4349 {"i915_ddb_info", i915_ddb_info, 0},
2017263e 4350};
27c202ad 4351#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 4352
06c5bf8c 4353static const struct i915_debugfs_files {
34b9674c
DV
4354 const char *name;
4355 const struct file_operations *fops;
4356} i915_debugfs_files[] = {
4357 {"i915_wedged", &i915_wedged_fops},
4358 {"i915_max_freq", &i915_max_freq_fops},
4359 {"i915_min_freq", &i915_min_freq_fops},
4360 {"i915_cache_sharing", &i915_cache_sharing_fops},
4361 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
4362 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4363 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
4364 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4365 {"i915_error_state", &i915_error_state_fops},
4366 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 4367 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
4368 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4369 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4370 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 4371 {"i915_fbc_false_color", &i915_fbc_fc_fops},
34b9674c
DV
4372};
4373
07144428
DL
4374void intel_display_crc_init(struct drm_device *dev)
4375{
4376 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4377 enum pipe pipe;
07144428 4378
055e393f 4379 for_each_pipe(dev_priv, pipe) {
b378360e 4380 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4381
d538bbdf
DL
4382 pipe_crc->opened = false;
4383 spin_lock_init(&pipe_crc->lock);
07144428
DL
4384 init_waitqueue_head(&pipe_crc->wq);
4385 }
4386}
4387
27c202ad 4388int i915_debugfs_init(struct drm_minor *minor)
2017263e 4389{
34b9674c 4390 int ret, i;
f3cd474b 4391
6d794d42 4392 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4393 if (ret)
4394 return ret;
6a9c308d 4395
07144428
DL
4396 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4397 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4398 if (ret)
4399 return ret;
4400 }
4401
34b9674c
DV
4402 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4403 ret = i915_debugfs_create(minor->debugfs_root, minor,
4404 i915_debugfs_files[i].name,
4405 i915_debugfs_files[i].fops);
4406 if (ret)
4407 return ret;
4408 }
40633219 4409
27c202ad
BG
4410 return drm_debugfs_create_files(i915_debugfs_list,
4411 I915_DEBUGFS_ENTRIES,
2017263e
BG
4412 minor->debugfs_root, minor);
4413}
4414
27c202ad 4415void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4416{
34b9674c
DV
4417 int i;
4418
27c202ad
BG
4419 drm_debugfs_remove_files(i915_debugfs_list,
4420 I915_DEBUGFS_ENTRIES, minor);
07144428 4421
6d794d42
BW
4422 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4423 1, minor);
07144428 4424
e309a997 4425 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4426 struct drm_info_list *info_list =
4427 (struct drm_info_list *)&i915_pipe_crc_data[i];
4428
4429 drm_debugfs_remove_files(info_list, 1, minor);
4430 }
4431
34b9674c
DV
4432 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4433 struct drm_info_list *info_list =
4434 (struct drm_info_list *) i915_debugfs_files[i].fops;
4435
4436 drm_debugfs_remove_files(info_list, 1, minor);
4437 }
2017263e 4438}