]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915/gen9: Use flush_work to synchronize with dmc loader
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7 348static const struct intel_device_info intel_cherryview_info = {
07fddb14 349 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 354 GEN_CHV_PIPEOFFSETS,
5efb3e28 355 CURSOR_OFFSETS,
7d87a7f7
VS
356};
357
72bbf0af 358static const struct intel_device_info intel_skylake_info = {
7201c0b3 359 .is_skylake = 1,
72bbf0af
DL
360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
6c908bf4 365 .has_fpga_dbg = 1,
043efb11 366 .has_fbc = 1,
72bbf0af
DL
367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
719388e1 371static const struct intel_device_info intel_skylake_gt3_info = {
719388e1
DL
372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
6c908bf4 378 .has_fpga_dbg = 1,
719388e1
DL
379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
1347f5b4
DL
384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
7526ac19 386 .is_broxton = 1,
1347f5b4
DL
387 .gen = 9,
388 .need_gfx_hws = 1, .has_hotplug = 1,
389 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
390 .num_pipes = 3,
391 .has_ddi = 1,
6c908bf4 392 .has_fpga_dbg = 1,
ce89db2e 393 .has_fbc = 1,
1347f5b4
DL
394 GEN_DEFAULT_PIPEOFFSETS,
395 IVB_CURSOR_OFFSETS,
396};
397
ef11bdb3
RV
398static const struct intel_device_info intel_kabylake_info = {
399 .is_preliminary = 1,
400 .is_kabylake = 1,
401 .gen = 9,
402 .num_pipes = 3,
403 .need_gfx_hws = 1, .has_hotplug = 1,
404 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
405 .has_llc = 1,
406 .has_ddi = 1,
407 .has_fpga_dbg = 1,
408 .has_fbc = 1,
409 GEN_DEFAULT_PIPEOFFSETS,
410 IVB_CURSOR_OFFSETS,
411};
412
413static const struct intel_device_info intel_kabylake_gt3_info = {
414 .is_preliminary = 1,
415 .is_kabylake = 1,
416 .gen = 9,
417 .num_pipes = 3,
418 .need_gfx_hws = 1, .has_hotplug = 1,
419 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
420 .has_llc = 1,
421 .has_ddi = 1,
422 .has_fpga_dbg = 1,
423 .has_fbc = 1,
424 GEN_DEFAULT_PIPEOFFSETS,
425 IVB_CURSOR_OFFSETS,
426};
427
a0a18075
JB
428/*
429 * Make sure any device matches here are from most specific to most
430 * general. For example, since the Quanta match is based on the subsystem
431 * and subvendor IDs, we need it to come before the more general IVB
432 * PCI ID matches, otherwise we'll use the wrong info struct above.
433 */
3cb27f38
JN
434static const struct pci_device_id pciidlist[] = {
435 INTEL_I830_IDS(&intel_i830_info),
436 INTEL_I845G_IDS(&intel_845g_info),
437 INTEL_I85X_IDS(&intel_i85x_info),
438 INTEL_I865G_IDS(&intel_i865g_info),
439 INTEL_I915G_IDS(&intel_i915g_info),
440 INTEL_I915GM_IDS(&intel_i915gm_info),
441 INTEL_I945G_IDS(&intel_i945g_info),
442 INTEL_I945GM_IDS(&intel_i945gm_info),
443 INTEL_I965G_IDS(&intel_i965g_info),
444 INTEL_G33_IDS(&intel_g33_info),
445 INTEL_I965GM_IDS(&intel_i965gm_info),
446 INTEL_GM45_IDS(&intel_gm45_info),
447 INTEL_G45_IDS(&intel_g45_info),
448 INTEL_PINEVIEW_IDS(&intel_pineview_info),
449 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
450 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
451 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
452 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
453 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
454 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
455 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
456 INTEL_HSW_D_IDS(&intel_haswell_d_info),
457 INTEL_HSW_M_IDS(&intel_haswell_m_info),
458 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
459 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
460 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
461 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
462 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
463 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
464 INTEL_CHV_IDS(&intel_cherryview_info),
465 INTEL_SKL_GT1_IDS(&intel_skylake_info),
466 INTEL_SKL_GT2_IDS(&intel_skylake_info),
467 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
468 INTEL_BXT_IDS(&intel_broxton_info),
d97044b6
D
469 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
470 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
471 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
8b10c0cf 472 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
49ae35f2 473 {0, 0, 0}
1da177e4
LT
474};
475
79e53945 476MODULE_DEVICE_TABLE(pci, pciidlist);
79e53945 477
30c964a6
RB
478static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
479{
480 enum intel_pch ret = PCH_NOP;
481
482 /*
483 * In a virtualized passthrough environment we can be in a
484 * setup where the ISA bridge is not able to be passed through.
485 * In this case, a south bridge can be emulated and we have to
486 * make an educated guess as to which PCH is really there.
487 */
488
489 if (IS_GEN5(dev)) {
490 ret = PCH_IBX;
491 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
492 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
493 ret = PCH_CPT;
494 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
495 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
496 ret = PCH_LPT;
497 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
ef11bdb3 498 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
30c964a6
RB
499 ret = PCH_SPT;
500 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
501 }
502
503 return ret;
504}
505
0206e353 506void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
507{
508 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 509 struct pci_dev *pch = NULL;
3bad0781 510
ce1bb329
BW
511 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
512 * (which really amounts to a PCH but no South Display).
513 */
514 if (INTEL_INFO(dev)->num_pipes == 0) {
515 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
516 return;
517 }
518
3bad0781
ZW
519 /*
520 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
521 * make graphics device passthrough work easy for VMM, that only
522 * need to expose ISA bridge to let driver know the real hardware
523 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
524 *
525 * In some virtualized environments (e.g. XEN), there is irrelevant
526 * ISA bridge in the system. To work reliably, we should scan trhough
527 * all the ISA bridge devices and check for the first match, instead
528 * of only checking the first one.
3bad0781 529 */
bcdb72ac 530 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 531 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 532 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 533 dev_priv->pch_id = id;
3bad0781 534
90711d50
JB
535 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
536 dev_priv->pch_type = PCH_IBX;
537 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 538 WARN_ON(!IS_GEN5(dev));
90711d50 539 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
540 dev_priv->pch_type = PCH_CPT;
541 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 542 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
543 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
544 /* PantherPoint is CPT compatible */
545 dev_priv->pch_type = PCH_CPT;
492ab669 546 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 547 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
548 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
549 dev_priv->pch_type = PCH_LPT;
550 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
551 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
552 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
553 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
554 dev_priv->pch_type = PCH_LPT;
555 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
556 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
557 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
558 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
559 dev_priv->pch_type = PCH_SPT;
560 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
ef11bdb3
RV
561 WARN_ON(!IS_SKYLAKE(dev) &&
562 !IS_KABYLAKE(dev));
e7e7ea20
S
563 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
564 dev_priv->pch_type = PCH_SPT;
565 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
ef11bdb3
RV
566 WARN_ON(!IS_SKYLAKE(dev) &&
567 !IS_KABYLAKE(dev));
30c964a6
RB
568 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) {
569 dev_priv->pch_type = intel_virt_detect_pch(dev);
bcdb72ac
ID
570 } else
571 continue;
572
6a9c4b35 573 break;
3bad0781 574 }
3bad0781 575 }
6a9c4b35 576 if (!pch)
bcdb72ac
ID
577 DRM_DEBUG_KMS("No PCH found.\n");
578
579 pci_dev_put(pch);
3bad0781
ZW
580}
581
2911a35b
BW
582bool i915_semaphore_is_enabled(struct drm_device *dev)
583{
584 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 585 return false;
2911a35b 586
d330a953
JN
587 if (i915.semaphores >= 0)
588 return i915.semaphores;
2911a35b 589
71386ef9
OM
590 /* TODO: make semaphores and Execlists play nicely together */
591 if (i915.enable_execlists)
592 return false;
593
be71eabe
RV
594 /* Until we get further testing... */
595 if (IS_GEN8(dev))
596 return false;
597
59de3295 598#ifdef CONFIG_INTEL_IOMMU
2911a35b 599 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
600 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
601 return false;
602#endif
2911a35b 603
a08acaf2 604 return true;
2911a35b
BW
605}
606
07f9cd0b
ID
607static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
608{
609 struct drm_device *dev = dev_priv->dev;
610 struct drm_encoder *encoder;
611
612 drm_modeset_lock_all(dev);
613 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
614 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
615
616 if (intel_encoder->suspend)
617 intel_encoder->suspend(intel_encoder);
618 }
619 drm_modeset_unlock_all(dev);
620}
621
ebc32824 622static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
623static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
624 bool rpm_resume);
f75a1985 625static int skl_resume_prepare(struct drm_i915_private *dev_priv);
a9a6b73a 626static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
f75a1985 627
ebc32824 628
5e365c39 629static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 630{
61caf87c 631 struct drm_i915_private *dev_priv = dev->dev_private;
e5747e3a 632 pci_power_t opregion_target_state;
d5818938 633 int error;
61caf87c 634
b8efb17b
ZR
635 /* ignore lid events during suspend */
636 mutex_lock(&dev_priv->modeset_restore_lock);
637 dev_priv->modeset_restore = MODESET_SUSPENDED;
638 mutex_unlock(&dev_priv->modeset_restore_lock);
639
c67a470b
PZ
640 /* We do a lot of poking in a lot of registers, make sure they work
641 * properly. */
da7e29bd 642 intel_display_set_init_power(dev_priv, true);
cb10799c 643
5bcf719b
DA
644 drm_kms_helper_poll_disable(dev);
645
ba8bbcf6 646 pci_save_state(dev->pdev);
ba8bbcf6 647
d5818938
DV
648 error = i915_gem_suspend(dev);
649 if (error) {
650 dev_err(&dev->pdev->dev,
651 "GEM idle failed, resume might fail\n");
652 return error;
653 }
db1b76ca 654
a1c41994
AD
655 intel_guc_suspend(dev);
656
d5818938 657 intel_suspend_gt_powersave(dev);
a261b246 658
d5818938
DV
659 /*
660 * Disable CRTCs directly since we want to preserve sw state
661 * for _thaw. Also, power gate the CRTC power wells.
662 */
663 drm_modeset_lock_all(dev);
6b72d486 664 intel_display_suspend(dev);
d5818938 665 drm_modeset_unlock_all(dev);
2eb5252e 666
d5818938 667 intel_dp_mst_suspend(dev);
7d708ee4 668
d5818938
DV
669 intel_runtime_pm_disable_interrupts(dev_priv);
670 intel_hpd_cancel_work(dev_priv);
09b64267 671
d5818938 672 intel_suspend_encoders(dev_priv);
0e32b39c 673
d5818938 674 intel_suspend_hw(dev);
5669fcac 675
828c7908
BW
676 i915_gem_suspend_gtt_mappings(dev);
677
9e06dd39
JB
678 i915_save_state(dev);
679
95fa2eee
ID
680 opregion_target_state = PCI_D3cold;
681#if IS_ENABLED(CONFIG_ACPI_SLEEP)
682 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 683 opregion_target_state = PCI_D1;
95fa2eee 684#endif
e5747e3a
JB
685 intel_opregion_notify_adapter(dev, opregion_target_state);
686
156c7ca0 687 intel_uncore_forcewake_reset(dev, false);
44834a67 688 intel_opregion_fini(dev);
8ee1c3db 689
82e3b8c1 690 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 691
62d5d69b
MK
692 dev_priv->suspend_count++;
693
85e90679
KCA
694 intel_display_set_init_power(dev_priv, false);
695
61caf87c 696 return 0;
84b79f8d
RW
697}
698
ab3be73f 699static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
700{
701 struct drm_i915_private *dev_priv = drm_dev->dev_private;
702 int ret;
703
704 ret = intel_suspend_complete(dev_priv);
705
706 if (ret) {
707 DRM_ERROR("Suspend complete failed: %d\n", ret);
708
709 return ret;
710 }
711
712 pci_disable_device(drm_dev->pdev);
ab3be73f 713 /*
54875571 714 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
715 * the device even though it's already in D3 and hang the machine. So
716 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
717 * power down the device properly. The issue was seen on multiple old
718 * GENs with different BIOS vendors, so having an explicit blacklist
719 * is inpractical; apply the workaround on everything pre GEN6. The
720 * platforms where the issue was seen:
721 * Lenovo Thinkpad X301, X61s, X60, T60, X41
722 * Fujitsu FSC S7110
723 * Acer Aspire 1830T
ab3be73f 724 */
54875571 725 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
ab3be73f 726 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95
ID
727
728 return 0;
729}
730
1751fcf9 731int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
732{
733 int error;
734
735 if (!dev || !dev->dev_private) {
736 DRM_ERROR("dev: %p\n", dev);
737 DRM_ERROR("DRM not initialized, aborting suspend.\n");
738 return -ENODEV;
739 }
740
0b14cbd2
ID
741 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
742 state.event != PM_EVENT_FREEZE))
743 return -EINVAL;
5bcf719b
DA
744
745 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
746 return 0;
6eecba33 747
5e365c39 748 error = i915_drm_suspend(dev);
84b79f8d
RW
749 if (error)
750 return error;
751
ab3be73f 752 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
753}
754
5e365c39 755static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
756{
757 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 758
d5818938
DV
759 mutex_lock(&dev->struct_mutex);
760 i915_gem_restore_gtt_mappings(dev);
761 mutex_unlock(&dev->struct_mutex);
9d49c0ef 762
61caf87c 763 i915_restore_state(dev);
44834a67 764 intel_opregion_setup(dev);
61caf87c 765
d5818938
DV
766 intel_init_pch_refclk(dev);
767 drm_mode_config_reset(dev);
1833b134 768
364aece0
PA
769 /*
770 * Interrupts have to be enabled before any batches are run. If not the
771 * GPU will hang. i915_gem_init_hw() will initiate batches to
772 * update/restore the context.
773 *
774 * Modeset enabling in intel_modeset_init_hw() also needs working
775 * interrupts.
776 */
777 intel_runtime_pm_enable_interrupts(dev_priv);
778
d5818938
DV
779 mutex_lock(&dev->struct_mutex);
780 if (i915_gem_init_hw(dev)) {
781 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
805de8f4 782 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
d5818938
DV
783 }
784 mutex_unlock(&dev->struct_mutex);
226485e9 785
a1c41994
AD
786 intel_guc_resume(dev);
787
d5818938 788 intel_modeset_init_hw(dev);
24576d23 789
d5818938
DV
790 spin_lock_irq(&dev_priv->irq_lock);
791 if (dev_priv->display.hpd_irq_setup)
792 dev_priv->display.hpd_irq_setup(dev);
793 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 794
d5818938 795 drm_modeset_lock_all(dev);
043e9bda 796 intel_display_resume(dev);
d5818938 797 drm_modeset_unlock_all(dev);
15239099 798
d5818938 799 intel_dp_mst_resume(dev);
e7d6f7d7 800
d5818938
DV
801 /*
802 * ... but also need to make sure that hotplug processing
803 * doesn't cause havoc. Like in the driver load code we don't
804 * bother with the tiny race here where we might loose hotplug
805 * notifications.
806 * */
807 intel_hpd_init(dev_priv);
808 /* Config may have changed between suspend and resume */
809 drm_helper_hpd_irq_event(dev);
1daed3fb 810
44834a67
CW
811 intel_opregion_init(dev);
812
82e3b8c1 813 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 814
b8efb17b
ZR
815 mutex_lock(&dev_priv->modeset_restore_lock);
816 dev_priv->modeset_restore = MODESET_DONE;
817 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 818
e5747e3a
JB
819 intel_opregion_notify_adapter(dev, PCI_D0);
820
ee6f280e
ID
821 drm_kms_helper_poll_enable(dev);
822
074c6ada 823 return 0;
84b79f8d
RW
824}
825
5e365c39 826static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 827{
36d61e67 828 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 829 int ret = 0;
36d61e67 830
76c4b250
ID
831 /*
832 * We have a resume ordering issue with the snd-hda driver also
833 * requiring our device to be power up. Due to the lack of a
834 * parent/child relationship we currently solve this with an early
835 * resume hook.
836 *
837 * FIXME: This should be solved with a special hdmi sink device or
838 * similar so that power domains can be employed.
839 */
84b79f8d
RW
840 if (pci_enable_device(dev->pdev))
841 return -EIO;
842
843 pci_set_master(dev->pdev);
844
efee833a 845 if (IS_VALLEYVIEW(dev_priv))
1a5df187 846 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 847 if (ret)
ff0b187f
DL
848 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
849 ret);
36d61e67
ID
850
851 intel_uncore_early_sanitize(dev, true);
efee833a 852
a9a6b73a
DL
853 if (IS_BROXTON(dev))
854 ret = bxt_resume_prepare(dev_priv);
ef11bdb3 855 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
f75a1985 856 ret = skl_resume_prepare(dev_priv);
a9a6b73a
DL
857 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
858 hsw_disable_pc8(dev_priv);
efee833a 859
36d61e67
ID
860 intel_uncore_sanitize(dev);
861 intel_power_domains_init_hw(dev_priv);
862
863 return ret;
76c4b250
ID
864}
865
1751fcf9 866int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 867{
50a0072f 868 int ret;
76c4b250 869
097dd837
ID
870 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
871 return 0;
872
5e365c39 873 ret = i915_drm_resume_early(dev);
50a0072f
ID
874 if (ret)
875 return ret;
876
5a17514e
ID
877 return i915_drm_resume(dev);
878}
879
11ed50ec 880/**
f3953dcb 881 * i915_reset - reset chip after a hang
11ed50ec 882 * @dev: drm device to reset
11ed50ec
BG
883 *
884 * Reset the chip. Useful if a hang is detected. Returns zero on successful
885 * reset or otherwise an error code.
886 *
887 * Procedure is fairly simple:
888 * - reset the chip using the reset reg
889 * - re-init context state
890 * - re-init hardware status page
891 * - re-init ring buffer
892 * - re-init interrupt state
893 * - re-init display
894 */
d4b8bb2a 895int i915_reset(struct drm_device *dev)
11ed50ec 896{
50227e1c 897 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 898 bool simulated;
0573ed4a 899 int ret;
11ed50ec 900
dbea3cea
ID
901 intel_reset_gt_powersave(dev);
902
d54a02c0 903 mutex_lock(&dev->struct_mutex);
11ed50ec 904
069efc1d 905 i915_gem_reset(dev);
77f01230 906
2e7c8ee7
CW
907 simulated = dev_priv->gpu_error.stop_rings != 0;
908
be62acb4
MK
909 ret = intel_gpu_reset(dev);
910
911 /* Also reset the gpu hangman. */
912 if (simulated) {
913 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
914 dev_priv->gpu_error.stop_rings = 0;
915 if (ret == -ENODEV) {
f2d91a2c
DV
916 DRM_INFO("Reset not implemented, but ignoring "
917 "error for simulated gpu hangs\n");
be62acb4
MK
918 ret = 0;
919 }
2e7c8ee7 920 }
be62acb4 921
d8f2716a
DV
922 if (i915_stop_ring_allow_warn(dev_priv))
923 pr_notice("drm/i915: Resetting chip after gpu hang\n");
924
0573ed4a 925 if (ret) {
f2d91a2c 926 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 927 mutex_unlock(&dev->struct_mutex);
f803aa55 928 return ret;
11ed50ec
BG
929 }
930
1362b776
VS
931 intel_overlay_reset(dev_priv);
932
11ed50ec
BG
933 /* Ok, now get things going again... */
934
935 /*
936 * Everything depends on having the GTT running, so we need to start
937 * there. Fortunately we don't need to do this unless we reset the
938 * chip at a PCI level.
939 *
940 * Next we need to restore the context, but we don't use those
941 * yet either...
942 *
943 * Ring buffer needs to be re-initialized in the KMS case, or if X
944 * was running at the time of the reset (i.e. we weren't VT
945 * switched away).
946 */
6689c167 947
33d30a9c
DV
948 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
949 dev_priv->gpu_error.reload_in_reset = true;
6689c167 950
33d30a9c 951 ret = i915_gem_init_hw(dev);
6689c167 952
33d30a9c 953 dev_priv->gpu_error.reload_in_reset = false;
f817586c 954
33d30a9c
DV
955 mutex_unlock(&dev->struct_mutex);
956 if (ret) {
957 DRM_ERROR("Failed hw init on reset %d\n", ret);
958 return ret;
11ed50ec
BG
959 }
960
33d30a9c
DV
961 /*
962 * rps/rc6 re-init is necessary to restore state lost after the
963 * reset and the re-install of gt irqs. Skip for ironlake per
964 * previous concerns that it doesn't respond well to some forms
965 * of re-init after reset.
966 */
967 if (INTEL_INFO(dev)->gen > 5)
968 intel_enable_gt_powersave(dev);
969
11ed50ec
BG
970 return 0;
971}
972
56550d94 973static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 974{
01a06850
DV
975 struct intel_device_info *intel_info =
976 (struct intel_device_info *) ent->driver_data;
977
d330a953 978 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
979 DRM_INFO("This hardware requires preliminary hardware support.\n"
980 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
981 return -ENODEV;
982 }
983
5fe49d86
CW
984 /* Only bind to function 0 of the device. Early generations
985 * used function 1 as a placeholder for multi-head. This causes
986 * us confusion instead, especially on the systems where both
987 * functions have the same PCI-ID!
988 */
989 if (PCI_FUNC(pdev->devfn))
990 return -ENODEV;
991
dcdb1674 992 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
993}
994
995static void
996i915_pci_remove(struct pci_dev *pdev)
997{
998 struct drm_device *dev = pci_get_drvdata(pdev);
999
1000 drm_put_dev(dev);
1001}
1002
84b79f8d 1003static int i915_pm_suspend(struct device *dev)
112b715e 1004{
84b79f8d
RW
1005 struct pci_dev *pdev = to_pci_dev(dev);
1006 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 1007
84b79f8d
RW
1008 if (!drm_dev || !drm_dev->dev_private) {
1009 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1010 return -ENODEV;
1011 }
112b715e 1012
5bcf719b
DA
1013 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1014 return 0;
1015
5e365c39 1016 return i915_drm_suspend(drm_dev);
76c4b250
ID
1017}
1018
1019static int i915_pm_suspend_late(struct device *dev)
1020{
888d0d42 1021 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
1022
1023 /*
c965d995 1024 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
1025 * requiring our device to be power up. Due to the lack of a
1026 * parent/child relationship we currently solve this with an late
1027 * suspend hook.
1028 *
1029 * FIXME: This should be solved with a special hdmi sink device or
1030 * similar so that power domains can be employed.
1031 */
1032 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1033 return 0;
112b715e 1034
ab3be73f
ID
1035 return i915_drm_suspend_late(drm_dev, false);
1036}
1037
1038static int i915_pm_poweroff_late(struct device *dev)
1039{
1040 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1041
1042 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1043 return 0;
1044
1045 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
1046}
1047
76c4b250
ID
1048static int i915_pm_resume_early(struct device *dev)
1049{
888d0d42 1050 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 1051
097dd837
ID
1052 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1053 return 0;
1054
5e365c39 1055 return i915_drm_resume_early(drm_dev);
76c4b250
ID
1056}
1057
84b79f8d 1058static int i915_pm_resume(struct device *dev)
cbda12d7 1059{
888d0d42 1060 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 1061
097dd837
ID
1062 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1063 return 0;
1064
5a17514e 1065 return i915_drm_resume(drm_dev);
cbda12d7
ZW
1066}
1067
f75a1985
SS
1068static int skl_suspend_complete(struct drm_i915_private *dev_priv)
1069{
5d96d8af
DL
1070 skl_uninit_cdclk(dev_priv);
1071
414b7999 1072 if (dev_priv->csr.dmc_payload)
0a9d2bed
AM
1073 skl_enable_dc6(dev_priv);
1074
f75a1985
SS
1075 return 0;
1076}
1077
ebc32824 1078static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1079{
414de7a0 1080 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1081
1082 return 0;
97bea207
PZ
1083}
1084
31335cec
SS
1085static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1086{
1087 struct drm_device *dev = dev_priv->dev;
1088
1089 /* TODO: when DC5 support is added disable DC5 here. */
1090
1091 broxton_ddi_phy_uninit(dev);
1092 broxton_uninit_cdclk(dev);
1093 bxt_enable_dc9(dev_priv);
1094
1095 return 0;
1096}
1097
1098static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1099{
1100 struct drm_device *dev = dev_priv->dev;
1101
1102 /* TODO: when CSR FW support is added make sure the FW is loaded */
1103
1104 bxt_disable_dc9(dev_priv);
1105
1106 /*
1107 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1108 * is available.
1109 */
1110 broxton_init_cdclk(dev);
1111 broxton_ddi_phy_init(dev);
1112 intel_prepare_ddi(dev);
1113
1114 return 0;
1115}
1116
f75a1985
SS
1117static int skl_resume_prepare(struct drm_i915_private *dev_priv)
1118{
414b7999 1119 if (dev_priv->csr.dmc_payload)
0a9d2bed
AM
1120 skl_disable_dc6(dev_priv);
1121
5d96d8af 1122 skl_init_cdclk(dev_priv);
f4448375 1123 intel_csr_load_program(dev_priv);
f75a1985
SS
1124
1125 return 0;
1126}
1127
ddeea5b0
ID
1128/*
1129 * Save all Gunit registers that may be lost after a D3 and a subsequent
1130 * S0i[R123] transition. The list of registers needing a save/restore is
1131 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1132 * registers in the following way:
1133 * - Driver: saved/restored by the driver
1134 * - Punit : saved/restored by the Punit firmware
1135 * - No, w/o marking: no need to save/restore, since the register is R/O or
1136 * used internally by the HW in a way that doesn't depend
1137 * keeping the content across a suspend/resume.
1138 * - Debug : used for debugging
1139 *
1140 * We save/restore all registers marked with 'Driver', with the following
1141 * exceptions:
1142 * - Registers out of use, including also registers marked with 'Debug'.
1143 * These have no effect on the driver's operation, so we don't save/restore
1144 * them to reduce the overhead.
1145 * - Registers that are fully setup by an initialization function called from
1146 * the resume path. For example many clock gating and RPS/RC6 registers.
1147 * - Registers that provide the right functionality with their reset defaults.
1148 *
1149 * TODO: Except for registers that based on the above 3 criteria can be safely
1150 * ignored, we save/restore all others, practically treating the HW context as
1151 * a black-box for the driver. Further investigation is needed to reduce the
1152 * saved/restored registers even further, by following the same 3 criteria.
1153 */
1154static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1155{
1156 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1157 int i;
1158
1159 /* GAM 0x4000-0x4770 */
1160 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1161 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1162 s->arb_mode = I915_READ(ARB_MODE);
1163 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1164 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1165
1166 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1167 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
1168
1169 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 1170 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
1171
1172 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1173 s->ecochk = I915_READ(GAM_ECOCHK);
1174 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1175 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1176
1177 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1178
1179 /* MBC 0x9024-0x91D0, 0x8500 */
1180 s->g3dctl = I915_READ(VLV_G3DCTL);
1181 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1182 s->mbctl = I915_READ(GEN6_MBCTL);
1183
1184 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1185 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1186 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1187 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1188 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1189 s->rstctl = I915_READ(GEN6_RSTCTL);
1190 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1191
1192 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1193 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1194 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1195 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1196 s->ecobus = I915_READ(ECOBUS);
1197 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1198 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1199 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1200 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1201 s->rcedata = I915_READ(VLV_RCEDATA);
1202 s->spare2gh = I915_READ(VLV_SPAREG2H);
1203
1204 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1205 s->gt_imr = I915_READ(GTIMR);
1206 s->gt_ier = I915_READ(GTIER);
1207 s->pm_imr = I915_READ(GEN6_PMIMR);
1208 s->pm_ier = I915_READ(GEN6_PMIER);
1209
1210 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1211 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
1212
1213 /* GT SA CZ domain, 0x100000-0x138124 */
1214 s->tilectl = I915_READ(TILECTL);
1215 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1216 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1217 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1218 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1219
1220 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1221 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1222 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 1223 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
1224 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1225
1226 /*
1227 * Not saving any of:
1228 * DFT, 0x9800-0x9EC0
1229 * SARB, 0xB000-0xB1FC
1230 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1231 * PCI CFG
1232 */
1233}
1234
1235static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1236{
1237 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1238 u32 val;
1239 int i;
1240
1241 /* GAM 0x4000-0x4770 */
1242 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1243 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1244 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1245 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1246 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1247
1248 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1249 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
1250
1251 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 1252 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
1253
1254 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1255 I915_WRITE(GAM_ECOCHK, s->ecochk);
1256 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1257 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1258
1259 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1260
1261 /* MBC 0x9024-0x91D0, 0x8500 */
1262 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1263 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1264 I915_WRITE(GEN6_MBCTL, s->mbctl);
1265
1266 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1267 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1268 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1269 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1270 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1271 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1272 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1273
1274 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1275 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1276 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1277 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1278 I915_WRITE(ECOBUS, s->ecobus);
1279 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1280 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1281 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1282 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1283 I915_WRITE(VLV_RCEDATA, s->rcedata);
1284 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1285
1286 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1287 I915_WRITE(GTIMR, s->gt_imr);
1288 I915_WRITE(GTIER, s->gt_ier);
1289 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1290 I915_WRITE(GEN6_PMIER, s->pm_ier);
1291
1292 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1293 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
1294
1295 /* GT SA CZ domain, 0x100000-0x138124 */
1296 I915_WRITE(TILECTL, s->tilectl);
1297 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1298 /*
1299 * Preserve the GT allow wake and GFX force clock bit, they are not
1300 * be restored, as they are used to control the s0ix suspend/resume
1301 * sequence by the caller.
1302 */
1303 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1304 val &= VLV_GTLC_ALLOWWAKEREQ;
1305 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1306 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1307
1308 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1309 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1310 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1311 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1312
1313 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1314
1315 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1316 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1317 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 1318 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
1319 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1320}
1321
650ad970
ID
1322int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1323{
1324 u32 val;
1325 int err;
1326
650ad970 1327#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
650ad970
ID
1328
1329 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1330 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1331 if (force_on)
1332 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1333 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1334
1335 if (!force_on)
1336 return 0;
1337
8d4eee9c 1338 err = wait_for(COND, 20);
650ad970
ID
1339 if (err)
1340 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1341 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1342
1343 return err;
1344#undef COND
1345}
1346
ddeea5b0
ID
1347static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1348{
1349 u32 val;
1350 int err = 0;
1351
1352 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1353 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1354 if (allow)
1355 val |= VLV_GTLC_ALLOWWAKEREQ;
1356 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1357 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1358
1359#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1360 allow)
1361 err = wait_for(COND, 1);
1362 if (err)
1363 DRM_ERROR("timeout disabling GT waking\n");
1364 return err;
1365#undef COND
1366}
1367
1368static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1369 bool wait_for_on)
1370{
1371 u32 mask;
1372 u32 val;
1373 int err;
1374
1375 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1376 val = wait_for_on ? mask : 0;
1377#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1378 if (COND)
1379 return 0;
1380
1381 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1382 wait_for_on ? "on" : "off",
1383 I915_READ(VLV_GTLC_PW_STATUS));
1384
1385 /*
1386 * RC6 transitioning can be delayed up to 2 msec (see
1387 * valleyview_enable_rps), use 3 msec for safety.
1388 */
1389 err = wait_for(COND, 3);
1390 if (err)
1391 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1392 wait_for_on ? "on" : "off");
1393
1394 return err;
1395#undef COND
1396}
1397
1398static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1399{
1400 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1401 return;
1402
1403 DRM_ERROR("GT register access while GT waking disabled\n");
1404 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1405}
1406
ebc32824 1407static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1408{
1409 u32 mask;
1410 int err;
1411
1412 /*
1413 * Bspec defines the following GT well on flags as debug only, so
1414 * don't treat them as hard failures.
1415 */
1416 (void)vlv_wait_for_gt_wells(dev_priv, false);
1417
1418 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1419 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1420
1421 vlv_check_no_gt_access(dev_priv);
1422
1423 err = vlv_force_gfx_clock(dev_priv, true);
1424 if (err)
1425 goto err1;
1426
1427 err = vlv_allow_gt_wake(dev_priv, false);
1428 if (err)
1429 goto err2;
98711167
D
1430
1431 if (!IS_CHERRYVIEW(dev_priv->dev))
1432 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1433
1434 err = vlv_force_gfx_clock(dev_priv, false);
1435 if (err)
1436 goto err2;
1437
1438 return 0;
1439
1440err2:
1441 /* For safety always re-enable waking and disable gfx clock forcing */
1442 vlv_allow_gt_wake(dev_priv, true);
1443err1:
1444 vlv_force_gfx_clock(dev_priv, false);
1445
1446 return err;
1447}
1448
016970be
SK
1449static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1450 bool rpm_resume)
ddeea5b0
ID
1451{
1452 struct drm_device *dev = dev_priv->dev;
1453 int err;
1454 int ret;
1455
1456 /*
1457 * If any of the steps fail just try to continue, that's the best we
1458 * can do at this point. Return the first error code (which will also
1459 * leave RPM permanently disabled).
1460 */
1461 ret = vlv_force_gfx_clock(dev_priv, true);
1462
98711167
D
1463 if (!IS_CHERRYVIEW(dev_priv->dev))
1464 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1465
1466 err = vlv_allow_gt_wake(dev_priv, true);
1467 if (!ret)
1468 ret = err;
1469
1470 err = vlv_force_gfx_clock(dev_priv, false);
1471 if (!ret)
1472 ret = err;
1473
1474 vlv_check_no_gt_access(dev_priv);
1475
016970be
SK
1476 if (rpm_resume) {
1477 intel_init_clock_gating(dev);
1478 i915_gem_restore_fences(dev);
1479 }
ddeea5b0
ID
1480
1481 return ret;
1482}
1483
97bea207 1484static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1485{
1486 struct pci_dev *pdev = to_pci_dev(device);
1487 struct drm_device *dev = pci_get_drvdata(pdev);
1488 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1489 int ret;
8a187455 1490
aeab0b5a 1491 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1492 return -ENODEV;
1493
604effb7
ID
1494 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1495 return -ENODEV;
1496
8a187455
PZ
1497 DRM_DEBUG_KMS("Suspending device\n");
1498
d6102977
ID
1499 /*
1500 * We could deadlock here in case another thread holding struct_mutex
1501 * calls RPM suspend concurrently, since the RPM suspend will wait
1502 * first for this RPM suspend to finish. In this case the concurrent
1503 * RPM resume will be followed by its RPM suspend counterpart. Still
1504 * for consistency return -EAGAIN, which will reschedule this suspend.
1505 */
1506 if (!mutex_trylock(&dev->struct_mutex)) {
1507 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1508 /*
1509 * Bump the expiration timestamp, otherwise the suspend won't
1510 * be rescheduled.
1511 */
1512 pm_runtime_mark_last_busy(device);
1513
1514 return -EAGAIN;
1515 }
1516 /*
1517 * We are safe here against re-faults, since the fault handler takes
1518 * an RPM reference.
1519 */
1520 i915_gem_release_all_mmaps(dev_priv);
1521 mutex_unlock(&dev->struct_mutex);
1522
a1c41994
AD
1523 intel_guc_suspend(dev);
1524
fac6adb0 1525 intel_suspend_gt_powersave(dev);
2eb5252e 1526 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1527
ebc32824 1528 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1529 if (ret) {
1530 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1531 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1532
1533 return ret;
1534 }
a8a8bd54 1535
737b1506 1536 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
dc9fb09c 1537 intel_uncore_forcewake_reset(dev, false);
8a187455 1538 dev_priv->pm.suspended = true;
1fb2362b
KCA
1539
1540 /*
c8a0bd42
PZ
1541 * FIXME: We really should find a document that references the arguments
1542 * used below!
1fb2362b 1543 */
d37ae19a
PZ
1544 if (IS_BROADWELL(dev)) {
1545 /*
1546 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1547 * being detected, and the call we do at intel_runtime_resume()
1548 * won't be able to restore them. Since PCI_D3hot matches the
1549 * actual specification and appears to be working, use it.
1550 */
1551 intel_opregion_notify_adapter(dev, PCI_D3hot);
1552 } else {
c8a0bd42
PZ
1553 /*
1554 * current versions of firmware which depend on this opregion
1555 * notification have repurposed the D1 definition to mean
1556 * "runtime suspended" vs. what you would normally expect (D3)
1557 * to distinguish it from notifications that might be sent via
1558 * the suspend path.
1559 */
1560 intel_opregion_notify_adapter(dev, PCI_D1);
c8a0bd42 1561 }
8a187455 1562
59bad947 1563 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1564
a8a8bd54 1565 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1566 return 0;
1567}
1568
97bea207 1569static int intel_runtime_resume(struct device *device)
8a187455
PZ
1570{
1571 struct pci_dev *pdev = to_pci_dev(device);
1572 struct drm_device *dev = pci_get_drvdata(pdev);
1573 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1574 int ret = 0;
8a187455 1575
604effb7
ID
1576 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1577 return -ENODEV;
8a187455
PZ
1578
1579 DRM_DEBUG_KMS("Resuming device\n");
1580
cd2e9e90 1581 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1582 dev_priv->pm.suspended = false;
1583
a1c41994
AD
1584 intel_guc_resume(dev);
1585
1a5df187
PZ
1586 if (IS_GEN6(dev_priv))
1587 intel_init_pch_refclk(dev);
31335cec
SS
1588
1589 if (IS_BROXTON(dev))
1590 ret = bxt_resume_prepare(dev_priv);
ef11bdb3 1591 else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
f75a1985 1592 ret = skl_resume_prepare(dev_priv);
1a5df187
PZ
1593 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1594 hsw_disable_pc8(dev_priv);
1595 else if (IS_VALLEYVIEW(dev_priv))
1596 ret = vlv_resume_prepare(dev_priv, true);
1597
0ab9cfeb
ID
1598 /*
1599 * No point of rolling back things in case of an error, as the best
1600 * we can do is to hope that things will still work (and disable RPM).
1601 */
92b806d3
ID
1602 i915_gem_init_swizzling(dev);
1603 gen6_update_ring_freq(dev);
1604
b963291c 1605 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
1606
1607 /*
1608 * On VLV/CHV display interrupts are part of the display
1609 * power well, so hpd is reinitialized from there. For
1610 * everyone else do it here.
1611 */
1612 if (!IS_VALLEYVIEW(dev_priv))
1613 intel_hpd_init(dev_priv);
1614
fac6adb0 1615 intel_enable_gt_powersave(dev);
b5478bcd 1616
0ab9cfeb
ID
1617 if (ret)
1618 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1619 else
1620 DRM_DEBUG_KMS("Device resumed\n");
1621
1622 return ret;
8a187455
PZ
1623}
1624
016970be
SK
1625/*
1626 * This function implements common functionality of runtime and system
1627 * suspend sequence.
1628 */
ebc32824
SK
1629static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1630{
ebc32824
SK
1631 int ret;
1632
16e44e3e 1633 if (IS_BROXTON(dev_priv))
31335cec 1634 ret = bxt_suspend_complete(dev_priv);
ef11bdb3 1635 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
f75a1985 1636 ret = skl_suspend_complete(dev_priv);
16e44e3e 1637 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ebc32824 1638 ret = hsw_suspend_complete(dev_priv);
16e44e3e 1639 else if (IS_VALLEYVIEW(dev_priv))
ebc32824 1640 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1641 else
1642 ret = 0;
ebc32824
SK
1643
1644 return ret;
1645}
1646
b4b78d12 1647static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1648 /*
1649 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1650 * PMSG_RESUME]
1651 */
0206e353 1652 .suspend = i915_pm_suspend,
76c4b250
ID
1653 .suspend_late = i915_pm_suspend_late,
1654 .resume_early = i915_pm_resume_early,
0206e353 1655 .resume = i915_pm_resume,
5545dbbf
ID
1656
1657 /*
1658 * S4 event handlers
1659 * @freeze, @freeze_late : called (1) before creating the
1660 * hibernation image [PMSG_FREEZE] and
1661 * (2) after rebooting, before restoring
1662 * the image [PMSG_QUIESCE]
1663 * @thaw, @thaw_early : called (1) after creating the hibernation
1664 * image, before writing it [PMSG_THAW]
1665 * and (2) after failing to create or
1666 * restore the image [PMSG_RECOVER]
1667 * @poweroff, @poweroff_late: called after writing the hibernation
1668 * image, before rebooting [PMSG_HIBERNATE]
1669 * @restore, @restore_early : called after rebooting and restoring the
1670 * hibernation image [PMSG_RESTORE]
1671 */
36d61e67
ID
1672 .freeze = i915_pm_suspend,
1673 .freeze_late = i915_pm_suspend_late,
1674 .thaw_early = i915_pm_resume_early,
1675 .thaw = i915_pm_resume,
1676 .poweroff = i915_pm_suspend,
ab3be73f 1677 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1678 .restore_early = i915_pm_resume_early,
0206e353 1679 .restore = i915_pm_resume,
5545dbbf
ID
1680
1681 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1682 .runtime_suspend = intel_runtime_suspend,
1683 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1684};
1685
78b68556 1686static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1687 .fault = i915_gem_fault,
ab00b3e5
JB
1688 .open = drm_gem_vm_open,
1689 .close = drm_gem_vm_close,
de151cf6
JB
1690};
1691
e08e96de
AV
1692static const struct file_operations i915_driver_fops = {
1693 .owner = THIS_MODULE,
1694 .open = drm_open,
1695 .release = drm_release,
1696 .unlocked_ioctl = drm_ioctl,
1697 .mmap = drm_gem_mmap,
1698 .poll = drm_poll,
e08e96de
AV
1699 .read = drm_read,
1700#ifdef CONFIG_COMPAT
1701 .compat_ioctl = i915_compat_ioctl,
1702#endif
1703 .llseek = noop_llseek,
1704};
1705
1da177e4 1706static struct drm_driver driver = {
0c54781b
MW
1707 /* Don't use MTRRs here; the Xserver or userspace app should
1708 * deal with them for Intel hardware.
792d2b9a 1709 */
673a394b 1710 .driver_features =
10ba5012 1711 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1751fcf9 1712 DRIVER_RENDER | DRIVER_MODESET,
22eae947 1713 .load = i915_driver_load,
ba8bbcf6 1714 .unload = i915_driver_unload,
673a394b 1715 .open = i915_driver_open,
22eae947
DA
1716 .lastclose = i915_driver_lastclose,
1717 .preclose = i915_driver_preclose,
673a394b 1718 .postclose = i915_driver_postclose,
915b4d11 1719 .set_busid = drm_pci_set_busid,
d8e29209 1720
955b12de 1721#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1722 .debugfs_init = i915_debugfs_init,
1723 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1724#endif
673a394b 1725 .gem_free_object = i915_gem_free_object,
de151cf6 1726 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1727
1728 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1729 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1730 .gem_prime_export = i915_gem_prime_export,
1731 .gem_prime_import = i915_gem_prime_import,
1732
ff72145b 1733 .dumb_create = i915_gem_dumb_create,
da6b51d0 1734 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1735 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1736 .ioctls = i915_ioctls,
e08e96de 1737 .fops = &i915_driver_fops,
22eae947
DA
1738 .name = DRIVER_NAME,
1739 .desc = DRIVER_DESC,
1740 .date = DRIVER_DATE,
1741 .major = DRIVER_MAJOR,
1742 .minor = DRIVER_MINOR,
1743 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1744};
1745
8410ea3b
DA
1746static struct pci_driver i915_pci_driver = {
1747 .name = DRIVER_NAME,
1748 .id_table = pciidlist,
1749 .probe = i915_pci_probe,
1750 .remove = i915_pci_remove,
1751 .driver.pm = &i915_pm_ops,
1752};
1753
1da177e4
LT
1754static int __init i915_init(void)
1755{
1756 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1757
1758 /*
fd930478
CW
1759 * Enable KMS by default, unless explicitly overriden by
1760 * either the i915.modeset prarameter or by the
1761 * vga_text_mode_force boot option.
79e53945 1762 */
fd930478
CW
1763
1764 if (i915.modeset == 0)
1765 driver.driver_features &= ~DRIVER_MODESET;
79e53945
JB
1766
1767#ifdef CONFIG_VGA_CONSOLE
d330a953 1768 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1769 driver.driver_features &= ~DRIVER_MODESET;
1770#endif
1771
b30324ad 1772 if (!(driver.driver_features & DRIVER_MODESET)) {
b30324ad 1773 /* Silently fail loading to not upset userspace. */
c9cd7b65 1774 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1775 return 0;
b30324ad 1776 }
3885c6bb 1777
c5b852f3 1778 if (i915.nuclear_pageflip)
b2e7723b
MR
1779 driver.driver_features |= DRIVER_ATOMIC;
1780
8410ea3b 1781 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1782}
1783
1784static void __exit i915_exit(void)
1785{
b33ecdd1
DV
1786 if (!(driver.driver_features & DRIVER_MODESET))
1787 return; /* Never loaded a driver. */
b33ecdd1 1788
8410ea3b 1789 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1790}
1791
1792module_init(i915_init);
1793module_exit(i915_exit);
1794
0a6d1631 1795MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1796MODULE_AUTHOR("Intel Corporation");
0a6d1631 1797
b5e89ed5 1798MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1799MODULE_LICENSE("GPL and additional rights");