]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Eliminate the addr/seqno from the hangcheck warning
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
e72f9fbf 145struct intel_shared_dpll {
ee7b9f93
JB
146 int refcount; /* count of number of CRTCs sharing this PLL */
147 int active; /* count of number of active CRTCs (i.e. DPMS on) */
148 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
149 const char *name;
150 /* should match the index in the dev_priv->shared_dplls array */
151 enum intel_dpll_id id;
e7b903d2
DV
152 void (*enable)(struct drm_i915_private *dev_priv,
153 struct intel_shared_dpll *pll);
154 void (*disable)(struct drm_i915_private *dev_priv,
155 struct intel_shared_dpll *pll);
ee7b9f93 156};
e2b78267 157
e69d0bc1
DV
158/* Used by dp and fdi links */
159struct intel_link_m_n {
160 uint32_t tu;
161 uint32_t gmch_m;
162 uint32_t gmch_n;
163 uint32_t link_m;
164 uint32_t link_n;
165};
166
167void intel_link_compute_m_n(int bpp, int nlanes,
168 int pixel_clock, int link_clock,
169 struct intel_link_m_n *m_n);
170
6441ab5f
PZ
171struct intel_ddi_plls {
172 int spll_refcount;
173 int wrpll1_refcount;
174 int wrpll2_refcount;
175};
176
1da177e4
LT
177/* Interface history:
178 *
179 * 1.1: Original.
0d6aa60b
DA
180 * 1.2: Add Power Management
181 * 1.3: Add vblank support
de227f5f 182 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 183 * 1.5: Add vblank pipe configuration
2228ed67
MD
184 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
185 * - Support vertical blank on secondary display pipe
1da177e4
LT
186 */
187#define DRIVER_MAJOR 1
2228ed67 188#define DRIVER_MINOR 6
1da177e4
LT
189#define DRIVER_PATCHLEVEL 0
190
673a394b 191#define WATCH_COHERENCY 0
23bc5982 192#define WATCH_LISTS 0
42d6ab48 193#define WATCH_GTT 0
673a394b 194
71acb5eb
DA
195#define I915_GEM_PHYS_CURSOR_0 1
196#define I915_GEM_PHYS_CURSOR_1 2
197#define I915_GEM_PHYS_OVERLAY_REGS 3
198#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
199
200struct drm_i915_gem_phys_object {
201 int id;
202 struct page **page_list;
203 drm_dma_handle_t *handle;
05394f39 204 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
205};
206
0a3e67a4
JB
207struct opregion_header;
208struct opregion_acpi;
209struct opregion_swsci;
210struct opregion_asle;
211
8ee1c3db 212struct intel_opregion {
5bc4418b
BW
213 struct opregion_header __iomem *header;
214 struct opregion_acpi __iomem *acpi;
215 struct opregion_swsci __iomem *swsci;
216 struct opregion_asle __iomem *asle;
217 void __iomem *vbt;
01fe9dbd 218 u32 __iomem *lid_state;
8ee1c3db 219};
44834a67 220#define OPREGION_SIZE (8*1024)
8ee1c3db 221
6ef3d427
CW
222struct intel_overlay;
223struct intel_overlay_error_state;
224
7c1c2871
DA
225struct drm_i915_master_private {
226 drm_local_map_t *sarea;
227 struct _drm_i915_sarea *sarea_priv;
228};
de151cf6 229#define I915_FENCE_REG_NONE -1
42b5aeab
VS
230#define I915_MAX_NUM_FENCES 32
231/* 32 fences + sign bit for FENCE_REG_NONE */
232#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
233
234struct drm_i915_fence_reg {
007cc8ac 235 struct list_head lru_list;
caea7476 236 struct drm_i915_gem_object *obj;
1690e1eb 237 int pin_count;
de151cf6 238};
7c1c2871 239
9b9d172d 240struct sdvo_device_mapping {
e957d772 241 u8 initialized;
9b9d172d 242 u8 dvo_port;
243 u8 slave_addr;
244 u8 dvo_wiring;
e957d772 245 u8 i2c_pin;
b1083333 246 u8 ddc_pin;
9b9d172d 247};
248
c4a1d9e4
CW
249struct intel_display_error_state;
250
63eeaf38 251struct drm_i915_error_state {
742cbee8 252 struct kref ref;
63eeaf38
JB
253 u32 eir;
254 u32 pgtbl_er;
be998e2e 255 u32 ier;
b9a3906b 256 u32 ccid;
0f3b6849
CW
257 u32 derrmr;
258 u32 forcewake;
9574b3fe 259 bool waiting[I915_NUM_RINGS];
9db4a9c7 260 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
261 u32 tail[I915_NUM_RINGS];
262 u32 head[I915_NUM_RINGS];
0f3b6849 263 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
264 u32 ipeir[I915_NUM_RINGS];
265 u32 ipehr[I915_NUM_RINGS];
266 u32 instdone[I915_NUM_RINGS];
267 u32 acthd[I915_NUM_RINGS];
7e3b8737 268 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 269 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 270 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
271 /* our own tracking of ring head and tail */
272 u32 cpu_ring_head[I915_NUM_RINGS];
273 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 274 u32 error; /* gen6+ */
71e172e8 275 u32 err_int; /* gen7 */
c1cd90ed
DV
276 u32 instpm[I915_NUM_RINGS];
277 u32 instps[I915_NUM_RINGS];
050ee91f 278 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 279 u32 seqno[I915_NUM_RINGS];
9df30794 280 u64 bbaddr;
33f3f518
DV
281 u32 fault_reg[I915_NUM_RINGS];
282 u32 done_reg;
c1cd90ed 283 u32 faddr[I915_NUM_RINGS];
4b9de737 284 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 285 struct timeval time;
52d39a21
CW
286 struct drm_i915_error_ring {
287 struct drm_i915_error_object {
288 int page_count;
289 u32 gtt_offset;
290 u32 *pages[0];
8c123e54 291 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
292 struct drm_i915_error_request {
293 long jiffies;
294 u32 seqno;
ee4f42b1 295 u32 tail;
52d39a21
CW
296 } *requests;
297 int num_requests;
298 } ring[I915_NUM_RINGS];
9df30794 299 struct drm_i915_error_buffer {
a779e5ab 300 u32 size;
9df30794 301 u32 name;
0201f1ec 302 u32 rseqno, wseqno;
9df30794
CW
303 u32 gtt_offset;
304 u32 read_domains;
305 u32 write_domain;
4b9de737 306 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
307 s32 pinned:2;
308 u32 tiling:2;
309 u32 dirty:1;
310 u32 purgeable:1;
5d1333fc 311 s32 ring:4;
93dfb40c 312 u32 cache_level:2;
c724e8a9
CW
313 } *active_bo, *pinned_bo;
314 u32 active_bo_count, pinned_bo_count;
6ef3d427 315 struct intel_overlay_error_state *overlay;
c4a1d9e4 316 struct intel_display_error_state *display;
63eeaf38
JB
317};
318
b8cecdf5 319struct intel_crtc_config;
0e8ffe1b 320struct intel_crtc;
ee9300bb
DV
321struct intel_limit;
322struct dpll;
b8cecdf5 323
e70236a8 324struct drm_i915_display_funcs {
ee5382ae 325 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
326 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
327 void (*disable_fbc)(struct drm_device *dev);
328 int (*get_display_clock_speed)(struct drm_device *dev);
329 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
330 /**
331 * find_dpll() - Find the best values for the PLL
332 * @limit: limits for the PLL
333 * @crtc: current CRTC
334 * @target: target frequency in kHz
335 * @refclk: reference clock frequency in kHz
336 * @match_clock: if provided, @best_clock P divider must
337 * match the P divider from @match_clock
338 * used for LVDS downclocking
339 * @best_clock: best PLL values found
340 *
341 * Returns true on success, false on failure.
342 */
343 bool (*find_dpll)(const struct intel_limit *limit,
344 struct drm_crtc *crtc,
345 int target, int refclk,
346 struct dpll *match_clock,
347 struct dpll *best_clock);
d210246a 348 void (*update_wm)(struct drm_device *dev);
b840d907 349 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
4c4ff43a
PZ
350 uint32_t sprite_width, int pixel_size,
351 bool enable);
47fab737 352 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
353 /* Returns the active state of the crtc, and if the crtc is active,
354 * fills out the pipe-config with the hw state. */
355 bool (*get_pipe_config)(struct intel_crtc *,
356 struct intel_crtc_config *);
f564048e 357 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
358 int x, int y,
359 struct drm_framebuffer *old_fb);
76e5a89c
DV
360 void (*crtc_enable)(struct drm_crtc *crtc);
361 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 362 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
363 void (*write_eld)(struct drm_connector *connector,
364 struct drm_crtc *crtc);
674cf967 365 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 366 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
367 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
368 struct drm_framebuffer *fb,
369 struct drm_i915_gem_object *obj);
17638cd6
JB
370 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
371 int x, int y);
20afbda2 372 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
373 /* clock updates for mode set */
374 /* cursor updates */
375 /* render clock increase/decrease */
376 /* display clock increase/decrease */
377 /* pll clock increase/decrease */
e70236a8
JB
378};
379
990bbdad
CW
380struct drm_i915_gt_funcs {
381 void (*force_wake_get)(struct drm_i915_private *dev_priv);
382 void (*force_wake_put)(struct drm_i915_private *dev_priv);
383};
384
79fc46df
DL
385#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
386 func(is_mobile) sep \
387 func(is_i85x) sep \
388 func(is_i915g) sep \
389 func(is_i945gm) sep \
390 func(is_g33) sep \
391 func(need_gfx_hws) sep \
392 func(is_g4x) sep \
393 func(is_pineview) sep \
394 func(is_broadwater) sep \
395 func(is_crestline) sep \
396 func(is_ivybridge) sep \
397 func(is_valleyview) sep \
398 func(is_haswell) sep \
399 func(has_force_wake) sep \
400 func(has_fbc) sep \
401 func(has_pipe_cxsr) sep \
402 func(has_hotplug) sep \
403 func(cursor_needs_physical) sep \
404 func(has_overlay) sep \
405 func(overlay_needs_physical) sep \
406 func(supports_tv) sep \
407 func(has_bsd_ring) sep \
408 func(has_blt_ring) sep \
f72a1183 409 func(has_vebox_ring) sep \
dd93be58 410 func(has_llc) sep \
30568c45
DL
411 func(has_ddi) sep \
412 func(has_fpga_dbg)
c96ea64e 413
a587f779
DL
414#define DEFINE_FLAG(name) u8 name:1
415#define SEP_SEMICOLON ;
416
cfdf1fa2 417struct intel_device_info {
10fce67a 418 u32 display_mmio_offset;
7eb552ae 419 u8 num_pipes:3;
c96c3a8c 420 u8 gen;
a587f779 421 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
422};
423
a587f779
DL
424#undef DEFINE_FLAG
425#undef SEP_SEMICOLON
426
7faf1ab2
DV
427enum i915_cache_level {
428 I915_CACHE_NONE = 0,
429 I915_CACHE_LLC,
430 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
431};
432
2d04befb
KG
433typedef uint32_t gen6_gtt_pte_t;
434
5d4545ae
BW
435/* The Graphics Translation Table is the way in which GEN hardware translates a
436 * Graphics Virtual Address into a Physical Address. In addition to the normal
437 * collateral associated with any va->pa translations GEN hardware also has a
438 * portion of the GTT which can be mapped by the CPU and remain both coherent
439 * and correct (in cases like swizzling). That region is referred to as GMADR in
440 * the spec.
441 */
442struct i915_gtt {
443 unsigned long start; /* Start offset of used GTT */
444 size_t total; /* Total size GTT can map */
baa09f5f 445 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
446
447 unsigned long mappable_end; /* End offset that we can CPU map */
448 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
449 phys_addr_t mappable_base; /* PA of our GMADR */
450
451 /** "Graphics Stolen Memory" holds the global PTEs */
452 void __iomem *gsm;
a81cc00c
BW
453
454 bool do_idle_maps;
9c61a32d
BW
455 dma_addr_t scratch_page_dma;
456 struct page *scratch_page;
7faf1ab2
DV
457
458 /* global gtt ops */
baa09f5f 459 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
460 size_t *stolen, phys_addr_t *mappable_base,
461 unsigned long *mappable_end);
baa09f5f 462 void (*gtt_remove)(struct drm_device *dev);
7faf1ab2
DV
463 void (*gtt_clear_range)(struct drm_device *dev,
464 unsigned int first_entry,
465 unsigned int num_entries);
466 void (*gtt_insert_entries)(struct drm_device *dev,
467 struct sg_table *st,
468 unsigned int pg_start,
469 enum i915_cache_level cache_level);
2d04befb
KG
470 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
471 dma_addr_t addr,
472 enum i915_cache_level level);
5d4545ae 473};
a54c0c27 474#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
5d4545ae 475
1d2a314c
DV
476#define I915_PPGTT_PD_ENTRIES 512
477#define I915_PPGTT_PT_ENTRIES 1024
478struct i915_hw_ppgtt {
8f2c59f0 479 struct drm_device *dev;
1d2a314c
DV
480 unsigned num_pd_entries;
481 struct page **pt_pages;
482 uint32_t pd_offset;
483 dma_addr_t *pt_dma_addr;
484 dma_addr_t scratch_page_dma_addr;
def886c3
DV
485
486 /* pte functions, mirroring the interface of the global gtt. */
487 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
488 unsigned int first_entry,
489 unsigned int num_entries);
490 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
491 struct sg_table *st,
492 unsigned int pg_start,
493 enum i915_cache_level cache_level);
2d04befb
KG
494 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
495 dma_addr_t addr,
496 enum i915_cache_level level);
b7c36d25 497 int (*enable)(struct drm_device *dev);
3440d265 498 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
499};
500
40521054
BW
501
502/* This must match up with the value previously used for execbuf2.rsvd1. */
503#define DEFAULT_CONTEXT_ID 0
504struct i915_hw_context {
dce3271b 505 struct kref ref;
40521054 506 int id;
e0556841 507 bool is_initialized;
40521054
BW
508 struct drm_i915_file_private *file_priv;
509 struct intel_ring_buffer *ring;
510 struct drm_i915_gem_object *obj;
511};
512
b5e50c3f 513enum no_fbc_reason {
bed4a673 514 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
515 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
516 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
517 FBC_MODE_TOO_LARGE, /* mode too large for compression */
518 FBC_BAD_PLANE, /* fbc not supported on plane */
519 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 520 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 521 FBC_MODULE_PARAM,
b5e50c3f
JB
522};
523
3bad0781 524enum intel_pch {
f0350830 525 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
526 PCH_IBX, /* Ibexpeak PCH */
527 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 528 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 529 PCH_NOP,
3bad0781
ZW
530};
531
988d6ee8
PZ
532enum intel_sbi_destination {
533 SBI_ICLK,
534 SBI_MPHY,
535};
536
b690e96c 537#define QUIRK_PIPEA_FORCE (1<<0)
435793df 538#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 539#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 540
8be48d92 541struct intel_fbdev;
1630fe75 542struct intel_fbc_work;
38651674 543
c2b9152f
DV
544struct intel_gmbus {
545 struct i2c_adapter adapter;
f2ce9faf 546 u32 force_bit;
c2b9152f 547 u32 reg0;
36c785f0 548 u32 gpio_reg;
c167a6fc 549 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
550 struct drm_i915_private *dev_priv;
551};
552
f4c956ad 553struct i915_suspend_saved_registers {
ba8bbcf6
JB
554 u8 saveLBB;
555 u32 saveDSPACNTR;
556 u32 saveDSPBCNTR;
e948e994 557 u32 saveDSPARB;
ba8bbcf6
JB
558 u32 savePIPEACONF;
559 u32 savePIPEBCONF;
560 u32 savePIPEASRC;
561 u32 savePIPEBSRC;
562 u32 saveFPA0;
563 u32 saveFPA1;
564 u32 saveDPLL_A;
565 u32 saveDPLL_A_MD;
566 u32 saveHTOTAL_A;
567 u32 saveHBLANK_A;
568 u32 saveHSYNC_A;
569 u32 saveVTOTAL_A;
570 u32 saveVBLANK_A;
571 u32 saveVSYNC_A;
572 u32 saveBCLRPAT_A;
5586c8bc 573 u32 saveTRANSACONF;
42048781
ZW
574 u32 saveTRANS_HTOTAL_A;
575 u32 saveTRANS_HBLANK_A;
576 u32 saveTRANS_HSYNC_A;
577 u32 saveTRANS_VTOTAL_A;
578 u32 saveTRANS_VBLANK_A;
579 u32 saveTRANS_VSYNC_A;
0da3ea12 580 u32 savePIPEASTAT;
ba8bbcf6
JB
581 u32 saveDSPASTRIDE;
582 u32 saveDSPASIZE;
583 u32 saveDSPAPOS;
585fb111 584 u32 saveDSPAADDR;
ba8bbcf6
JB
585 u32 saveDSPASURF;
586 u32 saveDSPATILEOFF;
587 u32 savePFIT_PGM_RATIOS;
0eb96d6e 588 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
589 u32 saveBLC_PWM_CTL;
590 u32 saveBLC_PWM_CTL2;
42048781
ZW
591 u32 saveBLC_CPU_PWM_CTL;
592 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
593 u32 saveFPB0;
594 u32 saveFPB1;
595 u32 saveDPLL_B;
596 u32 saveDPLL_B_MD;
597 u32 saveHTOTAL_B;
598 u32 saveHBLANK_B;
599 u32 saveHSYNC_B;
600 u32 saveVTOTAL_B;
601 u32 saveVBLANK_B;
602 u32 saveVSYNC_B;
603 u32 saveBCLRPAT_B;
5586c8bc 604 u32 saveTRANSBCONF;
42048781
ZW
605 u32 saveTRANS_HTOTAL_B;
606 u32 saveTRANS_HBLANK_B;
607 u32 saveTRANS_HSYNC_B;
608 u32 saveTRANS_VTOTAL_B;
609 u32 saveTRANS_VBLANK_B;
610 u32 saveTRANS_VSYNC_B;
0da3ea12 611 u32 savePIPEBSTAT;
ba8bbcf6
JB
612 u32 saveDSPBSTRIDE;
613 u32 saveDSPBSIZE;
614 u32 saveDSPBPOS;
585fb111 615 u32 saveDSPBADDR;
ba8bbcf6
JB
616 u32 saveDSPBSURF;
617 u32 saveDSPBTILEOFF;
585fb111
JB
618 u32 saveVGA0;
619 u32 saveVGA1;
620 u32 saveVGA_PD;
ba8bbcf6
JB
621 u32 saveVGACNTRL;
622 u32 saveADPA;
623 u32 saveLVDS;
585fb111
JB
624 u32 savePP_ON_DELAYS;
625 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
626 u32 saveDVOA;
627 u32 saveDVOB;
628 u32 saveDVOC;
629 u32 savePP_ON;
630 u32 savePP_OFF;
631 u32 savePP_CONTROL;
585fb111 632 u32 savePP_DIVISOR;
ba8bbcf6
JB
633 u32 savePFIT_CONTROL;
634 u32 save_palette_a[256];
635 u32 save_palette_b[256];
06027f91 636 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
637 u32 saveFBC_CFB_BASE;
638 u32 saveFBC_LL_BASE;
639 u32 saveFBC_CONTROL;
640 u32 saveFBC_CONTROL2;
0da3ea12
JB
641 u32 saveIER;
642 u32 saveIIR;
643 u32 saveIMR;
42048781
ZW
644 u32 saveDEIER;
645 u32 saveDEIMR;
646 u32 saveGTIER;
647 u32 saveGTIMR;
648 u32 saveFDI_RXA_IMR;
649 u32 saveFDI_RXB_IMR;
1f84e550 650 u32 saveCACHE_MODE_0;
1f84e550 651 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
652 u32 saveSWF0[16];
653 u32 saveSWF1[16];
654 u32 saveSWF2[3];
655 u8 saveMSR;
656 u8 saveSR[8];
123f794f 657 u8 saveGR[25];
ba8bbcf6 658 u8 saveAR_INDEX;
a59e122a 659 u8 saveAR[21];
ba8bbcf6 660 u8 saveDACMASK;
a59e122a 661 u8 saveCR[37];
4b9de737 662 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
663 u32 saveCURACNTR;
664 u32 saveCURAPOS;
665 u32 saveCURABASE;
666 u32 saveCURBCNTR;
667 u32 saveCURBPOS;
668 u32 saveCURBBASE;
669 u32 saveCURSIZE;
a4fc5ed6
KP
670 u32 saveDP_B;
671 u32 saveDP_C;
672 u32 saveDP_D;
673 u32 savePIPEA_GMCH_DATA_M;
674 u32 savePIPEB_GMCH_DATA_M;
675 u32 savePIPEA_GMCH_DATA_N;
676 u32 savePIPEB_GMCH_DATA_N;
677 u32 savePIPEA_DP_LINK_M;
678 u32 savePIPEB_DP_LINK_M;
679 u32 savePIPEA_DP_LINK_N;
680 u32 savePIPEB_DP_LINK_N;
42048781
ZW
681 u32 saveFDI_RXA_CTL;
682 u32 saveFDI_TXA_CTL;
683 u32 saveFDI_RXB_CTL;
684 u32 saveFDI_TXB_CTL;
685 u32 savePFA_CTL_1;
686 u32 savePFB_CTL_1;
687 u32 savePFA_WIN_SZ;
688 u32 savePFB_WIN_SZ;
689 u32 savePFA_WIN_POS;
690 u32 savePFB_WIN_POS;
5586c8bc
ZW
691 u32 savePCH_DREF_CONTROL;
692 u32 saveDISP_ARB_CTL;
693 u32 savePIPEA_DATA_M1;
694 u32 savePIPEA_DATA_N1;
695 u32 savePIPEA_LINK_M1;
696 u32 savePIPEA_LINK_N1;
697 u32 savePIPEB_DATA_M1;
698 u32 savePIPEB_DATA_N1;
699 u32 savePIPEB_LINK_M1;
700 u32 savePIPEB_LINK_N1;
b5b72e89 701 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 702 u32 savePCH_PORT_HOTPLUG;
f4c956ad 703};
c85aa885
DV
704
705struct intel_gen6_power_mgmt {
706 struct work_struct work;
52ceb908 707 struct delayed_work vlv_work;
c85aa885
DV
708 u32 pm_iir;
709 /* lock - irqsave spinlock that protectects the work_struct and
710 * pm_iir. */
711 spinlock_t lock;
712
713 /* The below variables an all the rps hw state are protected by
714 * dev->struct mutext. */
715 u8 cur_delay;
716 u8 min_delay;
717 u8 max_delay;
52ceb908 718 u8 rpe_delay;
31c77388 719 u8 hw_max;
1a01ab3b
JB
720
721 struct delayed_work delayed_resume_work;
4fc688ce
JB
722
723 /*
724 * Protects RPS/RC6 register access and PCU communication.
725 * Must be taken after struct_mutex if nested.
726 */
727 struct mutex hw_lock;
c85aa885
DV
728};
729
1a240d4d
DV
730/* defined intel_pm.c */
731extern spinlock_t mchdev_lock;
732
c85aa885
DV
733struct intel_ilk_power_mgmt {
734 u8 cur_delay;
735 u8 min_delay;
736 u8 max_delay;
737 u8 fmax;
738 u8 fstart;
739
740 u64 last_count1;
741 unsigned long last_time1;
742 unsigned long chipset_power;
743 u64 last_count2;
744 struct timespec last_time2;
745 unsigned long gfx_power;
746 u8 corr;
747
748 int c_m;
749 int r_t;
3e373948
DV
750
751 struct drm_i915_gem_object *pwrctx;
752 struct drm_i915_gem_object *renderctx;
c85aa885
DV
753};
754
a38911a3
WX
755/* Power well structure for haswell */
756struct i915_power_well {
757 struct drm_device *device;
758 spinlock_t lock;
759 /* power well enable/disable usage count */
760 int count;
761 int i915_request;
762};
763
231f42a4
DV
764struct i915_dri1_state {
765 unsigned allow_batchbuffer : 1;
766 u32 __iomem *gfx_hws_cpu_addr;
767
768 unsigned int cpp;
769 int back_offset;
770 int front_offset;
771 int current_page;
772 int page_flipping;
773
774 uint32_t counter;
775};
776
a4da4fa4
DV
777struct intel_l3_parity {
778 u32 *remap_info;
779 struct work_struct error_work;
780};
781
4b5aed62 782struct i915_gem_mm {
4b5aed62
DV
783 /** Memory allocator for GTT stolen memory */
784 struct drm_mm stolen;
785 /** Memory allocator for GTT */
786 struct drm_mm gtt_space;
787 /** List of all objects in gtt_space. Used to restore gtt
788 * mappings on resume */
789 struct list_head bound_list;
790 /**
791 * List of objects which are not bound to the GTT (thus
792 * are idle and not used by the GPU) but still have
793 * (presumably uncached) pages still attached.
794 */
795 struct list_head unbound_list;
796
797 /** Usable portion of the GTT for GEM */
798 unsigned long stolen_base; /* limited to low memory (32-bit) */
799
800 int gtt_mtrr;
801
802 /** PPGTT used for aliasing the PPGTT with the GTT */
803 struct i915_hw_ppgtt *aliasing_ppgtt;
804
805 struct shrinker inactive_shrinker;
806 bool shrinker_no_lock_stealing;
807
808 /**
809 * List of objects currently involved in rendering.
810 *
811 * Includes buffers having the contents of their GPU caches
812 * flushed, not necessarily primitives. last_rendering_seqno
813 * represents when the rendering involved will be completed.
814 *
815 * A reference is held on the buffer while on this list.
816 */
817 struct list_head active_list;
818
819 /**
820 * LRU list of objects which are not in the ringbuffer and
821 * are ready to unbind, but are still in the GTT.
822 *
823 * last_rendering_seqno is 0 while an object is in this list.
824 *
825 * A reference is not held on the buffer while on this list,
826 * as merely being GTT-bound shouldn't prevent its being
827 * freed, and we'll pull it off the list in the free path.
828 */
829 struct list_head inactive_list;
830
831 /** LRU list of objects with fence regs on them. */
832 struct list_head fence_list;
833
834 /**
835 * We leave the user IRQ off as much as possible,
836 * but this means that requests will finish and never
837 * be retired once the system goes idle. Set a timer to
838 * fire periodically while the ring is running. When it
839 * fires, go retire requests.
840 */
841 struct delayed_work retire_work;
842
843 /**
844 * Are we in a non-interruptible section of code like
845 * modesetting?
846 */
847 bool interruptible;
848
849 /**
850 * Flag if the X Server, and thus DRM, is not currently in
851 * control of the device.
852 *
853 * This is set between LeaveVT and EnterVT. It needs to be
854 * replaced with a semaphore. It also needs to be
855 * transitioned away from for kernel modesetting.
856 */
857 int suspended;
858
4b5aed62
DV
859 /** Bit 6 swizzling required for X tiling */
860 uint32_t bit_6_swizzle_x;
861 /** Bit 6 swizzling required for Y tiling */
862 uint32_t bit_6_swizzle_y;
863
864 /* storage for physical objects */
865 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
866
867 /* accounting, useful for userland debugging */
868 size_t object_memory;
869 u32 object_count;
870};
871
edc3d884
MK
872struct drm_i915_error_state_buf {
873 unsigned bytes;
874 unsigned size;
875 int err;
876 u8 *buf;
877 loff_t start;
878 loff_t pos;
879};
880
99584db3
DV
881struct i915_gpu_error {
882 /* For hangcheck timer */
883#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
884#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
885 struct timer_list hangcheck_timer;
99584db3
DV
886
887 /* For reset and error_state handling. */
888 spinlock_t lock;
889 /* Protected by the above dev->gpu_error.lock. */
890 struct drm_i915_error_state *first_error;
891 struct work_struct work;
99584db3
DV
892
893 unsigned long last_reset;
894
1f83fee0 895 /**
f69061be 896 * State variable and reset counter controlling the reset flow
1f83fee0 897 *
f69061be
DV
898 * Upper bits are for the reset counter. This counter is used by the
899 * wait_seqno code to race-free noticed that a reset event happened and
900 * that it needs to restart the entire ioctl (since most likely the
901 * seqno it waited for won't ever signal anytime soon).
902 *
903 * This is important for lock-free wait paths, where no contended lock
904 * naturally enforces the correct ordering between the bail-out of the
905 * waiter and the gpu reset work code.
1f83fee0
DV
906 *
907 * Lowest bit controls the reset state machine: Set means a reset is in
908 * progress. This state will (presuming we don't have any bugs) decay
909 * into either unset (successful reset) or the special WEDGED value (hw
910 * terminally sour). All waiters on the reset_queue will be woken when
911 * that happens.
912 */
913 atomic_t reset_counter;
914
915 /**
916 * Special values/flags for reset_counter
917 *
918 * Note that the code relies on
919 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
920 * being true.
921 */
922#define I915_RESET_IN_PROGRESS_FLAG 1
923#define I915_WEDGED 0xffffffff
924
925 /**
926 * Waitqueue to signal when the reset has completed. Used by clients
927 * that wait for dev_priv->mm.wedged to settle.
928 */
929 wait_queue_head_t reset_queue;
33196ded 930
99584db3
DV
931 /* For gpu hang simulation. */
932 unsigned int stop_rings;
933};
934
b8efb17b
ZR
935enum modeset_restore {
936 MODESET_ON_LID_OPEN,
937 MODESET_DONE,
938 MODESET_SUSPENDED,
939};
940
41aa3448
RV
941struct intel_vbt_data {
942 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
943 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
944
945 /* Feature bits */
946 unsigned int int_tv_support:1;
947 unsigned int lvds_dither:1;
948 unsigned int lvds_vbt:1;
949 unsigned int int_crt_support:1;
950 unsigned int lvds_use_ssc:1;
951 unsigned int display_clock_mode:1;
952 unsigned int fdi_rx_polarity_inverted:1;
953 int lvds_ssc_freq;
954 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
955
956 /* eDP */
957 int edp_rate;
958 int edp_lanes;
959 int edp_preemphasis;
960 int edp_vswing;
961 bool edp_initialized;
962 bool edp_support;
963 int edp_bpp;
964 struct edp_power_seq edp_pps;
965
966 int crt_ddc_pin;
967
968 int child_dev_num;
969 struct child_device_config *child_dev;
970};
971
f4c956ad
DV
972typedef struct drm_i915_private {
973 struct drm_device *dev;
42dcedd4 974 struct kmem_cache *slab;
f4c956ad
DV
975
976 const struct intel_device_info *info;
977
978 int relative_constants_mode;
979
980 void __iomem *regs;
981
982 struct drm_i915_gt_funcs gt;
983 /** gt_fifo_count and the subsequent register write are synchronized
984 * with dev->struct_mutex. */
985 unsigned gt_fifo_count;
986 /** forcewake_count is protected by gt_lock */
987 unsigned forcewake_count;
988 /** gt_lock is also taken in irq contexts. */
99057c81 989 spinlock_t gt_lock;
f4c956ad
DV
990
991 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
992
28c70f16 993
f4c956ad
DV
994 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
995 * controller on different i2c buses. */
996 struct mutex gmbus_mutex;
997
998 /**
999 * Base address of the gmbus and gpio block.
1000 */
1001 uint32_t gpio_mmio_base;
1002
28c70f16
DV
1003 wait_queue_head_t gmbus_wait_queue;
1004
f4c956ad
DV
1005 struct pci_dev *bridge_dev;
1006 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1007 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1008
1009 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1010 struct resource mch_res;
1011
1012 atomic_t irq_received;
1013
1014 /* protects the irq masks */
1015 spinlock_t irq_lock;
1016
9ee32fea
DV
1017 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1018 struct pm_qos_request pm_qos;
1019
f4c956ad 1020 /* DPIO indirect register protection */
09153000 1021 struct mutex dpio_lock;
f4c956ad
DV
1022
1023 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1024 u32 irq_mask;
1025 u32 gt_irq_mask;
f4c956ad 1026
f4c956ad 1027 struct work_struct hotplug_work;
52d7eced 1028 bool enable_hotplug_processing;
b543fb04
EE
1029 struct {
1030 unsigned long hpd_last_jiffies;
1031 int hpd_cnt;
1032 enum {
1033 HPD_ENABLED = 0,
1034 HPD_DISABLED = 1,
1035 HPD_MARK_DISABLED = 2
1036 } hpd_mark;
1037 } hpd_stats[HPD_NUM_PINS];
142e2398 1038 u32 hpd_event_bits;
ac4c16c5 1039 struct timer_list hotplug_reenable_timer;
f4c956ad 1040
7f1f3851 1041 int num_plane;
f4c956ad 1042
f4c956ad
DV
1043 unsigned long cfb_size;
1044 unsigned int cfb_fb;
1045 enum plane cfb_plane;
1046 int cfb_y;
1047 struct intel_fbc_work *fbc_work;
1048
1049 struct intel_opregion opregion;
41aa3448 1050 struct intel_vbt_data vbt;
f4c956ad
DV
1051
1052 /* overlay */
1053 struct intel_overlay *overlay;
2c6602df 1054 unsigned int sprite_scaling_enabled;
f4c956ad 1055
31ad8ec6
JN
1056 /* backlight */
1057 struct {
1058 int level;
1059 bool enabled;
8ba2d185 1060 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1061 struct backlight_device *device;
1062 } backlight;
1063
f4c956ad 1064 /* LVDS info */
f4c956ad
DV
1065 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1066 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
f4c956ad
DV
1067 bool no_aux_handshake;
1068
f4c956ad
DV
1069 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1070 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1071 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1072
1073 unsigned int fsb_freq, mem_freq, is_ddr3;
1074
f4c956ad
DV
1075 struct workqueue_struct *wq;
1076
1077 /* Display functions */
1078 struct drm_i915_display_funcs display;
1079
1080 /* PCH chipset type */
1081 enum intel_pch pch_type;
17a303ec 1082 unsigned short pch_id;
f4c956ad
DV
1083
1084 unsigned long quirks;
1085
b8efb17b
ZR
1086 enum modeset_restore modeset_restore;
1087 struct mutex modeset_restore_lock;
673a394b 1088
5d4545ae
BW
1089 struct i915_gtt gtt;
1090
4b5aed62 1091 struct i915_gem_mm mm;
8781342d 1092
8781342d
DV
1093 /* Kernel Modesetting */
1094
9b9d172d 1095 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1096
27f8227b
JB
1097 struct drm_crtc *plane_to_crtc_mapping[3];
1098 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1099 wait_queue_head_t pending_flip_queue;
1100
e72f9fbf
DV
1101 int num_shared_dpll;
1102 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1103 struct intel_ddi_plls ddi_plls;
ee7b9f93 1104
652c393a
JB
1105 /* Reclocking support */
1106 bool render_reclock_avail;
1107 bool lvds_downclock_avail;
18f9ed12
ZY
1108 /* indicates the reduced downclock for LVDS*/
1109 int lvds_downclock;
652c393a 1110 u16 orig_clock;
f97108d1 1111
c4804411 1112 bool mchbar_need_disable;
f97108d1 1113
a4da4fa4
DV
1114 struct intel_l3_parity l3_parity;
1115
c6a828d3 1116 /* gen6+ rps state */
c85aa885 1117 struct intel_gen6_power_mgmt rps;
c6a828d3 1118
20e4d407
DV
1119 /* ilk-only ips/rps state. Everything in here is protected by the global
1120 * mchdev_lock in intel_pm.c */
c85aa885 1121 struct intel_ilk_power_mgmt ips;
b5e50c3f 1122
a38911a3
WX
1123 /* Haswell power well */
1124 struct i915_power_well power_well;
1125
b5e50c3f 1126 enum no_fbc_reason no_fbc_reason;
38651674 1127
20bf377e
JB
1128 struct drm_mm_node *compressed_fb;
1129 struct drm_mm_node *compressed_llb;
34dc4d44 1130
99584db3 1131 struct i915_gpu_error gpu_error;
ae681d96 1132
c9cddffc
JB
1133 struct drm_i915_gem_object *vlv_pctx;
1134
8be48d92
DA
1135 /* list of fbdev register on this device */
1136 struct intel_fbdev *fbdev;
e953fd7b 1137
073f34d9
JB
1138 /*
1139 * The console may be contended at resume, but we don't
1140 * want it to block on it.
1141 */
1142 struct work_struct console_resume_work;
1143
e953fd7b 1144 struct drm_property *broadcast_rgb_property;
3f43c48d 1145 struct drm_property *force_audio_property;
e3689190 1146
254f965c
BW
1147 bool hw_contexts_disabled;
1148 uint32_t hw_context_size;
f4c956ad 1149
3e68320e 1150 u32 fdi_rx_config;
68d18ad7 1151
f4c956ad 1152 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1153
1154 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1155 * here! */
1156 struct i915_dri1_state dri1;
1da177e4
LT
1157} drm_i915_private_t;
1158
b4519513
CW
1159/* Iterate over initialised rings */
1160#define for_each_ring(ring__, dev_priv__, i__) \
1161 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1162 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1163
b1d7e4b4
WF
1164enum hdmi_force_audio {
1165 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1166 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1167 HDMI_AUDIO_AUTO, /* trust EDID */
1168 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1169};
1170
ed2f3452
CW
1171#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1172
37e680a1
CW
1173struct drm_i915_gem_object_ops {
1174 /* Interface between the GEM object and its backing storage.
1175 * get_pages() is called once prior to the use of the associated set
1176 * of pages before to binding them into the GTT, and put_pages() is
1177 * called after we no longer need them. As we expect there to be
1178 * associated cost with migrating pages between the backing storage
1179 * and making them available for the GPU (e.g. clflush), we may hold
1180 * onto the pages after they are no longer referenced by the GPU
1181 * in case they may be used again shortly (for example migrating the
1182 * pages to a different memory domain within the GTT). put_pages()
1183 * will therefore most likely be called when the object itself is
1184 * being released or under memory pressure (where we attempt to
1185 * reap pages for the shrinker).
1186 */
1187 int (*get_pages)(struct drm_i915_gem_object *);
1188 void (*put_pages)(struct drm_i915_gem_object *);
1189};
1190
673a394b 1191struct drm_i915_gem_object {
c397b908 1192 struct drm_gem_object base;
673a394b 1193
37e680a1
CW
1194 const struct drm_i915_gem_object_ops *ops;
1195
673a394b
EA
1196 /** Current space allocated to this object in the GTT, if any. */
1197 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1198 /** Stolen memory for this object, instead of being backed by shmem. */
1199 struct drm_mm_node *stolen;
35c20a60 1200 struct list_head global_list;
673a394b 1201
65ce3027 1202 /** This object's place on the active/inactive lists */
69dc4987
CW
1203 struct list_head ring_list;
1204 struct list_head mm_list;
432e58ed
CW
1205 /** This object's place in the batchbuffer or on the eviction list */
1206 struct list_head exec_list;
673a394b
EA
1207
1208 /**
65ce3027
CW
1209 * This is set if the object is on the active lists (has pending
1210 * rendering and so a non-zero seqno), and is not set if it i s on
1211 * inactive (ready to be unbound) list.
673a394b 1212 */
0206e353 1213 unsigned int active:1;
673a394b
EA
1214
1215 /**
1216 * This is set if the object has been written to since last bound
1217 * to the GTT
1218 */
0206e353 1219 unsigned int dirty:1;
778c3544
DV
1220
1221 /**
1222 * Fence register bits (if any) for this object. Will be set
1223 * as needed when mapped into the GTT.
1224 * Protected by dev->struct_mutex.
778c3544 1225 */
4b9de737 1226 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1227
778c3544
DV
1228 /**
1229 * Advice: are the backing pages purgeable?
1230 */
0206e353 1231 unsigned int madv:2;
778c3544 1232
778c3544
DV
1233 /**
1234 * Current tiling mode for the object.
1235 */
0206e353 1236 unsigned int tiling_mode:2;
5d82e3e6
CW
1237 /**
1238 * Whether the tiling parameters for the currently associated fence
1239 * register have changed. Note that for the purposes of tracking
1240 * tiling changes we also treat the unfenced register, the register
1241 * slot that the object occupies whilst it executes a fenced
1242 * command (such as BLT on gen2/3), as a "fence".
1243 */
1244 unsigned int fence_dirty:1;
778c3544
DV
1245
1246 /** How many users have pinned this object in GTT space. The following
1247 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1248 * (via user_pin_count), execbuffer (objects are not allowed multiple
1249 * times for the same batchbuffer), and the framebuffer code. When
1250 * switching/pageflipping, the framebuffer code has at most two buffers
1251 * pinned per crtc.
1252 *
1253 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1254 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1255 unsigned int pin_count:4;
778c3544 1256#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1257
75e9e915
DV
1258 /**
1259 * Is the object at the current location in the gtt mappable and
1260 * fenceable? Used to avoid costly recalculations.
1261 */
0206e353 1262 unsigned int map_and_fenceable:1;
75e9e915 1263
fb7d516a
DV
1264 /**
1265 * Whether the current gtt mapping needs to be mappable (and isn't just
1266 * mappable by accident). Track pin and fault separate for a more
1267 * accurate mappable working set.
1268 */
0206e353
AJ
1269 unsigned int fault_mappable:1;
1270 unsigned int pin_mappable:1;
fb7d516a 1271
caea7476
CW
1272 /*
1273 * Is the GPU currently using a fence to access this buffer,
1274 */
1275 unsigned int pending_fenced_gpu_access:1;
1276 unsigned int fenced_gpu_access:1;
1277
93dfb40c
CW
1278 unsigned int cache_level:2;
1279
7bddb01f 1280 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1281 unsigned int has_global_gtt_mapping:1;
9da3da66 1282 unsigned int has_dma_mapping:1;
7bddb01f 1283
9da3da66 1284 struct sg_table *pages;
a5570178 1285 int pages_pin_count;
673a394b 1286
1286ff73 1287 /* prime dma-buf support */
9a70cc2a
DA
1288 void *dma_buf_vmapping;
1289 int vmapping_count;
1290
67731b87
CW
1291 /**
1292 * Used for performing relocations during execbuffer insertion.
1293 */
1294 struct hlist_node exec_node;
1295 unsigned long exec_handle;
6fe4f140 1296 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1297
673a394b
EA
1298 /**
1299 * Current offset of the object in GTT space.
1300 *
1301 * This is the same as gtt_space->start
1302 */
1303 uint32_t gtt_offset;
e67b8ce1 1304
caea7476
CW
1305 struct intel_ring_buffer *ring;
1306
1c293ea3 1307 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1308 uint32_t last_read_seqno;
1309 uint32_t last_write_seqno;
caea7476
CW
1310 /** Breadcrumb of last fenced GPU access to the buffer. */
1311 uint32_t last_fenced_seqno;
673a394b 1312
778c3544 1313 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1314 uint32_t stride;
673a394b 1315
280b713b 1316 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1317 unsigned long *bit_17;
280b713b 1318
79e53945
JB
1319 /** User space pin count and filp owning the pin */
1320 uint32_t user_pin_count;
1321 struct drm_file *pin_filp;
71acb5eb
DA
1322
1323 /** for phy allocated objects */
1324 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1325};
b45305fc 1326#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1327
62b8b215 1328#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1329
673a394b
EA
1330/**
1331 * Request queue structure.
1332 *
1333 * The request queue allows us to note sequence numbers that have been emitted
1334 * and may be associated with active buffers to be retired.
1335 *
1336 * By keeping this list, we can avoid having to do questionable
1337 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1338 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1339 */
1340struct drm_i915_gem_request {
852835f3
ZN
1341 /** On Which ring this request was generated */
1342 struct intel_ring_buffer *ring;
1343
673a394b
EA
1344 /** GEM sequence number associated with this request. */
1345 uint32_t seqno;
1346
a71d8d94
CW
1347 /** Postion in the ringbuffer of the end of the request */
1348 u32 tail;
1349
0e50e96b
MK
1350 /** Context related to this request */
1351 struct i915_hw_context *ctx;
1352
673a394b
EA
1353 /** Time at which this request was emitted, in jiffies. */
1354 unsigned long emitted_jiffies;
1355
b962442e 1356 /** global list entry for this request */
673a394b 1357 struct list_head list;
b962442e 1358
f787a5f5 1359 struct drm_i915_file_private *file_priv;
b962442e
EA
1360 /** file_priv list entry for this request */
1361 struct list_head client_list;
673a394b
EA
1362};
1363
1364struct drm_i915_file_private {
1365 struct {
99057c81 1366 spinlock_t lock;
b962442e 1367 struct list_head request_list;
673a394b 1368 } mm;
40521054 1369 struct idr context_idr;
673a394b
EA
1370};
1371
cae5852d
ZN
1372#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1373
1374#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1375#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1376#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1377#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1378#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1379#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1380#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1381#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1382#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1383#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1384#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1385#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1386#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1387#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1388#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1389#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1390#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1391#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1392#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1393#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1394 (dev)->pci_device == 0x0152 || \
1395 (dev)->pci_device == 0x015a)
6547fbdb
DV
1396#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1397 (dev)->pci_device == 0x0106 || \
1398 (dev)->pci_device == 0x010A)
70a3eb7a 1399#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1400#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1401#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1402#define IS_ULT(dev) (IS_HASWELL(dev) && \
1403 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1404
85436696
JB
1405/*
1406 * The genX designation typically refers to the render engine, so render
1407 * capability related checks should use IS_GEN, while display and other checks
1408 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1409 * chips, etc.).
1410 */
cae5852d
ZN
1411#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1412#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1413#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1414#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1415#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1416#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1417
1418#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1419#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1420#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1421#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1422#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1423
254f965c 1424#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1425#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1426
05394f39 1427#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1428#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1429
b45305fc
DV
1430/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1431#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1432
cae5852d
ZN
1433/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1434 * rows, which changed the alignment requirements and fence programming.
1435 */
1436#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1437 IS_I915GM(dev)))
1438#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1439#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1440#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1441#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1442#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1443#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1444/* dsparb controlled by hw only */
1445#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1446
1447#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1448#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1449#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1450
eceae481 1451#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1452
dd93be58 1453#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1454#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1455#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1456
17a303ec
PZ
1457#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1458#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1459#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1460#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1461#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1462#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1463
cae5852d 1464#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1465#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1466#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1467#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1468#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1469#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1470
b7884eb4
DV
1471#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1472
f27b9265 1473#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1474
c8735b0c
BW
1475#define GT_FREQUENCY_MULTIPLIER 50
1476
05394f39
CW
1477#include "i915_trace.h"
1478
83b7f9ac
ED
1479/**
1480 * RC6 is a special power stage which allows the GPU to enter an very
1481 * low-voltage mode when idle, using down to 0V while at this stage. This
1482 * stage is entered automatically when the GPU is idle when RC6 support is
1483 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1484 *
1485 * There are different RC6 modes available in Intel GPU, which differentiate
1486 * among each other with the latency required to enter and leave RC6 and
1487 * voltage consumed by the GPU in different states.
1488 *
1489 * The combination of the following flags define which states GPU is allowed
1490 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1491 * RC6pp is deepest RC6. Their support by hardware varies according to the
1492 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1493 * which brings the most power savings; deeper states save more power, but
1494 * require higher latency to switch to and wake up.
1495 */
1496#define INTEL_RC6_ENABLE (1<<0)
1497#define INTEL_RC6p_ENABLE (1<<1)
1498#define INTEL_RC6pp_ENABLE (1<<2)
1499
c153f45f 1500extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1501extern int i915_max_ioctl;
a35d9d3c
BW
1502extern unsigned int i915_fbpercrtc __always_unused;
1503extern int i915_panel_ignore_lid __read_mostly;
1504extern unsigned int i915_powersave __read_mostly;
f45b5557 1505extern int i915_semaphores __read_mostly;
a35d9d3c 1506extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1507extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1508extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1509extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1510extern int i915_enable_rc6 __read_mostly;
4415e63b 1511extern int i915_enable_fbc __read_mostly;
a35d9d3c 1512extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1513extern int i915_enable_ppgtt __read_mostly;
0a3af268 1514extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1515extern int i915_disable_power_well __read_mostly;
3c4ca58c 1516extern int i915_enable_ips __read_mostly;
b3a83639 1517
6a9ee8af
DA
1518extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1519extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1520extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1521extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1522
1da177e4 1523 /* i915_dma.c */
d05c617e 1524void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1525extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1526extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1527extern int i915_driver_unload(struct drm_device *);
673a394b 1528extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1529extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1530extern void i915_driver_preclose(struct drm_device *dev,
1531 struct drm_file *file_priv);
673a394b
EA
1532extern void i915_driver_postclose(struct drm_device *dev,
1533 struct drm_file *file_priv);
84b1fd10 1534extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1535#ifdef CONFIG_COMPAT
0d6aa60b
DA
1536extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1537 unsigned long arg);
c43b5634 1538#endif
673a394b 1539extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1540 struct drm_clip_rect *box,
1541 int DR1, int DR4);
8e96d9c4 1542extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1543extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1544extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1545extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1546extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1547extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1548
073f34d9 1549extern void intel_console_resume(struct work_struct *work);
af6061af 1550
1da177e4 1551/* i915_irq.c */
f65d9421 1552void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1553void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1554
f71d4af4 1555extern void intel_irq_init(struct drm_device *dev);
20afbda2 1556extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1557extern void intel_gt_init(struct drm_device *dev);
16995a9f 1558extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1559
742cbee8
DV
1560void i915_error_state_free(struct kref *error_ref);
1561
7c463586
KP
1562void
1563i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1564
1565void
1566i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1567
3bd3c932
CW
1568#ifdef CONFIG_DEBUG_FS
1569extern void i915_destroy_error_state(struct drm_device *dev);
1570#else
1571#define i915_destroy_error_state(x)
1572#endif
1573
7c463586 1574
673a394b
EA
1575/* i915_gem.c */
1576int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1577 struct drm_file *file_priv);
1578int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1579 struct drm_file *file_priv);
1580int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1581 struct drm_file *file_priv);
1582int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1583 struct drm_file *file_priv);
1584int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1585 struct drm_file *file_priv);
de151cf6
JB
1586int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1587 struct drm_file *file_priv);
673a394b
EA
1588int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1589 struct drm_file *file_priv);
1590int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1591 struct drm_file *file_priv);
1592int i915_gem_execbuffer(struct drm_device *dev, void *data,
1593 struct drm_file *file_priv);
76446cac
JB
1594int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1595 struct drm_file *file_priv);
673a394b
EA
1596int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1597 struct drm_file *file_priv);
1598int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1599 struct drm_file *file_priv);
1600int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1601 struct drm_file *file_priv);
199adf40
BW
1602int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1603 struct drm_file *file);
1604int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1605 struct drm_file *file);
673a394b
EA
1606int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1607 struct drm_file *file_priv);
3ef94daa
CW
1608int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1609 struct drm_file *file_priv);
673a394b
EA
1610int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1611 struct drm_file *file_priv);
1612int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1613 struct drm_file *file_priv);
1614int i915_gem_set_tiling(struct drm_device *dev, void *data,
1615 struct drm_file *file_priv);
1616int i915_gem_get_tiling(struct drm_device *dev, void *data,
1617 struct drm_file *file_priv);
5a125c3c
EA
1618int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1619 struct drm_file *file_priv);
23ba4fd0
BW
1620int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1621 struct drm_file *file_priv);
673a394b 1622void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1623void *i915_gem_object_alloc(struct drm_device *dev);
1624void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1625int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1626void i915_gem_object_init(struct drm_i915_gem_object *obj,
1627 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1628struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1629 size_t size);
673a394b 1630void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1631
2021746e
CW
1632int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1633 uint32_t alignment,
86a1ee26
CW
1634 bool map_and_fenceable,
1635 bool nonblocking);
05394f39 1636void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1637int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1638int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1639void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1640void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1641
37e680a1 1642int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1643static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1644{
67d5a50c
ID
1645 struct sg_page_iter sg_iter;
1646
1647 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1648 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1649
1650 return NULL;
9da3da66 1651}
a5570178
CW
1652static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1653{
1654 BUG_ON(obj->pages == NULL);
1655 obj->pages_pin_count++;
1656}
1657static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1658{
1659 BUG_ON(obj->pages_pin_count == 0);
1660 obj->pages_pin_count--;
1661}
1662
54cf91dc 1663int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1664int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1665 struct intel_ring_buffer *to);
54cf91dc 1666void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1667 struct intel_ring_buffer *ring);
54cf91dc 1668
ff72145b
DA
1669int i915_gem_dumb_create(struct drm_file *file_priv,
1670 struct drm_device *dev,
1671 struct drm_mode_create_dumb *args);
1672int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1673 uint32_t handle, uint64_t *offset);
1674int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1675 uint32_t handle);
f787a5f5
CW
1676/**
1677 * Returns true if seq1 is later than seq2.
1678 */
1679static inline bool
1680i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1681{
1682 return (int32_t)(seq1 - seq2) >= 0;
1683}
1684
fca26bb4
MK
1685int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1686int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1687int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1688int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1689
9a5a53b3 1690static inline bool
1690e1eb
CW
1691i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1692{
1693 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1694 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1695 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1696 return true;
1697 } else
1698 return false;
1690e1eb
CW
1699}
1700
1701static inline void
1702i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1703{
1704 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1705 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1706 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1707 }
1708}
1709
b09a1fec 1710void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1711void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1712int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1713 bool interruptible);
1f83fee0
DV
1714static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1715{
1716 return unlikely(atomic_read(&error->reset_counter)
1717 & I915_RESET_IN_PROGRESS_FLAG);
1718}
1719
1720static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1721{
1722 return atomic_read(&error->reset_counter) == I915_WEDGED;
1723}
a71d8d94 1724
069efc1d 1725void i915_gem_reset(struct drm_device *dev);
05394f39 1726void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1727int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1728 uint32_t read_domains,
1729 uint32_t write_domain);
a8198eea 1730int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1731int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1732int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1733void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1734void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1735void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1736int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1737int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1738int i915_add_request(struct intel_ring_buffer *ring,
1739 struct drm_file *file,
acb868d3 1740 u32 *seqno);
199b2bc2
BW
1741int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1742 uint32_t seqno);
de151cf6 1743int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1744int __must_check
1745i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1746 bool write);
1747int __must_check
dabdfe02
CW
1748i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1749int __must_check
2da3b9b9
CW
1750i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1751 u32 alignment,
2021746e 1752 struct intel_ring_buffer *pipelined);
71acb5eb 1753int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1754 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1755 int id,
1756 int align);
71acb5eb 1757void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1758 struct drm_i915_gem_object *obj);
71acb5eb 1759void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1760void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1761
0fa87796
ID
1762uint32_t
1763i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1764uint32_t
d865110c
ID
1765i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1766 int tiling_mode, bool fenced);
467cffba 1767
e4ffd173
CW
1768int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1769 enum i915_cache_level cache_level);
1770
1286ff73
DV
1771struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1772 struct dma_buf *dma_buf);
1773
1774struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1775 struct drm_gem_object *gem_obj, int flags);
1776
254f965c
BW
1777/* i915_gem_context.c */
1778void i915_gem_context_init(struct drm_device *dev);
1779void i915_gem_context_fini(struct drm_device *dev);
254f965c 1780void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1781int i915_switch_context(struct intel_ring_buffer *ring,
1782 struct drm_file *file, int to_id);
dce3271b
MK
1783void i915_gem_context_free(struct kref *ctx_ref);
1784static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1785{
1786 kref_get(&ctx->ref);
1787}
1788
1789static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1790{
1791 kref_put(&ctx->ref, i915_gem_context_free);
1792}
1793
84624813
BW
1794int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1795 struct drm_file *file);
1796int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1797 struct drm_file *file);
1286ff73 1798
76aaf220 1799/* i915_gem_gtt.c */
1d2a314c 1800void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1801void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1802 struct drm_i915_gem_object *obj,
1803 enum i915_cache_level cache_level);
1804void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1805 struct drm_i915_gem_object *obj);
1d2a314c 1806
76aaf220 1807void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1808int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1809void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1810 enum i915_cache_level cache_level);
05394f39 1811void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1812void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1813void i915_gem_init_global_gtt(struct drm_device *dev);
1814void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1815 unsigned long mappable_end, unsigned long end);
e76e9aeb 1816int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1817static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1818{
1819 if (INTEL_INFO(dev)->gen < 6)
1820 intel_gtt_chipset_flush();
1821}
1822
76aaf220 1823
b47eb4a2 1824/* i915_gem_evict.c */
2021746e 1825int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1826 unsigned alignment,
1827 unsigned cache_level,
86a1ee26
CW
1828 bool mappable,
1829 bool nonblock);
6c085a72 1830int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1831
9797fbfb
CW
1832/* i915_gem_stolen.c */
1833int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1834int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1835void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1836void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1837struct drm_i915_gem_object *
1838i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1839struct drm_i915_gem_object *
1840i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1841 u32 stolen_offset,
1842 u32 gtt_offset,
1843 u32 size);
0104fdbb 1844void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1845
673a394b 1846/* i915_gem_tiling.c */
e9b73c67
CW
1847inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1848{
1849 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1850
1851 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1852 obj->tiling_mode != I915_TILING_NONE;
1853}
1854
673a394b 1855void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1856void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1857void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1858
1859/* i915_gem_debug.c */
05394f39 1860void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1861 const char *where, uint32_t mark);
23bc5982
CW
1862#if WATCH_LISTS
1863int i915_verify_lists(struct drm_device *dev);
673a394b 1864#else
23bc5982 1865#define i915_verify_lists(dev) 0
673a394b 1866#endif
05394f39
CW
1867void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1868 int handle);
1869void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1870 const char *where, uint32_t mark);
1da177e4 1871
2017263e 1872/* i915_debugfs.c */
27c202ad
BG
1873int i915_debugfs_init(struct drm_minor *minor);
1874void i915_debugfs_cleanup(struct drm_minor *minor);
edc3d884
MK
1875__printf(2, 3)
1876void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2017263e 1877
317c35d1
JB
1878/* i915_suspend.c */
1879extern int i915_save_state(struct drm_device *dev);
1880extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1881
d8157a36
DV
1882/* i915_ums.c */
1883void i915_save_display_reg(struct drm_device *dev);
1884void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1885
0136db58
BW
1886/* i915_sysfs.c */
1887void i915_setup_sysfs(struct drm_device *dev_priv);
1888void i915_teardown_sysfs(struct drm_device *dev_priv);
1889
f899fc64
CW
1890/* intel_i2c.c */
1891extern int intel_setup_gmbus(struct drm_device *dev);
1892extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 1893static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 1894{
2ed06c93 1895 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1896}
1897
1898extern struct i2c_adapter *intel_gmbus_get_adapter(
1899 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1900extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1901extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 1902static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
1903{
1904 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1905}
f899fc64
CW
1906extern void intel_i2c_reset(struct drm_device *dev);
1907
3b617967 1908/* intel_opregion.c */
44834a67
CW
1909extern int intel_opregion_setup(struct drm_device *dev);
1910#ifdef CONFIG_ACPI
1911extern void intel_opregion_init(struct drm_device *dev);
1912extern void intel_opregion_fini(struct drm_device *dev);
3b617967 1913extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 1914#else
44834a67
CW
1915static inline void intel_opregion_init(struct drm_device *dev) { return; }
1916static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 1917static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 1918#endif
8ee1c3db 1919
723bfd70
JB
1920/* intel_acpi.c */
1921#ifdef CONFIG_ACPI
1922extern void intel_register_dsm_handler(void);
1923extern void intel_unregister_dsm_handler(void);
1924#else
1925static inline void intel_register_dsm_handler(void) { return; }
1926static inline void intel_unregister_dsm_handler(void) { return; }
1927#endif /* CONFIG_ACPI */
1928
79e53945 1929/* modesetting */
f817586c 1930extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 1931extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 1932extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1933extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1934extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1935extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1936extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1937 bool force_restore);
44cec740 1938extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 1939extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1940extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1941extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1942extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1943extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
1944extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1945extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1946extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
1947extern void intel_detect_pch(struct drm_device *dev);
1948extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1949extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1950
2911a35b 1951extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1952int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1953 struct drm_file *file);
575155a9 1954
6ef3d427 1955/* overlay */
3bd3c932 1956#ifdef CONFIG_DEBUG_FS
6ef3d427 1957extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
1958extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
1959 struct intel_overlay_error_state *error);
c4a1d9e4
CW
1960
1961extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 1962extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
1963 struct drm_device *dev,
1964 struct intel_display_error_state *error);
3bd3c932 1965#endif
6ef3d427 1966
b7287d80
BW
1967/* On SNB platform, before reading ring registers forcewake bit
1968 * must be set to prevent GT core from power down and stale values being
1969 * returned.
1970 */
fcca7926
BW
1971void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1972void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1973int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1974
42c0526c
BW
1975int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1976int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
1977
1978/* intel_sideband.c */
64936258
JN
1979u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
1980void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
1981u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
ae99258f
JN
1982u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
1983void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
1984u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1985 enum intel_sbi_destination destination);
1986void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1987 enum intel_sbi_destination destination);
0a073b84 1988
855ba3be
JB
1989int vlv_gpu_freq(int ddr_freq, int val);
1990int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 1991
5f75377d 1992#define __i915_read(x, y) \
f7000883 1993 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1994
5f75377d
KP
1995__i915_read(8, b)
1996__i915_read(16, w)
1997__i915_read(32, l)
1998__i915_read(64, q)
1999#undef __i915_read
2000
2001#define __i915_write(x, y) \
f7000883
AK
2002 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
2003
5f75377d
KP
2004__i915_write(8, b)
2005__i915_write(16, w)
2006__i915_write(32, l)
2007__i915_write(64, q)
2008#undef __i915_write
2009
2010#define I915_READ8(reg) i915_read8(dev_priv, (reg))
2011#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
2012
2013#define I915_READ16(reg) i915_read16(dev_priv, (reg))
2014#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
2015#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
2016#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
2017
2018#define I915_READ(reg) i915_read32(dev_priv, (reg))
2019#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
2020#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
2021#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
2022
2023#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
2024#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
2025
2026#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2027#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2028
55bc60db
VS
2029/* "Broadcast RGB" property */
2030#define INTEL_BROADCAST_RGB_AUTO 0
2031#define INTEL_BROADCAST_RGB_FULL 1
2032#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2033
766aa1c4
VS
2034static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2035{
2036 if (HAS_PCH_SPLIT(dev))
2037 return CPU_VGACNTRL;
2038 else if (IS_VALLEYVIEW(dev))
2039 return VLV_VGACNTRL;
2040 else
2041 return VGACNTRL;
2042}
2043
2bb4629a
VS
2044static inline void __user *to_user_ptr(u64 address)
2045{
2046 return (void __user *)(uintptr_t)address;
2047}
2048
1da177e4 2049#endif