]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: avoid big kmallocs on reading error state
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
ee7b9f93
JB
135struct intel_pch_pll {
136 int refcount; /* count of number of CRTCs sharing this PLL */
137 int active; /* count of number of active CRTCs (i.e. DPMS on) */
138 bool on; /* is the PLL actually active? Disabled during modeset */
139 int pll_reg;
140 int fp0_reg;
141 int fp1_reg;
142};
143#define I915_NUM_PLLS 2
144
e69d0bc1
DV
145/* Used by dp and fdi links */
146struct intel_link_m_n {
147 uint32_t tu;
148 uint32_t gmch_m;
149 uint32_t gmch_n;
150 uint32_t link_m;
151 uint32_t link_n;
152};
153
154void intel_link_compute_m_n(int bpp, int nlanes,
155 int pixel_clock, int link_clock,
156 struct intel_link_m_n *m_n);
157
6441ab5f
PZ
158struct intel_ddi_plls {
159 int spll_refcount;
160 int wrpll1_refcount;
161 int wrpll2_refcount;
162};
163
1da177e4
LT
164/* Interface history:
165 *
166 * 1.1: Original.
0d6aa60b
DA
167 * 1.2: Add Power Management
168 * 1.3: Add vblank support
de227f5f 169 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 170 * 1.5: Add vblank pipe configuration
2228ed67
MD
171 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
172 * - Support vertical blank on secondary display pipe
1da177e4
LT
173 */
174#define DRIVER_MAJOR 1
2228ed67 175#define DRIVER_MINOR 6
1da177e4
LT
176#define DRIVER_PATCHLEVEL 0
177
673a394b 178#define WATCH_COHERENCY 0
23bc5982 179#define WATCH_LISTS 0
42d6ab48 180#define WATCH_GTT 0
673a394b 181
71acb5eb
DA
182#define I915_GEM_PHYS_CURSOR_0 1
183#define I915_GEM_PHYS_CURSOR_1 2
184#define I915_GEM_PHYS_OVERLAY_REGS 3
185#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
186
187struct drm_i915_gem_phys_object {
188 int id;
189 struct page **page_list;
190 drm_dma_handle_t *handle;
05394f39 191 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
192};
193
0a3e67a4
JB
194struct opregion_header;
195struct opregion_acpi;
196struct opregion_swsci;
197struct opregion_asle;
8d715f00 198struct drm_i915_private;
0a3e67a4 199
8ee1c3db 200struct intel_opregion {
5bc4418b
BW
201 struct opregion_header __iomem *header;
202 struct opregion_acpi __iomem *acpi;
203 struct opregion_swsci __iomem *swsci;
204 struct opregion_asle __iomem *asle;
205 void __iomem *vbt;
01fe9dbd 206 u32 __iomem *lid_state;
8ee1c3db 207};
44834a67 208#define OPREGION_SIZE (8*1024)
8ee1c3db 209
6ef3d427
CW
210struct intel_overlay;
211struct intel_overlay_error_state;
212
7c1c2871
DA
213struct drm_i915_master_private {
214 drm_local_map_t *sarea;
215 struct _drm_i915_sarea *sarea_priv;
216};
de151cf6 217#define I915_FENCE_REG_NONE -1
42b5aeab
VS
218#define I915_MAX_NUM_FENCES 32
219/* 32 fences + sign bit for FENCE_REG_NONE */
220#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
221
222struct drm_i915_fence_reg {
007cc8ac 223 struct list_head lru_list;
caea7476 224 struct drm_i915_gem_object *obj;
1690e1eb 225 int pin_count;
de151cf6 226};
7c1c2871 227
9b9d172d 228struct sdvo_device_mapping {
e957d772 229 u8 initialized;
9b9d172d 230 u8 dvo_port;
231 u8 slave_addr;
232 u8 dvo_wiring;
e957d772 233 u8 i2c_pin;
b1083333 234 u8 ddc_pin;
9b9d172d 235};
236
c4a1d9e4
CW
237struct intel_display_error_state;
238
63eeaf38 239struct drm_i915_error_state {
742cbee8 240 struct kref ref;
63eeaf38
JB
241 u32 eir;
242 u32 pgtbl_er;
be998e2e 243 u32 ier;
b9a3906b 244 u32 ccid;
0f3b6849
CW
245 u32 derrmr;
246 u32 forcewake;
9574b3fe 247 bool waiting[I915_NUM_RINGS];
9db4a9c7 248 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
249 u32 tail[I915_NUM_RINGS];
250 u32 head[I915_NUM_RINGS];
0f3b6849 251 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
252 u32 ipeir[I915_NUM_RINGS];
253 u32 ipehr[I915_NUM_RINGS];
254 u32 instdone[I915_NUM_RINGS];
255 u32 acthd[I915_NUM_RINGS];
7e3b8737 256 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 257 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 258 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
259 /* our own tracking of ring head and tail */
260 u32 cpu_ring_head[I915_NUM_RINGS];
261 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 262 u32 error; /* gen6+ */
71e172e8 263 u32 err_int; /* gen7 */
c1cd90ed
DV
264 u32 instpm[I915_NUM_RINGS];
265 u32 instps[I915_NUM_RINGS];
050ee91f 266 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 267 u32 seqno[I915_NUM_RINGS];
9df30794 268 u64 bbaddr;
33f3f518
DV
269 u32 fault_reg[I915_NUM_RINGS];
270 u32 done_reg;
c1cd90ed 271 u32 faddr[I915_NUM_RINGS];
4b9de737 272 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 273 struct timeval time;
52d39a21
CW
274 struct drm_i915_error_ring {
275 struct drm_i915_error_object {
276 int page_count;
277 u32 gtt_offset;
278 u32 *pages[0];
8c123e54 279 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
280 struct drm_i915_error_request {
281 long jiffies;
282 u32 seqno;
ee4f42b1 283 u32 tail;
52d39a21
CW
284 } *requests;
285 int num_requests;
286 } ring[I915_NUM_RINGS];
9df30794 287 struct drm_i915_error_buffer {
a779e5ab 288 u32 size;
9df30794 289 u32 name;
0201f1ec 290 u32 rseqno, wseqno;
9df30794
CW
291 u32 gtt_offset;
292 u32 read_domains;
293 u32 write_domain;
4b9de737 294 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
295 s32 pinned:2;
296 u32 tiling:2;
297 u32 dirty:1;
298 u32 purgeable:1;
5d1333fc 299 s32 ring:4;
93dfb40c 300 u32 cache_level:2;
c724e8a9
CW
301 } *active_bo, *pinned_bo;
302 u32 active_bo_count, pinned_bo_count;
6ef3d427 303 struct intel_overlay_error_state *overlay;
c4a1d9e4 304 struct intel_display_error_state *display;
63eeaf38
JB
305};
306
b8cecdf5 307struct intel_crtc_config;
0e8ffe1b 308struct intel_crtc;
b8cecdf5 309
e70236a8 310struct drm_i915_display_funcs {
ee5382ae 311 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
312 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
313 void (*disable_fbc)(struct drm_device *dev);
314 int (*get_display_clock_speed)(struct drm_device *dev);
315 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 316 void (*update_wm)(struct drm_device *dev);
b840d907
JB
317 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
318 uint32_t sprite_width, int pixel_size);
47fab737 319 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
320 /* Returns the active state of the crtc, and if the crtc is active,
321 * fills out the pipe-config with the hw state. */
322 bool (*get_pipe_config)(struct intel_crtc *,
323 struct intel_crtc_config *);
f564048e 324 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
325 int x, int y,
326 struct drm_framebuffer *old_fb);
76e5a89c
DV
327 void (*crtc_enable)(struct drm_crtc *crtc);
328 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 329 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
330 void (*write_eld)(struct drm_connector *connector,
331 struct drm_crtc *crtc);
674cf967 332 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 333 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
334 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
335 struct drm_framebuffer *fb,
336 struct drm_i915_gem_object *obj);
17638cd6
JB
337 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
338 int x, int y);
20afbda2 339 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
340 /* clock updates for mode set */
341 /* cursor updates */
342 /* render clock increase/decrease */
343 /* display clock increase/decrease */
344 /* pll clock increase/decrease */
e70236a8
JB
345};
346
990bbdad
CW
347struct drm_i915_gt_funcs {
348 void (*force_wake_get)(struct drm_i915_private *dev_priv);
349 void (*force_wake_put)(struct drm_i915_private *dev_priv);
350};
351
79fc46df
DL
352#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
353 func(is_mobile) sep \
354 func(is_i85x) sep \
355 func(is_i915g) sep \
356 func(is_i945gm) sep \
357 func(is_g33) sep \
358 func(need_gfx_hws) sep \
359 func(is_g4x) sep \
360 func(is_pineview) sep \
361 func(is_broadwater) sep \
362 func(is_crestline) sep \
363 func(is_ivybridge) sep \
364 func(is_valleyview) sep \
365 func(is_haswell) sep \
366 func(has_force_wake) sep \
367 func(has_fbc) sep \
368 func(has_pipe_cxsr) sep \
369 func(has_hotplug) sep \
370 func(cursor_needs_physical) sep \
371 func(has_overlay) sep \
372 func(overlay_needs_physical) sep \
373 func(supports_tv) sep \
374 func(has_bsd_ring) sep \
375 func(has_blt_ring) sep \
dd93be58 376 func(has_llc) sep \
30568c45
DL
377 func(has_ddi) sep \
378 func(has_fpga_dbg)
c96ea64e 379
a587f779
DL
380#define DEFINE_FLAG(name) u8 name:1
381#define SEP_SEMICOLON ;
382
cfdf1fa2 383struct intel_device_info {
10fce67a 384 u32 display_mmio_offset;
7eb552ae 385 u8 num_pipes:3;
c96c3a8c 386 u8 gen;
a587f779 387 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
388};
389
a587f779
DL
390#undef DEFINE_FLAG
391#undef SEP_SEMICOLON
392
7faf1ab2
DV
393enum i915_cache_level {
394 I915_CACHE_NONE = 0,
395 I915_CACHE_LLC,
396 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
397};
398
2d04befb
KG
399typedef uint32_t gen6_gtt_pte_t;
400
5d4545ae
BW
401/* The Graphics Translation Table is the way in which GEN hardware translates a
402 * Graphics Virtual Address into a Physical Address. In addition to the normal
403 * collateral associated with any va->pa translations GEN hardware also has a
404 * portion of the GTT which can be mapped by the CPU and remain both coherent
405 * and correct (in cases like swizzling). That region is referred to as GMADR in
406 * the spec.
407 */
408struct i915_gtt {
409 unsigned long start; /* Start offset of used GTT */
410 size_t total; /* Total size GTT can map */
baa09f5f 411 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
412
413 unsigned long mappable_end; /* End offset that we can CPU map */
414 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
415 phys_addr_t mappable_base; /* PA of our GMADR */
416
417 /** "Graphics Stolen Memory" holds the global PTEs */
418 void __iomem *gsm;
a81cc00c
BW
419
420 bool do_idle_maps;
9c61a32d
BW
421 dma_addr_t scratch_page_dma;
422 struct page *scratch_page;
7faf1ab2
DV
423
424 /* global gtt ops */
baa09f5f 425 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
426 size_t *stolen, phys_addr_t *mappable_base,
427 unsigned long *mappable_end);
baa09f5f 428 void (*gtt_remove)(struct drm_device *dev);
7faf1ab2
DV
429 void (*gtt_clear_range)(struct drm_device *dev,
430 unsigned int first_entry,
431 unsigned int num_entries);
432 void (*gtt_insert_entries)(struct drm_device *dev,
433 struct sg_table *st,
434 unsigned int pg_start,
435 enum i915_cache_level cache_level);
2d04befb
KG
436 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
437 dma_addr_t addr,
438 enum i915_cache_level level);
5d4545ae 439};
a54c0c27 440#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
5d4545ae 441
1d2a314c
DV
442#define I915_PPGTT_PD_ENTRIES 512
443#define I915_PPGTT_PT_ENTRIES 1024
444struct i915_hw_ppgtt {
8f2c59f0 445 struct drm_device *dev;
1d2a314c
DV
446 unsigned num_pd_entries;
447 struct page **pt_pages;
448 uint32_t pd_offset;
449 dma_addr_t *pt_dma_addr;
450 dma_addr_t scratch_page_dma_addr;
def886c3
DV
451
452 /* pte functions, mirroring the interface of the global gtt. */
453 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
454 unsigned int first_entry,
455 unsigned int num_entries);
456 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
457 struct sg_table *st,
458 unsigned int pg_start,
459 enum i915_cache_level cache_level);
2d04befb
KG
460 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
461 dma_addr_t addr,
462 enum i915_cache_level level);
b7c36d25 463 int (*enable)(struct drm_device *dev);
3440d265 464 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
465};
466
40521054
BW
467
468/* This must match up with the value previously used for execbuf2.rsvd1. */
469#define DEFAULT_CONTEXT_ID 0
470struct i915_hw_context {
dce3271b 471 struct kref ref;
40521054 472 int id;
e0556841 473 bool is_initialized;
40521054
BW
474 struct drm_i915_file_private *file_priv;
475 struct intel_ring_buffer *ring;
476 struct drm_i915_gem_object *obj;
477};
478
b5e50c3f 479enum no_fbc_reason {
bed4a673 480 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
481 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
482 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
483 FBC_MODE_TOO_LARGE, /* mode too large for compression */
484 FBC_BAD_PLANE, /* fbc not supported on plane */
485 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 486 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 487 FBC_MODULE_PARAM,
b5e50c3f
JB
488};
489
3bad0781 490enum intel_pch {
f0350830 491 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
492 PCH_IBX, /* Ibexpeak PCH */
493 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 494 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 495 PCH_NOP,
3bad0781
ZW
496};
497
988d6ee8
PZ
498enum intel_sbi_destination {
499 SBI_ICLK,
500 SBI_MPHY,
501};
502
b690e96c 503#define QUIRK_PIPEA_FORCE (1<<0)
435793df 504#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 505#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 506
8be48d92 507struct intel_fbdev;
1630fe75 508struct intel_fbc_work;
38651674 509
c2b9152f
DV
510struct intel_gmbus {
511 struct i2c_adapter adapter;
f2ce9faf 512 u32 force_bit;
c2b9152f 513 u32 reg0;
36c785f0 514 u32 gpio_reg;
c167a6fc 515 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
516 struct drm_i915_private *dev_priv;
517};
518
f4c956ad 519struct i915_suspend_saved_registers {
ba8bbcf6
JB
520 u8 saveLBB;
521 u32 saveDSPACNTR;
522 u32 saveDSPBCNTR;
e948e994 523 u32 saveDSPARB;
ba8bbcf6
JB
524 u32 savePIPEACONF;
525 u32 savePIPEBCONF;
526 u32 savePIPEASRC;
527 u32 savePIPEBSRC;
528 u32 saveFPA0;
529 u32 saveFPA1;
530 u32 saveDPLL_A;
531 u32 saveDPLL_A_MD;
532 u32 saveHTOTAL_A;
533 u32 saveHBLANK_A;
534 u32 saveHSYNC_A;
535 u32 saveVTOTAL_A;
536 u32 saveVBLANK_A;
537 u32 saveVSYNC_A;
538 u32 saveBCLRPAT_A;
5586c8bc 539 u32 saveTRANSACONF;
42048781
ZW
540 u32 saveTRANS_HTOTAL_A;
541 u32 saveTRANS_HBLANK_A;
542 u32 saveTRANS_HSYNC_A;
543 u32 saveTRANS_VTOTAL_A;
544 u32 saveTRANS_VBLANK_A;
545 u32 saveTRANS_VSYNC_A;
0da3ea12 546 u32 savePIPEASTAT;
ba8bbcf6
JB
547 u32 saveDSPASTRIDE;
548 u32 saveDSPASIZE;
549 u32 saveDSPAPOS;
585fb111 550 u32 saveDSPAADDR;
ba8bbcf6
JB
551 u32 saveDSPASURF;
552 u32 saveDSPATILEOFF;
553 u32 savePFIT_PGM_RATIOS;
0eb96d6e 554 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
555 u32 saveBLC_PWM_CTL;
556 u32 saveBLC_PWM_CTL2;
42048781
ZW
557 u32 saveBLC_CPU_PWM_CTL;
558 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
559 u32 saveFPB0;
560 u32 saveFPB1;
561 u32 saveDPLL_B;
562 u32 saveDPLL_B_MD;
563 u32 saveHTOTAL_B;
564 u32 saveHBLANK_B;
565 u32 saveHSYNC_B;
566 u32 saveVTOTAL_B;
567 u32 saveVBLANK_B;
568 u32 saveVSYNC_B;
569 u32 saveBCLRPAT_B;
5586c8bc 570 u32 saveTRANSBCONF;
42048781
ZW
571 u32 saveTRANS_HTOTAL_B;
572 u32 saveTRANS_HBLANK_B;
573 u32 saveTRANS_HSYNC_B;
574 u32 saveTRANS_VTOTAL_B;
575 u32 saveTRANS_VBLANK_B;
576 u32 saveTRANS_VSYNC_B;
0da3ea12 577 u32 savePIPEBSTAT;
ba8bbcf6
JB
578 u32 saveDSPBSTRIDE;
579 u32 saveDSPBSIZE;
580 u32 saveDSPBPOS;
585fb111 581 u32 saveDSPBADDR;
ba8bbcf6
JB
582 u32 saveDSPBSURF;
583 u32 saveDSPBTILEOFF;
585fb111
JB
584 u32 saveVGA0;
585 u32 saveVGA1;
586 u32 saveVGA_PD;
ba8bbcf6
JB
587 u32 saveVGACNTRL;
588 u32 saveADPA;
589 u32 saveLVDS;
585fb111
JB
590 u32 savePP_ON_DELAYS;
591 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
592 u32 saveDVOA;
593 u32 saveDVOB;
594 u32 saveDVOC;
595 u32 savePP_ON;
596 u32 savePP_OFF;
597 u32 savePP_CONTROL;
585fb111 598 u32 savePP_DIVISOR;
ba8bbcf6
JB
599 u32 savePFIT_CONTROL;
600 u32 save_palette_a[256];
601 u32 save_palette_b[256];
06027f91 602 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
603 u32 saveFBC_CFB_BASE;
604 u32 saveFBC_LL_BASE;
605 u32 saveFBC_CONTROL;
606 u32 saveFBC_CONTROL2;
0da3ea12
JB
607 u32 saveIER;
608 u32 saveIIR;
609 u32 saveIMR;
42048781
ZW
610 u32 saveDEIER;
611 u32 saveDEIMR;
612 u32 saveGTIER;
613 u32 saveGTIMR;
614 u32 saveFDI_RXA_IMR;
615 u32 saveFDI_RXB_IMR;
1f84e550 616 u32 saveCACHE_MODE_0;
1f84e550 617 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
618 u32 saveSWF0[16];
619 u32 saveSWF1[16];
620 u32 saveSWF2[3];
621 u8 saveMSR;
622 u8 saveSR[8];
123f794f 623 u8 saveGR[25];
ba8bbcf6 624 u8 saveAR_INDEX;
a59e122a 625 u8 saveAR[21];
ba8bbcf6 626 u8 saveDACMASK;
a59e122a 627 u8 saveCR[37];
4b9de737 628 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
629 u32 saveCURACNTR;
630 u32 saveCURAPOS;
631 u32 saveCURABASE;
632 u32 saveCURBCNTR;
633 u32 saveCURBPOS;
634 u32 saveCURBBASE;
635 u32 saveCURSIZE;
a4fc5ed6
KP
636 u32 saveDP_B;
637 u32 saveDP_C;
638 u32 saveDP_D;
639 u32 savePIPEA_GMCH_DATA_M;
640 u32 savePIPEB_GMCH_DATA_M;
641 u32 savePIPEA_GMCH_DATA_N;
642 u32 savePIPEB_GMCH_DATA_N;
643 u32 savePIPEA_DP_LINK_M;
644 u32 savePIPEB_DP_LINK_M;
645 u32 savePIPEA_DP_LINK_N;
646 u32 savePIPEB_DP_LINK_N;
42048781
ZW
647 u32 saveFDI_RXA_CTL;
648 u32 saveFDI_TXA_CTL;
649 u32 saveFDI_RXB_CTL;
650 u32 saveFDI_TXB_CTL;
651 u32 savePFA_CTL_1;
652 u32 savePFB_CTL_1;
653 u32 savePFA_WIN_SZ;
654 u32 savePFB_WIN_SZ;
655 u32 savePFA_WIN_POS;
656 u32 savePFB_WIN_POS;
5586c8bc
ZW
657 u32 savePCH_DREF_CONTROL;
658 u32 saveDISP_ARB_CTL;
659 u32 savePIPEA_DATA_M1;
660 u32 savePIPEA_DATA_N1;
661 u32 savePIPEA_LINK_M1;
662 u32 savePIPEA_LINK_N1;
663 u32 savePIPEB_DATA_M1;
664 u32 savePIPEB_DATA_N1;
665 u32 savePIPEB_LINK_M1;
666 u32 savePIPEB_LINK_N1;
b5b72e89 667 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 668 u32 savePCH_PORT_HOTPLUG;
f4c956ad 669};
c85aa885
DV
670
671struct intel_gen6_power_mgmt {
672 struct work_struct work;
52ceb908 673 struct delayed_work vlv_work;
c85aa885
DV
674 u32 pm_iir;
675 /* lock - irqsave spinlock that protectects the work_struct and
676 * pm_iir. */
677 spinlock_t lock;
678
679 /* The below variables an all the rps hw state are protected by
680 * dev->struct mutext. */
681 u8 cur_delay;
682 u8 min_delay;
683 u8 max_delay;
52ceb908 684 u8 rpe_delay;
31c77388 685 u8 hw_max;
1a01ab3b
JB
686
687 struct delayed_work delayed_resume_work;
4fc688ce
JB
688
689 /*
690 * Protects RPS/RC6 register access and PCU communication.
691 * Must be taken after struct_mutex if nested.
692 */
693 struct mutex hw_lock;
c85aa885
DV
694};
695
1a240d4d
DV
696/* defined intel_pm.c */
697extern spinlock_t mchdev_lock;
698
c85aa885
DV
699struct intel_ilk_power_mgmt {
700 u8 cur_delay;
701 u8 min_delay;
702 u8 max_delay;
703 u8 fmax;
704 u8 fstart;
705
706 u64 last_count1;
707 unsigned long last_time1;
708 unsigned long chipset_power;
709 u64 last_count2;
710 struct timespec last_time2;
711 unsigned long gfx_power;
712 u8 corr;
713
714 int c_m;
715 int r_t;
3e373948
DV
716
717 struct drm_i915_gem_object *pwrctx;
718 struct drm_i915_gem_object *renderctx;
c85aa885
DV
719};
720
231f42a4
DV
721struct i915_dri1_state {
722 unsigned allow_batchbuffer : 1;
723 u32 __iomem *gfx_hws_cpu_addr;
724
725 unsigned int cpp;
726 int back_offset;
727 int front_offset;
728 int current_page;
729 int page_flipping;
730
731 uint32_t counter;
732};
733
a4da4fa4
DV
734struct intel_l3_parity {
735 u32 *remap_info;
736 struct work_struct error_work;
737};
738
4b5aed62 739struct i915_gem_mm {
4b5aed62
DV
740 /** Memory allocator for GTT stolen memory */
741 struct drm_mm stolen;
742 /** Memory allocator for GTT */
743 struct drm_mm gtt_space;
744 /** List of all objects in gtt_space. Used to restore gtt
745 * mappings on resume */
746 struct list_head bound_list;
747 /**
748 * List of objects which are not bound to the GTT (thus
749 * are idle and not used by the GPU) but still have
750 * (presumably uncached) pages still attached.
751 */
752 struct list_head unbound_list;
753
754 /** Usable portion of the GTT for GEM */
755 unsigned long stolen_base; /* limited to low memory (32-bit) */
756
757 int gtt_mtrr;
758
759 /** PPGTT used for aliasing the PPGTT with the GTT */
760 struct i915_hw_ppgtt *aliasing_ppgtt;
761
762 struct shrinker inactive_shrinker;
763 bool shrinker_no_lock_stealing;
764
765 /**
766 * List of objects currently involved in rendering.
767 *
768 * Includes buffers having the contents of their GPU caches
769 * flushed, not necessarily primitives. last_rendering_seqno
770 * represents when the rendering involved will be completed.
771 *
772 * A reference is held on the buffer while on this list.
773 */
774 struct list_head active_list;
775
776 /**
777 * LRU list of objects which are not in the ringbuffer and
778 * are ready to unbind, but are still in the GTT.
779 *
780 * last_rendering_seqno is 0 while an object is in this list.
781 *
782 * A reference is not held on the buffer while on this list,
783 * as merely being GTT-bound shouldn't prevent its being
784 * freed, and we'll pull it off the list in the free path.
785 */
786 struct list_head inactive_list;
787
788 /** LRU list of objects with fence regs on them. */
789 struct list_head fence_list;
790
791 /**
792 * We leave the user IRQ off as much as possible,
793 * but this means that requests will finish and never
794 * be retired once the system goes idle. Set a timer to
795 * fire periodically while the ring is running. When it
796 * fires, go retire requests.
797 */
798 struct delayed_work retire_work;
799
800 /**
801 * Are we in a non-interruptible section of code like
802 * modesetting?
803 */
804 bool interruptible;
805
806 /**
807 * Flag if the X Server, and thus DRM, is not currently in
808 * control of the device.
809 *
810 * This is set between LeaveVT and EnterVT. It needs to be
811 * replaced with a semaphore. It also needs to be
812 * transitioned away from for kernel modesetting.
813 */
814 int suspended;
815
4b5aed62
DV
816 /** Bit 6 swizzling required for X tiling */
817 uint32_t bit_6_swizzle_x;
818 /** Bit 6 swizzling required for Y tiling */
819 uint32_t bit_6_swizzle_y;
820
821 /* storage for physical objects */
822 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
823
824 /* accounting, useful for userland debugging */
825 size_t object_memory;
826 u32 object_count;
827};
828
edc3d884
MK
829struct drm_i915_error_state_buf {
830 unsigned bytes;
831 unsigned size;
832 int err;
833 u8 *buf;
834 loff_t start;
835 loff_t pos;
836};
837
99584db3
DV
838struct i915_gpu_error {
839 /* For hangcheck timer */
840#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
841#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
842 struct timer_list hangcheck_timer;
843 int hangcheck_count;
844 uint32_t last_acthd[I915_NUM_RINGS];
845 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
846
847 /* For reset and error_state handling. */
848 spinlock_t lock;
849 /* Protected by the above dev->gpu_error.lock. */
850 struct drm_i915_error_state *first_error;
851 struct work_struct work;
99584db3
DV
852
853 unsigned long last_reset;
854
1f83fee0 855 /**
f69061be 856 * State variable and reset counter controlling the reset flow
1f83fee0 857 *
f69061be
DV
858 * Upper bits are for the reset counter. This counter is used by the
859 * wait_seqno code to race-free noticed that a reset event happened and
860 * that it needs to restart the entire ioctl (since most likely the
861 * seqno it waited for won't ever signal anytime soon).
862 *
863 * This is important for lock-free wait paths, where no contended lock
864 * naturally enforces the correct ordering between the bail-out of the
865 * waiter and the gpu reset work code.
1f83fee0
DV
866 *
867 * Lowest bit controls the reset state machine: Set means a reset is in
868 * progress. This state will (presuming we don't have any bugs) decay
869 * into either unset (successful reset) or the special WEDGED value (hw
870 * terminally sour). All waiters on the reset_queue will be woken when
871 * that happens.
872 */
873 atomic_t reset_counter;
874
875 /**
876 * Special values/flags for reset_counter
877 *
878 * Note that the code relies on
879 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
880 * being true.
881 */
882#define I915_RESET_IN_PROGRESS_FLAG 1
883#define I915_WEDGED 0xffffffff
884
885 /**
886 * Waitqueue to signal when the reset has completed. Used by clients
887 * that wait for dev_priv->mm.wedged to settle.
888 */
889 wait_queue_head_t reset_queue;
33196ded 890
99584db3
DV
891 /* For gpu hang simulation. */
892 unsigned int stop_rings;
893};
894
b8efb17b
ZR
895enum modeset_restore {
896 MODESET_ON_LID_OPEN,
897 MODESET_DONE,
898 MODESET_SUSPENDED,
899};
900
41aa3448
RV
901struct intel_vbt_data {
902 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
903 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
904
905 /* Feature bits */
906 unsigned int int_tv_support:1;
907 unsigned int lvds_dither:1;
908 unsigned int lvds_vbt:1;
909 unsigned int int_crt_support:1;
910 unsigned int lvds_use_ssc:1;
911 unsigned int display_clock_mode:1;
912 unsigned int fdi_rx_polarity_inverted:1;
913 int lvds_ssc_freq;
914 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
915
916 /* eDP */
917 int edp_rate;
918 int edp_lanes;
919 int edp_preemphasis;
920 int edp_vswing;
921 bool edp_initialized;
922 bool edp_support;
923 int edp_bpp;
924 struct edp_power_seq edp_pps;
925
926 int crt_ddc_pin;
927
928 int child_dev_num;
929 struct child_device_config *child_dev;
930};
931
f4c956ad
DV
932typedef struct drm_i915_private {
933 struct drm_device *dev;
42dcedd4 934 struct kmem_cache *slab;
f4c956ad
DV
935
936 const struct intel_device_info *info;
937
938 int relative_constants_mode;
939
940 void __iomem *regs;
941
942 struct drm_i915_gt_funcs gt;
943 /** gt_fifo_count and the subsequent register write are synchronized
944 * with dev->struct_mutex. */
945 unsigned gt_fifo_count;
946 /** forcewake_count is protected by gt_lock */
947 unsigned forcewake_count;
948 /** gt_lock is also taken in irq contexts. */
99057c81 949 spinlock_t gt_lock;
f4c956ad
DV
950
951 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
952
28c70f16 953
f4c956ad
DV
954 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
955 * controller on different i2c buses. */
956 struct mutex gmbus_mutex;
957
958 /**
959 * Base address of the gmbus and gpio block.
960 */
961 uint32_t gpio_mmio_base;
962
28c70f16
DV
963 wait_queue_head_t gmbus_wait_queue;
964
f4c956ad
DV
965 struct pci_dev *bridge_dev;
966 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 967 uint32_t last_seqno, next_seqno;
f4c956ad
DV
968
969 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
970 struct resource mch_res;
971
972 atomic_t irq_received;
973
974 /* protects the irq masks */
975 spinlock_t irq_lock;
976
9ee32fea
DV
977 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
978 struct pm_qos_request pm_qos;
979
f4c956ad 980 /* DPIO indirect register protection */
09153000 981 struct mutex dpio_lock;
f4c956ad
DV
982
983 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
984 u32 irq_mask;
985 u32 gt_irq_mask;
f4c956ad 986
f4c956ad 987 struct work_struct hotplug_work;
52d7eced 988 bool enable_hotplug_processing;
b543fb04
EE
989 struct {
990 unsigned long hpd_last_jiffies;
991 int hpd_cnt;
992 enum {
993 HPD_ENABLED = 0,
994 HPD_DISABLED = 1,
995 HPD_MARK_DISABLED = 2
996 } hpd_mark;
997 } hpd_stats[HPD_NUM_PINS];
142e2398 998 u32 hpd_event_bits;
ac4c16c5 999 struct timer_list hotplug_reenable_timer;
f4c956ad 1000
f4c956ad 1001 int num_pch_pll;
7f1f3851 1002 int num_plane;
f4c956ad 1003
f4c956ad
DV
1004 unsigned long cfb_size;
1005 unsigned int cfb_fb;
1006 enum plane cfb_plane;
1007 int cfb_y;
1008 struct intel_fbc_work *fbc_work;
1009
1010 struct intel_opregion opregion;
41aa3448 1011 struct intel_vbt_data vbt;
f4c956ad
DV
1012
1013 /* overlay */
1014 struct intel_overlay *overlay;
2c6602df 1015 unsigned int sprite_scaling_enabled;
f4c956ad 1016
31ad8ec6
JN
1017 /* backlight */
1018 struct {
1019 int level;
1020 bool enabled;
8ba2d185 1021 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1022 struct backlight_device *device;
1023 } backlight;
1024
f4c956ad 1025 /* LVDS info */
f4c956ad
DV
1026 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1027 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
f4c956ad
DV
1028 bool no_aux_handshake;
1029
f4c956ad
DV
1030 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1031 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1032 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1033
1034 unsigned int fsb_freq, mem_freq, is_ddr3;
1035
f4c956ad
DV
1036 struct workqueue_struct *wq;
1037
1038 /* Display functions */
1039 struct drm_i915_display_funcs display;
1040
1041 /* PCH chipset type */
1042 enum intel_pch pch_type;
17a303ec 1043 unsigned short pch_id;
f4c956ad
DV
1044
1045 unsigned long quirks;
1046
b8efb17b
ZR
1047 enum modeset_restore modeset_restore;
1048 struct mutex modeset_restore_lock;
673a394b 1049
5d4545ae
BW
1050 struct i915_gtt gtt;
1051
4b5aed62 1052 struct i915_gem_mm mm;
8781342d 1053
8781342d
DV
1054 /* Kernel Modesetting */
1055
9b9d172d 1056 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1057
27f8227b
JB
1058 struct drm_crtc *plane_to_crtc_mapping[3];
1059 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1060 wait_queue_head_t pending_flip_queue;
1061
ee7b9f93 1062 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 1063 struct intel_ddi_plls ddi_plls;
ee7b9f93 1064
652c393a
JB
1065 /* Reclocking support */
1066 bool render_reclock_avail;
1067 bool lvds_downclock_avail;
18f9ed12
ZY
1068 /* indicates the reduced downclock for LVDS*/
1069 int lvds_downclock;
652c393a 1070 u16 orig_clock;
f97108d1 1071
c4804411 1072 bool mchbar_need_disable;
f97108d1 1073
a4da4fa4
DV
1074 struct intel_l3_parity l3_parity;
1075
c6a828d3 1076 /* gen6+ rps state */
c85aa885 1077 struct intel_gen6_power_mgmt rps;
c6a828d3 1078
20e4d407
DV
1079 /* ilk-only ips/rps state. Everything in here is protected by the global
1080 * mchdev_lock in intel_pm.c */
c85aa885 1081 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
1082
1083 enum no_fbc_reason no_fbc_reason;
38651674 1084
20bf377e
JB
1085 struct drm_mm_node *compressed_fb;
1086 struct drm_mm_node *compressed_llb;
34dc4d44 1087
99584db3 1088 struct i915_gpu_error gpu_error;
ae681d96 1089
c9cddffc
JB
1090 struct drm_i915_gem_object *vlv_pctx;
1091
8be48d92
DA
1092 /* list of fbdev register on this device */
1093 struct intel_fbdev *fbdev;
e953fd7b 1094
073f34d9
JB
1095 /*
1096 * The console may be contended at resume, but we don't
1097 * want it to block on it.
1098 */
1099 struct work_struct console_resume_work;
1100
e953fd7b 1101 struct drm_property *broadcast_rgb_property;
3f43c48d 1102 struct drm_property *force_audio_property;
e3689190 1103
254f965c
BW
1104 bool hw_contexts_disabled;
1105 uint32_t hw_context_size;
f4c956ad 1106
3e68320e 1107 u32 fdi_rx_config;
68d18ad7 1108
f4c956ad 1109 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1110
1111 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1112 * here! */
1113 struct i915_dri1_state dri1;
1da177e4
LT
1114} drm_i915_private_t;
1115
b4519513
CW
1116/* Iterate over initialised rings */
1117#define for_each_ring(ring__, dev_priv__, i__) \
1118 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1119 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1120
b1d7e4b4
WF
1121enum hdmi_force_audio {
1122 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1123 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1124 HDMI_AUDIO_AUTO, /* trust EDID */
1125 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1126};
1127
ed2f3452
CW
1128#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1129
37e680a1
CW
1130struct drm_i915_gem_object_ops {
1131 /* Interface between the GEM object and its backing storage.
1132 * get_pages() is called once prior to the use of the associated set
1133 * of pages before to binding them into the GTT, and put_pages() is
1134 * called after we no longer need them. As we expect there to be
1135 * associated cost with migrating pages between the backing storage
1136 * and making them available for the GPU (e.g. clflush), we may hold
1137 * onto the pages after they are no longer referenced by the GPU
1138 * in case they may be used again shortly (for example migrating the
1139 * pages to a different memory domain within the GTT). put_pages()
1140 * will therefore most likely be called when the object itself is
1141 * being released or under memory pressure (where we attempt to
1142 * reap pages for the shrinker).
1143 */
1144 int (*get_pages)(struct drm_i915_gem_object *);
1145 void (*put_pages)(struct drm_i915_gem_object *);
1146};
1147
673a394b 1148struct drm_i915_gem_object {
c397b908 1149 struct drm_gem_object base;
673a394b 1150
37e680a1
CW
1151 const struct drm_i915_gem_object_ops *ops;
1152
673a394b
EA
1153 /** Current space allocated to this object in the GTT, if any. */
1154 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1155 /** Stolen memory for this object, instead of being backed by shmem. */
1156 struct drm_mm_node *stolen;
93a37f20 1157 struct list_head gtt_list;
673a394b 1158
65ce3027 1159 /** This object's place on the active/inactive lists */
69dc4987
CW
1160 struct list_head ring_list;
1161 struct list_head mm_list;
432e58ed
CW
1162 /** This object's place in the batchbuffer or on the eviction list */
1163 struct list_head exec_list;
673a394b
EA
1164
1165 /**
65ce3027
CW
1166 * This is set if the object is on the active lists (has pending
1167 * rendering and so a non-zero seqno), and is not set if it i s on
1168 * inactive (ready to be unbound) list.
673a394b 1169 */
0206e353 1170 unsigned int active:1;
673a394b
EA
1171
1172 /**
1173 * This is set if the object has been written to since last bound
1174 * to the GTT
1175 */
0206e353 1176 unsigned int dirty:1;
778c3544
DV
1177
1178 /**
1179 * Fence register bits (if any) for this object. Will be set
1180 * as needed when mapped into the GTT.
1181 * Protected by dev->struct_mutex.
778c3544 1182 */
4b9de737 1183 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1184
778c3544
DV
1185 /**
1186 * Advice: are the backing pages purgeable?
1187 */
0206e353 1188 unsigned int madv:2;
778c3544 1189
778c3544
DV
1190 /**
1191 * Current tiling mode for the object.
1192 */
0206e353 1193 unsigned int tiling_mode:2;
5d82e3e6
CW
1194 /**
1195 * Whether the tiling parameters for the currently associated fence
1196 * register have changed. Note that for the purposes of tracking
1197 * tiling changes we also treat the unfenced register, the register
1198 * slot that the object occupies whilst it executes a fenced
1199 * command (such as BLT on gen2/3), as a "fence".
1200 */
1201 unsigned int fence_dirty:1;
778c3544
DV
1202
1203 /** How many users have pinned this object in GTT space. The following
1204 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1205 * (via user_pin_count), execbuffer (objects are not allowed multiple
1206 * times for the same batchbuffer), and the framebuffer code. When
1207 * switching/pageflipping, the framebuffer code has at most two buffers
1208 * pinned per crtc.
1209 *
1210 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1211 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1212 unsigned int pin_count:4;
778c3544 1213#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1214
75e9e915
DV
1215 /**
1216 * Is the object at the current location in the gtt mappable and
1217 * fenceable? Used to avoid costly recalculations.
1218 */
0206e353 1219 unsigned int map_and_fenceable:1;
75e9e915 1220
fb7d516a
DV
1221 /**
1222 * Whether the current gtt mapping needs to be mappable (and isn't just
1223 * mappable by accident). Track pin and fault separate for a more
1224 * accurate mappable working set.
1225 */
0206e353
AJ
1226 unsigned int fault_mappable:1;
1227 unsigned int pin_mappable:1;
fb7d516a 1228
caea7476
CW
1229 /*
1230 * Is the GPU currently using a fence to access this buffer,
1231 */
1232 unsigned int pending_fenced_gpu_access:1;
1233 unsigned int fenced_gpu_access:1;
1234
93dfb40c
CW
1235 unsigned int cache_level:2;
1236
7bddb01f 1237 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1238 unsigned int has_global_gtt_mapping:1;
9da3da66 1239 unsigned int has_dma_mapping:1;
7bddb01f 1240
9da3da66 1241 struct sg_table *pages;
a5570178 1242 int pages_pin_count;
673a394b 1243
1286ff73 1244 /* prime dma-buf support */
9a70cc2a
DA
1245 void *dma_buf_vmapping;
1246 int vmapping_count;
1247
67731b87
CW
1248 /**
1249 * Used for performing relocations during execbuffer insertion.
1250 */
1251 struct hlist_node exec_node;
1252 unsigned long exec_handle;
6fe4f140 1253 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1254
673a394b
EA
1255 /**
1256 * Current offset of the object in GTT space.
1257 *
1258 * This is the same as gtt_space->start
1259 */
1260 uint32_t gtt_offset;
e67b8ce1 1261
caea7476
CW
1262 struct intel_ring_buffer *ring;
1263
1c293ea3 1264 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1265 uint32_t last_read_seqno;
1266 uint32_t last_write_seqno;
caea7476
CW
1267 /** Breadcrumb of last fenced GPU access to the buffer. */
1268 uint32_t last_fenced_seqno;
673a394b 1269
778c3544 1270 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1271 uint32_t stride;
673a394b 1272
280b713b 1273 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1274 unsigned long *bit_17;
280b713b 1275
79e53945
JB
1276 /** User space pin count and filp owning the pin */
1277 uint32_t user_pin_count;
1278 struct drm_file *pin_filp;
71acb5eb
DA
1279
1280 /** for phy allocated objects */
1281 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1282};
b45305fc 1283#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1284
62b8b215 1285#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1286
673a394b
EA
1287/**
1288 * Request queue structure.
1289 *
1290 * The request queue allows us to note sequence numbers that have been emitted
1291 * and may be associated with active buffers to be retired.
1292 *
1293 * By keeping this list, we can avoid having to do questionable
1294 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1295 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1296 */
1297struct drm_i915_gem_request {
852835f3
ZN
1298 /** On Which ring this request was generated */
1299 struct intel_ring_buffer *ring;
1300
673a394b
EA
1301 /** GEM sequence number associated with this request. */
1302 uint32_t seqno;
1303
a71d8d94
CW
1304 /** Postion in the ringbuffer of the end of the request */
1305 u32 tail;
1306
0e50e96b
MK
1307 /** Context related to this request */
1308 struct i915_hw_context *ctx;
1309
673a394b
EA
1310 /** Time at which this request was emitted, in jiffies. */
1311 unsigned long emitted_jiffies;
1312
b962442e 1313 /** global list entry for this request */
673a394b 1314 struct list_head list;
b962442e 1315
f787a5f5 1316 struct drm_i915_file_private *file_priv;
b962442e
EA
1317 /** file_priv list entry for this request */
1318 struct list_head client_list;
673a394b
EA
1319};
1320
1321struct drm_i915_file_private {
1322 struct {
99057c81 1323 spinlock_t lock;
b962442e 1324 struct list_head request_list;
673a394b 1325 } mm;
40521054 1326 struct idr context_idr;
673a394b
EA
1327};
1328
cae5852d
ZN
1329#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1330
1331#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1332#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1333#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1334#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1335#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1336#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1337#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1338#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1339#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1340#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1341#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1342#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1343#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1344#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1345#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1346#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1347#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1348#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1349#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1350#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1351 (dev)->pci_device == 0x0152 || \
1352 (dev)->pci_device == 0x015a)
6547fbdb
DV
1353#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1354 (dev)->pci_device == 0x0106 || \
1355 (dev)->pci_device == 0x010A)
70a3eb7a 1356#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1357#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1358#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1359#define IS_ULT(dev) (IS_HASWELL(dev) && \
1360 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1361
85436696
JB
1362/*
1363 * The genX designation typically refers to the render engine, so render
1364 * capability related checks should use IS_GEN, while display and other checks
1365 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1366 * chips, etc.).
1367 */
cae5852d
ZN
1368#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1369#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1370#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1371#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1372#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1373#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1374
1375#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1376#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1377#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1378#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1379
254f965c 1380#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1381#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1382
05394f39 1383#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1384#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1385
b45305fc
DV
1386/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1387#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1388
cae5852d
ZN
1389/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1390 * rows, which changed the alignment requirements and fence programming.
1391 */
1392#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1393 IS_I915GM(dev)))
1394#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1395#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1396#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1397#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1398#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1399#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1400/* dsparb controlled by hw only */
1401#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1402
1403#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1404#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1405#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1406
eceae481 1407#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1408
dd93be58 1409#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1410#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1411#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1412
17a303ec
PZ
1413#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1414#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1415#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1416#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1417#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1418#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1419
cae5852d 1420#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1421#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1422#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1423#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1424#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1425#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1426
b7884eb4
DV
1427#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1428
f27b9265 1429#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1430
c8735b0c
BW
1431#define GT_FREQUENCY_MULTIPLIER 50
1432
05394f39
CW
1433#include "i915_trace.h"
1434
83b7f9ac
ED
1435/**
1436 * RC6 is a special power stage which allows the GPU to enter an very
1437 * low-voltage mode when idle, using down to 0V while at this stage. This
1438 * stage is entered automatically when the GPU is idle when RC6 support is
1439 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1440 *
1441 * There are different RC6 modes available in Intel GPU, which differentiate
1442 * among each other with the latency required to enter and leave RC6 and
1443 * voltage consumed by the GPU in different states.
1444 *
1445 * The combination of the following flags define which states GPU is allowed
1446 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1447 * RC6pp is deepest RC6. Their support by hardware varies according to the
1448 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1449 * which brings the most power savings; deeper states save more power, but
1450 * require higher latency to switch to and wake up.
1451 */
1452#define INTEL_RC6_ENABLE (1<<0)
1453#define INTEL_RC6p_ENABLE (1<<1)
1454#define INTEL_RC6pp_ENABLE (1<<2)
1455
c153f45f 1456extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1457extern int i915_max_ioctl;
a35d9d3c
BW
1458extern unsigned int i915_fbpercrtc __always_unused;
1459extern int i915_panel_ignore_lid __read_mostly;
1460extern unsigned int i915_powersave __read_mostly;
f45b5557 1461extern int i915_semaphores __read_mostly;
a35d9d3c 1462extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1463extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1464extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1465extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1466extern int i915_enable_rc6 __read_mostly;
4415e63b 1467extern int i915_enable_fbc __read_mostly;
a35d9d3c 1468extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1469extern int i915_enable_ppgtt __read_mostly;
0a3af268 1470extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1471extern int i915_disable_power_well __read_mostly;
b3a83639 1472
6a9ee8af
DA
1473extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1474extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1475extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1476extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1477
1da177e4 1478 /* i915_dma.c */
d05c617e 1479void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1480extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1481extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1482extern int i915_driver_unload(struct drm_device *);
673a394b 1483extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1484extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1485extern void i915_driver_preclose(struct drm_device *dev,
1486 struct drm_file *file_priv);
673a394b
EA
1487extern void i915_driver_postclose(struct drm_device *dev,
1488 struct drm_file *file_priv);
84b1fd10 1489extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1490#ifdef CONFIG_COMPAT
0d6aa60b
DA
1491extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1492 unsigned long arg);
c43b5634 1493#endif
673a394b 1494extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1495 struct drm_clip_rect *box,
1496 int DR1, int DR4);
8e96d9c4 1497extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1498extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1499extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1500extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1501extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1502extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1503
073f34d9 1504extern void intel_console_resume(struct work_struct *work);
af6061af 1505
1da177e4 1506/* i915_irq.c */
f65d9421 1507void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1508void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1509
f71d4af4 1510extern void intel_irq_init(struct drm_device *dev);
20afbda2 1511extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1512extern void intel_gt_init(struct drm_device *dev);
16995a9f 1513extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1514
742cbee8
DV
1515void i915_error_state_free(struct kref *error_ref);
1516
7c463586
KP
1517void
1518i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1519
1520void
1521i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1522
3bd3c932
CW
1523#ifdef CONFIG_DEBUG_FS
1524extern void i915_destroy_error_state(struct drm_device *dev);
1525#else
1526#define i915_destroy_error_state(x)
1527#endif
1528
7c463586 1529
673a394b
EA
1530/* i915_gem.c */
1531int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *file_priv);
1533int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *file_priv);
1535int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
1537int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
1539int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1540 struct drm_file *file_priv);
de151cf6
JB
1541int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1542 struct drm_file *file_priv);
673a394b
EA
1543int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *file_priv);
1545int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1546 struct drm_file *file_priv);
1547int i915_gem_execbuffer(struct drm_device *dev, void *data,
1548 struct drm_file *file_priv);
76446cac
JB
1549int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1550 struct drm_file *file_priv);
673a394b
EA
1551int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1552 struct drm_file *file_priv);
1553int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1554 struct drm_file *file_priv);
1555int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1556 struct drm_file *file_priv);
199adf40
BW
1557int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1558 struct drm_file *file);
1559int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1560 struct drm_file *file);
673a394b
EA
1561int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1562 struct drm_file *file_priv);
3ef94daa
CW
1563int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1564 struct drm_file *file_priv);
673a394b
EA
1565int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1566 struct drm_file *file_priv);
1567int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1568 struct drm_file *file_priv);
1569int i915_gem_set_tiling(struct drm_device *dev, void *data,
1570 struct drm_file *file_priv);
1571int i915_gem_get_tiling(struct drm_device *dev, void *data,
1572 struct drm_file *file_priv);
5a125c3c
EA
1573int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1574 struct drm_file *file_priv);
23ba4fd0
BW
1575int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1576 struct drm_file *file_priv);
673a394b 1577void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1578void *i915_gem_object_alloc(struct drm_device *dev);
1579void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1580int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1581void i915_gem_object_init(struct drm_i915_gem_object *obj,
1582 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1583struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1584 size_t size);
673a394b 1585void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1586
2021746e
CW
1587int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1588 uint32_t alignment,
86a1ee26
CW
1589 bool map_and_fenceable,
1590 bool nonblocking);
05394f39 1591void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1592int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1593int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1594void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1595void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1596
37e680a1 1597int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1598static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1599{
67d5a50c
ID
1600 struct sg_page_iter sg_iter;
1601
1602 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1603 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1604
1605 return NULL;
9da3da66 1606}
a5570178
CW
1607static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1608{
1609 BUG_ON(obj->pages == NULL);
1610 obj->pages_pin_count++;
1611}
1612static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1613{
1614 BUG_ON(obj->pages_pin_count == 0);
1615 obj->pages_pin_count--;
1616}
1617
54cf91dc 1618int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1619int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1620 struct intel_ring_buffer *to);
54cf91dc 1621void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1622 struct intel_ring_buffer *ring);
54cf91dc 1623
ff72145b
DA
1624int i915_gem_dumb_create(struct drm_file *file_priv,
1625 struct drm_device *dev,
1626 struct drm_mode_create_dumb *args);
1627int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1628 uint32_t handle, uint64_t *offset);
1629int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1630 uint32_t handle);
f787a5f5
CW
1631/**
1632 * Returns true if seq1 is later than seq2.
1633 */
1634static inline bool
1635i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1636{
1637 return (int32_t)(seq1 - seq2) >= 0;
1638}
1639
fca26bb4
MK
1640int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1641int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1642int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1643int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1644
9a5a53b3 1645static inline bool
1690e1eb
CW
1646i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1647{
1648 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1649 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1650 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1651 return true;
1652 } else
1653 return false;
1690e1eb
CW
1654}
1655
1656static inline void
1657i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1658{
1659 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1660 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1661 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1662 }
1663}
1664
b09a1fec 1665void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1666void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1667int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1668 bool interruptible);
1f83fee0
DV
1669static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1670{
1671 return unlikely(atomic_read(&error->reset_counter)
1672 & I915_RESET_IN_PROGRESS_FLAG);
1673}
1674
1675static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1676{
1677 return atomic_read(&error->reset_counter) == I915_WEDGED;
1678}
a71d8d94 1679
069efc1d 1680void i915_gem_reset(struct drm_device *dev);
05394f39 1681void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1682int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1683 uint32_t read_domains,
1684 uint32_t write_domain);
a8198eea 1685int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1686int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1687int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1688void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1689void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1690void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1691int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1692int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1693int i915_add_request(struct intel_ring_buffer *ring,
1694 struct drm_file *file,
acb868d3 1695 u32 *seqno);
199b2bc2
BW
1696int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1697 uint32_t seqno);
de151cf6 1698int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1699int __must_check
1700i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1701 bool write);
1702int __must_check
dabdfe02
CW
1703i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1704int __must_check
2da3b9b9
CW
1705i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1706 u32 alignment,
2021746e 1707 struct intel_ring_buffer *pipelined);
71acb5eb 1708int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1709 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1710 int id,
1711 int align);
71acb5eb 1712void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1713 struct drm_i915_gem_object *obj);
71acb5eb 1714void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1715void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1716
0fa87796
ID
1717uint32_t
1718i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1719uint32_t
d865110c
ID
1720i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1721 int tiling_mode, bool fenced);
467cffba 1722
e4ffd173
CW
1723int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1724 enum i915_cache_level cache_level);
1725
1286ff73
DV
1726struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1727 struct dma_buf *dma_buf);
1728
1729struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1730 struct drm_gem_object *gem_obj, int flags);
1731
254f965c
BW
1732/* i915_gem_context.c */
1733void i915_gem_context_init(struct drm_device *dev);
1734void i915_gem_context_fini(struct drm_device *dev);
254f965c 1735void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1736int i915_switch_context(struct intel_ring_buffer *ring,
1737 struct drm_file *file, int to_id);
dce3271b
MK
1738void i915_gem_context_free(struct kref *ctx_ref);
1739static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1740{
1741 kref_get(&ctx->ref);
1742}
1743
1744static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1745{
1746 kref_put(&ctx->ref, i915_gem_context_free);
1747}
1748
84624813
BW
1749int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1750 struct drm_file *file);
1751int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1752 struct drm_file *file);
1286ff73 1753
76aaf220 1754/* i915_gem_gtt.c */
1d2a314c 1755void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1756void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1757 struct drm_i915_gem_object *obj,
1758 enum i915_cache_level cache_level);
1759void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1760 struct drm_i915_gem_object *obj);
1d2a314c 1761
76aaf220 1762void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1763int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1764void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1765 enum i915_cache_level cache_level);
05394f39 1766void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1767void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1768void i915_gem_init_global_gtt(struct drm_device *dev);
1769void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1770 unsigned long mappable_end, unsigned long end);
e76e9aeb 1771int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1772static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1773{
1774 if (INTEL_INFO(dev)->gen < 6)
1775 intel_gtt_chipset_flush();
1776}
1777
76aaf220 1778
b47eb4a2 1779/* i915_gem_evict.c */
2021746e 1780int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1781 unsigned alignment,
1782 unsigned cache_level,
86a1ee26
CW
1783 bool mappable,
1784 bool nonblock);
6c085a72 1785int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1786
9797fbfb
CW
1787/* i915_gem_stolen.c */
1788int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1789int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1790void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1791void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1792struct drm_i915_gem_object *
1793i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1794struct drm_i915_gem_object *
1795i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1796 u32 stolen_offset,
1797 u32 gtt_offset,
1798 u32 size);
0104fdbb 1799void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1800
673a394b 1801/* i915_gem_tiling.c */
e9b73c67
CW
1802inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1803{
1804 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1805
1806 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1807 obj->tiling_mode != I915_TILING_NONE;
1808}
1809
673a394b 1810void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1811void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1812void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1813
1814/* i915_gem_debug.c */
05394f39 1815void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1816 const char *where, uint32_t mark);
23bc5982
CW
1817#if WATCH_LISTS
1818int i915_verify_lists(struct drm_device *dev);
673a394b 1819#else
23bc5982 1820#define i915_verify_lists(dev) 0
673a394b 1821#endif
05394f39
CW
1822void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1823 int handle);
1824void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1825 const char *where, uint32_t mark);
1da177e4 1826
2017263e 1827/* i915_debugfs.c */
27c202ad
BG
1828int i915_debugfs_init(struct drm_minor *minor);
1829void i915_debugfs_cleanup(struct drm_minor *minor);
edc3d884
MK
1830__printf(2, 3)
1831void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2017263e 1832
317c35d1
JB
1833/* i915_suspend.c */
1834extern int i915_save_state(struct drm_device *dev);
1835extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1836
d8157a36
DV
1837/* i915_ums.c */
1838void i915_save_display_reg(struct drm_device *dev);
1839void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1840
0136db58
BW
1841/* i915_sysfs.c */
1842void i915_setup_sysfs(struct drm_device *dev_priv);
1843void i915_teardown_sysfs(struct drm_device *dev_priv);
1844
f899fc64
CW
1845/* intel_i2c.c */
1846extern int intel_setup_gmbus(struct drm_device *dev);
1847extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 1848static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 1849{
2ed06c93 1850 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1851}
1852
1853extern struct i2c_adapter *intel_gmbus_get_adapter(
1854 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1855extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1856extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 1857static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
1858{
1859 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1860}
f899fc64
CW
1861extern void intel_i2c_reset(struct drm_device *dev);
1862
3b617967 1863/* intel_opregion.c */
44834a67
CW
1864extern int intel_opregion_setup(struct drm_device *dev);
1865#ifdef CONFIG_ACPI
1866extern void intel_opregion_init(struct drm_device *dev);
1867extern void intel_opregion_fini(struct drm_device *dev);
3b617967 1868extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 1869#else
44834a67
CW
1870static inline void intel_opregion_init(struct drm_device *dev) { return; }
1871static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 1872static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 1873#endif
8ee1c3db 1874
723bfd70
JB
1875/* intel_acpi.c */
1876#ifdef CONFIG_ACPI
1877extern void intel_register_dsm_handler(void);
1878extern void intel_unregister_dsm_handler(void);
1879#else
1880static inline void intel_register_dsm_handler(void) { return; }
1881static inline void intel_unregister_dsm_handler(void) { return; }
1882#endif /* CONFIG_ACPI */
1883
79e53945 1884/* modesetting */
f817586c 1885extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 1886extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 1887extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1888extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1889extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1890extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1891extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1892 bool force_restore);
44cec740 1893extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 1894extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1895extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1896extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1897extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1898extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
1899extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1900extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1901extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
1902extern void intel_detect_pch(struct drm_device *dev);
1903extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1904extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1905
2911a35b 1906extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1907int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file);
575155a9 1909
6ef3d427 1910/* overlay */
3bd3c932 1911#ifdef CONFIG_DEBUG_FS
6ef3d427 1912extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
1913extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
1914 struct intel_overlay_error_state *error);
c4a1d9e4
CW
1915
1916extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 1917extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
1918 struct drm_device *dev,
1919 struct intel_display_error_state *error);
3bd3c932 1920#endif
6ef3d427 1921
b7287d80
BW
1922/* On SNB platform, before reading ring registers forcewake bit
1923 * must be set to prevent GT core from power down and stale values being
1924 * returned.
1925 */
fcca7926
BW
1926void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1927void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1928int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1929
42c0526c
BW
1930int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1931int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
a0e4e199
JB
1932int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1933int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
0a073b84
JB
1934int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1935
855ba3be
JB
1936int vlv_gpu_freq(int ddr_freq, int val);
1937int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 1938
5f75377d 1939#define __i915_read(x, y) \
f7000883 1940 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1941
5f75377d
KP
1942__i915_read(8, b)
1943__i915_read(16, w)
1944__i915_read(32, l)
1945__i915_read(64, q)
1946#undef __i915_read
1947
1948#define __i915_write(x, y) \
f7000883
AK
1949 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1950
5f75377d
KP
1951__i915_write(8, b)
1952__i915_write(16, w)
1953__i915_write(32, l)
1954__i915_write(64, q)
1955#undef __i915_write
1956
1957#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1958#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1959
1960#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1961#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1962#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1963#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1964
1965#define I915_READ(reg) i915_read32(dev_priv, (reg))
1966#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1967#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1968#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1969
1970#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1971#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1972
1973#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1974#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1975
55bc60db
VS
1976/* "Broadcast RGB" property */
1977#define INTEL_BROADCAST_RGB_AUTO 0
1978#define INTEL_BROADCAST_RGB_FULL 1
1979#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 1980
766aa1c4
VS
1981static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1982{
1983 if (HAS_PCH_SPLIT(dev))
1984 return CPU_VGACNTRL;
1985 else if (IS_VALLEYVIEW(dev))
1986 return VLV_VGACNTRL;
1987 else
1988 return VGACNTRL;
1989}
1990
2bb4629a
VS
1991static inline void __user *to_user_ptr(u64 address)
1992{
1993 return (void __user *)(uintptr_t)address;
1994}
1995
1da177e4 1996#endif