]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Free stolen node on failed preallocation
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
1d843f9d
EE
109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
2a2d5482
CW
122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 128
7eb552ae 129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 130
6c2b7c12
DV
131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
e7b903d2
DV
135struct drm_i915_private;
136
46edb027
DV
137enum intel_dpll_id {
138 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
139 /* real shared dpll ids must be >= 0 */
140 DPLL_ID_PCH_PLL_A,
141 DPLL_ID_PCH_PLL_B,
142};
143#define I915_NUM_PLLS 2
144
5358901f 145struct intel_dpll_hw_state {
66e985c0 146 uint32_t dpll;
8bcc2795 147 uint32_t dpll_md;
66e985c0
DV
148 uint32_t fp0;
149 uint32_t fp1;
5358901f
DV
150};
151
e72f9fbf 152struct intel_shared_dpll {
ee7b9f93
JB
153 int refcount; /* count of number of CRTCs sharing this PLL */
154 int active; /* count of number of active CRTCs (i.e. DPMS on) */
155 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
156 const char *name;
157 /* should match the index in the dev_priv->shared_dplls array */
158 enum intel_dpll_id id;
5358901f 159 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
160 void (*mode_set)(struct drm_i915_private *dev_priv,
161 struct intel_shared_dpll *pll);
e7b903d2
DV
162 void (*enable)(struct drm_i915_private *dev_priv,
163 struct intel_shared_dpll *pll);
164 void (*disable)(struct drm_i915_private *dev_priv,
165 struct intel_shared_dpll *pll);
5358901f
DV
166 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
167 struct intel_shared_dpll *pll,
168 struct intel_dpll_hw_state *hw_state);
ee7b9f93 169};
ee7b9f93 170
e69d0bc1
DV
171/* Used by dp and fdi links */
172struct intel_link_m_n {
173 uint32_t tu;
174 uint32_t gmch_m;
175 uint32_t gmch_n;
176 uint32_t link_m;
177 uint32_t link_n;
178};
179
180void intel_link_compute_m_n(int bpp, int nlanes,
181 int pixel_clock, int link_clock,
182 struct intel_link_m_n *m_n);
183
6441ab5f
PZ
184struct intel_ddi_plls {
185 int spll_refcount;
186 int wrpll1_refcount;
187 int wrpll2_refcount;
188};
189
1da177e4
LT
190/* Interface history:
191 *
192 * 1.1: Original.
0d6aa60b
DA
193 * 1.2: Add Power Management
194 * 1.3: Add vblank support
de227f5f 195 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 196 * 1.5: Add vblank pipe configuration
2228ed67
MD
197 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
198 * - Support vertical blank on secondary display pipe
1da177e4
LT
199 */
200#define DRIVER_MAJOR 1
2228ed67 201#define DRIVER_MINOR 6
1da177e4
LT
202#define DRIVER_PATCHLEVEL 0
203
673a394b 204#define WATCH_COHERENCY 0
23bc5982 205#define WATCH_LISTS 0
42d6ab48 206#define WATCH_GTT 0
673a394b 207
71acb5eb
DA
208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
05394f39 217 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
218};
219
0a3e67a4
JB
220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
8ee1c3db 225struct intel_opregion {
5bc4418b
BW
226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
229 struct opregion_asle __iomem *asle;
230 void __iomem *vbt;
01fe9dbd 231 u32 __iomem *lid_state;
8ee1c3db 232};
44834a67 233#define OPREGION_SIZE (8*1024)
8ee1c3db 234
6ef3d427
CW
235struct intel_overlay;
236struct intel_overlay_error_state;
237
7c1c2871
DA
238struct drm_i915_master_private {
239 drm_local_map_t *sarea;
240 struct _drm_i915_sarea *sarea_priv;
241};
de151cf6 242#define I915_FENCE_REG_NONE -1
42b5aeab
VS
243#define I915_MAX_NUM_FENCES 32
244/* 32 fences + sign bit for FENCE_REG_NONE */
245#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
246
247struct drm_i915_fence_reg {
007cc8ac 248 struct list_head lru_list;
caea7476 249 struct drm_i915_gem_object *obj;
1690e1eb 250 int pin_count;
de151cf6 251};
7c1c2871 252
9b9d172d 253struct sdvo_device_mapping {
e957d772 254 u8 initialized;
9b9d172d 255 u8 dvo_port;
256 u8 slave_addr;
257 u8 dvo_wiring;
e957d772 258 u8 i2c_pin;
b1083333 259 u8 ddc_pin;
9b9d172d 260};
261
c4a1d9e4
CW
262struct intel_display_error_state;
263
63eeaf38 264struct drm_i915_error_state {
742cbee8 265 struct kref ref;
63eeaf38
JB
266 u32 eir;
267 u32 pgtbl_er;
be998e2e 268 u32 ier;
b9a3906b 269 u32 ccid;
0f3b6849
CW
270 u32 derrmr;
271 u32 forcewake;
9574b3fe 272 bool waiting[I915_NUM_RINGS];
9db4a9c7 273 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
274 u32 tail[I915_NUM_RINGS];
275 u32 head[I915_NUM_RINGS];
0f3b6849 276 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
277 u32 ipeir[I915_NUM_RINGS];
278 u32 ipehr[I915_NUM_RINGS];
279 u32 instdone[I915_NUM_RINGS];
280 u32 acthd[I915_NUM_RINGS];
7e3b8737 281 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 282 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 283 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
284 /* our own tracking of ring head and tail */
285 u32 cpu_ring_head[I915_NUM_RINGS];
286 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 287 u32 error; /* gen6+ */
71e172e8 288 u32 err_int; /* gen7 */
c1cd90ed
DV
289 u32 instpm[I915_NUM_RINGS];
290 u32 instps[I915_NUM_RINGS];
050ee91f 291 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 292 u32 seqno[I915_NUM_RINGS];
9df30794 293 u64 bbaddr;
33f3f518
DV
294 u32 fault_reg[I915_NUM_RINGS];
295 u32 done_reg;
c1cd90ed 296 u32 faddr[I915_NUM_RINGS];
4b9de737 297 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 298 struct timeval time;
52d39a21
CW
299 struct drm_i915_error_ring {
300 struct drm_i915_error_object {
301 int page_count;
302 u32 gtt_offset;
303 u32 *pages[0];
8c123e54 304 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
305 struct drm_i915_error_request {
306 long jiffies;
307 u32 seqno;
ee4f42b1 308 u32 tail;
52d39a21
CW
309 } *requests;
310 int num_requests;
311 } ring[I915_NUM_RINGS];
9df30794 312 struct drm_i915_error_buffer {
a779e5ab 313 u32 size;
9df30794 314 u32 name;
0201f1ec 315 u32 rseqno, wseqno;
9df30794
CW
316 u32 gtt_offset;
317 u32 read_domains;
318 u32 write_domain;
4b9de737 319 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
320 s32 pinned:2;
321 u32 tiling:2;
322 u32 dirty:1;
323 u32 purgeable:1;
5d1333fc 324 s32 ring:4;
93dfb40c 325 u32 cache_level:2;
c724e8a9
CW
326 } *active_bo, *pinned_bo;
327 u32 active_bo_count, pinned_bo_count;
6ef3d427 328 struct intel_overlay_error_state *overlay;
c4a1d9e4 329 struct intel_display_error_state *display;
63eeaf38
JB
330};
331
b8cecdf5 332struct intel_crtc_config;
0e8ffe1b 333struct intel_crtc;
ee9300bb
DV
334struct intel_limit;
335struct dpll;
b8cecdf5 336
e70236a8 337struct drm_i915_display_funcs {
ee5382ae 338 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
339 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
340 void (*disable_fbc)(struct drm_device *dev);
341 int (*get_display_clock_speed)(struct drm_device *dev);
342 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
343 /**
344 * find_dpll() - Find the best values for the PLL
345 * @limit: limits for the PLL
346 * @crtc: current CRTC
347 * @target: target frequency in kHz
348 * @refclk: reference clock frequency in kHz
349 * @match_clock: if provided, @best_clock P divider must
350 * match the P divider from @match_clock
351 * used for LVDS downclocking
352 * @best_clock: best PLL values found
353 *
354 * Returns true on success, false on failure.
355 */
356 bool (*find_dpll)(const struct intel_limit *limit,
357 struct drm_crtc *crtc,
358 int target, int refclk,
359 struct dpll *match_clock,
360 struct dpll *best_clock);
d210246a 361 void (*update_wm)(struct drm_device *dev);
b840d907 362 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
4c4ff43a
PZ
363 uint32_t sprite_width, int pixel_size,
364 bool enable);
47fab737 365 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
366 /* Returns the active state of the crtc, and if the crtc is active,
367 * fills out the pipe-config with the hw state. */
368 bool (*get_pipe_config)(struct intel_crtc *,
369 struct intel_crtc_config *);
f1f644dc 370 void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
f564048e 371 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
372 int x, int y,
373 struct drm_framebuffer *old_fb);
76e5a89c
DV
374 void (*crtc_enable)(struct drm_crtc *crtc);
375 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 376 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
377 void (*write_eld)(struct drm_connector *connector,
378 struct drm_crtc *crtc);
674cf967 379 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 380 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
381 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
382 struct drm_framebuffer *fb,
383 struct drm_i915_gem_object *obj);
17638cd6
JB
384 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
385 int x, int y);
20afbda2 386 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
387 /* clock updates for mode set */
388 /* cursor updates */
389 /* render clock increase/decrease */
390 /* display clock increase/decrease */
391 /* pll clock increase/decrease */
e70236a8
JB
392};
393
990bbdad
CW
394struct drm_i915_gt_funcs {
395 void (*force_wake_get)(struct drm_i915_private *dev_priv);
396 void (*force_wake_put)(struct drm_i915_private *dev_priv);
397};
398
79fc46df
DL
399#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
400 func(is_mobile) sep \
401 func(is_i85x) sep \
402 func(is_i915g) sep \
403 func(is_i945gm) sep \
404 func(is_g33) sep \
405 func(need_gfx_hws) sep \
406 func(is_g4x) sep \
407 func(is_pineview) sep \
408 func(is_broadwater) sep \
409 func(is_crestline) sep \
410 func(is_ivybridge) sep \
411 func(is_valleyview) sep \
412 func(is_haswell) sep \
413 func(has_force_wake) sep \
414 func(has_fbc) sep \
415 func(has_pipe_cxsr) sep \
416 func(has_hotplug) sep \
417 func(cursor_needs_physical) sep \
418 func(has_overlay) sep \
419 func(overlay_needs_physical) sep \
420 func(supports_tv) sep \
421 func(has_bsd_ring) sep \
422 func(has_blt_ring) sep \
f72a1183 423 func(has_vebox_ring) sep \
dd93be58 424 func(has_llc) sep \
30568c45
DL
425 func(has_ddi) sep \
426 func(has_fpga_dbg)
c96ea64e 427
a587f779
DL
428#define DEFINE_FLAG(name) u8 name:1
429#define SEP_SEMICOLON ;
c96ea64e 430
cfdf1fa2 431struct intel_device_info {
10fce67a 432 u32 display_mmio_offset;
7eb552ae 433 u8 num_pipes:3;
c96c3a8c 434 u8 gen;
a587f779 435 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
436};
437
a587f779
DL
438#undef DEFINE_FLAG
439#undef SEP_SEMICOLON
440
7faf1ab2
DV
441enum i915_cache_level {
442 I915_CACHE_NONE = 0,
443 I915_CACHE_LLC,
444 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
445};
446
2d04befb
KG
447typedef uint32_t gen6_gtt_pte_t;
448
853ba5d2 449struct i915_address_space {
93bd8649 450 struct drm_mm mm;
853ba5d2 451 struct drm_device *dev;
a7bbbd63 452 struct list_head global_link;
853ba5d2
BW
453 unsigned long start; /* Start offset always 0 for dri2 */
454 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
455
456 struct {
457 dma_addr_t addr;
458 struct page *page;
459 } scratch;
460
5cef07e1
BW
461 /**
462 * List of objects currently involved in rendering.
463 *
464 * Includes buffers having the contents of their GPU caches
465 * flushed, not necessarily primitives. last_rendering_seqno
466 * represents when the rendering involved will be completed.
467 *
468 * A reference is held on the buffer while on this list.
469 */
470 struct list_head active_list;
471
472 /**
473 * LRU list of objects which are not in the ringbuffer and
474 * are ready to unbind, but are still in the GTT.
475 *
476 * last_rendering_seqno is 0 while an object is in this list.
477 *
478 * A reference is not held on the buffer while on this list,
479 * as merely being GTT-bound shouldn't prevent its being
480 * freed, and we'll pull it off the list in the free path.
481 */
482 struct list_head inactive_list;
483
853ba5d2
BW
484 /* FIXME: Need a more generic return type */
485 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
486 enum i915_cache_level level);
487 void (*clear_range)(struct i915_address_space *vm,
488 unsigned int first_entry,
489 unsigned int num_entries);
490 void (*insert_entries)(struct i915_address_space *vm,
491 struct sg_table *st,
492 unsigned int first_entry,
493 enum i915_cache_level cache_level);
494 void (*cleanup)(struct i915_address_space *vm);
495};
496
5d4545ae
BW
497/* The Graphics Translation Table is the way in which GEN hardware translates a
498 * Graphics Virtual Address into a Physical Address. In addition to the normal
499 * collateral associated with any va->pa translations GEN hardware also has a
500 * portion of the GTT which can be mapped by the CPU and remain both coherent
501 * and correct (in cases like swizzling). That region is referred to as GMADR in
502 * the spec.
503 */
504struct i915_gtt {
853ba5d2 505 struct i915_address_space base;
baa09f5f 506 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
507
508 unsigned long mappable_end; /* End offset that we can CPU map */
509 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
510 phys_addr_t mappable_base; /* PA of our GMADR */
511
512 /** "Graphics Stolen Memory" holds the global PTEs */
513 void __iomem *gsm;
a81cc00c
BW
514
515 bool do_idle_maps;
7faf1ab2 516
911bdf0a
BW
517 int mtrr;
518
7faf1ab2 519 /* global gtt ops */
baa09f5f 520 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
521 size_t *stolen, phys_addr_t *mappable_base,
522 unsigned long *mappable_end);
5d4545ae 523};
853ba5d2 524#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 525
1d2a314c 526struct i915_hw_ppgtt {
853ba5d2 527 struct i915_address_space base;
1d2a314c
DV
528 unsigned num_pd_entries;
529 struct page **pt_pages;
530 uint32_t pd_offset;
531 dma_addr_t *pt_dma_addr;
def886c3 532
b7c36d25 533 int (*enable)(struct drm_device *dev);
1d2a314c
DV
534};
535
e59ec13d
MK
536struct i915_ctx_hang_stats {
537 /* This context had batch pending when hang was declared */
538 unsigned batch_pending;
539
540 /* This context had batch active when hang was declared */
541 unsigned batch_active;
542};
40521054
BW
543
544/* This must match up with the value previously used for execbuf2.rsvd1. */
545#define DEFAULT_CONTEXT_ID 0
546struct i915_hw_context {
dce3271b 547 struct kref ref;
40521054 548 int id;
e0556841 549 bool is_initialized;
40521054
BW
550 struct drm_i915_file_private *file_priv;
551 struct intel_ring_buffer *ring;
552 struct drm_i915_gem_object *obj;
e59ec13d 553 struct i915_ctx_hang_stats hang_stats;
40521054
BW
554};
555
5c3fe8b0
BW
556struct i915_fbc {
557 unsigned long size;
558 unsigned int fb_id;
559 enum plane plane;
560 int y;
561
562 struct drm_mm_node *compressed_fb;
563 struct drm_mm_node *compressed_llb;
564
565 struct intel_fbc_work {
566 struct delayed_work work;
567 struct drm_crtc *crtc;
568 struct drm_framebuffer *fb;
569 int interval;
570 } *fbc_work;
571
572 enum {
573 FBC_NO_OUTPUT, /* no outputs enabled to compress */
574 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
575 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
576 FBC_MODE_TOO_LARGE, /* mode too large for compression */
577 FBC_BAD_PLANE, /* fbc not supported on plane */
578 FBC_NOT_TILED, /* buffer not tiled */
579 FBC_MULTIPLE_PIPES, /* more than one pipe active */
580 FBC_MODULE_PARAM,
581 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
582 } no_fbc_reason;
b5e50c3f
JB
583};
584
5c3fe8b0 585
3bad0781 586enum intel_pch {
f0350830 587 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
588 PCH_IBX, /* Ibexpeak PCH */
589 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 590 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 591 PCH_NOP,
3bad0781
ZW
592};
593
988d6ee8
PZ
594enum intel_sbi_destination {
595 SBI_ICLK,
596 SBI_MPHY,
597};
598
b690e96c 599#define QUIRK_PIPEA_FORCE (1<<0)
435793df 600#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 601#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 602
8be48d92 603struct intel_fbdev;
1630fe75 604struct intel_fbc_work;
38651674 605
c2b9152f
DV
606struct intel_gmbus {
607 struct i2c_adapter adapter;
f2ce9faf 608 u32 force_bit;
c2b9152f 609 u32 reg0;
36c785f0 610 u32 gpio_reg;
c167a6fc 611 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
612 struct drm_i915_private *dev_priv;
613};
614
f4c956ad 615struct i915_suspend_saved_registers {
ba8bbcf6
JB
616 u8 saveLBB;
617 u32 saveDSPACNTR;
618 u32 saveDSPBCNTR;
e948e994 619 u32 saveDSPARB;
ba8bbcf6
JB
620 u32 savePIPEACONF;
621 u32 savePIPEBCONF;
622 u32 savePIPEASRC;
623 u32 savePIPEBSRC;
624 u32 saveFPA0;
625 u32 saveFPA1;
626 u32 saveDPLL_A;
627 u32 saveDPLL_A_MD;
628 u32 saveHTOTAL_A;
629 u32 saveHBLANK_A;
630 u32 saveHSYNC_A;
631 u32 saveVTOTAL_A;
632 u32 saveVBLANK_A;
633 u32 saveVSYNC_A;
634 u32 saveBCLRPAT_A;
5586c8bc 635 u32 saveTRANSACONF;
42048781
ZW
636 u32 saveTRANS_HTOTAL_A;
637 u32 saveTRANS_HBLANK_A;
638 u32 saveTRANS_HSYNC_A;
639 u32 saveTRANS_VTOTAL_A;
640 u32 saveTRANS_VBLANK_A;
641 u32 saveTRANS_VSYNC_A;
0da3ea12 642 u32 savePIPEASTAT;
ba8bbcf6
JB
643 u32 saveDSPASTRIDE;
644 u32 saveDSPASIZE;
645 u32 saveDSPAPOS;
585fb111 646 u32 saveDSPAADDR;
ba8bbcf6
JB
647 u32 saveDSPASURF;
648 u32 saveDSPATILEOFF;
649 u32 savePFIT_PGM_RATIOS;
0eb96d6e 650 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
651 u32 saveBLC_PWM_CTL;
652 u32 saveBLC_PWM_CTL2;
42048781
ZW
653 u32 saveBLC_CPU_PWM_CTL;
654 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
655 u32 saveFPB0;
656 u32 saveFPB1;
657 u32 saveDPLL_B;
658 u32 saveDPLL_B_MD;
659 u32 saveHTOTAL_B;
660 u32 saveHBLANK_B;
661 u32 saveHSYNC_B;
662 u32 saveVTOTAL_B;
663 u32 saveVBLANK_B;
664 u32 saveVSYNC_B;
665 u32 saveBCLRPAT_B;
5586c8bc 666 u32 saveTRANSBCONF;
42048781
ZW
667 u32 saveTRANS_HTOTAL_B;
668 u32 saveTRANS_HBLANK_B;
669 u32 saveTRANS_HSYNC_B;
670 u32 saveTRANS_VTOTAL_B;
671 u32 saveTRANS_VBLANK_B;
672 u32 saveTRANS_VSYNC_B;
0da3ea12 673 u32 savePIPEBSTAT;
ba8bbcf6
JB
674 u32 saveDSPBSTRIDE;
675 u32 saveDSPBSIZE;
676 u32 saveDSPBPOS;
585fb111 677 u32 saveDSPBADDR;
ba8bbcf6
JB
678 u32 saveDSPBSURF;
679 u32 saveDSPBTILEOFF;
585fb111
JB
680 u32 saveVGA0;
681 u32 saveVGA1;
682 u32 saveVGA_PD;
ba8bbcf6
JB
683 u32 saveVGACNTRL;
684 u32 saveADPA;
685 u32 saveLVDS;
585fb111
JB
686 u32 savePP_ON_DELAYS;
687 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
688 u32 saveDVOA;
689 u32 saveDVOB;
690 u32 saveDVOC;
691 u32 savePP_ON;
692 u32 savePP_OFF;
693 u32 savePP_CONTROL;
585fb111 694 u32 savePP_DIVISOR;
ba8bbcf6
JB
695 u32 savePFIT_CONTROL;
696 u32 save_palette_a[256];
697 u32 save_palette_b[256];
06027f91 698 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
699 u32 saveFBC_CFB_BASE;
700 u32 saveFBC_LL_BASE;
701 u32 saveFBC_CONTROL;
702 u32 saveFBC_CONTROL2;
0da3ea12
JB
703 u32 saveIER;
704 u32 saveIIR;
705 u32 saveIMR;
42048781
ZW
706 u32 saveDEIER;
707 u32 saveDEIMR;
708 u32 saveGTIER;
709 u32 saveGTIMR;
710 u32 saveFDI_RXA_IMR;
711 u32 saveFDI_RXB_IMR;
1f84e550 712 u32 saveCACHE_MODE_0;
1f84e550 713 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
714 u32 saveSWF0[16];
715 u32 saveSWF1[16];
716 u32 saveSWF2[3];
717 u8 saveMSR;
718 u8 saveSR[8];
123f794f 719 u8 saveGR[25];
ba8bbcf6 720 u8 saveAR_INDEX;
a59e122a 721 u8 saveAR[21];
ba8bbcf6 722 u8 saveDACMASK;
a59e122a 723 u8 saveCR[37];
4b9de737 724 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
725 u32 saveCURACNTR;
726 u32 saveCURAPOS;
727 u32 saveCURABASE;
728 u32 saveCURBCNTR;
729 u32 saveCURBPOS;
730 u32 saveCURBBASE;
731 u32 saveCURSIZE;
a4fc5ed6
KP
732 u32 saveDP_B;
733 u32 saveDP_C;
734 u32 saveDP_D;
735 u32 savePIPEA_GMCH_DATA_M;
736 u32 savePIPEB_GMCH_DATA_M;
737 u32 savePIPEA_GMCH_DATA_N;
738 u32 savePIPEB_GMCH_DATA_N;
739 u32 savePIPEA_DP_LINK_M;
740 u32 savePIPEB_DP_LINK_M;
741 u32 savePIPEA_DP_LINK_N;
742 u32 savePIPEB_DP_LINK_N;
42048781
ZW
743 u32 saveFDI_RXA_CTL;
744 u32 saveFDI_TXA_CTL;
745 u32 saveFDI_RXB_CTL;
746 u32 saveFDI_TXB_CTL;
747 u32 savePFA_CTL_1;
748 u32 savePFB_CTL_1;
749 u32 savePFA_WIN_SZ;
750 u32 savePFB_WIN_SZ;
751 u32 savePFA_WIN_POS;
752 u32 savePFB_WIN_POS;
5586c8bc
ZW
753 u32 savePCH_DREF_CONTROL;
754 u32 saveDISP_ARB_CTL;
755 u32 savePIPEA_DATA_M1;
756 u32 savePIPEA_DATA_N1;
757 u32 savePIPEA_LINK_M1;
758 u32 savePIPEA_LINK_N1;
759 u32 savePIPEB_DATA_M1;
760 u32 savePIPEB_DATA_N1;
761 u32 savePIPEB_LINK_M1;
762 u32 savePIPEB_LINK_N1;
b5b72e89 763 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 764 u32 savePCH_PORT_HOTPLUG;
f4c956ad 765};
c85aa885
DV
766
767struct intel_gen6_power_mgmt {
59cdb63d 768 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
769 struct work_struct work;
770 u32 pm_iir;
59cdb63d
DV
771
772 /* On vlv we need to manually drop to Vmin with a delayed work. */
773 struct delayed_work vlv_work;
c85aa885
DV
774
775 /* The below variables an all the rps hw state are protected by
776 * dev->struct mutext. */
777 u8 cur_delay;
778 u8 min_delay;
779 u8 max_delay;
52ceb908 780 u8 rpe_delay;
31c77388 781 u8 hw_max;
1a01ab3b
JB
782
783 struct delayed_work delayed_resume_work;
4fc688ce
JB
784
785 /*
786 * Protects RPS/RC6 register access and PCU communication.
787 * Must be taken after struct_mutex if nested.
788 */
789 struct mutex hw_lock;
c85aa885
DV
790};
791
1a240d4d
DV
792/* defined intel_pm.c */
793extern spinlock_t mchdev_lock;
794
c85aa885
DV
795struct intel_ilk_power_mgmt {
796 u8 cur_delay;
797 u8 min_delay;
798 u8 max_delay;
799 u8 fmax;
800 u8 fstart;
801
802 u64 last_count1;
803 unsigned long last_time1;
804 unsigned long chipset_power;
805 u64 last_count2;
806 struct timespec last_time2;
807 unsigned long gfx_power;
808 u8 corr;
809
810 int c_m;
811 int r_t;
3e373948
DV
812
813 struct drm_i915_gem_object *pwrctx;
814 struct drm_i915_gem_object *renderctx;
c85aa885
DV
815};
816
a38911a3
WX
817/* Power well structure for haswell */
818struct i915_power_well {
819 struct drm_device *device;
820 spinlock_t lock;
821 /* power well enable/disable usage count */
822 int count;
823 int i915_request;
824};
825
231f42a4
DV
826struct i915_dri1_state {
827 unsigned allow_batchbuffer : 1;
828 u32 __iomem *gfx_hws_cpu_addr;
829
830 unsigned int cpp;
831 int back_offset;
832 int front_offset;
833 int current_page;
834 int page_flipping;
835
836 uint32_t counter;
837};
838
db1b76ca
DV
839struct i915_ums_state {
840 /**
841 * Flag if the X Server, and thus DRM, is not currently in
842 * control of the device.
843 *
844 * This is set between LeaveVT and EnterVT. It needs to be
845 * replaced with a semaphore. It also needs to be
846 * transitioned away from for kernel modesetting.
847 */
848 int mm_suspended;
849};
850
a4da4fa4
DV
851struct intel_l3_parity {
852 u32 *remap_info;
853 struct work_struct error_work;
854};
855
4b5aed62 856struct i915_gem_mm {
4b5aed62
DV
857 /** Memory allocator for GTT stolen memory */
858 struct drm_mm stolen;
4b5aed62
DV
859 /** List of all objects in gtt_space. Used to restore gtt
860 * mappings on resume */
861 struct list_head bound_list;
862 /**
863 * List of objects which are not bound to the GTT (thus
864 * are idle and not used by the GPU) but still have
865 * (presumably uncached) pages still attached.
866 */
867 struct list_head unbound_list;
868
869 /** Usable portion of the GTT for GEM */
870 unsigned long stolen_base; /* limited to low memory (32-bit) */
871
4b5aed62
DV
872 /** PPGTT used for aliasing the PPGTT with the GTT */
873 struct i915_hw_ppgtt *aliasing_ppgtt;
874
875 struct shrinker inactive_shrinker;
876 bool shrinker_no_lock_stealing;
877
4b5aed62
DV
878 /** LRU list of objects with fence regs on them. */
879 struct list_head fence_list;
880
881 /**
882 * We leave the user IRQ off as much as possible,
883 * but this means that requests will finish and never
884 * be retired once the system goes idle. Set a timer to
885 * fire periodically while the ring is running. When it
886 * fires, go retire requests.
887 */
888 struct delayed_work retire_work;
889
890 /**
891 * Are we in a non-interruptible section of code like
892 * modesetting?
893 */
894 bool interruptible;
895
4b5aed62
DV
896 /** Bit 6 swizzling required for X tiling */
897 uint32_t bit_6_swizzle_x;
898 /** Bit 6 swizzling required for Y tiling */
899 uint32_t bit_6_swizzle_y;
900
901 /* storage for physical objects */
902 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
903
904 /* accounting, useful for userland debugging */
905 size_t object_memory;
906 u32 object_count;
907};
908
edc3d884
MK
909struct drm_i915_error_state_buf {
910 unsigned bytes;
911 unsigned size;
912 int err;
913 u8 *buf;
914 loff_t start;
915 loff_t pos;
916};
917
fc16b48b
MK
918struct i915_error_state_file_priv {
919 struct drm_device *dev;
920 struct drm_i915_error_state *error;
921};
922
99584db3
DV
923struct i915_gpu_error {
924 /* For hangcheck timer */
925#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
926#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
927 struct timer_list hangcheck_timer;
99584db3
DV
928
929 /* For reset and error_state handling. */
930 spinlock_t lock;
931 /* Protected by the above dev->gpu_error.lock. */
932 struct drm_i915_error_state *first_error;
933 struct work_struct work;
99584db3
DV
934
935 unsigned long last_reset;
936
1f83fee0 937 /**
f69061be 938 * State variable and reset counter controlling the reset flow
1f83fee0 939 *
f69061be
DV
940 * Upper bits are for the reset counter. This counter is used by the
941 * wait_seqno code to race-free noticed that a reset event happened and
942 * that it needs to restart the entire ioctl (since most likely the
943 * seqno it waited for won't ever signal anytime soon).
944 *
945 * This is important for lock-free wait paths, where no contended lock
946 * naturally enforces the correct ordering between the bail-out of the
947 * waiter and the gpu reset work code.
1f83fee0
DV
948 *
949 * Lowest bit controls the reset state machine: Set means a reset is in
950 * progress. This state will (presuming we don't have any bugs) decay
951 * into either unset (successful reset) or the special WEDGED value (hw
952 * terminally sour). All waiters on the reset_queue will be woken when
953 * that happens.
954 */
955 atomic_t reset_counter;
956
957 /**
958 * Special values/flags for reset_counter
959 *
960 * Note that the code relies on
961 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
962 * being true.
963 */
964#define I915_RESET_IN_PROGRESS_FLAG 1
965#define I915_WEDGED 0xffffffff
966
967 /**
968 * Waitqueue to signal when the reset has completed. Used by clients
969 * that wait for dev_priv->mm.wedged to settle.
970 */
971 wait_queue_head_t reset_queue;
33196ded 972
99584db3
DV
973 /* For gpu hang simulation. */
974 unsigned int stop_rings;
975};
976
b8efb17b
ZR
977enum modeset_restore {
978 MODESET_ON_LID_OPEN,
979 MODESET_DONE,
980 MODESET_SUSPENDED,
981};
982
41aa3448
RV
983struct intel_vbt_data {
984 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
985 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
986
987 /* Feature bits */
988 unsigned int int_tv_support:1;
989 unsigned int lvds_dither:1;
990 unsigned int lvds_vbt:1;
991 unsigned int int_crt_support:1;
992 unsigned int lvds_use_ssc:1;
993 unsigned int display_clock_mode:1;
994 unsigned int fdi_rx_polarity_inverted:1;
995 int lvds_ssc_freq;
996 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
997
998 /* eDP */
999 int edp_rate;
1000 int edp_lanes;
1001 int edp_preemphasis;
1002 int edp_vswing;
1003 bool edp_initialized;
1004 bool edp_support;
1005 int edp_bpp;
1006 struct edp_power_seq edp_pps;
1007
1008 int crt_ddc_pin;
1009
1010 int child_dev_num;
1011 struct child_device_config *child_dev;
1012};
1013
f4c956ad
DV
1014typedef struct drm_i915_private {
1015 struct drm_device *dev;
42dcedd4 1016 struct kmem_cache *slab;
f4c956ad
DV
1017
1018 const struct intel_device_info *info;
1019
1020 int relative_constants_mode;
1021
1022 void __iomem *regs;
1023
1024 struct drm_i915_gt_funcs gt;
1025 /** gt_fifo_count and the subsequent register write are synchronized
1026 * with dev->struct_mutex. */
1027 unsigned gt_fifo_count;
1028 /** forcewake_count is protected by gt_lock */
1029 unsigned forcewake_count;
1030 /** gt_lock is also taken in irq contexts. */
99057c81 1031 spinlock_t gt_lock;
f4c956ad
DV
1032
1033 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1034
28c70f16 1035
f4c956ad
DV
1036 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1037 * controller on different i2c buses. */
1038 struct mutex gmbus_mutex;
1039
1040 /**
1041 * Base address of the gmbus and gpio block.
1042 */
1043 uint32_t gpio_mmio_base;
1044
28c70f16
DV
1045 wait_queue_head_t gmbus_wait_queue;
1046
f4c956ad
DV
1047 struct pci_dev *bridge_dev;
1048 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1049 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1050
1051 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1052 struct resource mch_res;
1053
1054 atomic_t irq_received;
1055
1056 /* protects the irq masks */
1057 spinlock_t irq_lock;
1058
9ee32fea
DV
1059 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1060 struct pm_qos_request pm_qos;
1061
f4c956ad 1062 /* DPIO indirect register protection */
09153000 1063 struct mutex dpio_lock;
f4c956ad
DV
1064
1065 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
1066 u32 irq_mask;
1067 u32 gt_irq_mask;
f4c956ad 1068
f4c956ad 1069 struct work_struct hotplug_work;
52d7eced 1070 bool enable_hotplug_processing;
b543fb04
EE
1071 struct {
1072 unsigned long hpd_last_jiffies;
1073 int hpd_cnt;
1074 enum {
1075 HPD_ENABLED = 0,
1076 HPD_DISABLED = 1,
1077 HPD_MARK_DISABLED = 2
1078 } hpd_mark;
1079 } hpd_stats[HPD_NUM_PINS];
142e2398 1080 u32 hpd_event_bits;
ac4c16c5 1081 struct timer_list hotplug_reenable_timer;
f4c956ad 1082
7f1f3851 1083 int num_plane;
f4c956ad 1084
5c3fe8b0 1085 struct i915_fbc fbc;
f4c956ad 1086 struct intel_opregion opregion;
41aa3448 1087 struct intel_vbt_data vbt;
f4c956ad
DV
1088
1089 /* overlay */
1090 struct intel_overlay *overlay;
2c6602df 1091 unsigned int sprite_scaling_enabled;
f4c956ad 1092
31ad8ec6
JN
1093 /* backlight */
1094 struct {
1095 int level;
1096 bool enabled;
8ba2d185 1097 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1098 struct backlight_device *device;
1099 } backlight;
1100
f4c956ad 1101 /* LVDS info */
f4c956ad
DV
1102 bool no_aux_handshake;
1103
f4c956ad
DV
1104 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1105 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1106 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1107
1108 unsigned int fsb_freq, mem_freq, is_ddr3;
1109
f4c956ad
DV
1110 struct workqueue_struct *wq;
1111
1112 /* Display functions */
1113 struct drm_i915_display_funcs display;
1114
1115 /* PCH chipset type */
1116 enum intel_pch pch_type;
17a303ec 1117 unsigned short pch_id;
f4c956ad
DV
1118
1119 unsigned long quirks;
1120
b8efb17b
ZR
1121 enum modeset_restore modeset_restore;
1122 struct mutex modeset_restore_lock;
673a394b 1123
a7bbbd63 1124 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1125 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1126
4b5aed62 1127 struct i915_gem_mm mm;
8781342d 1128
8781342d
DV
1129 /* Kernel Modesetting */
1130
9b9d172d 1131 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1132
27f8227b
JB
1133 struct drm_crtc *plane_to_crtc_mapping[3];
1134 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1135 wait_queue_head_t pending_flip_queue;
1136
e72f9fbf
DV
1137 int num_shared_dpll;
1138 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1139 struct intel_ddi_plls ddi_plls;
ee7b9f93 1140
652c393a
JB
1141 /* Reclocking support */
1142 bool render_reclock_avail;
1143 bool lvds_downclock_avail;
18f9ed12
ZY
1144 /* indicates the reduced downclock for LVDS*/
1145 int lvds_downclock;
652c393a 1146 u16 orig_clock;
f97108d1 1147
c4804411 1148 bool mchbar_need_disable;
f97108d1 1149
a4da4fa4
DV
1150 struct intel_l3_parity l3_parity;
1151
59124506
BW
1152 /* Cannot be determined by PCIID. You must always read a register. */
1153 size_t ellc_size;
1154
c6a828d3 1155 /* gen6+ rps state */
c85aa885 1156 struct intel_gen6_power_mgmt rps;
c6a828d3 1157
20e4d407
DV
1158 /* ilk-only ips/rps state. Everything in here is protected by the global
1159 * mchdev_lock in intel_pm.c */
c85aa885 1160 struct intel_ilk_power_mgmt ips;
b5e50c3f 1161
a38911a3
WX
1162 /* Haswell power well */
1163 struct i915_power_well power_well;
1164
99584db3 1165 struct i915_gpu_error gpu_error;
ae681d96 1166
c9cddffc
JB
1167 struct drm_i915_gem_object *vlv_pctx;
1168
8be48d92
DA
1169 /* list of fbdev register on this device */
1170 struct intel_fbdev *fbdev;
e953fd7b 1171
073f34d9
JB
1172 /*
1173 * The console may be contended at resume, but we don't
1174 * want it to block on it.
1175 */
1176 struct work_struct console_resume_work;
1177
e953fd7b 1178 struct drm_property *broadcast_rgb_property;
3f43c48d 1179 struct drm_property *force_audio_property;
e3689190 1180
254f965c
BW
1181 bool hw_contexts_disabled;
1182 uint32_t hw_context_size;
f4c956ad 1183
3e68320e 1184 u32 fdi_rx_config;
68d18ad7 1185
f4c956ad 1186 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1187
1188 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1189 * here! */
1190 struct i915_dri1_state dri1;
db1b76ca
DV
1191 /* Old ums support infrastructure, same warning applies. */
1192 struct i915_ums_state ums;
1da177e4
LT
1193} drm_i915_private_t;
1194
b4519513
CW
1195/* Iterate over initialised rings */
1196#define for_each_ring(ring__, dev_priv__, i__) \
1197 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1198 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1199
b1d7e4b4
WF
1200enum hdmi_force_audio {
1201 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1202 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1203 HDMI_AUDIO_AUTO, /* trust EDID */
1204 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1205};
1206
190d6cd5 1207#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1208
37e680a1
CW
1209struct drm_i915_gem_object_ops {
1210 /* Interface between the GEM object and its backing storage.
1211 * get_pages() is called once prior to the use of the associated set
1212 * of pages before to binding them into the GTT, and put_pages() is
1213 * called after we no longer need them. As we expect there to be
1214 * associated cost with migrating pages between the backing storage
1215 * and making them available for the GPU (e.g. clflush), we may hold
1216 * onto the pages after they are no longer referenced by the GPU
1217 * in case they may be used again shortly (for example migrating the
1218 * pages to a different memory domain within the GTT). put_pages()
1219 * will therefore most likely be called when the object itself is
1220 * being released or under memory pressure (where we attempt to
1221 * reap pages for the shrinker).
1222 */
1223 int (*get_pages)(struct drm_i915_gem_object *);
1224 void (*put_pages)(struct drm_i915_gem_object *);
1225};
1226
673a394b 1227struct drm_i915_gem_object {
c397b908 1228 struct drm_gem_object base;
673a394b 1229
37e680a1
CW
1230 const struct drm_i915_gem_object_ops *ops;
1231
673a394b 1232 /** Current space allocated to this object in the GTT, if any. */
c6cfb325 1233 struct drm_mm_node gtt_space;
c1ad11fc
CW
1234 /** Stolen memory for this object, instead of being backed by shmem. */
1235 struct drm_mm_node *stolen;
35c20a60 1236 struct list_head global_list;
673a394b 1237
65ce3027 1238 /** This object's place on the active/inactive lists */
69dc4987
CW
1239 struct list_head ring_list;
1240 struct list_head mm_list;
432e58ed
CW
1241 /** This object's place in the batchbuffer or on the eviction list */
1242 struct list_head exec_list;
673a394b
EA
1243
1244 /**
65ce3027
CW
1245 * This is set if the object is on the active lists (has pending
1246 * rendering and so a non-zero seqno), and is not set if it i s on
1247 * inactive (ready to be unbound) list.
673a394b 1248 */
0206e353 1249 unsigned int active:1;
673a394b
EA
1250
1251 /**
1252 * This is set if the object has been written to since last bound
1253 * to the GTT
1254 */
0206e353 1255 unsigned int dirty:1;
778c3544
DV
1256
1257 /**
1258 * Fence register bits (if any) for this object. Will be set
1259 * as needed when mapped into the GTT.
1260 * Protected by dev->struct_mutex.
778c3544 1261 */
4b9de737 1262 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1263
778c3544
DV
1264 /**
1265 * Advice: are the backing pages purgeable?
1266 */
0206e353 1267 unsigned int madv:2;
778c3544 1268
778c3544
DV
1269 /**
1270 * Current tiling mode for the object.
1271 */
0206e353 1272 unsigned int tiling_mode:2;
5d82e3e6
CW
1273 /**
1274 * Whether the tiling parameters for the currently associated fence
1275 * register have changed. Note that for the purposes of tracking
1276 * tiling changes we also treat the unfenced register, the register
1277 * slot that the object occupies whilst it executes a fenced
1278 * command (such as BLT on gen2/3), as a "fence".
1279 */
1280 unsigned int fence_dirty:1;
778c3544
DV
1281
1282 /** How many users have pinned this object in GTT space. The following
1283 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1284 * (via user_pin_count), execbuffer (objects are not allowed multiple
1285 * times for the same batchbuffer), and the framebuffer code. When
1286 * switching/pageflipping, the framebuffer code has at most two buffers
1287 * pinned per crtc.
1288 *
1289 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1290 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1291 unsigned int pin_count:4;
778c3544 1292#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1293
75e9e915
DV
1294 /**
1295 * Is the object at the current location in the gtt mappable and
1296 * fenceable? Used to avoid costly recalculations.
1297 */
0206e353 1298 unsigned int map_and_fenceable:1;
75e9e915 1299
fb7d516a
DV
1300 /**
1301 * Whether the current gtt mapping needs to be mappable (and isn't just
1302 * mappable by accident). Track pin and fault separate for a more
1303 * accurate mappable working set.
1304 */
0206e353
AJ
1305 unsigned int fault_mappable:1;
1306 unsigned int pin_mappable:1;
fb7d516a 1307
caea7476
CW
1308 /*
1309 * Is the GPU currently using a fence to access this buffer,
1310 */
1311 unsigned int pending_fenced_gpu_access:1;
1312 unsigned int fenced_gpu_access:1;
1313
93dfb40c
CW
1314 unsigned int cache_level:2;
1315
7bddb01f 1316 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1317 unsigned int has_global_gtt_mapping:1;
9da3da66 1318 unsigned int has_dma_mapping:1;
7bddb01f 1319
9da3da66 1320 struct sg_table *pages;
a5570178 1321 int pages_pin_count;
673a394b 1322
1286ff73 1323 /* prime dma-buf support */
9a70cc2a
DA
1324 void *dma_buf_vmapping;
1325 int vmapping_count;
1326
67731b87
CW
1327 /**
1328 * Used for performing relocations during execbuffer insertion.
1329 */
1330 struct hlist_node exec_node;
1331 unsigned long exec_handle;
6fe4f140 1332 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1333
caea7476
CW
1334 struct intel_ring_buffer *ring;
1335
1c293ea3 1336 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1337 uint32_t last_read_seqno;
1338 uint32_t last_write_seqno;
caea7476
CW
1339 /** Breadcrumb of last fenced GPU access to the buffer. */
1340 uint32_t last_fenced_seqno;
673a394b 1341
778c3544 1342 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1343 uint32_t stride;
673a394b 1344
280b713b 1345 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1346 unsigned long *bit_17;
280b713b 1347
79e53945
JB
1348 /** User space pin count and filp owning the pin */
1349 uint32_t user_pin_count;
1350 struct drm_file *pin_filp;
71acb5eb
DA
1351
1352 /** for phy allocated objects */
1353 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1354};
b45305fc 1355#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1356
62b8b215 1357#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1358
f343c5f6
BW
1359/* Offset of the first PTE pointing to this object */
1360static inline unsigned long
1361i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
1362{
c6cfb325 1363 return o->gtt_space.start;
f343c5f6
BW
1364}
1365
1366/* Whether or not this object is currently mapped by the translation tables */
1367static inline bool
1368i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *o)
1369{
c6cfb325 1370 return drm_mm_node_allocated(&o->gtt_space);
f343c5f6
BW
1371}
1372
1373/* The size used in the translation tables may be larger than the actual size of
1374 * the object on GEN2/GEN3 because of the way tiling is handled. See
1375 * i915_gem_get_gtt_size() for more details.
1376 */
1377static inline unsigned long
1378i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
1379{
c6cfb325 1380 return o->gtt_space.size;
f343c5f6
BW
1381}
1382
1383static inline void
1384i915_gem_obj_ggtt_set_color(struct drm_i915_gem_object *o,
1385 enum i915_cache_level color)
1386{
c6cfb325 1387 o->gtt_space.color = color;
f343c5f6
BW
1388}
1389
673a394b
EA
1390/**
1391 * Request queue structure.
1392 *
1393 * The request queue allows us to note sequence numbers that have been emitted
1394 * and may be associated with active buffers to be retired.
1395 *
1396 * By keeping this list, we can avoid having to do questionable
1397 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1398 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1399 */
1400struct drm_i915_gem_request {
852835f3
ZN
1401 /** On Which ring this request was generated */
1402 struct intel_ring_buffer *ring;
1403
673a394b
EA
1404 /** GEM sequence number associated with this request. */
1405 uint32_t seqno;
1406
7d736f4f
MK
1407 /** Position in the ringbuffer of the start of the request */
1408 u32 head;
1409
1410 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1411 u32 tail;
1412
0e50e96b
MK
1413 /** Context related to this request */
1414 struct i915_hw_context *ctx;
1415
7d736f4f
MK
1416 /** Batch buffer related to this request if any */
1417 struct drm_i915_gem_object *batch_obj;
1418
673a394b
EA
1419 /** Time at which this request was emitted, in jiffies. */
1420 unsigned long emitted_jiffies;
1421
b962442e 1422 /** global list entry for this request */
673a394b 1423 struct list_head list;
b962442e 1424
f787a5f5 1425 struct drm_i915_file_private *file_priv;
b962442e
EA
1426 /** file_priv list entry for this request */
1427 struct list_head client_list;
673a394b
EA
1428};
1429
1430struct drm_i915_file_private {
1431 struct {
99057c81 1432 spinlock_t lock;
b962442e 1433 struct list_head request_list;
673a394b 1434 } mm;
40521054 1435 struct idr context_idr;
e59ec13d
MK
1436
1437 struct i915_ctx_hang_stats hang_stats;
673a394b
EA
1438};
1439
cae5852d
ZN
1440#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1441
1442#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1443#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1444#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1445#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1446#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1447#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1448#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1449#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1450#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1451#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1452#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1453#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1454#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1455#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1456#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1457#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1458#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1459#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1460#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1461#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1462 (dev)->pci_device == 0x0152 || \
1463 (dev)->pci_device == 0x015a)
6547fbdb
DV
1464#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1465 (dev)->pci_device == 0x0106 || \
1466 (dev)->pci_device == 0x010A)
70a3eb7a 1467#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1468#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1469#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1470#define IS_ULT(dev) (IS_HASWELL(dev) && \
1471 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1472
85436696
JB
1473/*
1474 * The genX designation typically refers to the render engine, so render
1475 * capability related checks should use IS_GEN, while display and other checks
1476 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1477 * chips, etc.).
1478 */
cae5852d
ZN
1479#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1480#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1481#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1482#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1483#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1484#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1485
1486#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1487#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
f72a1183 1488#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
3d29b842 1489#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1490#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1491
254f965c 1492#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1493#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1494
05394f39 1495#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1496#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1497
b45305fc
DV
1498/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1499#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1500
cae5852d
ZN
1501/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1502 * rows, which changed the alignment requirements and fence programming.
1503 */
1504#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1505 IS_I915GM(dev)))
1506#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1507#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1508#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1509#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1510#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1511#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1512/* dsparb controlled by hw only */
1513#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1514
1515#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1516#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1517#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1518
f5adf94e
DL
1519#define HAS_IPS(dev) (IS_ULT(dev))
1520
eceae481 1521#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1522
dd93be58 1523#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1524#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1525#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1526
17a303ec
PZ
1527#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1528#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1529#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1530#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1531#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1532#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1533
cae5852d 1534#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1535#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1536#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1537#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1538#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1539#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1540
b7884eb4
DV
1541#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1542
f27b9265 1543#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1544
c8735b0c
BW
1545#define GT_FREQUENCY_MULTIPLIER 50
1546
05394f39
CW
1547#include "i915_trace.h"
1548
83b7f9ac
ED
1549/**
1550 * RC6 is a special power stage which allows the GPU to enter an very
1551 * low-voltage mode when idle, using down to 0V while at this stage. This
1552 * stage is entered automatically when the GPU is idle when RC6 support is
1553 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1554 *
1555 * There are different RC6 modes available in Intel GPU, which differentiate
1556 * among each other with the latency required to enter and leave RC6 and
1557 * voltage consumed by the GPU in different states.
1558 *
1559 * The combination of the following flags define which states GPU is allowed
1560 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1561 * RC6pp is deepest RC6. Their support by hardware varies according to the
1562 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1563 * which brings the most power savings; deeper states save more power, but
1564 * require higher latency to switch to and wake up.
1565 */
1566#define INTEL_RC6_ENABLE (1<<0)
1567#define INTEL_RC6p_ENABLE (1<<1)
1568#define INTEL_RC6pp_ENABLE (1<<2)
1569
c153f45f 1570extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1571extern int i915_max_ioctl;
a35d9d3c
BW
1572extern unsigned int i915_fbpercrtc __always_unused;
1573extern int i915_panel_ignore_lid __read_mostly;
1574extern unsigned int i915_powersave __read_mostly;
f45b5557 1575extern int i915_semaphores __read_mostly;
a35d9d3c 1576extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1577extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1578extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1579extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1580extern int i915_enable_rc6 __read_mostly;
4415e63b 1581extern int i915_enable_fbc __read_mostly;
a35d9d3c 1582extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1583extern int i915_enable_ppgtt __read_mostly;
0a3af268 1584extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1585extern int i915_disable_power_well __read_mostly;
3c4ca58c 1586extern int i915_enable_ips __read_mostly;
2385bdf0 1587extern bool i915_fastboot __read_mostly;
b3a83639 1588
6a9ee8af
DA
1589extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1590extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1591extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1592extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1593
1da177e4 1594 /* i915_dma.c */
d05c617e 1595void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1596extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1597extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1598extern int i915_driver_unload(struct drm_device *);
673a394b 1599extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1600extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1601extern void i915_driver_preclose(struct drm_device *dev,
1602 struct drm_file *file_priv);
673a394b
EA
1603extern void i915_driver_postclose(struct drm_device *dev,
1604 struct drm_file *file_priv);
84b1fd10 1605extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1606#ifdef CONFIG_COMPAT
0d6aa60b
DA
1607extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1608 unsigned long arg);
c43b5634 1609#endif
673a394b 1610extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1611 struct drm_clip_rect *box,
1612 int DR1, int DR4);
8e96d9c4 1613extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1614extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1615extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1616extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1617extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1618extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1619
073f34d9 1620extern void intel_console_resume(struct work_struct *work);
af6061af 1621
1da177e4 1622/* i915_irq.c */
10cd45b6 1623void i915_queue_hangcheck(struct drm_device *dev);
f65d9421 1624void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1625void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1626
f71d4af4 1627extern void intel_irq_init(struct drm_device *dev);
20afbda2 1628extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1629extern void intel_gt_init(struct drm_device *dev);
16995a9f 1630extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1631
7c463586
KP
1632void
1633i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1634
1635void
1636i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1637
673a394b
EA
1638/* i915_gem.c */
1639int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1640 struct drm_file *file_priv);
1641int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1642 struct drm_file *file_priv);
1643int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1644 struct drm_file *file_priv);
1645int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1646 struct drm_file *file_priv);
1647int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1648 struct drm_file *file_priv);
de151cf6
JB
1649int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1650 struct drm_file *file_priv);
673a394b
EA
1651int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1652 struct drm_file *file_priv);
1653int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1654 struct drm_file *file_priv);
1655int i915_gem_execbuffer(struct drm_device *dev, void *data,
1656 struct drm_file *file_priv);
76446cac
JB
1657int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1658 struct drm_file *file_priv);
673a394b
EA
1659int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1660 struct drm_file *file_priv);
1661int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1662 struct drm_file *file_priv);
1663int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1664 struct drm_file *file_priv);
199adf40
BW
1665int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1666 struct drm_file *file);
1667int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1668 struct drm_file *file);
673a394b
EA
1669int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1670 struct drm_file *file_priv);
3ef94daa
CW
1671int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1672 struct drm_file *file_priv);
673a394b
EA
1673int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1674 struct drm_file *file_priv);
1675int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1676 struct drm_file *file_priv);
1677int i915_gem_set_tiling(struct drm_device *dev, void *data,
1678 struct drm_file *file_priv);
1679int i915_gem_get_tiling(struct drm_device *dev, void *data,
1680 struct drm_file *file_priv);
5a125c3c
EA
1681int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1682 struct drm_file *file_priv);
23ba4fd0
BW
1683int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1684 struct drm_file *file_priv);
673a394b 1685void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1686void *i915_gem_object_alloc(struct drm_device *dev);
1687void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1688int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1689void i915_gem_object_init(struct drm_i915_gem_object *obj,
1690 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1691struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1692 size_t size);
673a394b 1693void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1694
2021746e
CW
1695int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1696 uint32_t alignment,
86a1ee26
CW
1697 bool map_and_fenceable,
1698 bool nonblocking);
05394f39 1699void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1700int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1701int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1702void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1703void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1704
37e680a1 1705int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1706static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1707{
67d5a50c
ID
1708 struct sg_page_iter sg_iter;
1709
1710 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1711 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1712
1713 return NULL;
9da3da66 1714}
a5570178
CW
1715static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1716{
1717 BUG_ON(obj->pages == NULL);
1718 obj->pages_pin_count++;
1719}
1720static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1721{
1722 BUG_ON(obj->pages_pin_count == 0);
1723 obj->pages_pin_count--;
1724}
1725
54cf91dc 1726int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1727int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1728 struct intel_ring_buffer *to);
54cf91dc 1729void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1730 struct intel_ring_buffer *ring);
54cf91dc 1731
ff72145b
DA
1732int i915_gem_dumb_create(struct drm_file *file_priv,
1733 struct drm_device *dev,
1734 struct drm_mode_create_dumb *args);
1735int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1736 uint32_t handle, uint64_t *offset);
1737int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1738 uint32_t handle);
f787a5f5
CW
1739/**
1740 * Returns true if seq1 is later than seq2.
1741 */
1742static inline bool
1743i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1744{
1745 return (int32_t)(seq1 - seq2) >= 0;
1746}
1747
fca26bb4
MK
1748int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1749int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1750int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1751int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1752
9a5a53b3 1753static inline bool
1690e1eb
CW
1754i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1755{
1756 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1757 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1758 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1759 return true;
1760 } else
1761 return false;
1690e1eb
CW
1762}
1763
1764static inline void
1765i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1766{
1767 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1768 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 1769 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
1770 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1771 }
1772}
1773
b09a1fec 1774void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1775void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1776int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1777 bool interruptible);
1f83fee0
DV
1778static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1779{
1780 return unlikely(atomic_read(&error->reset_counter)
1781 & I915_RESET_IN_PROGRESS_FLAG);
1782}
1783
1784static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1785{
1786 return atomic_read(&error->reset_counter) == I915_WEDGED;
1787}
a71d8d94 1788
069efc1d 1789void i915_gem_reset(struct drm_device *dev);
05394f39 1790void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1791int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1792 uint32_t read_domains,
1793 uint32_t write_domain);
a8198eea 1794int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1795int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1796int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1797void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1798void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1799void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1800int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1801int __must_check i915_gem_idle(struct drm_device *dev);
0025c077
MK
1802int __i915_add_request(struct intel_ring_buffer *ring,
1803 struct drm_file *file,
7d736f4f 1804 struct drm_i915_gem_object *batch_obj,
0025c077
MK
1805 u32 *seqno);
1806#define i915_add_request(ring, seqno) \
854c94a7 1807 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
1808int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1809 uint32_t seqno);
de151cf6 1810int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1811int __must_check
1812i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1813 bool write);
1814int __must_check
dabdfe02
CW
1815i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1816int __must_check
2da3b9b9
CW
1817i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1818 u32 alignment,
2021746e 1819 struct intel_ring_buffer *pipelined);
71acb5eb 1820int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1821 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1822 int id,
1823 int align);
71acb5eb 1824void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1825 struct drm_i915_gem_object *obj);
71acb5eb 1826void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1827void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1828
0fa87796
ID
1829uint32_t
1830i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1831uint32_t
d865110c
ID
1832i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1833 int tiling_mode, bool fenced);
467cffba 1834
e4ffd173
CW
1835int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1836 enum i915_cache_level cache_level);
1837
1286ff73
DV
1838struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1839 struct dma_buf *dma_buf);
1840
1841struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1842 struct drm_gem_object *gem_obj, int flags);
1843
254f965c
BW
1844/* i915_gem_context.c */
1845void i915_gem_context_init(struct drm_device *dev);
1846void i915_gem_context_fini(struct drm_device *dev);
254f965c 1847void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1848int i915_switch_context(struct intel_ring_buffer *ring,
1849 struct drm_file *file, int to_id);
dce3271b
MK
1850void i915_gem_context_free(struct kref *ctx_ref);
1851static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1852{
1853 kref_get(&ctx->ref);
1854}
1855
1856static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1857{
1858 kref_put(&ctx->ref, i915_gem_context_free);
1859}
1860
c0bb617a 1861struct i915_ctx_hang_stats * __must_check
11fa3384 1862i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
1863 struct drm_file *file,
1864 u32 id);
84624813
BW
1865int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *file);
1867int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1868 struct drm_file *file);
1286ff73 1869
76aaf220 1870/* i915_gem_gtt.c */
1d2a314c 1871void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1872void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1873 struct drm_i915_gem_object *obj,
1874 enum i915_cache_level cache_level);
1875void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1876 struct drm_i915_gem_object *obj);
1d2a314c 1877
76aaf220 1878void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1879int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1880void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1881 enum i915_cache_level cache_level);
05394f39 1882void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1883void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1884void i915_gem_init_global_gtt(struct drm_device *dev);
1885void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1886 unsigned long mappable_end, unsigned long end);
e76e9aeb 1887int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1888static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1889{
1890 if (INTEL_INFO(dev)->gen < 6)
1891 intel_gtt_chipset_flush();
1892}
1893
76aaf220 1894
b47eb4a2 1895/* i915_gem_evict.c */
2021746e 1896int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1897 unsigned alignment,
1898 unsigned cache_level,
86a1ee26
CW
1899 bool mappable,
1900 bool nonblock);
6c085a72 1901int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1902
9797fbfb
CW
1903/* i915_gem_stolen.c */
1904int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1905int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1906void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1907void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1908struct drm_i915_gem_object *
1909i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1910struct drm_i915_gem_object *
1911i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1912 u32 stolen_offset,
1913 u32 gtt_offset,
1914 u32 size);
0104fdbb 1915void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1916
673a394b 1917/* i915_gem_tiling.c */
e9b73c67
CW
1918inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1919{
1920 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1921
1922 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1923 obj->tiling_mode != I915_TILING_NONE;
1924}
1925
673a394b 1926void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1927void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1928void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1929
1930/* i915_gem_debug.c */
05394f39 1931void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1932 const char *where, uint32_t mark);
23bc5982
CW
1933#if WATCH_LISTS
1934int i915_verify_lists(struct drm_device *dev);
673a394b 1935#else
23bc5982 1936#define i915_verify_lists(dev) 0
673a394b 1937#endif
05394f39
CW
1938void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1939 int handle);
1940void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1941 const char *where, uint32_t mark);
1da177e4 1942
2017263e 1943/* i915_debugfs.c */
27c202ad
BG
1944int i915_debugfs_init(struct drm_minor *minor);
1945void i915_debugfs_cleanup(struct drm_minor *minor);
84734a04
MK
1946
1947/* i915_gpu_error.c */
edc3d884
MK
1948__printf(2, 3)
1949void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
1950int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
1951 const struct i915_error_state_file_priv *error);
4dc955f7
MK
1952int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
1953 size_t count, loff_t pos);
1954static inline void i915_error_state_buf_release(
1955 struct drm_i915_error_state_buf *eb)
1956{
1957 kfree(eb->buf);
1958}
84734a04
MK
1959void i915_capture_error_state(struct drm_device *dev);
1960void i915_error_state_get(struct drm_device *dev,
1961 struct i915_error_state_file_priv *error_priv);
1962void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
1963void i915_destroy_error_state(struct drm_device *dev);
1964
1965void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
1966const char *i915_cache_level_str(int type);
2017263e 1967
317c35d1
JB
1968/* i915_suspend.c */
1969extern int i915_save_state(struct drm_device *dev);
1970extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1971
d8157a36
DV
1972/* i915_ums.c */
1973void i915_save_display_reg(struct drm_device *dev);
1974void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1975
0136db58
BW
1976/* i915_sysfs.c */
1977void i915_setup_sysfs(struct drm_device *dev_priv);
1978void i915_teardown_sysfs(struct drm_device *dev_priv);
1979
f899fc64
CW
1980/* intel_i2c.c */
1981extern int intel_setup_gmbus(struct drm_device *dev);
1982extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 1983static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 1984{
2ed06c93 1985 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1986}
1987
1988extern struct i2c_adapter *intel_gmbus_get_adapter(
1989 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1990extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1991extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 1992static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
1993{
1994 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1995}
f899fc64
CW
1996extern void intel_i2c_reset(struct drm_device *dev);
1997
3b617967 1998/* intel_opregion.c */
44834a67
CW
1999extern int intel_opregion_setup(struct drm_device *dev);
2000#ifdef CONFIG_ACPI
2001extern void intel_opregion_init(struct drm_device *dev);
2002extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2003extern void intel_opregion_asle_intr(struct drm_device *dev);
65e082c9 2004#else
44834a67
CW
2005static inline void intel_opregion_init(struct drm_device *dev) { return; }
2006static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2007static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
65e082c9 2008#endif
8ee1c3db 2009
723bfd70
JB
2010/* intel_acpi.c */
2011#ifdef CONFIG_ACPI
2012extern void intel_register_dsm_handler(void);
2013extern void intel_unregister_dsm_handler(void);
2014#else
2015static inline void intel_register_dsm_handler(void) { return; }
2016static inline void intel_unregister_dsm_handler(void) { return; }
2017#endif /* CONFIG_ACPI */
2018
79e53945 2019/* modesetting */
f817586c 2020extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2021extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2022extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2023extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2024extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2025extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2026extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2027 bool force_restore);
44cec740 2028extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2029extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2030extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2031extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2032extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2033extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2034extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2035extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2036extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2037extern void intel_detect_pch(struct drm_device *dev);
2038extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2039extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2040
2911a35b 2041extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2042int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2043 struct drm_file *file);
575155a9 2044
6ef3d427
CW
2045/* overlay */
2046extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2047extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2048 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2049
2050extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2051extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2052 struct drm_device *dev,
2053 struct intel_display_error_state *error);
6ef3d427 2054
b7287d80
BW
2055/* On SNB platform, before reading ring registers forcewake bit
2056 * must be set to prevent GT core from power down and stale values being
2057 * returned.
2058 */
fcca7926
BW
2059void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2060void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 2061int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 2062
42c0526c
BW
2063int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2064int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2065
2066/* intel_sideband.c */
64936258
JN
2067u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2068void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2069u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
ae99258f
JN
2070u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
2071void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
59de0813
JN
2072u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2073 enum intel_sbi_destination destination);
2074void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2075 enum intel_sbi_destination destination);
0a073b84 2076
855ba3be
JB
2077int vlv_gpu_freq(int ddr_freq, int val);
2078int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2079
5f75377d 2080#define __i915_read(x, y) \
f7000883 2081 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 2082
5f75377d
KP
2083__i915_read(8, b)
2084__i915_read(16, w)
2085__i915_read(32, l)
2086__i915_read(64, q)
2087#undef __i915_read
2088
2089#define __i915_write(x, y) \
f7000883
AK
2090 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
2091
5f75377d
KP
2092__i915_write(8, b)
2093__i915_write(16, w)
2094__i915_write(32, l)
2095__i915_write(64, q)
2096#undef __i915_write
2097
2098#define I915_READ8(reg) i915_read8(dev_priv, (reg))
2099#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
2100
2101#define I915_READ16(reg) i915_read16(dev_priv, (reg))
2102#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
2103#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
2104#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
2105
2106#define I915_READ(reg) i915_read32(dev_priv, (reg))
2107#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
2108#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
2109#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
2110
2111#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
2112#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
2113
2114#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2115#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2116
55bc60db
VS
2117/* "Broadcast RGB" property */
2118#define INTEL_BROADCAST_RGB_AUTO 0
2119#define INTEL_BROADCAST_RGB_FULL 1
2120#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2121
766aa1c4
VS
2122static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2123{
2124 if (HAS_PCH_SPLIT(dev))
2125 return CPU_VGACNTRL;
2126 else if (IS_VALLEYVIEW(dev))
2127 return VLV_VGACNTRL;
2128 else
2129 return VGACNTRL;
2130}
2131
2bb4629a
VS
2132static inline void __user *to_user_ptr(u64 address)
2133{
2134 return (void __user *)(uintptr_t)address;
2135}
2136
df97729f
ID
2137static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2138{
2139 unsigned long j = msecs_to_jiffies(m);
2140
2141 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2142}
2143
2144static inline unsigned long
2145timespec_to_jiffies_timeout(const struct timespec *value)
2146{
2147 unsigned long j = timespec_to_jiffies(value);
2148
2149 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2150}
2151
1da177e4 2152#endif