]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/fbc: unconditionally update FBC during atomic commits
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
585fb111 56
1da177e4
LT
57/* General customization:
58 */
59
1da177e4
LT
60#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
947eaebc 62#define DRIVER_DATE "20160124"
1da177e4 63
c883ef1b 64#undef WARN_ON
5f77eeb0
DV
65/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
152b2262 73#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
74#endif
75
cd9bfacb 76#undef WARN_ON_ONCE
152b2262 77#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 78
5f77eeb0
DV
79#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
c883ef1b 81
e2c719b7
RC
82/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
32753cb8
JL
91 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 93 DRM_ERROR(format); \
e2c719b7
RC
94 unlikely(__ret_warn_on); \
95})
96
152b2262
JL
97#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 99
42a8ca4c
JN
100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
87ad3212
JN
105static inline const char *onoff(bool v)
106{
107 return v ? "on" : "off";
108}
109
317c35d1 110enum pipe {
752aa88a 111 INVALID_PIPE = -1,
317c35d1
JB
112 PIPE_A = 0,
113 PIPE_B,
9db4a9c7 114 PIPE_C,
a57c774a
AK
115 _PIPE_EDP,
116 I915_MAX_PIPES = _PIPE_EDP
317c35d1 117};
9db4a9c7 118#define pipe_name(p) ((p) + 'A')
317c35d1 119
a5c961d1
PZ
120enum transcoder {
121 TRANSCODER_A = 0,
122 TRANSCODER_B,
123 TRANSCODER_C,
a57c774a
AK
124 TRANSCODER_EDP,
125 I915_MAX_TRANSCODERS
a5c961d1
PZ
126};
127#define transcoder_name(t) ((t) + 'A')
128
84139d1e 129/*
31409e97
MR
130 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
131 * number of planes per CRTC. Not all platforms really have this many planes,
132 * which means some arrays of size I915_MAX_PLANES may have unused entries
133 * between the topmost sprite plane and the cursor plane.
84139d1e 134 */
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
31409e97
MR
139 PLANE_CURSOR,
140 I915_MAX_PLANES,
80824003 141};
9db4a9c7 142#define plane_name(p) ((p) + 'A')
52440211 143
d615a166 144#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 145
2b139522
ED
146enum port {
147 PORT_A = 0,
148 PORT_B,
149 PORT_C,
150 PORT_D,
151 PORT_E,
152 I915_MAX_PORTS
153};
154#define port_name(p) ((p) + 'A')
155
a09caddd 156#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
157
158enum dpio_channel {
159 DPIO_CH0,
160 DPIO_CH1
161};
162
163enum dpio_phy {
164 DPIO_PHY0,
165 DPIO_PHY1
166};
167
b97186f0
PZ
168enum intel_display_power_domain {
169 POWER_DOMAIN_PIPE_A,
170 POWER_DOMAIN_PIPE_B,
171 POWER_DOMAIN_PIPE_C,
172 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
173 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
175 POWER_DOMAIN_TRANSCODER_A,
176 POWER_DOMAIN_TRANSCODER_B,
177 POWER_DOMAIN_TRANSCODER_C,
f52e353e 178 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
179 POWER_DOMAIN_PORT_DDI_A_LANES,
180 POWER_DOMAIN_PORT_DDI_B_LANES,
181 POWER_DOMAIN_PORT_DDI_C_LANES,
182 POWER_DOMAIN_PORT_DDI_D_LANES,
183 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
184 POWER_DOMAIN_PORT_DSI,
185 POWER_DOMAIN_PORT_CRT,
186 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 187 POWER_DOMAIN_VGA,
fbeeaa23 188 POWER_DOMAIN_AUDIO,
bd2bb1b9 189 POWER_DOMAIN_PLLS,
1407121a
S
190 POWER_DOMAIN_AUX_A,
191 POWER_DOMAIN_AUX_B,
192 POWER_DOMAIN_AUX_C,
193 POWER_DOMAIN_AUX_D,
f0ab43e6 194 POWER_DOMAIN_GMBUS,
dfa57627 195 POWER_DOMAIN_MODESET,
baa70707 196 POWER_DOMAIN_INIT,
bddc7645
ID
197
198 POWER_DOMAIN_NUM,
b97186f0
PZ
199};
200
201#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
202#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
203 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
204#define POWER_DOMAIN_TRANSCODER(tran) \
205 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
206 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 207
1d843f9d
EE
208enum hpd_pin {
209 HPD_NONE = 0,
1d843f9d
EE
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
cc24fcdc 214 HPD_PORT_A,
1d843f9d
EE
215 HPD_PORT_B,
216 HPD_PORT_C,
217 HPD_PORT_D,
26951caf 218 HPD_PORT_E,
1d843f9d
EE
219 HPD_NUM_PINS
220};
221
c91711f9
JN
222#define for_each_hpd_pin(__pin) \
223 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
224
5fcece80
JN
225struct i915_hotplug {
226 struct work_struct hotplug_work;
227
228 struct {
229 unsigned long last_jiffies;
230 int count;
231 enum {
232 HPD_ENABLED = 0,
233 HPD_DISABLED = 1,
234 HPD_MARK_DISABLED = 2
235 } state;
236 } stats[HPD_NUM_PINS];
237 u32 event_bits;
238 struct delayed_work reenable_work;
239
240 struct intel_digital_port *irq_port[I915_MAX_PORTS];
241 u32 long_port_mask;
242 u32 short_port_mask;
243 struct work_struct dig_port_work;
244
245 /*
246 * if we get a HPD irq from DP and a HPD irq from non-DP
247 * the non-DP HPD could block the workqueue on a mode config
248 * mutex getting, that userspace may have taken. However
249 * userspace is waiting on the DP workqueue to run which is
250 * blocked behind the non-DP one.
251 */
252 struct workqueue_struct *dp_wq;
253};
254
2a2d5482
CW
255#define I915_GEM_GPU_DOMAINS \
256 (I915_GEM_DOMAIN_RENDER | \
257 I915_GEM_DOMAIN_SAMPLER | \
258 I915_GEM_DOMAIN_COMMAND | \
259 I915_GEM_DOMAIN_INSTRUCTION | \
260 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 261
055e393f
DL
262#define for_each_pipe(__dev_priv, __p) \
263 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
264#define for_each_plane(__dev_priv, __pipe, __p) \
265 for ((__p) = 0; \
266 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
267 (__p)++)
3bdcfc0c
DL
268#define for_each_sprite(__dev_priv, __p, __s) \
269 for ((__s) = 0; \
270 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
271 (__s)++)
9db4a9c7 272
d79b814d
DL
273#define for_each_crtc(dev, crtc) \
274 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
275
27321ae8
ML
276#define for_each_intel_plane(dev, intel_plane) \
277 list_for_each_entry(intel_plane, \
278 &dev->mode_config.plane_list, \
279 base.head)
280
262cd2e1
VS
281#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
282 list_for_each_entry(intel_plane, \
283 &(dev)->mode_config.plane_list, \
284 base.head) \
95150bdf 285 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 286
d063ae48
DL
287#define for_each_intel_crtc(dev, intel_crtc) \
288 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
289
b2784e15
DL
290#define for_each_intel_encoder(dev, intel_encoder) \
291 list_for_each_entry(intel_encoder, \
292 &(dev)->mode_config.encoder_list, \
293 base.head)
294
3a3371ff
ACO
295#define for_each_intel_connector(dev, intel_connector) \
296 list_for_each_entry(intel_connector, \
297 &dev->mode_config.connector_list, \
298 base.head)
299
6c2b7c12
DV
300#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
301 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 302 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 303
53f5e3ca
JB
304#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
305 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 306 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 307
b04c5bd6
BF
308#define for_each_power_domain(domain, mask) \
309 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 310 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 311
e7b903d2 312struct drm_i915_private;
ad46cb53 313struct i915_mm_struct;
5cc9ed4b 314struct i915_mmu_object;
e7b903d2 315
a6f766f3
CW
316struct drm_i915_file_private {
317 struct drm_i915_private *dev_priv;
318 struct drm_file *file;
319
320 struct {
321 spinlock_t lock;
322 struct list_head request_list;
d0bc54f2
CW
323/* 20ms is a fairly arbitrary limit (greater than the average frame time)
324 * chosen to prevent the CPU getting more than a frame ahead of the GPU
325 * (when using lax throttling for the frontbuffer). We also use it to
326 * offer free GPU waitboosts for severely congested workloads.
327 */
328#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
329 } mm;
330 struct idr context_idr;
331
2e1b8730
CW
332 struct intel_rps_client {
333 struct list_head link;
334 unsigned boosts;
335 } rps;
a6f766f3 336
de1add36 337 unsigned int bsd_ring;
a6f766f3
CW
338};
339
46edb027
DV
340enum intel_dpll_id {
341 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
342 /* real shared dpll ids must be >= 0 */
9cd86933
DV
343 DPLL_ID_PCH_PLL_A = 0,
344 DPLL_ID_PCH_PLL_B = 1,
429d47d5 345 /* hsw/bdw */
9cd86933
DV
346 DPLL_ID_WRPLL1 = 0,
347 DPLL_ID_WRPLL2 = 1,
00490c22
ML
348 DPLL_ID_SPLL = 2,
349
429d47d5
S
350 /* skl */
351 DPLL_ID_SKL_DPLL1 = 0,
352 DPLL_ID_SKL_DPLL2 = 1,
353 DPLL_ID_SKL_DPLL3 = 2,
46edb027 354};
429d47d5 355#define I915_NUM_PLLS 3
46edb027 356
5358901f 357struct intel_dpll_hw_state {
dcfc3552 358 /* i9xx, pch plls */
66e985c0 359 uint32_t dpll;
8bcc2795 360 uint32_t dpll_md;
66e985c0
DV
361 uint32_t fp0;
362 uint32_t fp1;
dcfc3552
DL
363
364 /* hsw, bdw */
d452c5b6 365 uint32_t wrpll;
00490c22 366 uint32_t spll;
d1a2dc78
S
367
368 /* skl */
369 /*
370 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 371 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
372 * the register. This allows us to easily compare the state to share
373 * the DPLL.
374 */
375 uint32_t ctrl1;
376 /* HDMI only, 0 when used for DP */
377 uint32_t cfgcr1, cfgcr2;
dfb82408
S
378
379 /* bxt */
05712c15
ID
380 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
381 pcsdw12;
5358901f
DV
382};
383
3e369b76 384struct intel_shared_dpll_config {
1e6f2ddc 385 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
386 struct intel_dpll_hw_state hw_state;
387};
388
389struct intel_shared_dpll {
390 struct intel_shared_dpll_config config;
8bd31e67 391
ee7b9f93
JB
392 int active; /* count of number of active CRTCs (i.e. DPMS on) */
393 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
394 const char *name;
395 /* should match the index in the dev_priv->shared_dplls array */
396 enum intel_dpll_id id;
96f6128c
DV
397 /* The mode_set hook is optional and should be used together with the
398 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
399 void (*mode_set)(struct drm_i915_private *dev_priv,
400 struct intel_shared_dpll *pll);
e7b903d2
DV
401 void (*enable)(struct drm_i915_private *dev_priv,
402 struct intel_shared_dpll *pll);
403 void (*disable)(struct drm_i915_private *dev_priv,
404 struct intel_shared_dpll *pll);
5358901f
DV
405 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
406 struct intel_shared_dpll *pll,
407 struct intel_dpll_hw_state *hw_state);
ee7b9f93 408};
ee7b9f93 409
429d47d5
S
410#define SKL_DPLL0 0
411#define SKL_DPLL1 1
412#define SKL_DPLL2 2
413#define SKL_DPLL3 3
414
e69d0bc1
DV
415/* Used by dp and fdi links */
416struct intel_link_m_n {
417 uint32_t tu;
418 uint32_t gmch_m;
419 uint32_t gmch_n;
420 uint32_t link_m;
421 uint32_t link_n;
422};
423
424void intel_link_compute_m_n(int bpp, int nlanes,
425 int pixel_clock, int link_clock,
426 struct intel_link_m_n *m_n);
427
1da177e4
LT
428/* Interface history:
429 *
430 * 1.1: Original.
0d6aa60b
DA
431 * 1.2: Add Power Management
432 * 1.3: Add vblank support
de227f5f 433 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 434 * 1.5: Add vblank pipe configuration
2228ed67
MD
435 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
436 * - Support vertical blank on secondary display pipe
1da177e4
LT
437 */
438#define DRIVER_MAJOR 1
2228ed67 439#define DRIVER_MINOR 6
1da177e4
LT
440#define DRIVER_PATCHLEVEL 0
441
23bc5982 442#define WATCH_LISTS 0
673a394b 443
0a3e67a4
JB
444struct opregion_header;
445struct opregion_acpi;
446struct opregion_swsci;
447struct opregion_asle;
448
8ee1c3db 449struct intel_opregion {
115719fc
WD
450 struct opregion_header *header;
451 struct opregion_acpi *acpi;
452 struct opregion_swsci *swsci;
ebde53c7
JN
453 u32 swsci_gbda_sub_functions;
454 u32 swsci_sbcb_sub_functions;
115719fc 455 struct opregion_asle *asle;
04ebaadb 456 void *rvda;
82730385 457 const void *vbt;
ada8f955 458 u32 vbt_size;
115719fc 459 u32 *lid_state;
91a60f20 460 struct work_struct asle_work;
8ee1c3db 461};
44834a67 462#define OPREGION_SIZE (8*1024)
8ee1c3db 463
6ef3d427
CW
464struct intel_overlay;
465struct intel_overlay_error_state;
466
de151cf6 467#define I915_FENCE_REG_NONE -1
42b5aeab
VS
468#define I915_MAX_NUM_FENCES 32
469/* 32 fences + sign bit for FENCE_REG_NONE */
470#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
471
472struct drm_i915_fence_reg {
007cc8ac 473 struct list_head lru_list;
caea7476 474 struct drm_i915_gem_object *obj;
1690e1eb 475 int pin_count;
de151cf6 476};
7c1c2871 477
9b9d172d 478struct sdvo_device_mapping {
e957d772 479 u8 initialized;
9b9d172d 480 u8 dvo_port;
481 u8 slave_addr;
482 u8 dvo_wiring;
e957d772 483 u8 i2c_pin;
b1083333 484 u8 ddc_pin;
9b9d172d 485};
486
c4a1d9e4
CW
487struct intel_display_error_state;
488
63eeaf38 489struct drm_i915_error_state {
742cbee8 490 struct kref ref;
585b0288
BW
491 struct timeval time;
492
cb383002 493 char error_msg[128];
eb5be9d0 494 int iommu;
48b031e3 495 u32 reset_count;
62d5d69b 496 u32 suspend_count;
cb383002 497
585b0288 498 /* Generic register state */
63eeaf38
JB
499 u32 eir;
500 u32 pgtbl_er;
be998e2e 501 u32 ier;
885ea5a8 502 u32 gtier[4];
b9a3906b 503 u32 ccid;
0f3b6849
CW
504 u32 derrmr;
505 u32 forcewake;
585b0288
BW
506 u32 error; /* gen6+ */
507 u32 err_int; /* gen7 */
6c826f34
MK
508 u32 fault_data0; /* gen8, gen9 */
509 u32 fault_data1; /* gen8, gen9 */
585b0288 510 u32 done_reg;
91ec5d11
BW
511 u32 gac_eco;
512 u32 gam_ecochk;
513 u32 gab_ctl;
514 u32 gfx_mode;
585b0288 515 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
516 u64 fence[I915_MAX_NUM_FENCES];
517 struct intel_overlay_error_state *overlay;
518 struct intel_display_error_state *display;
0ca36d78 519 struct drm_i915_error_object *semaphore_obj;
585b0288 520
52d39a21 521 struct drm_i915_error_ring {
372fbb8e 522 bool valid;
362b8af7
BW
523 /* Software tracked state */
524 bool waiting;
525 int hangcheck_score;
526 enum intel_ring_hangcheck_action hangcheck_action;
527 int num_requests;
528
529 /* our own tracking of ring head and tail */
530 u32 cpu_ring_head;
531 u32 cpu_ring_tail;
532
533 u32 semaphore_seqno[I915_NUM_RINGS - 1];
534
535 /* Register state */
94f8cf10 536 u32 start;
362b8af7
BW
537 u32 tail;
538 u32 head;
539 u32 ctl;
540 u32 hws;
541 u32 ipeir;
542 u32 ipehr;
543 u32 instdone;
362b8af7
BW
544 u32 bbstate;
545 u32 instpm;
546 u32 instps;
547 u32 seqno;
548 u64 bbaddr;
50877445 549 u64 acthd;
362b8af7 550 u32 fault_reg;
13ffadd1 551 u64 faddr;
362b8af7
BW
552 u32 rc_psmi; /* sleep state */
553 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
554
52d39a21
CW
555 struct drm_i915_error_object {
556 int page_count;
e1f12325 557 u64 gtt_offset;
52d39a21 558 u32 *pages[0];
ab0e7ff9 559 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 560
52d39a21
CW
561 struct drm_i915_error_request {
562 long jiffies;
563 u32 seqno;
ee4f42b1 564 u32 tail;
52d39a21 565 } *requests;
6c7a01ec
BW
566
567 struct {
568 u32 gfx_mode;
569 union {
570 u64 pdp[4];
571 u32 pp_dir_base;
572 };
573 } vm_info;
ab0e7ff9
CW
574
575 pid_t pid;
576 char comm[TASK_COMM_LEN];
52d39a21 577 } ring[I915_NUM_RINGS];
3a448734 578
9df30794 579 struct drm_i915_error_buffer {
a779e5ab 580 u32 size;
9df30794 581 u32 name;
b4716185 582 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 583 u64 gtt_offset;
9df30794
CW
584 u32 read_domains;
585 u32 write_domain;
4b9de737 586 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
587 s32 pinned:2;
588 u32 tiling:2;
589 u32 dirty:1;
590 u32 purgeable:1;
5cc9ed4b 591 u32 userptr:1;
5d1333fc 592 s32 ring:4;
f56383cb 593 u32 cache_level:3;
95f5301d 594 } **active_bo, **pinned_bo;
6c7a01ec 595
95f5301d 596 u32 *active_bo_count, *pinned_bo_count;
3a448734 597 u32 vm_count;
63eeaf38
JB
598};
599
7bd688cd 600struct intel_connector;
820d2d77 601struct intel_encoder;
5cec258b 602struct intel_crtc_state;
5724dbd1 603struct intel_initial_plane_config;
0e8ffe1b 604struct intel_crtc;
ee9300bb
DV
605struct intel_limit;
606struct dpll;
b8cecdf5 607
e70236a8 608struct drm_i915_display_funcs {
e70236a8
JB
609 int (*get_display_clock_speed)(struct drm_device *dev);
610 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
611 /**
612 * find_dpll() - Find the best values for the PLL
613 * @limit: limits for the PLL
614 * @crtc: current CRTC
615 * @target: target frequency in kHz
616 * @refclk: reference clock frequency in kHz
617 * @match_clock: if provided, @best_clock P divider must
618 * match the P divider from @match_clock
619 * used for LVDS downclocking
620 * @best_clock: best PLL values found
621 *
622 * Returns true on success, false on failure.
623 */
624 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 625 struct intel_crtc_state *crtc_state,
ee9300bb
DV
626 int target, int refclk,
627 struct dpll *match_clock,
628 struct dpll *best_clock);
86c8bbbe
MR
629 int (*compute_pipe_wm)(struct intel_crtc *crtc,
630 struct drm_atomic_state *state);
bf220452 631 void (*program_watermarks)(struct intel_crtc_state *cstate);
46ba614c 632 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
633 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
634 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
635 /* Returns the active state of the crtc, and if the crtc is active,
636 * fills out the pipe-config with the hw state. */
637 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 638 struct intel_crtc_state *);
5724dbd1
DL
639 void (*get_initial_plane_config)(struct intel_crtc *,
640 struct intel_initial_plane_config *);
190f68c5
ACO
641 int (*crtc_compute_clock)(struct intel_crtc *crtc,
642 struct intel_crtc_state *crtc_state);
76e5a89c
DV
643 void (*crtc_enable)(struct drm_crtc *crtc);
644 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
645 void (*audio_codec_enable)(struct drm_connector *connector,
646 struct intel_encoder *encoder,
5e7234c9 647 const struct drm_display_mode *adjusted_mode);
69bfe1a9 648 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 649 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 650 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
651 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
652 struct drm_framebuffer *fb,
ed8d1975 653 struct drm_i915_gem_object *obj,
6258fbe2 654 struct drm_i915_gem_request *req,
ed8d1975 655 uint32_t flags);
20afbda2 656 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
657 /* clock updates for mode set */
658 /* cursor updates */
659 /* render clock increase/decrease */
660 /* display clock increase/decrease */
661 /* pll clock increase/decrease */
e70236a8
JB
662};
663
48c1026a
MK
664enum forcewake_domain_id {
665 FW_DOMAIN_ID_RENDER = 0,
666 FW_DOMAIN_ID_BLITTER,
667 FW_DOMAIN_ID_MEDIA,
668
669 FW_DOMAIN_ID_COUNT
670};
671
672enum forcewake_domains {
673 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
674 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
675 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
676 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
677 FORCEWAKE_BLITTER |
678 FORCEWAKE_MEDIA)
679};
680
907b28c5 681struct intel_uncore_funcs {
c8d9a590 682 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 683 enum forcewake_domains domains);
c8d9a590 684 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 685 enum forcewake_domains domains);
0b274481 686
f0f59a00
VS
687 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
688 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
689 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
690 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 691
f0f59a00 692 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 693 uint8_t val, bool trace);
f0f59a00 694 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 695 uint16_t val, bool trace);
f0f59a00 696 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 697 uint32_t val, bool trace);
f0f59a00 698 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 699 uint64_t val, bool trace);
990bbdad
CW
700};
701
907b28c5
CW
702struct intel_uncore {
703 spinlock_t lock; /** lock is also taken in irq contexts. */
704
705 struct intel_uncore_funcs funcs;
706
707 unsigned fifo_count;
48c1026a 708 enum forcewake_domains fw_domains;
b2cff0db
CW
709
710 struct intel_uncore_forcewake_domain {
711 struct drm_i915_private *i915;
48c1026a 712 enum forcewake_domain_id id;
b2cff0db
CW
713 unsigned wake_count;
714 struct timer_list timer;
f0f59a00 715 i915_reg_t reg_set;
05a2fb15
MK
716 u32 val_set;
717 u32 val_clear;
f0f59a00
VS
718 i915_reg_t reg_ack;
719 i915_reg_t reg_post;
05a2fb15 720 u32 val_reset;
b2cff0db 721 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
722
723 int unclaimed_mmio_check;
b2cff0db
CW
724};
725
726/* Iterate over initialised fw domains */
727#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
728 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
729 (i__) < FW_DOMAIN_ID_COUNT; \
730 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 731 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
732
733#define for_each_fw_domain(domain__, dev_priv__, i__) \
734 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 735
b6e7d894
DL
736#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
737#define CSR_VERSION_MAJOR(version) ((version) >> 16)
738#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
739
eb805623 740struct intel_csr {
8144ac59 741 struct work_struct work;
eb805623 742 const char *fw_path;
a7f749f9 743 uint32_t *dmc_payload;
eb805623 744 uint32_t dmc_fw_size;
b6e7d894 745 uint32_t version;
eb805623 746 uint32_t mmio_count;
f0f59a00 747 i915_reg_t mmioaddr[8];
eb805623
DV
748 uint32_t mmiodata[8];
749};
750
79fc46df
DL
751#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
752 func(is_mobile) sep \
753 func(is_i85x) sep \
754 func(is_i915g) sep \
755 func(is_i945gm) sep \
756 func(is_g33) sep \
757 func(need_gfx_hws) sep \
758 func(is_g4x) sep \
759 func(is_pineview) sep \
760 func(is_broadwater) sep \
761 func(is_crestline) sep \
762 func(is_ivybridge) sep \
763 func(is_valleyview) sep \
666a4537 764 func(is_cherryview) sep \
79fc46df 765 func(is_haswell) sep \
7201c0b3 766 func(is_skylake) sep \
7526ac19 767 func(is_broxton) sep \
ef11bdb3 768 func(is_kabylake) sep \
b833d685 769 func(is_preliminary) sep \
79fc46df
DL
770 func(has_fbc) sep \
771 func(has_pipe_cxsr) sep \
772 func(has_hotplug) sep \
773 func(cursor_needs_physical) sep \
774 func(has_overlay) sep \
775 func(overlay_needs_physical) sep \
776 func(supports_tv) sep \
dd93be58 777 func(has_llc) sep \
30568c45
DL
778 func(has_ddi) sep \
779 func(has_fpga_dbg)
c96ea64e 780
a587f779
DL
781#define DEFINE_FLAG(name) u8 name:1
782#define SEP_SEMICOLON ;
c96ea64e 783
cfdf1fa2 784struct intel_device_info {
10fce67a 785 u32 display_mmio_offset;
87f1f465 786 u16 device_id;
7eb552ae 787 u8 num_pipes:3;
d615a166 788 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 789 u8 gen;
73ae478c 790 u8 ring_mask; /* Rings supported by the HW */
a587f779 791 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
792 /* Register offsets for the various display pipes and transcoders */
793 int pipe_offsets[I915_MAX_TRANSCODERS];
794 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 795 int palette_offsets[I915_MAX_PIPES];
5efb3e28 796 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
797
798 /* Slice/subslice/EU info */
799 u8 slice_total;
800 u8 subslice_total;
801 u8 subslice_per_slice;
802 u8 eu_total;
803 u8 eu_per_subslice;
b7668791
DL
804 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
805 u8 subslice_7eu[3];
3873218f
JM
806 u8 has_slice_pg:1;
807 u8 has_subslice_pg:1;
808 u8 has_eu_pg:1;
cfdf1fa2
KH
809};
810
a587f779
DL
811#undef DEFINE_FLAG
812#undef SEP_SEMICOLON
813
7faf1ab2
DV
814enum i915_cache_level {
815 I915_CACHE_NONE = 0,
350ec881
CW
816 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
817 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
818 caches, eg sampler/render caches, and the
819 large Last-Level-Cache. LLC is coherent with
820 the CPU, but L3 is only visible to the GPU. */
651d794f 821 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
822};
823
e59ec13d
MK
824struct i915_ctx_hang_stats {
825 /* This context had batch pending when hang was declared */
826 unsigned batch_pending;
827
828 /* This context had batch active when hang was declared */
829 unsigned batch_active;
be62acb4
MK
830
831 /* Time when this context was last blamed for a GPU reset */
832 unsigned long guilty_ts;
833
676fa572
CW
834 /* If the contexts causes a second GPU hang within this time,
835 * it is permanently banned from submitting any more work.
836 */
837 unsigned long ban_period_seconds;
838
be62acb4
MK
839 /* This context is banned to submit more work */
840 bool banned;
e59ec13d 841};
40521054
BW
842
843/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 844#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
845
846#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
847/**
848 * struct intel_context - as the name implies, represents a context.
849 * @ref: reference count.
850 * @user_handle: userspace tracking identity for this context.
851 * @remap_slice: l3 row remapping information.
b1b38278
DW
852 * @flags: context specific flags:
853 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
854 * @file_priv: filp associated with this context (NULL for global default
855 * context).
856 * @hang_stats: information about the role of this context in possible GPU
857 * hangs.
7df113e4 858 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
859 * @legacy_hw_ctx: render context backing object and whether it is correctly
860 * initialized (legacy ring submission mechanism only).
861 * @link: link in the global list of contexts.
862 *
863 * Contexts are memory images used by the hardware to store copies of their
864 * internal state.
865 */
273497e5 866struct intel_context {
dce3271b 867 struct kref ref;
821d66dd 868 int user_handle;
3ccfd19d 869 uint8_t remap_slice;
9ea4feec 870 struct drm_i915_private *i915;
b1b38278 871 int flags;
40521054 872 struct drm_i915_file_private *file_priv;
e59ec13d 873 struct i915_ctx_hang_stats hang_stats;
ae6c4806 874 struct i915_hw_ppgtt *ppgtt;
a33afea5 875
c9e003af 876 /* Legacy ring buffer submission */
ea0c76f8
OM
877 struct {
878 struct drm_i915_gem_object *rcs_state;
879 bool initialized;
880 } legacy_hw_ctx;
881
c9e003af
OM
882 /* Execlists */
883 struct {
884 struct drm_i915_gem_object *state;
84c2377f 885 struct intel_ringbuffer *ringbuf;
a7cbedec 886 int pin_count;
ca82580c
TU
887 struct i915_vma *lrc_vma;
888 u64 lrc_desc;
82352e90 889 uint32_t *lrc_reg_state;
c9e003af
OM
890 } engine[I915_NUM_RINGS];
891
a33afea5 892 struct list_head link;
40521054
BW
893};
894
a4001f1b
PZ
895enum fb_op_origin {
896 ORIGIN_GTT,
897 ORIGIN_CPU,
898 ORIGIN_CS,
899 ORIGIN_FLIP,
74b4ea1e 900 ORIGIN_DIRTYFB,
a4001f1b
PZ
901};
902
ab34a7e8 903struct intel_fbc {
25ad93fd
PZ
904 /* This is always the inner lock when overlapping with struct_mutex and
905 * it's the outer lock when overlapping with stolen_lock. */
906 struct mutex lock;
5e59f717 907 unsigned threshold;
dbef0f15
PZ
908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
e35fef21 910 struct intel_crtc *crtc;
5c3fe8b0 911
c4213885 912 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
913 struct drm_mm_node *compressed_llb;
914
da46f936
RV
915 bool false_color;
916
d029bcad 917 bool enabled;
0e631adc 918 bool active;
9adccc60 919
b183b3f1
PZ
920 struct intel_fbc_reg_params {
921 struct {
922 enum pipe pipe;
923 enum plane plane;
924 unsigned int fence_y_offset;
925 } crtc;
926
927 struct {
928 u64 ggtt_offset;
929 uint32_t id;
930 uint32_t pixel_format;
931 unsigned int stride;
932 int fence_reg;
933 } fb;
934
935 int cfb_size;
936 } params;
937
5c3fe8b0 938 struct intel_fbc_work {
128d7356 939 bool scheduled;
ca18d51d 940 u32 scheduled_vblank;
128d7356 941 struct work_struct work;
5c3fe8b0 942 struct drm_framebuffer *fb;
128d7356 943 } work;
5c3fe8b0 944
bf6189c6 945 const char *no_fbc_reason;
ff2a3117 946
0e631adc 947 bool (*is_active)(struct drm_i915_private *dev_priv);
b183b3f1 948 void (*activate)(struct drm_i915_private *dev_priv);
0e631adc 949 void (*deactivate)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
950};
951
96178eeb
VK
952/**
953 * HIGH_RR is the highest eDP panel refresh rate read from EDID
954 * LOW_RR is the lowest eDP panel refresh rate found from EDID
955 * parsing for same resolution.
956 */
957enum drrs_refresh_rate_type {
958 DRRS_HIGH_RR,
959 DRRS_LOW_RR,
960 DRRS_MAX_RR, /* RR count */
961};
962
963enum drrs_support_type {
964 DRRS_NOT_SUPPORTED = 0,
965 STATIC_DRRS_SUPPORT = 1,
966 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
967};
968
2807cf69 969struct intel_dp;
96178eeb
VK
970struct i915_drrs {
971 struct mutex mutex;
972 struct delayed_work work;
973 struct intel_dp *dp;
974 unsigned busy_frontbuffer_bits;
975 enum drrs_refresh_rate_type refresh_rate_type;
976 enum drrs_support_type type;
977};
978
a031d709 979struct i915_psr {
f0355c4a 980 struct mutex lock;
a031d709
RV
981 bool sink_support;
982 bool source_ok;
2807cf69 983 struct intel_dp *enabled;
7c8f8a70
RV
984 bool active;
985 struct delayed_work work;
9ca15301 986 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
987 bool psr2_support;
988 bool aux_frame_sync;
3f51e471 989};
5c3fe8b0 990
3bad0781 991enum intel_pch {
f0350830 992 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
993 PCH_IBX, /* Ibexpeak PCH */
994 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 995 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 996 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 997 PCH_NOP,
3bad0781
ZW
998};
999
988d6ee8
PZ
1000enum intel_sbi_destination {
1001 SBI_ICLK,
1002 SBI_MPHY,
1003};
1004
b690e96c 1005#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1006#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1007#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1008#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1009#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1010#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1011
8be48d92 1012struct intel_fbdev;
1630fe75 1013struct intel_fbc_work;
38651674 1014
c2b9152f
DV
1015struct intel_gmbus {
1016 struct i2c_adapter adapter;
f2ce9faf 1017 u32 force_bit;
c2b9152f 1018 u32 reg0;
f0f59a00 1019 i915_reg_t gpio_reg;
c167a6fc 1020 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1021 struct drm_i915_private *dev_priv;
1022};
1023
f4c956ad 1024struct i915_suspend_saved_registers {
e948e994 1025 u32 saveDSPARB;
ba8bbcf6 1026 u32 saveLVDS;
585fb111
JB
1027 u32 savePP_ON_DELAYS;
1028 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1029 u32 savePP_ON;
1030 u32 savePP_OFF;
1031 u32 savePP_CONTROL;
585fb111 1032 u32 savePP_DIVISOR;
ba8bbcf6 1033 u32 saveFBC_CONTROL;
1f84e550 1034 u32 saveCACHE_MODE_0;
1f84e550 1035 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1036 u32 saveSWF0[16];
1037 u32 saveSWF1[16];
85fa792b 1038 u32 saveSWF3[3];
4b9de737 1039 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1040 u32 savePCH_PORT_HOTPLUG;
9f49c376 1041 u16 saveGCDGMBUS;
f4c956ad 1042};
c85aa885 1043
ddeea5b0
ID
1044struct vlv_s0ix_state {
1045 /* GAM */
1046 u32 wr_watermark;
1047 u32 gfx_prio_ctrl;
1048 u32 arb_mode;
1049 u32 gfx_pend_tlb0;
1050 u32 gfx_pend_tlb1;
1051 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1052 u32 media_max_req_count;
1053 u32 gfx_max_req_count;
1054 u32 render_hwsp;
1055 u32 ecochk;
1056 u32 bsd_hwsp;
1057 u32 blt_hwsp;
1058 u32 tlb_rd_addr;
1059
1060 /* MBC */
1061 u32 g3dctl;
1062 u32 gsckgctl;
1063 u32 mbctl;
1064
1065 /* GCP */
1066 u32 ucgctl1;
1067 u32 ucgctl3;
1068 u32 rcgctl1;
1069 u32 rcgctl2;
1070 u32 rstctl;
1071 u32 misccpctl;
1072
1073 /* GPM */
1074 u32 gfxpause;
1075 u32 rpdeuhwtc;
1076 u32 rpdeuc;
1077 u32 ecobus;
1078 u32 pwrdwnupctl;
1079 u32 rp_down_timeout;
1080 u32 rp_deucsw;
1081 u32 rcubmabdtmr;
1082 u32 rcedata;
1083 u32 spare2gh;
1084
1085 /* Display 1 CZ domain */
1086 u32 gt_imr;
1087 u32 gt_ier;
1088 u32 pm_imr;
1089 u32 pm_ier;
1090 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1091
1092 /* GT SA CZ domain */
1093 u32 tilectl;
1094 u32 gt_fifoctl;
1095 u32 gtlc_wake_ctrl;
1096 u32 gtlc_survive;
1097 u32 pmwgicz;
1098
1099 /* Display 2 CZ domain */
1100 u32 gu_ctl0;
1101 u32 gu_ctl1;
9c25210f 1102 u32 pcbr;
ddeea5b0
ID
1103 u32 clock_gate_dis2;
1104};
1105
bf225f20
CW
1106struct intel_rps_ei {
1107 u32 cz_clock;
1108 u32 render_c0;
1109 u32 media_c0;
31685c25
D
1110};
1111
c85aa885 1112struct intel_gen6_power_mgmt {
d4d70aa5
ID
1113 /*
1114 * work, interrupts_enabled and pm_iir are protected by
1115 * dev_priv->irq_lock
1116 */
c85aa885 1117 struct work_struct work;
d4d70aa5 1118 bool interrupts_enabled;
c85aa885 1119 u32 pm_iir;
59cdb63d 1120
b39fb297
BW
1121 /* Frequencies are stored in potentially platform dependent multiples.
1122 * In other words, *_freq needs to be multiplied by X to be interesting.
1123 * Soft limits are those which are used for the dynamic reclocking done
1124 * by the driver (raise frequencies under heavy loads, and lower for
1125 * lighter loads). Hard limits are those imposed by the hardware.
1126 *
1127 * A distinction is made for overclocking, which is never enabled by
1128 * default, and is considered to be above the hard limit if it's
1129 * possible at all.
1130 */
1131 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1132 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1133 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1134 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1135 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1136 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1137 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1138 u8 rp1_freq; /* "less than" RP0 power/freqency */
1139 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1140
8fb55197
CW
1141 u8 up_threshold; /* Current %busy required to uplock */
1142 u8 down_threshold; /* Current %busy required to downclock */
1143
dd75fdc8
CW
1144 int last_adj;
1145 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1146
8d3afd7d
CW
1147 spinlock_t client_lock;
1148 struct list_head clients;
1149 bool client_boost;
1150
c0951f0c 1151 bool enabled;
1a01ab3b 1152 struct delayed_work delayed_resume_work;
1854d5ca 1153 unsigned boosts;
4fc688ce 1154
2e1b8730 1155 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1156
bf225f20
CW
1157 /* manual wa residency calculations */
1158 struct intel_rps_ei up_ei, down_ei;
1159
4fc688ce
JB
1160 /*
1161 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1162 * Must be taken after struct_mutex if nested. Note that
1163 * this lock may be held for long periods of time when
1164 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1165 */
1166 struct mutex hw_lock;
c85aa885
DV
1167};
1168
1a240d4d
DV
1169/* defined intel_pm.c */
1170extern spinlock_t mchdev_lock;
1171
c85aa885
DV
1172struct intel_ilk_power_mgmt {
1173 u8 cur_delay;
1174 u8 min_delay;
1175 u8 max_delay;
1176 u8 fmax;
1177 u8 fstart;
1178
1179 u64 last_count1;
1180 unsigned long last_time1;
1181 unsigned long chipset_power;
1182 u64 last_count2;
5ed0bdf2 1183 u64 last_time2;
c85aa885
DV
1184 unsigned long gfx_power;
1185 u8 corr;
1186
1187 int c_m;
1188 int r_t;
1189};
1190
c6cb582e
ID
1191struct drm_i915_private;
1192struct i915_power_well;
1193
1194struct i915_power_well_ops {
1195 /*
1196 * Synchronize the well's hw state to match the current sw state, for
1197 * example enable/disable it based on the current refcount. Called
1198 * during driver init and resume time, possibly after first calling
1199 * the enable/disable handlers.
1200 */
1201 void (*sync_hw)(struct drm_i915_private *dev_priv,
1202 struct i915_power_well *power_well);
1203 /*
1204 * Enable the well and resources that depend on it (for example
1205 * interrupts located on the well). Called after the 0->1 refcount
1206 * transition.
1207 */
1208 void (*enable)(struct drm_i915_private *dev_priv,
1209 struct i915_power_well *power_well);
1210 /*
1211 * Disable the well and resources that depend on it. Called after
1212 * the 1->0 refcount transition.
1213 */
1214 void (*disable)(struct drm_i915_private *dev_priv,
1215 struct i915_power_well *power_well);
1216 /* Returns the hw enabled state. */
1217 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1218 struct i915_power_well *power_well);
1219};
1220
a38911a3
WX
1221/* Power well structure for haswell */
1222struct i915_power_well {
c1ca727f 1223 const char *name;
6f3ef5dd 1224 bool always_on;
a38911a3
WX
1225 /* power well enable/disable usage count */
1226 int count;
bfafe93a
ID
1227 /* cached hw enabled state */
1228 bool hw_enabled;
c1ca727f 1229 unsigned long domains;
77961eb9 1230 unsigned long data;
c6cb582e 1231 const struct i915_power_well_ops *ops;
a38911a3
WX
1232};
1233
83c00f55 1234struct i915_power_domains {
baa70707
ID
1235 /*
1236 * Power wells needed for initialization at driver init and suspend
1237 * time are on. They are kept on until after the first modeset.
1238 */
1239 bool init_power_on;
0d116a29 1240 bool initializing;
c1ca727f 1241 int power_well_count;
baa70707 1242
83c00f55 1243 struct mutex lock;
1da51581 1244 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1245 struct i915_power_well *power_wells;
83c00f55
ID
1246};
1247
35a85ac6 1248#define MAX_L3_SLICES 2
a4da4fa4 1249struct intel_l3_parity {
35a85ac6 1250 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1251 struct work_struct error_work;
35a85ac6 1252 int which_slice;
a4da4fa4
DV
1253};
1254
4b5aed62 1255struct i915_gem_mm {
4b5aed62
DV
1256 /** Memory allocator for GTT stolen memory */
1257 struct drm_mm stolen;
92e97d2f
PZ
1258 /** Protects the usage of the GTT stolen memory allocator. This is
1259 * always the inner lock when overlapping with struct_mutex. */
1260 struct mutex stolen_lock;
1261
4b5aed62
DV
1262 /** List of all objects in gtt_space. Used to restore gtt
1263 * mappings on resume */
1264 struct list_head bound_list;
1265 /**
1266 * List of objects which are not bound to the GTT (thus
1267 * are idle and not used by the GPU) but still have
1268 * (presumably uncached) pages still attached.
1269 */
1270 struct list_head unbound_list;
1271
1272 /** Usable portion of the GTT for GEM */
1273 unsigned long stolen_base; /* limited to low memory (32-bit) */
1274
4b5aed62
DV
1275 /** PPGTT used for aliasing the PPGTT with the GTT */
1276 struct i915_hw_ppgtt *aliasing_ppgtt;
1277
2cfcd32a 1278 struct notifier_block oom_notifier;
ceabbba5 1279 struct shrinker shrinker;
4b5aed62
DV
1280 bool shrinker_no_lock_stealing;
1281
4b5aed62
DV
1282 /** LRU list of objects with fence regs on them. */
1283 struct list_head fence_list;
1284
1285 /**
1286 * We leave the user IRQ off as much as possible,
1287 * but this means that requests will finish and never
1288 * be retired once the system goes idle. Set a timer to
1289 * fire periodically while the ring is running. When it
1290 * fires, go retire requests.
1291 */
1292 struct delayed_work retire_work;
1293
b29c19b6
CW
1294 /**
1295 * When we detect an idle GPU, we want to turn on
1296 * powersaving features. So once we see that there
1297 * are no more requests outstanding and no more
1298 * arrive within a small period of time, we fire
1299 * off the idle_work.
1300 */
1301 struct delayed_work idle_work;
1302
4b5aed62
DV
1303 /**
1304 * Are we in a non-interruptible section of code like
1305 * modesetting?
1306 */
1307 bool interruptible;
1308
f62a0076
CW
1309 /**
1310 * Is the GPU currently considered idle, or busy executing userspace
1311 * requests? Whilst idle, we attempt to power down the hardware and
1312 * display clocks. In order to reduce the effect on performance, there
1313 * is a slight delay before we do so.
1314 */
1315 bool busy;
1316
bdf1e7e3 1317 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1318 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1319
4b5aed62
DV
1320 /** Bit 6 swizzling required for X tiling */
1321 uint32_t bit_6_swizzle_x;
1322 /** Bit 6 swizzling required for Y tiling */
1323 uint32_t bit_6_swizzle_y;
1324
4b5aed62 1325 /* accounting, useful for userland debugging */
c20e8355 1326 spinlock_t object_stat_lock;
4b5aed62
DV
1327 size_t object_memory;
1328 u32 object_count;
1329};
1330
edc3d884 1331struct drm_i915_error_state_buf {
0a4cd7c8 1332 struct drm_i915_private *i915;
edc3d884
MK
1333 unsigned bytes;
1334 unsigned size;
1335 int err;
1336 u8 *buf;
1337 loff_t start;
1338 loff_t pos;
1339};
1340
fc16b48b
MK
1341struct i915_error_state_file_priv {
1342 struct drm_device *dev;
1343 struct drm_i915_error_state *error;
1344};
1345
99584db3
DV
1346struct i915_gpu_error {
1347 /* For hangcheck timer */
1348#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1349#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1350 /* Hang gpu twice in this window and your context gets banned */
1351#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1352
737b1506
CW
1353 struct workqueue_struct *hangcheck_wq;
1354 struct delayed_work hangcheck_work;
99584db3
DV
1355
1356 /* For reset and error_state handling. */
1357 spinlock_t lock;
1358 /* Protected by the above dev->gpu_error.lock. */
1359 struct drm_i915_error_state *first_error;
094f9a54
CW
1360
1361 unsigned long missed_irq_rings;
1362
1f83fee0 1363 /**
2ac0f450 1364 * State variable controlling the reset flow and count
1f83fee0 1365 *
2ac0f450
MK
1366 * This is a counter which gets incremented when reset is triggered,
1367 * and again when reset has been handled. So odd values (lowest bit set)
1368 * means that reset is in progress and even values that
1369 * (reset_counter >> 1):th reset was successfully completed.
1370 *
1371 * If reset is not completed succesfully, the I915_WEDGE bit is
1372 * set meaning that hardware is terminally sour and there is no
1373 * recovery. All waiters on the reset_queue will be woken when
1374 * that happens.
1375 *
1376 * This counter is used by the wait_seqno code to notice that reset
1377 * event happened and it needs to restart the entire ioctl (since most
1378 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1379 *
1380 * This is important for lock-free wait paths, where no contended lock
1381 * naturally enforces the correct ordering between the bail-out of the
1382 * waiter and the gpu reset work code.
1f83fee0
DV
1383 */
1384 atomic_t reset_counter;
1385
1f83fee0 1386#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1387#define I915_WEDGED (1 << 31)
1f83fee0
DV
1388
1389 /**
1390 * Waitqueue to signal when the reset has completed. Used by clients
1391 * that wait for dev_priv->mm.wedged to settle.
1392 */
1393 wait_queue_head_t reset_queue;
33196ded 1394
88b4aa87
MK
1395 /* Userspace knobs for gpu hang simulation;
1396 * combines both a ring mask, and extra flags
1397 */
1398 u32 stop_rings;
1399#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1400#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1401
1402 /* For missed irq/seqno simulation. */
1403 unsigned int test_irq_rings;
6689c167
MA
1404
1405 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1406 bool reload_in_reset;
99584db3
DV
1407};
1408
b8efb17b
ZR
1409enum modeset_restore {
1410 MODESET_ON_LID_OPEN,
1411 MODESET_DONE,
1412 MODESET_SUSPENDED,
1413};
1414
500ea70d
RV
1415#define DP_AUX_A 0x40
1416#define DP_AUX_B 0x10
1417#define DP_AUX_C 0x20
1418#define DP_AUX_D 0x30
1419
11c1b657
XZ
1420#define DDC_PIN_B 0x05
1421#define DDC_PIN_C 0x04
1422#define DDC_PIN_D 0x06
1423
6acab15a 1424struct ddi_vbt_port_info {
ce4dd49e
DL
1425 /*
1426 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 * populate this field.
1429 */
1430#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1431 uint8_t hdmi_level_shift;
311a2094
PZ
1432
1433 uint8_t supports_dvi:1;
1434 uint8_t supports_hdmi:1;
1435 uint8_t supports_dp:1;
500ea70d
RV
1436
1437 uint8_t alternate_aux_channel;
11c1b657 1438 uint8_t alternate_ddc_pin;
75067dde
AK
1439
1440 uint8_t dp_boost_level;
1441 uint8_t hdmi_boost_level;
6acab15a
PZ
1442};
1443
bfd7ebda
RV
1444enum psr_lines_to_wait {
1445 PSR_0_LINES_TO_WAIT = 0,
1446 PSR_1_LINE_TO_WAIT,
1447 PSR_4_LINES_TO_WAIT,
1448 PSR_8_LINES_TO_WAIT
83a7280e
PB
1449};
1450
41aa3448
RV
1451struct intel_vbt_data {
1452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454
1455 /* Feature bits */
1456 unsigned int int_tv_support:1;
1457 unsigned int lvds_dither:1;
1458 unsigned int lvds_vbt:1;
1459 unsigned int int_crt_support:1;
1460 unsigned int lvds_use_ssc:1;
1461 unsigned int display_clock_mode:1;
1462 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1463 unsigned int has_mipi:1;
41aa3448
RV
1464 int lvds_ssc_freq;
1465 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466
83a7280e
PB
1467 enum drrs_support_type drrs_type;
1468
41aa3448
RV
1469 /* eDP */
1470 int edp_rate;
1471 int edp_lanes;
1472 int edp_preemphasis;
1473 int edp_vswing;
1474 bool edp_initialized;
1475 bool edp_support;
1476 int edp_bpp;
1477 struct edp_power_seq edp_pps;
1478
bfd7ebda
RV
1479 struct {
1480 bool full_link;
1481 bool require_aux_wakeup;
1482 int idle_frames;
1483 enum psr_lines_to_wait lines_to_wait;
1484 int tp1_wakeup_time;
1485 int tp2_tp3_wakeup_time;
1486 } psr;
1487
f00076d2
JN
1488 struct {
1489 u16 pwm_freq_hz;
39fbc9c8 1490 bool present;
f00076d2 1491 bool active_low_pwm;
1de6068e 1492 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1493 } backlight;
1494
d17c5443
SK
1495 /* MIPI DSI */
1496 struct {
3e6bd011 1497 u16 port;
d17c5443 1498 u16 panel_id;
d3b542fc
SK
1499 struct mipi_config *config;
1500 struct mipi_pps_data *pps;
1501 u8 seq_version;
1502 u32 size;
1503 u8 *data;
8d3ed2f3 1504 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1505 } dsi;
1506
41aa3448
RV
1507 int crt_ddc_pin;
1508
1509 int child_dev_num;
768f69c9 1510 union child_device_config *child_dev;
6acab15a
PZ
1511
1512 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1513};
1514
77c122bc
VS
1515enum intel_ddb_partitioning {
1516 INTEL_DDB_PART_1_2,
1517 INTEL_DDB_PART_5_6, /* IVB+ */
1518};
1519
1fd527cc
VS
1520struct intel_wm_level {
1521 bool enable;
1522 uint32_t pri_val;
1523 uint32_t spr_val;
1524 uint32_t cur_val;
1525 uint32_t fbc_val;
1526};
1527
820c1980 1528struct ilk_wm_values {
609cedef
VS
1529 uint32_t wm_pipe[3];
1530 uint32_t wm_lp[3];
1531 uint32_t wm_lp_spr[3];
1532 uint32_t wm_linetime[3];
1533 bool enable_fbc_wm;
1534 enum intel_ddb_partitioning partitioning;
1535};
1536
262cd2e1
VS
1537struct vlv_pipe_wm {
1538 uint16_t primary;
1539 uint16_t sprite[2];
1540 uint8_t cursor;
1541};
ae80152d 1542
262cd2e1
VS
1543struct vlv_sr_wm {
1544 uint16_t plane;
1545 uint8_t cursor;
1546};
ae80152d 1547
262cd2e1
VS
1548struct vlv_wm_values {
1549 struct vlv_pipe_wm pipe[3];
1550 struct vlv_sr_wm sr;
0018fda1
VS
1551 struct {
1552 uint8_t cursor;
1553 uint8_t sprite[2];
1554 uint8_t primary;
1555 } ddl[3];
6eb1a681
VS
1556 uint8_t level;
1557 bool cxsr;
0018fda1
VS
1558};
1559
c193924e 1560struct skl_ddb_entry {
16160e3d 1561 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1562};
1563
1564static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1565{
16160e3d 1566 return entry->end - entry->start;
c193924e
DL
1567}
1568
08db6652
DL
1569static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1570 const struct skl_ddb_entry *e2)
1571{
1572 if (e1->start == e2->start && e1->end == e2->end)
1573 return true;
1574
1575 return false;
1576}
1577
c193924e 1578struct skl_ddb_allocation {
34bb56af 1579 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1580 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1581 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1582};
1583
2ac96d2a
PB
1584struct skl_wm_values {
1585 bool dirty[I915_MAX_PIPES];
c193924e 1586 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1587 uint32_t wm_linetime[I915_MAX_PIPES];
1588 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1589 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1590};
1591
1592struct skl_wm_level {
1593 bool plane_en[I915_MAX_PLANES];
1594 uint16_t plane_res_b[I915_MAX_PLANES];
1595 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1596};
1597
c67a470b 1598/*
765dab67
PZ
1599 * This struct helps tracking the state needed for runtime PM, which puts the
1600 * device in PCI D3 state. Notice that when this happens, nothing on the
1601 * graphics device works, even register access, so we don't get interrupts nor
1602 * anything else.
c67a470b 1603 *
765dab67
PZ
1604 * Every piece of our code that needs to actually touch the hardware needs to
1605 * either call intel_runtime_pm_get or call intel_display_power_get with the
1606 * appropriate power domain.
a8a8bd54 1607 *
765dab67
PZ
1608 * Our driver uses the autosuspend delay feature, which means we'll only really
1609 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1610 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1611 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1612 *
1613 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1614 * goes back to false exactly before we reenable the IRQs. We use this variable
1615 * to check if someone is trying to enable/disable IRQs while they're supposed
1616 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1617 * case it happens.
c67a470b 1618 *
765dab67 1619 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1620 */
5d584b2e 1621struct i915_runtime_pm {
1f814dac 1622 atomic_t wakeref_count;
2b19efeb 1623 atomic_t atomic_seq;
5d584b2e 1624 bool suspended;
2aeb7d3a 1625 bool irqs_enabled;
c67a470b
PZ
1626};
1627
926321d5
DV
1628enum intel_pipe_crc_source {
1629 INTEL_PIPE_CRC_SOURCE_NONE,
1630 INTEL_PIPE_CRC_SOURCE_PLANE1,
1631 INTEL_PIPE_CRC_SOURCE_PLANE2,
1632 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1633 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1634 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1635 INTEL_PIPE_CRC_SOURCE_TV,
1636 INTEL_PIPE_CRC_SOURCE_DP_B,
1637 INTEL_PIPE_CRC_SOURCE_DP_C,
1638 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1639 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1640 INTEL_PIPE_CRC_SOURCE_MAX,
1641};
1642
8bf1e9f1 1643struct intel_pipe_crc_entry {
ac2300d4 1644 uint32_t frame;
8bf1e9f1
SH
1645 uint32_t crc[5];
1646};
1647
b2c88f5b 1648#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1649struct intel_pipe_crc {
d538bbdf
DL
1650 spinlock_t lock;
1651 bool opened; /* exclusive access to the result file */
e5f75aca 1652 struct intel_pipe_crc_entry *entries;
926321d5 1653 enum intel_pipe_crc_source source;
d538bbdf 1654 int head, tail;
07144428 1655 wait_queue_head_t wq;
8bf1e9f1
SH
1656};
1657
f99d7069
DV
1658struct i915_frontbuffer_tracking {
1659 struct mutex lock;
1660
1661 /*
1662 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1663 * scheduled flips.
1664 */
1665 unsigned busy_bits;
1666 unsigned flip_bits;
1667};
1668
7225342a 1669struct i915_wa_reg {
f0f59a00 1670 i915_reg_t addr;
7225342a
MK
1671 u32 value;
1672 /* bitmask representing WA bits */
1673 u32 mask;
1674};
1675
33136b06
AS
1676/*
1677 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1678 * allowing it for RCS as we don't foresee any requirement of having
1679 * a whitelist for other engines. When it is really required for
1680 * other engines then the limit need to be increased.
1681 */
1682#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1683
1684struct i915_workarounds {
1685 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1686 u32 count;
33136b06 1687 u32 hw_whitelist_count[I915_NUM_RINGS];
7225342a
MK
1688};
1689
cf9d2890
YZ
1690struct i915_virtual_gpu {
1691 bool active;
1692};
1693
5f19e2bf
JH
1694struct i915_execbuffer_params {
1695 struct drm_device *dev;
1696 struct drm_file *file;
1697 uint32_t dispatch_flags;
1698 uint32_t args_batch_start_offset;
af98714e 1699 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1700 struct intel_engine_cs *ring;
1701 struct drm_i915_gem_object *batch_obj;
1702 struct intel_context *ctx;
6a6ae79a 1703 struct drm_i915_gem_request *request;
5f19e2bf
JH
1704};
1705
aa363136
MR
1706/* used in computing the new watermarks state */
1707struct intel_wm_config {
1708 unsigned int num_pipes_active;
1709 bool sprites_enabled;
1710 bool sprites_scaled;
1711};
1712
77fec556 1713struct drm_i915_private {
f4c956ad 1714 struct drm_device *dev;
efab6d8d 1715 struct kmem_cache *objects;
e20d2ab7 1716 struct kmem_cache *vmas;
efab6d8d 1717 struct kmem_cache *requests;
f4c956ad 1718
5c969aa7 1719 const struct intel_device_info info;
f4c956ad
DV
1720
1721 int relative_constants_mode;
1722
1723 void __iomem *regs;
1724
907b28c5 1725 struct intel_uncore uncore;
f4c956ad 1726
cf9d2890
YZ
1727 struct i915_virtual_gpu vgpu;
1728
33a732f4
AD
1729 struct intel_guc guc;
1730
eb805623
DV
1731 struct intel_csr csr;
1732
5ea6e5e3 1733 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1734
f4c956ad
DV
1735 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1736 * controller on different i2c buses. */
1737 struct mutex gmbus_mutex;
1738
1739 /**
1740 * Base address of the gmbus and gpio block.
1741 */
1742 uint32_t gpio_mmio_base;
1743
b6fdd0f2
SS
1744 /* MMIO base address for MIPI regs */
1745 uint32_t mipi_mmio_base;
1746
443a389f
VS
1747 uint32_t psr_mmio_base;
1748
28c70f16
DV
1749 wait_queue_head_t gmbus_wait_queue;
1750
f4c956ad 1751 struct pci_dev *bridge_dev;
a4872ba6 1752 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1753 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1754 uint32_t last_seqno, next_seqno;
f4c956ad 1755
ba8286fa 1756 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1757 struct resource mch_res;
1758
f4c956ad
DV
1759 /* protects the irq masks */
1760 spinlock_t irq_lock;
1761
84c33a64
SG
1762 /* protects the mmio flip data */
1763 spinlock_t mmio_flip_lock;
1764
f8b79e58
ID
1765 bool display_irqs_enabled;
1766
9ee32fea
DV
1767 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1768 struct pm_qos_request pm_qos;
1769
a580516d
VS
1770 /* Sideband mailbox protection */
1771 struct mutex sb_lock;
f4c956ad
DV
1772
1773 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1774 union {
1775 u32 irq_mask;
1776 u32 de_irq_mask[I915_MAX_PIPES];
1777 };
f4c956ad 1778 u32 gt_irq_mask;
605cd25b 1779 u32 pm_irq_mask;
a6706b45 1780 u32 pm_rps_events;
91d181dd 1781 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1782
5fcece80 1783 struct i915_hotplug hotplug;
ab34a7e8 1784 struct intel_fbc fbc;
439d7ac0 1785 struct i915_drrs drrs;
f4c956ad 1786 struct intel_opregion opregion;
41aa3448 1787 struct intel_vbt_data vbt;
f4c956ad 1788
d9ceb816
JB
1789 bool preserve_bios_swizzle;
1790
f4c956ad
DV
1791 /* overlay */
1792 struct intel_overlay *overlay;
f4c956ad 1793
58c68779 1794 /* backlight registers and fields in struct intel_panel */
07f11d49 1795 struct mutex backlight_lock;
31ad8ec6 1796
f4c956ad 1797 /* LVDS info */
f4c956ad
DV
1798 bool no_aux_handshake;
1799
e39b999a
VS
1800 /* protects panel power sequencer state */
1801 struct mutex pps_mutex;
1802
f4c956ad 1803 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1804 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1805
1806 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1807 unsigned int skl_boot_cdclk;
1a617b77 1808 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1809 unsigned int max_dotclk_freq;
6bcda4f0 1810 unsigned int hpll_freq;
bfa7df01 1811 unsigned int czclk_freq;
f4c956ad 1812
645416f5
DV
1813 /**
1814 * wq - Driver workqueue for GEM.
1815 *
1816 * NOTE: Work items scheduled here are not allowed to grab any modeset
1817 * locks, for otherwise the flushing done in the pageflip code will
1818 * result in deadlocks.
1819 */
f4c956ad
DV
1820 struct workqueue_struct *wq;
1821
1822 /* Display functions */
1823 struct drm_i915_display_funcs display;
1824
1825 /* PCH chipset type */
1826 enum intel_pch pch_type;
17a303ec 1827 unsigned short pch_id;
f4c956ad
DV
1828
1829 unsigned long quirks;
1830
b8efb17b
ZR
1831 enum modeset_restore modeset_restore;
1832 struct mutex modeset_restore_lock;
673a394b 1833
a7bbbd63 1834 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1835 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1836
4b5aed62 1837 struct i915_gem_mm mm;
ad46cb53
CW
1838 DECLARE_HASHTABLE(mm_structs, 7);
1839 struct mutex mm_lock;
8781342d 1840
8781342d
DV
1841 /* Kernel Modesetting */
1842
9b9d172d 1843 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1844
76c4ac04
DL
1845 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1846 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1847 wait_queue_head_t pending_flip_queue;
1848
c4597872
DV
1849#ifdef CONFIG_DEBUG_FS
1850 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1851#endif
1852
565602d7 1853 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1854 int num_shared_dpll;
1855 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
565602d7
ML
1856
1857 unsigned int active_crtcs;
1858 unsigned int min_pixclk[I915_MAX_PIPES];
1859
e4607fcf 1860 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1861
7225342a 1862 struct i915_workarounds workarounds;
888b5995 1863
652c393a
JB
1864 /* Reclocking support */
1865 bool render_reclock_avail;
f99d7069
DV
1866
1867 struct i915_frontbuffer_tracking fb_tracking;
1868
652c393a 1869 u16 orig_clock;
f97108d1 1870
c4804411 1871 bool mchbar_need_disable;
f97108d1 1872
a4da4fa4
DV
1873 struct intel_l3_parity l3_parity;
1874
59124506
BW
1875 /* Cannot be determined by PCIID. You must always read a register. */
1876 size_t ellc_size;
1877
c6a828d3 1878 /* gen6+ rps state */
c85aa885 1879 struct intel_gen6_power_mgmt rps;
c6a828d3 1880
20e4d407
DV
1881 /* ilk-only ips/rps state. Everything in here is protected by the global
1882 * mchdev_lock in intel_pm.c */
c85aa885 1883 struct intel_ilk_power_mgmt ips;
b5e50c3f 1884
83c00f55 1885 struct i915_power_domains power_domains;
a38911a3 1886
a031d709 1887 struct i915_psr psr;
3f51e471 1888
99584db3 1889 struct i915_gpu_error gpu_error;
ae681d96 1890
c9cddffc
JB
1891 struct drm_i915_gem_object *vlv_pctx;
1892
0695726e 1893#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1894 /* list of fbdev register on this device */
1895 struct intel_fbdev *fbdev;
82e3b8c1 1896 struct work_struct fbdev_suspend_work;
4520f53a 1897#endif
e953fd7b
CW
1898
1899 struct drm_property *broadcast_rgb_property;
3f43c48d 1900 struct drm_property *force_audio_property;
e3689190 1901
58fddc28 1902 /* hda/i915 audio component */
51e1d83c 1903 struct i915_audio_component *audio_component;
58fddc28 1904 bool audio_component_registered;
4a21ef7d
LY
1905 /**
1906 * av_mutex - mutex for audio/video sync
1907 *
1908 */
1909 struct mutex av_mutex;
58fddc28 1910
254f965c 1911 uint32_t hw_context_size;
a33afea5 1912 struct list_head context_list;
f4c956ad 1913
3e68320e 1914 u32 fdi_rx_config;
68d18ad7 1915
70722468
VS
1916 u32 chv_phy_control;
1917
842f1c8b 1918 u32 suspend_count;
bc87229f 1919 bool suspended_to_idle;
f4c956ad 1920 struct i915_suspend_saved_registers regfile;
ddeea5b0 1921 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1922
53615a5e
VS
1923 struct {
1924 /*
1925 * Raw watermark latency values:
1926 * in 0.1us units for WM0,
1927 * in 0.5us units for WM1+.
1928 */
1929 /* primary */
1930 uint16_t pri_latency[5];
1931 /* sprite */
1932 uint16_t spr_latency[5];
1933 /* cursor */
1934 uint16_t cur_latency[5];
2af30a5c
PB
1935 /*
1936 * Raw watermark memory latency values
1937 * for SKL for all 8 levels
1938 * in 1us units.
1939 */
1940 uint16_t skl_latency[8];
609cedef 1941
aa363136
MR
1942 /* Committed wm config */
1943 struct intel_wm_config config;
1944
2d41c0b5
PB
1945 /*
1946 * The skl_wm_values structure is a bit too big for stack
1947 * allocation, so we keep the staging struct where we store
1948 * intermediate results here instead.
1949 */
1950 struct skl_wm_values skl_results;
1951
609cedef 1952 /* current hardware state */
2d41c0b5
PB
1953 union {
1954 struct ilk_wm_values hw;
1955 struct skl_wm_values skl_hw;
0018fda1 1956 struct vlv_wm_values vlv;
2d41c0b5 1957 };
58590c14
VS
1958
1959 uint8_t max_level;
53615a5e
VS
1960 } wm;
1961
8a187455
PZ
1962 struct i915_runtime_pm pm;
1963
a83014d3
OM
1964 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1965 struct {
5f19e2bf 1966 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1967 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1968 struct list_head *vmas);
a83014d3
OM
1969 int (*init_rings)(struct drm_device *dev);
1970 void (*cleanup_ring)(struct intel_engine_cs *ring);
1971 void (*stop_ring)(struct intel_engine_cs *ring);
1972 } gt;
1973
ed54c1a1
DG
1974 struct intel_context *kernel_context;
1975
9e458034
SJ
1976 bool edp_low_vswing;
1977
3be60de9
VS
1978 /* perform PHY state sanity checks? */
1979 bool chv_phy_assert[2];
1980
0bdf5a05
TI
1981 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1982
bdf1e7e3
DV
1983 /*
1984 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1985 * will be rejected. Instead look for a better place.
1986 */
77fec556 1987};
1da177e4 1988
2c1792a1
CW
1989static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1990{
1991 return dev->dev_private;
1992}
1993
888d0d42
ID
1994static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1995{
1996 return to_i915(dev_get_drvdata(dev));
1997}
1998
33a732f4
AD
1999static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2000{
2001 return container_of(guc, struct drm_i915_private, guc);
2002}
2003
b4519513
CW
2004/* Iterate over initialised rings */
2005#define for_each_ring(ring__, dev_priv__, i__) \
2006 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
95150bdf 2007 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
b4519513 2008
b1d7e4b4
WF
2009enum hdmi_force_audio {
2010 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2011 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2012 HDMI_AUDIO_AUTO, /* trust EDID */
2013 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2014};
2015
190d6cd5 2016#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2017
37e680a1
CW
2018struct drm_i915_gem_object_ops {
2019 /* Interface between the GEM object and its backing storage.
2020 * get_pages() is called once prior to the use of the associated set
2021 * of pages before to binding them into the GTT, and put_pages() is
2022 * called after we no longer need them. As we expect there to be
2023 * associated cost with migrating pages between the backing storage
2024 * and making them available for the GPU (e.g. clflush), we may hold
2025 * onto the pages after they are no longer referenced by the GPU
2026 * in case they may be used again shortly (for example migrating the
2027 * pages to a different memory domain within the GTT). put_pages()
2028 * will therefore most likely be called when the object itself is
2029 * being released or under memory pressure (where we attempt to
2030 * reap pages for the shrinker).
2031 */
2032 int (*get_pages)(struct drm_i915_gem_object *);
2033 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2034 int (*dmabuf_export)(struct drm_i915_gem_object *);
2035 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2036};
2037
a071fa00
DV
2038/*
2039 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2040 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2041 * doesn't mean that the hw necessarily already scans it out, but that any
2042 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2043 *
2044 * We have one bit per pipe and per scanout plane type.
2045 */
d1b9d039
SAK
2046#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2047#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2048#define INTEL_FRONTBUFFER_BITS \
2049 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2050#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2051 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2052#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2053 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2054#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2055 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2056#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2057 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2058#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2059 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2060
673a394b 2061struct drm_i915_gem_object {
c397b908 2062 struct drm_gem_object base;
673a394b 2063
37e680a1
CW
2064 const struct drm_i915_gem_object_ops *ops;
2065
2f633156
BW
2066 /** List of VMAs backed by this object */
2067 struct list_head vma_list;
2068
c1ad11fc
CW
2069 /** Stolen memory for this object, instead of being backed by shmem. */
2070 struct drm_mm_node *stolen;
35c20a60 2071 struct list_head global_list;
673a394b 2072
b4716185 2073 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2074 /** Used in execbuf to temporarily hold a ref */
2075 struct list_head obj_exec_link;
673a394b 2076
8d9d5744 2077 struct list_head batch_pool_link;
493018dc 2078
673a394b 2079 /**
65ce3027
CW
2080 * This is set if the object is on the active lists (has pending
2081 * rendering and so a non-zero seqno), and is not set if it i s on
2082 * inactive (ready to be unbound) list.
673a394b 2083 */
b4716185 2084 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2085
2086 /**
2087 * This is set if the object has been written to since last bound
2088 * to the GTT
2089 */
0206e353 2090 unsigned int dirty:1;
778c3544
DV
2091
2092 /**
2093 * Fence register bits (if any) for this object. Will be set
2094 * as needed when mapped into the GTT.
2095 * Protected by dev->struct_mutex.
778c3544 2096 */
4b9de737 2097 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2098
778c3544
DV
2099 /**
2100 * Advice: are the backing pages purgeable?
2101 */
0206e353 2102 unsigned int madv:2;
778c3544 2103
778c3544
DV
2104 /**
2105 * Current tiling mode for the object.
2106 */
0206e353 2107 unsigned int tiling_mode:2;
5d82e3e6
CW
2108 /**
2109 * Whether the tiling parameters for the currently associated fence
2110 * register have changed. Note that for the purposes of tracking
2111 * tiling changes we also treat the unfenced register, the register
2112 * slot that the object occupies whilst it executes a fenced
2113 * command (such as BLT on gen2/3), as a "fence".
2114 */
2115 unsigned int fence_dirty:1;
778c3544 2116
75e9e915
DV
2117 /**
2118 * Is the object at the current location in the gtt mappable and
2119 * fenceable? Used to avoid costly recalculations.
2120 */
0206e353 2121 unsigned int map_and_fenceable:1;
75e9e915 2122
fb7d516a
DV
2123 /**
2124 * Whether the current gtt mapping needs to be mappable (and isn't just
2125 * mappable by accident). Track pin and fault separate for a more
2126 * accurate mappable working set.
2127 */
0206e353 2128 unsigned int fault_mappable:1;
fb7d516a 2129
24f3a8cf
AG
2130 /*
2131 * Is the object to be mapped as read-only to the GPU
2132 * Only honoured if hardware has relevant pte bit
2133 */
2134 unsigned long gt_ro:1;
651d794f 2135 unsigned int cache_level:3;
0f71979a 2136 unsigned int cache_dirty:1;
93dfb40c 2137
a071fa00
DV
2138 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2139
8a0c39b1
TU
2140 unsigned int pin_display;
2141
9da3da66 2142 struct sg_table *pages;
a5570178 2143 int pages_pin_count;
ee286370
CW
2144 struct get_page {
2145 struct scatterlist *sg;
2146 int last;
2147 } get_page;
673a394b 2148
1286ff73 2149 /* prime dma-buf support */
9a70cc2a
DA
2150 void *dma_buf_vmapping;
2151 int vmapping_count;
2152
b4716185
CW
2153 /** Breadcrumb of last rendering to the buffer.
2154 * There can only be one writer, but we allow for multiple readers.
2155 * If there is a writer that necessarily implies that all other
2156 * read requests are complete - but we may only be lazily clearing
2157 * the read requests. A read request is naturally the most recent
2158 * request on a ring, so we may have two different write and read
2159 * requests on one ring where the write request is older than the
2160 * read request. This allows for the CPU to read from an active
2161 * buffer by only waiting for the write to complete.
2162 * */
2163 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2164 struct drm_i915_gem_request *last_write_req;
caea7476 2165 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2166 struct drm_i915_gem_request *last_fenced_req;
673a394b 2167
778c3544 2168 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2169 uint32_t stride;
673a394b 2170
80075d49
DV
2171 /** References from framebuffers, locks out tiling changes. */
2172 unsigned long framebuffer_references;
2173
280b713b 2174 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2175 unsigned long *bit_17;
280b713b 2176
5cc9ed4b 2177 union {
6a2c4232
CW
2178 /** for phy allocated objects */
2179 struct drm_dma_handle *phys_handle;
2180
5cc9ed4b
CW
2181 struct i915_gem_userptr {
2182 uintptr_t ptr;
2183 unsigned read_only :1;
2184 unsigned workers :4;
2185#define I915_GEM_USERPTR_MAX_WORKERS 15
2186
ad46cb53
CW
2187 struct i915_mm_struct *mm;
2188 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2189 struct work_struct *work;
2190 } userptr;
2191 };
2192};
62b8b215 2193#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2194
a071fa00
DV
2195void i915_gem_track_fb(struct drm_i915_gem_object *old,
2196 struct drm_i915_gem_object *new,
2197 unsigned frontbuffer_bits);
2198
673a394b
EA
2199/**
2200 * Request queue structure.
2201 *
2202 * The request queue allows us to note sequence numbers that have been emitted
2203 * and may be associated with active buffers to be retired.
2204 *
97b2a6a1
JH
2205 * By keeping this list, we can avoid having to do questionable sequence
2206 * number comparisons on buffer last_read|write_seqno. It also allows an
2207 * emission time to be associated with the request for tracking how far ahead
2208 * of the GPU the submission is.
b3a38998
NH
2209 *
2210 * The requests are reference counted, so upon creation they should have an
2211 * initial reference taken using kref_init
673a394b
EA
2212 */
2213struct drm_i915_gem_request {
abfe262a
JH
2214 struct kref ref;
2215
852835f3 2216 /** On Which ring this request was generated */
efab6d8d 2217 struct drm_i915_private *i915;
a4872ba6 2218 struct intel_engine_cs *ring;
852835f3 2219
821485dc
CW
2220 /** GEM sequence number associated with the previous request,
2221 * when the HWS breadcrumb is equal to this the GPU is processing
2222 * this request.
2223 */
2224 u32 previous_seqno;
2225
2226 /** GEM sequence number associated with this request,
2227 * when the HWS breadcrumb is equal or greater than this the GPU
2228 * has finished processing this request.
2229 */
2230 u32 seqno;
673a394b 2231
7d736f4f
MK
2232 /** Position in the ringbuffer of the start of the request */
2233 u32 head;
2234
72f95afa
NH
2235 /**
2236 * Position in the ringbuffer of the start of the postfix.
2237 * This is required to calculate the maximum available ringbuffer
2238 * space without overwriting the postfix.
2239 */
2240 u32 postfix;
2241
2242 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2243 u32 tail;
2244
b3a38998 2245 /**
a8c6ecb3 2246 * Context and ring buffer related to this request
b3a38998
NH
2247 * Contexts are refcounted, so when this request is associated with a
2248 * context, we must increment the context's refcount, to guarantee that
2249 * it persists while any request is linked to it. Requests themselves
2250 * are also refcounted, so the request will only be freed when the last
2251 * reference to it is dismissed, and the code in
2252 * i915_gem_request_free() will then decrement the refcount on the
2253 * context.
2254 */
273497e5 2255 struct intel_context *ctx;
98e1bd4a 2256 struct intel_ringbuffer *ringbuf;
0e50e96b 2257
dc4be607
JH
2258 /** Batch buffer related to this request if any (used for
2259 error state dump only) */
7d736f4f
MK
2260 struct drm_i915_gem_object *batch_obj;
2261
673a394b
EA
2262 /** Time at which this request was emitted, in jiffies. */
2263 unsigned long emitted_jiffies;
2264
b962442e 2265 /** global list entry for this request */
673a394b 2266 struct list_head list;
b962442e 2267
f787a5f5 2268 struct drm_i915_file_private *file_priv;
b962442e
EA
2269 /** file_priv list entry for this request */
2270 struct list_head client_list;
67e2937b 2271
071c92de
MK
2272 /** process identifier submitting this request */
2273 struct pid *pid;
2274
6d3d8274
NH
2275 /**
2276 * The ELSP only accepts two elements at a time, so we queue
2277 * context/tail pairs on a given queue (ring->execlist_queue) until the
2278 * hardware is available. The queue serves a double purpose: we also use
2279 * it to keep track of the up to 2 contexts currently in the hardware
2280 * (usually one in execution and the other queued up by the GPU): We
2281 * only remove elements from the head of the queue when the hardware
2282 * informs us that an element has been completed.
2283 *
2284 * All accesses to the queue are mediated by a spinlock
2285 * (ring->execlist_lock).
2286 */
2287
2288 /** Execlist link in the submission queue.*/
2289 struct list_head execlist_link;
2290
2291 /** Execlists no. of times this request has been sent to the ELSP */
2292 int elsp_submitted;
2293
673a394b
EA
2294};
2295
26827088
DG
2296struct drm_i915_gem_request * __must_check
2297i915_gem_request_alloc(struct intel_engine_cs *engine,
2298 struct intel_context *ctx);
29b1b415 2299void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2300void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2301int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2302 struct drm_file *file);
abfe262a 2303
b793a00a
JH
2304static inline uint32_t
2305i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2306{
2307 return req ? req->seqno : 0;
2308}
2309
2310static inline struct intel_engine_cs *
2311i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2312{
2313 return req ? req->ring : NULL;
2314}
2315
b2cfe0ab 2316static inline struct drm_i915_gem_request *
abfe262a
JH
2317i915_gem_request_reference(struct drm_i915_gem_request *req)
2318{
b2cfe0ab
CW
2319 if (req)
2320 kref_get(&req->ref);
2321 return req;
abfe262a
JH
2322}
2323
2324static inline void
2325i915_gem_request_unreference(struct drm_i915_gem_request *req)
2326{
f245860e 2327 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2328 kref_put(&req->ref, i915_gem_request_free);
2329}
2330
41037f9f
CW
2331static inline void
2332i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2333{
b833bb61
ML
2334 struct drm_device *dev;
2335
2336 if (!req)
2337 return;
41037f9f 2338
b833bb61
ML
2339 dev = req->ring->dev;
2340 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2341 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2342}
2343
abfe262a
JH
2344static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2345 struct drm_i915_gem_request *src)
2346{
2347 if (src)
2348 i915_gem_request_reference(src);
2349
2350 if (*pdst)
2351 i915_gem_request_unreference(*pdst);
2352
2353 *pdst = src;
2354}
2355
1b5a433a
JH
2356/*
2357 * XXX: i915_gem_request_completed should be here but currently needs the
2358 * definition of i915_seqno_passed() which is below. It will be moved in
2359 * a later patch when the call to i915_seqno_passed() is obsoleted...
2360 */
2361
351e3db2
BV
2362/*
2363 * A command that requires special handling by the command parser.
2364 */
2365struct drm_i915_cmd_descriptor {
2366 /*
2367 * Flags describing how the command parser processes the command.
2368 *
2369 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2370 * a length mask if not set
2371 * CMD_DESC_SKIP: The command is allowed but does not follow the
2372 * standard length encoding for the opcode range in
2373 * which it falls
2374 * CMD_DESC_REJECT: The command is never allowed
2375 * CMD_DESC_REGISTER: The command should be checked against the
2376 * register whitelist for the appropriate ring
2377 * CMD_DESC_MASTER: The command is allowed if the submitting process
2378 * is the DRM master
2379 */
2380 u32 flags;
2381#define CMD_DESC_FIXED (1<<0)
2382#define CMD_DESC_SKIP (1<<1)
2383#define CMD_DESC_REJECT (1<<2)
2384#define CMD_DESC_REGISTER (1<<3)
2385#define CMD_DESC_BITMASK (1<<4)
2386#define CMD_DESC_MASTER (1<<5)
2387
2388 /*
2389 * The command's unique identification bits and the bitmask to get them.
2390 * This isn't strictly the opcode field as defined in the spec and may
2391 * also include type, subtype, and/or subop fields.
2392 */
2393 struct {
2394 u32 value;
2395 u32 mask;
2396 } cmd;
2397
2398 /*
2399 * The command's length. The command is either fixed length (i.e. does
2400 * not include a length field) or has a length field mask. The flag
2401 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2402 * a length mask. All command entries in a command table must include
2403 * length information.
2404 */
2405 union {
2406 u32 fixed;
2407 u32 mask;
2408 } length;
2409
2410 /*
2411 * Describes where to find a register address in the command to check
2412 * against the ring's register whitelist. Only valid if flags has the
2413 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2414 *
2415 * A non-zero step value implies that the command may access multiple
2416 * registers in sequence (e.g. LRI), in that case step gives the
2417 * distance in dwords between individual offset fields.
351e3db2
BV
2418 */
2419 struct {
2420 u32 offset;
2421 u32 mask;
6a65c5b9 2422 u32 step;
351e3db2
BV
2423 } reg;
2424
2425#define MAX_CMD_DESC_BITMASKS 3
2426 /*
2427 * Describes command checks where a particular dword is masked and
2428 * compared against an expected value. If the command does not match
2429 * the expected value, the parser rejects it. Only valid if flags has
2430 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2431 * are valid.
d4d48035
BV
2432 *
2433 * If the check specifies a non-zero condition_mask then the parser
2434 * only performs the check when the bits specified by condition_mask
2435 * are non-zero.
351e3db2
BV
2436 */
2437 struct {
2438 u32 offset;
2439 u32 mask;
2440 u32 expected;
d4d48035
BV
2441 u32 condition_offset;
2442 u32 condition_mask;
351e3db2
BV
2443 } bits[MAX_CMD_DESC_BITMASKS];
2444};
2445
2446/*
2447 * A table of commands requiring special handling by the command parser.
2448 *
2449 * Each ring has an array of tables. Each table consists of an array of command
2450 * descriptors, which must be sorted with command opcodes in ascending order.
2451 */
2452struct drm_i915_cmd_table {
2453 const struct drm_i915_cmd_descriptor *table;
2454 int count;
2455};
2456
dbbe9127 2457/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2458#define __I915__(p) ({ \
2459 struct drm_i915_private *__p; \
2460 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2461 __p = (struct drm_i915_private *)p; \
2462 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2463 __p = to_i915((struct drm_device *)p); \
2464 else \
2465 BUILD_BUG(); \
2466 __p; \
2467})
dbbe9127 2468#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2469#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2470#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2471
e87a005d
JN
2472#define REVID_FOREVER 0xff
2473/*
2474 * Return true if revision is in range [since,until] inclusive.
2475 *
2476 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2477 */
2478#define IS_REVID(p, since, until) \
2479 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2480
87f1f465
CW
2481#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2482#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2483#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2484#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2485#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2486#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2487#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2488#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2489#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2490#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2491#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2492#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2493#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2494#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2495#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2496#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2497#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2498#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2499#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2500 INTEL_DEVID(dev) == 0x0152 || \
2501 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2502#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2503#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2504#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2505#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2506#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2507#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2508#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2509#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2510#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2511 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2512#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2513 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2514 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2515 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2516/* ULX machines are also considered ULT. */
2517#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2518 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2519#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2520 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2521#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2522 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2523#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2524 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2525/* ULX machines are also considered ULT. */
87f1f465
CW
2526#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2527 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2528#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2529 INTEL_DEVID(dev) == 0x1913 || \
2530 INTEL_DEVID(dev) == 0x1916 || \
2531 INTEL_DEVID(dev) == 0x1921 || \
2532 INTEL_DEVID(dev) == 0x1926)
2533#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2534 INTEL_DEVID(dev) == 0x1915 || \
2535 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2536#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2537 INTEL_DEVID(dev) == 0x5913 || \
2538 INTEL_DEVID(dev) == 0x5916 || \
2539 INTEL_DEVID(dev) == 0x5921 || \
2540 INTEL_DEVID(dev) == 0x5926)
2541#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2542 INTEL_DEVID(dev) == 0x5915 || \
2543 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2544#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2545 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2546#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2547 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2548
b833d685 2549#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2550
ef712bb4
JN
2551#define SKL_REVID_A0 0x0
2552#define SKL_REVID_B0 0x1
2553#define SKL_REVID_C0 0x2
2554#define SKL_REVID_D0 0x3
2555#define SKL_REVID_E0 0x4
2556#define SKL_REVID_F0 0x5
2557
e87a005d
JN
2558#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2559
ef712bb4 2560#define BXT_REVID_A0 0x0
fffda3f4 2561#define BXT_REVID_A1 0x1
ef712bb4
JN
2562#define BXT_REVID_B0 0x3
2563#define BXT_REVID_C0 0x9
6c74c87f 2564
e87a005d
JN
2565#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2566
85436696
JB
2567/*
2568 * The genX designation typically refers to the render engine, so render
2569 * capability related checks should use IS_GEN, while display and other checks
2570 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2571 * chips, etc.).
2572 */
cae5852d
ZN
2573#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2574#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2575#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2576#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2577#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2578#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2579#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2580#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2581
73ae478c
BW
2582#define RENDER_RING (1<<RCS)
2583#define BSD_RING (1<<VCS)
2584#define BLT_RING (1<<BCS)
2585#define VEBOX_RING (1<<VECS)
845f74a7 2586#define BSD2_RING (1<<VCS2)
63c42e56 2587#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2588#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2589#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2590#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2591#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2592#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2593 __I915__(dev)->ellc_size)
cae5852d
ZN
2594#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2595
254f965c 2596#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2597#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2598#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2599#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2600#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2601
05394f39 2602#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2603#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2604
b45305fc
DV
2605/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2606#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2607
2608/* WaRsDisableCoarsePowerGating:skl,bxt */
2609#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2610 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2611 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2612/*
2613 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2614 * even when in MSI mode. This results in spurious interrupt warnings if the
2615 * legacy irq no. is shared with another device. The kernel then disables that
2616 * interrupt source and so prevents the other device from working properly.
2617 */
2618#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2619#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2620
cae5852d
ZN
2621/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2622 * rows, which changed the alignment requirements and fence programming.
2623 */
2624#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2625 IS_I915GM(dev)))
cae5852d
ZN
2626#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2627#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2628
2629#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2630#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2631#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2632
dbf7786e 2633#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2634
0c9b3715
JN
2635#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2636 INTEL_INFO(dev)->gen >= 9)
2637
dd93be58 2638#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2639#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2640#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2641 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2642 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2643#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2644 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2645 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2646 IS_KABYLAKE(dev))
58abf1da
RV
2647#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2648#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2649
7b403ffb 2650#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2651
2b81b844
RV
2652#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2653#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2654
a9ed33ca
AJ
2655#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2656 INTEL_INFO(dev)->gen >= 8)
2657
97d3308a 2658#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2659 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2660 !IS_BROXTON(dev))
97d3308a 2661
17a303ec
PZ
2662#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2663#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2664#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2665#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2666#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2667#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2668#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2669#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2670#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2671#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2672
f2fbc690 2673#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2674#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2675#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2676#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2677#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2678#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2679#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2680#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2681#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2682
666a4537
WB
2683#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2684 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2685
040d2baa
BW
2686/* DPF == dynamic parity feature */
2687#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2688#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2689
c8735b0c 2690#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2691#define GEN9_FREQ_SCALER 3
c8735b0c 2692
05394f39
CW
2693#include "i915_trace.h"
2694
baa70943 2695extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2696extern int i915_max_ioctl;
2697
1751fcf9
ML
2698extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2699extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2700
c838d719 2701/* i915_dma.c */
22eae947 2702extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2703extern int i915_driver_unload(struct drm_device *);
2885f6ac 2704extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2705extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2706extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2707 struct drm_file *file);
673a394b 2708extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2709 struct drm_file *file);
c43b5634 2710#ifdef CONFIG_COMPAT
0d6aa60b
DA
2711extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2712 unsigned long arg);
c43b5634 2713#endif
8e96d9c4 2714extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2715extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2716extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2717extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2718extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2719extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2720extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2721int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2722
77913b39
JN
2723/* intel_hotplug.c */
2724void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2725void intel_hpd_init(struct drm_i915_private *dev_priv);
2726void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2727void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2728bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2729
1da177e4 2730/* i915_irq.c */
10cd45b6 2731void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2732__printf(3, 4)
2733void i915_handle_error(struct drm_device *dev, bool wedged,
2734 const char *fmt, ...);
1da177e4 2735
b963291c 2736extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2737int intel_irq_install(struct drm_i915_private *dev_priv);
2738void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2739
2740extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2741extern void intel_uncore_early_sanitize(struct drm_device *dev,
2742 bool restore_forcewake);
907b28c5 2743extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2744extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2745extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2746extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2747extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2748const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2749void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2750 enum forcewake_domains domains);
59bad947 2751void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2752 enum forcewake_domains domains);
a6111f7b
CW
2753/* Like above but the caller must manage the uncore.lock itself.
2754 * Must be used with I915_READ_FW and friends.
2755 */
2756void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2757 enum forcewake_domains domains);
2758void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2759 enum forcewake_domains domains);
59bad947 2760void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2761static inline bool intel_vgpu_active(struct drm_device *dev)
2762{
2763 return to_i915(dev)->vgpu.active;
2764}
b1f14ad0 2765
7c463586 2766void
50227e1c 2767i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2768 u32 status_mask);
7c463586
KP
2769
2770void
50227e1c 2771i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2772 u32 status_mask);
7c463586 2773
f8b79e58
ID
2774void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2775void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2776void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2777 uint32_t mask,
2778 uint32_t bits);
fbdedaea
VS
2779void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2780 uint32_t interrupt_mask,
2781 uint32_t enabled_irq_mask);
2782static inline void
2783ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2784{
2785 ilk_update_display_irq(dev_priv, bits, bits);
2786}
2787static inline void
2788ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2789{
2790 ilk_update_display_irq(dev_priv, bits, 0);
2791}
013d3752
VS
2792void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2793 enum pipe pipe,
2794 uint32_t interrupt_mask,
2795 uint32_t enabled_irq_mask);
2796static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2797 enum pipe pipe, uint32_t bits)
2798{
2799 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2800}
2801static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2802 enum pipe pipe, uint32_t bits)
2803{
2804 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2805}
47339cd9
DV
2806void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2807 uint32_t interrupt_mask,
2808 uint32_t enabled_irq_mask);
14443261
VS
2809static inline void
2810ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2811{
2812 ibx_display_interrupt_update(dev_priv, bits, bits);
2813}
2814static inline void
2815ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2816{
2817 ibx_display_interrupt_update(dev_priv, bits, 0);
2818}
2819
f8b79e58 2820
673a394b 2821/* i915_gem.c */
673a394b
EA
2822int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2823 struct drm_file *file_priv);
2824int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
2826int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file_priv);
2828int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2829 struct drm_file *file_priv);
de151cf6
JB
2830int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2831 struct drm_file *file_priv);
673a394b
EA
2832int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2833 struct drm_file *file_priv);
2834int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2835 struct drm_file *file_priv);
ba8b7ccb 2836void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2837 struct drm_i915_gem_request *req);
adeca76d 2838void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2839int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2840 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2841 struct list_head *vmas);
673a394b
EA
2842int i915_gem_execbuffer(struct drm_device *dev, void *data,
2843 struct drm_file *file_priv);
76446cac
JB
2844int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2845 struct drm_file *file_priv);
673a394b
EA
2846int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2847 struct drm_file *file_priv);
199adf40
BW
2848int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2849 struct drm_file *file);
2850int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file);
673a394b
EA
2852int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2853 struct drm_file *file_priv);
3ef94daa
CW
2854int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2855 struct drm_file *file_priv);
673a394b
EA
2856int i915_gem_set_tiling(struct drm_device *dev, void *data,
2857 struct drm_file *file_priv);
2858int i915_gem_get_tiling(struct drm_device *dev, void *data,
2859 struct drm_file *file_priv);
5cc9ed4b
CW
2860int i915_gem_init_userptr(struct drm_device *dev);
2861int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2862 struct drm_file *file);
5a125c3c
EA
2863int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2864 struct drm_file *file_priv);
23ba4fd0
BW
2865int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2866 struct drm_file *file_priv);
d64aa096
ID
2867void i915_gem_load_init(struct drm_device *dev);
2868void i915_gem_load_cleanup(struct drm_device *dev);
42dcedd4
CW
2869void *i915_gem_object_alloc(struct drm_device *dev);
2870void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2871void i915_gem_object_init(struct drm_i915_gem_object *obj,
2872 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2873struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2874 size_t size);
ea70299d
DG
2875struct drm_i915_gem_object *i915_gem_object_create_from_data(
2876 struct drm_device *dev, const void *data, size_t size);
673a394b 2877void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2878void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2879
0875546c
DV
2880/* Flags used by pin/bind&friends. */
2881#define PIN_MAPPABLE (1<<0)
2882#define PIN_NONBLOCK (1<<1)
2883#define PIN_GLOBAL (1<<2)
2884#define PIN_OFFSET_BIAS (1<<3)
2885#define PIN_USER (1<<4)
2886#define PIN_UPDATE (1<<5)
101b506a
MT
2887#define PIN_ZONE_4G (1<<6)
2888#define PIN_HIGH (1<<7)
506a8e87 2889#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2890#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2891int __must_check
2892i915_gem_object_pin(struct drm_i915_gem_object *obj,
2893 struct i915_address_space *vm,
2894 uint32_t alignment,
2895 uint64_t flags);
2896int __must_check
2897i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2898 const struct i915_ggtt_view *view,
2899 uint32_t alignment,
2900 uint64_t flags);
fe14d5f4
TU
2901
2902int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2903 u32 flags);
d0710abb 2904void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2905int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2906/*
2907 * BEWARE: Do not use the function below unless you can _absolutely_
2908 * _guarantee_ VMA in question is _not in use_ anywhere.
2909 */
2910int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2911int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2912void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2913void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2914
4c914c0c
BV
2915int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2916 int *needs_clflush);
2917
37e680a1 2918int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2919
2920static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2921{
ee286370
CW
2922 return sg->length >> PAGE_SHIFT;
2923}
67d5a50c 2924
033908ae
DG
2925struct page *
2926i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2927
ee286370
CW
2928static inline struct page *
2929i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2930{
ee286370
CW
2931 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2932 return NULL;
67d5a50c 2933
ee286370
CW
2934 if (n < obj->get_page.last) {
2935 obj->get_page.sg = obj->pages->sgl;
2936 obj->get_page.last = 0;
2937 }
67d5a50c 2938
ee286370
CW
2939 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2940 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2941 if (unlikely(sg_is_chain(obj->get_page.sg)))
2942 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2943 }
67d5a50c 2944
ee286370 2945 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2946}
ee286370 2947
a5570178
CW
2948static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2949{
2950 BUG_ON(obj->pages == NULL);
2951 obj->pages_pin_count++;
2952}
2953static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2954{
2955 BUG_ON(obj->pages_pin_count == 0);
2956 obj->pages_pin_count--;
2957}
2958
54cf91dc 2959int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2960int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2961 struct intel_engine_cs *to,
2962 struct drm_i915_gem_request **to_req);
e2d05a8b 2963void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2964 struct drm_i915_gem_request *req);
ff72145b
DA
2965int i915_gem_dumb_create(struct drm_file *file_priv,
2966 struct drm_device *dev,
2967 struct drm_mode_create_dumb *args);
da6b51d0
DA
2968int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2969 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2970/**
2971 * Returns true if seq1 is later than seq2.
2972 */
2973static inline bool
2974i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2975{
2976 return (int32_t)(seq1 - seq2) >= 0;
2977}
2978
821485dc
CW
2979static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2980 bool lazy_coherency)
2981{
2982 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2983 return i915_seqno_passed(seqno, req->previous_seqno);
2984}
2985
1b5a433a
JH
2986static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2987 bool lazy_coherency)
2988{
821485dc 2989 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
1b5a433a
JH
2990 return i915_seqno_passed(seqno, req->seqno);
2991}
2992
fca26bb4
MK
2993int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2994int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2995
8d9fc7fd 2996struct drm_i915_gem_request *
a4872ba6 2997i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2998
b29c19b6 2999bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 3000void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 3001int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 3002 bool interruptible);
84c33a64 3003
1f83fee0
DV
3004static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3005{
3006 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 3007 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
3008}
3009
3010static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3011{
2ac0f450
MK
3012 return atomic_read(&error->reset_counter) & I915_WEDGED;
3013}
3014
3015static inline u32 i915_reset_count(struct i915_gpu_error *error)
3016{
3017 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3018}
a71d8d94 3019
88b4aa87
MK
3020static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3021{
3022 return dev_priv->gpu_error.stop_rings == 0 ||
3023 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3024}
3025
3026static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3027{
3028 return dev_priv->gpu_error.stop_rings == 0 ||
3029 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3030}
3031
069efc1d 3032void i915_gem_reset(struct drm_device *dev);
000433b6 3033bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3034int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 3035int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 3036int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3037int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3038void i915_gem_init_swizzling(struct drm_device *dev);
9a15a873 3039void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 3040int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3041int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3042void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3043 struct drm_i915_gem_object *batch_obj,
3044 bool flush_caches);
75289874 3045#define i915_add_request(req) \
fcfa423c 3046 __i915_add_request(req, NULL, true)
75289874 3047#define i915_add_request_no_flush(req) \
fcfa423c 3048 __i915_add_request(req, NULL, false)
9c654818 3049int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3050 unsigned reset_counter,
3051 bool interruptible,
3052 s64 *timeout,
2e1b8730 3053 struct intel_rps_client *rps);
a4b3a571 3054int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3055int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3056int __must_check
2e2f351d
CW
3057i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3058 bool readonly);
3059int __must_check
2021746e
CW
3060i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3061 bool write);
3062int __must_check
dabdfe02
CW
3063i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3064int __must_check
2da3b9b9
CW
3065i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3066 u32 alignment,
e6617330
TU
3067 const struct i915_ggtt_view *view);
3068void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3069 const struct i915_ggtt_view *view);
00731155 3070int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3071 int align);
b29c19b6 3072int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3073void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3074
0fa87796
ID
3075uint32_t
3076i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3077uint32_t
d865110c
ID
3078i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3079 int tiling_mode, bool fenced);
467cffba 3080
e4ffd173
CW
3081int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3082 enum i915_cache_level cache_level);
3083
1286ff73
DV
3084struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3085 struct dma_buf *dma_buf);
3086
3087struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3088 struct drm_gem_object *gem_obj, int flags);
3089
088e0df4
MT
3090u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3091 const struct i915_ggtt_view *view);
3092u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3093 struct i915_address_space *vm);
3094static inline u64
ec7adb6e 3095i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3096{
9abc4648 3097 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3098}
ec7adb6e 3099
a70a3148 3100bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3101bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3102 const struct i915_ggtt_view *view);
a70a3148 3103bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3104 struct i915_address_space *vm);
fe14d5f4 3105
a70a3148
BW
3106unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3107 struct i915_address_space *vm);
fe14d5f4 3108struct i915_vma *
ec7adb6e
JL
3109i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3110 struct i915_address_space *vm);
3111struct i915_vma *
3112i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3113 const struct i915_ggtt_view *view);
fe14d5f4 3114
accfef2e
BW
3115struct i915_vma *
3116i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3117 struct i915_address_space *vm);
3118struct i915_vma *
3119i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3120 const struct i915_ggtt_view *view);
5c2abbea 3121
ec7adb6e
JL
3122static inline struct i915_vma *
3123i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3124{
3125 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3126}
ec7adb6e 3127bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3128
a70a3148 3129/* Some GGTT VM helpers */
5dc383b0 3130#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3131 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3132static inline bool i915_is_ggtt(struct i915_address_space *vm)
3133{
3134 struct i915_address_space *ggtt =
3135 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3136 return vm == ggtt;
3137}
3138
841cd773
DV
3139static inline struct i915_hw_ppgtt *
3140i915_vm_to_ppgtt(struct i915_address_space *vm)
3141{
3142 WARN_ON(i915_is_ggtt(vm));
3143
3144 return container_of(vm, struct i915_hw_ppgtt, base);
3145}
3146
3147
a70a3148
BW
3148static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3149{
9abc4648 3150 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3151}
3152
3153static inline unsigned long
3154i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3155{
5dc383b0 3156 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3157}
c37e2204
BW
3158
3159static inline int __must_check
3160i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3161 uint32_t alignment,
1ec9e26d 3162 unsigned flags)
c37e2204 3163{
5dc383b0
DV
3164 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3165 alignment, flags | PIN_GLOBAL);
c37e2204 3166}
a70a3148 3167
b287110e
DV
3168static inline int
3169i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3170{
3171 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3172}
3173
e6617330
TU
3174void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3175 const struct i915_ggtt_view *view);
3176static inline void
3177i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3178{
3179 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3180}
b287110e 3181
41a36b73
DV
3182/* i915_gem_fence.c */
3183int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3184int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3185
3186bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3187void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3188
3189void i915_gem_restore_fences(struct drm_device *dev);
3190
7f96ecaf
DV
3191void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3192void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3193void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3194
254f965c 3195/* i915_gem_context.c */
8245be31 3196int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3197void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3198void i915_gem_context_reset(struct drm_device *dev);
e422b888 3199int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3200int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3201void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3202int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3203struct intel_context *
41bde553 3204i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3205void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3206struct drm_i915_gem_object *
3207i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3208static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3209{
691e6415 3210 kref_get(&ctx->ref);
dce3271b
MK
3211}
3212
273497e5 3213static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3214{
691e6415 3215 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3216}
3217
273497e5 3218static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3219{
821d66dd 3220 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3221}
3222
84624813
BW
3223int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3224 struct drm_file *file);
3225int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3226 struct drm_file *file);
c9dc0f35
CW
3227int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3228 struct drm_file *file_priv);
3229int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3230 struct drm_file *file_priv);
1286ff73 3231
679845ed
BW
3232/* i915_gem_evict.c */
3233int __must_check i915_gem_evict_something(struct drm_device *dev,
3234 struct i915_address_space *vm,
3235 int min_size,
3236 unsigned alignment,
3237 unsigned cache_level,
d23db88c
CW
3238 unsigned long start,
3239 unsigned long end,
1ec9e26d 3240 unsigned flags);
506a8e87 3241int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3242int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3243
0260c420 3244/* belongs in i915_gem_gtt.h */
d09105c6 3245static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3246{
3247 if (INTEL_INFO(dev)->gen < 6)
3248 intel_gtt_chipset_flush();
3249}
246cbfb5 3250
9797fbfb 3251/* i915_gem_stolen.c */
d713fd49
PZ
3252int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3253 struct drm_mm_node *node, u64 size,
3254 unsigned alignment);
a9da512b
PZ
3255int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3256 struct drm_mm_node *node, u64 size,
3257 unsigned alignment, u64 start,
3258 u64 end);
d713fd49
PZ
3259void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3260 struct drm_mm_node *node);
9797fbfb
CW
3261int i915_gem_init_stolen(struct drm_device *dev);
3262void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3263struct drm_i915_gem_object *
3264i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3265struct drm_i915_gem_object *
3266i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3267 u32 stolen_offset,
3268 u32 gtt_offset,
3269 u32 size);
9797fbfb 3270
be6a0376
DV
3271/* i915_gem_shrinker.c */
3272unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3273 unsigned long target,
be6a0376
DV
3274 unsigned flags);
3275#define I915_SHRINK_PURGEABLE 0x1
3276#define I915_SHRINK_UNBOUND 0x2
3277#define I915_SHRINK_BOUND 0x4
5763ff04 3278#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3279unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3280void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3281void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3282
3283
673a394b 3284/* i915_gem_tiling.c */
2c1792a1 3285static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3286{
50227e1c 3287 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3288
3289 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3290 obj->tiling_mode != I915_TILING_NONE;
3291}
3292
673a394b 3293/* i915_gem_debug.c */
23bc5982
CW
3294#if WATCH_LISTS
3295int i915_verify_lists(struct drm_device *dev);
673a394b 3296#else
23bc5982 3297#define i915_verify_lists(dev) 0
673a394b 3298#endif
1da177e4 3299
2017263e 3300/* i915_debugfs.c */
27c202ad
BG
3301int i915_debugfs_init(struct drm_minor *minor);
3302void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3303#ifdef CONFIG_DEBUG_FS
249e87de 3304int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3305void intel_display_crc_init(struct drm_device *dev);
3306#else
101057fa
DV
3307static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3308{ return 0; }
f8c168fa 3309static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3310#endif
84734a04
MK
3311
3312/* i915_gpu_error.c */
edc3d884
MK
3313__printf(2, 3)
3314void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3315int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3316 const struct i915_error_state_file_priv *error);
4dc955f7 3317int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3318 struct drm_i915_private *i915,
4dc955f7
MK
3319 size_t count, loff_t pos);
3320static inline void i915_error_state_buf_release(
3321 struct drm_i915_error_state_buf *eb)
3322{
3323 kfree(eb->buf);
3324}
58174462
MK
3325void i915_capture_error_state(struct drm_device *dev, bool wedge,
3326 const char *error_msg);
84734a04
MK
3327void i915_error_state_get(struct drm_device *dev,
3328 struct i915_error_state_file_priv *error_priv);
3329void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3330void i915_destroy_error_state(struct drm_device *dev);
3331
3332void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3333const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3334
351e3db2 3335/* i915_cmd_parser.c */
d728c8ef 3336int i915_cmd_parser_get_version(void);
a4872ba6
OM
3337int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3338void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3339bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3340int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3341 struct drm_i915_gem_object *batch_obj,
78a42377 3342 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3343 u32 batch_start_offset,
b9ffd80e 3344 u32 batch_len,
351e3db2
BV
3345 bool is_master);
3346
317c35d1
JB
3347/* i915_suspend.c */
3348extern int i915_save_state(struct drm_device *dev);
3349extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3350
0136db58
BW
3351/* i915_sysfs.c */
3352void i915_setup_sysfs(struct drm_device *dev_priv);
3353void i915_teardown_sysfs(struct drm_device *dev_priv);
3354
f899fc64
CW
3355/* intel_i2c.c */
3356extern int intel_setup_gmbus(struct drm_device *dev);
3357extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3358extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3359 unsigned int pin);
3bd7d909 3360
0184df46
JN
3361extern struct i2c_adapter *
3362intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3363extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3364extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3365static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3366{
3367 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3368}
f899fc64
CW
3369extern void intel_i2c_reset(struct drm_device *dev);
3370
8b8e1a89 3371/* intel_bios.c */
98f3a1dc 3372int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3373bool intel_bios_is_valid_vbt(const void *buf, size_t size);
8b8e1a89 3374
3b617967 3375/* intel_opregion.c */
44834a67 3376#ifdef CONFIG_ACPI
27d50c82 3377extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3378extern void intel_opregion_init(struct drm_device *dev);
3379extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3380extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3381extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3382 bool enable);
ecbc5cf3
JN
3383extern int intel_opregion_notify_adapter(struct drm_device *dev,
3384 pci_power_t state);
65e082c9 3385#else
27d50c82 3386static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3387static inline void intel_opregion_init(struct drm_device *dev) { return; }
3388static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3389static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3390static inline int
3391intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3392{
3393 return 0;
3394}
ecbc5cf3
JN
3395static inline int
3396intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3397{
3398 return 0;
3399}
65e082c9 3400#endif
8ee1c3db 3401
723bfd70
JB
3402/* intel_acpi.c */
3403#ifdef CONFIG_ACPI
3404extern void intel_register_dsm_handler(void);
3405extern void intel_unregister_dsm_handler(void);
3406#else
3407static inline void intel_register_dsm_handler(void) { return; }
3408static inline void intel_unregister_dsm_handler(void) { return; }
3409#endif /* CONFIG_ACPI */
3410
79e53945 3411/* modesetting */
f817586c 3412extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3413extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3414extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3415extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3416extern void intel_connector_unregister(struct intel_connector *);
28d52043 3417extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3418extern void intel_display_resume(struct drm_device *dev);
44cec740 3419extern void i915_redisable_vga(struct drm_device *dev);
04098753 3420extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3421extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3422extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3423extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3424extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3425 bool enable);
0206e353 3426extern void intel_detect_pch(struct drm_device *dev);
0136db58 3427extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3428
2911a35b 3429extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3430int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3431 struct drm_file *file);
b6359918
MK
3432int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3433 struct drm_file *file);
575155a9 3434
6ef3d427
CW
3435/* overlay */
3436extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3437extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3438 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3439
3440extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3441extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3442 struct drm_device *dev,
3443 struct intel_display_error_state *error);
6ef3d427 3444
151a49d0
TR
3445int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3446int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3447
3448/* intel_sideband.c */
707b6e3d
D
3449u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3450void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3451u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3452u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3453void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3454u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3455void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3456u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3457void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3458u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3459void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3460u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3461void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3462u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3463void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3464u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3465 enum intel_sbi_destination destination);
3466void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3467 enum intel_sbi_destination destination);
e9fe51c6
SK
3468u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3469void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3470
616bc820
VS
3471int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3472int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3473
0b274481
BW
3474#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3475#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3476
3477#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3478#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3479#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3480#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3481
3482#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3483#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3484#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3485#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3486
698b3135
CW
3487/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3488 * will be implemented using 2 32-bit writes in an arbitrary order with
3489 * an arbitrary delay between them. This can cause the hardware to
3490 * act upon the intermediate value, possibly leading to corruption and
3491 * machine death. You have been warned.
3492 */
0b274481
BW
3493#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3494#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3495
50877445 3496#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3497 u32 upper, lower, old_upper, loop = 0; \
3498 upper = I915_READ(upper_reg); \
ee0a227b 3499 do { \
acd29f7b 3500 old_upper = upper; \
ee0a227b 3501 lower = I915_READ(lower_reg); \
acd29f7b
CW
3502 upper = I915_READ(upper_reg); \
3503 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3504 (u64)upper << 32 | lower; })
50877445 3505
cae5852d
ZN
3506#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3507#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3508
75aa3f63
VS
3509#define __raw_read(x, s) \
3510static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3511 i915_reg_t reg) \
75aa3f63 3512{ \
f0f59a00 3513 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3514}
3515
3516#define __raw_write(x, s) \
3517static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3518 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3519{ \
f0f59a00 3520 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3521}
3522__raw_read(8, b)
3523__raw_read(16, w)
3524__raw_read(32, l)
3525__raw_read(64, q)
3526
3527__raw_write(8, b)
3528__raw_write(16, w)
3529__raw_write(32, l)
3530__raw_write(64, q)
3531
3532#undef __raw_read
3533#undef __raw_write
3534
a6111f7b
CW
3535/* These are untraced mmio-accessors that are only valid to be used inside
3536 * criticial sections inside IRQ handlers where forcewake is explicitly
3537 * controlled.
3538 * Think twice, and think again, before using these.
3539 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3540 * intel_uncore_forcewake_irqunlock().
3541 */
75aa3f63
VS
3542#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3543#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3544#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3545
55bc60db
VS
3546/* "Broadcast RGB" property */
3547#define INTEL_BROADCAST_RGB_AUTO 0
3548#define INTEL_BROADCAST_RGB_FULL 1
3549#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3550
f0f59a00 3551static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3552{
666a4537 3553 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3554 return VLV_VGACNTRL;
92e23b99
SJ
3555 else if (INTEL_INFO(dev)->gen >= 5)
3556 return CPU_VGACNTRL;
766aa1c4
VS
3557 else
3558 return VGACNTRL;
3559}
3560
2bb4629a
VS
3561static inline void __user *to_user_ptr(u64 address)
3562{
3563 return (void __user *)(uintptr_t)address;
3564}
3565
df97729f
ID
3566static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3567{
3568 unsigned long j = msecs_to_jiffies(m);
3569
3570 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3571}
3572
7bd0e226
DV
3573static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3574{
3575 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3576}
3577
df97729f
ID
3578static inline unsigned long
3579timespec_to_jiffies_timeout(const struct timespec *value)
3580{
3581 unsigned long j = timespec_to_jiffies(value);
3582
3583 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3584}
3585
dce56b3c
PZ
3586/*
3587 * If you need to wait X milliseconds between events A and B, but event B
3588 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3589 * when event A happened, then just before event B you call this function and
3590 * pass the timestamp as the first argument, and X as the second argument.
3591 */
3592static inline void
3593wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3594{
ec5e0cfb 3595 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3596
3597 /*
3598 * Don't re-read the value of "jiffies" every time since it may change
3599 * behind our back and break the math.
3600 */
3601 tmp_jiffies = jiffies;
3602 target_jiffies = timestamp_jiffies +
3603 msecs_to_jiffies_timeout(to_wait_ms);
3604
3605 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3606 remaining_jiffies = target_jiffies - tmp_jiffies;
3607 while (remaining_jiffies)
3608 remaining_jiffies =
3609 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3610 }
3611}
3612
581c26e8
JH
3613static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3614 struct drm_i915_gem_request *req)
3615{
3616 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3617 i915_gem_request_assign(&ring->trace_irq_req, req);
3618}
3619
1da177e4 3620#endif