]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_request.c
drm/i915: Drop flushing of the object free list/worker from i915_gem_suspend
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem_request.c
CommitLineData
05235c53
CW
1/*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
fa545cbf 25#include <linux/prefetch.h>
b52992c0 26#include <linux/dma-fence-array.h>
e6017571
IM
27#include <linux/sched.h>
28#include <linux/sched/clock.h>
f361bf4a 29#include <linux/sched/signal.h>
fa545cbf 30
05235c53
CW
31#include "i915_drv.h"
32
f54d1867 33static const char *i915_fence_get_driver_name(struct dma_fence *fence)
04769652
CW
34{
35 return "i915";
36}
37
f54d1867 38static const char *i915_fence_get_timeline_name(struct dma_fence *fence)
04769652 39{
05506b5b
CW
40 /* The timeline struct (as part of the ppgtt underneath a context)
41 * may be freed when the request is no longer in use by the GPU.
42 * We could extend the life of a context to beyond that of all
43 * fences, possibly keeping the hw resource around indefinitely,
44 * or we just give them a false name. Since
45 * dma_fence_ops.get_timeline_name is a debug feature, the occasional
46 * lie seems justifiable.
47 */
48 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
49 return "signaled";
50
73cb9701 51 return to_request(fence)->timeline->common->name;
04769652
CW
52}
53
f54d1867 54static bool i915_fence_signaled(struct dma_fence *fence)
04769652
CW
55{
56 return i915_gem_request_completed(to_request(fence));
57}
58
f54d1867 59static bool i915_fence_enable_signaling(struct dma_fence *fence)
04769652
CW
60{
61 if (i915_fence_signaled(fence))
62 return false;
63
f7b02a52 64 intel_engine_enable_signaling(to_request(fence), true);
9f90ff39 65 return !i915_fence_signaled(fence);
04769652
CW
66}
67
f54d1867 68static signed long i915_fence_wait(struct dma_fence *fence,
04769652 69 bool interruptible,
e95433c7 70 signed long timeout)
04769652 71{
e95433c7 72 return i915_wait_request(to_request(fence), interruptible, timeout);
04769652
CW
73}
74
f54d1867 75static void i915_fence_release(struct dma_fence *fence)
04769652
CW
76{
77 struct drm_i915_gem_request *req = to_request(fence);
78
fc158405
CW
79 /* The request is put onto a RCU freelist (i.e. the address
80 * is immediately reused), mark the fences as being freed now.
81 * Otherwise the debugobjects for the fences are only marked as
82 * freed when the slab cache itself is freed, and so we would get
83 * caught trying to reuse dead objects.
84 */
85 i915_sw_fence_fini(&req->submit);
fc158405 86
04769652
CW
87 kmem_cache_free(req->i915->requests, req);
88}
89
f54d1867 90const struct dma_fence_ops i915_fence_ops = {
04769652
CW
91 .get_driver_name = i915_fence_get_driver_name,
92 .get_timeline_name = i915_fence_get_timeline_name,
93 .enable_signaling = i915_fence_enable_signaling,
94 .signaled = i915_fence_signaled,
95 .wait = i915_fence_wait,
96 .release = i915_fence_release,
04769652
CW
97};
98
05235c53
CW
99static inline void
100i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
101{
c8659efa 102 struct drm_i915_file_private *file_priv;
05235c53 103
c8659efa 104 file_priv = request->file_priv;
05235c53
CW
105 if (!file_priv)
106 return;
107
108 spin_lock(&file_priv->mm.lock);
c8659efa
CW
109 if (request->file_priv) {
110 list_del(&request->client_link);
111 request->file_priv = NULL;
112 }
05235c53 113 spin_unlock(&file_priv->mm.lock);
05235c53
CW
114}
115
52e54209
CW
116static struct i915_dependency *
117i915_dependency_alloc(struct drm_i915_private *i915)
118{
119 return kmem_cache_alloc(i915->dependencies, GFP_KERNEL);
120}
121
122static void
123i915_dependency_free(struct drm_i915_private *i915,
124 struct i915_dependency *dep)
125{
126 kmem_cache_free(i915->dependencies, dep);
127}
128
129static void
130__i915_priotree_add_dependency(struct i915_priotree *pt,
131 struct i915_priotree *signal,
132 struct i915_dependency *dep,
133 unsigned long flags)
134{
20311bd3 135 INIT_LIST_HEAD(&dep->dfs_link);
52e54209
CW
136 list_add(&dep->wait_link, &signal->waiters_list);
137 list_add(&dep->signal_link, &pt->signalers_list);
138 dep->signaler = signal;
139 dep->flags = flags;
140}
141
142static int
143i915_priotree_add_dependency(struct drm_i915_private *i915,
144 struct i915_priotree *pt,
145 struct i915_priotree *signal)
146{
147 struct i915_dependency *dep;
148
149 dep = i915_dependency_alloc(i915);
150 if (!dep)
151 return -ENOMEM;
152
153 __i915_priotree_add_dependency(pt, signal, dep, I915_DEPENDENCY_ALLOC);
154 return 0;
155}
156
157static void
158i915_priotree_fini(struct drm_i915_private *i915, struct i915_priotree *pt)
159{
160 struct i915_dependency *dep, *next;
161
6c067579 162 GEM_BUG_ON(!list_empty(&pt->link));
20311bd3 163
52e54209
CW
164 /* Everyone we depended upon (the fences we wait to be signaled)
165 * should retire before us and remove themselves from our list.
166 * However, retirement is run independently on each timeline and
167 * so we may be called out-of-order.
168 */
169 list_for_each_entry_safe(dep, next, &pt->signalers_list, signal_link) {
170 list_del(&dep->wait_link);
171 if (dep->flags & I915_DEPENDENCY_ALLOC)
172 i915_dependency_free(i915, dep);
173 }
174
175 /* Remove ourselves from everyone who depends upon us */
176 list_for_each_entry_safe(dep, next, &pt->waiters_list, wait_link) {
177 list_del(&dep->signal_link);
178 if (dep->flags & I915_DEPENDENCY_ALLOC)
179 i915_dependency_free(i915, dep);
180 }
181}
182
183static void
184i915_priotree_init(struct i915_priotree *pt)
185{
186 INIT_LIST_HEAD(&pt->signalers_list);
187 INIT_LIST_HEAD(&pt->waiters_list);
6c067579 188 INIT_LIST_HEAD(&pt->link);
20311bd3 189 pt->priority = INT_MIN;
52e54209
CW
190}
191
12d3173b
CW
192static int reset_all_global_seqno(struct drm_i915_private *i915, u32 seqno)
193{
12d3173b
CW
194 struct intel_engine_cs *engine;
195 enum intel_engine_id id;
196 int ret;
197
198 /* Carefully retire all requests without writing to the rings */
199 ret = i915_gem_wait_for_idle(i915,
200 I915_WAIT_INTERRUPTIBLE |
201 I915_WAIT_LOCKED);
202 if (ret)
203 return ret;
204
12d3173b
CW
205 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
206 for_each_engine(engine, i915, id) {
ae351beb
CW
207 struct i915_gem_timeline *timeline;
208 struct intel_timeline *tl = engine->timeline;
12d3173b
CW
209
210 if (!i915_seqno_passed(seqno, tl->seqno)) {
211 /* spin until threads are complete */
212 while (intel_breadcrumbs_busy(engine))
213 cond_resched();
214 }
215
216 /* Finally reset hw state */
12d3173b 217 intel_engine_init_global_seqno(engine, seqno);
2ca9faa5 218 tl->seqno = seqno;
12d3173b 219
ae351beb 220 list_for_each_entry(timeline, &i915->gt.timelines, link)
7e8894e9
CW
221 memset(timeline->engine[id].global_sync, 0,
222 sizeof(timeline->engine[id].global_sync));
12d3173b
CW
223 }
224
225 return 0;
226}
227
228int i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno)
229{
230 struct drm_i915_private *dev_priv = to_i915(dev);
231
232 lockdep_assert_held(&dev_priv->drm.struct_mutex);
233
234 if (seqno == 0)
235 return -EINVAL;
236
237 /* HWS page needs to be set less than what we
238 * will inject to ring
239 */
240 return reset_all_global_seqno(dev_priv, seqno - 1);
241}
242
243static int reserve_seqno(struct intel_engine_cs *engine)
244{
245 u32 active = ++engine->timeline->inflight_seqnos;
246 u32 seqno = engine->timeline->seqno;
247 int ret;
248
249 /* Reservation is fine until we need to wrap around */
250 if (likely(!add_overflows(seqno, active)))
251 return 0;
252
253 ret = reset_all_global_seqno(engine->i915, 0);
254 if (ret) {
255 engine->timeline->inflight_seqnos--;
256 return ret;
257 }
258
259 return 0;
260}
261
9b6586ae
CW
262static void unreserve_seqno(struct intel_engine_cs *engine)
263{
264 GEM_BUG_ON(!engine->timeline->inflight_seqnos);
265 engine->timeline->inflight_seqnos--;
266}
267
fa545cbf
CW
268void i915_gem_retire_noop(struct i915_gem_active *active,
269 struct drm_i915_gem_request *request)
270{
271 /* Space left intentionally blank */
272}
273
cbb60b4b
CW
274static void advance_ring(struct drm_i915_gem_request *request)
275{
276 unsigned int tail;
277
278 /* We know the GPU must have read the request to have
279 * sent us the seqno + interrupt, so use the position
280 * of tail of the request to update the last known position
281 * of the GPU head.
282 *
283 * Note this requires that we are always called in request
284 * completion order.
285 */
e6ba9992
CW
286 if (list_is_last(&request->ring_link, &request->ring->request_list)) {
287 /* We may race here with execlists resubmitting this request
288 * as we retire it. The resubmission will move the ring->tail
289 * forwards (to request->wa_tail). We either read the
290 * current value that was written to hw, or the value that
291 * is just about to be. Either works, if we miss the last two
292 * noops - they are safe to be replayed on a reset.
293 */
294 tail = READ_ONCE(request->ring->tail);
295 } else {
cbb60b4b 296 tail = request->postfix;
e6ba9992 297 }
cbb60b4b
CW
298 list_del(&request->ring_link);
299
300 request->ring->head = tail;
301}
302
b0fd47ad
CW
303static void free_capture_list(struct drm_i915_gem_request *request)
304{
305 struct i915_gem_capture_list *capture;
306
307 capture = request->capture_list;
308 while (capture) {
309 struct i915_gem_capture_list *next = capture->next;
310
311 kfree(capture);
312 capture = next;
313 }
314}
315
05235c53
CW
316static void i915_gem_request_retire(struct drm_i915_gem_request *request)
317{
e8a9c58f 318 struct intel_engine_cs *engine = request->engine;
fa545cbf
CW
319 struct i915_gem_active *active, *next;
320
4c7d62c6 321 lockdep_assert_held(&request->i915->drm.struct_mutex);
48bc2a4a 322 GEM_BUG_ON(!i915_sw_fence_signaled(&request->submit));
4c7d62c6 323 GEM_BUG_ON(!i915_gem_request_completed(request));
4302055b 324 GEM_BUG_ON(!request->i915->gt.active_requests);
4c7d62c6 325
05235c53 326 trace_i915_gem_request_retire(request);
80b204bc 327
e8a9c58f 328 spin_lock_irq(&engine->timeline->lock);
e95433c7 329 list_del_init(&request->link);
e8a9c58f 330 spin_unlock_irq(&engine->timeline->lock);
05235c53 331
4302055b
CW
332 if (!--request->i915->gt.active_requests) {
333 GEM_BUG_ON(!request->i915->gt.awake);
334 mod_delayed_work(request->i915->wq,
335 &request->i915->gt.idle_work,
336 msecs_to_jiffies(100));
337 }
9b6586ae 338 unreserve_seqno(request->engine);
cbb60b4b 339 advance_ring(request);
05235c53 340
b0fd47ad
CW
341 free_capture_list(request);
342
fa545cbf
CW
343 /* Walk through the active list, calling retire on each. This allows
344 * objects to track their GPU activity and mark themselves as idle
345 * when their *last* active request is completed (updating state
346 * tracking lists for eviction, active references for GEM, etc).
347 *
348 * As the ->retire() may free the node, we decouple it first and
349 * pass along the auxiliary information (to avoid dereferencing
350 * the node after the callback).
351 */
352 list_for_each_entry_safe(active, next, &request->active_list, link) {
353 /* In microbenchmarks or focusing upon time inside the kernel,
354 * we may spend an inordinate amount of time simply handling
355 * the retirement of requests and processing their callbacks.
356 * Of which, this loop itself is particularly hot due to the
357 * cache misses when jumping around the list of i915_gem_active.
358 * So we try to keep this loop as streamlined as possible and
359 * also prefetch the next i915_gem_active to try and hide
360 * the likely cache miss.
361 */
362 prefetchw(next);
363
364 INIT_LIST_HEAD(&active->link);
0eafec6d 365 RCU_INIT_POINTER(active->request, NULL);
fa545cbf
CW
366
367 active->retire(active, request);
368 }
369
05235c53
CW
370 i915_gem_request_remove_from_client(request);
371
e5e1fc47 372 /* Retirement decays the ban score as it is a sign of ctx progress */
bc1d53c6
MK
373 if (request->ctx->ban_score > 0)
374 request->ctx->ban_score--;
e5e1fc47 375
e8a9c58f
CW
376 /* The backing object for the context is done after switching to the
377 * *next* context. Therefore we cannot retire the previous context until
378 * the next context has already started running. However, since we
379 * cannot take the required locks at i915_gem_request_submit() we
380 * defer the unpinning of the active context to now, retirement of
381 * the subsequent request.
382 */
383 if (engine->last_retired_context)
384 engine->context_unpin(engine, engine->last_retired_context);
385 engine->last_retired_context = request->ctx;
d07f0e59
CW
386
387 dma_fence_signal(&request->fence);
52e54209
CW
388
389 i915_priotree_fini(request->i915, &request->priotree);
e8a261ea 390 i915_gem_request_put(request);
05235c53
CW
391}
392
393void i915_gem_request_retire_upto(struct drm_i915_gem_request *req)
394{
395 struct intel_engine_cs *engine = req->engine;
396 struct drm_i915_gem_request *tmp;
397
398 lockdep_assert_held(&req->i915->drm.struct_mutex);
4ffd6e0c
CW
399 GEM_BUG_ON(!i915_gem_request_completed(req));
400
e95433c7
CW
401 if (list_empty(&req->link))
402 return;
05235c53
CW
403
404 do {
73cb9701 405 tmp = list_first_entry(&engine->timeline->requests,
efdf7c06 406 typeof(*tmp), link);
05235c53
CW
407
408 i915_gem_request_retire(tmp);
409 } while (tmp != req);
05235c53
CW
410}
411
9b6586ae 412static u32 timeline_get_seqno(struct intel_timeline *tl)
05235c53 413{
9b6586ae 414 return ++tl->seqno;
28176ef4
CW
415}
416
d55ac5bf 417void __i915_gem_request_submit(struct drm_i915_gem_request *request)
5590af3e 418{
73cb9701 419 struct intel_engine_cs *engine = request->engine;
f2d13290
CW
420 struct intel_timeline *timeline;
421 u32 seqno;
5590af3e 422
e60a870d 423 GEM_BUG_ON(!irqs_disabled());
67520415 424 lockdep_assert_held(&engine->timeline->lock);
e60a870d 425
fe49789f
CW
426 trace_i915_gem_request_execute(request);
427
80b204bc
CW
428 /* Transfer from per-context onto the global per-engine timeline */
429 timeline = engine->timeline;
430 GEM_BUG_ON(timeline == request->timeline);
5590af3e 431
9b6586ae 432 seqno = timeline_get_seqno(timeline);
f2d13290
CW
433 GEM_BUG_ON(!seqno);
434 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine), seqno));
435
f2d13290
CW
436 /* We may be recursing from the signal callback of another i915 fence */
437 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
438 request->global_seqno = seqno;
439 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
f7b02a52 440 intel_engine_enable_signaling(request, false);
f2d13290
CW
441 spin_unlock(&request->lock);
442
caddfe71
CW
443 engine->emit_breadcrumb(request,
444 request->ring->vaddr + request->postfix);
5590af3e 445
bb89485e 446 spin_lock(&request->timeline->lock);
80b204bc
CW
447 list_move_tail(&request->link, &timeline->requests);
448 spin_unlock(&request->timeline->lock);
449
fe49789f 450 wake_up_all(&request->execute);
d55ac5bf
CW
451}
452
453void i915_gem_request_submit(struct drm_i915_gem_request *request)
454{
455 struct intel_engine_cs *engine = request->engine;
456 unsigned long flags;
23902e49 457
d55ac5bf
CW
458 /* Will be called from irq-context when using foreign fences. */
459 spin_lock_irqsave(&engine->timeline->lock, flags);
460
461 __i915_gem_request_submit(request);
462
463 spin_unlock_irqrestore(&engine->timeline->lock, flags);
464}
465
d6a2289d 466void __i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
d55ac5bf 467{
d6a2289d
CW
468 struct intel_engine_cs *engine = request->engine;
469 struct intel_timeline *timeline;
d55ac5bf 470
e60a870d 471 GEM_BUG_ON(!irqs_disabled());
67520415 472 lockdep_assert_held(&engine->timeline->lock);
48bc2a4a 473
d6a2289d
CW
474 /* Only unwind in reverse order, required so that the per-context list
475 * is kept in seqno/ring order.
476 */
477 GEM_BUG_ON(request->global_seqno != engine->timeline->seqno);
478 engine->timeline->seqno--;
80b204bc 479
d6a2289d
CW
480 /* We may be recursing from the signal callback of another i915 fence */
481 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
482 request->global_seqno = 0;
483 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
484 intel_engine_cancel_signaling(request);
485 spin_unlock(&request->lock);
486
487 /* Transfer back from the global per-engine timeline to per-context */
488 timeline = request->timeline;
489 GEM_BUG_ON(timeline == engine->timeline);
490
491 spin_lock(&timeline->lock);
492 list_move(&request->link, &timeline->requests);
493 spin_unlock(&timeline->lock);
494
495 /* We don't need to wake_up any waiters on request->execute, they
496 * will get woken by any other event or us re-adding this request
497 * to the engine timeline (__i915_gem_request_submit()). The waiters
498 * should be quite adapt at finding that the request now has a new
499 * global_seqno to the one they went to sleep on.
500 */
501}
502
503void i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
504{
505 struct intel_engine_cs *engine = request->engine;
506 unsigned long flags;
507
508 /* Will be called from irq-context when using foreign fences. */
509 spin_lock_irqsave(&engine->timeline->lock, flags);
510
511 __i915_gem_request_unsubmit(request);
512
513 spin_unlock_irqrestore(&engine->timeline->lock, flags);
5590af3e
CW
514}
515
23902e49 516static int __i915_sw_fence_call
d55ac5bf 517submit_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
23902e49 518{
48bc2a4a 519 struct drm_i915_gem_request *request =
48bc2a4a 520 container_of(fence, typeof(*request), submit);
48bc2a4a
CW
521
522 switch (state) {
523 case FENCE_COMPLETE:
354d036f 524 trace_i915_gem_request_submit(request);
d55ac5bf 525 request->engine->submit_request(request);
48bc2a4a
CW
526 break;
527
528 case FENCE_FREE:
529 i915_gem_request_put(request);
530 break;
531 }
532
23902e49
CW
533 return NOTIFY_DONE;
534}
535
8e637178
CW
536/**
537 * i915_gem_request_alloc - allocate a request structure
538 *
539 * @engine: engine that we wish to issue the request on.
540 * @ctx: context that the request will be associated with.
8e637178
CW
541 *
542 * Returns a pointer to the allocated request if successful,
543 * or an error code if not.
544 */
545struct drm_i915_gem_request *
546i915_gem_request_alloc(struct intel_engine_cs *engine,
547 struct i915_gem_context *ctx)
05235c53
CW
548{
549 struct drm_i915_private *dev_priv = engine->i915;
05235c53 550 struct drm_i915_gem_request *req;
266a240b 551 struct intel_ring *ring;
05235c53
CW
552 int ret;
553
28176ef4
CW
554 lockdep_assert_held(&dev_priv->drm.struct_mutex);
555
05235c53 556 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
6ffb7d07 557 * EIO if the GPU is already wedged.
05235c53 558 */
6ffb7d07
CW
559 if (i915_terminally_wedged(&dev_priv->gpu_error))
560 return ERR_PTR(-EIO);
05235c53 561
e8a9c58f
CW
562 /* Pinning the contexts may generate requests in order to acquire
563 * GGTT space, so do this first before we reserve a seqno for
564 * ourselves.
565 */
266a240b
CW
566 ring = engine->context_pin(engine, ctx);
567 if (IS_ERR(ring))
568 return ERR_CAST(ring);
569 GEM_BUG_ON(!ring);
28176ef4 570
9b6586ae 571 ret = reserve_seqno(engine);
e8a9c58f
CW
572 if (ret)
573 goto err_unpin;
574
9b5f4e5e 575 /* Move the oldest request to the slab-cache (if not in use!) */
73cb9701 576 req = list_first_entry_or_null(&engine->timeline->requests,
efdf7c06 577 typeof(*req), link);
754c9fd5 578 if (req && i915_gem_request_completed(req))
2a1d7752 579 i915_gem_request_retire(req);
9b5f4e5e 580
5a198b8c
CW
581 /* Beware: Dragons be flying overhead.
582 *
583 * We use RCU to look up requests in flight. The lookups may
584 * race with the request being allocated from the slab freelist.
585 * That is the request we are writing to here, may be in the process
1426f715 586 * of being read by __i915_gem_active_get_rcu(). As such,
5a198b8c
CW
587 * we have to be very careful when overwriting the contents. During
588 * the RCU lookup, we change chase the request->engine pointer,
65e4760e 589 * read the request->global_seqno and increment the reference count.
5a198b8c
CW
590 *
591 * The reference count is incremented atomically. If it is zero,
592 * the lookup knows the request is unallocated and complete. Otherwise,
593 * it is either still in use, or has been reallocated and reset
f54d1867
CW
594 * with dma_fence_init(). This increment is safe for release as we
595 * check that the request we have a reference to and matches the active
5a198b8c
CW
596 * request.
597 *
598 * Before we increment the refcount, we chase the request->engine
599 * pointer. We must not call kmem_cache_zalloc() or else we set
600 * that pointer to NULL and cause a crash during the lookup. If
601 * we see the request is completed (based on the value of the
602 * old engine and seqno), the lookup is complete and reports NULL.
603 * If we decide the request is not completed (new engine or seqno),
604 * then we grab a reference and double check that it is still the
605 * active request - which it won't be and restart the lookup.
606 *
607 * Do not use kmem_cache_zalloc() here!
608 */
609 req = kmem_cache_alloc(dev_priv->requests, GFP_KERNEL);
28176ef4
CW
610 if (!req) {
611 ret = -ENOMEM;
612 goto err_unreserve;
613 }
05235c53 614
80b204bc
CW
615 req->timeline = i915_gem_context_lookup_timeline(ctx, engine);
616 GEM_BUG_ON(req->timeline == engine->timeline);
73cb9701 617
04769652 618 spin_lock_init(&req->lock);
f54d1867
CW
619 dma_fence_init(&req->fence,
620 &i915_fence_ops,
621 &req->lock,
73cb9701 622 req->timeline->fence_context,
9b6586ae 623 timeline_get_seqno(req->timeline));
04769652 624
48bc2a4a
CW
625 /* We bump the ref for the fence chain */
626 i915_sw_fence_init(&i915_gem_request_get(req)->submit, submit_notify);
fe49789f 627 init_waitqueue_head(&req->execute);
5590af3e 628
52e54209
CW
629 i915_priotree_init(&req->priotree);
630
fa545cbf 631 INIT_LIST_HEAD(&req->active_list);
05235c53
CW
632 req->i915 = dev_priv;
633 req->engine = engine;
e8a9c58f 634 req->ctx = ctx;
266a240b 635 req->ring = ring;
05235c53 636
5a198b8c 637 /* No zalloc, must clear what we need by hand */
f2d13290 638 req->global_seqno = 0;
5a198b8c 639 req->file_priv = NULL;
058d88c4 640 req->batch = NULL;
b0fd47ad 641 req->capture_list = NULL;
5a198b8c 642
05235c53
CW
643 /*
644 * Reserve space in the ring buffer for all the commands required to
645 * eventually emit this request. This is to guarantee that the
646 * i915_add_request() call can't fail. Note that the reserve may need
647 * to be redone if the request is not actually submitted straight
648 * away, e.g. because a GPU scheduler has deferred it.
649 */
650 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
98f29e8d 651 GEM_BUG_ON(req->reserved_space < engine->emit_breadcrumb_sz);
05235c53 652
f73e7399 653 ret = engine->request_alloc(req);
05235c53
CW
654 if (ret)
655 goto err_ctx;
656
d045446d
CW
657 /* Record the position of the start of the request so that
658 * should we detect the updated seqno part-way through the
659 * GPU processing the request, we never over-estimate the
660 * position of the head.
661 */
e6ba9992 662 req->head = req->ring->emit;
d045446d 663
9b6586ae
CW
664 /* Check that we didn't interrupt ourselves with a new request */
665 GEM_BUG_ON(req->timeline->seqno != req->fence.seqno);
8e637178 666 return req;
05235c53
CW
667
668err_ctx:
1618bdb8
CW
669 /* Make sure we didn't add ourselves to external state before freeing */
670 GEM_BUG_ON(!list_empty(&req->active_list));
671 GEM_BUG_ON(!list_empty(&req->priotree.signalers_list));
672 GEM_BUG_ON(!list_empty(&req->priotree.waiters_list));
673
05235c53 674 kmem_cache_free(dev_priv->requests, req);
28176ef4 675err_unreserve:
9b6586ae 676 unreserve_seqno(engine);
e8a9c58f
CW
677err_unpin:
678 engine->context_unpin(engine, ctx);
8e637178 679 return ERR_PTR(ret);
05235c53
CW
680}
681
a2bc4695
CW
682static int
683i915_gem_request_await_request(struct drm_i915_gem_request *to,
684 struct drm_i915_gem_request *from)
685{
85e17f59 686 int ret;
a2bc4695
CW
687
688 GEM_BUG_ON(to == from);
ceae14bd 689 GEM_BUG_ON(to->timeline == from->timeline);
a2bc4695 690
ade0b0c9
CW
691 if (i915_gem_request_completed(from))
692 return 0;
693
52e54209
CW
694 if (to->engine->schedule) {
695 ret = i915_priotree_add_dependency(to->i915,
696 &to->priotree,
697 &from->priotree);
698 if (ret < 0)
699 return ret;
700 }
701
73cb9701
CW
702 if (to->engine == from->engine) {
703 ret = i915_sw_fence_await_sw_fence_gfp(&to->submit,
704 &from->submit,
705 GFP_KERNEL);
706 return ret < 0 ? ret : 0;
707 }
708
6b567085
CW
709 if (to->engine->semaphore.sync_to) {
710 u32 seqno;
65e4760e 711
6b567085 712 GEM_BUG_ON(!from->engine->semaphore.signal);
fc9d4d2b 713
6b567085
CW
714 seqno = i915_gem_request_global_seqno(from);
715 if (!seqno)
fc9d4d2b 716 goto await_dma_fence;
49f08598 717
fc9d4d2b
CW
718 if (seqno <= to->timeline->global_sync[from->engine->id])
719 return 0;
720
721 trace_i915_gem_ring_sync_to(to, from);
a2bc4695
CW
722 ret = to->engine->semaphore.sync_to(to, from);
723 if (ret)
724 return ret;
fc9d4d2b
CW
725
726 to->timeline->global_sync[from->engine->id] = seqno;
6b567085 727 return 0;
a2bc4695
CW
728 }
729
fc9d4d2b
CW
730await_dma_fence:
731 ret = i915_sw_fence_await_dma_fence(&to->submit,
732 &from->fence, 0,
733 GFP_KERNEL);
734 return ret < 0 ? ret : 0;
a2bc4695
CW
735}
736
b52992c0
CW
737int
738i915_gem_request_await_dma_fence(struct drm_i915_gem_request *req,
739 struct dma_fence *fence)
740{
29ef3fa9
CW
741 struct dma_fence **child = &fence;
742 unsigned int nchild = 1;
b52992c0 743 int ret;
b52992c0
CW
744
745 /* Note that if the fence-array was created in signal-on-any mode,
746 * we should *not* decompose it into its individual fences. However,
747 * we don't currently store which mode the fence-array is operating
748 * in. Fortunately, the only user of signal-on-any is private to
749 * amdgpu and we should not see any incoming fence-array from
750 * sync-file being in signal-on-any mode.
751 */
29ef3fa9
CW
752 if (dma_fence_is_array(fence)) {
753 struct dma_fence_array *array = to_dma_fence_array(fence);
754
755 child = array->fences;
756 nchild = array->num_fences;
757 GEM_BUG_ON(!nchild);
758 }
b52992c0 759
29ef3fa9
CW
760 do {
761 fence = *child++;
762 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
763 continue;
b52992c0 764
ceae14bd
CW
765 /*
766 * Requests on the same timeline are explicitly ordered, along
767 * with their dependencies, by i915_add_request() which ensures
768 * that requests are submitted in-order through each ring.
769 */
770 if (fence->context == req->fence.context)
771 continue;
772
47979480
CW
773 /* Squash repeated waits to the same timelines */
774 if (fence->context != req->i915->mm.unordered_timeline &&
775 intel_timeline_sync_is_later(req->timeline, fence))
776 continue;
777
29ef3fa9 778 if (dma_fence_is_i915(fence))
b52992c0 779 ret = i915_gem_request_await_request(req,
29ef3fa9 780 to_request(fence));
b52992c0 781 else
29ef3fa9
CW
782 ret = i915_sw_fence_await_dma_fence(&req->submit, fence,
783 I915_FENCE_TIMEOUT,
b52992c0
CW
784 GFP_KERNEL);
785 if (ret < 0)
786 return ret;
47979480
CW
787
788 /* Record the latest fence used against each timeline */
789 if (fence->context != req->i915->mm.unordered_timeline)
790 intel_timeline_sync_set(req->timeline, fence);
29ef3fa9 791 } while (--nchild);
b52992c0
CW
792
793 return 0;
794}
795
a2bc4695
CW
796/**
797 * i915_gem_request_await_object - set this request to (async) wait upon a bo
798 *
799 * @to: request we are wishing to use
800 * @obj: object which may be in use on another ring.
801 *
802 * This code is meant to abstract object synchronization with the GPU.
803 * Conceptually we serialise writes between engines inside the GPU.
804 * We only allow one engine to write into a buffer at any time, but
805 * multiple readers. To ensure each has a coherent view of memory, we must:
806 *
807 * - If there is an outstanding write request to the object, the new
808 * request must wait for it to complete (either CPU or in hw, requests
809 * on the same ring will be naturally ordered).
810 *
811 * - If we are a write request (pending_write_domain is set), the new
812 * request must wait for outstanding read requests to complete.
813 *
814 * Returns 0 if successful, else propagates up the lower layer error.
815 */
816int
817i915_gem_request_await_object(struct drm_i915_gem_request *to,
818 struct drm_i915_gem_object *obj,
819 bool write)
820{
d07f0e59
CW
821 struct dma_fence *excl;
822 int ret = 0;
a2bc4695
CW
823
824 if (write) {
d07f0e59
CW
825 struct dma_fence **shared;
826 unsigned int count, i;
827
828 ret = reservation_object_get_fences_rcu(obj->resv,
829 &excl, &count, &shared);
830 if (ret)
831 return ret;
832
833 for (i = 0; i < count; i++) {
834 ret = i915_gem_request_await_dma_fence(to, shared[i]);
835 if (ret)
836 break;
837
838 dma_fence_put(shared[i]);
839 }
840
841 for (; i < count; i++)
842 dma_fence_put(shared[i]);
843 kfree(shared);
a2bc4695 844 } else {
d07f0e59 845 excl = reservation_object_get_excl_rcu(obj->resv);
a2bc4695
CW
846 }
847
d07f0e59
CW
848 if (excl) {
849 if (ret == 0)
850 ret = i915_gem_request_await_dma_fence(to, excl);
a2bc4695 851
d07f0e59 852 dma_fence_put(excl);
a2bc4695
CW
853 }
854
d07f0e59 855 return ret;
a2bc4695
CW
856}
857
05235c53
CW
858static void i915_gem_mark_busy(const struct intel_engine_cs *engine)
859{
860 struct drm_i915_private *dev_priv = engine->i915;
861
05235c53
CW
862 if (dev_priv->gt.awake)
863 return;
864
4302055b
CW
865 GEM_BUG_ON(!dev_priv->gt.active_requests);
866
05235c53
CW
867 intel_runtime_pm_get_noresume(dev_priv);
868 dev_priv->gt.awake = true;
869
54b4f68f 870 intel_enable_gt_powersave(dev_priv);
05235c53
CW
871 i915_update_gfx_val(dev_priv);
872 if (INTEL_GEN(dev_priv) >= 6)
873 gen6_rps_busy(dev_priv);
874
875 queue_delayed_work(dev_priv->wq,
876 &dev_priv->gt.retire_work,
877 round_jiffies_up_relative(HZ));
878}
879
880/*
881 * NB: This function is not allowed to fail. Doing so would mean the the
882 * request is not being tracked for completion but the work itself is
883 * going to happen on the hardware. This would be a Bad Thing(tm).
884 */
17f298cf 885void __i915_add_request(struct drm_i915_gem_request *request, bool flush_caches)
05235c53 886{
95b2ab56
CW
887 struct intel_engine_cs *engine = request->engine;
888 struct intel_ring *ring = request->ring;
73cb9701 889 struct intel_timeline *timeline = request->timeline;
0a046a0e 890 struct drm_i915_gem_request *prev;
73dec95e 891 u32 *cs;
caddfe71 892 int err;
05235c53 893
4c7d62c6 894 lockdep_assert_held(&request->i915->drm.struct_mutex);
0f25dff6
CW
895 trace_i915_gem_request_add(request);
896
c781c978
CW
897 /* Make sure that no request gazumped us - if it was allocated after
898 * our i915_gem_request_alloc() and called __i915_add_request() before
899 * us, the timeline will hold its seqno which is later than ours.
900 */
9b6586ae 901 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
c781c978 902
05235c53
CW
903 /*
904 * To ensure that this call will not fail, space for its emissions
905 * should already have been reserved in the ring buffer. Let the ring
906 * know that it is time to use that space up.
907 */
05235c53
CW
908 request->reserved_space = 0;
909
910 /*
911 * Emit any outstanding flushes - execbuf can fail to emit the flush
912 * after having emitted the batchbuffer command. Hence we need to fix
913 * things up similar to emitting the lazy request. The difference here
914 * is that the flush _must_ happen before the next request, no matter
915 * what.
916 */
917 if (flush_caches) {
caddfe71 918 err = engine->emit_flush(request, EMIT_FLUSH);
c7fe7d25 919
05235c53 920 /* Not allowed to fail! */
caddfe71 921 WARN(err, "engine->emit_flush() failed: %d!\n", err);
05235c53
CW
922 }
923
d045446d 924 /* Record the position of the start of the breadcrumb so that
05235c53
CW
925 * should we detect the updated seqno part-way through the
926 * GPU processing the request, we never over-estimate the
d045446d 927 * position of the ring's HEAD.
05235c53 928 */
73dec95e
TU
929 cs = intel_ring_begin(request, engine->emit_breadcrumb_sz);
930 GEM_BUG_ON(IS_ERR(cs));
931 request->postfix = intel_ring_offset(request, cs);
05235c53 932
0f25dff6
CW
933 /* Seal the request and mark it as pending execution. Note that
934 * we may inspect this state, without holding any locks, during
935 * hangcheck. Hence we apply the barrier to ensure that we do not
936 * see a more recent value in the hws than we are tracking.
937 */
0a046a0e 938
73cb9701 939 prev = i915_gem_active_raw(&timeline->last_request,
0a046a0e 940 &request->i915->drm.struct_mutex);
52e54209 941 if (prev) {
0a046a0e
CW
942 i915_sw_fence_await_sw_fence(&request->submit, &prev->submit,
943 &request->submitq);
52e54209
CW
944 if (engine->schedule)
945 __i915_priotree_add_dependency(&request->priotree,
946 &prev->priotree,
947 &request->dep,
948 0);
949 }
0a046a0e 950
80b204bc 951 spin_lock_irq(&timeline->lock);
f2d13290 952 list_add_tail(&request->link, &timeline->requests);
80b204bc
CW
953 spin_unlock_irq(&timeline->lock);
954
9b6586ae 955 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
73cb9701 956 i915_gem_active_set(&timeline->last_request, request);
f2d13290 957
0f25dff6 958 list_add_tail(&request->ring_link, &ring->request_list);
f2d13290 959 request->emitted_jiffies = jiffies;
0f25dff6 960
9b6586ae
CW
961 if (!request->i915->gt.active_requests++)
962 i915_gem_mark_busy(engine);
5590af3e 963
0de9136d
CW
964 /* Let the backend know a new request has arrived that may need
965 * to adjust the existing execution schedule due to a high priority
966 * request - i.e. we may want to preempt the current request in order
967 * to run a high priority dependency chain *before* we can execute this
968 * request.
969 *
970 * This is called before the request is ready to run so that we can
971 * decide whether to preempt the entire chain so that it is ready to
972 * run at the earliest possible convenience.
973 */
974 if (engine->schedule)
9f792eba 975 engine->schedule(request, request->ctx->priority);
0de9136d 976
5590af3e
CW
977 local_bh_disable();
978 i915_sw_fence_commit(&request->submit);
979 local_bh_enable(); /* Kick the execlists tasklet if just scheduled */
05235c53
CW
980}
981
982static unsigned long local_clock_us(unsigned int *cpu)
983{
984 unsigned long t;
985
986 /* Cheaply and approximately convert from nanoseconds to microseconds.
987 * The result and subsequent calculations are also defined in the same
988 * approximate microseconds units. The principal source of timing
989 * error here is from the simple truncation.
990 *
991 * Note that local_clock() is only defined wrt to the current CPU;
992 * the comparisons are no longer valid if we switch CPUs. Instead of
993 * blocking preemption for the entire busywait, we can detect the CPU
994 * switch and use that as indicator of system load and a reason to
995 * stop busywaiting, see busywait_stop().
996 */
997 *cpu = get_cpu();
998 t = local_clock() >> 10;
999 put_cpu();
1000
1001 return t;
1002}
1003
1004static bool busywait_stop(unsigned long timeout, unsigned int cpu)
1005{
1006 unsigned int this_cpu;
1007
1008 if (time_after(local_clock_us(&this_cpu), timeout))
1009 return true;
1010
1011 return this_cpu != cpu;
1012}
1013
1014bool __i915_spin_request(const struct drm_i915_gem_request *req,
754c9fd5 1015 u32 seqno, int state, unsigned long timeout_us)
05235c53 1016{
c33ed067
CW
1017 struct intel_engine_cs *engine = req->engine;
1018 unsigned int irq, cpu;
05235c53
CW
1019
1020 /* When waiting for high frequency requests, e.g. during synchronous
1021 * rendering split between the CPU and GPU, the finite amount of time
1022 * required to set up the irq and wait upon it limits the response
1023 * rate. By busywaiting on the request completion for a short while we
1024 * can service the high frequency waits as quick as possible. However,
1025 * if it is a slow request, we want to sleep as quickly as possible.
1026 * The tradeoff between waiting and sleeping is roughly the time it
1027 * takes to sleep on a request, on the order of a microsecond.
1028 */
1029
c33ed067 1030 irq = atomic_read(&engine->irq_count);
05235c53
CW
1031 timeout_us += local_clock_us(&cpu);
1032 do {
754c9fd5
CW
1033 if (seqno != i915_gem_request_global_seqno(req))
1034 break;
1035
1036 if (i915_seqno_passed(intel_engine_get_seqno(req->engine),
1037 seqno))
05235c53
CW
1038 return true;
1039
c33ed067
CW
1040 /* Seqno are meant to be ordered *before* the interrupt. If
1041 * we see an interrupt without a corresponding seqno advance,
1042 * assume we won't see one in the near future but require
1043 * the engine->seqno_barrier() to fixup coherency.
1044 */
1045 if (atomic_read(&engine->irq_count) != irq)
1046 break;
1047
05235c53
CW
1048 if (signal_pending_state(state, current))
1049 break;
1050
1051 if (busywait_stop(timeout_us, cpu))
1052 break;
1053
f2f09a4c 1054 cpu_relax();
05235c53
CW
1055 } while (!need_resched());
1056
1057 return false;
1058}
1059
e0705114 1060static bool __i915_wait_request_check_and_reset(struct drm_i915_gem_request *request)
4680816b 1061{
8c185eca 1062 if (likely(!i915_reset_handoff(&request->i915->gpu_error)))
e0705114 1063 return false;
4680816b 1064
e0705114
CW
1065 __set_current_state(TASK_RUNNING);
1066 i915_reset(request->i915);
1067 return true;
4680816b
CW
1068}
1069
05235c53 1070/**
776f3236 1071 * i915_wait_request - wait until execution of request has finished
e95433c7 1072 * @req: the request to wait upon
ea746f36 1073 * @flags: how to wait
e95433c7
CW
1074 * @timeout: how long to wait in jiffies
1075 *
1076 * i915_wait_request() waits for the request to be completed, for a
1077 * maximum of @timeout jiffies (with MAX_SCHEDULE_TIMEOUT implying an
1078 * unbounded wait).
05235c53 1079 *
e95433c7
CW
1080 * If the caller holds the struct_mutex, the caller must pass I915_WAIT_LOCKED
1081 * in via the flags, and vice versa if the struct_mutex is not held, the caller
1082 * must not specify that the wait is locked.
05235c53 1083 *
e95433c7
CW
1084 * Returns the remaining time (in jiffies) if the request completed, which may
1085 * be zero or -ETIME if the request is unfinished after the timeout expires.
1086 * May return -EINTR is called with I915_WAIT_INTERRUPTIBLE and a signal is
1087 * pending before the request completes.
05235c53 1088 */
e95433c7
CW
1089long i915_wait_request(struct drm_i915_gem_request *req,
1090 unsigned int flags,
1091 long timeout)
05235c53 1092{
ea746f36
CW
1093 const int state = flags & I915_WAIT_INTERRUPTIBLE ?
1094 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
4b36b2e5 1095 wait_queue_head_t *errq = &req->i915->gpu_error.wait_queue;
a49625f9
CW
1096 DEFINE_WAIT_FUNC(reset, default_wake_function);
1097 DEFINE_WAIT_FUNC(exec, default_wake_function);
05235c53 1098 struct intel_wait wait;
05235c53
CW
1099
1100 might_sleep();
22dd3bb9 1101#if IS_ENABLED(CONFIG_LOCKDEP)
e95433c7
CW
1102 GEM_BUG_ON(debug_locks &&
1103 !!lockdep_is_held(&req->i915->drm.struct_mutex) !=
22dd3bb9
CW
1104 !!(flags & I915_WAIT_LOCKED));
1105#endif
e95433c7 1106 GEM_BUG_ON(timeout < 0);
05235c53 1107
05235c53 1108 if (i915_gem_request_completed(req))
e95433c7 1109 return timeout;
05235c53 1110
e95433c7
CW
1111 if (!timeout)
1112 return -ETIME;
05235c53 1113
93692502 1114 trace_i915_gem_request_wait_begin(req, flags);
05235c53 1115
a49625f9 1116 add_wait_queue(&req->execute, &exec);
7de53bf7
CW
1117 if (flags & I915_WAIT_LOCKED)
1118 add_wait_queue(errq, &reset);
1119
56299fb7 1120 intel_wait_init(&wait, req);
754c9fd5 1121
d6a2289d 1122restart:
0f2f61d4
CW
1123 do {
1124 set_current_state(state);
1125 if (intel_wait_update_request(&wait, req))
1126 break;
541ca6ed 1127
0f2f61d4
CW
1128 if (flags & I915_WAIT_LOCKED &&
1129 __i915_wait_request_check_and_reset(req))
1130 continue;
05235c53 1131
0f2f61d4
CW
1132 if (signal_pending_state(state, current)) {
1133 timeout = -ERESTARTSYS;
4680816b 1134 goto complete;
0f2f61d4 1135 }
4680816b 1136
0f2f61d4
CW
1137 if (!timeout) {
1138 timeout = -ETIME;
1139 goto complete;
1140 }
541ca6ed 1141
0f2f61d4
CW
1142 timeout = io_schedule_timeout(timeout);
1143 } while (1);
4680816b 1144
0f2f61d4 1145 GEM_BUG_ON(!intel_wait_has_seqno(&wait));
fe49789f 1146 GEM_BUG_ON(!i915_sw_fence_signaled(&req->submit));
4680816b 1147
437c3087 1148 /* Optimistic short spin before touching IRQs */
05235c53
CW
1149 if (i915_spin_request(req, state, 5))
1150 goto complete;
1151
1152 set_current_state(state);
05235c53
CW
1153 if (intel_engine_add_wait(req->engine, &wait))
1154 /* In order to check that we haven't missed the interrupt
1155 * as we enabled it, we need to kick ourselves to do a
1156 * coherent check on the seqno before we sleep.
1157 */
1158 goto wakeup;
1159
24f417ec
CW
1160 if (flags & I915_WAIT_LOCKED)
1161 __i915_wait_request_check_and_reset(req);
1162
05235c53
CW
1163 for (;;) {
1164 if (signal_pending_state(state, current)) {
e95433c7 1165 timeout = -ERESTARTSYS;
05235c53
CW
1166 break;
1167 }
1168
e95433c7
CW
1169 if (!timeout) {
1170 timeout = -ETIME;
05235c53
CW
1171 break;
1172 }
1173
e95433c7
CW
1174 timeout = io_schedule_timeout(timeout);
1175
754c9fd5
CW
1176 if (intel_wait_complete(&wait) &&
1177 intel_wait_check_request(&wait, req))
05235c53
CW
1178 break;
1179
1180 set_current_state(state);
1181
1182wakeup:
1183 /* Carefully check if the request is complete, giving time
1184 * for the seqno to be visible following the interrupt.
1185 * We also have to check in case we are kicked by the GPU
1186 * reset in order to drop the struct_mutex.
1187 */
1188 if (__i915_request_irq_complete(req))
1189 break;
1190
221fe799
CW
1191 /* If the GPU is hung, and we hold the lock, reset the GPU
1192 * and then check for completion. On a full reset, the engine's
1193 * HW seqno will be advanced passed us and we are complete.
1194 * If we do a partial reset, we have to wait for the GPU to
1195 * resume and update the breadcrumb.
1196 *
1197 * If we don't hold the mutex, we can just wait for the worker
1198 * to come along and update the breadcrumb (either directly
1199 * itself, or indirectly by recovering the GPU).
1200 */
1201 if (flags & I915_WAIT_LOCKED &&
e0705114 1202 __i915_wait_request_check_and_reset(req))
221fe799 1203 continue;
221fe799 1204
05235c53
CW
1205 /* Only spin if we know the GPU is processing this request */
1206 if (i915_spin_request(req, state, 2))
1207 break;
d6a2289d
CW
1208
1209 if (!intel_wait_check_request(&wait, req)) {
1210 intel_engine_remove_wait(req->engine, &wait);
1211 goto restart;
1212 }
05235c53 1213 }
05235c53
CW
1214
1215 intel_engine_remove_wait(req->engine, &wait);
05235c53 1216complete:
a49625f9 1217 __set_current_state(TASK_RUNNING);
7de53bf7
CW
1218 if (flags & I915_WAIT_LOCKED)
1219 remove_wait_queue(errq, &reset);
a49625f9 1220 remove_wait_queue(&req->execute, &exec);
05235c53
CW
1221 trace_i915_gem_request_wait_end(req);
1222
e95433c7 1223 return timeout;
05235c53 1224}
4b8de8e6 1225
28176ef4 1226static void engine_retire_requests(struct intel_engine_cs *engine)
4b8de8e6
CW
1227{
1228 struct drm_i915_gem_request *request, *next;
754c9fd5
CW
1229 u32 seqno = intel_engine_get_seqno(engine);
1230 LIST_HEAD(retire);
4b8de8e6 1231
754c9fd5 1232 spin_lock_irq(&engine->timeline->lock);
73cb9701
CW
1233 list_for_each_entry_safe(request, next,
1234 &engine->timeline->requests, link) {
754c9fd5
CW
1235 if (!i915_seqno_passed(seqno, request->global_seqno))
1236 break;
4b8de8e6 1237
754c9fd5 1238 list_move_tail(&request->link, &retire);
4b8de8e6 1239 }
754c9fd5
CW
1240 spin_unlock_irq(&engine->timeline->lock);
1241
1242 list_for_each_entry_safe(request, next, &retire, link)
1243 i915_gem_request_retire(request);
4b8de8e6
CW
1244}
1245
1246void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
1247{
1248 struct intel_engine_cs *engine;
28176ef4 1249 enum intel_engine_id id;
4b8de8e6
CW
1250
1251 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1252
28176ef4 1253 if (!dev_priv->gt.active_requests)
4b8de8e6
CW
1254 return;
1255
28176ef4
CW
1256 for_each_engine(engine, dev_priv, id)
1257 engine_retire_requests(engine);
4b8de8e6 1258}
c835c550
CW
1259
1260#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1261#include "selftests/mock_request.c"
1262#include "selftests/i915_gem_request.c"
1263#endif