]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_params.c
Merge tag 'drm-intel-next-2017-07-17' of git://anongit.freedesktop.org/git/drm-intel...
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_params.c
CommitLineData
d330a953
JN
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 */
24
c838d719 25#include "i915_params.h"
d330a953
JN
26#include "i915_drv.h"
27
28struct i915_params i915 __read_mostly = {
29 .modeset = -1,
30 .panel_ignore_lid = 1,
d330a953 31 .semaphores = -1,
d330a953
JN
32 .lvds_channel_mode = 0,
33 .panel_use_ssc = -1,
34 .vbt_sdvo_panel_type = -1,
35 .enable_rc6 = -1,
443646c7 36 .enable_dc = -1,
d330a953 37 .enable_fbc = -1,
27401d12 38 .enable_execlists = -1,
d330a953
JN
39 .enable_hangcheck = true,
40 .enable_ppgtt = -1,
d94d6e87 41 .enable_psr = -1,
c007fb4a 42 .alpha_support = IS_ENABLED(CONFIG_DRM_I915_ALPHA_SUPPORT),
1b0e3a04 43 .disable_power_well = -1,
d330a953 44 .enable_ips = 1,
73831236 45 .fastboot = 0,
d330a953 46 .prefault_disable = 0,
5bedeb2d 47 .load_detect_test = 0,
522a63de 48 .force_reset_modeset_test = 0,
d3d3765f 49 .reset = 2,
98a2f411 50 .error_capture = true,
d330a953 51 .invert_brightness = 0,
a0bae57f 52 .disable_display = 0,
41736a8e 53 .enable_cmd_parser = true,
5a21b665 54 .use_mmio_flip = 0,
5978118c 55 .mmio_debug = 0,
e2c719b7 56 .verbose_state_checks = 1,
c5b852f3 57 .nuclear_pageflip = 0,
9e458034 58 .edp_vswing = 0,
fe993bc9
RV
59 .enable_guc_loading = 0,
60 .enable_guc_submission = 0,
63dc0449 61 .guc_log_level = -1,
b3420dde
AH
62 .guc_firmware_path = NULL,
63 .huc_firmware_path = NULL,
7cc96139 64 .enable_dp_mst = true,
4fec15d1 65 .inject_load_failure = 0,
560a758d 66 .enable_dpcd_backlight = -1,
0ad35fed 67 .enable_gvt = false,
ae25ecea 68 .enable_dbc = true,
d330a953
JN
69};
70
71module_param_named(modeset, i915.modeset, int, 0400);
72MODULE_PARM_DESC(modeset,
bf13af56 73 "Use kernel modesetting [KMS] (0=disable, "
d330a953
JN
74 "1=on, -1=force vga console preference [default])");
75
25e1793f 76module_param_named_unsafe(panel_ignore_lid, i915.panel_ignore_lid, int, 0600);
d330a953
JN
77MODULE_PARM_DESC(panel_ignore_lid,
78 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
79 "-1=force lid closed, -2=force lid open)");
80
fc9740ce 81module_param_named_unsafe(semaphores, i915.semaphores, int, 0400);
d330a953
JN
82MODULE_PARM_DESC(semaphores,
83 "Use semaphores for inter-ring sync "
84 "(default: -1 (use per-chip defaults))");
85
fc9740ce 86module_param_named_unsafe(enable_rc6, i915.enable_rc6, int, 0400);
3adee7a7 87MODULE_PARM_DESC(enable_rc6,
d330a953
JN
88 "Enable power-saving render C-state 6. "
89 "Different stages can be selected via bitmask values "
90 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
91 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
92 "default: -1 (use per-chip default)");
93
443646c7
PJ
94module_param_named_unsafe(enable_dc, i915.enable_dc, int, 0400);
95MODULE_PARM_DESC(enable_dc,
96 "Enable power-saving display C-states. "
97 "(-1=auto [default]; 0=disable; 1=up to DC5; 2=up to DC6)");
98
fc9740ce 99module_param_named_unsafe(enable_fbc, i915.enable_fbc, int, 0600);
3adee7a7 100MODULE_PARM_DESC(enable_fbc,
d330a953
JN
101 "Enable frame buffer compression for power savings "
102 "(default: -1 (use per-chip default))");
103
57b63d00 104module_param_named_unsafe(lvds_channel_mode, i915.lvds_channel_mode, int, 0400);
d330a953
JN
105MODULE_PARM_DESC(lvds_channel_mode,
106 "Specify LVDS channel mode "
107 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
108
25e1793f 109module_param_named_unsafe(lvds_use_ssc, i915.panel_use_ssc, int, 0600);
d330a953
JN
110MODULE_PARM_DESC(lvds_use_ssc,
111 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
112 "(default: auto from VBT)");
113
57b63d00 114module_param_named_unsafe(vbt_sdvo_panel_type, i915.vbt_sdvo_panel_type, int, 0400);
d330a953
JN
115MODULE_PARM_DESC(vbt_sdvo_panel_type,
116 "Override/Ignore selection of SDVO panel mode in the VBT "
117 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
118
ed35dd7b 119module_param_named_unsafe(reset, i915.reset, int, 0600);
d3d3765f 120MODULE_PARM_DESC(reset, "Attempt GPU resets (0=disabled, 1=full gpu reset, 2=engine reset [default])");
d330a953 121
98a2f411
CW
122#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
123module_param_named(error_capture, i915.error_capture, bool, 0600);
124MODULE_PARM_DESC(error_capture,
125 "Record the GPU state following a hang. "
126 "This information in /sys/class/drm/card<N>/error is vital for "
127 "triaging and debugging hangs.");
128#endif
129
25e1793f 130module_param_named_unsafe(enable_hangcheck, i915.enable_hangcheck, bool, 0644);
d330a953
JN
131MODULE_PARM_DESC(enable_hangcheck,
132 "Periodically check GPU activity for detecting hangs. "
133 "WARNING: Disabling this can cause system wide hangs. "
134 "(default: true)");
135
fc9740ce 136module_param_named_unsafe(enable_ppgtt, i915.enable_ppgtt, int, 0400);
3adee7a7 137MODULE_PARM_DESC(enable_ppgtt,
d330a953 138 "Override PPGTT usage. "
1f9a99e0 139 "(-1=auto [default], 0=disabled, 1=aliasing, 2=full, 3=full with extended address space)");
d330a953 140
25e1793f 141module_param_named_unsafe(enable_execlists, i915.enable_execlists, int, 0400);
127f1003
OM
142MODULE_PARM_DESC(enable_execlists,
143 "Override execlists usage. "
27401d12 144 "(-1=auto [default], 0=disabled, 1=enabled)");
127f1003 145
25e1793f 146module_param_named_unsafe(enable_psr, i915.enable_psr, int, 0600);
65f61b42 147MODULE_PARM_DESC(enable_psr, "Enable PSR "
d94d6e87
RV
148 "(0=disabled, 1=enabled - link mode chosen per-platform, 2=force link-standby mode, 3=force link-off mode) "
149 "Default: -1 (use per-chip default)");
d330a953 150
1a2010ca 151module_param_named_unsafe(alpha_support, i915.alpha_support, bool, 0400);
c007fb4a
JN
152MODULE_PARM_DESC(alpha_support,
153 "Enable alpha quality driver support for latest hardware. "
154 "See also CONFIG_DRM_I915_ALPHA_SUPPORT.");
d330a953 155
d314cd43 156module_param_named_unsafe(disable_power_well, i915.disable_power_well, int, 0400);
d330a953 157MODULE_PARM_DESC(disable_power_well,
1b0e3a04
ID
158 "Disable display power wells when possible "
159 "(-1=auto [default], 0=power wells always on, 1=power wells disabled when possible)");
d330a953 160
25e1793f 161module_param_named_unsafe(enable_ips, i915.enable_ips, int, 0600);
d330a953
JN
162MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
163
73831236
JN
164module_param_named(fastboot, i915.fastboot, bool, 0600);
165MODULE_PARM_DESC(fastboot,
166 "Try to skip unnecessary mode sets at boot time (default: false)");
167
5bedeb2d 168module_param_named_unsafe(prefault_disable, i915.prefault_disable, bool, 0600);
d330a953
JN
169MODULE_PARM_DESC(prefault_disable,
170 "Disable page prefaulting for pread/pwrite/reloc (default:false). "
171 "For developers only.");
172
5bedeb2d
DV
173module_param_named_unsafe(load_detect_test, i915.load_detect_test, bool, 0600);
174MODULE_PARM_DESC(load_detect_test,
175 "Force-enable the VGA load detect code for testing (default:false). "
176 "For developers only.");
177
522a63de
ML
178module_param_named_unsafe(force_reset_modeset_test, i915.force_reset_modeset_test, bool, 0600);
179MODULE_PARM_DESC(force_reset_modeset_test,
180 "Force a modeset during gpu reset for testing (default:false). "
181 "For developers only.");
182
25e1793f 183module_param_named_unsafe(invert_brightness, i915.invert_brightness, int, 0600);
d330a953
JN
184MODULE_PARM_DESC(invert_brightness,
185 "Invert backlight brightness "
186 "(-1 force normal, 0 machine defaults, 1 force inversion), please "
187 "report PCI device ID, subsystem vendor and subsystem device ID "
188 "to dri-devel@lists.freedesktop.org, if your machine needs it. "
189 "It will then be included in an upcoming module version.");
a0bae57f 190
57b63d00 191module_param_named(disable_display, i915.disable_display, bool, 0400);
a0bae57f 192MODULE_PARM_DESC(disable_display, "Disable display (default: false)");
351e3db2 193
41736a8e 194module_param_named_unsafe(enable_cmd_parser, i915.enable_cmd_parser, bool, 0400);
351e3db2 195MODULE_PARM_DESC(enable_cmd_parser,
41736a8e 196 "Enable command parsing (true=enabled [default], false=disabled)");
84c33a64 197
5a21b665
DV
198module_param_named_unsafe(use_mmio_flip, i915.use_mmio_flip, int, 0600);
199MODULE_PARM_DESC(use_mmio_flip,
200 "use MMIO flips (-1=never, 0=driver discretion [default], 1=always)");
201
48572edd 202module_param_named(mmio_debug, i915.mmio_debug, int, 0600);
5978118c 203MODULE_PARM_DESC(mmio_debug,
48572edd
CW
204 "Enable the MMIO debug code for the first N failures (default: off). "
205 "This may negatively affect performance.");
e2c719b7
RC
206
207module_param_named(verbose_state_checks, i915.verbose_state_checks, bool, 0600);
208MODULE_PARM_DESC(verbose_state_checks,
209 "Enable verbose logs (ie. WARN_ON()) in case of unexpected hw state conditions.");
b2e7723b 210
8d2b47dd 211module_param_named_unsafe(nuclear_pageflip, i915.nuclear_pageflip, bool, 0400);
c5b852f3 212MODULE_PARM_DESC(nuclear_pageflip,
8d2b47dd 213 "Force enable atomic functionality on platforms that don't have full support yet.");
c5b852f3 214
9e458034
SJ
215/* WA to get away with the default setting in VBT for early platforms.Will be removed */
216module_param_named_unsafe(edp_vswing, i915.edp_vswing, int, 0400);
217MODULE_PARM_DESC(edp_vswing,
218 "Ignore/Override vswing pre-emph table selection from VBT "
219 "(0=use value from vbt [default], 1=low power swing(200mV),"
220 "2=default swing(400mV))");
63dc0449 221
fce91f22
DG
222module_param_named_unsafe(enable_guc_loading, i915.enable_guc_loading, int, 0400);
223MODULE_PARM_DESC(enable_guc_loading,
224 "Enable GuC firmware loading "
fe993bc9 225 "(-1=auto, 0=never [default], 1=if available, 2=required)");
fce91f22
DG
226
227module_param_named_unsafe(enable_guc_submission, i915.enable_guc_submission, int, 0400);
228MODULE_PARM_DESC(enable_guc_submission,
229 "Enable GuC submission "
fe993bc9 230 "(-1=auto, 0=never [default], 1=if available, 2=required)");
63dc0449
AD
231
232module_param_named(guc_log_level, i915.guc_log_level, int, 0400);
233MODULE_PARM_DESC(guc_log_level,
234 "GuC firmware logging level (-1:disabled (default), 0-3:enabled)");
7cc96139 235
b3420dde
AH
236module_param_named_unsafe(guc_firmware_path, i915.guc_firmware_path, charp, 0400);
237MODULE_PARM_DESC(guc_firmware_path,
238 "GuC firmware path to use instead of the default one");
239
240module_param_named_unsafe(huc_firmware_path, i915.huc_firmware_path, charp, 0400);
241MODULE_PARM_DESC(huc_firmware_path,
242 "HuC firmware path to use instead of the default one");
243
7cc96139
NS
244module_param_named_unsafe(enable_dp_mst, i915.enable_dp_mst, bool, 0600);
245MODULE_PARM_DESC(enable_dp_mst,
246 "Enable multi-stream transport (MST) for new DisplayPort sinks. (default: true)");
4fec15d1
ID
247module_param_named_unsafe(inject_load_failure, i915.inject_load_failure, uint, 0400);
248MODULE_PARM_DESC(inject_load_failure,
249 "Force an error after a number of failure check points (0:disabled (default), N:force failure at the Nth failure check point)");
560a758d 250module_param_named_unsafe(enable_dpcd_backlight, i915.enable_dpcd_backlight, int, 0600);
e7156c83 251MODULE_PARM_DESC(enable_dpcd_backlight,
560a758d
PV
252 "Enable support for DPCD backlight control "
253 "(-1:auto (default), 0:force disable, 1:force enabled if supported");
0ad35fed 254
77ca04cc 255module_param_named(enable_gvt, i915.enable_gvt, bool, 0400);
0ad35fed
ZW
256MODULE_PARM_DESC(enable_gvt,
257 "Enable support for Intel GVT-g graphics virtualization host support(default:false)");
ae25ecea
PV
258
259module_param_named_unsafe(enable_dbc, i915.enable_dbc, bool, 0600);
260MODULE_PARM_DESC(enable_dbc,
261 "Enable support for dynamic backlight control (default:true)");