]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Give encoders useful names
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
db18b6a6 39#include "intel_dsi.h"
e5510fac 40#include "i915_trace.h"
319c1d42 41#include <drm/drm_atomic.h>
c196e1d6 42#include <drm/drm_atomic_helper.h>
760285e7
DH
43#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
465c120c
MR
45#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
c0f372b3 47#include <linux/dma_remapping.h>
fd8e058a
AG
48#include <linux/reservation.h>
49#include <linux/dma-buf.h>
79e53945 50
5a21b665
DV
51static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
465c120c 56/* Primary plane formats for gen <= 3 */
568db4f2 57static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
465c120c 60 DRM_FORMAT_XRGB1555,
67fe7dc5 61 DRM_FORMAT_XRGB8888,
465c120c
MR
62};
63
64/* Primary plane formats for gen >= 4 */
568db4f2 65static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
66 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
69 DRM_FORMAT_XBGR8888,
70 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
465c120c 78 DRM_FORMAT_XBGR8888,
67fe7dc5 79 DRM_FORMAT_ARGB8888,
465c120c
MR
80 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
465c120c 82 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
83 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
465c120c
MR
87};
88
3d7d6510
MR
89/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
f1f644dc 94static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 95 struct intel_crtc_state *pipe_config);
18442d08 96static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 97 struct intel_crtc_state *pipe_config);
f1f644dc 98
eb1bfe80
JB
99static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
5b18e57c
DV
103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
bc58be60 105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
29407aab 106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
29407aab 109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97 110static void haswell_set_pipeconf(struct drm_crtc *crtc);
391bf048 111static void haswell_set_pipemisc(struct drm_crtc *crtc);
d288f65f 112static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 113 const struct intel_crtc_state *pipe_config);
d288f65f 114static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 115 const struct intel_crtc_state *pipe_config);
5a21b665
DV
116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
118static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
119 struct intel_crtc_state *crtc_state);
bfd16b2a
ML
120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 123static void intel_modeset_setup_hw_state(struct drm_device *dev);
2622a081 124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
4e5ca60f 125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
d1b32c32 126static int broxton_calc_cdclk(int max_pixclk);
e7457a9a 127
d4906093 128struct intel_limit {
4c5def93
ACO
129 struct {
130 int min, max;
131 } dot, vco, n, m, m1, m2, p, p1;
132
133 struct {
134 int dot_limit;
135 int p2_slow, p2_fast;
136 } p2;
d4906093 137};
79e53945 138
bfa7df01
VS
139/* returns HPLL frequency in kHz */
140static int valleyview_get_vco(struct drm_i915_private *dev_priv)
141{
142 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
143
144 /* Obtain SKU information */
145 mutex_lock(&dev_priv->sb_lock);
146 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
147 CCK_FUSE_HPLL_FREQ_MASK;
148 mutex_unlock(&dev_priv->sb_lock);
149
150 return vco_freq[hpll_freq] * 1000;
151}
152
c30fec65
VS
153int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
154 const char *name, u32 reg, int ref_freq)
bfa7df01
VS
155{
156 u32 val;
157 int divider;
158
bfa7df01
VS
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
c30fec65
VS
169 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
170}
171
172static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
173 const char *name, u32 reg)
174{
175 if (dev_priv->hpll_freq == 0)
176 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
177
178 return vlv_get_cck_clock(dev_priv, name, reg,
179 dev_priv->hpll_freq);
bfa7df01
VS
180}
181
e7dc33f3
VS
182static int
183intel_pch_rawclk(struct drm_i915_private *dev_priv)
d2acd215 184{
e7dc33f3
VS
185 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
186}
d2acd215 187
e7dc33f3
VS
188static int
189intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
190{
19ab4ed3 191 /* RAWCLK_FREQ_VLV register updated from power well code */
35d38d1f
VS
192 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
193 CCK_DISPLAY_REF_CLOCK_CONTROL);
d2acd215
DV
194}
195
e7dc33f3
VS
196static int
197intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
79e50a4f 198{
79e50a4f
JN
199 uint32_t clkcfg;
200
e7dc33f3 201 /* hrawclock is 1/4 the FSB frequency */
79e50a4f
JN
202 clkcfg = I915_READ(CLKCFG);
203 switch (clkcfg & CLKCFG_FSB_MASK) {
204 case CLKCFG_FSB_400:
e7dc33f3 205 return 100000;
79e50a4f 206 case CLKCFG_FSB_533:
e7dc33f3 207 return 133333;
79e50a4f 208 case CLKCFG_FSB_667:
e7dc33f3 209 return 166667;
79e50a4f 210 case CLKCFG_FSB_800:
e7dc33f3 211 return 200000;
79e50a4f 212 case CLKCFG_FSB_1067:
e7dc33f3 213 return 266667;
79e50a4f 214 case CLKCFG_FSB_1333:
e7dc33f3 215 return 333333;
79e50a4f
JN
216 /* these two are just a guess; one of them might be right */
217 case CLKCFG_FSB_1600:
218 case CLKCFG_FSB_1600_ALT:
e7dc33f3 219 return 400000;
79e50a4f 220 default:
e7dc33f3 221 return 133333;
79e50a4f
JN
222 }
223}
224
19ab4ed3 225void intel_update_rawclk(struct drm_i915_private *dev_priv)
e7dc33f3
VS
226{
227 if (HAS_PCH_SPLIT(dev_priv))
228 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
229 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
230 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
231 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
233 else
234 return; /* no rawclk on other platforms, or no need to know it */
235
236 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
237}
238
bfa7df01
VS
239static void intel_update_czclk(struct drm_i915_private *dev_priv)
240{
666a4537 241 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
bfa7df01
VS
242 return;
243
244 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
245 CCK_CZ_CLOCK_CONTROL);
246
247 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
248}
249
021357ac 250static inline u32 /* units of 100MHz */
21a727b3
VS
251intel_fdi_link_freq(struct drm_i915_private *dev_priv,
252 const struct intel_crtc_state *pipe_config)
021357ac 253{
21a727b3
VS
254 if (HAS_DDI(dev_priv))
255 return pipe_config->port_clock; /* SPLL */
256 else if (IS_GEN5(dev_priv))
257 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
e3b247da 258 else
21a727b3 259 return 270000;
021357ac
CW
260}
261
1b6f4958 262static const struct intel_limit intel_limits_i8xx_dac = {
0206e353 263 .dot = { .min = 25000, .max = 350000 },
9c333719 264 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 265 .n = { .min = 2, .max = 16 },
0206e353
AJ
266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
273};
274
1b6f4958 275static const struct intel_limit intel_limits_i8xx_dvo = {
5d536e28 276 .dot = { .min = 25000, .max = 350000 },
9c333719 277 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 278 .n = { .min = 2, .max = 16 },
5d536e28
DV
279 .m = { .min = 96, .max = 140 },
280 .m1 = { .min = 18, .max = 26 },
281 .m2 = { .min = 6, .max = 16 },
282 .p = { .min = 4, .max = 128 },
283 .p1 = { .min = 2, .max = 33 },
284 .p2 = { .dot_limit = 165000,
285 .p2_slow = 4, .p2_fast = 4 },
286};
287
1b6f4958 288static const struct intel_limit intel_limits_i8xx_lvds = {
0206e353 289 .dot = { .min = 25000, .max = 350000 },
9c333719 290 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 291 .n = { .min = 2, .max = 16 },
0206e353
AJ
292 .m = { .min = 96, .max = 140 },
293 .m1 = { .min = 18, .max = 26 },
294 .m2 = { .min = 6, .max = 16 },
295 .p = { .min = 4, .max = 128 },
296 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
297 .p2 = { .dot_limit = 165000,
298 .p2_slow = 14, .p2_fast = 7 },
e4b36699 299};
273e27ca 300
1b6f4958 301static const struct intel_limit intel_limits_i9xx_sdvo = {
0206e353
AJ
302 .dot = { .min = 20000, .max = 400000 },
303 .vco = { .min = 1400000, .max = 2800000 },
304 .n = { .min = 1, .max = 6 },
305 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
306 .m1 = { .min = 8, .max = 18 },
307 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
310 .p2 = { .dot_limit = 200000,
311 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
312};
313
1b6f4958 314static const struct intel_limit intel_limits_i9xx_lvds = {
0206e353
AJ
315 .dot = { .min = 20000, .max = 400000 },
316 .vco = { .min = 1400000, .max = 2800000 },
317 .n = { .min = 1, .max = 6 },
318 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
319 .m1 = { .min = 8, .max = 18 },
320 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
321 .p = { .min = 7, .max = 98 },
322 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
323 .p2 = { .dot_limit = 112000,
324 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
325};
326
273e27ca 327
1b6f4958 328static const struct intel_limit intel_limits_g4x_sdvo = {
273e27ca
EA
329 .dot = { .min = 25000, .max = 270000 },
330 .vco = { .min = 1750000, .max = 3500000},
331 .n = { .min = 1, .max = 4 },
332 .m = { .min = 104, .max = 138 },
333 .m1 = { .min = 17, .max = 23 },
334 .m2 = { .min = 5, .max = 11 },
335 .p = { .min = 10, .max = 30 },
336 .p1 = { .min = 1, .max = 3},
337 .p2 = { .dot_limit = 270000,
338 .p2_slow = 10,
339 .p2_fast = 10
044c7c41 340 },
e4b36699
KP
341};
342
1b6f4958 343static const struct intel_limit intel_limits_g4x_hdmi = {
273e27ca
EA
344 .dot = { .min = 22000, .max = 400000 },
345 .vco = { .min = 1750000, .max = 3500000},
346 .n = { .min = 1, .max = 4 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 16, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8},
352 .p2 = { .dot_limit = 165000,
353 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
354};
355
1b6f4958 356static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
357 .dot = { .min = 20000, .max = 115000 },
358 .vco = { .min = 1750000, .max = 3500000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 104, .max = 138 },
361 .m1 = { .min = 17, .max = 23 },
362 .m2 = { .min = 5, .max = 11 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 0,
366 .p2_slow = 14, .p2_fast = 14
044c7c41 367 },
e4b36699
KP
368};
369
1b6f4958 370static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
371 .dot = { .min = 80000, .max = 224000 },
372 .vco = { .min = 1750000, .max = 3500000 },
373 .n = { .min = 1, .max = 3 },
374 .m = { .min = 104, .max = 138 },
375 .m1 = { .min = 17, .max = 23 },
376 .m2 = { .min = 5, .max = 11 },
377 .p = { .min = 14, .max = 42 },
378 .p1 = { .min = 2, .max = 6 },
379 .p2 = { .dot_limit = 0,
380 .p2_slow = 7, .p2_fast = 7
044c7c41 381 },
e4b36699
KP
382};
383
1b6f4958 384static const struct intel_limit intel_limits_pineview_sdvo = {
0206e353
AJ
385 .dot = { .min = 20000, .max = 400000},
386 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 387 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
388 .n = { .min = 3, .max = 6 },
389 .m = { .min = 2, .max = 256 },
273e27ca 390 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
391 .m1 = { .min = 0, .max = 0 },
392 .m2 = { .min = 0, .max = 254 },
393 .p = { .min = 5, .max = 80 },
394 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
395 .p2 = { .dot_limit = 200000,
396 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
397};
398
1b6f4958 399static const struct intel_limit intel_limits_pineview_lvds = {
0206e353
AJ
400 .dot = { .min = 20000, .max = 400000 },
401 .vco = { .min = 1700000, .max = 3500000 },
402 .n = { .min = 3, .max = 6 },
403 .m = { .min = 2, .max = 256 },
404 .m1 = { .min = 0, .max = 0 },
405 .m2 = { .min = 0, .max = 254 },
406 .p = { .min = 7, .max = 112 },
407 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
408 .p2 = { .dot_limit = 112000,
409 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
410};
411
273e27ca
EA
412/* Ironlake / Sandybridge
413 *
414 * We calculate clock using (register_value + 2) for N/M1/M2, so here
415 * the range value for them is (actual_value - 2).
416 */
1b6f4958 417static const struct intel_limit intel_limits_ironlake_dac = {
273e27ca
EA
418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 5 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 5, .max = 80 },
425 .p1 = { .min = 1, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
428};
429
1b6f4958 430static const struct intel_limit intel_limits_ironlake_single_lvds = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 3 },
434 .m = { .min = 79, .max = 118 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
438 .p1 = { .min = 2, .max = 8 },
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
1b6f4958 443static const struct intel_limit intel_limits_ironlake_dual_lvds = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 127 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 56 },
451 .p1 = { .min = 2, .max = 8 },
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
454};
455
273e27ca 456/* LVDS 100mhz refclk limits. */
1b6f4958 457static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
458 .dot = { .min = 25000, .max = 350000 },
459 .vco = { .min = 1760000, .max = 3510000 },
460 .n = { .min = 1, .max = 2 },
461 .m = { .min = 79, .max = 126 },
462 .m1 = { .min = 12, .max = 22 },
463 .m2 = { .min = 5, .max = 9 },
464 .p = { .min = 28, .max = 112 },
0206e353 465 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
466 .p2 = { .dot_limit = 225000,
467 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
468};
469
1b6f4958 470static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
471 .dot = { .min = 25000, .max = 350000 },
472 .vco = { .min = 1760000, .max = 3510000 },
473 .n = { .min = 1, .max = 3 },
474 .m = { .min = 79, .max = 126 },
475 .m1 = { .min = 12, .max = 22 },
476 .m2 = { .min = 5, .max = 9 },
477 .p = { .min = 14, .max = 42 },
0206e353 478 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
479 .p2 = { .dot_limit = 225000,
480 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
481};
482
1b6f4958 483static const struct intel_limit intel_limits_vlv = {
f01b7962
VS
484 /*
485 * These are the data rate limits (measured in fast clocks)
486 * since those are the strictest limits we have. The fast
487 * clock and actual rate limits are more relaxed, so checking
488 * them would make no difference.
489 */
490 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 491 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 492 .n = { .min = 1, .max = 7 },
a0c4da24
JB
493 .m1 = { .min = 2, .max = 3 },
494 .m2 = { .min = 11, .max = 156 },
b99ab663 495 .p1 = { .min = 2, .max = 3 },
5fdc9c49 496 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
497};
498
1b6f4958 499static const struct intel_limit intel_limits_chv = {
ef9348c8
CML
500 /*
501 * These are the data rate limits (measured in fast clocks)
502 * since those are the strictest limits we have. The fast
503 * clock and actual rate limits are more relaxed, so checking
504 * them would make no difference.
505 */
506 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 507 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 .m2 = { .min = 24 << 22, .max = 175 << 22 },
511 .p1 = { .min = 2, .max = 4 },
512 .p2 = { .p2_slow = 1, .p2_fast = 14 },
513};
514
1b6f4958 515static const struct intel_limit intel_limits_bxt = {
5ab7b0b7
ID
516 /* FIXME: find real dot limits */
517 .dot = { .min = 0, .max = INT_MAX },
e6292556 518 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
519 .n = { .min = 1, .max = 1 },
520 .m1 = { .min = 2, .max = 2 },
521 /* FIXME: find real m2 limits */
522 .m2 = { .min = 2 << 22, .max = 255 << 22 },
523 .p1 = { .min = 2, .max = 4 },
524 .p2 = { .p2_slow = 1, .p2_fast = 20 },
525};
526
cdba954e
ACO
527static bool
528needs_modeset(struct drm_crtc_state *state)
529{
fc596660 530 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
531}
532
e0638cdf
PZ
533/**
534 * Returns whether any output on the specified pipe is of the specified type
535 */
4093561b 536bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 537{
409ee761 538 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
539 struct intel_encoder *encoder;
540
409ee761 541 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
542 if (encoder->type == type)
543 return true;
544
545 return false;
546}
547
d0737e1d
ACO
548/**
549 * Returns whether any output on the specified pipe will have the specified
550 * type after a staged modeset is complete, i.e., the same as
551 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
552 * encoder->crtc.
553 */
a93e255f
ACO
554static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
555 int type)
d0737e1d 556{
a93e255f 557 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 558 struct drm_connector *connector;
a93e255f 559 struct drm_connector_state *connector_state;
d0737e1d 560 struct intel_encoder *encoder;
a93e255f
ACO
561 int i, num_connectors = 0;
562
da3ced29 563 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
564 if (connector_state->crtc != crtc_state->base.crtc)
565 continue;
566
567 num_connectors++;
d0737e1d 568
a93e255f
ACO
569 encoder = to_intel_encoder(connector_state->best_encoder);
570 if (encoder->type == type)
d0737e1d 571 return true;
a93e255f
ACO
572 }
573
574 WARN_ON(num_connectors == 0);
d0737e1d
ACO
575
576 return false;
577}
578
dccbea3b
ID
579/*
580 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
581 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
582 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
583 * The helpers' return value is the rate of the clock that is fed to the
584 * display engine's pipe which can be the above fast dot clock rate or a
585 * divided-down version of it.
586 */
f2b115e6 587/* m1 is reserved as 0 in Pineview, n is a ring counter */
9e2c8475 588static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
79e53945 589{
2177832f
SL
590 clock->m = clock->m2 + 2;
591 clock->p = clock->p1 * clock->p2;
ed5ca77e 592 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 593 return 0;
fb03ac01
VS
594 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
595 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
596
597 return clock->dot;
2177832f
SL
598}
599
7429e9d4
DV
600static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
601{
602 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
603}
604
9e2c8475 605static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
2177832f 606{
7429e9d4 607 clock->m = i9xx_dpll_compute_m(clock);
79e53945 608 clock->p = clock->p1 * clock->p2;
ed5ca77e 609 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 610 return 0;
fb03ac01
VS
611 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
612 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
613
614 return clock->dot;
79e53945
JB
615}
616
9e2c8475 617static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
589eca67
ID
618{
619 clock->m = clock->m1 * clock->m2;
620 clock->p = clock->p1 * clock->p2;
621 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 622 return 0;
589eca67
ID
623 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
624 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
625
626 return clock->dot / 5;
589eca67
ID
627}
628
9e2c8475 629int chv_calc_dpll_params(int refclk, struct dpll *clock)
ef9348c8
CML
630{
631 clock->m = clock->m1 * clock->m2;
632 clock->p = clock->p1 * clock->p2;
633 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 634 return 0;
ef9348c8
CML
635 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
636 clock->n << 22);
637 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
638
639 return clock->dot / 5;
ef9348c8
CML
640}
641
7c04d1d9 642#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
643/**
644 * Returns whether the given set of divisors are valid for a given refclk with
645 * the given connectors.
646 */
647
1b894b59 648static bool intel_PLL_is_valid(struct drm_device *dev,
1b6f4958 649 const struct intel_limit *limit,
9e2c8475 650 const struct dpll *clock)
79e53945 651{
f01b7962
VS
652 if (clock->n < limit->n.min || limit->n.max < clock->n)
653 INTELPllInvalid("n out of range\n");
79e53945 654 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 655 INTELPllInvalid("p1 out of range\n");
79e53945 656 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 657 INTELPllInvalid("m2 out of range\n");
79e53945 658 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 659 INTELPllInvalid("m1 out of range\n");
f01b7962 660
666a4537
WB
661 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
662 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
663 if (clock->m1 <= clock->m2)
664 INTELPllInvalid("m1 <= m2\n");
665
666a4537 666 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
667 if (clock->p < limit->p.min || limit->p.max < clock->p)
668 INTELPllInvalid("p out of range\n");
669 if (clock->m < limit->m.min || limit->m.max < clock->m)
670 INTELPllInvalid("m out of range\n");
671 }
672
79e53945 673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 674 INTELPllInvalid("vco out of range\n");
79e53945
JB
675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 679 INTELPllInvalid("dot out of range\n");
79e53945
JB
680
681 return true;
682}
683
3b1429d9 684static int
1b6f4958 685i9xx_select_p2_div(const struct intel_limit *limit,
3b1429d9
VS
686 const struct intel_crtc_state *crtc_state,
687 int target)
79e53945 688{
3b1429d9 689 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 690
a93e255f 691 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 692 /*
a210b028
DV
693 * For LVDS just rely on its current settings for dual-channel.
694 * We haven't figured out how to reliably set up different
695 * single/dual channel state, if we even can.
79e53945 696 */
1974cad0 697 if (intel_is_dual_link_lvds(dev))
3b1429d9 698 return limit->p2.p2_fast;
79e53945 699 else
3b1429d9 700 return limit->p2.p2_slow;
79e53945
JB
701 } else {
702 if (target < limit->p2.dot_limit)
3b1429d9 703 return limit->p2.p2_slow;
79e53945 704 else
3b1429d9 705 return limit->p2.p2_fast;
79e53945 706 }
3b1429d9
VS
707}
708
70e8aa21
ACO
709/*
710 * Returns a set of divisors for the desired target clock with the given
711 * refclk, or FALSE. The returned values represent the clock equation:
712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
713 *
714 * Target and reference clocks are specified in kHz.
715 *
716 * If match_clock is provided, then best_clock P divider must match the P
717 * divider from @match_clock used for LVDS downclocking.
718 */
3b1429d9 719static bool
1b6f4958 720i9xx_find_best_dpll(const struct intel_limit *limit,
3b1429d9 721 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
722 int target, int refclk, struct dpll *match_clock,
723 struct dpll *best_clock)
3b1429d9
VS
724{
725 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 726 struct dpll clock;
3b1429d9 727 int err = target;
79e53945 728
0206e353 729 memset(best_clock, 0, sizeof(*best_clock));
79e53945 730
3b1429d9
VS
731 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
732
42158660
ZY
733 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
734 clock.m1++) {
735 for (clock.m2 = limit->m2.min;
736 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 737 if (clock.m2 >= clock.m1)
42158660
ZY
738 break;
739 for (clock.n = limit->n.min;
740 clock.n <= limit->n.max; clock.n++) {
741 for (clock.p1 = limit->p1.min;
742 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
743 int this_err;
744
dccbea3b 745 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
748 continue;
749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
752
753 this_err = abs(clock.dot - target);
754 if (this_err < err) {
755 *best_clock = clock;
756 err = this_err;
757 }
758 }
759 }
760 }
761 }
762
763 return (err != target);
764}
765
70e8aa21
ACO
766/*
767 * Returns a set of divisors for the desired target clock with the given
768 * refclk, or FALSE. The returned values represent the clock equation:
769 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
770 *
771 * Target and reference clocks are specified in kHz.
772 *
773 * If match_clock is provided, then best_clock P divider must match the P
774 * divider from @match_clock used for LVDS downclocking.
775 */
ac58c3f0 776static bool
1b6f4958 777pnv_find_best_dpll(const struct intel_limit *limit,
a93e255f 778 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
779 int target, int refclk, struct dpll *match_clock,
780 struct dpll *best_clock)
79e53945 781{
3b1429d9 782 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 783 struct dpll clock;
79e53945
JB
784 int err = target;
785
0206e353 786 memset(best_clock, 0, sizeof(*best_clock));
79e53945 787
3b1429d9
VS
788 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
789
42158660
ZY
790 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
791 clock.m1++) {
792 for (clock.m2 = limit->m2.min;
793 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
794 for (clock.n = limit->n.min;
795 clock.n <= limit->n.max; clock.n++) {
796 for (clock.p1 = limit->p1.min;
797 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
798 int this_err;
799
dccbea3b 800 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
801 if (!intel_PLL_is_valid(dev, limit,
802 &clock))
79e53945 803 continue;
cec2f356
SP
804 if (match_clock &&
805 clock.p != match_clock->p)
806 continue;
79e53945
JB
807
808 this_err = abs(clock.dot - target);
809 if (this_err < err) {
810 *best_clock = clock;
811 err = this_err;
812 }
813 }
814 }
815 }
816 }
817
818 return (err != target);
819}
820
997c030c
ACO
821/*
822 * Returns a set of divisors for the desired target clock with the given
823 * refclk, or FALSE. The returned values represent the clock equation:
824 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
70e8aa21
ACO
825 *
826 * Target and reference clocks are specified in kHz.
827 *
828 * If match_clock is provided, then best_clock P divider must match the P
829 * divider from @match_clock used for LVDS downclocking.
997c030c 830 */
d4906093 831static bool
1b6f4958 832g4x_find_best_dpll(const struct intel_limit *limit,
a93e255f 833 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
834 int target, int refclk, struct dpll *match_clock,
835 struct dpll *best_clock)
d4906093 836{
3b1429d9 837 struct drm_device *dev = crtc_state->base.crtc->dev;
9e2c8475 838 struct dpll clock;
d4906093 839 int max_n;
3b1429d9 840 bool found = false;
6ba770dc
AJ
841 /* approximately equals target * 0.00585 */
842 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
843
844 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
845
846 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
847
d4906093 848 max_n = limit->n.max;
f77f13e2 849 /* based on hardware requirement, prefer smaller n to precision */
d4906093 850 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 851 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
852 for (clock.m1 = limit->m1.max;
853 clock.m1 >= limit->m1.min; clock.m1--) {
854 for (clock.m2 = limit->m2.max;
855 clock.m2 >= limit->m2.min; clock.m2--) {
856 for (clock.p1 = limit->p1.max;
857 clock.p1 >= limit->p1.min; clock.p1--) {
858 int this_err;
859
dccbea3b 860 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
861 if (!intel_PLL_is_valid(dev, limit,
862 &clock))
d4906093 863 continue;
1b894b59
CW
864
865 this_err = abs(clock.dot - target);
d4906093
ML
866 if (this_err < err_most) {
867 *best_clock = clock;
868 err_most = this_err;
869 max_n = clock.n;
870 found = true;
871 }
872 }
873 }
874 }
875 }
2c07245f
ZW
876 return found;
877}
878
d5dd62bd
ID
879/*
880 * Check if the calculated PLL configuration is more optimal compared to the
881 * best configuration and error found so far. Return the calculated error.
882 */
883static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
9e2c8475
ACO
884 const struct dpll *calculated_clock,
885 const struct dpll *best_clock,
d5dd62bd
ID
886 unsigned int best_error_ppm,
887 unsigned int *error_ppm)
888{
9ca3ba01
ID
889 /*
890 * For CHV ignore the error and consider only the P value.
891 * Prefer a bigger P value based on HW requirements.
892 */
893 if (IS_CHERRYVIEW(dev)) {
894 *error_ppm = 0;
895
896 return calculated_clock->p > best_clock->p;
897 }
898
24be4e46
ID
899 if (WARN_ON_ONCE(!target_freq))
900 return false;
901
d5dd62bd
ID
902 *error_ppm = div_u64(1000000ULL *
903 abs(target_freq - calculated_clock->dot),
904 target_freq);
905 /*
906 * Prefer a better P value over a better (smaller) error if the error
907 * is small. Ensure this preference for future configurations too by
908 * setting the error to 0.
909 */
910 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
911 *error_ppm = 0;
912
913 return true;
914 }
915
916 return *error_ppm + 10 < best_error_ppm;
917}
918
65b3d6a9
ACO
919/*
920 * Returns a set of divisors for the desired target clock with the given
921 * refclk, or FALSE. The returned values represent the clock equation:
922 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
923 */
a0c4da24 924static bool
1b6f4958 925vlv_find_best_dpll(const struct intel_limit *limit,
a93e255f 926 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
927 int target, int refclk, struct dpll *match_clock,
928 struct dpll *best_clock)
a0c4da24 929{
a93e255f 930 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 931 struct drm_device *dev = crtc->base.dev;
9e2c8475 932 struct dpll clock;
69e4f900 933 unsigned int bestppm = 1000000;
27e639bf
VS
934 /* min update 19.2 MHz */
935 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 936 bool found = false;
a0c4da24 937
6b4bf1c4
VS
938 target *= 5; /* fast clock */
939
940 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
941
942 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 943 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 944 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 945 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 947 clock.p = clock.p1 * clock.p2;
a0c4da24 948 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 949 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 950 unsigned int ppm;
69e4f900 951
6b4bf1c4
VS
952 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
953 refclk * clock.m1);
954
dccbea3b 955 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 956
f01b7962
VS
957 if (!intel_PLL_is_valid(dev, limit,
958 &clock))
43b0ac53
VS
959 continue;
960
d5dd62bd
ID
961 if (!vlv_PLL_is_optimal(dev, target,
962 &clock,
963 best_clock,
964 bestppm, &ppm))
965 continue;
6b4bf1c4 966
d5dd62bd
ID
967 *best_clock = clock;
968 bestppm = ppm;
969 found = true;
a0c4da24
JB
970 }
971 }
972 }
973 }
a0c4da24 974
49e497ef 975 return found;
a0c4da24 976}
a4fc5ed6 977
65b3d6a9
ACO
978/*
979 * Returns a set of divisors for the desired target clock with the given
980 * refclk, or FALSE. The returned values represent the clock equation:
981 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
982 */
ef9348c8 983static bool
1b6f4958 984chv_find_best_dpll(const struct intel_limit *limit,
a93e255f 985 struct intel_crtc_state *crtc_state,
9e2c8475
ACO
986 int target, int refclk, struct dpll *match_clock,
987 struct dpll *best_clock)
ef9348c8 988{
a93e255f 989 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 990 struct drm_device *dev = crtc->base.dev;
9ca3ba01 991 unsigned int best_error_ppm;
9e2c8475 992 struct dpll clock;
ef9348c8
CML
993 uint64_t m2;
994 int found = false;
995
996 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 997 best_error_ppm = 1000000;
ef9348c8
CML
998
999 /*
1000 * Based on hardware doc, the n always set to 1, and m1 always
1001 * set to 2. If requires to support 200Mhz refclk, we need to
1002 * revisit this because n may not 1 anymore.
1003 */
1004 clock.n = 1, clock.m1 = 2;
1005 target *= 5; /* fast clock */
1006
1007 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1008 for (clock.p2 = limit->p2.p2_fast;
1009 clock.p2 >= limit->p2.p2_slow;
1010 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1011 unsigned int error_ppm;
ef9348c8
CML
1012
1013 clock.p = clock.p1 * clock.p2;
1014
1015 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1016 clock.n) << 22, refclk * clock.m1);
1017
1018 if (m2 > INT_MAX/clock.m1)
1019 continue;
1020
1021 clock.m2 = m2;
1022
dccbea3b 1023 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1024
1025 if (!intel_PLL_is_valid(dev, limit, &clock))
1026 continue;
1027
9ca3ba01
ID
1028 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1029 best_error_ppm, &error_ppm))
1030 continue;
1031
1032 *best_clock = clock;
1033 best_error_ppm = error_ppm;
1034 found = true;
ef9348c8
CML
1035 }
1036 }
1037
1038 return found;
1039}
1040
5ab7b0b7 1041bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
9e2c8475 1042 struct dpll *best_clock)
5ab7b0b7 1043{
65b3d6a9 1044 int refclk = 100000;
1b6f4958 1045 const struct intel_limit *limit = &intel_limits_bxt;
5ab7b0b7 1046
65b3d6a9 1047 return chv_find_best_dpll(limit, crtc_state,
5ab7b0b7
ID
1048 target_clock, refclk, NULL, best_clock);
1049}
1050
20ddf665
VS
1051bool intel_crtc_active(struct drm_crtc *crtc)
1052{
1053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1054
1055 /* Be paranoid as we can arrive here with only partial
1056 * state retrieved from the hardware during setup.
1057 *
241bfc38 1058 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1059 * as Haswell has gained clock readout/fastboot support.
1060 *
66e514c1 1061 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1062 * properly reconstruct framebuffers.
c3d1f436
MR
1063 *
1064 * FIXME: The intel_crtc->active here should be switched to
1065 * crtc->state->active once we have proper CRTC states wired up
1066 * for atomic.
20ddf665 1067 */
c3d1f436 1068 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1069 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1070}
1071
a5c961d1
PZ
1072enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1073 enum pipe pipe)
1074{
1075 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1077
6e3c9717 1078 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1079}
1080
fbf49ea2
VS
1081static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1082{
1083 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1084 i915_reg_t reg = PIPEDSL(pipe);
fbf49ea2
VS
1085 u32 line1, line2;
1086 u32 line_mask;
1087
1088 if (IS_GEN2(dev))
1089 line_mask = DSL_LINEMASK_GEN2;
1090 else
1091 line_mask = DSL_LINEMASK_GEN3;
1092
1093 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1094 msleep(5);
fbf49ea2
VS
1095 line2 = I915_READ(reg) & line_mask;
1096
1097 return line1 == line2;
1098}
1099
ab7ad7f6
KP
1100/*
1101 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1102 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1103 *
1104 * After disabling a pipe, we can't wait for vblank in the usual way,
1105 * spinning on the vblank interrupt status bit, since we won't actually
1106 * see an interrupt when the pipe is disabled.
1107 *
ab7ad7f6
KP
1108 * On Gen4 and above:
1109 * wait for the pipe register state bit to turn off
1110 *
1111 * Otherwise:
1112 * wait for the display line value to settle (it usually
1113 * ends up stopping at the start of the next frame).
58e10eb9 1114 *
9d0498a2 1115 */
575f7ab7 1116static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1117{
575f7ab7 1118 struct drm_device *dev = crtc->base.dev;
9d0498a2 1119 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1120 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1121 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1122
1123 if (INTEL_INFO(dev)->gen >= 4) {
f0f59a00 1124 i915_reg_t reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1125
1126 /* Wait for the Pipe State to go off */
58e10eb9
CW
1127 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1128 100))
284637d9 1129 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1130 } else {
ab7ad7f6 1131 /* Wait for the display line to settle */
fbf49ea2 1132 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1133 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1134 }
79e53945
JB
1135}
1136
b24e7179 1137/* Only for pre-ILK configs */
55607e8a
DV
1138void assert_pll(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
b24e7179 1140{
b24e7179
JB
1141 u32 val;
1142 bool cur_state;
1143
649636ef 1144 val = I915_READ(DPLL(pipe));
b24e7179 1145 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1146 I915_STATE_WARN(cur_state != state,
b24e7179 1147 "PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1148 onoff(state), onoff(cur_state));
b24e7179 1149}
b24e7179 1150
23538ef1 1151/* XXX: the dsi pll is shared between MIPI DSI ports */
8563b1e8 1152void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
23538ef1
JN
1153{
1154 u32 val;
1155 bool cur_state;
1156
a580516d 1157 mutex_lock(&dev_priv->sb_lock);
23538ef1 1158 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1159 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1160
1161 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1162 I915_STATE_WARN(cur_state != state,
23538ef1 1163 "DSI PLL state assertion failure (expected %s, current %s)\n",
87ad3212 1164 onoff(state), onoff(cur_state));
23538ef1 1165}
23538ef1 1166
040484af
JB
1167static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1168 enum pipe pipe, bool state)
1169{
040484af 1170 bool cur_state;
ad80a810
PZ
1171 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1172 pipe);
040484af 1173
2d1fe073 1174 if (HAS_DDI(dev_priv)) {
affa9354 1175 /* DDI does not have a specific FDI_TX register */
649636ef 1176 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1177 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1178 } else {
649636ef 1179 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1180 cur_state = !!(val & FDI_TX_ENABLE);
1181 }
e2c719b7 1182 I915_STATE_WARN(cur_state != state,
040484af 1183 "FDI TX state assertion failure (expected %s, current %s)\n",
87ad3212 1184 onoff(state), onoff(cur_state));
040484af
JB
1185}
1186#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1187#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1188
1189static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
040484af
JB
1192 u32 val;
1193 bool cur_state;
1194
649636ef 1195 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1196 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1197 I915_STATE_WARN(cur_state != state,
040484af 1198 "FDI RX state assertion failure (expected %s, current %s)\n",
87ad3212 1199 onoff(state), onoff(cur_state));
040484af
JB
1200}
1201#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1202#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1203
1204static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1205 enum pipe pipe)
1206{
040484af
JB
1207 u32 val;
1208
1209 /* ILK FDI PLL is always enabled */
7e22dbbb 1210 if (IS_GEN5(dev_priv))
040484af
JB
1211 return;
1212
bf507ef7 1213 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
2d1fe073 1214 if (HAS_DDI(dev_priv))
bf507ef7
ED
1215 return;
1216
649636ef 1217 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1218 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1219}
1220
55607e8a
DV
1221void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
040484af 1223{
040484af 1224 u32 val;
55607e8a 1225 bool cur_state;
040484af 1226
649636ef 1227 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1228 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1229 I915_STATE_WARN(cur_state != state,
55607e8a 1230 "FDI RX PLL assertion failure (expected %s, current %s)\n",
87ad3212 1231 onoff(state), onoff(cur_state));
040484af
JB
1232}
1233
b680c37a
DV
1234void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1235 enum pipe pipe)
ea0760cf 1236{
bedd4dba 1237 struct drm_device *dev = dev_priv->dev;
f0f59a00 1238 i915_reg_t pp_reg;
ea0760cf
JB
1239 u32 val;
1240 enum pipe panel_pipe = PIPE_A;
0de3b485 1241 bool locked = true;
ea0760cf 1242
bedd4dba
JN
1243 if (WARN_ON(HAS_DDI(dev)))
1244 return;
1245
1246 if (HAS_PCH_SPLIT(dev)) {
1247 u32 port_sel;
1248
ea0760cf 1249 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1250 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1251
1252 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1253 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1254 panel_pipe = PIPE_B;
1255 /* XXX: else fix for eDP */
666a4537 1256 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
bedd4dba
JN
1257 /* presumably write lock depends on pipe, not port select */
1258 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1259 panel_pipe = pipe;
ea0760cf
JB
1260 } else {
1261 pp_reg = PP_CONTROL;
bedd4dba
JN
1262 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1263 panel_pipe = PIPE_B;
ea0760cf
JB
1264 }
1265
1266 val = I915_READ(pp_reg);
1267 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1268 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1269 locked = false;
1270
e2c719b7 1271 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1272 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1273 pipe_name(pipe));
ea0760cf
JB
1274}
1275
93ce0ba6
JN
1276static void assert_cursor(struct drm_i915_private *dev_priv,
1277 enum pipe pipe, bool state)
1278{
1279 struct drm_device *dev = dev_priv->dev;
1280 bool cur_state;
1281
d9d82081 1282 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1283 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1284 else
5efb3e28 1285 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1286
e2c719b7 1287 I915_STATE_WARN(cur_state != state,
93ce0ba6 1288 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1289 pipe_name(pipe), onoff(state), onoff(cur_state));
93ce0ba6
JN
1290}
1291#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1292#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1293
b840d907
JB
1294void assert_pipe(struct drm_i915_private *dev_priv,
1295 enum pipe pipe, bool state)
b24e7179 1296{
63d7bbe9 1297 bool cur_state;
702e7a56
PZ
1298 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1299 pipe);
4feed0eb 1300 enum intel_display_power_domain power_domain;
b24e7179 1301
b6b5d049
VS
1302 /* if we need the pipe quirk it must be always on */
1303 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1304 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1305 state = true;
1306
4feed0eb
ID
1307 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1308 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
649636ef 1309 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161 1310 cur_state = !!(val & PIPECONF_ENABLE);
4feed0eb
ID
1311
1312 intel_display_power_put(dev_priv, power_domain);
1313 } else {
1314 cur_state = false;
69310161
PZ
1315 }
1316
e2c719b7 1317 I915_STATE_WARN(cur_state != state,
63d7bbe9 1318 "pipe %c assertion failure (expected %s, current %s)\n",
87ad3212 1319 pipe_name(pipe), onoff(state), onoff(cur_state));
b24e7179
JB
1320}
1321
931872fc
CW
1322static void assert_plane(struct drm_i915_private *dev_priv,
1323 enum plane plane, bool state)
b24e7179 1324{
b24e7179 1325 u32 val;
931872fc 1326 bool cur_state;
b24e7179 1327
649636ef 1328 val = I915_READ(DSPCNTR(plane));
931872fc 1329 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1330 I915_STATE_WARN(cur_state != state,
931872fc 1331 "plane %c assertion failure (expected %s, current %s)\n",
87ad3212 1332 plane_name(plane), onoff(state), onoff(cur_state));
b24e7179
JB
1333}
1334
931872fc
CW
1335#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1336#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1337
b24e7179
JB
1338static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1339 enum pipe pipe)
1340{
653e1026 1341 struct drm_device *dev = dev_priv->dev;
649636ef 1342 int i;
b24e7179 1343
653e1026
VS
1344 /* Primary planes are fixed to pipes on gen4+ */
1345 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1346 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1347 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1348 "plane %c assertion failure, should be disabled but not\n",
1349 plane_name(pipe));
19ec1358 1350 return;
28c05794 1351 }
19ec1358 1352
b24e7179 1353 /* Need to check both planes against the pipe */
055e393f 1354 for_each_pipe(dev_priv, i) {
649636ef
VS
1355 u32 val = I915_READ(DSPCNTR(i));
1356 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1357 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1358 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1359 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1360 plane_name(i), pipe_name(pipe));
b24e7179
JB
1361 }
1362}
1363
19332d7a
JB
1364static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe)
1366{
20674eef 1367 struct drm_device *dev = dev_priv->dev;
649636ef 1368 int sprite;
19332d7a 1369
7feb8b88 1370 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1371 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1372 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1373 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1374 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1375 sprite, pipe_name(pipe));
1376 }
666a4537 1377 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
3bdcfc0c 1378 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1379 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1380 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1381 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1382 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1383 }
1384 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1385 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1386 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1387 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1388 plane_name(pipe), pipe_name(pipe));
1389 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1390 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1391 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1392 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1393 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1394 }
1395}
1396
08c71e5e
VS
1397static void assert_vblank_disabled(struct drm_crtc *crtc)
1398{
e2c719b7 1399 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1400 drm_crtc_vblank_put(crtc);
1401}
1402
7abd4b35
ACO
1403void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe)
92f2584a 1405{
92f2584a
JB
1406 u32 val;
1407 bool enabled;
1408
649636ef 1409 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1410 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1411 I915_STATE_WARN(enabled,
9db4a9c7
JB
1412 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1413 pipe_name(pipe));
92f2584a
JB
1414}
1415
4e634389
KP
1416static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1418{
1419 if ((val & DP_PORT_EN) == 0)
1420 return false;
1421
2d1fe073 1422 if (HAS_PCH_CPT(dev_priv)) {
f0f59a00 1423 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
f0575e92
KP
1424 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1425 return false;
2d1fe073 1426 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1427 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1428 return false;
f0575e92
KP
1429 } else {
1430 if ((val & DP_PIPE_MASK) != (pipe << 30))
1431 return false;
1432 }
1433 return true;
1434}
1435
1519b995
KP
1436static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, u32 val)
1438{
dc0fa718 1439 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1440 return false;
1441
2d1fe073 1442 if (HAS_PCH_CPT(dev_priv)) {
dc0fa718 1443 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1444 return false;
2d1fe073 1445 } else if (IS_CHERRYVIEW(dev_priv)) {
44f37d1f
CML
1446 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1447 return false;
1519b995 1448 } else {
dc0fa718 1449 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1450 return false;
1451 }
1452 return true;
1453}
1454
1455static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1456 enum pipe pipe, u32 val)
1457{
1458 if ((val & LVDS_PORT_EN) == 0)
1459 return false;
1460
2d1fe073 1461 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1462 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1463 return false;
1464 } else {
1465 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1466 return false;
1467 }
1468 return true;
1469}
1470
1471static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1472 enum pipe pipe, u32 val)
1473{
1474 if ((val & ADPA_DAC_ENABLE) == 0)
1475 return false;
2d1fe073 1476 if (HAS_PCH_CPT(dev_priv)) {
1519b995
KP
1477 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1478 return false;
1479 } else {
1480 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1481 return false;
1482 }
1483 return true;
1484}
1485
291906f1 1486static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0f59a00
VS
1487 enum pipe pipe, i915_reg_t reg,
1488 u32 port_sel)
291906f1 1489{
47a05eca 1490 u32 val = I915_READ(reg);
e2c719b7 1491 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1492 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1493 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1494
2d1fe073 1495 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
75c5da27 1496 && (val & DP_PIPEB_SELECT),
de9a35ab 1497 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1498}
1499
1500static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
f0f59a00 1501 enum pipe pipe, i915_reg_t reg)
291906f1 1502{
47a05eca 1503 u32 val = I915_READ(reg);
e2c719b7 1504 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1505 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
f0f59a00 1506 i915_mmio_reg_offset(reg), pipe_name(pipe));
de9a35ab 1507
2d1fe073 1508 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
75c5da27 1509 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1510 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1511}
1512
1513static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe)
1515{
291906f1 1516 u32 val;
291906f1 1517
f0575e92
KP
1518 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1519 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1520 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1521
649636ef 1522 val = I915_READ(PCH_ADPA);
e2c719b7 1523 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1524 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1525 pipe_name(pipe));
291906f1 1526
649636ef 1527 val = I915_READ(PCH_LVDS);
e2c719b7 1528 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1529 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1530 pipe_name(pipe));
291906f1 1531
e2debe91
PZ
1532 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1533 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1534 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1535}
1536
cd2d34d9
VS
1537static void _vlv_enable_pll(struct intel_crtc *crtc,
1538 const struct intel_crtc_state *pipe_config)
1539{
1540 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1541 enum pipe pipe = crtc->pipe;
1542
1543 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1544 POSTING_READ(DPLL(pipe));
1545 udelay(150);
1546
1547 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1548 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1549}
1550
d288f65f 1551static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1552 const struct intel_crtc_state *pipe_config)
87442f73 1553{
cd2d34d9 1554 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1555 enum pipe pipe = crtc->pipe;
87442f73 1556
8bd3f301 1557 assert_pipe_disabled(dev_priv, pipe);
87442f73 1558
87442f73 1559 /* PLL is protected by panel, make sure we can write it */
7d1a83cb 1560 assert_panel_unlocked(dev_priv, pipe);
87442f73 1561
cd2d34d9
VS
1562 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1563 _vlv_enable_pll(crtc, pipe_config);
426115cf 1564
8bd3f301
VS
1565 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1566 POSTING_READ(DPLL_MD(pipe));
87442f73
DV
1567}
1568
cd2d34d9
VS
1569
1570static void _chv_enable_pll(struct intel_crtc *crtc,
1571 const struct intel_crtc_state *pipe_config)
9d556c99 1572{
cd2d34d9 1573 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8bd3f301 1574 enum pipe pipe = crtc->pipe;
9d556c99 1575 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1576 u32 tmp;
1577
a580516d 1578 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1579
1580 /* Enable back the 10bit clock to display controller */
1581 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1582 tmp |= DPIO_DCLKP_EN;
1583 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1584
54433e91
VS
1585 mutex_unlock(&dev_priv->sb_lock);
1586
9d556c99
CML
1587 /*
1588 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1589 */
1590 udelay(1);
1591
1592 /* Enable PLL */
d288f65f 1593 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1594
1595 /* Check PLL is locked */
a11b0703 1596 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99 1597 DRM_ERROR("PLL %d failed to lock\n", pipe);
cd2d34d9
VS
1598}
1599
1600static void chv_enable_pll(struct intel_crtc *crtc,
1601 const struct intel_crtc_state *pipe_config)
1602{
1603 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1604 enum pipe pipe = crtc->pipe;
1605
1606 assert_pipe_disabled(dev_priv, pipe);
1607
1608 /* PLL is protected by panel, make sure we can write it */
1609 assert_panel_unlocked(dev_priv, pipe);
1610
1611 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1612 _chv_enable_pll(crtc, pipe_config);
9d556c99 1613
c231775c
VS
1614 if (pipe != PIPE_A) {
1615 /*
1616 * WaPixelRepeatModeFixForC0:chv
1617 *
1618 * DPLLCMD is AWOL. Use chicken bits to propagate
1619 * the value from DPLLBMD to either pipe B or C.
1620 */
1621 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1622 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1623 I915_WRITE(CBR4_VLV, 0);
1624 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1625
1626 /*
1627 * DPLLB VGA mode also seems to cause problems.
1628 * We should always have it disabled.
1629 */
1630 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1631 } else {
1632 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1633 POSTING_READ(DPLL_MD(pipe));
1634 }
9d556c99
CML
1635}
1636
1c4e0274
VS
1637static int intel_num_dvo_pipes(struct drm_device *dev)
1638{
1639 struct intel_crtc *crtc;
1640 int count = 0;
1641
1642 for_each_intel_crtc(dev, crtc)
3538b9df 1643 count += crtc->base.state->active &&
409ee761 1644 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1645
1646 return count;
1647}
1648
66e3d5c0 1649static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1650{
66e3d5c0
DV
1651 struct drm_device *dev = crtc->base.dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 1653 i915_reg_t reg = DPLL(crtc->pipe);
6e3c9717 1654 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1655
66e3d5c0 1656 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1657
63d7bbe9 1658 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1659 if (IS_MOBILE(dev) && !IS_I830(dev))
1660 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1661
1c4e0274
VS
1662 /* Enable DVO 2x clock on both PLLs if necessary */
1663 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1664 /*
1665 * It appears to be important that we don't enable this
1666 * for the current pipe before otherwise configuring the
1667 * PLL. No idea how this should be handled if multiple
1668 * DVO outputs are enabled simultaneosly.
1669 */
1670 dpll |= DPLL_DVO_2X_MODE;
1671 I915_WRITE(DPLL(!crtc->pipe),
1672 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1673 }
66e3d5c0 1674
c2b63374
VS
1675 /*
1676 * Apparently we need to have VGA mode enabled prior to changing
1677 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1678 * dividers, even though the register value does change.
1679 */
1680 I915_WRITE(reg, 0);
1681
8e7a65aa
VS
1682 I915_WRITE(reg, dpll);
1683
66e3d5c0
DV
1684 /* Wait for the clocks to stabilize. */
1685 POSTING_READ(reg);
1686 udelay(150);
1687
1688 if (INTEL_INFO(dev)->gen >= 4) {
1689 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1690 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1691 } else {
1692 /* The pixel multiplier can only be updated once the
1693 * DPLL is enabled and the clocks are stable.
1694 *
1695 * So write it again.
1696 */
1697 I915_WRITE(reg, dpll);
1698 }
63d7bbe9
JB
1699
1700 /* We do this three times for luck */
66e3d5c0 1701 I915_WRITE(reg, dpll);
63d7bbe9
JB
1702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
66e3d5c0 1704 I915_WRITE(reg, dpll);
63d7bbe9
JB
1705 POSTING_READ(reg);
1706 udelay(150); /* wait for warmup */
66e3d5c0 1707 I915_WRITE(reg, dpll);
63d7bbe9
JB
1708 POSTING_READ(reg);
1709 udelay(150); /* wait for warmup */
1710}
1711
1712/**
50b44a44 1713 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1714 * @dev_priv: i915 private structure
1715 * @pipe: pipe PLL to disable
1716 *
1717 * Disable the PLL for @pipe, making sure the pipe is off first.
1718 *
1719 * Note! This is for pre-ILK only.
1720 */
1c4e0274 1721static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1722{
1c4e0274
VS
1723 struct drm_device *dev = crtc->base.dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725 enum pipe pipe = crtc->pipe;
1726
1727 /* Disable DVO 2x clock on both PLLs if necessary */
1728 if (IS_I830(dev) &&
409ee761 1729 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1730 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1731 I915_WRITE(DPLL(PIPE_B),
1732 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1733 I915_WRITE(DPLL(PIPE_A),
1734 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1735 }
1736
b6b5d049
VS
1737 /* Don't disable pipe or pipe PLLs if needed */
1738 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1739 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1740 return;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
b8afb911 1745 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1746 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1747}
1748
f6071166
JB
1749static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1750{
b8afb911 1751 u32 val;
f6071166
JB
1752
1753 /* Make sure the pipe isn't still relying on us */
1754 assert_pipe_disabled(dev_priv, pipe);
1755
03ed5cbf
VS
1756 val = DPLL_INTEGRATED_REF_CLK_VLV |
1757 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1758 if (pipe != PIPE_A)
1759 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1760
f6071166
JB
1761 I915_WRITE(DPLL(pipe), val);
1762 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1763}
1764
1765static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1766{
d752048d 1767 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1768 u32 val;
1769
a11b0703
VS
1770 /* Make sure the pipe isn't still relying on us */
1771 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1772
60bfe44f
VS
1773 val = DPLL_SSC_REF_CLK_CHV |
1774 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1775 if (pipe != PIPE_A)
1776 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
03ed5cbf 1777
a11b0703
VS
1778 I915_WRITE(DPLL(pipe), val);
1779 POSTING_READ(DPLL(pipe));
d752048d 1780
a580516d 1781 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1782
1783 /* Disable 10bit clock to display controller */
1784 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1785 val &= ~DPIO_DCLKP_EN;
1786 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1787
a580516d 1788 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1789}
1790
e4607fcf 1791void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1792 struct intel_digital_port *dport,
1793 unsigned int expected_mask)
89b667f8
JB
1794{
1795 u32 port_mask;
f0f59a00 1796 i915_reg_t dpll_reg;
89b667f8 1797
e4607fcf
CML
1798 switch (dport->port) {
1799 case PORT_B:
89b667f8 1800 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1801 dpll_reg = DPLL(0);
e4607fcf
CML
1802 break;
1803 case PORT_C:
89b667f8 1804 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1805 dpll_reg = DPLL(0);
9b6de0a1 1806 expected_mask <<= 4;
00fc31b7
CML
1807 break;
1808 case PORT_D:
1809 port_mask = DPLL_PORTD_READY_MASK;
1810 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1811 break;
1812 default:
1813 BUG();
1814 }
89b667f8 1815
9b6de0a1
VS
1816 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1817 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1818 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1819}
1820
b8a4f404
PZ
1821static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1822 enum pipe pipe)
040484af 1823{
23670b32 1824 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1825 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
f0f59a00
VS
1827 i915_reg_t reg;
1828 uint32_t val, pipeconf_val;
040484af 1829
040484af 1830 /* Make sure PCH DPLL is enabled */
8106ddbd 1831 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
040484af
JB
1832
1833 /* FDI must be feeding us bits for PCH ports */
1834 assert_fdi_tx_enabled(dev_priv, pipe);
1835 assert_fdi_rx_enabled(dev_priv, pipe);
1836
23670b32
DV
1837 if (HAS_PCH_CPT(dev)) {
1838 /* Workaround: Set the timing override bit before enabling the
1839 * pch transcoder. */
1840 reg = TRANS_CHICKEN2(pipe);
1841 val = I915_READ(reg);
1842 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1843 I915_WRITE(reg, val);
59c859d6 1844 }
23670b32 1845
ab9412ba 1846 reg = PCH_TRANSCONF(pipe);
040484af 1847 val = I915_READ(reg);
5f7f726d 1848 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c 1849
2d1fe073 1850 if (HAS_PCH_IBX(dev_priv)) {
e9bcff5c 1851 /*
c5de7c6f
VS
1852 * Make the BPC in transcoder be consistent with
1853 * that in pipeconf reg. For HDMI we must use 8bpc
1854 * here for both 8bpc and 12bpc.
e9bcff5c 1855 */
dfd07d72 1856 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1857 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1858 val |= PIPECONF_8BPC;
1859 else
1860 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1861 }
5f7f726d
PZ
1862
1863 val &= ~TRANS_INTERLACE_MASK;
1864 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
2d1fe073 1865 if (HAS_PCH_IBX(dev_priv) &&
409ee761 1866 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1867 val |= TRANS_LEGACY_INTERLACED_ILK;
1868 else
1869 val |= TRANS_INTERLACED;
5f7f726d
PZ
1870 else
1871 val |= TRANS_PROGRESSIVE;
1872
040484af
JB
1873 I915_WRITE(reg, val | TRANS_ENABLE);
1874 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1875 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1876}
1877
8fb033d7 1878static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1879 enum transcoder cpu_transcoder)
040484af 1880{
8fb033d7 1881 u32 val, pipeconf_val;
8fb033d7 1882
8fb033d7 1883 /* FDI must be feeding us bits for PCH ports */
1a240d4d 1884 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 1885 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 1886
223a6fdf 1887 /* Workaround: set timing override bit. */
36c0d0cf 1888 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1890 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 1891
25f3ef11 1892 val = TRANS_ENABLE;
937bb610 1893 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 1894
9a76b1c6
PZ
1895 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1896 PIPECONF_INTERLACED_ILK)
a35f2679 1897 val |= TRANS_INTERLACED;
8fb033d7
PZ
1898 else
1899 val |= TRANS_PROGRESSIVE;
1900
ab9412ba
DV
1901 I915_WRITE(LPT_TRANSCONF, val);
1902 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 1903 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
1904}
1905
b8a4f404
PZ
1906static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1907 enum pipe pipe)
040484af 1908{
23670b32 1909 struct drm_device *dev = dev_priv->dev;
f0f59a00
VS
1910 i915_reg_t reg;
1911 uint32_t val;
040484af
JB
1912
1913 /* FDI relies on the transcoder */
1914 assert_fdi_tx_disabled(dev_priv, pipe);
1915 assert_fdi_rx_disabled(dev_priv, pipe);
1916
291906f1
JB
1917 /* Ports must be off as well */
1918 assert_pch_ports_disabled(dev_priv, pipe);
1919
ab9412ba 1920 reg = PCH_TRANSCONF(pipe);
040484af
JB
1921 val = I915_READ(reg);
1922 val &= ~TRANS_ENABLE;
1923 I915_WRITE(reg, val);
1924 /* wait for PCH transcoder off, transcoder state */
1925 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 1926 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32 1927
c465613b 1928 if (HAS_PCH_CPT(dev)) {
23670b32
DV
1929 /* Workaround: Clear the timing override chicken bit again. */
1930 reg = TRANS_CHICKEN2(pipe);
1931 val = I915_READ(reg);
1932 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1933 I915_WRITE(reg, val);
1934 }
040484af
JB
1935}
1936
ab4d966c 1937static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 1938{
8fb033d7
PZ
1939 u32 val;
1940
ab9412ba 1941 val = I915_READ(LPT_TRANSCONF);
8fb033d7 1942 val &= ~TRANS_ENABLE;
ab9412ba 1943 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 1944 /* wait for PCH transcoder off, transcoder state */
ab9412ba 1945 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 1946 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
1947
1948 /* Workaround: clear timing override bit. */
36c0d0cf 1949 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 1950 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 1951 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
1952}
1953
b24e7179 1954/**
309cfea8 1955 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 1956 * @crtc: crtc responsible for the pipe
b24e7179 1957 *
0372264a 1958 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 1959 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 1960 */
e1fdc473 1961static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 1962{
0372264a
PZ
1963 struct drm_device *dev = crtc->base.dev;
1964 struct drm_i915_private *dev_priv = dev->dev_private;
1965 enum pipe pipe = crtc->pipe;
1a70a728 1966 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1a240d4d 1967 enum pipe pch_transcoder;
f0f59a00 1968 i915_reg_t reg;
b24e7179
JB
1969 u32 val;
1970
9e2ee2dd
VS
1971 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1972
58c6eaa2 1973 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 1974 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
1975 assert_sprites_disabled(dev_priv, pipe);
1976
2d1fe073 1977 if (HAS_PCH_LPT(dev_priv))
cc391bbb
PZ
1978 pch_transcoder = TRANSCODER_A;
1979 else
1980 pch_transcoder = pipe;
1981
b24e7179
JB
1982 /*
1983 * A pipe without a PLL won't actually be able to drive bits from
1984 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1985 * need the check.
1986 */
2d1fe073 1987 if (HAS_GMCH_DISPLAY(dev_priv))
a65347ba 1988 if (crtc->config->has_dsi_encoder)
23538ef1
JN
1989 assert_dsi_pll_enabled(dev_priv);
1990 else
1991 assert_pll_enabled(dev_priv, pipe);
040484af 1992 else {
6e3c9717 1993 if (crtc->config->has_pch_encoder) {
040484af 1994 /* if driving the PCH, we need FDI enabled */
cc391bbb 1995 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
1996 assert_fdi_tx_pll_enabled(dev_priv,
1997 (enum pipe) cpu_transcoder);
040484af
JB
1998 }
1999 /* FIXME: assert CPU port conditions for SNB+ */
2000 }
b24e7179 2001
702e7a56 2002 reg = PIPECONF(cpu_transcoder);
b24e7179 2003 val = I915_READ(reg);
7ad25d48 2004 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2005 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2006 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2007 return;
7ad25d48 2008 }
00d70b15
CW
2009
2010 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2011 POSTING_READ(reg);
b7792d8b
VS
2012
2013 /*
2014 * Until the pipe starts DSL will read as 0, which would cause
2015 * an apparent vblank timestamp jump, which messes up also the
2016 * frame count when it's derived from the timestamps. So let's
2017 * wait for the pipe to start properly before we call
2018 * drm_crtc_vblank_on()
2019 */
2020 if (dev->max_vblank_count == 0 &&
2021 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2022 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
b24e7179
JB
2023}
2024
2025/**
309cfea8 2026 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2027 * @crtc: crtc whose pipes is to be disabled
b24e7179 2028 *
575f7ab7
VS
2029 * Disable the pipe of @crtc, making sure that various hardware
2030 * specific requirements are met, if applicable, e.g. plane
2031 * disabled, panel fitter off, etc.
b24e7179
JB
2032 *
2033 * Will wait until the pipe has shut down before returning.
2034 */
575f7ab7 2035static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2036{
575f7ab7 2037 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2039 enum pipe pipe = crtc->pipe;
f0f59a00 2040 i915_reg_t reg;
b24e7179
JB
2041 u32 val;
2042
9e2ee2dd
VS
2043 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2044
b24e7179
JB
2045 /*
2046 * Make sure planes won't keep trying to pump pixels to us,
2047 * or we might hang the display.
2048 */
2049 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2050 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2051 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2052
702e7a56 2053 reg = PIPECONF(cpu_transcoder);
b24e7179 2054 val = I915_READ(reg);
00d70b15
CW
2055 if ((val & PIPECONF_ENABLE) == 0)
2056 return;
2057
67adc644
VS
2058 /*
2059 * Double wide has implications for planes
2060 * so best keep it disabled when not needed.
2061 */
6e3c9717 2062 if (crtc->config->double_wide)
67adc644
VS
2063 val &= ~PIPECONF_DOUBLE_WIDE;
2064
2065 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2066 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2067 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2068 val &= ~PIPECONF_ENABLE;
2069
2070 I915_WRITE(reg, val);
2071 if ((val & PIPECONF_ENABLE) == 0)
2072 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2073}
2074
693db184
CW
2075static bool need_vtd_wa(struct drm_device *dev)
2076{
2077#ifdef CONFIG_INTEL_IOMMU
2078 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2079 return true;
2080#endif
2081 return false;
2082}
2083
832be82f
VS
2084static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2085{
2086 return IS_GEN2(dev_priv) ? 2048 : 4096;
2087}
2088
27ba3910
VS
2089static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2090 uint64_t fb_modifier, unsigned int cpp)
7b49f948
VS
2091{
2092 switch (fb_modifier) {
2093 case DRM_FORMAT_MOD_NONE:
2094 return cpp;
2095 case I915_FORMAT_MOD_X_TILED:
2096 if (IS_GEN2(dev_priv))
2097 return 128;
2098 else
2099 return 512;
2100 case I915_FORMAT_MOD_Y_TILED:
2101 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2102 return 128;
2103 else
2104 return 512;
2105 case I915_FORMAT_MOD_Yf_TILED:
2106 switch (cpp) {
2107 case 1:
2108 return 64;
2109 case 2:
2110 case 4:
2111 return 128;
2112 case 8:
2113 case 16:
2114 return 256;
2115 default:
2116 MISSING_CASE(cpp);
2117 return cpp;
2118 }
2119 break;
2120 default:
2121 MISSING_CASE(fb_modifier);
2122 return cpp;
2123 }
2124}
2125
832be82f
VS
2126unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2127 uint64_t fb_modifier, unsigned int cpp)
a57ce0b2 2128{
832be82f
VS
2129 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2130 return 1;
2131 else
2132 return intel_tile_size(dev_priv) /
27ba3910 2133 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
6761dd31
TU
2134}
2135
8d0deca8
VS
2136/* Return the tile dimensions in pixel units */
2137static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2138 unsigned int *tile_width,
2139 unsigned int *tile_height,
2140 uint64_t fb_modifier,
2141 unsigned int cpp)
2142{
2143 unsigned int tile_width_bytes =
2144 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2145
2146 *tile_width = tile_width_bytes / cpp;
2147 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2148}
2149
6761dd31
TU
2150unsigned int
2151intel_fb_align_height(struct drm_device *dev, unsigned int height,
832be82f 2152 uint32_t pixel_format, uint64_t fb_modifier)
6761dd31 2153{
832be82f
VS
2154 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2155 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2156
2157 return ALIGN(height, tile_height);
a57ce0b2
JB
2158}
2159
1663b9d6
VS
2160unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2161{
2162 unsigned int size = 0;
2163 int i;
2164
2165 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2166 size += rot_info->plane[i].width * rot_info->plane[i].height;
2167
2168 return size;
2169}
2170
75c82a53 2171static void
3465c580
VS
2172intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2173 const struct drm_framebuffer *fb,
2174 unsigned int rotation)
f64b98cd 2175{
2d7a215f
VS
2176 if (intel_rotation_90_or_270(rotation)) {
2177 *view = i915_ggtt_view_rotated;
2178 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2179 } else {
2180 *view = i915_ggtt_view_normal;
2181 }
2182}
50470bb0 2183
2d7a215f
VS
2184static void
2185intel_fill_fb_info(struct drm_i915_private *dev_priv,
2186 struct drm_framebuffer *fb)
2187{
2188 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
2189 unsigned int tile_size, tile_width, tile_height, cpp;
50470bb0 2190
d9b3288e
VS
2191 tile_size = intel_tile_size(dev_priv);
2192
2193 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
8d0deca8
VS
2194 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2195 fb->modifier[0], cpp);
d9b3288e 2196
1663b9d6
VS
2197 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2198 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
84fe03f7 2199
89e3e142 2200 if (info->pixel_format == DRM_FORMAT_NV12) {
832be82f 2201 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
8d0deca8
VS
2202 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2203 fb->modifier[1], cpp);
d9b3288e 2204
2d7a215f 2205 info->uv_offset = fb->offsets[1];
1663b9d6
VS
2206 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2207 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
89e3e142 2208 }
f64b98cd
TU
2209}
2210
603525d7 2211static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
4e9a86b6
VS
2212{
2213 if (INTEL_INFO(dev_priv)->gen >= 9)
2214 return 256 * 1024;
985b8bb4 2215 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
666a4537 2216 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4e9a86b6
VS
2217 return 128 * 1024;
2218 else if (INTEL_INFO(dev_priv)->gen >= 4)
2219 return 4 * 1024;
2220 else
44c5905e 2221 return 0;
4e9a86b6
VS
2222}
2223
603525d7
VS
2224static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2225 uint64_t fb_modifier)
2226{
2227 switch (fb_modifier) {
2228 case DRM_FORMAT_MOD_NONE:
2229 return intel_linear_alignment(dev_priv);
2230 case I915_FORMAT_MOD_X_TILED:
2231 if (INTEL_INFO(dev_priv)->gen >= 9)
2232 return 256 * 1024;
2233 return 0;
2234 case I915_FORMAT_MOD_Y_TILED:
2235 case I915_FORMAT_MOD_Yf_TILED:
2236 return 1 * 1024 * 1024;
2237 default:
2238 MISSING_CASE(fb_modifier);
2239 return 0;
2240 }
2241}
2242
127bd2ac 2243int
3465c580
VS
2244intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2245 unsigned int rotation)
6b95a207 2246{
850c4cdc 2247 struct drm_device *dev = fb->dev;
ce453d81 2248 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2249 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2250 struct i915_ggtt_view view;
6b95a207
KH
2251 u32 alignment;
2252 int ret;
2253
ebcdd39e
MR
2254 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2255
603525d7 2256 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
6b95a207 2257
3465c580 2258 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2259
693db184
CW
2260 /* Note that the w/a also requires 64 PTE of padding following the
2261 * bo. We currently fill all unused PTE with the shadow page and so
2262 * we should always have valid PTE following the scanout preventing
2263 * the VT-d warning.
2264 */
2265 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2266 alignment = 256 * 1024;
2267
d6dd6843
PZ
2268 /*
2269 * Global gtt pte registers are special registers which actually forward
2270 * writes to a chunk of system memory. Which means that there is no risk
2271 * that the register values disappear as soon as we call
2272 * intel_runtime_pm_put(), so it is correct to wrap only the
2273 * pin/unpin/fence and not more.
2274 */
2275 intel_runtime_pm_get(dev_priv);
2276
7580d774
ML
2277 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2278 &view);
48b956c5 2279 if (ret)
b26a6b35 2280 goto err_pm;
6b95a207
KH
2281
2282 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2283 * fence, whereas 965+ only requires a fence if using
2284 * framebuffer compression. For simplicity, we always install
2285 * a fence as the cost is not that onerous.
2286 */
9807216f
VK
2287 if (view.type == I915_GGTT_VIEW_NORMAL) {
2288 ret = i915_gem_object_get_fence(obj);
2289 if (ret == -EDEADLK) {
2290 /*
2291 * -EDEADLK means there are no free fences
2292 * no pending flips.
2293 *
2294 * This is propagated to atomic, but it uses
2295 * -EDEADLK to force a locking recovery, so
2296 * change the returned error to -EBUSY.
2297 */
2298 ret = -EBUSY;
2299 goto err_unpin;
2300 } else if (ret)
2301 goto err_unpin;
1690e1eb 2302
9807216f
VK
2303 i915_gem_object_pin_fence(obj);
2304 }
6b95a207 2305
d6dd6843 2306 intel_runtime_pm_put(dev_priv);
6b95a207 2307 return 0;
48b956c5
CW
2308
2309err_unpin:
f64b98cd 2310 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2311err_pm:
d6dd6843 2312 intel_runtime_pm_put(dev_priv);
48b956c5 2313 return ret;
6b95a207
KH
2314}
2315
fb4b8ce1 2316void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
1690e1eb 2317{
82bc3b2d 2318 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2319 struct i915_ggtt_view view;
82bc3b2d 2320
ebcdd39e
MR
2321 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2322
3465c580 2323 intel_fill_fb_ggtt_view(&view, fb, rotation);
f64b98cd 2324
9807216f
VK
2325 if (view.type == I915_GGTT_VIEW_NORMAL)
2326 i915_gem_object_unpin_fence(obj);
2327
f64b98cd 2328 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2329}
2330
29cf9491
VS
2331/*
2332 * Adjust the tile offset by moving the difference into
2333 * the x/y offsets.
2334 *
2335 * Input tile dimensions and pitch must already be
2336 * rotated to match x and y, and in pixel units.
2337 */
2338static u32 intel_adjust_tile_offset(int *x, int *y,
2339 unsigned int tile_width,
2340 unsigned int tile_height,
2341 unsigned int tile_size,
2342 unsigned int pitch_tiles,
2343 u32 old_offset,
2344 u32 new_offset)
2345{
2346 unsigned int tiles;
2347
2348 WARN_ON(old_offset & (tile_size - 1));
2349 WARN_ON(new_offset & (tile_size - 1));
2350 WARN_ON(new_offset > old_offset);
2351
2352 tiles = (old_offset - new_offset) / tile_size;
2353
2354 *y += tiles / pitch_tiles * tile_height;
2355 *x += tiles % pitch_tiles * tile_width;
2356
2357 return new_offset;
2358}
2359
8d0deca8
VS
2360/*
2361 * Computes the linear offset to the base tile and adjusts
2362 * x, y. bytes per pixel is assumed to be a power-of-two.
2363 *
2364 * In the 90/270 rotated case, x and y are assumed
2365 * to be already rotated to match the rotated GTT view, and
2366 * pitch is the tile_height aligned framebuffer height.
2367 */
4f2d9934
VS
2368u32 intel_compute_tile_offset(int *x, int *y,
2369 const struct drm_framebuffer *fb, int plane,
8d0deca8
VS
2370 unsigned int pitch,
2371 unsigned int rotation)
c2c75131 2372{
4f2d9934
VS
2373 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2374 uint64_t fb_modifier = fb->modifier[plane];
2375 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
29cf9491
VS
2376 u32 offset, offset_aligned, alignment;
2377
2378 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2379 if (alignment)
2380 alignment--;
2381
b5c65338 2382 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
8d0deca8
VS
2383 unsigned int tile_size, tile_width, tile_height;
2384 unsigned int tile_rows, tiles, pitch_tiles;
c2c75131 2385
d843310d 2386 tile_size = intel_tile_size(dev_priv);
8d0deca8
VS
2387 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2388 fb_modifier, cpp);
2389
2390 if (intel_rotation_90_or_270(rotation)) {
2391 pitch_tiles = pitch / tile_height;
2392 swap(tile_width, tile_height);
2393 } else {
2394 pitch_tiles = pitch / (tile_width * cpp);
2395 }
d843310d
VS
2396
2397 tile_rows = *y / tile_height;
2398 *y %= tile_height;
c2c75131 2399
8d0deca8
VS
2400 tiles = *x / tile_width;
2401 *x %= tile_width;
bc752862 2402
29cf9491
VS
2403 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2404 offset_aligned = offset & ~alignment;
bc752862 2405
29cf9491
VS
2406 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2407 tile_size, pitch_tiles,
2408 offset, offset_aligned);
2409 } else {
bc752862 2410 offset = *y * pitch + *x * cpp;
29cf9491
VS
2411 offset_aligned = offset & ~alignment;
2412
4e9a86b6
VS
2413 *y = (offset & alignment) / pitch;
2414 *x = ((offset & alignment) - *y * pitch) / cpp;
bc752862 2415 }
29cf9491
VS
2416
2417 return offset_aligned;
c2c75131
DV
2418}
2419
b35d63fa 2420static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2421{
2422 switch (format) {
2423 case DISPPLANE_8BPP:
2424 return DRM_FORMAT_C8;
2425 case DISPPLANE_BGRX555:
2426 return DRM_FORMAT_XRGB1555;
2427 case DISPPLANE_BGRX565:
2428 return DRM_FORMAT_RGB565;
2429 default:
2430 case DISPPLANE_BGRX888:
2431 return DRM_FORMAT_XRGB8888;
2432 case DISPPLANE_RGBX888:
2433 return DRM_FORMAT_XBGR8888;
2434 case DISPPLANE_BGRX101010:
2435 return DRM_FORMAT_XRGB2101010;
2436 case DISPPLANE_RGBX101010:
2437 return DRM_FORMAT_XBGR2101010;
2438 }
2439}
2440
bc8d7dff
DL
2441static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2442{
2443 switch (format) {
2444 case PLANE_CTL_FORMAT_RGB_565:
2445 return DRM_FORMAT_RGB565;
2446 default:
2447 case PLANE_CTL_FORMAT_XRGB_8888:
2448 if (rgb_order) {
2449 if (alpha)
2450 return DRM_FORMAT_ABGR8888;
2451 else
2452 return DRM_FORMAT_XBGR8888;
2453 } else {
2454 if (alpha)
2455 return DRM_FORMAT_ARGB8888;
2456 else
2457 return DRM_FORMAT_XRGB8888;
2458 }
2459 case PLANE_CTL_FORMAT_XRGB_2101010:
2460 if (rgb_order)
2461 return DRM_FORMAT_XBGR2101010;
2462 else
2463 return DRM_FORMAT_XRGB2101010;
2464 }
2465}
2466
5724dbd1 2467static bool
f6936e29
DV
2468intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2469 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2470{
2471 struct drm_device *dev = crtc->base.dev;
3badb49f 2472 struct drm_i915_private *dev_priv = to_i915(dev);
72e96d64 2473 struct i915_ggtt *ggtt = &dev_priv->ggtt;
46f297fb
JB
2474 struct drm_i915_gem_object *obj = NULL;
2475 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2476 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2477 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2478 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2479 PAGE_SIZE);
2480
2481 size_aligned -= base_aligned;
46f297fb 2482
ff2652ea
CW
2483 if (plane_config->size == 0)
2484 return false;
2485
3badb49f
PZ
2486 /* If the FB is too big, just don't use it since fbdev is not very
2487 * important and we should probably use that space with FBC or other
2488 * features. */
72e96d64 2489 if (size_aligned * 2 > ggtt->stolen_usable_size)
3badb49f
PZ
2490 return false;
2491
12c83d99
TU
2492 mutex_lock(&dev->struct_mutex);
2493
f37b5c2b
DV
2494 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2495 base_aligned,
2496 base_aligned,
2497 size_aligned);
12c83d99
TU
2498 if (!obj) {
2499 mutex_unlock(&dev->struct_mutex);
484b41dd 2500 return false;
12c83d99 2501 }
46f297fb 2502
49af449b
DL
2503 obj->tiling_mode = plane_config->tiling;
2504 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2505 obj->stride = fb->pitches[0];
46f297fb 2506
6bf129df
DL
2507 mode_cmd.pixel_format = fb->pixel_format;
2508 mode_cmd.width = fb->width;
2509 mode_cmd.height = fb->height;
2510 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2511 mode_cmd.modifier[0] = fb->modifier[0];
2512 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb 2513
6bf129df 2514 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2515 &mode_cmd, obj)) {
46f297fb
JB
2516 DRM_DEBUG_KMS("intel fb init failed\n");
2517 goto out_unref_obj;
2518 }
12c83d99 2519
46f297fb 2520 mutex_unlock(&dev->struct_mutex);
484b41dd 2521
f6936e29 2522 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2523 return true;
46f297fb
JB
2524
2525out_unref_obj:
2526 drm_gem_object_unreference(&obj->base);
2527 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2528 return false;
2529}
2530
5a21b665
DV
2531/* Update plane->state->fb to match plane->fb after driver-internal updates */
2532static void
2533update_state_fb(struct drm_plane *plane)
2534{
2535 if (plane->fb == plane->state->fb)
2536 return;
2537
2538 if (plane->state->fb)
2539 drm_framebuffer_unreference(plane->state->fb);
2540 plane->state->fb = plane->fb;
2541 if (plane->state->fb)
2542 drm_framebuffer_reference(plane->state->fb);
2543}
2544
5724dbd1 2545static void
f6936e29
DV
2546intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2547 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2548{
2549 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2550 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2551 struct drm_crtc *c;
2552 struct intel_crtc *i;
2ff8fde1 2553 struct drm_i915_gem_object *obj;
88595ac9 2554 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2555 struct drm_plane_state *plane_state = primary->state;
200757f5
MR
2556 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2557 struct intel_plane *intel_plane = to_intel_plane(primary);
0a8d8a86
MR
2558 struct intel_plane_state *intel_state =
2559 to_intel_plane_state(plane_state);
88595ac9 2560 struct drm_framebuffer *fb;
484b41dd 2561
2d14030b 2562 if (!plane_config->fb)
484b41dd
JB
2563 return;
2564
f6936e29 2565 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2566 fb = &plane_config->fb->base;
2567 goto valid_fb;
f55548b5 2568 }
484b41dd 2569
2d14030b 2570 kfree(plane_config->fb);
484b41dd
JB
2571
2572 /*
2573 * Failed to alloc the obj, check to see if we should share
2574 * an fb with another CRTC instead
2575 */
70e1e0ec 2576 for_each_crtc(dev, c) {
484b41dd
JB
2577 i = to_intel_crtc(c);
2578
2579 if (c == &intel_crtc->base)
2580 continue;
2581
2ff8fde1
MR
2582 if (!i->active)
2583 continue;
2584
88595ac9
DV
2585 fb = c->primary->fb;
2586 if (!fb)
484b41dd
JB
2587 continue;
2588
88595ac9 2589 obj = intel_fb_obj(fb);
2ff8fde1 2590 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2591 drm_framebuffer_reference(fb);
2592 goto valid_fb;
484b41dd
JB
2593 }
2594 }
88595ac9 2595
200757f5
MR
2596 /*
2597 * We've failed to reconstruct the BIOS FB. Current display state
2598 * indicates that the primary plane is visible, but has a NULL FB,
2599 * which will lead to problems later if we don't fix it up. The
2600 * simplest solution is to just disable the primary plane now and
2601 * pretend the BIOS never had it enabled.
2602 */
2603 to_intel_plane_state(plane_state)->visible = false;
2604 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2622a081 2605 intel_pre_disable_primary_noatomic(&intel_crtc->base);
200757f5
MR
2606 intel_plane->disable_plane(primary, &intel_crtc->base);
2607
88595ac9
DV
2608 return;
2609
2610valid_fb:
f44e2659
VS
2611 plane_state->src_x = 0;
2612 plane_state->src_y = 0;
be5651f2
ML
2613 plane_state->src_w = fb->width << 16;
2614 plane_state->src_h = fb->height << 16;
2615
f44e2659
VS
2616 plane_state->crtc_x = 0;
2617 plane_state->crtc_y = 0;
be5651f2
ML
2618 plane_state->crtc_w = fb->width;
2619 plane_state->crtc_h = fb->height;
2620
0a8d8a86
MR
2621 intel_state->src.x1 = plane_state->src_x;
2622 intel_state->src.y1 = plane_state->src_y;
2623 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2624 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2625 intel_state->dst.x1 = plane_state->crtc_x;
2626 intel_state->dst.y1 = plane_state->crtc_y;
2627 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2628 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2629
88595ac9
DV
2630 obj = intel_fb_obj(fb);
2631 if (obj->tiling_mode != I915_TILING_NONE)
2632 dev_priv->preserve_bios_swizzle = true;
2633
be5651f2
ML
2634 drm_framebuffer_reference(fb);
2635 primary->fb = primary->state->fb = fb;
36750f28 2636 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2637 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2638 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2639}
2640
a8d201af
ML
2641static void i9xx_update_primary_plane(struct drm_plane *primary,
2642 const struct intel_crtc_state *crtc_state,
2643 const struct intel_plane_state *plane_state)
81255565 2644{
a8d201af 2645 struct drm_device *dev = primary->dev;
81255565 2646 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2648 struct drm_framebuffer *fb = plane_state->base.fb;
2649 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
81255565 2650 int plane = intel_crtc->plane;
54ea9da8 2651 u32 linear_offset;
81255565 2652 u32 dspcntr;
f0f59a00 2653 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2654 unsigned int rotation = plane_state->base.rotation;
ac484963 2655 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
54ea9da8
VS
2656 int x = plane_state->src.x1 >> 16;
2657 int y = plane_state->src.y1 >> 16;
c9ba6fad 2658
f45651ba
VS
2659 dspcntr = DISPPLANE_GAMMA_ENABLE;
2660
fdd508a6 2661 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2662
2663 if (INTEL_INFO(dev)->gen < 4) {
2664 if (intel_crtc->pipe == PIPE_B)
2665 dspcntr |= DISPPLANE_SEL_PIPE_B;
2666
2667 /* pipesrc and dspsize control the size that is scaled from,
2668 * which should always be the user's requested size.
2669 */
2670 I915_WRITE(DSPSIZE(plane),
a8d201af
ML
2671 ((crtc_state->pipe_src_h - 1) << 16) |
2672 (crtc_state->pipe_src_w - 1));
f45651ba 2673 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2674 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2675 I915_WRITE(PRIMSIZE(plane),
a8d201af
ML
2676 ((crtc_state->pipe_src_h - 1) << 16) |
2677 (crtc_state->pipe_src_w - 1));
c14b0485
VS
2678 I915_WRITE(PRIMPOS(plane), 0);
2679 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2680 }
81255565 2681
57779d06
VS
2682 switch (fb->pixel_format) {
2683 case DRM_FORMAT_C8:
81255565
JB
2684 dspcntr |= DISPPLANE_8BPP;
2685 break;
57779d06 2686 case DRM_FORMAT_XRGB1555:
57779d06 2687 dspcntr |= DISPPLANE_BGRX555;
81255565 2688 break;
57779d06
VS
2689 case DRM_FORMAT_RGB565:
2690 dspcntr |= DISPPLANE_BGRX565;
2691 break;
2692 case DRM_FORMAT_XRGB8888:
57779d06
VS
2693 dspcntr |= DISPPLANE_BGRX888;
2694 break;
2695 case DRM_FORMAT_XBGR8888:
57779d06
VS
2696 dspcntr |= DISPPLANE_RGBX888;
2697 break;
2698 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2699 dspcntr |= DISPPLANE_BGRX101010;
2700 break;
2701 case DRM_FORMAT_XBGR2101010:
57779d06 2702 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2703 break;
2704 default:
baba133a 2705 BUG();
81255565 2706 }
57779d06 2707
f45651ba
VS
2708 if (INTEL_INFO(dev)->gen >= 4 &&
2709 obj->tiling_mode != I915_TILING_NONE)
2710 dspcntr |= DISPPLANE_TILED;
81255565 2711
de1aa629
VS
2712 if (IS_G4X(dev))
2713 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2714
ac484963 2715 linear_offset = y * fb->pitches[0] + x * cpp;
81255565 2716
c2c75131
DV
2717 if (INTEL_INFO(dev)->gen >= 4) {
2718 intel_crtc->dspaddr_offset =
4f2d9934 2719 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2720 fb->pitches[0], rotation);
c2c75131
DV
2721 linear_offset -= intel_crtc->dspaddr_offset;
2722 } else {
e506a0c6 2723 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2724 }
e506a0c6 2725
8d0deca8 2726 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2727 dspcntr |= DISPPLANE_ROTATE_180;
2728
a8d201af
ML
2729 x += (crtc_state->pipe_src_w - 1);
2730 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2731
2732 /* Finding the last pixel of the last line of the display
2733 data and adding to linear_offset*/
2734 linear_offset +=
a8d201af 2735 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2736 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2737 }
2738
2db3366b
PZ
2739 intel_crtc->adjusted_x = x;
2740 intel_crtc->adjusted_y = y;
2741
48404c1e
SJ
2742 I915_WRITE(reg, dspcntr);
2743
01f2c773 2744 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2745 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2746 I915_WRITE(DSPSURF(plane),
2747 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2748 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2749 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2750 } else
f343c5f6 2751 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2752 POSTING_READ(reg);
17638cd6
JB
2753}
2754
a8d201af
ML
2755static void i9xx_disable_primary_plane(struct drm_plane *primary,
2756 struct drm_crtc *crtc)
17638cd6
JB
2757{
2758 struct drm_device *dev = crtc->dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
17638cd6 2761 int plane = intel_crtc->plane;
f45651ba 2762
a8d201af
ML
2763 I915_WRITE(DSPCNTR(plane), 0);
2764 if (INTEL_INFO(dev_priv)->gen >= 4)
fdd508a6 2765 I915_WRITE(DSPSURF(plane), 0);
a8d201af
ML
2766 else
2767 I915_WRITE(DSPADDR(plane), 0);
2768 POSTING_READ(DSPCNTR(plane));
2769}
c9ba6fad 2770
a8d201af
ML
2771static void ironlake_update_primary_plane(struct drm_plane *primary,
2772 const struct intel_crtc_state *crtc_state,
2773 const struct intel_plane_state *plane_state)
2774{
2775 struct drm_device *dev = primary->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2778 struct drm_framebuffer *fb = plane_state->base.fb;
2779 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2780 int plane = intel_crtc->plane;
54ea9da8 2781 u32 linear_offset;
a8d201af
ML
2782 u32 dspcntr;
2783 i915_reg_t reg = DSPCNTR(plane);
8d0deca8 2784 unsigned int rotation = plane_state->base.rotation;
ac484963 2785 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
a8d201af
ML
2786 int x = plane_state->src.x1 >> 16;
2787 int y = plane_state->src.y1 >> 16;
c9ba6fad 2788
f45651ba 2789 dspcntr = DISPPLANE_GAMMA_ENABLE;
fdd508a6 2790 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2791
2792 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2793 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2794
57779d06
VS
2795 switch (fb->pixel_format) {
2796 case DRM_FORMAT_C8:
17638cd6
JB
2797 dspcntr |= DISPPLANE_8BPP;
2798 break;
57779d06
VS
2799 case DRM_FORMAT_RGB565:
2800 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2801 break;
57779d06 2802 case DRM_FORMAT_XRGB8888:
57779d06
VS
2803 dspcntr |= DISPPLANE_BGRX888;
2804 break;
2805 case DRM_FORMAT_XBGR8888:
57779d06
VS
2806 dspcntr |= DISPPLANE_RGBX888;
2807 break;
2808 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2809 dspcntr |= DISPPLANE_BGRX101010;
2810 break;
2811 case DRM_FORMAT_XBGR2101010:
57779d06 2812 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2813 break;
2814 default:
baba133a 2815 BUG();
17638cd6
JB
2816 }
2817
2818 if (obj->tiling_mode != I915_TILING_NONE)
2819 dspcntr |= DISPPLANE_TILED;
17638cd6 2820
f45651ba 2821 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2822 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2823
ac484963 2824 linear_offset = y * fb->pitches[0] + x * cpp;
c2c75131 2825 intel_crtc->dspaddr_offset =
4f2d9934 2826 intel_compute_tile_offset(&x, &y, fb, 0,
8d0deca8 2827 fb->pitches[0], rotation);
c2c75131 2828 linear_offset -= intel_crtc->dspaddr_offset;
8d0deca8 2829 if (rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2830 dspcntr |= DISPPLANE_ROTATE_180;
2831
2832 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
a8d201af
ML
2833 x += (crtc_state->pipe_src_w - 1);
2834 y += (crtc_state->pipe_src_h - 1);
48404c1e
SJ
2835
2836 /* Finding the last pixel of the last line of the display
2837 data and adding to linear_offset*/
2838 linear_offset +=
a8d201af 2839 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
ac484963 2840 (crtc_state->pipe_src_w - 1) * cpp;
48404c1e
SJ
2841 }
2842 }
2843
2db3366b
PZ
2844 intel_crtc->adjusted_x = x;
2845 intel_crtc->adjusted_y = y;
2846
48404c1e 2847 I915_WRITE(reg, dspcntr);
17638cd6 2848
01f2c773 2849 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2850 I915_WRITE(DSPSURF(plane),
2851 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2852 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2853 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2854 } else {
2855 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2856 I915_WRITE(DSPLINOFF(plane), linear_offset);
2857 }
17638cd6 2858 POSTING_READ(reg);
17638cd6
JB
2859}
2860
7b49f948
VS
2861u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2862 uint64_t fb_modifier, uint32_t pixel_format)
b321803d 2863{
7b49f948 2864 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
b321803d 2865 return 64;
7b49f948
VS
2866 } else {
2867 int cpp = drm_format_plane_cpp(pixel_format, 0);
2868
27ba3910 2869 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
b321803d
DL
2870 }
2871}
2872
44eb0cb9
MK
2873u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2874 struct drm_i915_gem_object *obj,
2875 unsigned int plane)
121920fa 2876{
ce7f1728 2877 struct i915_ggtt_view view;
dedf278c 2878 struct i915_vma *vma;
44eb0cb9 2879 u64 offset;
121920fa 2880
e7941294 2881 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
3465c580 2882 intel_plane->base.state->rotation);
121920fa 2883
ce7f1728 2884 vma = i915_gem_obj_to_ggtt_view(obj, &view);
dedf278c 2885 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
ce7f1728 2886 view.type))
dedf278c
TU
2887 return -1;
2888
44eb0cb9 2889 offset = vma->node.start;
dedf278c
TU
2890
2891 if (plane == 1) {
7723f47d 2892 offset += vma->ggtt_view.params.rotated.uv_start_page *
dedf278c
TU
2893 PAGE_SIZE;
2894 }
2895
44eb0cb9
MK
2896 WARN_ON(upper_32_bits(offset));
2897
2898 return lower_32_bits(offset);
121920fa
TU
2899}
2900
e435d6e5
ML
2901static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2902{
2903 struct drm_device *dev = intel_crtc->base.dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905
2906 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2907 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2908 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2909}
2910
a1b2278e
CK
2911/*
2912 * This function detaches (aka. unbinds) unused scalers in hardware
2913 */
0583236e 2914static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2915{
a1b2278e
CK
2916 struct intel_crtc_scaler_state *scaler_state;
2917 int i;
2918
a1b2278e
CK
2919 scaler_state = &intel_crtc->config->scaler_state;
2920
2921 /* loop through and disable scalers that aren't in use */
2922 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2923 if (!scaler_state->scalers[i].in_use)
2924 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2925 }
2926}
2927
6156a456 2928u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2929{
6156a456 2930 switch (pixel_format) {
d161cf7a 2931 case DRM_FORMAT_C8:
c34ce3d1 2932 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2933 case DRM_FORMAT_RGB565:
c34ce3d1 2934 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2935 case DRM_FORMAT_XBGR8888:
c34ce3d1 2936 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2937 case DRM_FORMAT_XRGB8888:
c34ce3d1 2938 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2939 /*
2940 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2941 * to be already pre-multiplied. We need to add a knob (or a different
2942 * DRM_FORMAT) for user-space to configure that.
2943 */
f75fb42a 2944 case DRM_FORMAT_ABGR8888:
c34ce3d1 2945 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2946 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2947 case DRM_FORMAT_ARGB8888:
c34ce3d1 2948 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2949 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2950 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2951 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2952 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2953 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2954 case DRM_FORMAT_YUYV:
c34ce3d1 2955 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2956 case DRM_FORMAT_YVYU:
c34ce3d1 2957 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2958 case DRM_FORMAT_UYVY:
c34ce3d1 2959 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2960 case DRM_FORMAT_VYUY:
c34ce3d1 2961 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2962 default:
4249eeef 2963 MISSING_CASE(pixel_format);
70d21f0e 2964 }
8cfcba41 2965
c34ce3d1 2966 return 0;
6156a456 2967}
70d21f0e 2968
6156a456
CK
2969u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2970{
6156a456 2971 switch (fb_modifier) {
30af77c4 2972 case DRM_FORMAT_MOD_NONE:
70d21f0e 2973 break;
30af77c4 2974 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2975 return PLANE_CTL_TILED_X;
b321803d 2976 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2977 return PLANE_CTL_TILED_Y;
b321803d 2978 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2979 return PLANE_CTL_TILED_YF;
70d21f0e 2980 default:
6156a456 2981 MISSING_CASE(fb_modifier);
70d21f0e 2982 }
8cfcba41 2983
c34ce3d1 2984 return 0;
6156a456 2985}
70d21f0e 2986
6156a456
CK
2987u32 skl_plane_ctl_rotation(unsigned int rotation)
2988{
3b7a5119 2989 switch (rotation) {
6156a456
CK
2990 case BIT(DRM_ROTATE_0):
2991 break;
1e8df167
SJ
2992 /*
2993 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2994 * while i915 HW rotation is clockwise, thats why this swapping.
2995 */
3b7a5119 2996 case BIT(DRM_ROTATE_90):
1e8df167 2997 return PLANE_CTL_ROTATE_270;
3b7a5119 2998 case BIT(DRM_ROTATE_180):
c34ce3d1 2999 return PLANE_CTL_ROTATE_180;
3b7a5119 3000 case BIT(DRM_ROTATE_270):
1e8df167 3001 return PLANE_CTL_ROTATE_90;
6156a456
CK
3002 default:
3003 MISSING_CASE(rotation);
3004 }
3005
c34ce3d1 3006 return 0;
6156a456
CK
3007}
3008
a8d201af
ML
3009static void skylake_update_primary_plane(struct drm_plane *plane,
3010 const struct intel_crtc_state *crtc_state,
3011 const struct intel_plane_state *plane_state)
6156a456 3012{
a8d201af 3013 struct drm_device *dev = plane->dev;
6156a456 3014 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af
ML
3015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3016 struct drm_framebuffer *fb = plane_state->base.fb;
3017 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6156a456
CK
3018 int pipe = intel_crtc->pipe;
3019 u32 plane_ctl, stride_div, stride;
3020 u32 tile_height, plane_offset, plane_size;
a8d201af 3021 unsigned int rotation = plane_state->base.rotation;
6156a456 3022 int x_offset, y_offset;
44eb0cb9 3023 u32 surf_addr;
a8d201af
ML
3024 int scaler_id = plane_state->scaler_id;
3025 int src_x = plane_state->src.x1 >> 16;
3026 int src_y = plane_state->src.y1 >> 16;
3027 int src_w = drm_rect_width(&plane_state->src) >> 16;
3028 int src_h = drm_rect_height(&plane_state->src) >> 16;
3029 int dst_x = plane_state->dst.x1;
3030 int dst_y = plane_state->dst.y1;
3031 int dst_w = drm_rect_width(&plane_state->dst);
3032 int dst_h = drm_rect_height(&plane_state->dst);
70d21f0e 3033
6156a456
CK
3034 plane_ctl = PLANE_CTL_ENABLE |
3035 PLANE_CTL_PIPE_GAMMA_ENABLE |
3036 PLANE_CTL_PIPE_CSC_ENABLE;
3037
3038 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3039 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3040 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
6156a456
CK
3041 plane_ctl |= skl_plane_ctl_rotation(rotation);
3042
7b49f948 3043 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
b321803d 3044 fb->pixel_format);
dedf278c 3045 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3046
a42e5a23
PZ
3047 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3048
3b7a5119 3049 if (intel_rotation_90_or_270(rotation)) {
832be82f
VS
3050 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3051
3b7a5119 3052 /* stride = Surface height in tiles */
832be82f 3053 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
3b7a5119 3054 stride = DIV_ROUND_UP(fb->height, tile_height);
a8d201af
ML
3055 x_offset = stride * tile_height - src_y - src_h;
3056 y_offset = src_x;
6156a456 3057 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3058 } else {
3059 stride = fb->pitches[0] / stride_div;
a8d201af
ML
3060 x_offset = src_x;
3061 y_offset = src_y;
6156a456 3062 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3063 }
3064 plane_offset = y_offset << 16 | x_offset;
b321803d 3065
2db3366b
PZ
3066 intel_crtc->adjusted_x = x_offset;
3067 intel_crtc->adjusted_y = y_offset;
3068
70d21f0e 3069 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3070 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3071 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3072 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3073
3074 if (scaler_id >= 0) {
3075 uint32_t ps_ctrl = 0;
3076
3077 WARN_ON(!dst_w || !dst_h);
3078 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3079 crtc_state->scaler_state.scalers[scaler_id].mode;
3080 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3081 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3082 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3083 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3084 I915_WRITE(PLANE_POS(pipe, 0), 0);
3085 } else {
3086 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3087 }
3088
121920fa 3089 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3090
3091 POSTING_READ(PLANE_SURF(pipe, 0));
3092}
3093
a8d201af
ML
3094static void skylake_disable_primary_plane(struct drm_plane *primary,
3095 struct drm_crtc *crtc)
17638cd6
JB
3096{
3097 struct drm_device *dev = crtc->dev;
3098 struct drm_i915_private *dev_priv = dev->dev_private;
a8d201af 3099 int pipe = to_intel_crtc(crtc)->pipe;
17638cd6 3100
a8d201af
ML
3101 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3102 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3103 POSTING_READ(PLANE_SURF(pipe, 0));
3104}
29b9bde6 3105
a8d201af
ML
3106/* Assume fb object is pinned & idle & fenced and just update base pointers */
3107static int
3108intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3109 int x, int y, enum mode_set_atomic state)
3110{
3111 /* Support for kgdboc is disabled, this needs a major rework. */
3112 DRM_ERROR("legacy panic handler not supported any more.\n");
3113
3114 return -ENODEV;
81255565
JB
3115}
3116
5a21b665
DV
3117static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3118{
3119 struct intel_crtc *crtc;
3120
3121 for_each_intel_crtc(dev_priv->dev, crtc)
3122 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3123}
3124
7514747d
VS
3125static void intel_update_primary_planes(struct drm_device *dev)
3126{
7514747d 3127 struct drm_crtc *crtc;
96a02917 3128
70e1e0ec 3129 for_each_crtc(dev, crtc) {
11c22da6
ML
3130 struct intel_plane *plane = to_intel_plane(crtc->primary);
3131 struct intel_plane_state *plane_state;
96a02917 3132
11c22da6 3133 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3134 plane_state = to_intel_plane_state(plane->base.state);
3135
a8d201af
ML
3136 if (plane_state->visible)
3137 plane->update_plane(&plane->base,
3138 to_intel_crtc_state(crtc->state),
3139 plane_state);
11c22da6
ML
3140
3141 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3142 }
3143}
3144
c033666a 3145void intel_prepare_reset(struct drm_i915_private *dev_priv)
7514747d
VS
3146{
3147 /* no reset support for gen2 */
c033666a 3148 if (IS_GEN2(dev_priv))
7514747d
VS
3149 return;
3150
3151 /* reset doesn't touch the display */
c033666a 3152 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
7514747d
VS
3153 return;
3154
c033666a 3155 drm_modeset_lock_all(dev_priv->dev);
f98ce92f
VS
3156 /*
3157 * Disabling the crtcs gracefully seems nicer. Also the
3158 * g33 docs say we should at least disable all the planes.
3159 */
c033666a 3160 intel_display_suspend(dev_priv->dev);
7514747d
VS
3161}
3162
c033666a 3163void intel_finish_reset(struct drm_i915_private *dev_priv)
7514747d 3164{
5a21b665
DV
3165 /*
3166 * Flips in the rings will be nuked by the reset,
3167 * so complete all pending flips so that user space
3168 * will get its events and not get stuck.
3169 */
3170 intel_complete_page_flips(dev_priv);
3171
7514747d 3172 /* no reset support for gen2 */
c033666a 3173 if (IS_GEN2(dev_priv))
7514747d
VS
3174 return;
3175
3176 /* reset doesn't touch the display */
c033666a 3177 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
7514747d
VS
3178 /*
3179 * Flips in the rings have been nuked by the reset,
3180 * so update the base address of all primary
3181 * planes to the the last fb to make sure we're
3182 * showing the correct fb after a reset.
11c22da6
ML
3183 *
3184 * FIXME: Atomic will make this obsolete since we won't schedule
3185 * CS-based flips (which might get lost in gpu resets) any more.
7514747d 3186 */
c033666a 3187 intel_update_primary_planes(dev_priv->dev);
7514747d
VS
3188 return;
3189 }
3190
3191 /*
3192 * The display has been reset as well,
3193 * so need a full re-initialization.
3194 */
3195 intel_runtime_pm_disable_interrupts(dev_priv);
3196 intel_runtime_pm_enable_interrupts(dev_priv);
3197
c033666a 3198 intel_modeset_init_hw(dev_priv->dev);
7514747d
VS
3199
3200 spin_lock_irq(&dev_priv->irq_lock);
3201 if (dev_priv->display.hpd_irq_setup)
91d14251 3202 dev_priv->display.hpd_irq_setup(dev_priv);
7514747d
VS
3203 spin_unlock_irq(&dev_priv->irq_lock);
3204
c033666a 3205 intel_display_resume(dev_priv->dev);
7514747d
VS
3206
3207 intel_hpd_init(dev_priv);
3208
c033666a 3209 drm_modeset_unlock_all(dev_priv->dev);
7514747d
VS
3210}
3211
7d5e3799
CW
3212static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3213{
5a21b665
DV
3214 struct drm_device *dev = crtc->dev;
3215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3216 unsigned reset_counter;
3217 bool pending;
3218
3219 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3220 if (intel_crtc->reset_counter != reset_counter)
3221 return false;
3222
3223 spin_lock_irq(&dev->event_lock);
3224 pending = to_intel_crtc(crtc)->flip_work != NULL;
3225 spin_unlock_irq(&dev->event_lock);
3226
3227 return pending;
7d5e3799
CW
3228}
3229
bfd16b2a
ML
3230static void intel_update_pipe_config(struct intel_crtc *crtc,
3231 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3232{
3233 struct drm_device *dev = crtc->base.dev;
3234 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3235 struct intel_crtc_state *pipe_config =
3236 to_intel_crtc_state(crtc->base.state);
e30e8f75 3237
bfd16b2a
ML
3238 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3239 crtc->base.mode = crtc->base.state->mode;
3240
3241 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3242 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3243 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75
GP
3244
3245 /*
3246 * Update pipe size and adjust fitter if needed: the reason for this is
3247 * that in compute_mode_changes we check the native mode (not the pfit
3248 * mode) to see if we can flip rather than do a full mode set. In the
3249 * fastboot case, we'll flip, but if we don't update the pipesrc and
3250 * pfit state, we'll end up with a big fb scanned out into the wrong
3251 * sized surface.
e30e8f75
GP
3252 */
3253
e30e8f75 3254 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3255 ((pipe_config->pipe_src_w - 1) << 16) |
3256 (pipe_config->pipe_src_h - 1));
3257
3258 /* on skylake this is done by detaching scalers */
3259 if (INTEL_INFO(dev)->gen >= 9) {
3260 skl_detach_scalers(crtc);
3261
3262 if (pipe_config->pch_pfit.enabled)
3263 skylake_pfit_enable(crtc);
3264 } else if (HAS_PCH_SPLIT(dev)) {
3265 if (pipe_config->pch_pfit.enabled)
3266 ironlake_pfit_enable(crtc);
3267 else if (old_crtc_state->pch_pfit.enabled)
3268 ironlake_pfit_disable(crtc, true);
e30e8f75 3269 }
e30e8f75
GP
3270}
3271
5e84e1a4
ZW
3272static void intel_fdi_normal_train(struct drm_crtc *crtc)
3273{
3274 struct drm_device *dev = crtc->dev;
3275 struct drm_i915_private *dev_priv = dev->dev_private;
3276 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3277 int pipe = intel_crtc->pipe;
f0f59a00
VS
3278 i915_reg_t reg;
3279 u32 temp;
5e84e1a4
ZW
3280
3281 /* enable normal train */
3282 reg = FDI_TX_CTL(pipe);
3283 temp = I915_READ(reg);
61e499bf 3284 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3285 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3286 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3287 } else {
3288 temp &= ~FDI_LINK_TRAIN_NONE;
3289 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3290 }
5e84e1a4
ZW
3291 I915_WRITE(reg, temp);
3292
3293 reg = FDI_RX_CTL(pipe);
3294 temp = I915_READ(reg);
3295 if (HAS_PCH_CPT(dev)) {
3296 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3297 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3298 } else {
3299 temp &= ~FDI_LINK_TRAIN_NONE;
3300 temp |= FDI_LINK_TRAIN_NONE;
3301 }
3302 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3303
3304 /* wait one idle pattern time */
3305 POSTING_READ(reg);
3306 udelay(1000);
357555c0
JB
3307
3308 /* IVB wants error correction enabled */
3309 if (IS_IVYBRIDGE(dev))
3310 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3311 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3312}
3313
8db9d77b
ZW
3314/* The FDI link training functions for ILK/Ibexpeak. */
3315static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3320 int pipe = intel_crtc->pipe;
f0f59a00
VS
3321 i915_reg_t reg;
3322 u32 temp, tries;
8db9d77b 3323
1c8562f6 3324 /* FDI needs bits from pipe first */
0fc932b8 3325 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3326
e1a44743
AJ
3327 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3328 for train result */
5eddb70b
CW
3329 reg = FDI_RX_IMR(pipe);
3330 temp = I915_READ(reg);
e1a44743
AJ
3331 temp &= ~FDI_RX_SYMBOL_LOCK;
3332 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3333 I915_WRITE(reg, temp);
3334 I915_READ(reg);
e1a44743
AJ
3335 udelay(150);
3336
8db9d77b 3337 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3338 reg = FDI_TX_CTL(pipe);
3339 temp = I915_READ(reg);
627eb5a3 3340 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3341 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3342 temp &= ~FDI_LINK_TRAIN_NONE;
3343 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3344 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3345
5eddb70b
CW
3346 reg = FDI_RX_CTL(pipe);
3347 temp = I915_READ(reg);
8db9d77b
ZW
3348 temp &= ~FDI_LINK_TRAIN_NONE;
3349 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3350 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3351
3352 POSTING_READ(reg);
8db9d77b
ZW
3353 udelay(150);
3354
5b2adf89 3355 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3356 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3357 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3358 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3359
5eddb70b 3360 reg = FDI_RX_IIR(pipe);
e1a44743 3361 for (tries = 0; tries < 5; tries++) {
5eddb70b 3362 temp = I915_READ(reg);
8db9d77b
ZW
3363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3364
3365 if ((temp & FDI_RX_BIT_LOCK)) {
3366 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3367 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3368 break;
3369 }
8db9d77b 3370 }
e1a44743 3371 if (tries == 5)
5eddb70b 3372 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3373
3374 /* Train 2 */
5eddb70b
CW
3375 reg = FDI_TX_CTL(pipe);
3376 temp = I915_READ(reg);
8db9d77b
ZW
3377 temp &= ~FDI_LINK_TRAIN_NONE;
3378 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3379 I915_WRITE(reg, temp);
8db9d77b 3380
5eddb70b
CW
3381 reg = FDI_RX_CTL(pipe);
3382 temp = I915_READ(reg);
8db9d77b
ZW
3383 temp &= ~FDI_LINK_TRAIN_NONE;
3384 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3385 I915_WRITE(reg, temp);
8db9d77b 3386
5eddb70b
CW
3387 POSTING_READ(reg);
3388 udelay(150);
8db9d77b 3389
5eddb70b 3390 reg = FDI_RX_IIR(pipe);
e1a44743 3391 for (tries = 0; tries < 5; tries++) {
5eddb70b 3392 temp = I915_READ(reg);
8db9d77b
ZW
3393 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3394
3395 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3396 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3397 DRM_DEBUG_KMS("FDI train 2 done.\n");
3398 break;
3399 }
8db9d77b 3400 }
e1a44743 3401 if (tries == 5)
5eddb70b 3402 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3403
3404 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3405
8db9d77b
ZW
3406}
3407
0206e353 3408static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3409 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3410 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3411 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3412 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3413};
3414
3415/* The FDI link training functions for SNB/Cougarpoint. */
3416static void gen6_fdi_link_train(struct drm_crtc *crtc)
3417{
3418 struct drm_device *dev = crtc->dev;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3421 int pipe = intel_crtc->pipe;
f0f59a00
VS
3422 i915_reg_t reg;
3423 u32 temp, i, retry;
8db9d77b 3424
e1a44743
AJ
3425 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3426 for train result */
5eddb70b
CW
3427 reg = FDI_RX_IMR(pipe);
3428 temp = I915_READ(reg);
e1a44743
AJ
3429 temp &= ~FDI_RX_SYMBOL_LOCK;
3430 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3431 I915_WRITE(reg, temp);
3432
3433 POSTING_READ(reg);
e1a44743
AJ
3434 udelay(150);
3435
8db9d77b 3436 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3437 reg = FDI_TX_CTL(pipe);
3438 temp = I915_READ(reg);
627eb5a3 3439 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3440 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_1;
3443 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3444 /* SNB-B */
3445 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3446 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3447
d74cf324
DV
3448 I915_WRITE(FDI_RX_MISC(pipe),
3449 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3450
5eddb70b
CW
3451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
8db9d77b
ZW
3453 if (HAS_PCH_CPT(dev)) {
3454 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3455 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3456 } else {
3457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1;
3459 }
5eddb70b
CW
3460 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3461
3462 POSTING_READ(reg);
8db9d77b
ZW
3463 udelay(150);
3464
0206e353 3465 for (i = 0; i < 4; i++) {
5eddb70b
CW
3466 reg = FDI_TX_CTL(pipe);
3467 temp = I915_READ(reg);
8db9d77b
ZW
3468 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3469 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3470 I915_WRITE(reg, temp);
3471
3472 POSTING_READ(reg);
8db9d77b
ZW
3473 udelay(500);
3474
fa37d39e
SP
3475 for (retry = 0; retry < 5; retry++) {
3476 reg = FDI_RX_IIR(pipe);
3477 temp = I915_READ(reg);
3478 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3479 if (temp & FDI_RX_BIT_LOCK) {
3480 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3481 DRM_DEBUG_KMS("FDI train 1 done.\n");
3482 break;
3483 }
3484 udelay(50);
8db9d77b 3485 }
fa37d39e
SP
3486 if (retry < 5)
3487 break;
8db9d77b
ZW
3488 }
3489 if (i == 4)
5eddb70b 3490 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3491
3492 /* Train 2 */
5eddb70b
CW
3493 reg = FDI_TX_CTL(pipe);
3494 temp = I915_READ(reg);
8db9d77b
ZW
3495 temp &= ~FDI_LINK_TRAIN_NONE;
3496 temp |= FDI_LINK_TRAIN_PATTERN_2;
3497 if (IS_GEN6(dev)) {
3498 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3499 /* SNB-B */
3500 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3501 }
5eddb70b 3502 I915_WRITE(reg, temp);
8db9d77b 3503
5eddb70b
CW
3504 reg = FDI_RX_CTL(pipe);
3505 temp = I915_READ(reg);
8db9d77b
ZW
3506 if (HAS_PCH_CPT(dev)) {
3507 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3508 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3509 } else {
3510 temp &= ~FDI_LINK_TRAIN_NONE;
3511 temp |= FDI_LINK_TRAIN_PATTERN_2;
3512 }
5eddb70b
CW
3513 I915_WRITE(reg, temp);
3514
3515 POSTING_READ(reg);
8db9d77b
ZW
3516 udelay(150);
3517
0206e353 3518 for (i = 0; i < 4; i++) {
5eddb70b
CW
3519 reg = FDI_TX_CTL(pipe);
3520 temp = I915_READ(reg);
8db9d77b
ZW
3521 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3522 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3523 I915_WRITE(reg, temp);
3524
3525 POSTING_READ(reg);
8db9d77b
ZW
3526 udelay(500);
3527
fa37d39e
SP
3528 for (retry = 0; retry < 5; retry++) {
3529 reg = FDI_RX_IIR(pipe);
3530 temp = I915_READ(reg);
3531 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3532 if (temp & FDI_RX_SYMBOL_LOCK) {
3533 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3534 DRM_DEBUG_KMS("FDI train 2 done.\n");
3535 break;
3536 }
3537 udelay(50);
8db9d77b 3538 }
fa37d39e
SP
3539 if (retry < 5)
3540 break;
8db9d77b
ZW
3541 }
3542 if (i == 4)
5eddb70b 3543 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3544
3545 DRM_DEBUG_KMS("FDI train done.\n");
3546}
3547
357555c0
JB
3548/* Manual link training for Ivy Bridge A0 parts */
3549static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3550{
3551 struct drm_device *dev = crtc->dev;
3552 struct drm_i915_private *dev_priv = dev->dev_private;
3553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3554 int pipe = intel_crtc->pipe;
f0f59a00
VS
3555 i915_reg_t reg;
3556 u32 temp, i, j;
357555c0
JB
3557
3558 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3559 for train result */
3560 reg = FDI_RX_IMR(pipe);
3561 temp = I915_READ(reg);
3562 temp &= ~FDI_RX_SYMBOL_LOCK;
3563 temp &= ~FDI_RX_BIT_LOCK;
3564 I915_WRITE(reg, temp);
3565
3566 POSTING_READ(reg);
3567 udelay(150);
3568
01a415fd
DV
3569 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3570 I915_READ(FDI_RX_IIR(pipe)));
3571
139ccd3f
JB
3572 /* Try each vswing and preemphasis setting twice before moving on */
3573 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3574 /* disable first in case we need to retry */
3575 reg = FDI_TX_CTL(pipe);
3576 temp = I915_READ(reg);
3577 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3578 temp &= ~FDI_TX_ENABLE;
3579 I915_WRITE(reg, temp);
357555c0 3580
139ccd3f
JB
3581 reg = FDI_RX_CTL(pipe);
3582 temp = I915_READ(reg);
3583 temp &= ~FDI_LINK_TRAIN_AUTO;
3584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3585 temp &= ~FDI_RX_ENABLE;
3586 I915_WRITE(reg, temp);
357555c0 3587
139ccd3f 3588 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3589 reg = FDI_TX_CTL(pipe);
3590 temp = I915_READ(reg);
139ccd3f 3591 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3592 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3593 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3594 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3595 temp |= snb_b_fdi_train_param[j/2];
3596 temp |= FDI_COMPOSITE_SYNC;
3597 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3598
139ccd3f
JB
3599 I915_WRITE(FDI_RX_MISC(pipe),
3600 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3601
139ccd3f 3602 reg = FDI_RX_CTL(pipe);
357555c0 3603 temp = I915_READ(reg);
139ccd3f
JB
3604 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3605 temp |= FDI_COMPOSITE_SYNC;
3606 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3607
139ccd3f
JB
3608 POSTING_READ(reg);
3609 udelay(1); /* should be 0.5us */
357555c0 3610
139ccd3f
JB
3611 for (i = 0; i < 4; i++) {
3612 reg = FDI_RX_IIR(pipe);
3613 temp = I915_READ(reg);
3614 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3615
139ccd3f
JB
3616 if (temp & FDI_RX_BIT_LOCK ||
3617 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3618 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3619 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3620 i);
3621 break;
3622 }
3623 udelay(1); /* should be 0.5us */
3624 }
3625 if (i == 4) {
3626 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3627 continue;
3628 }
357555c0 3629
139ccd3f 3630 /* Train 2 */
357555c0
JB
3631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
139ccd3f
JB
3633 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3634 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3635 I915_WRITE(reg, temp);
3636
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3640 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3641 I915_WRITE(reg, temp);
3642
3643 POSTING_READ(reg);
139ccd3f 3644 udelay(2); /* should be 1.5us */
357555c0 3645
139ccd3f
JB
3646 for (i = 0; i < 4; i++) {
3647 reg = FDI_RX_IIR(pipe);
3648 temp = I915_READ(reg);
3649 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3650
139ccd3f
JB
3651 if (temp & FDI_RX_SYMBOL_LOCK ||
3652 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3653 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3654 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3655 i);
3656 goto train_done;
3657 }
3658 udelay(2); /* should be 1.5us */
357555c0 3659 }
139ccd3f
JB
3660 if (i == 4)
3661 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3662 }
357555c0 3663
139ccd3f 3664train_done:
357555c0
JB
3665 DRM_DEBUG_KMS("FDI train done.\n");
3666}
3667
88cefb6c 3668static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3669{
88cefb6c 3670 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3671 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3672 int pipe = intel_crtc->pipe;
f0f59a00
VS
3673 i915_reg_t reg;
3674 u32 temp;
c64e311e 3675
c98e9dcf 3676 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
627eb5a3 3679 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3681 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3682 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3683
3684 POSTING_READ(reg);
c98e9dcf
JB
3685 udelay(200);
3686
3687 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3688 temp = I915_READ(reg);
3689 I915_WRITE(reg, temp | FDI_PCDCLK);
3690
3691 POSTING_READ(reg);
c98e9dcf
JB
3692 udelay(200);
3693
20749730
PZ
3694 /* Enable CPU FDI TX PLL, always on for Ironlake */
3695 reg = FDI_TX_CTL(pipe);
3696 temp = I915_READ(reg);
3697 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3698 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3699
20749730
PZ
3700 POSTING_READ(reg);
3701 udelay(100);
6be4a607 3702 }
0e23b99d
JB
3703}
3704
88cefb6c
DV
3705static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709 int pipe = intel_crtc->pipe;
f0f59a00
VS
3710 i915_reg_t reg;
3711 u32 temp;
88cefb6c
DV
3712
3713 /* Switch from PCDclk to Rawclk */
3714 reg = FDI_RX_CTL(pipe);
3715 temp = I915_READ(reg);
3716 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3717
3718 /* Disable CPU FDI TX PLL */
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
3721 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3722
3723 POSTING_READ(reg);
3724 udelay(100);
3725
3726 reg = FDI_RX_CTL(pipe);
3727 temp = I915_READ(reg);
3728 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3729
3730 /* Wait for the clocks to turn off. */
3731 POSTING_READ(reg);
3732 udelay(100);
3733}
3734
0fc932b8
JB
3735static void ironlake_fdi_disable(struct drm_crtc *crtc)
3736{
3737 struct drm_device *dev = crtc->dev;
3738 struct drm_i915_private *dev_priv = dev->dev_private;
3739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3740 int pipe = intel_crtc->pipe;
f0f59a00
VS
3741 i915_reg_t reg;
3742 u32 temp;
0fc932b8
JB
3743
3744 /* disable CPU FDI tx and PCH FDI rx */
3745 reg = FDI_TX_CTL(pipe);
3746 temp = I915_READ(reg);
3747 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3748 POSTING_READ(reg);
3749
3750 reg = FDI_RX_CTL(pipe);
3751 temp = I915_READ(reg);
3752 temp &= ~(0x7 << 16);
dfd07d72 3753 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3754 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3755
3756 POSTING_READ(reg);
3757 udelay(100);
3758
3759 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3760 if (HAS_PCH_IBX(dev))
6f06ce18 3761 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3762
3763 /* still set train pattern 1 */
3764 reg = FDI_TX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 temp &= ~FDI_LINK_TRAIN_NONE;
3767 temp |= FDI_LINK_TRAIN_PATTERN_1;
3768 I915_WRITE(reg, temp);
3769
3770 reg = FDI_RX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if (HAS_PCH_CPT(dev)) {
3773 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3774 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3775 } else {
3776 temp &= ~FDI_LINK_TRAIN_NONE;
3777 temp |= FDI_LINK_TRAIN_PATTERN_1;
3778 }
3779 /* BPC in FDI rx is consistent with that in PIPECONF */
3780 temp &= ~(0x07 << 16);
dfd07d72 3781 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3782 I915_WRITE(reg, temp);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786}
3787
5dce5b93
CW
3788bool intel_has_pending_fb_unpin(struct drm_device *dev)
3789{
3790 struct intel_crtc *crtc;
3791
3792 /* Note that we don't need to be called with mode_config.lock here
3793 * as our list of CRTC objects is static for the lifetime of the
3794 * device and so cannot disappear as we iterate. Similarly, we can
3795 * happily treat the predicates as racy, atomic checks as userspace
3796 * cannot claim and pin a new fb without at least acquring the
3797 * struct_mutex and so serialising with us.
3798 */
d3fcc808 3799 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3800 if (atomic_read(&crtc->unpin_work_count) == 0)
3801 continue;
3802
5a21b665 3803 if (crtc->flip_work)
5dce5b93
CW
3804 intel_wait_for_vblank(dev, crtc->pipe);
3805
3806 return true;
3807 }
3808
3809 return false;
3810}
3811
5a21b665 3812static void page_flip_completed(struct intel_crtc *intel_crtc)
d6bbafa1
CW
3813{
3814 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
5a21b665
DV
3815 struct intel_flip_work *work = intel_crtc->flip_work;
3816
3817 intel_crtc->flip_work = NULL;
d6bbafa1
CW
3818
3819 if (work->event)
560ce1dc 3820 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
d6bbafa1
CW
3821
3822 drm_crtc_vblank_put(&intel_crtc->base);
3823
5a21b665 3824 wake_up_all(&dev_priv->pending_flip_queue);
143f73b3 3825 queue_work(dev_priv->wq, &work->unpin_work);
5a21b665
DV
3826
3827 trace_i915_flip_complete(intel_crtc->plane,
3828 work->pending_flip_obj);
d6bbafa1
CW
3829}
3830
5008e874 3831static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3832{
0f91128d 3833 struct drm_device *dev = crtc->dev;
5bb61643 3834 struct drm_i915_private *dev_priv = dev->dev_private;
5008e874 3835 long ret;
e6c3a2a6 3836
2c10d571 3837 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
5008e874
ML
3838
3839 ret = wait_event_interruptible_timeout(
3840 dev_priv->pending_flip_queue,
3841 !intel_crtc_has_pending_flip(crtc),
3842 60*HZ);
3843
3844 if (ret < 0)
3845 return ret;
3846
5a21b665
DV
3847 if (ret == 0) {
3848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3849 struct intel_flip_work *work;
3850
3851 spin_lock_irq(&dev->event_lock);
3852 work = intel_crtc->flip_work;
3853 if (work && !is_mmio_work(work)) {
3854 WARN_ONCE(1, "Removing stuck page flip\n");
3855 page_flip_completed(intel_crtc);
3856 }
3857 spin_unlock_irq(&dev->event_lock);
3858 }
5bb61643 3859
5008e874 3860 return 0;
e6c3a2a6
CW
3861}
3862
060f02d8
VS
3863static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3864{
3865 u32 temp;
3866
3867 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3868
3869 mutex_lock(&dev_priv->sb_lock);
3870
3871 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3872 temp |= SBI_SSCCTL_DISABLE;
3873 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3874
3875 mutex_unlock(&dev_priv->sb_lock);
3876}
3877
e615efe4
ED
3878/* Program iCLKIP clock to the desired frequency */
3879static void lpt_program_iclkip(struct drm_crtc *crtc)
3880{
64b46a06 3881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6e3c9717 3882 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3883 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3884 u32 temp;
3885
060f02d8 3886 lpt_disable_iclkip(dev_priv);
e615efe4 3887
64b46a06
VS
3888 /* The iCLK virtual clock root frequency is in MHz,
3889 * but the adjusted_mode->crtc_clock in in KHz. To get the
3890 * divisors, it is necessary to divide one by another, so we
3891 * convert the virtual clock precision to KHz here for higher
3892 * precision.
3893 */
3894 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
e615efe4
ED
3895 u32 iclk_virtual_root_freq = 172800 * 1000;
3896 u32 iclk_pi_range = 64;
64b46a06 3897 u32 desired_divisor;
e615efe4 3898
64b46a06
VS
3899 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3900 clock << auxdiv);
3901 divsel = (desired_divisor / iclk_pi_range) - 2;
3902 phaseinc = desired_divisor % iclk_pi_range;
e615efe4 3903
64b46a06
VS
3904 /*
3905 * Near 20MHz is a corner case which is
3906 * out of range for the 7-bit divisor
3907 */
3908 if (divsel <= 0x7f)
3909 break;
e615efe4
ED
3910 }
3911
3912 /* This should not happen with any sane values */
3913 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3914 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3915 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3916 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3917
3918 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3919 clock,
e615efe4
ED
3920 auxdiv,
3921 divsel,
3922 phasedir,
3923 phaseinc);
3924
060f02d8
VS
3925 mutex_lock(&dev_priv->sb_lock);
3926
e615efe4 3927 /* Program SSCDIVINTPHASE6 */
988d6ee8 3928 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3929 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3930 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3931 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3932 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3933 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3934 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3935 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3936
3937 /* Program SSCAUXDIV */
988d6ee8 3938 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3939 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3940 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3941 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3942
3943 /* Enable modulator and associated divider */
988d6ee8 3944 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3945 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3946 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4 3947
060f02d8
VS
3948 mutex_unlock(&dev_priv->sb_lock);
3949
e615efe4
ED
3950 /* Wait for initialization time */
3951 udelay(24);
3952
3953 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3954}
3955
8802e5b6
VS
3956int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3957{
3958 u32 divsel, phaseinc, auxdiv;
3959 u32 iclk_virtual_root_freq = 172800 * 1000;
3960 u32 iclk_pi_range = 64;
3961 u32 desired_divisor;
3962 u32 temp;
3963
3964 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3965 return 0;
3966
3967 mutex_lock(&dev_priv->sb_lock);
3968
3969 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3970 if (temp & SBI_SSCCTL_DISABLE) {
3971 mutex_unlock(&dev_priv->sb_lock);
3972 return 0;
3973 }
3974
3975 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3976 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3977 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3978 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3979 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3980
3981 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3982 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3983 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3984
3985 mutex_unlock(&dev_priv->sb_lock);
3986
3987 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3988
3989 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3990 desired_divisor << auxdiv);
3991}
3992
275f01b2
DV
3993static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3994 enum pipe pch_transcoder)
3995{
3996 struct drm_device *dev = crtc->base.dev;
3997 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3998 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
3999
4000 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4001 I915_READ(HTOTAL(cpu_transcoder)));
4002 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4003 I915_READ(HBLANK(cpu_transcoder)));
4004 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4005 I915_READ(HSYNC(cpu_transcoder)));
4006
4007 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4008 I915_READ(VTOTAL(cpu_transcoder)));
4009 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4010 I915_READ(VBLANK(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4012 I915_READ(VSYNC(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4014 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4015}
4016
003632d9 4017static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4018{
4019 struct drm_i915_private *dev_priv = dev->dev_private;
4020 uint32_t temp;
4021
4022 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4023 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4024 return;
4025
4026 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4027 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4028
003632d9
ACO
4029 temp &= ~FDI_BC_BIFURCATION_SELECT;
4030 if (enable)
4031 temp |= FDI_BC_BIFURCATION_SELECT;
4032
4033 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4034 I915_WRITE(SOUTH_CHICKEN1, temp);
4035 POSTING_READ(SOUTH_CHICKEN1);
4036}
4037
4038static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4039{
4040 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4041
4042 switch (intel_crtc->pipe) {
4043 case PIPE_A:
4044 break;
4045 case PIPE_B:
6e3c9717 4046 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4047 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4048 else
003632d9 4049 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4050
4051 break;
4052 case PIPE_C:
003632d9 4053 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4054
4055 break;
4056 default:
4057 BUG();
4058 }
4059}
4060
c48b5305
VS
4061/* Return which DP Port should be selected for Transcoder DP control */
4062static enum port
4063intel_trans_dp_port_sel(struct drm_crtc *crtc)
4064{
4065 struct drm_device *dev = crtc->dev;
4066 struct intel_encoder *encoder;
4067
4068 for_each_encoder_on_crtc(dev, crtc, encoder) {
4069 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4070 encoder->type == INTEL_OUTPUT_EDP)
4071 return enc_to_dig_port(&encoder->base)->port;
4072 }
4073
4074 return -1;
4075}
4076
f67a559d
JB
4077/*
4078 * Enable PCH resources required for PCH ports:
4079 * - PCH PLLs
4080 * - FDI training & RX/TX
4081 * - update transcoder timings
4082 * - DP transcoding bits
4083 * - transcoder
4084 */
4085static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4086{
4087 struct drm_device *dev = crtc->dev;
4088 struct drm_i915_private *dev_priv = dev->dev_private;
4089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4090 int pipe = intel_crtc->pipe;
f0f59a00 4091 u32 temp;
2c07245f 4092
ab9412ba 4093 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4094
1fbc0d78
DV
4095 if (IS_IVYBRIDGE(dev))
4096 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4097
cd986abb
DV
4098 /* Write the TU size bits before fdi link training, so that error
4099 * detection works. */
4100 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4101 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4102
c98e9dcf 4103 /* For PCH output, training FDI link */
674cf967 4104 dev_priv->display.fdi_link_train(crtc);
2c07245f 4105
3ad8a208
DV
4106 /* We need to program the right clock selection before writing the pixel
4107 * mutliplier into the DPLL. */
303b81e0 4108 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4109 u32 sel;
4b645f14 4110
c98e9dcf 4111 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4112 temp |= TRANS_DPLL_ENABLE(pipe);
4113 sel = TRANS_DPLLB_SEL(pipe);
8106ddbd
ACO
4114 if (intel_crtc->config->shared_dpll ==
4115 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
ee7b9f93
JB
4116 temp |= sel;
4117 else
4118 temp &= ~sel;
c98e9dcf 4119 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4120 }
5eddb70b 4121
3ad8a208
DV
4122 /* XXX: pch pll's can be enabled any time before we enable the PCH
4123 * transcoder, and we actually should do this to not upset any PCH
4124 * transcoder that already use the clock when we share it.
4125 *
4126 * Note that enable_shared_dpll tries to do the right thing, but
4127 * get_shared_dpll unconditionally resets the pll - we need that to have
4128 * the right LVDS enable sequence. */
85b3894f 4129 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4130
d9b6cb56
JB
4131 /* set transcoder timing, panel must allow it */
4132 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4133 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4134
303b81e0 4135 intel_fdi_normal_train(crtc);
5e84e1a4 4136
c98e9dcf 4137 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4138 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
9c4edaee
VS
4139 const struct drm_display_mode *adjusted_mode =
4140 &intel_crtc->config->base.adjusted_mode;
dfd07d72 4141 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
f0f59a00 4142 i915_reg_t reg = TRANS_DP_CTL(pipe);
5eddb70b
CW
4143 temp = I915_READ(reg);
4144 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4145 TRANS_DP_SYNC_MASK |
4146 TRANS_DP_BPC_MASK);
e3ef4479 4147 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4148 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf 4149
9c4edaee 4150 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4151 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
9c4edaee 4152 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4153 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4154
4155 switch (intel_trans_dp_port_sel(crtc)) {
c48b5305 4156 case PORT_B:
5eddb70b 4157 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf 4158 break;
c48b5305 4159 case PORT_C:
5eddb70b 4160 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf 4161 break;
c48b5305 4162 case PORT_D:
5eddb70b 4163 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4164 break;
4165 default:
e95d41e1 4166 BUG();
32f9d658 4167 }
2c07245f 4168
5eddb70b 4169 I915_WRITE(reg, temp);
6be4a607 4170 }
b52eb4dc 4171
b8a4f404 4172 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4173}
4174
1507e5bd
PZ
4175static void lpt_pch_enable(struct drm_crtc *crtc)
4176{
4177 struct drm_device *dev = crtc->dev;
4178 struct drm_i915_private *dev_priv = dev->dev_private;
4179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4180 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4181
ab9412ba 4182 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4183
8c52b5e8 4184 lpt_program_iclkip(crtc);
1507e5bd 4185
0540e488 4186 /* Set transcoder timing. */
275f01b2 4187 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4188
937bb610 4189 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4190}
4191
a1520318 4192static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4193{
4194 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 4195 i915_reg_t dslreg = PIPEDSL(pipe);
d4270e57
JB
4196 u32 temp;
4197
4198 temp = I915_READ(dslreg);
4199 udelay(500);
4200 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4201 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4202 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4203 }
4204}
4205
86adf9d7
ML
4206static int
4207skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4208 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4209 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4210{
86adf9d7
ML
4211 struct intel_crtc_scaler_state *scaler_state =
4212 &crtc_state->scaler_state;
4213 struct intel_crtc *intel_crtc =
4214 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4215 int need_scaling;
6156a456
CK
4216
4217 need_scaling = intel_rotation_90_or_270(rotation) ?
4218 (src_h != dst_w || src_w != dst_h):
4219 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4220
4221 /*
4222 * if plane is being disabled or scaler is no more required or force detach
4223 * - free scaler binded to this plane/crtc
4224 * - in order to do this, update crtc->scaler_usage
4225 *
4226 * Here scaler state in crtc_state is set free so that
4227 * scaler can be assigned to other user. Actual register
4228 * update to free the scaler is done in plane/panel-fit programming.
4229 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4230 */
86adf9d7 4231 if (force_detach || !need_scaling) {
a1b2278e 4232 if (*scaler_id >= 0) {
86adf9d7 4233 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4234 scaler_state->scalers[*scaler_id].in_use = 0;
4235
86adf9d7
ML
4236 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4237 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4238 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4239 scaler_state->scaler_users);
4240 *scaler_id = -1;
4241 }
4242 return 0;
4243 }
4244
4245 /* range checks */
4246 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4247 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4248
4249 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4250 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4251 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4252 "size is out of scaler range\n",
86adf9d7 4253 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4254 return -EINVAL;
4255 }
4256
86adf9d7
ML
4257 /* mark this plane as a scaler user in crtc_state */
4258 scaler_state->scaler_users |= (1 << scaler_user);
4259 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4260 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4261 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4262 scaler_state->scaler_users);
4263
4264 return 0;
4265}
4266
4267/**
4268 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4269 *
4270 * @state: crtc's scaler state
86adf9d7
ML
4271 *
4272 * Return
4273 * 0 - scaler_usage updated successfully
4274 * error - requested scaling cannot be supported or other error condition
4275 */
e435d6e5 4276int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4277{
4278 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4279 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7 4280
78108b7c
VS
4281 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4282 intel_crtc->base.base.id, intel_crtc->base.name,
4283 intel_crtc->pipe, SKL_CRTC_INDEX);
86adf9d7 4284
e435d6e5 4285 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
fa5a7970 4286 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
86adf9d7 4287 state->pipe_src_w, state->pipe_src_h,
aad941d5 4288 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4289}
4290
4291/**
4292 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4293 *
4294 * @state: crtc's scaler state
86adf9d7
ML
4295 * @plane_state: atomic plane state to update
4296 *
4297 * Return
4298 * 0 - scaler_usage updated successfully
4299 * error - requested scaling cannot be supported or other error condition
4300 */
da20eabd
ML
4301static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4302 struct intel_plane_state *plane_state)
86adf9d7
ML
4303{
4304
4305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4306 struct intel_plane *intel_plane =
4307 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4308 struct drm_framebuffer *fb = plane_state->base.fb;
4309 int ret;
4310
4311 bool force_detach = !fb || !plane_state->visible;
4312
72660ce0
VS
4313 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4314 intel_plane->base.base.id, intel_plane->base.name,
4315 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
86adf9d7
ML
4316
4317 ret = skl_update_scaler(crtc_state, force_detach,
4318 drm_plane_index(&intel_plane->base),
4319 &plane_state->scaler_id,
4320 plane_state->base.rotation,
4321 drm_rect_width(&plane_state->src) >> 16,
4322 drm_rect_height(&plane_state->src) >> 16,
4323 drm_rect_width(&plane_state->dst),
4324 drm_rect_height(&plane_state->dst));
4325
4326 if (ret || plane_state->scaler_id < 0)
4327 return ret;
4328
a1b2278e 4329 /* check colorkey */
818ed961 4330 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
72660ce0
VS
4331 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4332 intel_plane->base.base.id,
4333 intel_plane->base.name);
a1b2278e
CK
4334 return -EINVAL;
4335 }
4336
4337 /* Check src format */
86adf9d7
ML
4338 switch (fb->pixel_format) {
4339 case DRM_FORMAT_RGB565:
4340 case DRM_FORMAT_XBGR8888:
4341 case DRM_FORMAT_XRGB8888:
4342 case DRM_FORMAT_ABGR8888:
4343 case DRM_FORMAT_ARGB8888:
4344 case DRM_FORMAT_XRGB2101010:
4345 case DRM_FORMAT_XBGR2101010:
4346 case DRM_FORMAT_YUYV:
4347 case DRM_FORMAT_YVYU:
4348 case DRM_FORMAT_UYVY:
4349 case DRM_FORMAT_VYUY:
4350 break;
4351 default:
72660ce0
VS
4352 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4353 intel_plane->base.base.id, intel_plane->base.name,
4354 fb->base.id, fb->pixel_format);
86adf9d7 4355 return -EINVAL;
a1b2278e
CK
4356 }
4357
a1b2278e
CK
4358 return 0;
4359}
4360
e435d6e5
ML
4361static void skylake_scaler_disable(struct intel_crtc *crtc)
4362{
4363 int i;
4364
4365 for (i = 0; i < crtc->num_scalers; i++)
4366 skl_detach_scaler(crtc, i);
4367}
4368
4369static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4370{
4371 struct drm_device *dev = crtc->base.dev;
4372 struct drm_i915_private *dev_priv = dev->dev_private;
4373 int pipe = crtc->pipe;
a1b2278e
CK
4374 struct intel_crtc_scaler_state *scaler_state =
4375 &crtc->config->scaler_state;
4376
4377 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4378
6e3c9717 4379 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4380 int id;
4381
4382 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4383 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4384 return;
4385 }
4386
4387 id = scaler_state->scaler_id;
4388 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4389 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4390 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4391 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4392
4393 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4394 }
4395}
4396
b074cec8
JB
4397static void ironlake_pfit_enable(struct intel_crtc *crtc)
4398{
4399 struct drm_device *dev = crtc->base.dev;
4400 struct drm_i915_private *dev_priv = dev->dev_private;
4401 int pipe = crtc->pipe;
4402
6e3c9717 4403 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4404 /* Force use of hard-coded filter coefficients
4405 * as some pre-programmed values are broken,
4406 * e.g. x201.
4407 */
4408 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4409 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4410 PF_PIPE_SEL_IVB(pipe));
4411 else
4412 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4413 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4414 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4415 }
4416}
4417
20bc8673 4418void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4419{
cea165c3
VS
4420 struct drm_device *dev = crtc->base.dev;
4421 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4422
6e3c9717 4423 if (!crtc->config->ips_enabled)
d77e4531
PZ
4424 return;
4425
307e4498
ML
4426 /*
4427 * We can only enable IPS after we enable a plane and wait for a vblank
4428 * This function is called from post_plane_update, which is run after
4429 * a vblank wait.
4430 */
cea165c3 4431
d77e4531 4432 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4433 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4434 mutex_lock(&dev_priv->rps.hw_lock);
4435 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4436 mutex_unlock(&dev_priv->rps.hw_lock);
4437 /* Quoting Art Runyan: "its not safe to expect any particular
4438 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4439 * mailbox." Moreover, the mailbox may return a bogus state,
4440 * so we need to just enable it and continue on.
2a114cc1
BW
4441 */
4442 } else {
4443 I915_WRITE(IPS_CTL, IPS_ENABLE);
4444 /* The bit only becomes 1 in the next vblank, so this wait here
4445 * is essentially intel_wait_for_vblank. If we don't have this
4446 * and don't wait for vblanks until the end of crtc_enable, then
4447 * the HW state readout code will complain that the expected
4448 * IPS_CTL value is not the one we read. */
4449 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4450 DRM_ERROR("Timed out waiting for IPS enable\n");
4451 }
d77e4531
PZ
4452}
4453
20bc8673 4454void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458
6e3c9717 4459 if (!crtc->config->ips_enabled)
d77e4531
PZ
4460 return;
4461
4462 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4463 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4464 mutex_lock(&dev_priv->rps.hw_lock);
4465 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4466 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4467 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4468 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4469 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4470 } else {
2a114cc1 4471 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4472 POSTING_READ(IPS_CTL);
4473 }
d77e4531
PZ
4474
4475 /* We need to wait for a vblank before we can disable the plane. */
4476 intel_wait_for_vblank(dev, crtc->pipe);
4477}
4478
7cac945f 4479static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4480{
7cac945f 4481 if (intel_crtc->overlay) {
d3eedb1a
VS
4482 struct drm_device *dev = intel_crtc->base.dev;
4483 struct drm_i915_private *dev_priv = dev->dev_private;
4484
4485 mutex_lock(&dev->struct_mutex);
4486 dev_priv->mm.interruptible = false;
4487 (void) intel_overlay_switch_off(intel_crtc->overlay);
4488 dev_priv->mm.interruptible = true;
4489 mutex_unlock(&dev->struct_mutex);
4490 }
4491
4492 /* Let userspace switch the overlay on again. In most cases userspace
4493 * has to recompute where to put it anyway.
4494 */
4495}
4496
87d4300a
ML
4497/**
4498 * intel_post_enable_primary - Perform operations after enabling primary plane
4499 * @crtc: the CRTC whose primary plane was just enabled
4500 *
4501 * Performs potentially sleeping operations that must be done after the primary
4502 * plane is enabled, such as updating FBC and IPS. Note that this may be
4503 * called due to an explicit primary plane update, or due to an implicit
4504 * re-enable that is caused when a sprite plane is updated to no longer
4505 * completely hide the primary plane.
4506 */
4507static void
4508intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4509{
4510 struct drm_device *dev = crtc->dev;
87d4300a 4511 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4513 int pipe = intel_crtc->pipe;
a5c4d7bc 4514
87d4300a
ML
4515 /*
4516 * FIXME IPS should be fine as long as one plane is
4517 * enabled, but in practice it seems to have problems
4518 * when going from primary only to sprite only and vice
4519 * versa.
4520 */
a5c4d7bc
VS
4521 hsw_enable_ips(intel_crtc);
4522
f99d7069 4523 /*
87d4300a
ML
4524 * Gen2 reports pipe underruns whenever all planes are disabled.
4525 * So don't enable underrun reporting before at least some planes
4526 * are enabled.
4527 * FIXME: Need to fix the logic to work when we turn off all planes
4528 * but leave the pipe running.
f99d7069 4529 */
87d4300a
ML
4530 if (IS_GEN2(dev))
4531 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4532
aca7b684
VS
4533 /* Underruns don't always raise interrupts, so check manually. */
4534 intel_check_cpu_fifo_underruns(dev_priv);
4535 intel_check_pch_fifo_underruns(dev_priv);
a5c4d7bc
VS
4536}
4537
2622a081 4538/* FIXME move all this to pre_plane_update() with proper state tracking */
87d4300a
ML
4539static void
4540intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4541{
4542 struct drm_device *dev = crtc->dev;
4543 struct drm_i915_private *dev_priv = dev->dev_private;
4544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4545 int pipe = intel_crtc->pipe;
a5c4d7bc 4546
87d4300a
ML
4547 /*
4548 * Gen2 reports pipe underruns whenever all planes are disabled.
4549 * So diasble underrun reporting before all the planes get disabled.
4550 * FIXME: Need to fix the logic to work when we turn off all planes
4551 * but leave the pipe running.
4552 */
4553 if (IS_GEN2(dev))
4554 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4555
2622a081
VS
4556 /*
4557 * FIXME IPS should be fine as long as one plane is
4558 * enabled, but in practice it seems to have problems
4559 * when going from primary only to sprite only and vice
4560 * versa.
4561 */
4562 hsw_disable_ips(intel_crtc);
4563}
4564
4565/* FIXME get rid of this and use pre_plane_update */
4566static void
4567intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4568{
4569 struct drm_device *dev = crtc->dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4572 int pipe = intel_crtc->pipe;
4573
4574 intel_pre_disable_primary(crtc);
4575
87d4300a
ML
4576 /*
4577 * Vblank time updates from the shadow to live plane control register
4578 * are blocked if the memory self-refresh mode is active at that
4579 * moment. So to make sure the plane gets truly disabled, disable
4580 * first the self-refresh mode. The self-refresh enable bit in turn
4581 * will be checked/applied by the HW only at the next frame start
4582 * event which is after the vblank start event, so we need to have a
4583 * wait-for-vblank between disabling the plane and the pipe.
4584 */
262cd2e1 4585 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4586 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4587 dev_priv->wm.vlv.cxsr = false;
4588 intel_wait_for_vblank(dev, pipe);
4589 }
87d4300a
ML
4590}
4591
5a21b665
DV
4592static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4593{
4594 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4595 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4596 struct intel_crtc_state *pipe_config =
4597 to_intel_crtc_state(crtc->base.state);
4598 struct drm_device *dev = crtc->base.dev;
4599 struct drm_plane *primary = crtc->base.primary;
4600 struct drm_plane_state *old_pri_state =
4601 drm_atomic_get_existing_plane_state(old_state, primary);
4602
4603 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
4604
4605 crtc->wm.cxsr_allowed = true;
4606
4607 if (pipe_config->update_wm_post && pipe_config->base.active)
4608 intel_update_watermarks(&crtc->base);
4609
4610 if (old_pri_state) {
4611 struct intel_plane_state *primary_state =
4612 to_intel_plane_state(primary->state);
4613 struct intel_plane_state *old_primary_state =
4614 to_intel_plane_state(old_pri_state);
4615
4616 intel_fbc_post_update(crtc);
4617
4618 if (primary_state->visible &&
4619 (needs_modeset(&pipe_config->base) ||
4620 !old_primary_state->visible))
4621 intel_post_enable_primary(&crtc->base);
4622 }
4623}
4624
5c74cd73 4625static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
ac21b225 4626{
5c74cd73 4627 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
ac21b225 4628 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4629 struct drm_i915_private *dev_priv = dev->dev_private;
ab1d3a0e
ML
4630 struct intel_crtc_state *pipe_config =
4631 to_intel_crtc_state(crtc->base.state);
5c74cd73
ML
4632 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4633 struct drm_plane *primary = crtc->base.primary;
4634 struct drm_plane_state *old_pri_state =
4635 drm_atomic_get_existing_plane_state(old_state, primary);
4636 bool modeset = needs_modeset(&pipe_config->base);
ac21b225 4637
5c74cd73
ML
4638 if (old_pri_state) {
4639 struct intel_plane_state *primary_state =
4640 to_intel_plane_state(primary->state);
4641 struct intel_plane_state *old_primary_state =
4642 to_intel_plane_state(old_pri_state);
4643
5a21b665 4644 intel_fbc_pre_update(crtc);
31ae71fc 4645
5c74cd73
ML
4646 if (old_primary_state->visible &&
4647 (modeset || !primary_state->visible))
4648 intel_pre_disable_primary(&crtc->base);
4649 }
852eb00d 4650
ab1d3a0e 4651 if (pipe_config->disable_cxsr) {
852eb00d 4652 crtc->wm.cxsr_allowed = false;
2dfd178d 4653
2622a081
VS
4654 /*
4655 * Vblank time updates from the shadow to live plane control register
4656 * are blocked if the memory self-refresh mode is active at that
4657 * moment. So to make sure the plane gets truly disabled, disable
4658 * first the self-refresh mode. The self-refresh enable bit in turn
4659 * will be checked/applied by the HW only at the next frame start
4660 * event which is after the vblank start event, so we need to have a
4661 * wait-for-vblank between disabling the plane and the pipe.
4662 */
4663 if (old_crtc_state->base.active) {
2dfd178d 4664 intel_set_memory_cxsr(dev_priv, false);
2622a081
VS
4665 dev_priv->wm.vlv.cxsr = false;
4666 intel_wait_for_vblank(dev, crtc->pipe);
4667 }
852eb00d 4668 }
92826fcd 4669
ed4a6a7c
MR
4670 /*
4671 * IVB workaround: must disable low power watermarks for at least
4672 * one frame before enabling scaling. LP watermarks can be re-enabled
4673 * when scaling is disabled.
4674 *
4675 * WaCxSRDisabledForSpriteScaling:ivb
4676 */
4677 if (pipe_config->disable_lp_wm) {
4678 ilk_disable_lp_wm(dev);
4679 intel_wait_for_vblank(dev, crtc->pipe);
4680 }
4681
4682 /*
4683 * If we're doing a modeset, we're done. No need to do any pre-vblank
4684 * watermark programming here.
4685 */
4686 if (needs_modeset(&pipe_config->base))
4687 return;
4688
4689 /*
4690 * For platforms that support atomic watermarks, program the
4691 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4692 * will be the intermediate values that are safe for both pre- and
4693 * post- vblank; when vblank happens, the 'active' values will be set
4694 * to the final 'target' values and we'll do this again to get the
4695 * optimal watermarks. For gen9+ platforms, the values we program here
4696 * will be the final target values which will get automatically latched
4697 * at vblank time; no further programming will be necessary.
4698 *
4699 * If a platform hasn't been transitioned to atomic watermarks yet,
4700 * we'll continue to update watermarks the old way, if flags tell
4701 * us to.
4702 */
4703 if (dev_priv->display.initial_watermarks != NULL)
4704 dev_priv->display.initial_watermarks(pipe_config);
caed361d 4705 else if (pipe_config->update_wm_pre)
92826fcd 4706 intel_update_watermarks(&crtc->base);
ac21b225
ML
4707}
4708
d032ffa0 4709static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4710{
4711 struct drm_device *dev = crtc->dev;
4712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4713 struct drm_plane *p;
87d4300a
ML
4714 int pipe = intel_crtc->pipe;
4715
7cac945f 4716 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4717
d032ffa0
ML
4718 drm_for_each_plane_mask(p, dev, plane_mask)
4719 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4720
f99d7069
DV
4721 /*
4722 * FIXME: Once we grow proper nuclear flip support out of this we need
4723 * to compute the mask of flip planes precisely. For the time being
4724 * consider this a flip to a NULL plane.
4725 */
4726 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4727}
4728
f67a559d
JB
4729static void ironlake_crtc_enable(struct drm_crtc *crtc)
4730{
4731 struct drm_device *dev = crtc->dev;
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4734 struct intel_encoder *encoder;
f67a559d 4735 int pipe = intel_crtc->pipe;
b95c5321
ML
4736 struct intel_crtc_state *pipe_config =
4737 to_intel_crtc_state(crtc->state);
f67a559d 4738
53d9f4e9 4739 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4740 return;
4741
b2c0593a
VS
4742 /*
4743 * Sometimes spurious CPU pipe underruns happen during FDI
4744 * training, at least with VGA+HDMI cloning. Suppress them.
4745 *
4746 * On ILK we get an occasional spurious CPU pipe underruns
4747 * between eDP port A enable and vdd enable. Also PCH port
4748 * enable seems to result in the occasional CPU pipe underrun.
4749 *
4750 * Spurious PCH underruns also occur during PCH enabling.
4751 */
4752 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4753 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
81b088ca
VS
4754 if (intel_crtc->config->has_pch_encoder)
4755 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4756
6e3c9717 4757 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4758 intel_prepare_shared_dpll(intel_crtc);
4759
6e3c9717 4760 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4761 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4762
4763 intel_set_pipe_timings(intel_crtc);
bc58be60 4764 intel_set_pipe_src_size(intel_crtc);
29407aab 4765
6e3c9717 4766 if (intel_crtc->config->has_pch_encoder) {
29407aab 4767 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4768 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4769 }
4770
4771 ironlake_set_pipeconf(crtc);
4772
f67a559d 4773 intel_crtc->active = true;
8664281b 4774
f6736a1a 4775 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4776 if (encoder->pre_enable)
4777 encoder->pre_enable(encoder);
f67a559d 4778
6e3c9717 4779 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4780 /* Note: FDI PLL enabling _must_ be done before we enable the
4781 * cpu pipes, hence this is separate from all the other fdi/pch
4782 * enabling. */
88cefb6c 4783 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4784 } else {
4785 assert_fdi_tx_disabled(dev_priv, pipe);
4786 assert_fdi_rx_disabled(dev_priv, pipe);
4787 }
f67a559d 4788
b074cec8 4789 ironlake_pfit_enable(intel_crtc);
f67a559d 4790
9c54c0dd
JB
4791 /*
4792 * On ILK+ LUT must be loaded before the pipe is running but with
4793 * clocks enabled
4794 */
b95c5321 4795 intel_color_load_luts(&pipe_config->base);
9c54c0dd 4796
1d5bf5d9
ID
4797 if (dev_priv->display.initial_watermarks != NULL)
4798 dev_priv->display.initial_watermarks(intel_crtc->config);
e1fdc473 4799 intel_enable_pipe(intel_crtc);
f67a559d 4800
6e3c9717 4801 if (intel_crtc->config->has_pch_encoder)
f67a559d 4802 ironlake_pch_enable(crtc);
c98e9dcf 4803
f9b61ff6
DV
4804 assert_vblank_disabled(crtc);
4805 drm_crtc_vblank_on(crtc);
4806
fa5c73b1
DV
4807 for_each_encoder_on_crtc(dev, crtc, encoder)
4808 encoder->enable(encoder);
61b77ddd
DV
4809
4810 if (HAS_PCH_CPT(dev))
a1520318 4811 cpt_verify_modeset(dev, intel_crtc->pipe);
37ca8d4c
VS
4812
4813 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4814 if (intel_crtc->config->has_pch_encoder)
4815 intel_wait_for_vblank(dev, pipe);
b2c0593a 4816 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
37ca8d4c 4817 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607
JB
4818}
4819
42db64ef
PZ
4820/* IPS only exists on ULT machines and is tied to pipe A. */
4821static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4822{
f5adf94e 4823 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4824}
4825
4f771f10
PZ
4826static void haswell_crtc_enable(struct drm_crtc *crtc)
4827{
4828 struct drm_device *dev = crtc->dev;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4831 struct intel_encoder *encoder;
99d736a2 4832 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4d1de975 4833 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
99d736a2
ML
4834 struct intel_crtc_state *pipe_config =
4835 to_intel_crtc_state(crtc->state);
4f771f10 4836
53d9f4e9 4837 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4838 return;
4839
81b088ca
VS
4840 if (intel_crtc->config->has_pch_encoder)
4841 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4842 false);
4843
8106ddbd 4844 if (intel_crtc->config->shared_dpll)
df8ad70c
DV
4845 intel_enable_shared_dpll(intel_crtc);
4846
6e3c9717 4847 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4848 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97 4849
4d1de975
JN
4850 if (!intel_crtc->config->has_dsi_encoder)
4851 intel_set_pipe_timings(intel_crtc);
4852
bc58be60 4853 intel_set_pipe_src_size(intel_crtc);
229fca97 4854
4d1de975
JN
4855 if (cpu_transcoder != TRANSCODER_EDP &&
4856 !transcoder_is_dsi(cpu_transcoder)) {
4857 I915_WRITE(PIPE_MULT(cpu_transcoder),
6e3c9717 4858 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4859 }
4860
6e3c9717 4861 if (intel_crtc->config->has_pch_encoder) {
229fca97 4862 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4863 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4864 }
4865
4d1de975
JN
4866 if (!intel_crtc->config->has_dsi_encoder)
4867 haswell_set_pipeconf(crtc);
4868
391bf048 4869 haswell_set_pipemisc(crtc);
229fca97 4870
b95c5321 4871 intel_color_set_csc(&pipe_config->base);
229fca97 4872
4f771f10 4873 intel_crtc->active = true;
8664281b 4874
6b698516
DV
4875 if (intel_crtc->config->has_pch_encoder)
4876 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4877 else
4878 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4879
7d4aefd0 4880 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10
PZ
4881 if (encoder->pre_enable)
4882 encoder->pre_enable(encoder);
7d4aefd0 4883 }
4f771f10 4884
d2d65408 4885 if (intel_crtc->config->has_pch_encoder)
4fe9467d 4886 dev_priv->display.fdi_link_train(crtc);
4fe9467d 4887
a65347ba 4888 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4889 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4890
1c132b44 4891 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4892 skylake_pfit_enable(intel_crtc);
ff6d9f55 4893 else
1c132b44 4894 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4895
4896 /*
4897 * On ILK+ LUT must be loaded before the pipe is running but with
4898 * clocks enabled
4899 */
b95c5321 4900 intel_color_load_luts(&pipe_config->base);
4f771f10 4901
1f544388 4902 intel_ddi_set_pipe_settings(crtc);
a65347ba 4903 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 4904 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4905
1d5bf5d9
ID
4906 if (dev_priv->display.initial_watermarks != NULL)
4907 dev_priv->display.initial_watermarks(pipe_config);
4908 else
4909 intel_update_watermarks(crtc);
4d1de975
JN
4910
4911 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4912 if (!intel_crtc->config->has_dsi_encoder)
4913 intel_enable_pipe(intel_crtc);
42db64ef 4914
6e3c9717 4915 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4916 lpt_pch_enable(crtc);
4f771f10 4917
a65347ba 4918 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4919 intel_ddi_set_vc_payload_alloc(crtc, true);
4920
f9b61ff6
DV
4921 assert_vblank_disabled(crtc);
4922 drm_crtc_vblank_on(crtc);
4923
8807e55b 4924 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4925 encoder->enable(encoder);
8807e55b
JN
4926 intel_opregion_notify_encoder(encoder, true);
4927 }
4f771f10 4928
6b698516
DV
4929 if (intel_crtc->config->has_pch_encoder) {
4930 intel_wait_for_vblank(dev, pipe);
4931 intel_wait_for_vblank(dev, pipe);
4932 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
d2d65408
VS
4933 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4934 true);
6b698516 4935 }
d2d65408 4936
e4916946
PZ
4937 /* If we change the relative order between pipe/planes enabling, we need
4938 * to change the workaround. */
99d736a2
ML
4939 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4940 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4941 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4942 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4943 }
4f771f10
PZ
4944}
4945
bfd16b2a 4946static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
4947{
4948 struct drm_device *dev = crtc->base.dev;
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950 int pipe = crtc->pipe;
4951
4952 /* To avoid upsetting the power well on haswell only disable the pfit if
4953 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 4954 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4955 I915_WRITE(PF_CTL(pipe), 0);
4956 I915_WRITE(PF_WIN_POS(pipe), 0);
4957 I915_WRITE(PF_WIN_SZ(pipe), 0);
4958 }
4959}
4960
6be4a607
JB
4961static void ironlake_crtc_disable(struct drm_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->dev;
4964 struct drm_i915_private *dev_priv = dev->dev_private;
4965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4966 struct intel_encoder *encoder;
6be4a607 4967 int pipe = intel_crtc->pipe;
b52eb4dc 4968
b2c0593a
VS
4969 /*
4970 * Sometimes spurious CPU pipe underruns happen when the
4971 * pipe is already disabled, but FDI RX/TX is still enabled.
4972 * Happens at least with VGA+HDMI cloning. Suppress them.
4973 */
4974 if (intel_crtc->config->has_pch_encoder) {
4975 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
37ca8d4c 4976 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
b2c0593a 4977 }
37ca8d4c 4978
ea9d758d
DV
4979 for_each_encoder_on_crtc(dev, crtc, encoder)
4980 encoder->disable(encoder);
4981
f9b61ff6
DV
4982 drm_crtc_vblank_off(crtc);
4983 assert_vblank_disabled(crtc);
4984
575f7ab7 4985 intel_disable_pipe(intel_crtc);
32f9d658 4986
bfd16b2a 4987 ironlake_pfit_disable(intel_crtc, false);
2c07245f 4988
b2c0593a 4989 if (intel_crtc->config->has_pch_encoder)
5a74f70a
VS
4990 ironlake_fdi_disable(crtc);
4991
bf49ec8c
DV
4992 for_each_encoder_on_crtc(dev, crtc, encoder)
4993 if (encoder->post_disable)
4994 encoder->post_disable(encoder);
2c07245f 4995
6e3c9717 4996 if (intel_crtc->config->has_pch_encoder) {
d925c59a 4997 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 4998
d925c59a 4999 if (HAS_PCH_CPT(dev)) {
f0f59a00
VS
5000 i915_reg_t reg;
5001 u32 temp;
5002
d925c59a
DV
5003 /* disable TRANS_DP_CTL */
5004 reg = TRANS_DP_CTL(pipe);
5005 temp = I915_READ(reg);
5006 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5007 TRANS_DP_PORT_SEL_MASK);
5008 temp |= TRANS_DP_PORT_SEL_NONE;
5009 I915_WRITE(reg, temp);
5010
5011 /* disable DPLL_SEL */
5012 temp = I915_READ(PCH_DPLL_SEL);
11887397 5013 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5014 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5015 }
e3421a18 5016
d925c59a
DV
5017 ironlake_fdi_pll_disable(intel_crtc);
5018 }
81b088ca 5019
b2c0593a 5020 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
81b088ca 5021 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
6be4a607 5022}
1b3c7a47 5023
4f771f10 5024static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5025{
4f771f10
PZ
5026 struct drm_device *dev = crtc->dev;
5027 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5029 struct intel_encoder *encoder;
6e3c9717 5030 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5031
d2d65408
VS
5032 if (intel_crtc->config->has_pch_encoder)
5033 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5034 false);
5035
8807e55b
JN
5036 for_each_encoder_on_crtc(dev, crtc, encoder) {
5037 intel_opregion_notify_encoder(encoder, false);
4f771f10 5038 encoder->disable(encoder);
8807e55b 5039 }
4f771f10 5040
f9b61ff6
DV
5041 drm_crtc_vblank_off(crtc);
5042 assert_vblank_disabled(crtc);
5043
4d1de975
JN
5044 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5045 if (!intel_crtc->config->has_dsi_encoder)
5046 intel_disable_pipe(intel_crtc);
4f771f10 5047
6e3c9717 5048 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5049 intel_ddi_set_vc_payload_alloc(crtc, false);
5050
a65347ba 5051 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5052 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5053
1c132b44 5054 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5055 skylake_scaler_disable(intel_crtc);
ff6d9f55 5056 else
bfd16b2a 5057 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5058
a65347ba 5059 if (!intel_crtc->config->has_dsi_encoder)
7d4aefd0 5060 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5061
97b040aa
ID
5062 for_each_encoder_on_crtc(dev, crtc, encoder)
5063 if (encoder->post_disable)
5064 encoder->post_disable(encoder);
81b088ca 5065
92966a37
VS
5066 if (intel_crtc->config->has_pch_encoder) {
5067 lpt_disable_pch_transcoder(dev_priv);
503a74e9 5068 lpt_disable_iclkip(dev_priv);
92966a37
VS
5069 intel_ddi_fdi_disable(crtc);
5070
81b088ca
VS
5071 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5072 true);
92966a37 5073 }
4f771f10
PZ
5074}
5075
2dd24552
JB
5076static void i9xx_pfit_enable(struct intel_crtc *crtc)
5077{
5078 struct drm_device *dev = crtc->base.dev;
5079 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5080 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5081
681a8504 5082 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5083 return;
5084
2dd24552 5085 /*
c0b03411
DV
5086 * The panel fitter should only be adjusted whilst the pipe is disabled,
5087 * according to register description and PRM.
2dd24552 5088 */
c0b03411
DV
5089 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5090 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5091
b074cec8
JB
5092 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5093 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5094
5095 /* Border color in case we don't scale up to the full screen. Black by
5096 * default, change to something else for debugging. */
5097 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5098}
5099
d05410f9
DA
5100static enum intel_display_power_domain port_to_power_domain(enum port port)
5101{
5102 switch (port) {
5103 case PORT_A:
6331a704 5104 return POWER_DOMAIN_PORT_DDI_A_LANES;
d05410f9 5105 case PORT_B:
6331a704 5106 return POWER_DOMAIN_PORT_DDI_B_LANES;
d05410f9 5107 case PORT_C:
6331a704 5108 return POWER_DOMAIN_PORT_DDI_C_LANES;
d05410f9 5109 case PORT_D:
6331a704 5110 return POWER_DOMAIN_PORT_DDI_D_LANES;
d8e19f99 5111 case PORT_E:
6331a704 5112 return POWER_DOMAIN_PORT_DDI_E_LANES;
d05410f9 5113 default:
b9fec167 5114 MISSING_CASE(port);
d05410f9
DA
5115 return POWER_DOMAIN_PORT_OTHER;
5116 }
5117}
5118
25f78f58
VS
5119static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5120{
5121 switch (port) {
5122 case PORT_A:
5123 return POWER_DOMAIN_AUX_A;
5124 case PORT_B:
5125 return POWER_DOMAIN_AUX_B;
5126 case PORT_C:
5127 return POWER_DOMAIN_AUX_C;
5128 case PORT_D:
5129 return POWER_DOMAIN_AUX_D;
5130 case PORT_E:
5131 /* FIXME: Check VBT for actual wiring of PORT E */
5132 return POWER_DOMAIN_AUX_D;
5133 default:
b9fec167 5134 MISSING_CASE(port);
25f78f58
VS
5135 return POWER_DOMAIN_AUX_A;
5136 }
5137}
5138
319be8ae
ID
5139enum intel_display_power_domain
5140intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5141{
5142 struct drm_device *dev = intel_encoder->base.dev;
5143 struct intel_digital_port *intel_dig_port;
5144
5145 switch (intel_encoder->type) {
5146 case INTEL_OUTPUT_UNKNOWN:
5147 /* Only DDI platforms should ever use this output type */
5148 WARN_ON_ONCE(!HAS_DDI(dev));
5149 case INTEL_OUTPUT_DISPLAYPORT:
5150 case INTEL_OUTPUT_HDMI:
5151 case INTEL_OUTPUT_EDP:
5152 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5153 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5154 case INTEL_OUTPUT_DP_MST:
5155 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5156 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5157 case INTEL_OUTPUT_ANALOG:
5158 return POWER_DOMAIN_PORT_CRT;
5159 case INTEL_OUTPUT_DSI:
5160 return POWER_DOMAIN_PORT_DSI;
5161 default:
5162 return POWER_DOMAIN_PORT_OTHER;
5163 }
5164}
5165
25f78f58
VS
5166enum intel_display_power_domain
5167intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5168{
5169 struct drm_device *dev = intel_encoder->base.dev;
5170 struct intel_digital_port *intel_dig_port;
5171
5172 switch (intel_encoder->type) {
5173 case INTEL_OUTPUT_UNKNOWN:
651174a4
ID
5174 case INTEL_OUTPUT_HDMI:
5175 /*
5176 * Only DDI platforms should ever use these output types.
5177 * We can get here after the HDMI detect code has already set
5178 * the type of the shared encoder. Since we can't be sure
5179 * what's the status of the given connectors, play safe and
5180 * run the DP detection too.
5181 */
25f78f58
VS
5182 WARN_ON_ONCE(!HAS_DDI(dev));
5183 case INTEL_OUTPUT_DISPLAYPORT:
5184 case INTEL_OUTPUT_EDP:
5185 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5186 return port_to_aux_power_domain(intel_dig_port->port);
5187 case INTEL_OUTPUT_DP_MST:
5188 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5189 return port_to_aux_power_domain(intel_dig_port->port);
5190 default:
b9fec167 5191 MISSING_CASE(intel_encoder->type);
25f78f58
VS
5192 return POWER_DOMAIN_AUX_A;
5193 }
5194}
5195
74bff5f9
ML
5196static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5197 struct intel_crtc_state *crtc_state)
77d22dca 5198{
319be8ae 5199 struct drm_device *dev = crtc->dev;
74bff5f9 5200 struct drm_encoder *encoder;
319be8ae
ID
5201 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5202 enum pipe pipe = intel_crtc->pipe;
77d22dca 5203 unsigned long mask;
74bff5f9 5204 enum transcoder transcoder = crtc_state->cpu_transcoder;
77d22dca 5205
74bff5f9 5206 if (!crtc_state->base.active)
292b990e
ML
5207 return 0;
5208
77d22dca
ID
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
74bff5f9
ML
5211 if (crtc_state->pch_pfit.enabled ||
5212 crtc_state->pch_pfit.force_thru)
77d22dca
ID
5213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
74bff5f9
ML
5215 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5216 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5217
319be8ae 5218 mask |= BIT(intel_display_port_power_domain(intel_encoder));
74bff5f9 5219 }
319be8ae 5220
15e7ec29
ML
5221 if (crtc_state->shared_dpll)
5222 mask |= BIT(POWER_DOMAIN_PLLS);
5223
77d22dca
ID
5224 return mask;
5225}
5226
74bff5f9
ML
5227static unsigned long
5228modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5229 struct intel_crtc_state *crtc_state)
77d22dca 5230{
292b990e
ML
5231 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5233 enum intel_display_power_domain domain;
5a21b665 5234 unsigned long domains, new_domains, old_domains;
77d22dca 5235
292b990e 5236 old_domains = intel_crtc->enabled_power_domains;
74bff5f9
ML
5237 intel_crtc->enabled_power_domains = new_domains =
5238 get_crtc_power_domains(crtc, crtc_state);
77d22dca 5239
5a21b665 5240 domains = new_domains & ~old_domains;
292b990e
ML
5241
5242 for_each_power_domain(domain, domains)
5243 intel_display_power_get(dev_priv, domain);
5244
5a21b665 5245 return old_domains & ~new_domains;
292b990e
ML
5246}
5247
5248static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5249 unsigned long domains)
5250{
5251 enum intel_display_power_domain domain;
5252
5253 for_each_power_domain(domain, domains)
5254 intel_display_power_put(dev_priv, domain);
5255}
77d22dca 5256
adafdc6f
MK
5257static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5258{
5259 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5260
5261 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5262 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5263 return max_cdclk_freq;
5264 else if (IS_CHERRYVIEW(dev_priv))
5265 return max_cdclk_freq*95/100;
5266 else if (INTEL_INFO(dev_priv)->gen < 4)
5267 return 2*max_cdclk_freq*90/100;
5268 else
5269 return max_cdclk_freq*90/100;
5270}
5271
b2045352
VS
5272static int skl_calc_cdclk(int max_pixclk, int vco);
5273
560a7ae4
DL
5274static void intel_update_max_cdclk(struct drm_device *dev)
5275{
5276 struct drm_i915_private *dev_priv = dev->dev_private;
5277
ef11bdb3 5278 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
560a7ae4 5279 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
b2045352
VS
5280 int max_cdclk, vco;
5281
5282 vco = dev_priv->skl_preferred_vco_freq;
63911d72 5283 WARN_ON(vco != 8100000 && vco != 8640000);
560a7ae4 5284
b2045352
VS
5285 /*
5286 * Use the lower (vco 8640) cdclk values as a
5287 * first guess. skl_calc_cdclk() will correct it
5288 * if the preferred vco is 8100 instead.
5289 */
560a7ae4 5290 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
487ed2e4 5291 max_cdclk = 617143;
560a7ae4 5292 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
b2045352 5293 max_cdclk = 540000;
560a7ae4 5294 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
b2045352 5295 max_cdclk = 432000;
560a7ae4 5296 else
487ed2e4 5297 max_cdclk = 308571;
b2045352
VS
5298
5299 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
281c114f
MR
5300 } else if (IS_BROXTON(dev)) {
5301 dev_priv->max_cdclk_freq = 624000;
560a7ae4
DL
5302 } else if (IS_BROADWELL(dev)) {
5303 /*
5304 * FIXME with extra cooling we can allow
5305 * 540 MHz for ULX and 675 Mhz for ULT.
5306 * How can we know if extra cooling is
5307 * available? PCI ID, VTB, something else?
5308 */
5309 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5310 dev_priv->max_cdclk_freq = 450000;
5311 else if (IS_BDW_ULX(dev))
5312 dev_priv->max_cdclk_freq = 450000;
5313 else if (IS_BDW_ULT(dev))
5314 dev_priv->max_cdclk_freq = 540000;
5315 else
5316 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5317 } else if (IS_CHERRYVIEW(dev)) {
5318 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5319 } else if (IS_VALLEYVIEW(dev)) {
5320 dev_priv->max_cdclk_freq = 400000;
5321 } else {
5322 /* otherwise assume cdclk is fixed */
5323 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5324 }
5325
adafdc6f
MK
5326 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5327
560a7ae4
DL
5328 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5329 dev_priv->max_cdclk_freq);
adafdc6f
MK
5330
5331 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5332 dev_priv->max_dotclk_freq);
560a7ae4
DL
5333}
5334
5335static void intel_update_cdclk(struct drm_device *dev)
5336{
5337 struct drm_i915_private *dev_priv = dev->dev_private;
5338
5339 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
2f2a121a 5340
83d7c81f 5341 if (INTEL_GEN(dev_priv) >= 9)
709e05c3
VS
5342 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5343 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5344 dev_priv->cdclk_pll.ref);
2f2a121a
VS
5345 else
5346 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5347 dev_priv->cdclk_freq);
560a7ae4
DL
5348
5349 /*
b5d99ff9
VS
5350 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5351 * Programmng [sic] note: bit[9:2] should be programmed to the number
5352 * of cdclk that generates 4MHz reference clock freq which is used to
5353 * generate GMBus clock. This will vary with the cdclk freq.
560a7ae4 5354 */
b5d99ff9 5355 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
560a7ae4 5356 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
560a7ae4
DL
5357}
5358
92891e45
VS
5359/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5360static int skl_cdclk_decimal(int cdclk)
5361{
5362 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5363}
5364
5f199dfa
VS
5365static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5366{
5367 int ratio;
5368
5369 if (cdclk == dev_priv->cdclk_pll.ref)
5370 return 0;
5371
5372 switch (cdclk) {
5373 default:
5374 MISSING_CASE(cdclk);
5375 case 144000:
5376 case 288000:
5377 case 384000:
5378 case 576000:
5379 ratio = 60;
5380 break;
5381 case 624000:
5382 ratio = 65;
5383 break;
5384 }
5385
5386 return dev_priv->cdclk_pll.ref * ratio;
5387}
5388
2b73001e
VS
5389static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5390{
5391 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5392
5393 /* Timeout 200us */
5394 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
5395 DRM_ERROR("timeout waiting for DE PLL unlock\n");
83d7c81f
VS
5396
5397 dev_priv->cdclk_pll.vco = 0;
2b73001e
VS
5398}
5399
5f199dfa 5400static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
2b73001e 5401{
5f199dfa 5402 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
2b73001e
VS
5403 u32 val;
5404
5405 val = I915_READ(BXT_DE_PLL_CTL);
5406 val &= ~BXT_DE_PLL_RATIO_MASK;
5f199dfa 5407 val |= BXT_DE_PLL_RATIO(ratio);
2b73001e
VS
5408 I915_WRITE(BXT_DE_PLL_CTL, val);
5409
5410 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5411
5412 /* Timeout 200us */
5413 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
5414 DRM_ERROR("timeout waiting for DE PLL lock\n");
83d7c81f 5415
5f199dfa 5416 dev_priv->cdclk_pll.vco = vco;
2b73001e
VS
5417}
5418
9ef56154 5419static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
f8437dd1 5420{
5f199dfa
VS
5421 u32 val, divider;
5422 int vco, ret;
f8437dd1 5423
5f199dfa
VS
5424 vco = bxt_de_pll_vco(dev_priv, cdclk);
5425
5426 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5427
5428 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5429 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5430 case 8:
f8437dd1 5431 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
f8437dd1 5432 break;
5f199dfa 5433 case 4:
f8437dd1 5434 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
f8437dd1 5435 break;
5f199dfa 5436 case 3:
f8437dd1 5437 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
f8437dd1 5438 break;
5f199dfa 5439 case 2:
f8437dd1 5440 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
f8437dd1
VK
5441 break;
5442 default:
5f199dfa
VS
5443 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5444 WARN_ON(vco != 0);
f8437dd1 5445
5f199dfa
VS
5446 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5447 break;
f8437dd1
VK
5448 }
5449
f8437dd1 5450 /* Inform power controller of upcoming frequency change */
5f199dfa 5451 mutex_lock(&dev_priv->rps.hw_lock);
f8437dd1
VK
5452 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5453 0x80000000);
5454 mutex_unlock(&dev_priv->rps.hw_lock);
5455
5456 if (ret) {
5457 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
9ef56154 5458 ret, cdclk);
f8437dd1
VK
5459 return;
5460 }
5461
5f199dfa
VS
5462 if (dev_priv->cdclk_pll.vco != 0 &&
5463 dev_priv->cdclk_pll.vco != vco)
2b73001e 5464 bxt_de_pll_disable(dev_priv);
f8437dd1 5465
5f199dfa
VS
5466 if (dev_priv->cdclk_pll.vco != vco)
5467 bxt_de_pll_enable(dev_priv, vco);
f8437dd1 5468
5f199dfa
VS
5469 val = divider | skl_cdclk_decimal(cdclk);
5470 /*
5471 * FIXME if only the cd2x divider needs changing, it could be done
5472 * without shutting off the pipe (if only one pipe is active).
5473 */
5474 val |= BXT_CDCLK_CD2X_PIPE_NONE;
5475 /*
5476 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5477 * enable otherwise.
5478 */
5479 if (cdclk >= 500000)
5480 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5481 I915_WRITE(CDCLK_CTL, val);
f8437dd1
VK
5482
5483 mutex_lock(&dev_priv->rps.hw_lock);
5484 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
9ef56154 5485 DIV_ROUND_UP(cdclk, 25000));
f8437dd1
VK
5486 mutex_unlock(&dev_priv->rps.hw_lock);
5487
5488 if (ret) {
5489 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
9ef56154 5490 ret, cdclk);
f8437dd1
VK
5491 return;
5492 }
5493
c6c4696f 5494 intel_update_cdclk(dev_priv->dev);
f8437dd1
VK
5495}
5496
d66a2194 5497static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5498{
d66a2194
ID
5499 u32 cdctl, expected;
5500
089c6fd5 5501 intel_update_cdclk(dev_priv->dev);
f8437dd1 5502
d66a2194
ID
5503 if (dev_priv->cdclk_pll.vco == 0 ||
5504 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5505 goto sanitize;
5506
5507 /* DPLL okay; verify the cdclock
5508 *
5509 * Some BIOS versions leave an incorrect decimal frequency value and
5510 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
5511 * so sanitize this register.
5512 */
5513 cdctl = I915_READ(CDCLK_CTL);
5514 /*
5515 * Let's ignore the pipe field, since BIOS could have configured the
5516 * dividers both synching to an active pipe, or asynchronously
5517 * (PIPE_NONE).
5518 */
5519 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
5520
5521 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
5522 skl_cdclk_decimal(dev_priv->cdclk_freq);
5523 /*
5524 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5525 * enable otherwise.
5526 */
5527 if (dev_priv->cdclk_freq >= 500000)
5528 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5529
5530 if (cdctl == expected)
5531 /* All well; nothing to sanitize */
5532 return;
5533
5534sanitize:
5535 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
5536
5537 /* force cdclk programming */
5538 dev_priv->cdclk_freq = 0;
5539
5540 /* force full PLL disable + enable */
5541 dev_priv->cdclk_pll.vco = -1;
5542}
5543
5544void broxton_init_cdclk(struct drm_i915_private *dev_priv)
5545{
5546 bxt_sanitize_cdclk(dev_priv);
5547
5548 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
089c6fd5 5549 return;
c2e001ef 5550
f8437dd1
VK
5551 /*
5552 * FIXME:
5553 * - The initial CDCLK needs to be read from VBT.
5554 * Need to make this change after VBT has changes for BXT.
f8437dd1 5555 */
d1b32c32 5556 broxton_set_cdclk(dev_priv, broxton_calc_cdclk(0));
f8437dd1
VK
5557}
5558
c6c4696f 5559void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
f8437dd1 5560{
5f199dfa 5561 broxton_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
f8437dd1
VK
5562}
5563
a8ca4934
VS
5564static int skl_calc_cdclk(int max_pixclk, int vco)
5565{
63911d72 5566 if (vco == 8640000) {
a8ca4934 5567 if (max_pixclk > 540000)
487ed2e4 5568 return 617143;
a8ca4934
VS
5569 else if (max_pixclk > 432000)
5570 return 540000;
487ed2e4 5571 else if (max_pixclk > 308571)
a8ca4934
VS
5572 return 432000;
5573 else
487ed2e4 5574 return 308571;
a8ca4934 5575 } else {
a8ca4934
VS
5576 if (max_pixclk > 540000)
5577 return 675000;
5578 else if (max_pixclk > 450000)
5579 return 540000;
5580 else if (max_pixclk > 337500)
5581 return 450000;
5582 else
5583 return 337500;
5584 }
5585}
5586
ea61791e
VS
5587static void
5588skl_dpll0_update(struct drm_i915_private *dev_priv)
5d96d8af 5589{
ea61791e 5590 u32 val;
5d96d8af 5591
709e05c3 5592 dev_priv->cdclk_pll.ref = 24000;
1c3f7700 5593 dev_priv->cdclk_pll.vco = 0;
709e05c3 5594
ea61791e 5595 val = I915_READ(LCPLL1_CTL);
1c3f7700 5596 if ((val & LCPLL_PLL_ENABLE) == 0)
ea61791e 5597 return;
5d96d8af 5598
1c3f7700
ID
5599 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
5600 return;
9f7eb31a 5601
ea61791e
VS
5602 val = I915_READ(DPLL_CTRL1);
5603
1c3f7700
ID
5604 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5605 DPLL_CTRL1_SSC(SKL_DPLL0) |
5606 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5607 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
5608 return;
9f7eb31a 5609
ea61791e
VS
5610 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5611 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5612 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5613 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5614 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
63911d72 5615 dev_priv->cdclk_pll.vco = 8100000;
ea61791e
VS
5616 break;
5617 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5618 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
63911d72 5619 dev_priv->cdclk_pll.vco = 8640000;
ea61791e
VS
5620 break;
5621 default:
5622 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
ea61791e
VS
5623 break;
5624 }
5d96d8af
DL
5625}
5626
b2045352
VS
5627void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5628{
5629 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5630
5631 dev_priv->skl_preferred_vco_freq = vco;
5632
5633 if (changed)
5634 intel_update_max_cdclk(dev_priv->dev);
5635}
5636
5d96d8af 5637static void
3861fc60 5638skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
5d96d8af 5639{
a8ca4934 5640 int min_cdclk = skl_calc_cdclk(0, vco);
5d96d8af
DL
5641 u32 val;
5642
63911d72 5643 WARN_ON(vco != 8100000 && vco != 8640000);
b2045352 5644
5d96d8af 5645 /* select the minimum CDCLK before enabling DPLL 0 */
9ef56154 5646 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
5d96d8af
DL
5647 I915_WRITE(CDCLK_CTL, val);
5648 POSTING_READ(CDCLK_CTL);
5649
5650 /*
5651 * We always enable DPLL0 with the lowest link rate possible, but still
5652 * taking into account the VCO required to operate the eDP panel at the
5653 * desired frequency. The usual DP link rates operate with a VCO of
5654 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5655 * The modeset code is responsible for the selection of the exact link
5656 * rate later on, with the constraint of choosing a frequency that
a8ca4934 5657 * works with vco.
5d96d8af
DL
5658 */
5659 val = I915_READ(DPLL_CTRL1);
5660
5661 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5662 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5663 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
63911d72 5664 if (vco == 8640000)
5d96d8af
DL
5665 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5666 SKL_DPLL0);
5667 else
5668 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5669 SKL_DPLL0);
5670
5671 I915_WRITE(DPLL_CTRL1, val);
5672 POSTING_READ(DPLL_CTRL1);
5673
5674 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5675
5676 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5677 DRM_ERROR("DPLL0 not locked\n");
1cd593e0 5678
63911d72 5679 dev_priv->cdclk_pll.vco = vco;
b2045352
VS
5680
5681 /* We'll want to keep using the current vco from now on. */
5682 skl_set_preferred_cdclk_vco(dev_priv, vco);
5d96d8af
DL
5683}
5684
430e05de
VS
5685static void
5686skl_dpll0_disable(struct drm_i915_private *dev_priv)
5687{
5688 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5689 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5690 DRM_ERROR("Couldn't disable DPLL0\n");
1cd593e0 5691
63911d72 5692 dev_priv->cdclk_pll.vco = 0;
430e05de
VS
5693}
5694
5d96d8af
DL
5695static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5696{
5697 int ret;
5698 u32 val;
5699
5700 /* inform PCU we want to change CDCLK */
5701 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5702 mutex_lock(&dev_priv->rps.hw_lock);
5703 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5704 mutex_unlock(&dev_priv->rps.hw_lock);
5705
5706 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5707}
5708
5709static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5710{
5711 unsigned int i;
5712
5713 for (i = 0; i < 15; i++) {
5714 if (skl_cdclk_pcu_ready(dev_priv))
5715 return true;
5716 udelay(10);
5717 }
5718
5719 return false;
5720}
5721
1cd593e0 5722static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
5d96d8af 5723{
560a7ae4 5724 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5725 u32 freq_select, pcu_ack;
5726
1cd593e0
VS
5727 WARN_ON((cdclk == 24000) != (vco == 0));
5728
63911d72 5729 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5d96d8af
DL
5730
5731 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5732 DRM_ERROR("failed to inform PCU about cdclk change\n");
5733 return;
5734 }
5735
5736 /* set CDCLK_CTL */
9ef56154 5737 switch (cdclk) {
5d96d8af
DL
5738 case 450000:
5739 case 432000:
5740 freq_select = CDCLK_FREQ_450_432;
5741 pcu_ack = 1;
5742 break;
5743 case 540000:
5744 freq_select = CDCLK_FREQ_540;
5745 pcu_ack = 2;
5746 break;
487ed2e4 5747 case 308571:
5d96d8af
DL
5748 case 337500:
5749 default:
5750 freq_select = CDCLK_FREQ_337_308;
5751 pcu_ack = 0;
5752 break;
487ed2e4 5753 case 617143:
5d96d8af
DL
5754 case 675000:
5755 freq_select = CDCLK_FREQ_675_617;
5756 pcu_ack = 3;
5757 break;
5758 }
5759
63911d72
VS
5760 if (dev_priv->cdclk_pll.vco != 0 &&
5761 dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
5762 skl_dpll0_disable(dev_priv);
5763
63911d72 5764 if (dev_priv->cdclk_pll.vco != vco)
1cd593e0
VS
5765 skl_dpll0_enable(dev_priv, vco);
5766
9ef56154 5767 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
5d96d8af
DL
5768 POSTING_READ(CDCLK_CTL);
5769
5770 /* inform PCU of the change */
5771 mutex_lock(&dev_priv->rps.hw_lock);
5772 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5773 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5774
5775 intel_update_cdclk(dev);
5d96d8af
DL
5776}
5777
9f7eb31a
VS
5778static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5779
5d96d8af
DL
5780void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5781{
709e05c3 5782 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
5d96d8af
DL
5783}
5784
5785void skl_init_cdclk(struct drm_i915_private *dev_priv)
5786{
9f7eb31a
VS
5787 int cdclk, vco;
5788
5789 skl_sanitize_cdclk(dev_priv);
5d96d8af 5790
63911d72 5791 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
9f7eb31a
VS
5792 /*
5793 * Use the current vco as our initial
5794 * guess as to what the preferred vco is.
5795 */
5796 if (dev_priv->skl_preferred_vco_freq == 0)
5797 skl_set_preferred_cdclk_vco(dev_priv,
63911d72 5798 dev_priv->cdclk_pll.vco);
70c2c184 5799 return;
1cd593e0 5800 }
5d96d8af 5801
70c2c184
VS
5802 vco = dev_priv->skl_preferred_vco_freq;
5803 if (vco == 0)
63911d72 5804 vco = 8100000;
70c2c184 5805 cdclk = skl_calc_cdclk(0, vco);
5d96d8af 5806
70c2c184 5807 skl_set_cdclk(dev_priv, cdclk, vco);
5d96d8af
DL
5808}
5809
9f7eb31a 5810static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
c73666f3 5811{
09492498 5812 uint32_t cdctl, expected;
c73666f3 5813
f1b391a5
SK
5814 /*
5815 * check if the pre-os intialized the display
5816 * There is SWF18 scratchpad register defined which is set by the
5817 * pre-os which can be used by the OS drivers to check the status
5818 */
5819 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5820 goto sanitize;
5821
1c3f7700 5822 intel_update_cdclk(dev_priv->dev);
c73666f3 5823 /* Is PLL enabled and locked ? */
1c3f7700
ID
5824 if (dev_priv->cdclk_pll.vco == 0 ||
5825 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
c73666f3
SK
5826 goto sanitize;
5827
5828 /* DPLL okay; verify the cdclock
5829 *
5830 * Noticed in some instances that the freq selection is correct but
5831 * decimal part is programmed wrong from BIOS where pre-os does not
5832 * enable display. Verify the same as well.
5833 */
09492498
VS
5834 cdctl = I915_READ(CDCLK_CTL);
5835 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
5836 skl_cdclk_decimal(dev_priv->cdclk_freq);
5837 if (cdctl == expected)
c73666f3 5838 /* All well; nothing to sanitize */
9f7eb31a 5839 return;
c89e39f3 5840
9f7eb31a
VS
5841sanitize:
5842 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
c73666f3 5843
9f7eb31a
VS
5844 /* force cdclk programming */
5845 dev_priv->cdclk_freq = 0;
5846 /* force full PLL disable + enable */
63911d72 5847 dev_priv->cdclk_pll.vco = -1;
c73666f3
SK
5848}
5849
30a970c6
JB
5850/* Adjust CDclk dividers to allow high res or save power if possible */
5851static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5852{
5853 struct drm_i915_private *dev_priv = dev->dev_private;
5854 u32 val, cmd;
5855
164dfd28
VK
5856 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5857 != dev_priv->cdclk_freq);
d60c4473 5858
dfcab17e 5859 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5860 cmd = 2;
dfcab17e 5861 else if (cdclk == 266667)
30a970c6
JB
5862 cmd = 1;
5863 else
5864 cmd = 0;
5865
5866 mutex_lock(&dev_priv->rps.hw_lock);
5867 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5868 val &= ~DSPFREQGUAR_MASK;
5869 val |= (cmd << DSPFREQGUAR_SHIFT);
5870 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5871 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5872 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5873 50)) {
5874 DRM_ERROR("timed out waiting for CDclk change\n");
5875 }
5876 mutex_unlock(&dev_priv->rps.hw_lock);
5877
54433e91
VS
5878 mutex_lock(&dev_priv->sb_lock);
5879
dfcab17e 5880 if (cdclk == 400000) {
6bcda4f0 5881 u32 divider;
30a970c6 5882
6bcda4f0 5883 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5884
30a970c6
JB
5885 /* adjust cdclk divider */
5886 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5887 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5888 val |= divider;
5889 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5890
5891 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5892 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5893 50))
5894 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5895 }
5896
30a970c6
JB
5897 /* adjust self-refresh exit latency value */
5898 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5899 val &= ~0x7f;
5900
5901 /*
5902 * For high bandwidth configs, we set a higher latency in the bunit
5903 * so that the core display fetch happens in time to avoid underruns.
5904 */
dfcab17e 5905 if (cdclk == 400000)
30a970c6
JB
5906 val |= 4500 / 250; /* 4.5 usec */
5907 else
5908 val |= 3000 / 250; /* 3.0 usec */
5909 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5910
a580516d 5911 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5912
b6283055 5913 intel_update_cdclk(dev);
30a970c6
JB
5914}
5915
383c5a6a
VS
5916static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5917{
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 u32 val, cmd;
5920
164dfd28
VK
5921 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5922 != dev_priv->cdclk_freq);
383c5a6a
VS
5923
5924 switch (cdclk) {
383c5a6a
VS
5925 case 333333:
5926 case 320000:
383c5a6a 5927 case 266667:
383c5a6a 5928 case 200000:
383c5a6a
VS
5929 break;
5930 default:
5f77eeb0 5931 MISSING_CASE(cdclk);
383c5a6a
VS
5932 return;
5933 }
5934
9d0d3fda
VS
5935 /*
5936 * Specs are full of misinformation, but testing on actual
5937 * hardware has shown that we just need to write the desired
5938 * CCK divider into the Punit register.
5939 */
5940 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5941
383c5a6a
VS
5942 mutex_lock(&dev_priv->rps.hw_lock);
5943 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5944 val &= ~DSPFREQGUAR_MASK_CHV;
5945 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5946 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5947 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5948 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5949 50)) {
5950 DRM_ERROR("timed out waiting for CDclk change\n");
5951 }
5952 mutex_unlock(&dev_priv->rps.hw_lock);
5953
b6283055 5954 intel_update_cdclk(dev);
383c5a6a
VS
5955}
5956
30a970c6
JB
5957static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5958 int max_pixclk)
5959{
6bcda4f0 5960 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5961 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5962
30a970c6
JB
5963 /*
5964 * Really only a few cases to deal with, as only 4 CDclks are supported:
5965 * 200MHz
5966 * 267MHz
29dc7ef3 5967 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5968 * 400MHz (VLV only)
5969 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5970 * of the lower bin and adjust if needed.
e37c67a1
VS
5971 *
5972 * We seem to get an unstable or solid color picture at 200MHz.
5973 * Not sure what's wrong. For now use 200MHz only when all pipes
5974 * are off.
30a970c6 5975 */
6cca3195
VS
5976 if (!IS_CHERRYVIEW(dev_priv) &&
5977 max_pixclk > freq_320*limit/100)
dfcab17e 5978 return 400000;
6cca3195 5979 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5980 return freq_320;
e37c67a1 5981 else if (max_pixclk > 0)
dfcab17e 5982 return 266667;
e37c67a1
VS
5983 else
5984 return 200000;
30a970c6
JB
5985}
5986
c44deb6c 5987static int broxton_calc_cdclk(int max_pixclk)
f8437dd1 5988{
760e1477 5989 if (max_pixclk > 576000)
f8437dd1 5990 return 624000;
760e1477 5991 else if (max_pixclk > 384000)
f8437dd1 5992 return 576000;
760e1477 5993 else if (max_pixclk > 288000)
f8437dd1 5994 return 384000;
760e1477 5995 else if (max_pixclk > 144000)
f8437dd1
VK
5996 return 288000;
5997 else
5998 return 144000;
5999}
6000
e8788cbc 6001/* Compute the max pixel clock for new configuration. */
a821fc46
ACO
6002static int intel_mode_max_pixclk(struct drm_device *dev,
6003 struct drm_atomic_state *state)
30a970c6 6004{
565602d7
ML
6005 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6006 struct drm_i915_private *dev_priv = dev->dev_private;
6007 struct drm_crtc *crtc;
6008 struct drm_crtc_state *crtc_state;
6009 unsigned max_pixclk = 0, i;
6010 enum pipe pipe;
30a970c6 6011
565602d7
ML
6012 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6013 sizeof(intel_state->min_pixclk));
304603f4 6014
565602d7
ML
6015 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6016 int pixclk = 0;
6017
6018 if (crtc_state->enable)
6019 pixclk = crtc_state->adjusted_mode.crtc_clock;
304603f4 6020
565602d7 6021 intel_state->min_pixclk[i] = pixclk;
30a970c6
JB
6022 }
6023
565602d7
ML
6024 for_each_pipe(dev_priv, pipe)
6025 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6026
30a970c6
JB
6027 return max_pixclk;
6028}
6029
27c329ed 6030static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 6031{
27c329ed
ML
6032 struct drm_device *dev = state->dev;
6033 struct drm_i915_private *dev_priv = dev->dev_private;
6034 int max_pixclk = intel_mode_max_pixclk(dev, state);
1a617b77
ML
6035 struct intel_atomic_state *intel_state =
6036 to_intel_atomic_state(state);
30a970c6 6037
1a617b77 6038 intel_state->cdclk = intel_state->dev_cdclk =
27c329ed 6039 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 6040
1a617b77
ML
6041 if (!intel_state->active_crtcs)
6042 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6043
27c329ed
ML
6044 return 0;
6045}
304603f4 6046
27c329ed
ML
6047static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6048{
4e5ca60f 6049 int max_pixclk = ilk_max_pixel_rate(state);
1a617b77
ML
6050 struct intel_atomic_state *intel_state =
6051 to_intel_atomic_state(state);
85a96e7a 6052
1a617b77 6053 intel_state->cdclk = intel_state->dev_cdclk =
c44deb6c 6054 broxton_calc_cdclk(max_pixclk);
85a96e7a 6055
1a617b77 6056 if (!intel_state->active_crtcs)
c44deb6c 6057 intel_state->dev_cdclk = broxton_calc_cdclk(0);
1a617b77 6058
27c329ed 6059 return 0;
30a970c6
JB
6060}
6061
1e69cd74
VS
6062static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6063{
6064 unsigned int credits, default_credits;
6065
6066 if (IS_CHERRYVIEW(dev_priv))
6067 default_credits = PFI_CREDIT(12);
6068 else
6069 default_credits = PFI_CREDIT(8);
6070
bfa7df01 6071 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6072 /* CHV suggested value is 31 or 63 */
6073 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6074 credits = PFI_CREDIT_63;
1e69cd74
VS
6075 else
6076 credits = PFI_CREDIT(15);
6077 } else {
6078 credits = default_credits;
6079 }
6080
6081 /*
6082 * WA - write default credits before re-programming
6083 * FIXME: should we also set the resend bit here?
6084 */
6085 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6086 default_credits);
6087
6088 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6089 credits | PFI_CREDIT_RESEND);
6090
6091 /*
6092 * FIXME is this guaranteed to clear
6093 * immediately or should we poll for it?
6094 */
6095 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6096}
6097
27c329ed 6098static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6099{
a821fc46 6100 struct drm_device *dev = old_state->dev;
30a970c6 6101 struct drm_i915_private *dev_priv = dev->dev_private;
1a617b77
ML
6102 struct intel_atomic_state *old_intel_state =
6103 to_intel_atomic_state(old_state);
6104 unsigned req_cdclk = old_intel_state->dev_cdclk;
30a970c6 6105
27c329ed
ML
6106 /*
6107 * FIXME: We can end up here with all power domains off, yet
6108 * with a CDCLK frequency other than the minimum. To account
6109 * for this take the PIPE-A power domain, which covers the HW
6110 * blocks needed for the following programming. This can be
6111 * removed once it's guaranteed that we get here either with
6112 * the minimum CDCLK set, or the required power domains
6113 * enabled.
6114 */
6115 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6116
27c329ed
ML
6117 if (IS_CHERRYVIEW(dev))
6118 cherryview_set_cdclk(dev, req_cdclk);
6119 else
6120 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6121
27c329ed 6122 vlv_program_pfi_credits(dev_priv);
1e69cd74 6123
27c329ed 6124 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6125}
6126
89b667f8
JB
6127static void valleyview_crtc_enable(struct drm_crtc *crtc)
6128{
6129 struct drm_device *dev = crtc->dev;
a72e4c9f 6130 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6132 struct intel_encoder *encoder;
b95c5321
ML
6133 struct intel_crtc_state *pipe_config =
6134 to_intel_crtc_state(crtc->state);
89b667f8 6135 int pipe = intel_crtc->pipe;
89b667f8 6136
53d9f4e9 6137 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6138 return;
6139
6e3c9717 6140 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6141 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6142
6143 intel_set_pipe_timings(intel_crtc);
bc58be60 6144 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6145
c14b0485
VS
6146 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6147 struct drm_i915_private *dev_priv = dev->dev_private;
6148
6149 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6150 I915_WRITE(CHV_CANVAS(pipe), 0);
6151 }
6152
5b18e57c
DV
6153 i9xx_set_pipeconf(intel_crtc);
6154
89b667f8 6155 intel_crtc->active = true;
89b667f8 6156
a72e4c9f 6157 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6158
89b667f8
JB
6159 for_each_encoder_on_crtc(dev, crtc, encoder)
6160 if (encoder->pre_pll_enable)
6161 encoder->pre_pll_enable(encoder);
6162
cd2d34d9
VS
6163 if (IS_CHERRYVIEW(dev)) {
6164 chv_prepare_pll(intel_crtc, intel_crtc->config);
6165 chv_enable_pll(intel_crtc, intel_crtc->config);
6166 } else {
6167 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6168 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6169 }
89b667f8
JB
6170
6171 for_each_encoder_on_crtc(dev, crtc, encoder)
6172 if (encoder->pre_enable)
6173 encoder->pre_enable(encoder);
6174
2dd24552
JB
6175 i9xx_pfit_enable(intel_crtc);
6176
b95c5321 6177 intel_color_load_luts(&pipe_config->base);
63cbb074 6178
caed361d 6179 intel_update_watermarks(crtc);
e1fdc473 6180 intel_enable_pipe(intel_crtc);
be6a6f8e 6181
4b3a9526
VS
6182 assert_vblank_disabled(crtc);
6183 drm_crtc_vblank_on(crtc);
6184
f9b61ff6
DV
6185 for_each_encoder_on_crtc(dev, crtc, encoder)
6186 encoder->enable(encoder);
89b667f8
JB
6187}
6188
f13c2ef3
DV
6189static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6190{
6191 struct drm_device *dev = crtc->base.dev;
6192 struct drm_i915_private *dev_priv = dev->dev_private;
6193
6e3c9717
ACO
6194 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6195 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6196}
6197
0b8765c6 6198static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6199{
6200 struct drm_device *dev = crtc->dev;
a72e4c9f 6201 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6203 struct intel_encoder *encoder;
b95c5321
ML
6204 struct intel_crtc_state *pipe_config =
6205 to_intel_crtc_state(crtc->state);
cd2d34d9 6206 enum pipe pipe = intel_crtc->pipe;
79e53945 6207
53d9f4e9 6208 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6209 return;
6210
f13c2ef3
DV
6211 i9xx_set_pll_dividers(intel_crtc);
6212
6e3c9717 6213 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6214 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6215
6216 intel_set_pipe_timings(intel_crtc);
bc58be60 6217 intel_set_pipe_src_size(intel_crtc);
5b18e57c 6218
5b18e57c
DV
6219 i9xx_set_pipeconf(intel_crtc);
6220
f7abfe8b 6221 intel_crtc->active = true;
6b383a7f 6222
4a3436e8 6223 if (!IS_GEN2(dev))
a72e4c9f 6224 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6225
9d6d9f19
MK
6226 for_each_encoder_on_crtc(dev, crtc, encoder)
6227 if (encoder->pre_enable)
6228 encoder->pre_enable(encoder);
6229
f6736a1a
DV
6230 i9xx_enable_pll(intel_crtc);
6231
2dd24552
JB
6232 i9xx_pfit_enable(intel_crtc);
6233
b95c5321 6234 intel_color_load_luts(&pipe_config->base);
63cbb074 6235
f37fcc2a 6236 intel_update_watermarks(crtc);
e1fdc473 6237 intel_enable_pipe(intel_crtc);
be6a6f8e 6238
4b3a9526
VS
6239 assert_vblank_disabled(crtc);
6240 drm_crtc_vblank_on(crtc);
6241
f9b61ff6
DV
6242 for_each_encoder_on_crtc(dev, crtc, encoder)
6243 encoder->enable(encoder);
0b8765c6 6244}
79e53945 6245
87476d63
DV
6246static void i9xx_pfit_disable(struct intel_crtc *crtc)
6247{
6248 struct drm_device *dev = crtc->base.dev;
6249 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6250
6e3c9717 6251 if (!crtc->config->gmch_pfit.control)
328d8e82 6252 return;
87476d63 6253
328d8e82 6254 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6255
328d8e82
DV
6256 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6257 I915_READ(PFIT_CONTROL));
6258 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6259}
6260
0b8765c6
JB
6261static void i9xx_crtc_disable(struct drm_crtc *crtc)
6262{
6263 struct drm_device *dev = crtc->dev;
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6266 struct intel_encoder *encoder;
0b8765c6 6267 int pipe = intel_crtc->pipe;
ef9c3aee 6268
6304cd91
VS
6269 /*
6270 * On gen2 planes are double buffered but the pipe isn't, so we must
6271 * wait for planes to fully turn off before disabling the pipe.
6272 */
90e83e53
ACO
6273 if (IS_GEN2(dev))
6274 intel_wait_for_vblank(dev, pipe);
6304cd91 6275
4b3a9526
VS
6276 for_each_encoder_on_crtc(dev, crtc, encoder)
6277 encoder->disable(encoder);
6278
f9b61ff6
DV
6279 drm_crtc_vblank_off(crtc);
6280 assert_vblank_disabled(crtc);
6281
575f7ab7 6282 intel_disable_pipe(intel_crtc);
24a1f16d 6283
87476d63 6284 i9xx_pfit_disable(intel_crtc);
24a1f16d 6285
89b667f8
JB
6286 for_each_encoder_on_crtc(dev, crtc, encoder)
6287 if (encoder->post_disable)
6288 encoder->post_disable(encoder);
6289
a65347ba 6290 if (!intel_crtc->config->has_dsi_encoder) {
076ed3b2
CML
6291 if (IS_CHERRYVIEW(dev))
6292 chv_disable_pll(dev_priv, pipe);
6293 else if (IS_VALLEYVIEW(dev))
6294 vlv_disable_pll(dev_priv, pipe);
6295 else
1c4e0274 6296 i9xx_disable_pll(intel_crtc);
076ed3b2 6297 }
0b8765c6 6298
d6db995f
VS
6299 for_each_encoder_on_crtc(dev, crtc, encoder)
6300 if (encoder->post_pll_disable)
6301 encoder->post_pll_disable(encoder);
6302
4a3436e8 6303 if (!IS_GEN2(dev))
a72e4c9f 6304 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6305}
6306
b17d48e2
ML
6307static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6308{
842e0307 6309 struct intel_encoder *encoder;
b17d48e2
ML
6310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6311 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6312 enum intel_display_power_domain domain;
6313 unsigned long domains;
6314
6315 if (!intel_crtc->active)
6316 return;
6317
a539205a 6318 if (to_intel_plane_state(crtc->primary->state)->visible) {
5a21b665 6319 WARN_ON(intel_crtc->flip_work);
fc32b1fd 6320
2622a081 6321 intel_pre_disable_primary_noatomic(crtc);
54a41961
ML
6322
6323 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6324 to_intel_plane_state(crtc->primary->state)->visible = false;
a539205a
ML
6325 }
6326
b17d48e2 6327 dev_priv->display.crtc_disable(crtc);
842e0307 6328
78108b7c
VS
6329 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6330 crtc->base.id, crtc->name);
842e0307
ML
6331
6332 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6333 crtc->state->active = false;
37d9078b 6334 intel_crtc->active = false;
842e0307
ML
6335 crtc->enabled = false;
6336 crtc->state->connector_mask = 0;
6337 crtc->state->encoder_mask = 0;
6338
6339 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6340 encoder->base.crtc = NULL;
6341
58f9c0bc 6342 intel_fbc_disable(intel_crtc);
37d9078b 6343 intel_update_watermarks(crtc);
1f7457b1 6344 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6345
6346 domains = intel_crtc->enabled_power_domains;
6347 for_each_power_domain(domain, domains)
6348 intel_display_power_put(dev_priv, domain);
6349 intel_crtc->enabled_power_domains = 0;
565602d7
ML
6350
6351 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6352 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
b17d48e2
ML
6353}
6354
6b72d486
ML
6355/*
6356 * turn all crtc's off, but do not adjust state
6357 * This has to be paired with a call to intel_modeset_setup_hw_state.
6358 */
70e0bd74 6359int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6360{
e2c8b870 6361 struct drm_i915_private *dev_priv = to_i915(dev);
70e0bd74 6362 struct drm_atomic_state *state;
e2c8b870 6363 int ret;
70e0bd74 6364
e2c8b870
ML
6365 state = drm_atomic_helper_suspend(dev);
6366 ret = PTR_ERR_OR_ZERO(state);
70e0bd74
ML
6367 if (ret)
6368 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
e2c8b870
ML
6369 else
6370 dev_priv->modeset_restore_state = state;
70e0bd74 6371 return ret;
ee7b9f93
JB
6372}
6373
ea5b213a 6374void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6375{
4ef69c7a 6376 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6377
ea5b213a
CW
6378 drm_encoder_cleanup(encoder);
6379 kfree(intel_encoder);
7e7d76c3
JB
6380}
6381
0a91ca29
DV
6382/* Cross check the actual hw state with our own modeset state tracking (and it's
6383 * internal consistency). */
5a21b665 6384static void intel_connector_verify_state(struct intel_connector *connector)
79e53945 6385{
5a21b665 6386 struct drm_crtc *crtc = connector->base.state->crtc;
35dd3c64
ML
6387
6388 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6389 connector->base.base.id,
6390 connector->base.name);
6391
0a91ca29 6392 if (connector->get_hw_state(connector)) {
e85376cb 6393 struct intel_encoder *encoder = connector->encoder;
5a21b665 6394 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6395
35dd3c64
ML
6396 I915_STATE_WARN(!crtc,
6397 "connector enabled without attached crtc\n");
0a91ca29 6398
35dd3c64
ML
6399 if (!crtc)
6400 return;
6401
6402 I915_STATE_WARN(!crtc->state->active,
6403 "connector is active, but attached crtc isn't\n");
6404
e85376cb 6405 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6406 return;
6407
e85376cb 6408 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6409 "atomic encoder doesn't match attached encoder\n");
6410
e85376cb 6411 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6412 "attached encoder crtc differs from connector crtc\n");
6413 } else {
4d688a2a
ML
6414 I915_STATE_WARN(crtc && crtc->state->active,
6415 "attached crtc is active, but connector isn't\n");
5a21b665 6416 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
35dd3c64 6417 "best encoder set without crtc!\n");
0a91ca29 6418 }
79e53945
JB
6419}
6420
08d9bc92
ACO
6421int intel_connector_init(struct intel_connector *connector)
6422{
5350a031 6423 drm_atomic_helper_connector_reset(&connector->base);
08d9bc92 6424
5350a031 6425 if (!connector->base.state)
08d9bc92
ACO
6426 return -ENOMEM;
6427
08d9bc92
ACO
6428 return 0;
6429}
6430
6431struct intel_connector *intel_connector_alloc(void)
6432{
6433 struct intel_connector *connector;
6434
6435 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6436 if (!connector)
6437 return NULL;
6438
6439 if (intel_connector_init(connector) < 0) {
6440 kfree(connector);
6441 return NULL;
6442 }
6443
6444 return connector;
6445}
6446
f0947c37
DV
6447/* Simple connector->get_hw_state implementation for encoders that support only
6448 * one connector and no cloning and hence the encoder state determines the state
6449 * of the connector. */
6450bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6451{
24929352 6452 enum pipe pipe = 0;
f0947c37 6453 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6454
f0947c37 6455 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6456}
6457
6d293983 6458static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6459{
6d293983
ACO
6460 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6461 return crtc_state->fdi_lanes;
d272ddfa
VS
6462
6463 return 0;
6464}
6465
6d293983 6466static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6467 struct intel_crtc_state *pipe_config)
1857e1da 6468{
6d293983
ACO
6469 struct drm_atomic_state *state = pipe_config->base.state;
6470 struct intel_crtc *other_crtc;
6471 struct intel_crtc_state *other_crtc_state;
6472
1857e1da
DV
6473 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6474 pipe_name(pipe), pipe_config->fdi_lanes);
6475 if (pipe_config->fdi_lanes > 4) {
6476 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6477 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6478 return -EINVAL;
1857e1da
DV
6479 }
6480
bafb6553 6481 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6482 if (pipe_config->fdi_lanes > 2) {
6483 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6484 pipe_config->fdi_lanes);
6d293983 6485 return -EINVAL;
1857e1da 6486 } else {
6d293983 6487 return 0;
1857e1da
DV
6488 }
6489 }
6490
6491 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6492 return 0;
1857e1da
DV
6493
6494 /* Ivybridge 3 pipe is really complicated */
6495 switch (pipe) {
6496 case PIPE_A:
6d293983 6497 return 0;
1857e1da 6498 case PIPE_B:
6d293983
ACO
6499 if (pipe_config->fdi_lanes <= 2)
6500 return 0;
6501
6502 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6503 other_crtc_state =
6504 intel_atomic_get_crtc_state(state, other_crtc);
6505 if (IS_ERR(other_crtc_state))
6506 return PTR_ERR(other_crtc_state);
6507
6508 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6509 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6510 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6511 return -EINVAL;
1857e1da 6512 }
6d293983 6513 return 0;
1857e1da 6514 case PIPE_C:
251cc67c
VS
6515 if (pipe_config->fdi_lanes > 2) {
6516 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6517 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6518 return -EINVAL;
251cc67c 6519 }
6d293983
ACO
6520
6521 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6522 other_crtc_state =
6523 intel_atomic_get_crtc_state(state, other_crtc);
6524 if (IS_ERR(other_crtc_state))
6525 return PTR_ERR(other_crtc_state);
6526
6527 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6528 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6529 return -EINVAL;
1857e1da 6530 }
6d293983 6531 return 0;
1857e1da
DV
6532 default:
6533 BUG();
6534 }
6535}
6536
e29c22c0
DV
6537#define RETRY 1
6538static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6539 struct intel_crtc_state *pipe_config)
877d48d5 6540{
1857e1da 6541 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6542 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6543 int lane, link_bw, fdi_dotclock, ret;
6544 bool needs_recompute = false;
877d48d5 6545
e29c22c0 6546retry:
877d48d5
DV
6547 /* FDI is a binary signal running at ~2.7GHz, encoding
6548 * each output octet as 10 bits. The actual frequency
6549 * is stored as a divider into a 100MHz clock, and the
6550 * mode pixel clock is stored in units of 1KHz.
6551 * Hence the bw of each lane in terms of the mode signal
6552 * is:
6553 */
21a727b3 6554 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
877d48d5 6555
241bfc38 6556 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6557
2bd89a07 6558 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6559 pipe_config->pipe_bpp);
6560
6561 pipe_config->fdi_lanes = lane;
6562
2bd89a07 6563 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6564 link_bw, &pipe_config->fdi_m_n);
1857e1da 6565
e3b247da 6566 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6d293983 6567 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6568 pipe_config->pipe_bpp -= 2*3;
6569 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6570 pipe_config->pipe_bpp);
6571 needs_recompute = true;
6572 pipe_config->bw_constrained = true;
6573
6574 goto retry;
6575 }
6576
6577 if (needs_recompute)
6578 return RETRY;
6579
6d293983 6580 return ret;
877d48d5
DV
6581}
6582
8cfb3407
VS
6583static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6584 struct intel_crtc_state *pipe_config)
6585{
6586 if (pipe_config->pipe_bpp > 24)
6587 return false;
6588
6589 /* HSW can handle pixel rate up to cdclk? */
2d1fe073 6590 if (IS_HASWELL(dev_priv))
8cfb3407
VS
6591 return true;
6592
6593 /*
b432e5cf
VS
6594 * We compare against max which means we must take
6595 * the increased cdclk requirement into account when
6596 * calculating the new cdclk.
6597 *
6598 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6599 */
6600 return ilk_pipe_pixel_rate(pipe_config) <=
6601 dev_priv->max_cdclk_freq * 95 / 100;
6602}
6603
42db64ef 6604static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6605 struct intel_crtc_state *pipe_config)
42db64ef 6606{
8cfb3407
VS
6607 struct drm_device *dev = crtc->base.dev;
6608 struct drm_i915_private *dev_priv = dev->dev_private;
6609
d330a953 6610 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6611 hsw_crtc_supports_ips(crtc) &&
6612 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6613}
6614
39acb4aa
VS
6615static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6616{
6617 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6618
6619 /* GDG double wide on either pipe, otherwise pipe A only */
6620 return INTEL_INFO(dev_priv)->gen < 4 &&
6621 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6622}
6623
a43f6e0f 6624static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6625 struct intel_crtc_state *pipe_config)
79e53945 6626{
a43f6e0f 6627 struct drm_device *dev = crtc->base.dev;
8bd31e67 6628 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6629 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
f3261156 6630 int clock_limit = dev_priv->max_dotclk_freq;
89749350 6631
cf532bb2 6632 if (INTEL_INFO(dev)->gen < 4) {
f3261156 6633 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
cf532bb2
VS
6634
6635 /*
39acb4aa 6636 * Enable double wide mode when the dot clock
cf532bb2 6637 * is > 90% of the (display) core speed.
cf532bb2 6638 */
39acb4aa
VS
6639 if (intel_crtc_supports_double_wide(crtc) &&
6640 adjusted_mode->crtc_clock > clock_limit) {
f3261156 6641 clock_limit = dev_priv->max_dotclk_freq;
cf532bb2 6642 pipe_config->double_wide = true;
ad3a4479 6643 }
f3261156 6644 }
ad3a4479 6645
f3261156
VS
6646 if (adjusted_mode->crtc_clock > clock_limit) {
6647 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6648 adjusted_mode->crtc_clock, clock_limit,
6649 yesno(pipe_config->double_wide));
6650 return -EINVAL;
2c07245f 6651 }
89749350 6652
1d1d0e27
VS
6653 /*
6654 * Pipe horizontal size must be even in:
6655 * - DVO ganged mode
6656 * - LVDS dual channel mode
6657 * - Double wide pipe
6658 */
a93e255f 6659 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6660 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6661 pipe_config->pipe_src_w &= ~1;
6662
8693a824
DL
6663 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6664 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6665 */
6666 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6667 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6668 return -EINVAL;
44f46b42 6669
f5adf94e 6670 if (HAS_IPS(dev))
a43f6e0f
DV
6671 hsw_compute_ips_config(crtc, pipe_config);
6672
877d48d5 6673 if (pipe_config->has_pch_encoder)
a43f6e0f 6674 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6675
cf5a15be 6676 return 0;
79e53945
JB
6677}
6678
1652d19e
VS
6679static int skylake_get_display_clock_speed(struct drm_device *dev)
6680{
6681 struct drm_i915_private *dev_priv = to_i915(dev);
ea61791e 6682 uint32_t cdctl;
1652d19e 6683
ea61791e 6684 skl_dpll0_update(dev_priv);
1652d19e 6685
63911d72 6686 if (dev_priv->cdclk_pll.vco == 0)
709e05c3 6687 return dev_priv->cdclk_pll.ref;
1652d19e 6688
ea61791e 6689 cdctl = I915_READ(CDCLK_CTL);
1652d19e 6690
63911d72 6691 if (dev_priv->cdclk_pll.vco == 8640000) {
1652d19e
VS
6692 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6693 case CDCLK_FREQ_450_432:
6694 return 432000;
6695 case CDCLK_FREQ_337_308:
487ed2e4 6696 return 308571;
ea61791e
VS
6697 case CDCLK_FREQ_540:
6698 return 540000;
1652d19e 6699 case CDCLK_FREQ_675_617:
487ed2e4 6700 return 617143;
1652d19e 6701 default:
ea61791e 6702 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
6703 }
6704 } else {
1652d19e
VS
6705 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6706 case CDCLK_FREQ_450_432:
6707 return 450000;
6708 case CDCLK_FREQ_337_308:
6709 return 337500;
ea61791e
VS
6710 case CDCLK_FREQ_540:
6711 return 540000;
1652d19e
VS
6712 case CDCLK_FREQ_675_617:
6713 return 675000;
6714 default:
ea61791e 6715 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
1652d19e
VS
6716 }
6717 }
6718
709e05c3 6719 return dev_priv->cdclk_pll.ref;
1652d19e
VS
6720}
6721
83d7c81f
VS
6722static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6723{
6724 u32 val;
6725
6726 dev_priv->cdclk_pll.ref = 19200;
1c3f7700 6727 dev_priv->cdclk_pll.vco = 0;
83d7c81f
VS
6728
6729 val = I915_READ(BXT_DE_PLL_ENABLE);
1c3f7700 6730 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
83d7c81f 6731 return;
83d7c81f 6732
1c3f7700
ID
6733 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
6734 return;
83d7c81f
VS
6735
6736 val = I915_READ(BXT_DE_PLL_CTL);
6737 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6738 dev_priv->cdclk_pll.ref;
6739}
6740
acd3f3d3
BP
6741static int broxton_get_display_clock_speed(struct drm_device *dev)
6742{
6743 struct drm_i915_private *dev_priv = to_i915(dev);
f5986242
VS
6744 u32 divider;
6745 int div, vco;
acd3f3d3 6746
83d7c81f
VS
6747 bxt_de_pll_update(dev_priv);
6748
f5986242
VS
6749 vco = dev_priv->cdclk_pll.vco;
6750 if (vco == 0)
6751 return dev_priv->cdclk_pll.ref;
acd3f3d3 6752
f5986242 6753 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
acd3f3d3 6754
f5986242 6755 switch (divider) {
acd3f3d3 6756 case BXT_CDCLK_CD2X_DIV_SEL_1:
f5986242
VS
6757 div = 2;
6758 break;
acd3f3d3 6759 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
f5986242
VS
6760 div = 3;
6761 break;
acd3f3d3 6762 case BXT_CDCLK_CD2X_DIV_SEL_2:
f5986242
VS
6763 div = 4;
6764 break;
acd3f3d3 6765 case BXT_CDCLK_CD2X_DIV_SEL_4:
f5986242
VS
6766 div = 8;
6767 break;
6768 default:
6769 MISSING_CASE(divider);
6770 return dev_priv->cdclk_pll.ref;
acd3f3d3
BP
6771 }
6772
f5986242 6773 return DIV_ROUND_CLOSEST(vco, div);
acd3f3d3
BP
6774}
6775
1652d19e
VS
6776static int broadwell_get_display_clock_speed(struct drm_device *dev)
6777{
6778 struct drm_i915_private *dev_priv = dev->dev_private;
6779 uint32_t lcpll = I915_READ(LCPLL_CTL);
6780 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6781
6782 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6783 return 800000;
6784 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6785 return 450000;
6786 else if (freq == LCPLL_CLK_FREQ_450)
6787 return 450000;
6788 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6789 return 540000;
6790 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6791 return 337500;
6792 else
6793 return 675000;
6794}
6795
6796static int haswell_get_display_clock_speed(struct drm_device *dev)
6797{
6798 struct drm_i915_private *dev_priv = dev->dev_private;
6799 uint32_t lcpll = I915_READ(LCPLL_CTL);
6800 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6801
6802 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6803 return 800000;
6804 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6805 return 450000;
6806 else if (freq == LCPLL_CLK_FREQ_450)
6807 return 450000;
6808 else if (IS_HSW_ULT(dev))
6809 return 337500;
6810 else
6811 return 540000;
79e53945
JB
6812}
6813
25eb05fc
JB
6814static int valleyview_get_display_clock_speed(struct drm_device *dev)
6815{
bfa7df01
VS
6816 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6817 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6818}
6819
b37a6434
VS
6820static int ilk_get_display_clock_speed(struct drm_device *dev)
6821{
6822 return 450000;
6823}
6824
e70236a8
JB
6825static int i945_get_display_clock_speed(struct drm_device *dev)
6826{
6827 return 400000;
6828}
79e53945 6829
e70236a8 6830static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6831{
e907f170 6832 return 333333;
e70236a8 6833}
79e53945 6834
e70236a8
JB
6835static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6836{
6837 return 200000;
6838}
79e53945 6839
257a7ffc
DV
6840static int pnv_get_display_clock_speed(struct drm_device *dev)
6841{
6842 u16 gcfgc = 0;
6843
6844 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6845
6846 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6847 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6848 return 266667;
257a7ffc 6849 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6850 return 333333;
257a7ffc 6851 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6852 return 444444;
257a7ffc
DV
6853 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6854 return 200000;
6855 default:
6856 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6857 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6858 return 133333;
257a7ffc 6859 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6860 return 166667;
257a7ffc
DV
6861 }
6862}
6863
e70236a8
JB
6864static int i915gm_get_display_clock_speed(struct drm_device *dev)
6865{
6866 u16 gcfgc = 0;
79e53945 6867
e70236a8
JB
6868 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6869
6870 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6871 return 133333;
e70236a8
JB
6872 else {
6873 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6874 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6875 return 333333;
e70236a8
JB
6876 default:
6877 case GC_DISPLAY_CLOCK_190_200_MHZ:
6878 return 190000;
79e53945 6879 }
e70236a8
JB
6880 }
6881}
6882
6883static int i865_get_display_clock_speed(struct drm_device *dev)
6884{
e907f170 6885 return 266667;
e70236a8
JB
6886}
6887
1b1d2716 6888static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6889{
6890 u16 hpllcc = 0;
1b1d2716 6891
65cd2b3f
VS
6892 /*
6893 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6894 * encoding is different :(
6895 * FIXME is this the right way to detect 852GM/852GMV?
6896 */
6897 if (dev->pdev->revision == 0x1)
6898 return 133333;
6899
1b1d2716
VS
6900 pci_bus_read_config_word(dev->pdev->bus,
6901 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6902
e70236a8
JB
6903 /* Assume that the hardware is in the high speed state. This
6904 * should be the default.
6905 */
6906 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6907 case GC_CLOCK_133_200:
1b1d2716 6908 case GC_CLOCK_133_200_2:
e70236a8
JB
6909 case GC_CLOCK_100_200:
6910 return 200000;
6911 case GC_CLOCK_166_250:
6912 return 250000;
6913 case GC_CLOCK_100_133:
e907f170 6914 return 133333;
1b1d2716
VS
6915 case GC_CLOCK_133_266:
6916 case GC_CLOCK_133_266_2:
6917 case GC_CLOCK_166_266:
6918 return 266667;
e70236a8 6919 }
79e53945 6920
e70236a8
JB
6921 /* Shouldn't happen */
6922 return 0;
6923}
79e53945 6924
e70236a8
JB
6925static int i830_get_display_clock_speed(struct drm_device *dev)
6926{
e907f170 6927 return 133333;
79e53945
JB
6928}
6929
34edce2f
VS
6930static unsigned int intel_hpll_vco(struct drm_device *dev)
6931{
6932 struct drm_i915_private *dev_priv = dev->dev_private;
6933 static const unsigned int blb_vco[8] = {
6934 [0] = 3200000,
6935 [1] = 4000000,
6936 [2] = 5333333,
6937 [3] = 4800000,
6938 [4] = 6400000,
6939 };
6940 static const unsigned int pnv_vco[8] = {
6941 [0] = 3200000,
6942 [1] = 4000000,
6943 [2] = 5333333,
6944 [3] = 4800000,
6945 [4] = 2666667,
6946 };
6947 static const unsigned int cl_vco[8] = {
6948 [0] = 3200000,
6949 [1] = 4000000,
6950 [2] = 5333333,
6951 [3] = 6400000,
6952 [4] = 3333333,
6953 [5] = 3566667,
6954 [6] = 4266667,
6955 };
6956 static const unsigned int elk_vco[8] = {
6957 [0] = 3200000,
6958 [1] = 4000000,
6959 [2] = 5333333,
6960 [3] = 4800000,
6961 };
6962 static const unsigned int ctg_vco[8] = {
6963 [0] = 3200000,
6964 [1] = 4000000,
6965 [2] = 5333333,
6966 [3] = 6400000,
6967 [4] = 2666667,
6968 [5] = 4266667,
6969 };
6970 const unsigned int *vco_table;
6971 unsigned int vco;
6972 uint8_t tmp = 0;
6973
6974 /* FIXME other chipsets? */
6975 if (IS_GM45(dev))
6976 vco_table = ctg_vco;
6977 else if (IS_G4X(dev))
6978 vco_table = elk_vco;
6979 else if (IS_CRESTLINE(dev))
6980 vco_table = cl_vco;
6981 else if (IS_PINEVIEW(dev))
6982 vco_table = pnv_vco;
6983 else if (IS_G33(dev))
6984 vco_table = blb_vco;
6985 else
6986 return 0;
6987
6988 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6989
6990 vco = vco_table[tmp & 0x7];
6991 if (vco == 0)
6992 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6993 else
6994 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6995
6996 return vco;
6997}
6998
6999static int gm45_get_display_clock_speed(struct drm_device *dev)
7000{
7001 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7002 uint16_t tmp = 0;
7003
7004 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7005
7006 cdclk_sel = (tmp >> 12) & 0x1;
7007
7008 switch (vco) {
7009 case 2666667:
7010 case 4000000:
7011 case 5333333:
7012 return cdclk_sel ? 333333 : 222222;
7013 case 3200000:
7014 return cdclk_sel ? 320000 : 228571;
7015 default:
7016 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7017 return 222222;
7018 }
7019}
7020
7021static int i965gm_get_display_clock_speed(struct drm_device *dev)
7022{
7023 static const uint8_t div_3200[] = { 16, 10, 8 };
7024 static const uint8_t div_4000[] = { 20, 12, 10 };
7025 static const uint8_t div_5333[] = { 24, 16, 14 };
7026 const uint8_t *div_table;
7027 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7028 uint16_t tmp = 0;
7029
7030 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7031
7032 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7033
7034 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7035 goto fail;
7036
7037 switch (vco) {
7038 case 3200000:
7039 div_table = div_3200;
7040 break;
7041 case 4000000:
7042 div_table = div_4000;
7043 break;
7044 case 5333333:
7045 div_table = div_5333;
7046 break;
7047 default:
7048 goto fail;
7049 }
7050
7051 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7052
caf4e252 7053fail:
34edce2f
VS
7054 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7055 return 200000;
7056}
7057
7058static int g33_get_display_clock_speed(struct drm_device *dev)
7059{
7060 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7061 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7062 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7063 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7064 const uint8_t *div_table;
7065 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7066 uint16_t tmp = 0;
7067
7068 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7069
7070 cdclk_sel = (tmp >> 4) & 0x7;
7071
7072 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7073 goto fail;
7074
7075 switch (vco) {
7076 case 3200000:
7077 div_table = div_3200;
7078 break;
7079 case 4000000:
7080 div_table = div_4000;
7081 break;
7082 case 4800000:
7083 div_table = div_4800;
7084 break;
7085 case 5333333:
7086 div_table = div_5333;
7087 break;
7088 default:
7089 goto fail;
7090 }
7091
7092 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7093
caf4e252 7094fail:
34edce2f
VS
7095 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7096 return 190476;
7097}
7098
2c07245f 7099static void
a65851af 7100intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7101{
a65851af
VS
7102 while (*num > DATA_LINK_M_N_MASK ||
7103 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7104 *num >>= 1;
7105 *den >>= 1;
7106 }
7107}
7108
a65851af
VS
7109static void compute_m_n(unsigned int m, unsigned int n,
7110 uint32_t *ret_m, uint32_t *ret_n)
7111{
7112 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7113 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7114 intel_reduce_m_n_ratio(ret_m, ret_n);
7115}
7116
e69d0bc1
DV
7117void
7118intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7119 int pixel_clock, int link_clock,
7120 struct intel_link_m_n *m_n)
2c07245f 7121{
e69d0bc1 7122 m_n->tu = 64;
a65851af
VS
7123
7124 compute_m_n(bits_per_pixel * pixel_clock,
7125 link_clock * nlanes * 8,
7126 &m_n->gmch_m, &m_n->gmch_n);
7127
7128 compute_m_n(pixel_clock, link_clock,
7129 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7130}
7131
a7615030
CW
7132static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7133{
d330a953
JN
7134 if (i915.panel_use_ssc >= 0)
7135 return i915.panel_use_ssc != 0;
41aa3448 7136 return dev_priv->vbt.lvds_use_ssc
435793df 7137 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7138}
7139
7429e9d4 7140static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7141{
7df00d7a 7142 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7143}
f47709a9 7144
7429e9d4
DV
7145static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7146{
7147 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7148}
7149
f47709a9 7150static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7151 struct intel_crtc_state *crtc_state,
9e2c8475 7152 struct dpll *reduced_clock)
a7516a05 7153{
f47709a9 7154 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7155 u32 fp, fp2 = 0;
7156
7157 if (IS_PINEVIEW(dev)) {
190f68c5 7158 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7159 if (reduced_clock)
7429e9d4 7160 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7161 } else {
190f68c5 7162 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7163 if (reduced_clock)
7429e9d4 7164 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7165 }
7166
190f68c5 7167 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7168
f47709a9 7169 crtc->lowfreq_avail = false;
a93e255f 7170 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7171 reduced_clock) {
190f68c5 7172 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7173 crtc->lowfreq_avail = true;
a7516a05 7174 } else {
190f68c5 7175 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7176 }
7177}
7178
5e69f97f
CML
7179static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7180 pipe)
89b667f8
JB
7181{
7182 u32 reg_val;
7183
7184 /*
7185 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7186 * and set it to a reasonable value instead.
7187 */
ab3c759a 7188 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7189 reg_val &= 0xffffff00;
7190 reg_val |= 0x00000030;
ab3c759a 7191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7192
ab3c759a 7193 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7194 reg_val &= 0x8cffffff;
7195 reg_val = 0x8c000000;
ab3c759a 7196 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7197
ab3c759a 7198 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7199 reg_val &= 0xffffff00;
ab3c759a 7200 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7201
ab3c759a 7202 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7203 reg_val &= 0x00ffffff;
7204 reg_val |= 0xb0000000;
ab3c759a 7205 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7206}
7207
b551842d
DV
7208static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7209 struct intel_link_m_n *m_n)
7210{
7211 struct drm_device *dev = crtc->base.dev;
7212 struct drm_i915_private *dev_priv = dev->dev_private;
7213 int pipe = crtc->pipe;
7214
e3b95f1e
DV
7215 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7216 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7217 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7218 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7219}
7220
7221static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7222 struct intel_link_m_n *m_n,
7223 struct intel_link_m_n *m2_n2)
b551842d
DV
7224{
7225 struct drm_device *dev = crtc->base.dev;
7226 struct drm_i915_private *dev_priv = dev->dev_private;
7227 int pipe = crtc->pipe;
6e3c9717 7228 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7229
7230 if (INTEL_INFO(dev)->gen >= 5) {
7231 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7232 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7233 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7234 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7235 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7236 * for gen < 8) and if DRRS is supported (to make sure the
7237 * registers are not unnecessarily accessed).
7238 */
44395bfe 7239 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7240 crtc->config->has_drrs) {
f769cd24
VK
7241 I915_WRITE(PIPE_DATA_M2(transcoder),
7242 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7243 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7244 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7245 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7246 }
b551842d 7247 } else {
e3b95f1e
DV
7248 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7249 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7250 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7251 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7252 }
7253}
7254
fe3cd48d 7255void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7256{
fe3cd48d
R
7257 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7258
7259 if (m_n == M1_N1) {
7260 dp_m_n = &crtc->config->dp_m_n;
7261 dp_m2_n2 = &crtc->config->dp_m2_n2;
7262 } else if (m_n == M2_N2) {
7263
7264 /*
7265 * M2_N2 registers are not supported. Hence m2_n2 divider value
7266 * needs to be programmed into M1_N1.
7267 */
7268 dp_m_n = &crtc->config->dp_m2_n2;
7269 } else {
7270 DRM_ERROR("Unsupported divider value\n");
7271 return;
7272 }
7273
6e3c9717
ACO
7274 if (crtc->config->has_pch_encoder)
7275 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7276 else
fe3cd48d 7277 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7278}
7279
251ac862
DV
7280static void vlv_compute_dpll(struct intel_crtc *crtc,
7281 struct intel_crtc_state *pipe_config)
bdd4b6a6 7282{
03ed5cbf 7283 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
cd2d34d9 7284 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7285 if (crtc->pipe != PIPE_A)
7286 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
bdd4b6a6 7287
cd2d34d9 7288 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7289 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7290 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7291 DPLL_EXT_BUFFER_ENABLE_VLV;
7292
03ed5cbf
VS
7293 pipe_config->dpll_hw_state.dpll_md =
7294 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7295}
bdd4b6a6 7296
03ed5cbf
VS
7297static void chv_compute_dpll(struct intel_crtc *crtc,
7298 struct intel_crtc_state *pipe_config)
7299{
7300 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
cd2d34d9 7301 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
03ed5cbf
VS
7302 if (crtc->pipe != PIPE_A)
7303 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7304
cd2d34d9 7305 /* DPLL not used with DSI, but still need the rest set up */
187a1c07 7306 if (!pipe_config->has_dsi_encoder)
cd2d34d9
VS
7307 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7308
03ed5cbf
VS
7309 pipe_config->dpll_hw_state.dpll_md =
7310 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
bdd4b6a6
DV
7311}
7312
d288f65f 7313static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7314 const struct intel_crtc_state *pipe_config)
a0c4da24 7315{
f47709a9 7316 struct drm_device *dev = crtc->base.dev;
a0c4da24 7317 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7318 enum pipe pipe = crtc->pipe;
bdd4b6a6 7319 u32 mdiv;
a0c4da24 7320 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7321 u32 coreclk, reg_val;
a0c4da24 7322
cd2d34d9
VS
7323 /* Enable Refclk */
7324 I915_WRITE(DPLL(pipe),
7325 pipe_config->dpll_hw_state.dpll &
7326 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7327
7328 /* No need to actually set up the DPLL with DSI */
7329 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7330 return;
7331
a580516d 7332 mutex_lock(&dev_priv->sb_lock);
09153000 7333
d288f65f
VS
7334 bestn = pipe_config->dpll.n;
7335 bestm1 = pipe_config->dpll.m1;
7336 bestm2 = pipe_config->dpll.m2;
7337 bestp1 = pipe_config->dpll.p1;
7338 bestp2 = pipe_config->dpll.p2;
a0c4da24 7339
89b667f8
JB
7340 /* See eDP HDMI DPIO driver vbios notes doc */
7341
7342 /* PLL B needs special handling */
bdd4b6a6 7343 if (pipe == PIPE_B)
5e69f97f 7344 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7345
7346 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7347 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7348
7349 /* Disable target IRef on PLL */
ab3c759a 7350 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7351 reg_val &= 0x00ffffff;
ab3c759a 7352 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7353
7354 /* Disable fast lock */
ab3c759a 7355 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7356
7357 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7358 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7359 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7360 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7361 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7362
7363 /*
7364 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7365 * but we don't support that).
7366 * Note: don't use the DAC post divider as it seems unstable.
7367 */
7368 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7369 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7370
a0c4da24 7371 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7372 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7373
89b667f8 7374 /* Set HBR and RBR LPF coefficients */
d288f65f 7375 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7376 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7377 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7378 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7379 0x009f0003);
89b667f8 7380 else
ab3c759a 7381 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7382 0x00d0000f);
7383
681a8504 7384 if (pipe_config->has_dp_encoder) {
89b667f8 7385 /* Use SSC source */
bdd4b6a6 7386 if (pipe == PIPE_A)
ab3c759a 7387 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7388 0x0df40000);
7389 else
ab3c759a 7390 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7391 0x0df70000);
7392 } else { /* HDMI or VGA */
7393 /* Use bend source */
bdd4b6a6 7394 if (pipe == PIPE_A)
ab3c759a 7395 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7396 0x0df70000);
7397 else
ab3c759a 7398 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7399 0x0df40000);
7400 }
a0c4da24 7401
ab3c759a 7402 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7403 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7405 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7406 coreclk |= 0x01000000;
ab3c759a 7407 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7408
ab3c759a 7409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7410 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7411}
7412
d288f65f 7413static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7414 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7415{
7416 struct drm_device *dev = crtc->base.dev;
7417 struct drm_i915_private *dev_priv = dev->dev_private;
cd2d34d9 7418 enum pipe pipe = crtc->pipe;
9d556c99 7419 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7420 u32 loopfilter, tribuf_calcntr;
9d556c99 7421 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7422 u32 dpio_val;
9cbe40c1 7423 int vco;
9d556c99 7424
cd2d34d9
VS
7425 /* Enable Refclk and SSC */
7426 I915_WRITE(DPLL(pipe),
7427 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7428
7429 /* No need to actually set up the DPLL with DSI */
7430 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7431 return;
7432
d288f65f
VS
7433 bestn = pipe_config->dpll.n;
7434 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7435 bestm1 = pipe_config->dpll.m1;
7436 bestm2 = pipe_config->dpll.m2 >> 22;
7437 bestp1 = pipe_config->dpll.p1;
7438 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7439 vco = pipe_config->dpll.vco;
a945ce7e 7440 dpio_val = 0;
9cbe40c1 7441 loopfilter = 0;
9d556c99 7442
a580516d 7443 mutex_lock(&dev_priv->sb_lock);
9d556c99 7444
9d556c99
CML
7445 /* p1 and p2 divider */
7446 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7447 5 << DPIO_CHV_S1_DIV_SHIFT |
7448 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7449 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7450 1 << DPIO_CHV_K_DIV_SHIFT);
7451
7452 /* Feedback post-divider - m2 */
7453 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7454
7455 /* Feedback refclk divider - n and m1 */
7456 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7457 DPIO_CHV_M1_DIV_BY_2 |
7458 1 << DPIO_CHV_N_DIV_SHIFT);
7459
7460 /* M2 fraction division */
25a25dfc 7461 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7462
7463 /* M2 fraction division enable */
a945ce7e
VP
7464 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7465 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7466 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7467 if (bestm2_frac)
7468 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7469 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7470
de3a0fde
VP
7471 /* Program digital lock detect threshold */
7472 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7473 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7474 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7475 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7476 if (!bestm2_frac)
7477 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7478 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7479
9d556c99 7480 /* Loop filter */
9cbe40c1
VP
7481 if (vco == 5400000) {
7482 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7483 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7484 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7485 tribuf_calcntr = 0x9;
7486 } else if (vco <= 6200000) {
7487 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7488 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7489 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7490 tribuf_calcntr = 0x9;
7491 } else if (vco <= 6480000) {
7492 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7493 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7494 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7495 tribuf_calcntr = 0x8;
7496 } else {
7497 /* Not supported. Apply the same limits as in the max case */
7498 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7499 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7500 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7501 tribuf_calcntr = 0;
7502 }
9d556c99
CML
7503 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7504
968040b2 7505 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7506 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7507 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7508 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7509
9d556c99
CML
7510 /* AFC Recal */
7511 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7512 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7513 DPIO_AFC_RECAL);
7514
a580516d 7515 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7516}
7517
d288f65f
VS
7518/**
7519 * vlv_force_pll_on - forcibly enable just the PLL
7520 * @dev_priv: i915 private structure
7521 * @pipe: pipe PLL to enable
7522 * @dpll: PLL configuration
7523 *
7524 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7525 * in cases where we need the PLL enabled even when @pipe is not going to
7526 * be enabled.
7527 */
3f36b937
TU
7528int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7529 const struct dpll *dpll)
d288f65f
VS
7530{
7531 struct intel_crtc *crtc =
7532 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
3f36b937
TU
7533 struct intel_crtc_state *pipe_config;
7534
7535 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7536 if (!pipe_config)
7537 return -ENOMEM;
7538
7539 pipe_config->base.crtc = &crtc->base;
7540 pipe_config->pixel_multiplier = 1;
7541 pipe_config->dpll = *dpll;
d288f65f
VS
7542
7543 if (IS_CHERRYVIEW(dev)) {
3f36b937
TU
7544 chv_compute_dpll(crtc, pipe_config);
7545 chv_prepare_pll(crtc, pipe_config);
7546 chv_enable_pll(crtc, pipe_config);
d288f65f 7547 } else {
3f36b937
TU
7548 vlv_compute_dpll(crtc, pipe_config);
7549 vlv_prepare_pll(crtc, pipe_config);
7550 vlv_enable_pll(crtc, pipe_config);
d288f65f 7551 }
3f36b937
TU
7552
7553 kfree(pipe_config);
7554
7555 return 0;
d288f65f
VS
7556}
7557
7558/**
7559 * vlv_force_pll_off - forcibly disable just the PLL
7560 * @dev_priv: i915 private structure
7561 * @pipe: pipe PLL to disable
7562 *
7563 * Disable the PLL for @pipe. To be used in cases where we need
7564 * the PLL enabled even when @pipe is not going to be enabled.
7565 */
7566void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7567{
7568 if (IS_CHERRYVIEW(dev))
7569 chv_disable_pll(to_i915(dev), pipe);
7570 else
7571 vlv_disable_pll(to_i915(dev), pipe);
7572}
7573
251ac862
DV
7574static void i9xx_compute_dpll(struct intel_crtc *crtc,
7575 struct intel_crtc_state *crtc_state,
9e2c8475 7576 struct dpll *reduced_clock)
eb1cbe48 7577{
f47709a9 7578 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7579 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7580 u32 dpll;
7581 bool is_sdvo;
190f68c5 7582 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7583
190f68c5 7584 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7585
a93e255f
ACO
7586 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7587 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7588
7589 dpll = DPLL_VGA_MODE_DIS;
7590
a93e255f 7591 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7592 dpll |= DPLLB_MODE_LVDS;
7593 else
7594 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7595
ef1b460d 7596 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7597 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7598 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7599 }
198a037f
DV
7600
7601 if (is_sdvo)
4a33e48d 7602 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7603
190f68c5 7604 if (crtc_state->has_dp_encoder)
4a33e48d 7605 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7606
7607 /* compute bitmask from p1 value */
7608 if (IS_PINEVIEW(dev))
7609 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7610 else {
7611 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7612 if (IS_G4X(dev) && reduced_clock)
7613 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7614 }
7615 switch (clock->p2) {
7616 case 5:
7617 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7618 break;
7619 case 7:
7620 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7621 break;
7622 case 10:
7623 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7624 break;
7625 case 14:
7626 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7627 break;
7628 }
7629 if (INTEL_INFO(dev)->gen >= 4)
7630 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7631
190f68c5 7632 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7633 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7634 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7635 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7636 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7637 else
7638 dpll |= PLL_REF_INPUT_DREFCLK;
7639
7640 dpll |= DPLL_VCO_ENABLE;
190f68c5 7641 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7642
eb1cbe48 7643 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7644 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7645 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7646 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7647 }
7648}
7649
251ac862
DV
7650static void i8xx_compute_dpll(struct intel_crtc *crtc,
7651 struct intel_crtc_state *crtc_state,
9e2c8475 7652 struct dpll *reduced_clock)
eb1cbe48 7653{
f47709a9 7654 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7655 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7656 u32 dpll;
190f68c5 7657 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7658
190f68c5 7659 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7660
eb1cbe48
DV
7661 dpll = DPLL_VGA_MODE_DIS;
7662
a93e255f 7663 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7664 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7665 } else {
7666 if (clock->p1 == 2)
7667 dpll |= PLL_P1_DIVIDE_BY_TWO;
7668 else
7669 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7670 if (clock->p2 == 4)
7671 dpll |= PLL_P2_DIVIDE_BY_4;
7672 }
7673
a93e255f 7674 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7675 dpll |= DPLL_DVO_2X_MODE;
7676
a93e255f 7677 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ceb41007 7678 intel_panel_use_ssc(dev_priv))
eb1cbe48
DV
7679 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7680 else
7681 dpll |= PLL_REF_INPUT_DREFCLK;
7682
7683 dpll |= DPLL_VCO_ENABLE;
190f68c5 7684 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7685}
7686
8a654f3b 7687static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7688{
7689 struct drm_device *dev = intel_crtc->base.dev;
7690 struct drm_i915_private *dev_priv = dev->dev_private;
7691 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7692 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7693 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7694 uint32_t crtc_vtotal, crtc_vblank_end;
7695 int vsyncshift = 0;
4d8a62ea
DV
7696
7697 /* We need to be careful not to changed the adjusted mode, for otherwise
7698 * the hw state checker will get angry at the mismatch. */
7699 crtc_vtotal = adjusted_mode->crtc_vtotal;
7700 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7701
609aeaca 7702 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7703 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7704 crtc_vtotal -= 1;
7705 crtc_vblank_end -= 1;
609aeaca 7706
409ee761 7707 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7708 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7709 else
7710 vsyncshift = adjusted_mode->crtc_hsync_start -
7711 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7712 if (vsyncshift < 0)
7713 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7714 }
7715
7716 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7717 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7718
fe2b8f9d 7719 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7720 (adjusted_mode->crtc_hdisplay - 1) |
7721 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7722 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7723 (adjusted_mode->crtc_hblank_start - 1) |
7724 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7725 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7726 (adjusted_mode->crtc_hsync_start - 1) |
7727 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7728
fe2b8f9d 7729 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7730 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7731 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7732 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7733 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7734 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7735 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7736 (adjusted_mode->crtc_vsync_start - 1) |
7737 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7738
b5e508d4
PZ
7739 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7740 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7741 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7742 * bits. */
7743 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7744 (pipe == PIPE_B || pipe == PIPE_C))
7745 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7746
bc58be60
JN
7747}
7748
7749static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7750{
7751 struct drm_device *dev = intel_crtc->base.dev;
7752 struct drm_i915_private *dev_priv = dev->dev_private;
7753 enum pipe pipe = intel_crtc->pipe;
7754
b0e77b9c
PZ
7755 /* pipesrc controls the size that is scaled from, which should
7756 * always be the user's requested size.
7757 */
7758 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7759 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7760 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7761}
7762
1bd1bd80 7763static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7764 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7765{
7766 struct drm_device *dev = crtc->base.dev;
7767 struct drm_i915_private *dev_priv = dev->dev_private;
7768 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7769 uint32_t tmp;
7770
7771 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7772 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7773 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7774 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7775 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7776 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7777 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7778 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7779 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7780
7781 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7782 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7783 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7784 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7785 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7786 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7787 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7788 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7789 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7790
7791 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7792 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7793 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7794 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80 7795 }
bc58be60
JN
7796}
7797
7798static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7799 struct intel_crtc_state *pipe_config)
7800{
7801 struct drm_device *dev = crtc->base.dev;
7802 struct drm_i915_private *dev_priv = dev->dev_private;
7803 u32 tmp;
1bd1bd80
DV
7804
7805 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7806 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7807 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7808
2d112de7
ACO
7809 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7810 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7811}
7812
f6a83288 7813void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7814 struct intel_crtc_state *pipe_config)
babea61d 7815{
2d112de7
ACO
7816 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7817 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7818 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7819 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7820
2d112de7
ACO
7821 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7822 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7823 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7824 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7825
2d112de7 7826 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7827 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7828
2d112de7
ACO
7829 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7830 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7831
7832 mode->hsync = drm_mode_hsync(mode);
7833 mode->vrefresh = drm_mode_vrefresh(mode);
7834 drm_mode_set_name(mode);
babea61d
JB
7835}
7836
84b046f3
DV
7837static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7838{
7839 struct drm_device *dev = intel_crtc->base.dev;
7840 struct drm_i915_private *dev_priv = dev->dev_private;
7841 uint32_t pipeconf;
7842
9f11a9e4 7843 pipeconf = 0;
84b046f3 7844
b6b5d049
VS
7845 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7846 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7847 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7848
6e3c9717 7849 if (intel_crtc->config->double_wide)
cf532bb2 7850 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7851
ff9ce46e 7852 /* only g4x and later have fancy bpc/dither controls */
666a4537 7853 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
ff9ce46e 7854 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7855 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7856 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7857 PIPECONF_DITHER_TYPE_SP;
84b046f3 7858
6e3c9717 7859 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7860 case 18:
7861 pipeconf |= PIPECONF_6BPC;
7862 break;
7863 case 24:
7864 pipeconf |= PIPECONF_8BPC;
7865 break;
7866 case 30:
7867 pipeconf |= PIPECONF_10BPC;
7868 break;
7869 default:
7870 /* Case prevented by intel_choose_pipe_bpp_dither. */
7871 BUG();
84b046f3
DV
7872 }
7873 }
7874
7875 if (HAS_PIPE_CXSR(dev)) {
7876 if (intel_crtc->lowfreq_avail) {
7877 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7878 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7879 } else {
7880 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7881 }
7882 }
7883
6e3c9717 7884 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7885 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7886 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7887 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7888 else
7889 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7890 } else
84b046f3
DV
7891 pipeconf |= PIPECONF_PROGRESSIVE;
7892
666a4537
WB
7893 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7894 intel_crtc->config->limited_color_range)
9f11a9e4 7895 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7896
84b046f3
DV
7897 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7898 POSTING_READ(PIPECONF(intel_crtc->pipe));
7899}
7900
81c97f52
ACO
7901static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7902 struct intel_crtc_state *crtc_state)
7903{
7904 struct drm_device *dev = crtc->base.dev;
7905 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7906 const struct intel_limit *limit;
81c97f52
ACO
7907 int refclk = 48000;
7908
7909 memset(&crtc_state->dpll_hw_state, 0,
7910 sizeof(crtc_state->dpll_hw_state));
7911
7912 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7913 if (intel_panel_use_ssc(dev_priv)) {
7914 refclk = dev_priv->vbt.lvds_ssc_freq;
7915 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7916 }
7917
7918 limit = &intel_limits_i8xx_lvds;
7919 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7920 limit = &intel_limits_i8xx_dvo;
7921 } else {
7922 limit = &intel_limits_i8xx_dac;
7923 }
7924
7925 if (!crtc_state->clock_set &&
7926 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7927 refclk, NULL, &crtc_state->dpll)) {
7928 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7929 return -EINVAL;
7930 }
7931
7932 i8xx_compute_dpll(crtc, crtc_state, NULL);
7933
7934 return 0;
7935}
7936
19ec6693
ACO
7937static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7938 struct intel_crtc_state *crtc_state)
7939{
7940 struct drm_device *dev = crtc->base.dev;
7941 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7942 const struct intel_limit *limit;
19ec6693
ACO
7943 int refclk = 96000;
7944
7945 memset(&crtc_state->dpll_hw_state, 0,
7946 sizeof(crtc_state->dpll_hw_state));
7947
7948 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7949 if (intel_panel_use_ssc(dev_priv)) {
7950 refclk = dev_priv->vbt.lvds_ssc_freq;
7951 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7952 }
7953
7954 if (intel_is_dual_link_lvds(dev))
7955 limit = &intel_limits_g4x_dual_channel_lvds;
7956 else
7957 limit = &intel_limits_g4x_single_channel_lvds;
7958 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7959 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7960 limit = &intel_limits_g4x_hdmi;
7961 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7962 limit = &intel_limits_g4x_sdvo;
7963 } else {
7964 /* The option is for other outputs */
7965 limit = &intel_limits_i9xx_sdvo;
7966 }
7967
7968 if (!crtc_state->clock_set &&
7969 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7970 refclk, NULL, &crtc_state->dpll)) {
7971 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7972 return -EINVAL;
7973 }
7974
7975 i9xx_compute_dpll(crtc, crtc_state, NULL);
7976
7977 return 0;
7978}
7979
70e8aa21
ACO
7980static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7981 struct intel_crtc_state *crtc_state)
7982{
7983 struct drm_device *dev = crtc->base.dev;
7984 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 7985 const struct intel_limit *limit;
70e8aa21
ACO
7986 int refclk = 96000;
7987
7988 memset(&crtc_state->dpll_hw_state, 0,
7989 sizeof(crtc_state->dpll_hw_state));
7990
7991 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7992 if (intel_panel_use_ssc(dev_priv)) {
7993 refclk = dev_priv->vbt.lvds_ssc_freq;
7994 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7995 }
7996
7997 limit = &intel_limits_pineview_lvds;
7998 } else {
7999 limit = &intel_limits_pineview_sdvo;
8000 }
8001
8002 if (!crtc_state->clock_set &&
8003 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8004 refclk, NULL, &crtc_state->dpll)) {
8005 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8006 return -EINVAL;
8007 }
8008
8009 i9xx_compute_dpll(crtc, crtc_state, NULL);
8010
8011 return 0;
8012}
8013
190f68c5
ACO
8014static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8015 struct intel_crtc_state *crtc_state)
79e53945 8016{
c7653199 8017 struct drm_device *dev = crtc->base.dev;
79e53945 8018 struct drm_i915_private *dev_priv = dev->dev_private;
1b6f4958 8019 const struct intel_limit *limit;
81c97f52 8020 int refclk = 96000;
79e53945 8021
dd3cd74a
ACO
8022 memset(&crtc_state->dpll_hw_state, 0,
8023 sizeof(crtc_state->dpll_hw_state));
8024
70e8aa21
ACO
8025 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8026 if (intel_panel_use_ssc(dev_priv)) {
8027 refclk = dev_priv->vbt.lvds_ssc_freq;
8028 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8029 }
43565a06 8030
70e8aa21
ACO
8031 limit = &intel_limits_i9xx_lvds;
8032 } else {
8033 limit = &intel_limits_i9xx_sdvo;
81c97f52 8034 }
79e53945 8035
70e8aa21
ACO
8036 if (!crtc_state->clock_set &&
8037 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8038 refclk, NULL, &crtc_state->dpll)) {
8039 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8040 return -EINVAL;
f47709a9 8041 }
7026d4ac 8042
81c97f52 8043 i9xx_compute_dpll(crtc, crtc_state, NULL);
79e53945 8044
c8f7a0db 8045 return 0;
f564048e
EA
8046}
8047
65b3d6a9
ACO
8048static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8049 struct intel_crtc_state *crtc_state)
8050{
8051 int refclk = 100000;
1b6f4958 8052 const struct intel_limit *limit = &intel_limits_chv;
65b3d6a9
ACO
8053
8054 memset(&crtc_state->dpll_hw_state, 0,
8055 sizeof(crtc_state->dpll_hw_state));
8056
65b3d6a9
ACO
8057 if (!crtc_state->clock_set &&
8058 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8059 refclk, NULL, &crtc_state->dpll)) {
8060 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8061 return -EINVAL;
8062 }
8063
8064 chv_compute_dpll(crtc, crtc_state);
8065
8066 return 0;
8067}
8068
8069static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8070 struct intel_crtc_state *crtc_state)
8071{
8072 int refclk = 100000;
1b6f4958 8073 const struct intel_limit *limit = &intel_limits_vlv;
65b3d6a9
ACO
8074
8075 memset(&crtc_state->dpll_hw_state, 0,
8076 sizeof(crtc_state->dpll_hw_state));
8077
65b3d6a9
ACO
8078 if (!crtc_state->clock_set &&
8079 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8080 refclk, NULL, &crtc_state->dpll)) {
8081 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8082 return -EINVAL;
8083 }
8084
8085 vlv_compute_dpll(crtc, crtc_state);
8086
8087 return 0;
8088}
8089
2fa2fe9a 8090static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8091 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8092{
8093 struct drm_device *dev = crtc->base.dev;
8094 struct drm_i915_private *dev_priv = dev->dev_private;
8095 uint32_t tmp;
8096
dc9e7dec
VS
8097 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8098 return;
8099
2fa2fe9a 8100 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8101 if (!(tmp & PFIT_ENABLE))
8102 return;
2fa2fe9a 8103
06922821 8104 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8105 if (INTEL_INFO(dev)->gen < 4) {
8106 if (crtc->pipe != PIPE_B)
8107 return;
2fa2fe9a
DV
8108 } else {
8109 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8110 return;
8111 }
8112
06922821 8113 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a 8114 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
2fa2fe9a
DV
8115}
8116
acbec814 8117static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8118 struct intel_crtc_state *pipe_config)
acbec814
JB
8119{
8120 struct drm_device *dev = crtc->base.dev;
8121 struct drm_i915_private *dev_priv = dev->dev_private;
8122 int pipe = pipe_config->cpu_transcoder;
9e2c8475 8123 struct dpll clock;
acbec814 8124 u32 mdiv;
662c6ecb 8125 int refclk = 100000;
acbec814 8126
b521973b
VS
8127 /* In case of DSI, DPLL will not be used */
8128 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
f573de5a
SK
8129 return;
8130
a580516d 8131 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8132 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8133 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8134
8135 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8136 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8137 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8138 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8139 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8140
dccbea3b 8141 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
8142}
8143
5724dbd1
DL
8144static void
8145i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8146 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8147{
8148 struct drm_device *dev = crtc->base.dev;
8149 struct drm_i915_private *dev_priv = dev->dev_private;
8150 u32 val, base, offset;
8151 int pipe = crtc->pipe, plane = crtc->plane;
8152 int fourcc, pixel_format;
6761dd31 8153 unsigned int aligned_height;
b113d5ee 8154 struct drm_framebuffer *fb;
1b842c89 8155 struct intel_framebuffer *intel_fb;
1ad292b5 8156
42a7b088
DL
8157 val = I915_READ(DSPCNTR(plane));
8158 if (!(val & DISPLAY_PLANE_ENABLE))
8159 return;
8160
d9806c9f 8161 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8162 if (!intel_fb) {
1ad292b5
JB
8163 DRM_DEBUG_KMS("failed to alloc fb\n");
8164 return;
8165 }
8166
1b842c89
DL
8167 fb = &intel_fb->base;
8168
18c5247e
DV
8169 if (INTEL_INFO(dev)->gen >= 4) {
8170 if (val & DISPPLANE_TILED) {
49af449b 8171 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8172 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8173 }
8174 }
1ad292b5
JB
8175
8176 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8177 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8178 fb->pixel_format = fourcc;
8179 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8180
8181 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8182 if (plane_config->tiling)
1ad292b5
JB
8183 offset = I915_READ(DSPTILEOFF(plane));
8184 else
8185 offset = I915_READ(DSPLINOFF(plane));
8186 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8187 } else {
8188 base = I915_READ(DSPADDR(plane));
8189 }
8190 plane_config->base = base;
8191
8192 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8193 fb->width = ((val >> 16) & 0xfff) + 1;
8194 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8195
8196 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8197 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8198
b113d5ee 8199 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8200 fb->pixel_format,
8201 fb->modifier[0]);
1ad292b5 8202
f37b5c2b 8203 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8204
2844a921
DL
8205 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8206 pipe_name(pipe), plane, fb->width, fb->height,
8207 fb->bits_per_pixel, base, fb->pitches[0],
8208 plane_config->size);
1ad292b5 8209
2d14030b 8210 plane_config->fb = intel_fb;
1ad292b5
JB
8211}
8212
70b23a98 8213static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8214 struct intel_crtc_state *pipe_config)
70b23a98
VS
8215{
8216 struct drm_device *dev = crtc->base.dev;
8217 struct drm_i915_private *dev_priv = dev->dev_private;
8218 int pipe = pipe_config->cpu_transcoder;
8219 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9e2c8475 8220 struct dpll clock;
0d7b6b11 8221 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8222 int refclk = 100000;
8223
b521973b
VS
8224 /* In case of DSI, DPLL will not be used */
8225 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8226 return;
8227
a580516d 8228 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8229 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8230 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8231 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8232 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8233 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8234 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8235
8236 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8237 clock.m2 = (pll_dw0 & 0xff) << 22;
8238 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8239 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8240 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8241 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8242 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8243
dccbea3b 8244 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8245}
8246
0e8ffe1b 8247static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8248 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8249{
8250 struct drm_device *dev = crtc->base.dev;
8251 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 8252 enum intel_display_power_domain power_domain;
0e8ffe1b 8253 uint32_t tmp;
1729050e 8254 bool ret;
0e8ffe1b 8255
1729050e
ID
8256 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8257 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0
ID
8258 return false;
8259
e143a21c 8260 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 8261 pipe_config->shared_dpll = NULL;
eccb140b 8262
1729050e
ID
8263 ret = false;
8264
0e8ffe1b
DV
8265 tmp = I915_READ(PIPECONF(crtc->pipe));
8266 if (!(tmp & PIPECONF_ENABLE))
1729050e 8267 goto out;
0e8ffe1b 8268
666a4537 8269 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
42571aef
VS
8270 switch (tmp & PIPECONF_BPC_MASK) {
8271 case PIPECONF_6BPC:
8272 pipe_config->pipe_bpp = 18;
8273 break;
8274 case PIPECONF_8BPC:
8275 pipe_config->pipe_bpp = 24;
8276 break;
8277 case PIPECONF_10BPC:
8278 pipe_config->pipe_bpp = 30;
8279 break;
8280 default:
8281 break;
8282 }
8283 }
8284
666a4537
WB
8285 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8286 (tmp & PIPECONF_COLOR_RANGE_SELECT))
b5a9fa09
DV
8287 pipe_config->limited_color_range = true;
8288
282740f7
VS
8289 if (INTEL_INFO(dev)->gen < 4)
8290 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8291
1bd1bd80 8292 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 8293 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 8294
2fa2fe9a
DV
8295 i9xx_get_pfit_config(crtc, pipe_config);
8296
6c49f241 8297 if (INTEL_INFO(dev)->gen >= 4) {
c231775c
VS
8298 /* No way to read it out on pipes B and C */
8299 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8300 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8301 else
8302 tmp = I915_READ(DPLL_MD(crtc->pipe));
6c49f241
DV
8303 pipe_config->pixel_multiplier =
8304 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8305 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8306 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8307 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8308 tmp = I915_READ(DPLL(crtc->pipe));
8309 pipe_config->pixel_multiplier =
8310 ((tmp & SDVO_MULTIPLIER_MASK)
8311 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8312 } else {
8313 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8314 * port and will be fixed up in the encoder->get_config
8315 * function. */
8316 pipe_config->pixel_multiplier = 1;
8317 }
8bcc2795 8318 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
666a4537 8319 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
1c4e0274
VS
8320 /*
8321 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8322 * on 830. Filter it out here so that we don't
8323 * report errors due to that.
8324 */
8325 if (IS_I830(dev))
8326 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8327
8bcc2795
DV
8328 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8329 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8330 } else {
8331 /* Mask out read-only status bits. */
8332 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8333 DPLL_PORTC_READY_MASK |
8334 DPLL_PORTB_READY_MASK);
8bcc2795 8335 }
6c49f241 8336
70b23a98
VS
8337 if (IS_CHERRYVIEW(dev))
8338 chv_crtc_clock_get(crtc, pipe_config);
8339 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8340 vlv_crtc_clock_get(crtc, pipe_config);
8341 else
8342 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8343
0f64614d
VS
8344 /*
8345 * Normally the dotclock is filled in by the encoder .get_config()
8346 * but in case the pipe is enabled w/o any ports we need a sane
8347 * default.
8348 */
8349 pipe_config->base.adjusted_mode.crtc_clock =
8350 pipe_config->port_clock / pipe_config->pixel_multiplier;
8351
1729050e
ID
8352 ret = true;
8353
8354out:
8355 intel_display_power_put(dev_priv, power_domain);
8356
8357 return ret;
0e8ffe1b
DV
8358}
8359
dde86e2d 8360static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8361{
8362 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8363 struct intel_encoder *encoder;
f165d283 8364 int i;
74cfd7ac 8365 u32 val, final;
13d83a67 8366 bool has_lvds = false;
199e5d79 8367 bool has_cpu_edp = false;
199e5d79 8368 bool has_panel = false;
99eb6a01
KP
8369 bool has_ck505 = false;
8370 bool can_ssc = false;
f165d283 8371 bool using_ssc_source = false;
13d83a67
JB
8372
8373 /* We need to take the global config into account */
b2784e15 8374 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8375 switch (encoder->type) {
8376 case INTEL_OUTPUT_LVDS:
8377 has_panel = true;
8378 has_lvds = true;
8379 break;
8380 case INTEL_OUTPUT_EDP:
8381 has_panel = true;
2de6905f 8382 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8383 has_cpu_edp = true;
8384 break;
6847d71b
PZ
8385 default:
8386 break;
13d83a67
JB
8387 }
8388 }
8389
99eb6a01 8390 if (HAS_PCH_IBX(dev)) {
41aa3448 8391 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8392 can_ssc = has_ck505;
8393 } else {
8394 has_ck505 = false;
8395 can_ssc = true;
8396 }
8397
f165d283
L
8398 /* Check if any DPLLs are using the SSC source */
8399 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8400 u32 temp = I915_READ(PCH_DPLL(i));
8401
8402 if (!(temp & DPLL_VCO_ENABLE))
8403 continue;
8404
8405 if ((temp & PLL_REF_INPUT_MASK) ==
8406 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8407 using_ssc_source = true;
8408 break;
8409 }
8410 }
8411
8412 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8413 has_panel, has_lvds, has_ck505, using_ssc_source);
13d83a67
JB
8414
8415 /* Ironlake: try to setup display ref clock before DPLL
8416 * enabling. This is only under driver's control after
8417 * PCH B stepping, previous chipset stepping should be
8418 * ignoring this setting.
8419 */
74cfd7ac
CW
8420 val = I915_READ(PCH_DREF_CONTROL);
8421
8422 /* As we must carefully and slowly disable/enable each source in turn,
8423 * compute the final state we want first and check if we need to
8424 * make any changes at all.
8425 */
8426 final = val;
8427 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8428 if (has_ck505)
8429 final |= DREF_NONSPREAD_CK505_ENABLE;
8430 else
8431 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8432
74cfd7ac 8433 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
f165d283
L
8434
8435 if (!using_ssc_source) {
8436 final &= ~DREF_SSC_SOURCE_MASK;
8437 final &= ~DREF_SSC1_ENABLE;
8438 }
74cfd7ac
CW
8439
8440 if (has_panel) {
8441 final |= DREF_SSC_SOURCE_ENABLE;
8442
8443 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8444 final |= DREF_SSC1_ENABLE;
8445
8446 if (has_cpu_edp) {
8447 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8448 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8449 else
8450 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8451 } else
8452 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8453 } else {
8454 final |= DREF_SSC_SOURCE_DISABLE;
8455 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8456 }
8457
8458 if (final == val)
8459 return;
8460
13d83a67 8461 /* Always enable nonspread source */
74cfd7ac 8462 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8463
99eb6a01 8464 if (has_ck505)
74cfd7ac 8465 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8466 else
74cfd7ac 8467 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8468
199e5d79 8469 if (has_panel) {
74cfd7ac
CW
8470 val &= ~DREF_SSC_SOURCE_MASK;
8471 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8472
199e5d79 8473 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8474 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8475 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8476 val |= DREF_SSC1_ENABLE;
e77166b5 8477 } else
74cfd7ac 8478 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8479
8480 /* Get SSC going before enabling the outputs */
74cfd7ac 8481 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8482 POSTING_READ(PCH_DREF_CONTROL);
8483 udelay(200);
8484
74cfd7ac 8485 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8486
8487 /* Enable CPU source on CPU attached eDP */
199e5d79 8488 if (has_cpu_edp) {
99eb6a01 8489 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8490 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8491 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8492 } else
74cfd7ac 8493 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8494 } else
74cfd7ac 8495 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8496
74cfd7ac 8497 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8498 POSTING_READ(PCH_DREF_CONTROL);
8499 udelay(200);
8500 } else {
f165d283 8501 DRM_DEBUG_KMS("Disabling CPU source output\n");
199e5d79 8502
74cfd7ac 8503 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8504
8505 /* Turn off CPU output */
74cfd7ac 8506 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8507
74cfd7ac 8508 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8509 POSTING_READ(PCH_DREF_CONTROL);
8510 udelay(200);
8511
f165d283
L
8512 if (!using_ssc_source) {
8513 DRM_DEBUG_KMS("Disabling SSC source\n");
199e5d79 8514
f165d283
L
8515 /* Turn off the SSC source */
8516 val &= ~DREF_SSC_SOURCE_MASK;
8517 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79 8518
f165d283
L
8519 /* Turn off SSC1 */
8520 val &= ~DREF_SSC1_ENABLE;
8521
8522 I915_WRITE(PCH_DREF_CONTROL, val);
8523 POSTING_READ(PCH_DREF_CONTROL);
8524 udelay(200);
8525 }
13d83a67 8526 }
74cfd7ac
CW
8527
8528 BUG_ON(val != final);
13d83a67
JB
8529}
8530
f31f2d55 8531static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8532{
f31f2d55 8533 uint32_t tmp;
dde86e2d 8534
0ff066a9
PZ
8535 tmp = I915_READ(SOUTH_CHICKEN2);
8536 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8537 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8538
0ff066a9
PZ
8539 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8540 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8541 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8542
0ff066a9
PZ
8543 tmp = I915_READ(SOUTH_CHICKEN2);
8544 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8545 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8546
0ff066a9
PZ
8547 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8548 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8549 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8550}
8551
8552/* WaMPhyProgramming:hsw */
8553static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8554{
8555 uint32_t tmp;
dde86e2d
PZ
8556
8557 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8558 tmp &= ~(0xFF << 24);
8559 tmp |= (0x12 << 24);
8560 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8561
dde86e2d
PZ
8562 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8563 tmp |= (1 << 11);
8564 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8565
8566 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8567 tmp |= (1 << 11);
8568 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8569
dde86e2d
PZ
8570 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8571 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8572 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8573
8574 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8575 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8576 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8577
0ff066a9
PZ
8578 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8579 tmp &= ~(7 << 13);
8580 tmp |= (5 << 13);
8581 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8582
0ff066a9
PZ
8583 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8584 tmp &= ~(7 << 13);
8585 tmp |= (5 << 13);
8586 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8587
8588 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8589 tmp &= ~0xFF;
8590 tmp |= 0x1C;
8591 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8592
8593 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8594 tmp &= ~0xFF;
8595 tmp |= 0x1C;
8596 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8597
8598 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8599 tmp &= ~(0xFF << 16);
8600 tmp |= (0x1C << 16);
8601 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8602
8603 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8604 tmp &= ~(0xFF << 16);
8605 tmp |= (0x1C << 16);
8606 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8607
0ff066a9
PZ
8608 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8609 tmp |= (1 << 27);
8610 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8611
0ff066a9
PZ
8612 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8613 tmp |= (1 << 27);
8614 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8615
0ff066a9
PZ
8616 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8617 tmp &= ~(0xF << 28);
8618 tmp |= (4 << 28);
8619 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8620
0ff066a9
PZ
8621 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8622 tmp &= ~(0xF << 28);
8623 tmp |= (4 << 28);
8624 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8625}
8626
2fa86a1f
PZ
8627/* Implements 3 different sequences from BSpec chapter "Display iCLK
8628 * Programming" based on the parameters passed:
8629 * - Sequence to enable CLKOUT_DP
8630 * - Sequence to enable CLKOUT_DP without spread
8631 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8632 */
8633static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8634 bool with_fdi)
f31f2d55
PZ
8635{
8636 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8637 uint32_t reg, tmp;
8638
8639 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8640 with_spread = true;
c2699524 8641 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8642 with_fdi = false;
f31f2d55 8643
a580516d 8644 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8645
8646 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8647 tmp &= ~SBI_SSCCTL_DISABLE;
8648 tmp |= SBI_SSCCTL_PATHALT;
8649 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8650
8651 udelay(24);
8652
2fa86a1f
PZ
8653 if (with_spread) {
8654 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8655 tmp &= ~SBI_SSCCTL_PATHALT;
8656 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8657
2fa86a1f
PZ
8658 if (with_fdi) {
8659 lpt_reset_fdi_mphy(dev_priv);
8660 lpt_program_fdi_mphy(dev_priv);
8661 }
8662 }
dde86e2d 8663
c2699524 8664 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8665 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8666 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8667 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8668
a580516d 8669 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8670}
8671
47701c3b
PZ
8672/* Sequence to disable CLKOUT_DP */
8673static void lpt_disable_clkout_dp(struct drm_device *dev)
8674{
8675 struct drm_i915_private *dev_priv = dev->dev_private;
8676 uint32_t reg, tmp;
8677
a580516d 8678 mutex_lock(&dev_priv->sb_lock);
47701c3b 8679
c2699524 8680 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8681 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8682 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8683 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8684
8685 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8686 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8687 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8688 tmp |= SBI_SSCCTL_PATHALT;
8689 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8690 udelay(32);
8691 }
8692 tmp |= SBI_SSCCTL_DISABLE;
8693 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8694 }
8695
a580516d 8696 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8697}
8698
f7be2c21
VS
8699#define BEND_IDX(steps) ((50 + (steps)) / 5)
8700
8701static const uint16_t sscdivintphase[] = {
8702 [BEND_IDX( 50)] = 0x3B23,
8703 [BEND_IDX( 45)] = 0x3B23,
8704 [BEND_IDX( 40)] = 0x3C23,
8705 [BEND_IDX( 35)] = 0x3C23,
8706 [BEND_IDX( 30)] = 0x3D23,
8707 [BEND_IDX( 25)] = 0x3D23,
8708 [BEND_IDX( 20)] = 0x3E23,
8709 [BEND_IDX( 15)] = 0x3E23,
8710 [BEND_IDX( 10)] = 0x3F23,
8711 [BEND_IDX( 5)] = 0x3F23,
8712 [BEND_IDX( 0)] = 0x0025,
8713 [BEND_IDX( -5)] = 0x0025,
8714 [BEND_IDX(-10)] = 0x0125,
8715 [BEND_IDX(-15)] = 0x0125,
8716 [BEND_IDX(-20)] = 0x0225,
8717 [BEND_IDX(-25)] = 0x0225,
8718 [BEND_IDX(-30)] = 0x0325,
8719 [BEND_IDX(-35)] = 0x0325,
8720 [BEND_IDX(-40)] = 0x0425,
8721 [BEND_IDX(-45)] = 0x0425,
8722 [BEND_IDX(-50)] = 0x0525,
8723};
8724
8725/*
8726 * Bend CLKOUT_DP
8727 * steps -50 to 50 inclusive, in steps of 5
8728 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8729 * change in clock period = -(steps / 10) * 5.787 ps
8730 */
8731static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8732{
8733 uint32_t tmp;
8734 int idx = BEND_IDX(steps);
8735
8736 if (WARN_ON(steps % 5 != 0))
8737 return;
8738
8739 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8740 return;
8741
8742 mutex_lock(&dev_priv->sb_lock);
8743
8744 if (steps % 10 != 0)
8745 tmp = 0xAAAAAAAB;
8746 else
8747 tmp = 0x00000000;
8748 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8749
8750 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8751 tmp &= 0xffff0000;
8752 tmp |= sscdivintphase[idx];
8753 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8754
8755 mutex_unlock(&dev_priv->sb_lock);
8756}
8757
8758#undef BEND_IDX
8759
bf8fa3d3
PZ
8760static void lpt_init_pch_refclk(struct drm_device *dev)
8761{
bf8fa3d3
PZ
8762 struct intel_encoder *encoder;
8763 bool has_vga = false;
8764
b2784e15 8765 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8766 switch (encoder->type) {
8767 case INTEL_OUTPUT_ANALOG:
8768 has_vga = true;
8769 break;
6847d71b
PZ
8770 default:
8771 break;
bf8fa3d3
PZ
8772 }
8773 }
8774
f7be2c21
VS
8775 if (has_vga) {
8776 lpt_bend_clkout_dp(to_i915(dev), 0);
47701c3b 8777 lpt_enable_clkout_dp(dev, true, true);
f7be2c21 8778 } else {
47701c3b 8779 lpt_disable_clkout_dp(dev);
f7be2c21 8780 }
bf8fa3d3
PZ
8781}
8782
dde86e2d
PZ
8783/*
8784 * Initialize reference clocks when the driver loads
8785 */
8786void intel_init_pch_refclk(struct drm_device *dev)
8787{
8788 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8789 ironlake_init_pch_refclk(dev);
8790 else if (HAS_PCH_LPT(dev))
8791 lpt_init_pch_refclk(dev);
8792}
8793
6ff93609 8794static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8795{
c8203565 8796 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8798 int pipe = intel_crtc->pipe;
c8203565
PZ
8799 uint32_t val;
8800
78114071 8801 val = 0;
c8203565 8802
6e3c9717 8803 switch (intel_crtc->config->pipe_bpp) {
c8203565 8804 case 18:
dfd07d72 8805 val |= PIPECONF_6BPC;
c8203565
PZ
8806 break;
8807 case 24:
dfd07d72 8808 val |= PIPECONF_8BPC;
c8203565
PZ
8809 break;
8810 case 30:
dfd07d72 8811 val |= PIPECONF_10BPC;
c8203565
PZ
8812 break;
8813 case 36:
dfd07d72 8814 val |= PIPECONF_12BPC;
c8203565
PZ
8815 break;
8816 default:
cc769b62
PZ
8817 /* Case prevented by intel_choose_pipe_bpp_dither. */
8818 BUG();
c8203565
PZ
8819 }
8820
6e3c9717 8821 if (intel_crtc->config->dither)
c8203565
PZ
8822 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8823
6e3c9717 8824 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8825 val |= PIPECONF_INTERLACED_ILK;
8826 else
8827 val |= PIPECONF_PROGRESSIVE;
8828
6e3c9717 8829 if (intel_crtc->config->limited_color_range)
3685a8f3 8830 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8831
c8203565
PZ
8832 I915_WRITE(PIPECONF(pipe), val);
8833 POSTING_READ(PIPECONF(pipe));
8834}
8835
6ff93609 8836static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8837{
391bf048 8838 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
ee2b0b38 8839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 8840 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
391bf048 8841 u32 val = 0;
ee2b0b38 8842
391bf048 8843 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
ee2b0b38
PZ
8844 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8845
6e3c9717 8846 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8847 val |= PIPECONF_INTERLACED_ILK;
8848 else
8849 val |= PIPECONF_PROGRESSIVE;
8850
702e7a56
PZ
8851 I915_WRITE(PIPECONF(cpu_transcoder), val);
8852 POSTING_READ(PIPECONF(cpu_transcoder));
391bf048
JN
8853}
8854
391bf048
JN
8855static void haswell_set_pipemisc(struct drm_crtc *crtc)
8856{
8857 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8859
391bf048
JN
8860 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8861 u32 val = 0;
756f85cf 8862
6e3c9717 8863 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8864 case 18:
8865 val |= PIPEMISC_DITHER_6_BPC;
8866 break;
8867 case 24:
8868 val |= PIPEMISC_DITHER_8_BPC;
8869 break;
8870 case 30:
8871 val |= PIPEMISC_DITHER_10_BPC;
8872 break;
8873 case 36:
8874 val |= PIPEMISC_DITHER_12_BPC;
8875 break;
8876 default:
8877 /* Case prevented by pipe_config_set_bpp. */
8878 BUG();
8879 }
8880
6e3c9717 8881 if (intel_crtc->config->dither)
756f85cf
PZ
8882 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8883
391bf048 8884 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
756f85cf 8885 }
ee2b0b38
PZ
8886}
8887
d4b1931c
PZ
8888int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8889{
8890 /*
8891 * Account for spread spectrum to avoid
8892 * oversubscribing the link. Max center spread
8893 * is 2.5%; use 5% for safety's sake.
8894 */
8895 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8896 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8897}
8898
7429e9d4 8899static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8900{
7429e9d4 8901 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8902}
8903
b75ca6f6
ACO
8904static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8905 struct intel_crtc_state *crtc_state,
9e2c8475 8906 struct dpll *reduced_clock)
79e53945 8907{
de13a2e3 8908 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8909 struct drm_device *dev = crtc->dev;
8910 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8911 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8912 struct drm_connector *connector;
55bb9992
ACO
8913 struct drm_connector_state *connector_state;
8914 struct intel_encoder *encoder;
b75ca6f6 8915 u32 dpll, fp, fp2;
ceb41007 8916 int factor, i;
09ede541 8917 bool is_lvds = false, is_sdvo = false;
79e53945 8918
da3ced29 8919 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8920 if (connector_state->crtc != crtc_state->base.crtc)
8921 continue;
8922
8923 encoder = to_intel_encoder(connector_state->best_encoder);
8924
8925 switch (encoder->type) {
79e53945
JB
8926 case INTEL_OUTPUT_LVDS:
8927 is_lvds = true;
8928 break;
8929 case INTEL_OUTPUT_SDVO:
7d57382e 8930 case INTEL_OUTPUT_HDMI:
79e53945 8931 is_sdvo = true;
79e53945 8932 break;
6847d71b
PZ
8933 default:
8934 break;
79e53945
JB
8935 }
8936 }
79e53945 8937
c1858123 8938 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8939 factor = 21;
8940 if (is_lvds) {
8941 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8942 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8943 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8944 factor = 25;
190f68c5 8945 } else if (crtc_state->sdvo_tv_clock)
8febb297 8946 factor = 20;
c1858123 8947
b75ca6f6
ACO
8948 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8949
190f68c5 8950 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
b75ca6f6
ACO
8951 fp |= FP_CB_TUNE;
8952
8953 if (reduced_clock) {
8954 fp2 = i9xx_dpll_compute_fp(reduced_clock);
2c07245f 8955
b75ca6f6
ACO
8956 if (reduced_clock->m < factor * reduced_clock->n)
8957 fp2 |= FP_CB_TUNE;
8958 } else {
8959 fp2 = fp;
8960 }
9a7c7890 8961
5eddb70b 8962 dpll = 0;
2c07245f 8963
a07d6787
EA
8964 if (is_lvds)
8965 dpll |= DPLLB_MODE_LVDS;
8966 else
8967 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8968
190f68c5 8969 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8970 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8971
8972 if (is_sdvo)
4a33e48d 8973 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8974 if (crtc_state->has_dp_encoder)
4a33e48d 8975 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8976
a07d6787 8977 /* compute bitmask from p1 value */
190f68c5 8978 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8979 /* also FPA1 */
190f68c5 8980 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8981
190f68c5 8982 switch (crtc_state->dpll.p2) {
a07d6787
EA
8983 case 5:
8984 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8985 break;
8986 case 7:
8987 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8988 break;
8989 case 10:
8990 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8991 break;
8992 case 14:
8993 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8994 break;
79e53945
JB
8995 }
8996
ceb41007 8997 if (is_lvds && intel_panel_use_ssc(dev_priv))
43565a06 8998 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8999 else
9000 dpll |= PLL_REF_INPUT_DREFCLK;
9001
b75ca6f6
ACO
9002 dpll |= DPLL_VCO_ENABLE;
9003
9004 crtc_state->dpll_hw_state.dpll = dpll;
9005 crtc_state->dpll_hw_state.fp0 = fp;
9006 crtc_state->dpll_hw_state.fp1 = fp2;
de13a2e3
PZ
9007}
9008
190f68c5
ACO
9009static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9010 struct intel_crtc_state *crtc_state)
de13a2e3 9011{
997c030c
ACO
9012 struct drm_device *dev = crtc->base.dev;
9013 struct drm_i915_private *dev_priv = dev->dev_private;
9e2c8475 9014 struct dpll reduced_clock;
7ed9f894 9015 bool has_reduced_clock = false;
e2b78267 9016 struct intel_shared_dpll *pll;
1b6f4958 9017 const struct intel_limit *limit;
997c030c 9018 int refclk = 120000;
de13a2e3 9019
dd3cd74a
ACO
9020 memset(&crtc_state->dpll_hw_state, 0,
9021 sizeof(crtc_state->dpll_hw_state));
9022
ded220e2
ACO
9023 crtc->lowfreq_avail = false;
9024
9025 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9026 if (!crtc_state->has_pch_encoder)
9027 return 0;
79e53945 9028
997c030c
ACO
9029 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
9030 if (intel_panel_use_ssc(dev_priv)) {
9031 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9032 dev_priv->vbt.lvds_ssc_freq);
9033 refclk = dev_priv->vbt.lvds_ssc_freq;
9034 }
9035
9036 if (intel_is_dual_link_lvds(dev)) {
9037 if (refclk == 100000)
9038 limit = &intel_limits_ironlake_dual_lvds_100m;
9039 else
9040 limit = &intel_limits_ironlake_dual_lvds;
9041 } else {
9042 if (refclk == 100000)
9043 limit = &intel_limits_ironlake_single_lvds_100m;
9044 else
9045 limit = &intel_limits_ironlake_single_lvds;
9046 }
9047 } else {
9048 limit = &intel_limits_ironlake_dac;
9049 }
9050
364ee29d 9051 if (!crtc_state->clock_set &&
997c030c
ACO
9052 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9053 refclk, NULL, &crtc_state->dpll)) {
364ee29d
ACO
9054 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9055 return -EINVAL;
f47709a9 9056 }
79e53945 9057
b75ca6f6
ACO
9058 ironlake_compute_dpll(crtc, crtc_state,
9059 has_reduced_clock ? &reduced_clock : NULL);
66e985c0 9060
ded220e2
ACO
9061 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9062 if (pll == NULL) {
9063 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9064 pipe_name(crtc->pipe));
9065 return -EINVAL;
3fb37703 9066 }
79e53945 9067
ded220e2
ACO
9068 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9069 has_reduced_clock)
c7653199 9070 crtc->lowfreq_avail = true;
e2b78267 9071
c8f7a0db 9072 return 0;
79e53945
JB
9073}
9074
eb14cb74
VS
9075static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9076 struct intel_link_m_n *m_n)
9077{
9078 struct drm_device *dev = crtc->base.dev;
9079 struct drm_i915_private *dev_priv = dev->dev_private;
9080 enum pipe pipe = crtc->pipe;
9081
9082 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9083 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9084 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9085 & ~TU_SIZE_MASK;
9086 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9087 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9088 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9089}
9090
9091static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9092 enum transcoder transcoder,
b95af8be
VK
9093 struct intel_link_m_n *m_n,
9094 struct intel_link_m_n *m2_n2)
72419203
DV
9095{
9096 struct drm_device *dev = crtc->base.dev;
9097 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9098 enum pipe pipe = crtc->pipe;
72419203 9099
eb14cb74
VS
9100 if (INTEL_INFO(dev)->gen >= 5) {
9101 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9102 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9103 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9104 & ~TU_SIZE_MASK;
9105 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9106 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9107 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9108 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9109 * gen < 8) and if DRRS is supported (to make sure the
9110 * registers are not unnecessarily read).
9111 */
9112 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9113 crtc->config->has_drrs) {
b95af8be
VK
9114 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9115 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9116 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9117 & ~TU_SIZE_MASK;
9118 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9119 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9120 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9121 }
eb14cb74
VS
9122 } else {
9123 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9124 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9125 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9126 & ~TU_SIZE_MASK;
9127 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9128 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9129 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9130 }
9131}
9132
9133void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9134 struct intel_crtc_state *pipe_config)
eb14cb74 9135{
681a8504 9136 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9137 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9138 else
9139 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9140 &pipe_config->dp_m_n,
9141 &pipe_config->dp_m2_n2);
eb14cb74 9142}
72419203 9143
eb14cb74 9144static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9145 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9146{
9147 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9148 &pipe_config->fdi_m_n, NULL);
72419203
DV
9149}
9150
bd2e244f 9151static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9152 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9153{
9154 struct drm_device *dev = crtc->base.dev;
9155 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9156 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9157 uint32_t ps_ctrl = 0;
9158 int id = -1;
9159 int i;
bd2e244f 9160
a1b2278e
CK
9161 /* find scaler attached to this pipe */
9162 for (i = 0; i < crtc->num_scalers; i++) {
9163 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9164 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9165 id = i;
9166 pipe_config->pch_pfit.enabled = true;
9167 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9168 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9169 break;
9170 }
9171 }
bd2e244f 9172
a1b2278e
CK
9173 scaler_state->scaler_id = id;
9174 if (id >= 0) {
9175 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9176 } else {
9177 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9178 }
9179}
9180
5724dbd1
DL
9181static void
9182skylake_get_initial_plane_config(struct intel_crtc *crtc,
9183 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9184{
9185 struct drm_device *dev = crtc->base.dev;
9186 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9187 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9188 int pipe = crtc->pipe;
9189 int fourcc, pixel_format;
6761dd31 9190 unsigned int aligned_height;
bc8d7dff 9191 struct drm_framebuffer *fb;
1b842c89 9192 struct intel_framebuffer *intel_fb;
bc8d7dff 9193
d9806c9f 9194 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9195 if (!intel_fb) {
bc8d7dff
DL
9196 DRM_DEBUG_KMS("failed to alloc fb\n");
9197 return;
9198 }
9199
1b842c89
DL
9200 fb = &intel_fb->base;
9201
bc8d7dff 9202 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9203 if (!(val & PLANE_CTL_ENABLE))
9204 goto error;
9205
bc8d7dff
DL
9206 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9207 fourcc = skl_format_to_fourcc(pixel_format,
9208 val & PLANE_CTL_ORDER_RGBX,
9209 val & PLANE_CTL_ALPHA_MASK);
9210 fb->pixel_format = fourcc;
9211 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9212
40f46283
DL
9213 tiling = val & PLANE_CTL_TILED_MASK;
9214 switch (tiling) {
9215 case PLANE_CTL_TILED_LINEAR:
9216 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9217 break;
9218 case PLANE_CTL_TILED_X:
9219 plane_config->tiling = I915_TILING_X;
9220 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9221 break;
9222 case PLANE_CTL_TILED_Y:
9223 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9224 break;
9225 case PLANE_CTL_TILED_YF:
9226 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9227 break;
9228 default:
9229 MISSING_CASE(tiling);
9230 goto error;
9231 }
9232
bc8d7dff
DL
9233 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9234 plane_config->base = base;
9235
9236 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9237
9238 val = I915_READ(PLANE_SIZE(pipe, 0));
9239 fb->height = ((val >> 16) & 0xfff) + 1;
9240 fb->width = ((val >> 0) & 0x1fff) + 1;
9241
9242 val = I915_READ(PLANE_STRIDE(pipe, 0));
7b49f948 9243 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
40f46283 9244 fb->pixel_format);
bc8d7dff
DL
9245 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9246
9247 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9248 fb->pixel_format,
9249 fb->modifier[0]);
bc8d7dff 9250
f37b5c2b 9251 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9252
9253 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9254 pipe_name(pipe), fb->width, fb->height,
9255 fb->bits_per_pixel, base, fb->pitches[0],
9256 plane_config->size);
9257
2d14030b 9258 plane_config->fb = intel_fb;
bc8d7dff
DL
9259 return;
9260
9261error:
9262 kfree(fb);
9263}
9264
2fa2fe9a 9265static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9266 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9267{
9268 struct drm_device *dev = crtc->base.dev;
9269 struct drm_i915_private *dev_priv = dev->dev_private;
9270 uint32_t tmp;
9271
9272 tmp = I915_READ(PF_CTL(crtc->pipe));
9273
9274 if (tmp & PF_ENABLE) {
fd4daa9c 9275 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9276 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9277 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9278
9279 /* We currently do not free assignements of panel fitters on
9280 * ivb/hsw (since we don't use the higher upscaling modes which
9281 * differentiates them) so just WARN about this case for now. */
9282 if (IS_GEN7(dev)) {
9283 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9284 PF_PIPE_SEL_IVB(crtc->pipe));
9285 }
2fa2fe9a 9286 }
79e53945
JB
9287}
9288
5724dbd1
DL
9289static void
9290ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9291 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9292{
9293 struct drm_device *dev = crtc->base.dev;
9294 struct drm_i915_private *dev_priv = dev->dev_private;
9295 u32 val, base, offset;
aeee5a49 9296 int pipe = crtc->pipe;
4c6baa59 9297 int fourcc, pixel_format;
6761dd31 9298 unsigned int aligned_height;
b113d5ee 9299 struct drm_framebuffer *fb;
1b842c89 9300 struct intel_framebuffer *intel_fb;
4c6baa59 9301
42a7b088
DL
9302 val = I915_READ(DSPCNTR(pipe));
9303 if (!(val & DISPLAY_PLANE_ENABLE))
9304 return;
9305
d9806c9f 9306 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9307 if (!intel_fb) {
4c6baa59
JB
9308 DRM_DEBUG_KMS("failed to alloc fb\n");
9309 return;
9310 }
9311
1b842c89
DL
9312 fb = &intel_fb->base;
9313
18c5247e
DV
9314 if (INTEL_INFO(dev)->gen >= 4) {
9315 if (val & DISPPLANE_TILED) {
49af449b 9316 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9317 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9318 }
9319 }
4c6baa59
JB
9320
9321 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9322 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9323 fb->pixel_format = fourcc;
9324 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9325
aeee5a49 9326 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9327 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9328 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9329 } else {
49af449b 9330 if (plane_config->tiling)
aeee5a49 9331 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9332 else
aeee5a49 9333 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9334 }
9335 plane_config->base = base;
9336
9337 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9338 fb->width = ((val >> 16) & 0xfff) + 1;
9339 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9340
9341 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9342 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9343
b113d5ee 9344 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9345 fb->pixel_format,
9346 fb->modifier[0]);
4c6baa59 9347
f37b5c2b 9348 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9349
2844a921
DL
9350 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9351 pipe_name(pipe), fb->width, fb->height,
9352 fb->bits_per_pixel, base, fb->pitches[0],
9353 plane_config->size);
b113d5ee 9354
2d14030b 9355 plane_config->fb = intel_fb;
4c6baa59
JB
9356}
9357
0e8ffe1b 9358static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9359 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9360{
9361 struct drm_device *dev = crtc->base.dev;
9362 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e 9363 enum intel_display_power_domain power_domain;
0e8ffe1b 9364 uint32_t tmp;
1729050e 9365 bool ret;
0e8ffe1b 9366
1729050e
ID
9367 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9368 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
930e8c9e
PZ
9369 return false;
9370
e143a21c 9371 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8106ddbd 9372 pipe_config->shared_dpll = NULL;
eccb140b 9373
1729050e 9374 ret = false;
0e8ffe1b
DV
9375 tmp = I915_READ(PIPECONF(crtc->pipe));
9376 if (!(tmp & PIPECONF_ENABLE))
1729050e 9377 goto out;
0e8ffe1b 9378
42571aef
VS
9379 switch (tmp & PIPECONF_BPC_MASK) {
9380 case PIPECONF_6BPC:
9381 pipe_config->pipe_bpp = 18;
9382 break;
9383 case PIPECONF_8BPC:
9384 pipe_config->pipe_bpp = 24;
9385 break;
9386 case PIPECONF_10BPC:
9387 pipe_config->pipe_bpp = 30;
9388 break;
9389 case PIPECONF_12BPC:
9390 pipe_config->pipe_bpp = 36;
9391 break;
9392 default:
9393 break;
9394 }
9395
b5a9fa09
DV
9396 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9397 pipe_config->limited_color_range = true;
9398
ab9412ba 9399 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0 9400 struct intel_shared_dpll *pll;
8106ddbd 9401 enum intel_dpll_id pll_id;
66e985c0 9402
88adfff1
DV
9403 pipe_config->has_pch_encoder = true;
9404
627eb5a3
DV
9405 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9406 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9407 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9408
9409 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9410
2d1fe073 9411 if (HAS_PCH_IBX(dev_priv)) {
d9a7bc67
ID
9412 /*
9413 * The pipe->pch transcoder and pch transcoder->pll
9414 * mapping is fixed.
9415 */
8106ddbd 9416 pll_id = (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9417 } else {
9418 tmp = I915_READ(PCH_DPLL_SEL);
9419 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8106ddbd 9420 pll_id = DPLL_ID_PCH_PLL_B;
c0d43d62 9421 else
8106ddbd 9422 pll_id= DPLL_ID_PCH_PLL_A;
c0d43d62 9423 }
66e985c0 9424
8106ddbd
ACO
9425 pipe_config->shared_dpll =
9426 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9427 pll = pipe_config->shared_dpll;
66e985c0 9428
2edd6443
ACO
9429 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9430 &pipe_config->dpll_hw_state));
c93f54cf
DV
9431
9432 tmp = pipe_config->dpll_hw_state.dpll;
9433 pipe_config->pixel_multiplier =
9434 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9435 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9436
9437 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9438 } else {
9439 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9440 }
9441
1bd1bd80 9442 intel_get_pipe_timings(crtc, pipe_config);
bc58be60 9443 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 9444
2fa2fe9a
DV
9445 ironlake_get_pfit_config(crtc, pipe_config);
9446
1729050e
ID
9447 ret = true;
9448
9449out:
9450 intel_display_power_put(dev_priv, power_domain);
9451
9452 return ret;
0e8ffe1b
DV
9453}
9454
be256dc7
PZ
9455static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9456{
9457 struct drm_device *dev = dev_priv->dev;
be256dc7 9458 struct intel_crtc *crtc;
be256dc7 9459
d3fcc808 9460 for_each_intel_crtc(dev, crtc)
e2c719b7 9461 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9462 pipe_name(crtc->pipe));
9463
e2c719b7
RC
9464 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9465 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
01403de3
VS
9466 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9467 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
e2c719b7
RC
9468 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9469 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9470 "CPU PWM1 enabled\n");
c5107b87 9471 if (IS_HASWELL(dev))
e2c719b7 9472 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9473 "CPU PWM2 enabled\n");
e2c719b7 9474 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9475 "PCH PWM1 enabled\n");
e2c719b7 9476 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9477 "Utility pin enabled\n");
e2c719b7 9478 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9479
9926ada1
PZ
9480 /*
9481 * In theory we can still leave IRQs enabled, as long as only the HPD
9482 * interrupts remain enabled. We used to check for that, but since it's
9483 * gen-specific and since we only disable LCPLL after we fully disable
9484 * the interrupts, the check below should be enough.
9485 */
e2c719b7 9486 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9487}
9488
9ccd5aeb
PZ
9489static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9490{
9491 struct drm_device *dev = dev_priv->dev;
9492
9493 if (IS_HASWELL(dev))
9494 return I915_READ(D_COMP_HSW);
9495 else
9496 return I915_READ(D_COMP_BDW);
9497}
9498
3c4c9b81
PZ
9499static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9500{
9501 struct drm_device *dev = dev_priv->dev;
9502
9503 if (IS_HASWELL(dev)) {
9504 mutex_lock(&dev_priv->rps.hw_lock);
9505 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9506 val))
f475dadf 9507 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9508 mutex_unlock(&dev_priv->rps.hw_lock);
9509 } else {
9ccd5aeb
PZ
9510 I915_WRITE(D_COMP_BDW, val);
9511 POSTING_READ(D_COMP_BDW);
3c4c9b81 9512 }
be256dc7
PZ
9513}
9514
9515/*
9516 * This function implements pieces of two sequences from BSpec:
9517 * - Sequence for display software to disable LCPLL
9518 * - Sequence for display software to allow package C8+
9519 * The steps implemented here are just the steps that actually touch the LCPLL
9520 * register. Callers should take care of disabling all the display engine
9521 * functions, doing the mode unset, fixing interrupts, etc.
9522 */
6ff58d53
PZ
9523static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9524 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9525{
9526 uint32_t val;
9527
9528 assert_can_disable_lcpll(dev_priv);
9529
9530 val = I915_READ(LCPLL_CTL);
9531
9532 if (switch_to_fclk) {
9533 val |= LCPLL_CD_SOURCE_FCLK;
9534 I915_WRITE(LCPLL_CTL, val);
9535
9536 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9537 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9538 DRM_ERROR("Switching to FCLK failed\n");
9539
9540 val = I915_READ(LCPLL_CTL);
9541 }
9542
9543 val |= LCPLL_PLL_DISABLE;
9544 I915_WRITE(LCPLL_CTL, val);
9545 POSTING_READ(LCPLL_CTL);
9546
9547 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9548 DRM_ERROR("LCPLL still locked\n");
9549
9ccd5aeb 9550 val = hsw_read_dcomp(dev_priv);
be256dc7 9551 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9552 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9553 ndelay(100);
9554
9ccd5aeb
PZ
9555 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9556 1))
be256dc7
PZ
9557 DRM_ERROR("D_COMP RCOMP still in progress\n");
9558
9559 if (allow_power_down) {
9560 val = I915_READ(LCPLL_CTL);
9561 val |= LCPLL_POWER_DOWN_ALLOW;
9562 I915_WRITE(LCPLL_CTL, val);
9563 POSTING_READ(LCPLL_CTL);
9564 }
9565}
9566
9567/*
9568 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9569 * source.
9570 */
6ff58d53 9571static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9572{
9573 uint32_t val;
9574
9575 val = I915_READ(LCPLL_CTL);
9576
9577 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9578 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9579 return;
9580
a8a8bd54
PZ
9581 /*
9582 * Make sure we're not on PC8 state before disabling PC8, otherwise
9583 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9584 */
59bad947 9585 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9586
be256dc7
PZ
9587 if (val & LCPLL_POWER_DOWN_ALLOW) {
9588 val &= ~LCPLL_POWER_DOWN_ALLOW;
9589 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9590 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9591 }
9592
9ccd5aeb 9593 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9594 val |= D_COMP_COMP_FORCE;
9595 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9596 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9597
9598 val = I915_READ(LCPLL_CTL);
9599 val &= ~LCPLL_PLL_DISABLE;
9600 I915_WRITE(LCPLL_CTL, val);
9601
9602 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9603 DRM_ERROR("LCPLL not locked yet\n");
9604
9605 if (val & LCPLL_CD_SOURCE_FCLK) {
9606 val = I915_READ(LCPLL_CTL);
9607 val &= ~LCPLL_CD_SOURCE_FCLK;
9608 I915_WRITE(LCPLL_CTL, val);
9609
9610 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9611 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9612 DRM_ERROR("Switching back to LCPLL failed\n");
9613 }
215733fa 9614
59bad947 9615 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9616 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9617}
9618
765dab67
PZ
9619/*
9620 * Package states C8 and deeper are really deep PC states that can only be
9621 * reached when all the devices on the system allow it, so even if the graphics
9622 * device allows PC8+, it doesn't mean the system will actually get to these
9623 * states. Our driver only allows PC8+ when going into runtime PM.
9624 *
9625 * The requirements for PC8+ are that all the outputs are disabled, the power
9626 * well is disabled and most interrupts are disabled, and these are also
9627 * requirements for runtime PM. When these conditions are met, we manually do
9628 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9629 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9630 * hang the machine.
9631 *
9632 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9633 * the state of some registers, so when we come back from PC8+ we need to
9634 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9635 * need to take care of the registers kept by RC6. Notice that this happens even
9636 * if we don't put the device in PCI D3 state (which is what currently happens
9637 * because of the runtime PM support).
9638 *
9639 * For more, read "Display Sequences for Package C8" on the hardware
9640 * documentation.
9641 */
a14cb6fc 9642void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9643{
c67a470b
PZ
9644 struct drm_device *dev = dev_priv->dev;
9645 uint32_t val;
9646
c67a470b
PZ
9647 DRM_DEBUG_KMS("Enabling package C8+\n");
9648
c2699524 9649 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9650 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9651 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9652 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9653 }
9654
9655 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9656 hsw_disable_lcpll(dev_priv, true, true);
9657}
9658
a14cb6fc 9659void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9660{
9661 struct drm_device *dev = dev_priv->dev;
9662 uint32_t val;
9663
c67a470b
PZ
9664 DRM_DEBUG_KMS("Disabling package C8+\n");
9665
9666 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9667 lpt_init_pch_refclk(dev);
9668
c2699524 9669 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9670 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9671 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9672 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9673 }
c67a470b
PZ
9674}
9675
27c329ed 9676static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9677{
a821fc46 9678 struct drm_device *dev = old_state->dev;
1a617b77
ML
9679 struct intel_atomic_state *old_intel_state =
9680 to_intel_atomic_state(old_state);
9681 unsigned int req_cdclk = old_intel_state->dev_cdclk;
f8437dd1 9682
c6c4696f 9683 broxton_set_cdclk(to_i915(dev), req_cdclk);
f8437dd1
VK
9684}
9685
b432e5cf 9686/* compute the max rate for new configuration */
27c329ed 9687static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9688{
565602d7
ML
9689 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9690 struct drm_i915_private *dev_priv = state->dev->dev_private;
9691 struct drm_crtc *crtc;
9692 struct drm_crtc_state *cstate;
27c329ed 9693 struct intel_crtc_state *crtc_state;
565602d7
ML
9694 unsigned max_pixel_rate = 0, i;
9695 enum pipe pipe;
b432e5cf 9696
565602d7
ML
9697 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9698 sizeof(intel_state->min_pixclk));
27c329ed 9699
565602d7
ML
9700 for_each_crtc_in_state(state, crtc, cstate, i) {
9701 int pixel_rate;
27c329ed 9702
565602d7
ML
9703 crtc_state = to_intel_crtc_state(cstate);
9704 if (!crtc_state->base.enable) {
9705 intel_state->min_pixclk[i] = 0;
b432e5cf 9706 continue;
565602d7 9707 }
b432e5cf 9708
27c329ed 9709 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9710
9711 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
565602d7 9712 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
b432e5cf
VS
9713 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9714
565602d7 9715 intel_state->min_pixclk[i] = pixel_rate;
b432e5cf
VS
9716 }
9717
565602d7
ML
9718 for_each_pipe(dev_priv, pipe)
9719 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9720
b432e5cf
VS
9721 return max_pixel_rate;
9722}
9723
9724static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9725{
9726 struct drm_i915_private *dev_priv = dev->dev_private;
9727 uint32_t val, data;
9728 int ret;
9729
9730 if (WARN((I915_READ(LCPLL_CTL) &
9731 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9732 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9733 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9734 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9735 "trying to change cdclk frequency with cdclk not enabled\n"))
9736 return;
9737
9738 mutex_lock(&dev_priv->rps.hw_lock);
9739 ret = sandybridge_pcode_write(dev_priv,
9740 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9741 mutex_unlock(&dev_priv->rps.hw_lock);
9742 if (ret) {
9743 DRM_ERROR("failed to inform pcode about cdclk change\n");
9744 return;
9745 }
9746
9747 val = I915_READ(LCPLL_CTL);
9748 val |= LCPLL_CD_SOURCE_FCLK;
9749 I915_WRITE(LCPLL_CTL, val);
9750
5ba00178
TU
9751 if (wait_for_us(I915_READ(LCPLL_CTL) &
9752 LCPLL_CD_SOURCE_FCLK_DONE, 1))
b432e5cf
VS
9753 DRM_ERROR("Switching to FCLK failed\n");
9754
9755 val = I915_READ(LCPLL_CTL);
9756 val &= ~LCPLL_CLK_FREQ_MASK;
9757
9758 switch (cdclk) {
9759 case 450000:
9760 val |= LCPLL_CLK_FREQ_450;
9761 data = 0;
9762 break;
9763 case 540000:
9764 val |= LCPLL_CLK_FREQ_54O_BDW;
9765 data = 1;
9766 break;
9767 case 337500:
9768 val |= LCPLL_CLK_FREQ_337_5_BDW;
9769 data = 2;
9770 break;
9771 case 675000:
9772 val |= LCPLL_CLK_FREQ_675_BDW;
9773 data = 3;
9774 break;
9775 default:
9776 WARN(1, "invalid cdclk frequency\n");
9777 return;
9778 }
9779
9780 I915_WRITE(LCPLL_CTL, val);
9781
9782 val = I915_READ(LCPLL_CTL);
9783 val &= ~LCPLL_CD_SOURCE_FCLK;
9784 I915_WRITE(LCPLL_CTL, val);
9785
5ba00178
TU
9786 if (wait_for_us((I915_READ(LCPLL_CTL) &
9787 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
b432e5cf
VS
9788 DRM_ERROR("Switching back to LCPLL failed\n");
9789
9790 mutex_lock(&dev_priv->rps.hw_lock);
9791 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9792 mutex_unlock(&dev_priv->rps.hw_lock);
9793
7f1052a8
VS
9794 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9795
b432e5cf
VS
9796 intel_update_cdclk(dev);
9797
9798 WARN(cdclk != dev_priv->cdclk_freq,
9799 "cdclk requested %d kHz but got %d kHz\n",
9800 cdclk, dev_priv->cdclk_freq);
9801}
9802
587c7914
VS
9803static int broadwell_calc_cdclk(int max_pixclk)
9804{
9805 if (max_pixclk > 540000)
9806 return 675000;
9807 else if (max_pixclk > 450000)
9808 return 540000;
9809 else if (max_pixclk > 337500)
9810 return 450000;
9811 else
9812 return 337500;
9813}
9814
27c329ed 9815static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9816{
27c329ed 9817 struct drm_i915_private *dev_priv = to_i915(state->dev);
1a617b77 9818 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
27c329ed 9819 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9820 int cdclk;
9821
9822 /*
9823 * FIXME should also account for plane ratio
9824 * once 64bpp pixel formats are supported.
9825 */
587c7914 9826 cdclk = broadwell_calc_cdclk(max_pixclk);
b432e5cf 9827
b432e5cf 9828 if (cdclk > dev_priv->max_cdclk_freq) {
63ba534e
ML
9829 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9830 cdclk, dev_priv->max_cdclk_freq);
9831 return -EINVAL;
b432e5cf
VS
9832 }
9833
1a617b77
ML
9834 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9835 if (!intel_state->active_crtcs)
587c7914 9836 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
b432e5cf
VS
9837
9838 return 0;
9839}
9840
27c329ed 9841static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9842{
27c329ed 9843 struct drm_device *dev = old_state->dev;
1a617b77
ML
9844 struct intel_atomic_state *old_intel_state =
9845 to_intel_atomic_state(old_state);
9846 unsigned req_cdclk = old_intel_state->dev_cdclk;
b432e5cf 9847
27c329ed 9848 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9849}
9850
c89e39f3
CT
9851static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9852{
9853 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9854 struct drm_i915_private *dev_priv = to_i915(state->dev);
9855 const int max_pixclk = ilk_max_pixel_rate(state);
a8ca4934 9856 int vco = intel_state->cdclk_pll_vco;
c89e39f3
CT
9857 int cdclk;
9858
9859 /*
9860 * FIXME should also account for plane ratio
9861 * once 64bpp pixel formats are supported.
9862 */
a8ca4934 9863 cdclk = skl_calc_cdclk(max_pixclk, vco);
c89e39f3
CT
9864
9865 /*
9866 * FIXME move the cdclk caclulation to
9867 * compute_config() so we can fail gracegully.
9868 */
9869 if (cdclk > dev_priv->max_cdclk_freq) {
9870 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9871 cdclk, dev_priv->max_cdclk_freq);
9872 cdclk = dev_priv->max_cdclk_freq;
9873 }
9874
9875 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9876 if (!intel_state->active_crtcs)
a8ca4934 9877 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
c89e39f3
CT
9878
9879 return 0;
9880}
9881
9882static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9883{
1cd593e0
VS
9884 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
9885 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
9886 unsigned int req_cdclk = intel_state->dev_cdclk;
9887 unsigned int req_vco = intel_state->cdclk_pll_vco;
c89e39f3 9888
1cd593e0 9889 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
c89e39f3
CT
9890}
9891
190f68c5
ACO
9892static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9893 struct intel_crtc_state *crtc_state)
09b4ddf9 9894{
af3997b5
MK
9895 struct intel_encoder *intel_encoder =
9896 intel_ddi_get_crtc_new_encoder(crtc_state);
9897
9898 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9899 if (!intel_ddi_pll_select(crtc, crtc_state))
9900 return -EINVAL;
9901 }
716c2e55 9902
c7653199 9903 crtc->lowfreq_avail = false;
644cef34 9904
c8f7a0db 9905 return 0;
79e53945
JB
9906}
9907
3760b59c
S
9908static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9909 enum port port,
9910 struct intel_crtc_state *pipe_config)
9911{
8106ddbd
ACO
9912 enum intel_dpll_id id;
9913
3760b59c
S
9914 switch (port) {
9915 case PORT_A:
9916 pipe_config->ddi_pll_sel = SKL_DPLL0;
08250c4b 9917 id = DPLL_ID_SKL_DPLL0;
3760b59c
S
9918 break;
9919 case PORT_B:
9920 pipe_config->ddi_pll_sel = SKL_DPLL1;
08250c4b 9921 id = DPLL_ID_SKL_DPLL1;
3760b59c
S
9922 break;
9923 case PORT_C:
9924 pipe_config->ddi_pll_sel = SKL_DPLL2;
08250c4b 9925 id = DPLL_ID_SKL_DPLL2;
3760b59c
S
9926 break;
9927 default:
9928 DRM_ERROR("Incorrect port type\n");
8106ddbd 9929 return;
3760b59c 9930 }
8106ddbd
ACO
9931
9932 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
3760b59c
S
9933}
9934
96b7dfb7
S
9935static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9936 enum port port,
5cec258b 9937 struct intel_crtc_state *pipe_config)
96b7dfb7 9938{
8106ddbd 9939 enum intel_dpll_id id;
a3c988ea 9940 u32 temp;
96b7dfb7
S
9941
9942 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9943 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9944
9945 switch (pipe_config->ddi_pll_sel) {
3148ade7 9946 case SKL_DPLL0:
a3c988ea
ACO
9947 id = DPLL_ID_SKL_DPLL0;
9948 break;
96b7dfb7 9949 case SKL_DPLL1:
8106ddbd 9950 id = DPLL_ID_SKL_DPLL1;
96b7dfb7
S
9951 break;
9952 case SKL_DPLL2:
8106ddbd 9953 id = DPLL_ID_SKL_DPLL2;
96b7dfb7
S
9954 break;
9955 case SKL_DPLL3:
8106ddbd 9956 id = DPLL_ID_SKL_DPLL3;
96b7dfb7 9957 break;
8106ddbd
ACO
9958 default:
9959 MISSING_CASE(pipe_config->ddi_pll_sel);
9960 return;
96b7dfb7 9961 }
8106ddbd
ACO
9962
9963 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
96b7dfb7
S
9964}
9965
7d2c8175
DL
9966static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9967 enum port port,
5cec258b 9968 struct intel_crtc_state *pipe_config)
7d2c8175 9969{
8106ddbd
ACO
9970 enum intel_dpll_id id;
9971
7d2c8175
DL
9972 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9973
9974 switch (pipe_config->ddi_pll_sel) {
9975 case PORT_CLK_SEL_WRPLL1:
8106ddbd 9976 id = DPLL_ID_WRPLL1;
7d2c8175
DL
9977 break;
9978 case PORT_CLK_SEL_WRPLL2:
8106ddbd 9979 id = DPLL_ID_WRPLL2;
7d2c8175 9980 break;
00490c22 9981 case PORT_CLK_SEL_SPLL:
8106ddbd 9982 id = DPLL_ID_SPLL;
79bd23da 9983 break;
9d16da65
ACO
9984 case PORT_CLK_SEL_LCPLL_810:
9985 id = DPLL_ID_LCPLL_810;
9986 break;
9987 case PORT_CLK_SEL_LCPLL_1350:
9988 id = DPLL_ID_LCPLL_1350;
9989 break;
9990 case PORT_CLK_SEL_LCPLL_2700:
9991 id = DPLL_ID_LCPLL_2700;
9992 break;
8106ddbd
ACO
9993 default:
9994 MISSING_CASE(pipe_config->ddi_pll_sel);
9995 /* fall through */
9996 case PORT_CLK_SEL_NONE:
8106ddbd 9997 return;
7d2c8175 9998 }
8106ddbd
ACO
9999
10000 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
7d2c8175
DL
10001}
10002
cf30429e
JN
10003static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10004 struct intel_crtc_state *pipe_config,
10005 unsigned long *power_domain_mask)
10006{
10007 struct drm_device *dev = crtc->base.dev;
10008 struct drm_i915_private *dev_priv = dev->dev_private;
10009 enum intel_display_power_domain power_domain;
10010 u32 tmp;
10011
d9a7bc67
ID
10012 /*
10013 * The pipe->transcoder mapping is fixed with the exception of the eDP
10014 * transcoder handled below.
10015 */
cf30429e
JN
10016 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10017
10018 /*
10019 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10020 * consistency and less surprising code; it's in always on power).
10021 */
10022 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10023 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10024 enum pipe trans_edp_pipe;
10025 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10026 default:
10027 WARN(1, "unknown pipe linked to edp transcoder\n");
10028 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10029 case TRANS_DDI_EDP_INPUT_A_ON:
10030 trans_edp_pipe = PIPE_A;
10031 break;
10032 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10033 trans_edp_pipe = PIPE_B;
10034 break;
10035 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10036 trans_edp_pipe = PIPE_C;
10037 break;
10038 }
10039
10040 if (trans_edp_pipe == crtc->pipe)
10041 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10042 }
10043
10044 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10045 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10046 return false;
10047 *power_domain_mask |= BIT(power_domain);
10048
10049 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10050
10051 return tmp & PIPECONF_ENABLE;
10052}
10053
4d1de975
JN
10054static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10055 struct intel_crtc_state *pipe_config,
10056 unsigned long *power_domain_mask)
10057{
10058 struct drm_device *dev = crtc->base.dev;
10059 struct drm_i915_private *dev_priv = dev->dev_private;
10060 enum intel_display_power_domain power_domain;
10061 enum port port;
10062 enum transcoder cpu_transcoder;
10063 u32 tmp;
10064
10065 pipe_config->has_dsi_encoder = false;
10066
10067 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10068 if (port == PORT_A)
10069 cpu_transcoder = TRANSCODER_DSI_A;
10070 else
10071 cpu_transcoder = TRANSCODER_DSI_C;
10072
10073 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10074 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10075 continue;
10076 *power_domain_mask |= BIT(power_domain);
10077
db18b6a6
ID
10078 /*
10079 * The PLL needs to be enabled with a valid divider
10080 * configuration, otherwise accessing DSI registers will hang
10081 * the machine. See BSpec North Display Engine
10082 * registers/MIPI[BXT]. We can break out here early, since we
10083 * need the same DSI PLL to be enabled for both DSI ports.
10084 */
10085 if (!intel_dsi_pll_is_enabled(dev_priv))
10086 break;
10087
4d1de975
JN
10088 /* XXX: this works for video mode only */
10089 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10090 if (!(tmp & DPI_ENABLE))
10091 continue;
10092
10093 tmp = I915_READ(MIPI_CTRL(port));
10094 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10095 continue;
10096
10097 pipe_config->cpu_transcoder = cpu_transcoder;
10098 pipe_config->has_dsi_encoder = true;
10099 break;
10100 }
10101
10102 return pipe_config->has_dsi_encoder;
10103}
10104
26804afd 10105static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 10106 struct intel_crtc_state *pipe_config)
26804afd
DV
10107{
10108 struct drm_device *dev = crtc->base.dev;
10109 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 10110 struct intel_shared_dpll *pll;
26804afd
DV
10111 enum port port;
10112 uint32_t tmp;
10113
10114 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10115
10116 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10117
ef11bdb3 10118 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
96b7dfb7 10119 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
10120 else if (IS_BROXTON(dev))
10121 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
10122 else
10123 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 10124
8106ddbd
ACO
10125 pll = pipe_config->shared_dpll;
10126 if (pll) {
2edd6443
ACO
10127 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10128 &pipe_config->dpll_hw_state));
d452c5b6
DV
10129 }
10130
26804afd
DV
10131 /*
10132 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10133 * DDI E. So just check whether this pipe is wired to DDI E and whether
10134 * the PCH transcoder is on.
10135 */
ca370455
DL
10136 if (INTEL_INFO(dev)->gen < 9 &&
10137 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
10138 pipe_config->has_pch_encoder = true;
10139
10140 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10141 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10142 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10143
10144 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10145 }
10146}
10147
0e8ffe1b 10148static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 10149 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
10150{
10151 struct drm_device *dev = crtc->base.dev;
10152 struct drm_i915_private *dev_priv = dev->dev_private;
1729050e
ID
10153 enum intel_display_power_domain power_domain;
10154 unsigned long power_domain_mask;
cf30429e 10155 bool active;
0e8ffe1b 10156
1729050e
ID
10157 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10158 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
b5482bd0 10159 return false;
1729050e
ID
10160 power_domain_mask = BIT(power_domain);
10161
8106ddbd 10162 pipe_config->shared_dpll = NULL;
c0d43d62 10163
cf30429e 10164 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
eccb140b 10165
4d1de975
JN
10166 if (IS_BROXTON(dev_priv)) {
10167 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10168 &power_domain_mask);
10169 WARN_ON(active && pipe_config->has_dsi_encoder);
10170 if (pipe_config->has_dsi_encoder)
10171 active = true;
10172 }
10173
cf30429e 10174 if (!active)
1729050e 10175 goto out;
0e8ffe1b 10176
4d1de975
JN
10177 if (!pipe_config->has_dsi_encoder) {
10178 haswell_get_ddi_port_state(crtc, pipe_config);
10179 intel_get_pipe_timings(crtc, pipe_config);
10180 }
627eb5a3 10181
bc58be60 10182 intel_get_pipe_src_size(crtc, pipe_config);
1bd1bd80 10183
05dc698c
LL
10184 pipe_config->gamma_mode =
10185 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10186
a1b2278e
CK
10187 if (INTEL_INFO(dev)->gen >= 9) {
10188 skl_init_scalers(dev, crtc, pipe_config);
10189 }
10190
af99ceda
CK
10191 if (INTEL_INFO(dev)->gen >= 9) {
10192 pipe_config->scaler_state.scaler_id = -1;
10193 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10194 }
10195
1729050e
ID
10196 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10197 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10198 power_domain_mask |= BIT(power_domain);
1c132b44 10199 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 10200 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 10201 else
1c132b44 10202 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 10203 }
88adfff1 10204
e59150dc
JB
10205 if (IS_HASWELL(dev))
10206 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10207 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10208
4d1de975
JN
10209 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10210 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
ebb69c95
CT
10211 pipe_config->pixel_multiplier =
10212 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10213 } else {
10214 pipe_config->pixel_multiplier = 1;
10215 }
6c49f241 10216
1729050e
ID
10217out:
10218 for_each_power_domain(power_domain, power_domain_mask)
10219 intel_display_power_put(dev_priv, power_domain);
10220
cf30429e 10221 return active;
0e8ffe1b
DV
10222}
10223
55a08b3f
ML
10224static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10225 const struct intel_plane_state *plane_state)
560b85bb
CW
10226{
10227 struct drm_device *dev = crtc->dev;
10228 struct drm_i915_private *dev_priv = dev->dev_private;
10229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10230 uint32_t cntl = 0, size = 0;
560b85bb 10231
55a08b3f
ML
10232 if (plane_state && plane_state->visible) {
10233 unsigned int width = plane_state->base.crtc_w;
10234 unsigned int height = plane_state->base.crtc_h;
dc41c154
VS
10235 unsigned int stride = roundup_pow_of_two(width) * 4;
10236
10237 switch (stride) {
10238 default:
10239 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10240 width, stride);
10241 stride = 256;
10242 /* fallthrough */
10243 case 256:
10244 case 512:
10245 case 1024:
10246 case 2048:
10247 break;
4b0e333e
CW
10248 }
10249
dc41c154
VS
10250 cntl |= CURSOR_ENABLE |
10251 CURSOR_GAMMA_ENABLE |
10252 CURSOR_FORMAT_ARGB |
10253 CURSOR_STRIDE(stride);
10254
10255 size = (height << 12) | width;
4b0e333e 10256 }
560b85bb 10257
dc41c154
VS
10258 if (intel_crtc->cursor_cntl != 0 &&
10259 (intel_crtc->cursor_base != base ||
10260 intel_crtc->cursor_size != size ||
10261 intel_crtc->cursor_cntl != cntl)) {
10262 /* On these chipsets we can only modify the base/size/stride
10263 * whilst the cursor is disabled.
10264 */
0b87c24e
VS
10265 I915_WRITE(CURCNTR(PIPE_A), 0);
10266 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 10267 intel_crtc->cursor_cntl = 0;
4b0e333e 10268 }
560b85bb 10269
99d1f387 10270 if (intel_crtc->cursor_base != base) {
0b87c24e 10271 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
10272 intel_crtc->cursor_base = base;
10273 }
4726e0b0 10274
dc41c154
VS
10275 if (intel_crtc->cursor_size != size) {
10276 I915_WRITE(CURSIZE, size);
10277 intel_crtc->cursor_size = size;
4b0e333e 10278 }
560b85bb 10279
4b0e333e 10280 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
10281 I915_WRITE(CURCNTR(PIPE_A), cntl);
10282 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 10283 intel_crtc->cursor_cntl = cntl;
560b85bb 10284 }
560b85bb
CW
10285}
10286
55a08b3f
ML
10287static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10288 const struct intel_plane_state *plane_state)
65a21cd6
JB
10289{
10290 struct drm_device *dev = crtc->dev;
10291 struct drm_i915_private *dev_priv = dev->dev_private;
10292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10293 int pipe = intel_crtc->pipe;
663f3122 10294 uint32_t cntl = 0;
4b0e333e 10295
55a08b3f 10296 if (plane_state && plane_state->visible) {
4b0e333e 10297 cntl = MCURSOR_GAMMA_ENABLE;
55a08b3f 10298 switch (plane_state->base.crtc_w) {
4726e0b0
SK
10299 case 64:
10300 cntl |= CURSOR_MODE_64_ARGB_AX;
10301 break;
10302 case 128:
10303 cntl |= CURSOR_MODE_128_ARGB_AX;
10304 break;
10305 case 256:
10306 cntl |= CURSOR_MODE_256_ARGB_AX;
10307 break;
10308 default:
55a08b3f 10309 MISSING_CASE(plane_state->base.crtc_w);
4726e0b0 10310 return;
65a21cd6 10311 }
4b0e333e 10312 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 10313
fc6f93bc 10314 if (HAS_DDI(dev))
47bf17a7 10315 cntl |= CURSOR_PIPE_CSC_ENABLE;
65a21cd6 10316
55a08b3f
ML
10317 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10318 cntl |= CURSOR_ROTATE_180;
10319 }
4398ad45 10320
4b0e333e
CW
10321 if (intel_crtc->cursor_cntl != cntl) {
10322 I915_WRITE(CURCNTR(pipe), cntl);
10323 POSTING_READ(CURCNTR(pipe));
10324 intel_crtc->cursor_cntl = cntl;
65a21cd6 10325 }
4b0e333e 10326
65a21cd6 10327 /* and commit changes on next vblank */
5efb3e28
VS
10328 I915_WRITE(CURBASE(pipe), base);
10329 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10330
10331 intel_crtc->cursor_base = base;
65a21cd6
JB
10332}
10333
cda4b7d3 10334/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f 10335static void intel_crtc_update_cursor(struct drm_crtc *crtc,
55a08b3f 10336 const struct intel_plane_state *plane_state)
cda4b7d3
CW
10337{
10338 struct drm_device *dev = crtc->dev;
10339 struct drm_i915_private *dev_priv = dev->dev_private;
10340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10341 int pipe = intel_crtc->pipe;
55a08b3f
ML
10342 u32 base = intel_crtc->cursor_addr;
10343 u32 pos = 0;
cda4b7d3 10344
55a08b3f
ML
10345 if (plane_state) {
10346 int x = plane_state->base.crtc_x;
10347 int y = plane_state->base.crtc_y;
cda4b7d3 10348
55a08b3f
ML
10349 if (x < 0) {
10350 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10351 x = -x;
10352 }
10353 pos |= x << CURSOR_X_SHIFT;
cda4b7d3 10354
55a08b3f
ML
10355 if (y < 0) {
10356 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10357 y = -y;
10358 }
10359 pos |= y << CURSOR_Y_SHIFT;
10360
10361 /* ILK+ do this automagically */
10362 if (HAS_GMCH_DISPLAY(dev) &&
10363 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10364 base += (plane_state->base.crtc_h *
10365 plane_state->base.crtc_w - 1) * 4;
10366 }
cda4b7d3 10367 }
cda4b7d3 10368
5efb3e28
VS
10369 I915_WRITE(CURPOS(pipe), pos);
10370
8ac54669 10371 if (IS_845G(dev) || IS_I865G(dev))
55a08b3f 10372 i845_update_cursor(crtc, base, plane_state);
5efb3e28 10373 else
55a08b3f 10374 i9xx_update_cursor(crtc, base, plane_state);
cda4b7d3
CW
10375}
10376
dc41c154
VS
10377static bool cursor_size_ok(struct drm_device *dev,
10378 uint32_t width, uint32_t height)
10379{
10380 if (width == 0 || height == 0)
10381 return false;
10382
10383 /*
10384 * 845g/865g are special in that they are only limited by
10385 * the width of their cursors, the height is arbitrary up to
10386 * the precision of the register. Everything else requires
10387 * square cursors, limited to a few power-of-two sizes.
10388 */
10389 if (IS_845G(dev) || IS_I865G(dev)) {
10390 if ((width & 63) != 0)
10391 return false;
10392
10393 if (width > (IS_845G(dev) ? 64 : 512))
10394 return false;
10395
10396 if (height > 1023)
10397 return false;
10398 } else {
10399 switch (width | height) {
10400 case 256:
10401 case 128:
10402 if (IS_GEN2(dev))
10403 return false;
10404 case 64:
10405 break;
10406 default:
10407 return false;
10408 }
10409 }
10410
10411 return true;
10412}
10413
79e53945
JB
10414/* VESA 640x480x72Hz mode to set on the pipe */
10415static struct drm_display_mode load_detect_mode = {
10416 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10417 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10418};
10419
a8bb6818
DV
10420struct drm_framebuffer *
10421__intel_framebuffer_create(struct drm_device *dev,
10422 struct drm_mode_fb_cmd2 *mode_cmd,
10423 struct drm_i915_gem_object *obj)
d2dff872
CW
10424{
10425 struct intel_framebuffer *intel_fb;
10426 int ret;
10427
10428 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
dcb1394e 10429 if (!intel_fb)
d2dff872 10430 return ERR_PTR(-ENOMEM);
d2dff872
CW
10431
10432 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10433 if (ret)
10434 goto err;
d2dff872
CW
10435
10436 return &intel_fb->base;
dcb1394e 10437
dd4916c5 10438err:
dd4916c5 10439 kfree(intel_fb);
dd4916c5 10440 return ERR_PTR(ret);
d2dff872
CW
10441}
10442
b5ea642a 10443static struct drm_framebuffer *
a8bb6818
DV
10444intel_framebuffer_create(struct drm_device *dev,
10445 struct drm_mode_fb_cmd2 *mode_cmd,
10446 struct drm_i915_gem_object *obj)
10447{
10448 struct drm_framebuffer *fb;
10449 int ret;
10450
10451 ret = i915_mutex_lock_interruptible(dev);
10452 if (ret)
10453 return ERR_PTR(ret);
10454 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10455 mutex_unlock(&dev->struct_mutex);
10456
10457 return fb;
10458}
10459
d2dff872
CW
10460static u32
10461intel_framebuffer_pitch_for_width(int width, int bpp)
10462{
10463 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10464 return ALIGN(pitch, 64);
10465}
10466
10467static u32
10468intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10469{
10470 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10471 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10472}
10473
10474static struct drm_framebuffer *
10475intel_framebuffer_create_for_mode(struct drm_device *dev,
10476 struct drm_display_mode *mode,
10477 int depth, int bpp)
10478{
dcb1394e 10479 struct drm_framebuffer *fb;
d2dff872 10480 struct drm_i915_gem_object *obj;
0fed39bd 10481 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872 10482
d37cd8a8 10483 obj = i915_gem_object_create(dev,
d2dff872 10484 intel_framebuffer_size_for_mode(mode, bpp));
fe3db79b
CW
10485 if (IS_ERR(obj))
10486 return ERR_CAST(obj);
d2dff872
CW
10487
10488 mode_cmd.width = mode->hdisplay;
10489 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10490 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10491 bpp);
5ca0c34a 10492 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872 10493
dcb1394e
LW
10494 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10495 if (IS_ERR(fb))
10496 drm_gem_object_unreference_unlocked(&obj->base);
10497
10498 return fb;
d2dff872
CW
10499}
10500
10501static struct drm_framebuffer *
10502mode_fits_in_fbdev(struct drm_device *dev,
10503 struct drm_display_mode *mode)
10504{
0695726e 10505#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10506 struct drm_i915_private *dev_priv = dev->dev_private;
10507 struct drm_i915_gem_object *obj;
10508 struct drm_framebuffer *fb;
10509
4c0e5528 10510 if (!dev_priv->fbdev)
d2dff872
CW
10511 return NULL;
10512
4c0e5528 10513 if (!dev_priv->fbdev->fb)
d2dff872
CW
10514 return NULL;
10515
4c0e5528
DV
10516 obj = dev_priv->fbdev->fb->obj;
10517 BUG_ON(!obj);
10518
8bcd4553 10519 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10520 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10521 fb->bits_per_pixel))
d2dff872
CW
10522 return NULL;
10523
01f2c773 10524 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10525 return NULL;
10526
edde3617 10527 drm_framebuffer_reference(fb);
d2dff872 10528 return fb;
4520f53a
DV
10529#else
10530 return NULL;
10531#endif
d2dff872
CW
10532}
10533
d3a40d1b
ACO
10534static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10535 struct drm_crtc *crtc,
10536 struct drm_display_mode *mode,
10537 struct drm_framebuffer *fb,
10538 int x, int y)
10539{
10540 struct drm_plane_state *plane_state;
10541 int hdisplay, vdisplay;
10542 int ret;
10543
10544 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10545 if (IS_ERR(plane_state))
10546 return PTR_ERR(plane_state);
10547
10548 if (mode)
10549 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10550 else
10551 hdisplay = vdisplay = 0;
10552
10553 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10554 if (ret)
10555 return ret;
10556 drm_atomic_set_fb_for_plane(plane_state, fb);
10557 plane_state->crtc_x = 0;
10558 plane_state->crtc_y = 0;
10559 plane_state->crtc_w = hdisplay;
10560 plane_state->crtc_h = vdisplay;
10561 plane_state->src_x = x << 16;
10562 plane_state->src_y = y << 16;
10563 plane_state->src_w = hdisplay << 16;
10564 plane_state->src_h = vdisplay << 16;
10565
10566 return 0;
10567}
10568
d2434ab7 10569bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10570 struct drm_display_mode *mode,
51fd371b
RC
10571 struct intel_load_detect_pipe *old,
10572 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10573{
10574 struct intel_crtc *intel_crtc;
d2434ab7
DV
10575 struct intel_encoder *intel_encoder =
10576 intel_attached_encoder(connector);
79e53945 10577 struct drm_crtc *possible_crtc;
4ef69c7a 10578 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10579 struct drm_crtc *crtc = NULL;
10580 struct drm_device *dev = encoder->dev;
94352cf9 10581 struct drm_framebuffer *fb;
51fd371b 10582 struct drm_mode_config *config = &dev->mode_config;
edde3617 10583 struct drm_atomic_state *state = NULL, *restore_state = NULL;
944b0c76 10584 struct drm_connector_state *connector_state;
4be07317 10585 struct intel_crtc_state *crtc_state;
51fd371b 10586 int ret, i = -1;
79e53945 10587
d2dff872 10588 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10589 connector->base.id, connector->name,
8e329a03 10590 encoder->base.id, encoder->name);
d2dff872 10591
edde3617
ML
10592 old->restore_state = NULL;
10593
51fd371b
RC
10594retry:
10595 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10596 if (ret)
ad3c558f 10597 goto fail;
6e9f798d 10598
79e53945
JB
10599 /*
10600 * Algorithm gets a little messy:
7a5e4805 10601 *
79e53945
JB
10602 * - if the connector already has an assigned crtc, use it (but make
10603 * sure it's on first)
7a5e4805 10604 *
79e53945
JB
10605 * - try to find the first unused crtc that can drive this connector,
10606 * and use that if we find one
79e53945
JB
10607 */
10608
10609 /* See if we already have a CRTC for this connector */
edde3617
ML
10610 if (connector->state->crtc) {
10611 crtc = connector->state->crtc;
8261b191 10612
51fd371b 10613 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10614 if (ret)
ad3c558f 10615 goto fail;
8261b191
CW
10616
10617 /* Make sure the crtc and connector are running */
edde3617 10618 goto found;
79e53945
JB
10619 }
10620
10621 /* Find an unused one (if possible) */
70e1e0ec 10622 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10623 i++;
10624 if (!(encoder->possible_crtcs & (1 << i)))
10625 continue;
edde3617
ML
10626
10627 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10628 if (ret)
10629 goto fail;
10630
10631 if (possible_crtc->state->enable) {
10632 drm_modeset_unlock(&possible_crtc->mutex);
a459249c 10633 continue;
edde3617 10634 }
a459249c
VS
10635
10636 crtc = possible_crtc;
10637 break;
79e53945
JB
10638 }
10639
10640 /*
10641 * If we didn't find an unused CRTC, don't use any.
10642 */
10643 if (!crtc) {
7173188d 10644 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10645 goto fail;
79e53945
JB
10646 }
10647
edde3617
ML
10648found:
10649 intel_crtc = to_intel_crtc(crtc);
10650
4d02e2de
DV
10651 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10652 if (ret)
ad3c558f 10653 goto fail;
79e53945 10654
83a57153 10655 state = drm_atomic_state_alloc(dev);
edde3617
ML
10656 restore_state = drm_atomic_state_alloc(dev);
10657 if (!state || !restore_state) {
10658 ret = -ENOMEM;
10659 goto fail;
10660 }
83a57153
ACO
10661
10662 state->acquire_ctx = ctx;
edde3617 10663 restore_state->acquire_ctx = ctx;
83a57153 10664
944b0c76
ACO
10665 connector_state = drm_atomic_get_connector_state(state, connector);
10666 if (IS_ERR(connector_state)) {
10667 ret = PTR_ERR(connector_state);
10668 goto fail;
10669 }
10670
edde3617
ML
10671 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10672 if (ret)
10673 goto fail;
944b0c76 10674
4be07317
ACO
10675 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10676 if (IS_ERR(crtc_state)) {
10677 ret = PTR_ERR(crtc_state);
10678 goto fail;
10679 }
10680
49d6fa21 10681 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10682
6492711d
CW
10683 if (!mode)
10684 mode = &load_detect_mode;
79e53945 10685
d2dff872
CW
10686 /* We need a framebuffer large enough to accommodate all accesses
10687 * that the plane may generate whilst we perform load detection.
10688 * We can not rely on the fbcon either being present (we get called
10689 * during its initialisation to detect all boot displays, or it may
10690 * not even exist) or that it is large enough to satisfy the
10691 * requested mode.
10692 */
94352cf9
DV
10693 fb = mode_fits_in_fbdev(dev, mode);
10694 if (fb == NULL) {
d2dff872 10695 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9 10696 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
d2dff872
CW
10697 } else
10698 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10699 if (IS_ERR(fb)) {
d2dff872 10700 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10701 goto fail;
79e53945 10702 }
79e53945 10703
d3a40d1b
ACO
10704 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10705 if (ret)
10706 goto fail;
10707
edde3617
ML
10708 drm_framebuffer_unreference(fb);
10709
10710 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10711 if (ret)
10712 goto fail;
10713
10714 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10715 if (!ret)
10716 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10717 if (!ret)
10718 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10719 if (ret) {
10720 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10721 goto fail;
10722 }
8c7b5ccb 10723
3ba86073
ML
10724 ret = drm_atomic_commit(state);
10725 if (ret) {
6492711d 10726 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
412b61d8 10727 goto fail;
79e53945 10728 }
edde3617
ML
10729
10730 old->restore_state = restore_state;
7173188d 10731
79e53945 10732 /* let the connector get through one full cycle before testing */
9d0498a2 10733 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10734 return true;
412b61d8 10735
ad3c558f 10736fail:
e5d958ef 10737 drm_atomic_state_free(state);
edde3617
ML
10738 drm_atomic_state_free(restore_state);
10739 restore_state = state = NULL;
83a57153 10740
51fd371b
RC
10741 if (ret == -EDEADLK) {
10742 drm_modeset_backoff(ctx);
10743 goto retry;
10744 }
10745
412b61d8 10746 return false;
79e53945
JB
10747}
10748
d2434ab7 10749void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10750 struct intel_load_detect_pipe *old,
10751 struct drm_modeset_acquire_ctx *ctx)
79e53945 10752{
d2434ab7
DV
10753 struct intel_encoder *intel_encoder =
10754 intel_attached_encoder(connector);
4ef69c7a 10755 struct drm_encoder *encoder = &intel_encoder->base;
edde3617 10756 struct drm_atomic_state *state = old->restore_state;
d3a40d1b 10757 int ret;
79e53945 10758
d2dff872 10759 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10760 connector->base.id, connector->name,
8e329a03 10761 encoder->base.id, encoder->name);
d2dff872 10762
edde3617 10763 if (!state)
0622a53c 10764 return;
79e53945 10765
edde3617
ML
10766 ret = drm_atomic_commit(state);
10767 if (ret) {
10768 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10769 drm_atomic_state_free(state);
10770 }
79e53945
JB
10771}
10772
da4a1efa 10773static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10774 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10775{
10776 struct drm_i915_private *dev_priv = dev->dev_private;
10777 u32 dpll = pipe_config->dpll_hw_state.dpll;
10778
10779 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10780 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10781 else if (HAS_PCH_SPLIT(dev))
10782 return 120000;
10783 else if (!IS_GEN2(dev))
10784 return 96000;
10785 else
10786 return 48000;
10787}
10788
79e53945 10789/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10790static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10791 struct intel_crtc_state *pipe_config)
79e53945 10792{
f1f644dc 10793 struct drm_device *dev = crtc->base.dev;
79e53945 10794 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10795 int pipe = pipe_config->cpu_transcoder;
293623f7 10796 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945 10797 u32 fp;
9e2c8475 10798 struct dpll clock;
dccbea3b 10799 int port_clock;
da4a1efa 10800 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10801
10802 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10803 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10804 else
293623f7 10805 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10806
10807 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10808 if (IS_PINEVIEW(dev)) {
10809 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10810 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10811 } else {
10812 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10813 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10814 }
10815
a6c45cf0 10816 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10817 if (IS_PINEVIEW(dev))
10818 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10819 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10820 else
10821 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10822 DPLL_FPA01_P1_POST_DIV_SHIFT);
10823
10824 switch (dpll & DPLL_MODE_MASK) {
10825 case DPLLB_MODE_DAC_SERIAL:
10826 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10827 5 : 10;
10828 break;
10829 case DPLLB_MODE_LVDS:
10830 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10831 7 : 14;
10832 break;
10833 default:
28c97730 10834 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10835 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10836 return;
79e53945
JB
10837 }
10838
ac58c3f0 10839 if (IS_PINEVIEW(dev))
dccbea3b 10840 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10841 else
dccbea3b 10842 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10843 } else {
0fb58223 10844 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10845 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10846
10847 if (is_lvds) {
10848 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10849 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10850
10851 if (lvds & LVDS_CLKB_POWER_UP)
10852 clock.p2 = 7;
10853 else
10854 clock.p2 = 14;
79e53945
JB
10855 } else {
10856 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10857 clock.p1 = 2;
10858 else {
10859 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10860 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10861 }
10862 if (dpll & PLL_P2_DIVIDE_BY_4)
10863 clock.p2 = 4;
10864 else
10865 clock.p2 = 2;
79e53945 10866 }
da4a1efa 10867
dccbea3b 10868 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10869 }
10870
18442d08
VS
10871 /*
10872 * This value includes pixel_multiplier. We will use
241bfc38 10873 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10874 * encoder's get_config() function.
10875 */
dccbea3b 10876 pipe_config->port_clock = port_clock;
f1f644dc
JB
10877}
10878
6878da05
VS
10879int intel_dotclock_calculate(int link_freq,
10880 const struct intel_link_m_n *m_n)
f1f644dc 10881{
f1f644dc
JB
10882 /*
10883 * The calculation for the data clock is:
1041a02f 10884 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10885 * But we want to avoid losing precison if possible, so:
1041a02f 10886 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10887 *
10888 * and the link clock is simpler:
1041a02f 10889 * link_clock = (m * link_clock) / n
f1f644dc
JB
10890 */
10891
6878da05
VS
10892 if (!m_n->link_n)
10893 return 0;
f1f644dc 10894
6878da05
VS
10895 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10896}
f1f644dc 10897
18442d08 10898static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10899 struct intel_crtc_state *pipe_config)
6878da05 10900{
e3b247da 10901 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
79e53945 10902
18442d08
VS
10903 /* read out port_clock from the DPLL */
10904 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10905
f1f644dc 10906 /*
e3b247da
VS
10907 * In case there is an active pipe without active ports,
10908 * we may need some idea for the dotclock anyway.
10909 * Calculate one based on the FDI configuration.
79e53945 10910 */
2d112de7 10911 pipe_config->base.adjusted_mode.crtc_clock =
21a727b3 10912 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
18442d08 10913 &pipe_config->fdi_m_n);
79e53945
JB
10914}
10915
10916/** Returns the currently programmed mode of the given pipe. */
10917struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10918 struct drm_crtc *crtc)
10919{
548f245b 10920 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10922 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10923 struct drm_display_mode *mode;
3f36b937 10924 struct intel_crtc_state *pipe_config;
fe2b8f9d
PZ
10925 int htot = I915_READ(HTOTAL(cpu_transcoder));
10926 int hsync = I915_READ(HSYNC(cpu_transcoder));
10927 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10928 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10929 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10930
10931 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10932 if (!mode)
10933 return NULL;
10934
3f36b937
TU
10935 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10936 if (!pipe_config) {
10937 kfree(mode);
10938 return NULL;
10939 }
10940
f1f644dc
JB
10941 /*
10942 * Construct a pipe_config sufficient for getting the clock info
10943 * back out of crtc_clock_get.
10944 *
10945 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10946 * to use a real value here instead.
10947 */
3f36b937
TU
10948 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10949 pipe_config->pixel_multiplier = 1;
10950 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10951 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10952 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10953 i9xx_crtc_clock_get(intel_crtc, pipe_config);
10954
10955 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
79e53945
JB
10956 mode->hdisplay = (htot & 0xffff) + 1;
10957 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10958 mode->hsync_start = (hsync & 0xffff) + 1;
10959 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10960 mode->vdisplay = (vtot & 0xffff) + 1;
10961 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10962 mode->vsync_start = (vsync & 0xffff) + 1;
10963 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10964
10965 drm_mode_set_name(mode);
79e53945 10966
3f36b937
TU
10967 kfree(pipe_config);
10968
79e53945
JB
10969 return mode;
10970}
10971
7d993739 10972void intel_mark_busy(struct drm_i915_private *dev_priv)
f047e395 10973{
f62a0076
CW
10974 if (dev_priv->mm.busy)
10975 return;
10976
43694d69 10977 intel_runtime_pm_get(dev_priv);
c67a470b 10978 i915_update_gfx_val(dev_priv);
7d993739 10979 if (INTEL_GEN(dev_priv) >= 6)
43cf3bf0 10980 gen6_rps_busy(dev_priv);
f62a0076 10981 dev_priv->mm.busy = true;
f047e395
CW
10982}
10983
7d993739 10984void intel_mark_idle(struct drm_i915_private *dev_priv)
652c393a 10985{
f62a0076
CW
10986 if (!dev_priv->mm.busy)
10987 return;
10988
10989 dev_priv->mm.busy = false;
10990
7d993739
TU
10991 if (INTEL_GEN(dev_priv) >= 6)
10992 gen6_rps_idle(dev_priv);
bb4cdd53 10993
43694d69 10994 intel_runtime_pm_put(dev_priv);
652c393a
JB
10995}
10996
79e53945
JB
10997static void intel_crtc_destroy(struct drm_crtc *crtc)
10998{
10999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a 11000 struct drm_device *dev = crtc->dev;
51cbaf01 11001 struct intel_flip_work *work;
67e77c5a 11002
5e2d7afc 11003 spin_lock_irq(&dev->event_lock);
5a21b665
DV
11004 work = intel_crtc->flip_work;
11005 intel_crtc->flip_work = NULL;
11006 spin_unlock_irq(&dev->event_lock);
67e77c5a 11007
5a21b665 11008 if (work) {
51cbaf01
ML
11009 cancel_work_sync(&work->mmio_work);
11010 cancel_work_sync(&work->unpin_work);
5a21b665 11011 kfree(work);
67e77c5a 11012 }
79e53945
JB
11013
11014 drm_crtc_cleanup(crtc);
67e77c5a 11015
79e53945
JB
11016 kfree(intel_crtc);
11017}
11018
6b95a207
KH
11019static void intel_unpin_work_fn(struct work_struct *__work)
11020{
51cbaf01
ML
11021 struct intel_flip_work *work =
11022 container_of(__work, struct intel_flip_work, unpin_work);
5a21b665
DV
11023 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11024 struct drm_device *dev = crtc->base.dev;
11025 struct drm_plane *primary = crtc->base.primary;
03f476e1 11026
5a21b665
DV
11027 if (is_mmio_work(work))
11028 flush_work(&work->mmio_work);
03f476e1 11029
5a21b665
DV
11030 mutex_lock(&dev->struct_mutex);
11031 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
11032 drm_gem_object_unreference(&work->pending_flip_obj->base);
143f73b3 11033
5a21b665
DV
11034 if (work->flip_queued_req)
11035 i915_gem_request_assign(&work->flip_queued_req, NULL);
11036 mutex_unlock(&dev->struct_mutex);
143f73b3 11037
5a21b665
DV
11038 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
11039 intel_fbc_post_update(crtc);
11040 drm_framebuffer_unreference(work->old_fb);
143f73b3 11041
5a21b665
DV
11042 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11043 atomic_dec(&crtc->unpin_work_count);
a6747b73 11044
5a21b665
DV
11045 kfree(work);
11046}
d9e86c0e 11047
5a21b665
DV
11048/* Is 'a' after or equal to 'b'? */
11049static bool g4x_flip_count_after_eq(u32 a, u32 b)
11050{
11051 return !((a - b) & 0x80000000);
11052}
143f73b3 11053
5a21b665
DV
11054static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11055 struct intel_flip_work *work)
11056{
11057 struct drm_device *dev = crtc->base.dev;
11058 struct drm_i915_private *dev_priv = dev->dev_private;
11059 unsigned reset_counter;
143f73b3 11060
5a21b665
DV
11061 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11062 if (crtc->reset_counter != reset_counter)
11063 return true;
143f73b3 11064
5a21b665
DV
11065 /*
11066 * The relevant registers doen't exist on pre-ctg.
11067 * As the flip done interrupt doesn't trigger for mmio
11068 * flips on gmch platforms, a flip count check isn't
11069 * really needed there. But since ctg has the registers,
11070 * include it in the check anyway.
11071 */
11072 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11073 return true;
b4a98e57 11074
5a21b665
DV
11075 /*
11076 * BDW signals flip done immediately if the plane
11077 * is disabled, even if the plane enable is already
11078 * armed to occur at the next vblank :(
11079 */
f99d7069 11080
5a21b665
DV
11081 /*
11082 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11083 * used the same base address. In that case the mmio flip might
11084 * have completed, but the CS hasn't even executed the flip yet.
11085 *
11086 * A flip count check isn't enough as the CS might have updated
11087 * the base address just after start of vblank, but before we
11088 * managed to process the interrupt. This means we'd complete the
11089 * CS flip too soon.
11090 *
11091 * Combining both checks should get us a good enough result. It may
11092 * still happen that the CS flip has been executed, but has not
11093 * yet actually completed. But in case the base address is the same
11094 * anyway, we don't really care.
11095 */
11096 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11097 crtc->flip_work->gtt_offset &&
11098 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11099 crtc->flip_work->flip_count);
11100}
b4a98e57 11101
5a21b665
DV
11102static bool
11103__pageflip_finished_mmio(struct intel_crtc *crtc,
11104 struct intel_flip_work *work)
11105{
11106 /*
11107 * MMIO work completes when vblank is different from
11108 * flip_queued_vblank.
11109 *
11110 * Reset counter value doesn't matter, this is handled by
11111 * i915_wait_request finishing early, so no need to handle
11112 * reset here.
11113 */
11114 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
6b95a207
KH
11115}
11116
51cbaf01
ML
11117
11118static bool pageflip_finished(struct intel_crtc *crtc,
11119 struct intel_flip_work *work)
11120{
11121 if (!atomic_read(&work->pending))
11122 return false;
11123
11124 smp_rmb();
11125
5a21b665
DV
11126 if (is_mmio_work(work))
11127 return __pageflip_finished_mmio(crtc, work);
11128 else
11129 return __pageflip_finished_cs(crtc, work);
11130}
11131
11132void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11133{
11134 struct drm_device *dev = dev_priv->dev;
11135 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11137 struct intel_flip_work *work;
11138 unsigned long flags;
11139
11140 /* Ignore early vblank irqs */
11141 if (!crtc)
11142 return;
11143
51cbaf01 11144 /*
5a21b665
DV
11145 * This is called both by irq handlers and the reset code (to complete
11146 * lost pageflips) so needs the full irqsave spinlocks.
51cbaf01 11147 */
5a21b665
DV
11148 spin_lock_irqsave(&dev->event_lock, flags);
11149 work = intel_crtc->flip_work;
11150
11151 if (work != NULL &&
11152 !is_mmio_work(work) &&
11153 pageflip_finished(intel_crtc, work))
11154 page_flip_completed(intel_crtc);
11155
11156 spin_unlock_irqrestore(&dev->event_lock, flags);
75f7f3ec
VS
11157}
11158
51cbaf01 11159void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
6b95a207 11160{
91d14251 11161 struct drm_device *dev = dev_priv->dev;
5251f04e
ML
11162 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51cbaf01 11164 struct intel_flip_work *work;
6b95a207
KH
11165 unsigned long flags;
11166
5251f04e
ML
11167 /* Ignore early vblank irqs */
11168 if (!crtc)
11169 return;
f326038a
DV
11170
11171 /*
11172 * This is called both by irq handlers and the reset code (to complete
11173 * lost pageflips) so needs the full irqsave spinlocks.
e7d841ca 11174 */
6b95a207 11175 spin_lock_irqsave(&dev->event_lock, flags);
5a21b665 11176 work = intel_crtc->flip_work;
5251f04e 11177
5a21b665
DV
11178 if (work != NULL &&
11179 is_mmio_work(work) &&
11180 pageflip_finished(intel_crtc, work))
11181 page_flip_completed(intel_crtc);
5251f04e 11182
6b95a207
KH
11183 spin_unlock_irqrestore(&dev->event_lock, flags);
11184}
11185
5a21b665
DV
11186static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11187 struct intel_flip_work *work)
84c33a64 11188{
5a21b665 11189 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
84c33a64 11190
5a21b665
DV
11191 /* Ensure that the work item is consistent when activating it ... */
11192 smp_mb__before_atomic();
11193 atomic_set(&work->pending, 1);
11194}
a6747b73 11195
5a21b665
DV
11196static int intel_gen2_queue_flip(struct drm_device *dev,
11197 struct drm_crtc *crtc,
11198 struct drm_framebuffer *fb,
11199 struct drm_i915_gem_object *obj,
11200 struct drm_i915_gem_request *req,
11201 uint32_t flags)
11202{
11203 struct intel_engine_cs *engine = req->engine;
11204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11205 u32 flip_mask;
11206 int ret;
143f73b3 11207
5a21b665
DV
11208 ret = intel_ring_begin(req, 6);
11209 if (ret)
11210 return ret;
143f73b3 11211
5a21b665
DV
11212 /* Can't queue multiple flips, so wait for the previous
11213 * one to finish before executing the next.
11214 */
11215 if (intel_crtc->plane)
11216 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11217 else
11218 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11219 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11220 intel_ring_emit(engine, MI_NOOP);
11221 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11222 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11223 intel_ring_emit(engine, fb->pitches[0]);
11224 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11225 intel_ring_emit(engine, 0); /* aux display base address, unused */
143f73b3 11226
5a21b665
DV
11227 return 0;
11228}
84c33a64 11229
5a21b665
DV
11230static int intel_gen3_queue_flip(struct drm_device *dev,
11231 struct drm_crtc *crtc,
11232 struct drm_framebuffer *fb,
11233 struct drm_i915_gem_object *obj,
11234 struct drm_i915_gem_request *req,
11235 uint32_t flags)
11236{
11237 struct intel_engine_cs *engine = req->engine;
11238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11239 u32 flip_mask;
11240 int ret;
d55dbd06 11241
5a21b665
DV
11242 ret = intel_ring_begin(req, 6);
11243 if (ret)
11244 return ret;
d55dbd06 11245
5a21b665
DV
11246 if (intel_crtc->plane)
11247 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11248 else
11249 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11250 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11251 intel_ring_emit(engine, MI_NOOP);
11252 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
11253 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11254 intel_ring_emit(engine, fb->pitches[0]);
11255 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11256 intel_ring_emit(engine, MI_NOOP);
fd8e058a 11257
5a21b665
DV
11258 return 0;
11259}
84c33a64 11260
5a21b665
DV
11261static int intel_gen4_queue_flip(struct drm_device *dev,
11262 struct drm_crtc *crtc,
11263 struct drm_framebuffer *fb,
11264 struct drm_i915_gem_object *obj,
11265 struct drm_i915_gem_request *req,
11266 uint32_t flags)
11267{
11268 struct intel_engine_cs *engine = req->engine;
11269 struct drm_i915_private *dev_priv = dev->dev_private;
11270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11271 uint32_t pf, pipesrc;
11272 int ret;
143f73b3 11273
5a21b665
DV
11274 ret = intel_ring_begin(req, 4);
11275 if (ret)
11276 return ret;
143f73b3 11277
5a21b665
DV
11278 /* i965+ uses the linear or tiled offsets from the
11279 * Display Registers (which do not change across a page-flip)
11280 * so we need only reprogram the base address.
11281 */
11282 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11283 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11284 intel_ring_emit(engine, fb->pitches[0]);
11285 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset |
11286 obj->tiling_mode);
11287
11288 /* XXX Enabling the panel-fitter across page-flip is so far
11289 * untested on non-native modes, so ignore it for now.
11290 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11291 */
11292 pf = 0;
11293 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11294 intel_ring_emit(engine, pf | pipesrc);
143f73b3 11295
5a21b665 11296 return 0;
8c9f3aaf
JB
11297}
11298
5a21b665
DV
11299static int intel_gen6_queue_flip(struct drm_device *dev,
11300 struct drm_crtc *crtc,
11301 struct drm_framebuffer *fb,
11302 struct drm_i915_gem_object *obj,
11303 struct drm_i915_gem_request *req,
11304 uint32_t flags)
da20eabd 11305{
5a21b665
DV
11306 struct intel_engine_cs *engine = req->engine;
11307 struct drm_i915_private *dev_priv = dev->dev_private;
11308 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11309 uint32_t pf, pipesrc;
11310 int ret;
d21fbe87 11311
5a21b665
DV
11312 ret = intel_ring_begin(req, 4);
11313 if (ret)
11314 return ret;
92826fcd 11315
5a21b665
DV
11316 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11317 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11318 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11319 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
92826fcd 11320
5a21b665
DV
11321 /* Contrary to the suggestions in the documentation,
11322 * "Enable Panel Fitter" does not seem to be required when page
11323 * flipping with a non-native mode, and worse causes a normal
11324 * modeset to fail.
11325 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11326 */
11327 pf = 0;
11328 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11329 intel_ring_emit(engine, pf | pipesrc);
7809e5ae 11330
5a21b665 11331 return 0;
7809e5ae
MR
11332}
11333
5a21b665
DV
11334static int intel_gen7_queue_flip(struct drm_device *dev,
11335 struct drm_crtc *crtc,
11336 struct drm_framebuffer *fb,
11337 struct drm_i915_gem_object *obj,
11338 struct drm_i915_gem_request *req,
11339 uint32_t flags)
d21fbe87 11340{
5a21b665
DV
11341 struct intel_engine_cs *engine = req->engine;
11342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11343 uint32_t plane_bit = 0;
11344 int len, ret;
d21fbe87 11345
5a21b665
DV
11346 switch (intel_crtc->plane) {
11347 case PLANE_A:
11348 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11349 break;
11350 case PLANE_B:
11351 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11352 break;
11353 case PLANE_C:
11354 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11355 break;
11356 default:
11357 WARN_ONCE(1, "unknown plane in flip command\n");
11358 return -ENODEV;
11359 }
11360
11361 len = 4;
11362 if (engine->id == RCS) {
11363 len += 6;
11364 /*
11365 * On Gen 8, SRM is now taking an extra dword to accommodate
11366 * 48bits addresses, and we need a NOOP for the batch size to
11367 * stay even.
11368 */
11369 if (IS_GEN8(dev))
11370 len += 2;
11371 }
11372
11373 /*
11374 * BSpec MI_DISPLAY_FLIP for IVB:
11375 * "The full packet must be contained within the same cache line."
11376 *
11377 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11378 * cacheline, if we ever start emitting more commands before
11379 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11380 * then do the cacheline alignment, and finally emit the
11381 * MI_DISPLAY_FLIP.
11382 */
11383 ret = intel_ring_cacheline_align(req);
11384 if (ret)
11385 return ret;
11386
11387 ret = intel_ring_begin(req, len);
11388 if (ret)
11389 return ret;
11390
11391 /* Unmask the flip-done completion message. Note that the bspec says that
11392 * we should do this for both the BCS and RCS, and that we must not unmask
11393 * more than one flip event at any time (or ensure that one flip message
11394 * can be sent by waiting for flip-done prior to queueing new flips).
11395 * Experimentation says that BCS works despite DERRMR masking all
11396 * flip-done completion events and that unmasking all planes at once
11397 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11398 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11399 */
11400 if (engine->id == RCS) {
11401 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11402 intel_ring_emit_reg(engine, DERRMR);
11403 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11404 DERRMR_PIPEB_PRI_FLIP_DONE |
11405 DERRMR_PIPEC_PRI_FLIP_DONE));
11406 if (IS_GEN8(dev))
11407 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
11408 MI_SRM_LRM_GLOBAL_GTT);
11409 else
11410 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
11411 MI_SRM_LRM_GLOBAL_GTT);
11412 intel_ring_emit_reg(engine, DERRMR);
11413 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
11414 if (IS_GEN8(dev)) {
11415 intel_ring_emit(engine, 0);
11416 intel_ring_emit(engine, MI_NOOP);
11417 }
11418 }
11419
11420 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11421 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11422 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11423 intel_ring_emit(engine, (MI_NOOP));
11424
11425 return 0;
11426}
11427
11428static bool use_mmio_flip(struct intel_engine_cs *engine,
11429 struct drm_i915_gem_object *obj)
11430{
11431 /*
11432 * This is not being used for older platforms, because
11433 * non-availability of flip done interrupt forces us to use
11434 * CS flips. Older platforms derive flip done using some clever
11435 * tricks involving the flip_pending status bits and vblank irqs.
11436 * So using MMIO flips there would disrupt this mechanism.
11437 */
11438
11439 if (engine == NULL)
11440 return true;
11441
11442 if (INTEL_GEN(engine->i915) < 5)
11443 return false;
11444
11445 if (i915.use_mmio_flip < 0)
11446 return false;
11447 else if (i915.use_mmio_flip > 0)
11448 return true;
11449 else if (i915.enable_execlists)
11450 return true;
11451 else if (obj->base.dma_buf &&
11452 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11453 false))
11454 return true;
11455 else
11456 return engine != i915_gem_request_get_engine(obj->last_write_req);
11457}
11458
11459static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11460 unsigned int rotation,
11461 struct intel_flip_work *work)
11462{
11463 struct drm_device *dev = intel_crtc->base.dev;
11464 struct drm_i915_private *dev_priv = dev->dev_private;
11465 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11466 const enum pipe pipe = intel_crtc->pipe;
11467 u32 ctl, stride, tile_height;
11468
11469 ctl = I915_READ(PLANE_CTL(pipe, 0));
11470 ctl &= ~PLANE_CTL_TILED_MASK;
11471 switch (fb->modifier[0]) {
11472 case DRM_FORMAT_MOD_NONE:
11473 break;
11474 case I915_FORMAT_MOD_X_TILED:
11475 ctl |= PLANE_CTL_TILED_X;
11476 break;
11477 case I915_FORMAT_MOD_Y_TILED:
11478 ctl |= PLANE_CTL_TILED_Y;
11479 break;
11480 case I915_FORMAT_MOD_Yf_TILED:
11481 ctl |= PLANE_CTL_TILED_YF;
11482 break;
11483 default:
11484 MISSING_CASE(fb->modifier[0]);
11485 }
11486
11487 /*
11488 * The stride is either expressed as a multiple of 64 bytes chunks for
11489 * linear buffers or in number of tiles for tiled buffers.
11490 */
11491 if (intel_rotation_90_or_270(rotation)) {
11492 /* stride = Surface height in tiles */
11493 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
11494 stride = DIV_ROUND_UP(fb->height, tile_height);
11495 } else {
11496 stride = fb->pitches[0] /
11497 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11498 fb->pixel_format);
11499 }
11500
11501 /*
11502 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11503 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11504 */
11505 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11506 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11507
11508 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11509 POSTING_READ(PLANE_SURF(pipe, 0));
11510}
11511
11512static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11513 struct intel_flip_work *work)
11514{
11515 struct drm_device *dev = intel_crtc->base.dev;
11516 struct drm_i915_private *dev_priv = dev->dev_private;
11517 struct intel_framebuffer *intel_fb =
11518 to_intel_framebuffer(intel_crtc->base.primary->fb);
11519 struct drm_i915_gem_object *obj = intel_fb->obj;
11520 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11521 u32 dspcntr;
11522
11523 dspcntr = I915_READ(reg);
11524
11525 if (obj->tiling_mode != I915_TILING_NONE)
11526 dspcntr |= DISPPLANE_TILED;
11527 else
11528 dspcntr &= ~DISPPLANE_TILED;
11529
11530 I915_WRITE(reg, dspcntr);
11531
11532 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
11533 POSTING_READ(DSPSURF(intel_crtc->plane));
11534}
11535
11536static void intel_mmio_flip_work_func(struct work_struct *w)
11537{
11538 struct intel_flip_work *work =
11539 container_of(w, struct intel_flip_work, mmio_work);
11540 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11541 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11542 struct intel_framebuffer *intel_fb =
11543 to_intel_framebuffer(crtc->base.primary->fb);
11544 struct drm_i915_gem_object *obj = intel_fb->obj;
11545
11546 if (work->flip_queued_req)
11547 WARN_ON(__i915_wait_request(work->flip_queued_req,
11548 false, NULL,
11549 &dev_priv->rps.mmioflips));
11550
11551 /* For framebuffer backed by dmabuf, wait for fence */
11552 if (obj->base.dma_buf)
11553 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11554 false, false,
11555 MAX_SCHEDULE_TIMEOUT) < 0);
11556
11557 intel_pipe_update_start(crtc);
11558
11559 if (INTEL_GEN(dev_priv) >= 9)
11560 skl_do_mmio_flip(crtc, work->rotation, work);
11561 else
11562 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11563 ilk_do_mmio_flip(crtc, work);
11564
11565 intel_pipe_update_end(crtc, work);
11566}
11567
11568static int intel_default_queue_flip(struct drm_device *dev,
11569 struct drm_crtc *crtc,
11570 struct drm_framebuffer *fb,
11571 struct drm_i915_gem_object *obj,
11572 struct drm_i915_gem_request *req,
11573 uint32_t flags)
11574{
11575 return -ENODEV;
11576}
11577
11578static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
11579 struct intel_crtc *intel_crtc,
11580 struct intel_flip_work *work)
11581{
11582 u32 addr, vblank;
11583
11584 if (!atomic_read(&work->pending))
11585 return false;
11586
11587 smp_rmb();
11588
11589 vblank = intel_crtc_get_vblank_counter(intel_crtc);
11590 if (work->flip_ready_vblank == 0) {
11591 if (work->flip_queued_req &&
11592 !i915_gem_request_completed(work->flip_queued_req, true))
11593 return false;
11594
11595 work->flip_ready_vblank = vblank;
11596 }
11597
11598 if (vblank - work->flip_ready_vblank < 3)
11599 return false;
11600
11601 /* Potential stall - if we see that the flip has happened,
11602 * assume a missed interrupt. */
11603 if (INTEL_GEN(dev_priv) >= 4)
11604 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11605 else
11606 addr = I915_READ(DSPADDR(intel_crtc->plane));
11607
11608 /* There is a potential issue here with a false positive after a flip
11609 * to the same address. We could address this by checking for a
11610 * non-incrementing frame counter.
11611 */
11612 return addr == work->gtt_offset;
11613}
11614
11615void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
11616{
11617 struct drm_device *dev = dev_priv->dev;
11618 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11620 struct intel_flip_work *work;
11621
11622 WARN_ON(!in_interrupt());
11623
11624 if (crtc == NULL)
11625 return;
11626
11627 spin_lock(&dev->event_lock);
11628 work = intel_crtc->flip_work;
11629
11630 if (work != NULL && !is_mmio_work(work) &&
11631 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
11632 WARN_ONCE(1,
11633 "Kicking stuck page flip: queued at %d, now %d\n",
11634 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
11635 page_flip_completed(intel_crtc);
11636 work = NULL;
11637 }
11638
11639 if (work != NULL && !is_mmio_work(work) &&
11640 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
11641 intel_queue_rps_boost_for_request(work->flip_queued_req);
11642 spin_unlock(&dev->event_lock);
11643}
11644
11645static int intel_crtc_page_flip(struct drm_crtc *crtc,
11646 struct drm_framebuffer *fb,
11647 struct drm_pending_vblank_event *event,
11648 uint32_t page_flip_flags)
11649{
11650 struct drm_device *dev = crtc->dev;
11651 struct drm_i915_private *dev_priv = dev->dev_private;
11652 struct drm_framebuffer *old_fb = crtc->primary->fb;
11653 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11655 struct drm_plane *primary = crtc->primary;
11656 enum pipe pipe = intel_crtc->pipe;
11657 struct intel_flip_work *work;
11658 struct intel_engine_cs *engine;
11659 bool mmio_flip;
11660 struct drm_i915_gem_request *request = NULL;
11661 int ret;
11662
11663 /*
11664 * drm_mode_page_flip_ioctl() should already catch this, but double
11665 * check to be safe. In the future we may enable pageflipping from
11666 * a disabled primary plane.
11667 */
11668 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11669 return -EBUSY;
11670
11671 /* Can't change pixel format via MI display flips. */
11672 if (fb->pixel_format != crtc->primary->fb->pixel_format)
11673 return -EINVAL;
11674
11675 /*
11676 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11677 * Note that pitch changes could also affect these register.
11678 */
11679 if (INTEL_INFO(dev)->gen > 3 &&
11680 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11681 fb->pitches[0] != crtc->primary->fb->pitches[0]))
11682 return -EINVAL;
11683
11684 if (i915_terminally_wedged(&dev_priv->gpu_error))
11685 goto out_hang;
11686
11687 work = kzalloc(sizeof(*work), GFP_KERNEL);
11688 if (work == NULL)
11689 return -ENOMEM;
11690
11691 work->event = event;
11692 work->crtc = crtc;
11693 work->old_fb = old_fb;
11694 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
11695
11696 ret = drm_crtc_vblank_get(crtc);
11697 if (ret)
11698 goto free_work;
11699
11700 /* We borrow the event spin lock for protecting flip_work */
11701 spin_lock_irq(&dev->event_lock);
11702 if (intel_crtc->flip_work) {
11703 /* Before declaring the flip queue wedged, check if
11704 * the hardware completed the operation behind our backs.
11705 */
11706 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
11707 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11708 page_flip_completed(intel_crtc);
11709 } else {
11710 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
11711 spin_unlock_irq(&dev->event_lock);
11712
11713 drm_crtc_vblank_put(crtc);
11714 kfree(work);
11715 return -EBUSY;
11716 }
11717 }
11718 intel_crtc->flip_work = work;
11719 spin_unlock_irq(&dev->event_lock);
11720
11721 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11722 flush_workqueue(dev_priv->wq);
11723
11724 /* Reference the objects for the scheduled work. */
11725 drm_framebuffer_reference(work->old_fb);
11726 drm_gem_object_reference(&obj->base);
11727
11728 crtc->primary->fb = fb;
11729 update_state_fb(crtc->primary);
11730 intel_fbc_pre_update(intel_crtc);
11731
11732 work->pending_flip_obj = obj;
11733
11734 ret = i915_mutex_lock_interruptible(dev);
11735 if (ret)
11736 goto cleanup;
11737
11738 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11739 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11740 ret = -EIO;
11741 goto cleanup;
11742 }
11743
11744 atomic_inc(&intel_crtc->unpin_work_count);
11745
11746 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
11747 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
11748
11749 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
11750 engine = &dev_priv->engine[BCS];
11751 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
11752 /* vlv: DISPLAY_FLIP fails to change tiling */
11753 engine = NULL;
11754 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
11755 engine = &dev_priv->engine[BCS];
11756 } else if (INTEL_INFO(dev)->gen >= 7) {
11757 engine = i915_gem_request_get_engine(obj->last_write_req);
11758 if (engine == NULL || engine->id != RCS)
11759 engine = &dev_priv->engine[BCS];
11760 } else {
11761 engine = &dev_priv->engine[RCS];
11762 }
11763
11764 mmio_flip = use_mmio_flip(engine, obj);
11765
11766 /* When using CS flips, we want to emit semaphores between rings.
11767 * However, when using mmio flips we will create a task to do the
11768 * synchronisation, so all we want here is to pin the framebuffer
11769 * into the display plane and skip any waits.
11770 */
11771 if (!mmio_flip) {
11772 ret = i915_gem_object_sync(obj, engine, &request);
11773 if (!ret && !request) {
11774 request = i915_gem_request_alloc(engine, NULL);
11775 ret = PTR_ERR_OR_ZERO(request);
11776 }
11777
11778 if (ret)
11779 goto cleanup_pending;
11780 }
11781
11782 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
11783 if (ret)
11784 goto cleanup_pending;
11785
11786 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11787 obj, 0);
11788 work->gtt_offset += intel_crtc->dspaddr_offset;
11789 work->rotation = crtc->primary->state->rotation;
11790
11791 if (mmio_flip) {
11792 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
11793
11794 i915_gem_request_assign(&work->flip_queued_req,
11795 obj->last_write_req);
11796
11797 schedule_work(&work->mmio_work);
11798 } else {
11799 i915_gem_request_assign(&work->flip_queued_req, request);
11800 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
11801 page_flip_flags);
11802 if (ret)
11803 goto cleanup_unpin;
11804
11805 intel_mark_page_flip_active(intel_crtc, work);
11806
11807 i915_add_request_no_flush(request);
11808 }
11809
11810 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
11811 to_intel_plane(primary)->frontbuffer_bit);
11812 mutex_unlock(&dev->struct_mutex);
11813
11814 intel_frontbuffer_flip_prepare(dev,
11815 to_intel_plane(primary)->frontbuffer_bit);
11816
11817 trace_i915_flip_request(intel_crtc->plane, obj);
11818
11819 return 0;
11820
11821cleanup_unpin:
11822 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
11823cleanup_pending:
11824 if (!IS_ERR_OR_NULL(request))
11825 i915_add_request_no_flush(request);
11826 atomic_dec(&intel_crtc->unpin_work_count);
11827 mutex_unlock(&dev->struct_mutex);
11828cleanup:
11829 crtc->primary->fb = old_fb;
11830 update_state_fb(crtc->primary);
11831
11832 drm_gem_object_unreference_unlocked(&obj->base);
11833 drm_framebuffer_unreference(work->old_fb);
11834
11835 spin_lock_irq(&dev->event_lock);
11836 intel_crtc->flip_work = NULL;
11837 spin_unlock_irq(&dev->event_lock);
11838
11839 drm_crtc_vblank_put(crtc);
11840free_work:
11841 kfree(work);
11842
11843 if (ret == -EIO) {
11844 struct drm_atomic_state *state;
11845 struct drm_plane_state *plane_state;
11846
11847out_hang:
11848 state = drm_atomic_state_alloc(dev);
11849 if (!state)
11850 return -ENOMEM;
11851 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11852
11853retry:
11854 plane_state = drm_atomic_get_plane_state(state, primary);
11855 ret = PTR_ERR_OR_ZERO(plane_state);
11856 if (!ret) {
11857 drm_atomic_set_fb_for_plane(plane_state, fb);
11858
11859 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11860 if (!ret)
11861 ret = drm_atomic_commit(state);
11862 }
11863
11864 if (ret == -EDEADLK) {
11865 drm_modeset_backoff(state->acquire_ctx);
11866 drm_atomic_state_clear(state);
11867 goto retry;
11868 }
11869
11870 if (ret)
11871 drm_atomic_state_free(state);
11872
11873 if (ret == 0 && event) {
11874 spin_lock_irq(&dev->event_lock);
11875 drm_crtc_send_vblank_event(crtc, event);
11876 spin_unlock_irq(&dev->event_lock);
11877 }
11878 }
11879 return ret;
11880}
11881
11882
11883/**
11884 * intel_wm_need_update - Check whether watermarks need updating
11885 * @plane: drm plane
11886 * @state: new plane state
11887 *
11888 * Check current plane state versus the new one to determine whether
11889 * watermarks need to be recalculated.
11890 *
11891 * Returns true or false.
11892 */
11893static bool intel_wm_need_update(struct drm_plane *plane,
11894 struct drm_plane_state *state)
11895{
11896 struct intel_plane_state *new = to_intel_plane_state(state);
11897 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11898
11899 /* Update watermarks on tiling or size changes. */
11900 if (new->visible != cur->visible)
11901 return true;
11902
11903 if (!cur->base.fb || !new->base.fb)
11904 return false;
11905
11906 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11907 cur->base.rotation != new->base.rotation ||
11908 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11909 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11910 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11911 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
11912 return true;
11913
11914 return false;
11915}
11916
11917static bool needs_scaling(struct intel_plane_state *state)
11918{
11919 int src_w = drm_rect_width(&state->src) >> 16;
11920 int src_h = drm_rect_height(&state->src) >> 16;
11921 int dst_w = drm_rect_width(&state->dst);
11922 int dst_h = drm_rect_height(&state->dst);
11923
11924 return (src_w != dst_w || src_h != dst_h);
11925}
d21fbe87 11926
da20eabd
ML
11927int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11928 struct drm_plane_state *plane_state)
11929{
ab1d3a0e 11930 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
da20eabd
ML
11931 struct drm_crtc *crtc = crtc_state->crtc;
11932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11933 struct drm_plane *plane = plane_state->plane;
11934 struct drm_device *dev = crtc->dev;
ed4a6a7c 11935 struct drm_i915_private *dev_priv = to_i915(dev);
da20eabd
ML
11936 struct intel_plane_state *old_plane_state =
11937 to_intel_plane_state(plane->state);
da20eabd
ML
11938 bool mode_changed = needs_modeset(crtc_state);
11939 bool was_crtc_enabled = crtc->state->active;
11940 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11941 bool turn_off, turn_on, visible, was_visible;
11942 struct drm_framebuffer *fb = plane_state->fb;
78108b7c 11943 int ret;
da20eabd
ML
11944
11945 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11946 plane->type != DRM_PLANE_TYPE_CURSOR) {
11947 ret = skl_update_scaler_plane(
11948 to_intel_crtc_state(crtc_state),
11949 to_intel_plane_state(plane_state));
11950 if (ret)
11951 return ret;
11952 }
11953
da20eabd
ML
11954 was_visible = old_plane_state->visible;
11955 visible = to_intel_plane_state(plane_state)->visible;
11956
11957 if (!was_crtc_enabled && WARN_ON(was_visible))
11958 was_visible = false;
11959
35c08f43
ML
11960 /*
11961 * Visibility is calculated as if the crtc was on, but
11962 * after scaler setup everything depends on it being off
11963 * when the crtc isn't active.
f818ffea
VS
11964 *
11965 * FIXME this is wrong for watermarks. Watermarks should also
11966 * be computed as if the pipe would be active. Perhaps move
11967 * per-plane wm computation to the .check_plane() hook, and
11968 * only combine the results from all planes in the current place?
35c08f43
ML
11969 */
11970 if (!is_crtc_enabled)
11971 to_intel_plane_state(plane_state)->visible = visible = false;
da20eabd
ML
11972
11973 if (!was_visible && !visible)
11974 return 0;
11975
e8861675
ML
11976 if (fb != old_plane_state->base.fb)
11977 pipe_config->fb_changed = true;
11978
da20eabd
ML
11979 turn_off = was_visible && (!visible || mode_changed);
11980 turn_on = visible && (!was_visible || mode_changed);
11981
72660ce0 11982 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
78108b7c
VS
11983 intel_crtc->base.base.id,
11984 intel_crtc->base.name,
72660ce0
VS
11985 plane->base.id, plane->name,
11986 fb ? fb->base.id : -1);
da20eabd 11987
72660ce0
VS
11988 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
11989 plane->base.id, plane->name,
11990 was_visible, visible,
da20eabd
ML
11991 turn_off, turn_on, mode_changed);
11992
caed361d
VS
11993 if (turn_on) {
11994 pipe_config->update_wm_pre = true;
11995
11996 /* must disable cxsr around plane enable/disable */
11997 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11998 pipe_config->disable_cxsr = true;
11999 } else if (turn_off) {
12000 pipe_config->update_wm_post = true;
92826fcd 12001
852eb00d 12002 /* must disable cxsr around plane enable/disable */
e8861675 12003 if (plane->type != DRM_PLANE_TYPE_CURSOR)
ab1d3a0e 12004 pipe_config->disable_cxsr = true;
852eb00d 12005 } else if (intel_wm_need_update(plane, plane_state)) {
caed361d
VS
12006 /* FIXME bollocks */
12007 pipe_config->update_wm_pre = true;
12008 pipe_config->update_wm_post = true;
852eb00d 12009 }
da20eabd 12010
ed4a6a7c 12011 /* Pre-gen9 platforms need two-step watermark updates */
caed361d
VS
12012 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12013 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
ed4a6a7c
MR
12014 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12015
8be6ca85 12016 if (visible || was_visible)
cd202f69 12017 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
a9ff8714 12018
31ae71fc
ML
12019 /*
12020 * WaCxSRDisabledForSpriteScaling:ivb
12021 *
12022 * cstate->update_wm was already set above, so this flag will
12023 * take effect when we commit and program watermarks.
12024 */
12025 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12026 needs_scaling(to_intel_plane_state(plane_state)) &&
12027 !needs_scaling(old_plane_state))
12028 pipe_config->disable_lp_wm = true;
d21fbe87 12029
da20eabd
ML
12030 return 0;
12031}
12032
6d3a1ce7
ML
12033static bool encoders_cloneable(const struct intel_encoder *a,
12034 const struct intel_encoder *b)
12035{
12036 /* masks could be asymmetric, so check both ways */
12037 return a == b || (a->cloneable & (1 << b->type) &&
12038 b->cloneable & (1 << a->type));
12039}
12040
12041static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12042 struct intel_crtc *crtc,
12043 struct intel_encoder *encoder)
12044{
12045 struct intel_encoder *source_encoder;
12046 struct drm_connector *connector;
12047 struct drm_connector_state *connector_state;
12048 int i;
12049
12050 for_each_connector_in_state(state, connector, connector_state, i) {
12051 if (connector_state->crtc != &crtc->base)
12052 continue;
12053
12054 source_encoder =
12055 to_intel_encoder(connector_state->best_encoder);
12056 if (!encoders_cloneable(encoder, source_encoder))
12057 return false;
12058 }
12059
12060 return true;
12061}
12062
12063static bool check_encoder_cloning(struct drm_atomic_state *state,
12064 struct intel_crtc *crtc)
12065{
12066 struct intel_encoder *encoder;
12067 struct drm_connector *connector;
12068 struct drm_connector_state *connector_state;
12069 int i;
12070
12071 for_each_connector_in_state(state, connector, connector_state, i) {
12072 if (connector_state->crtc != &crtc->base)
12073 continue;
12074
12075 encoder = to_intel_encoder(connector_state->best_encoder);
12076 if (!check_single_encoder_cloning(state, crtc, encoder))
12077 return false;
12078 }
12079
12080 return true;
12081}
12082
12083static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12084 struct drm_crtc_state *crtc_state)
12085{
cf5a15be 12086 struct drm_device *dev = crtc->dev;
ad421372 12087 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 12088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
12089 struct intel_crtc_state *pipe_config =
12090 to_intel_crtc_state(crtc_state);
6d3a1ce7 12091 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 12092 int ret;
6d3a1ce7
ML
12093 bool mode_changed = needs_modeset(crtc_state);
12094
12095 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12096 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12097 return -EINVAL;
12098 }
12099
852eb00d 12100 if (mode_changed && !crtc_state->active)
caed361d 12101 pipe_config->update_wm_post = true;
eddfcbcd 12102
ad421372
ML
12103 if (mode_changed && crtc_state->enable &&
12104 dev_priv->display.crtc_compute_clock &&
8106ddbd 12105 !WARN_ON(pipe_config->shared_dpll)) {
ad421372
ML
12106 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12107 pipe_config);
12108 if (ret)
12109 return ret;
12110 }
12111
82cf435b
LL
12112 if (crtc_state->color_mgmt_changed) {
12113 ret = intel_color_check(crtc, crtc_state);
12114 if (ret)
12115 return ret;
12116 }
12117
e435d6e5 12118 ret = 0;
86c8bbbe 12119 if (dev_priv->display.compute_pipe_wm) {
e3bddded 12120 ret = dev_priv->display.compute_pipe_wm(pipe_config);
ed4a6a7c
MR
12121 if (ret) {
12122 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
12123 return ret;
12124 }
12125 }
12126
12127 if (dev_priv->display.compute_intermediate_wm &&
12128 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12129 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12130 return 0;
12131
12132 /*
12133 * Calculate 'intermediate' watermarks that satisfy both the
12134 * old state and the new state. We can program these
12135 * immediately.
12136 */
12137 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12138 intel_crtc,
12139 pipe_config);
12140 if (ret) {
12141 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
86c8bbbe 12142 return ret;
ed4a6a7c 12143 }
e3d5457c
VS
12144 } else if (dev_priv->display.compute_intermediate_wm) {
12145 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12146 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
86c8bbbe
MR
12147 }
12148
e435d6e5
ML
12149 if (INTEL_INFO(dev)->gen >= 9) {
12150 if (mode_changed)
12151 ret = skl_update_scaler_crtc(pipe_config);
12152
12153 if (!ret)
12154 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12155 pipe_config);
12156 }
12157
12158 return ret;
6d3a1ce7
ML
12159}
12160
65b38e0d 12161static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160 12162 .mode_set_base_atomic = intel_pipe_set_base_atomic,
5a21b665
DV
12163 .atomic_begin = intel_begin_crtc_commit,
12164 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 12165 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
12166};
12167
d29b2f9d
ACO
12168static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12169{
12170 struct intel_connector *connector;
12171
12172 for_each_intel_connector(dev, connector) {
8863dc7f
DV
12173 if (connector->base.state->crtc)
12174 drm_connector_unreference(&connector->base);
12175
d29b2f9d
ACO
12176 if (connector->base.encoder) {
12177 connector->base.state->best_encoder =
12178 connector->base.encoder;
12179 connector->base.state->crtc =
12180 connector->base.encoder->crtc;
8863dc7f
DV
12181
12182 drm_connector_reference(&connector->base);
d29b2f9d
ACO
12183 } else {
12184 connector->base.state->best_encoder = NULL;
12185 connector->base.state->crtc = NULL;
12186 }
12187 }
12188}
12189
050f7aeb 12190static void
eba905b2 12191connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 12192 struct intel_crtc_state *pipe_config)
050f7aeb
DV
12193{
12194 int bpp = pipe_config->pipe_bpp;
12195
12196 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12197 connector->base.base.id,
c23cc417 12198 connector->base.name);
050f7aeb
DV
12199
12200 /* Don't use an invalid EDID bpc value */
12201 if (connector->base.display_info.bpc &&
12202 connector->base.display_info.bpc * 3 < bpp) {
12203 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12204 bpp, connector->base.display_info.bpc*3);
12205 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12206 }
12207
013dd9e0
JN
12208 /* Clamp bpp to default limit on screens without EDID 1.4 */
12209 if (connector->base.display_info.bpc == 0) {
12210 int type = connector->base.connector_type;
12211 int clamp_bpp = 24;
12212
12213 /* Fall back to 18 bpp when DP sink capability is unknown. */
12214 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12215 type == DRM_MODE_CONNECTOR_eDP)
12216 clamp_bpp = 18;
12217
12218 if (bpp > clamp_bpp) {
12219 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12220 bpp, clamp_bpp);
12221 pipe_config->pipe_bpp = clamp_bpp;
12222 }
050f7aeb
DV
12223 }
12224}
12225
4e53c2e0 12226static int
050f7aeb 12227compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 12228 struct intel_crtc_state *pipe_config)
4e53c2e0 12229{
050f7aeb 12230 struct drm_device *dev = crtc->base.dev;
1486017f 12231 struct drm_atomic_state *state;
da3ced29
ACO
12232 struct drm_connector *connector;
12233 struct drm_connector_state *connector_state;
1486017f 12234 int bpp, i;
4e53c2e0 12235
666a4537 12236 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
4e53c2e0 12237 bpp = 10*3;
d328c9d7
DV
12238 else if (INTEL_INFO(dev)->gen >= 5)
12239 bpp = 12*3;
12240 else
12241 bpp = 8*3;
12242
4e53c2e0 12243
4e53c2e0
DV
12244 pipe_config->pipe_bpp = bpp;
12245
1486017f
ACO
12246 state = pipe_config->base.state;
12247
4e53c2e0 12248 /* Clamp display bpp to EDID value */
da3ced29
ACO
12249 for_each_connector_in_state(state, connector, connector_state, i) {
12250 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
12251 continue;
12252
da3ced29
ACO
12253 connected_sink_compute_bpp(to_intel_connector(connector),
12254 pipe_config);
4e53c2e0
DV
12255 }
12256
12257 return bpp;
12258}
12259
644db711
DV
12260static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12261{
12262 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12263 "type: 0x%x flags: 0x%x\n",
1342830c 12264 mode->crtc_clock,
644db711
DV
12265 mode->crtc_hdisplay, mode->crtc_hsync_start,
12266 mode->crtc_hsync_end, mode->crtc_htotal,
12267 mode->crtc_vdisplay, mode->crtc_vsync_start,
12268 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12269}
12270
c0b03411 12271static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 12272 struct intel_crtc_state *pipe_config,
c0b03411
DV
12273 const char *context)
12274{
6a60cd87
CK
12275 struct drm_device *dev = crtc->base.dev;
12276 struct drm_plane *plane;
12277 struct intel_plane *intel_plane;
12278 struct intel_plane_state *state;
12279 struct drm_framebuffer *fb;
12280
78108b7c
VS
12281 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12282 crtc->base.base.id, crtc->base.name,
6a60cd87 12283 context, pipe_config, pipe_name(crtc->pipe));
c0b03411 12284
da205630 12285 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
c0b03411
DV
12286 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12287 pipe_config->pipe_bpp, pipe_config->dither);
12288 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12289 pipe_config->has_pch_encoder,
12290 pipe_config->fdi_lanes,
12291 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12292 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12293 pipe_config->fdi_m_n.tu);
90a6b7b0 12294 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 12295 pipe_config->has_dp_encoder,
90a6b7b0 12296 pipe_config->lane_count,
eb14cb74
VS
12297 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12298 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12299 pipe_config->dp_m_n.tu);
b95af8be 12300
90a6b7b0 12301 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 12302 pipe_config->has_dp_encoder,
90a6b7b0 12303 pipe_config->lane_count,
b95af8be
VK
12304 pipe_config->dp_m2_n2.gmch_m,
12305 pipe_config->dp_m2_n2.gmch_n,
12306 pipe_config->dp_m2_n2.link_m,
12307 pipe_config->dp_m2_n2.link_n,
12308 pipe_config->dp_m2_n2.tu);
12309
55072d19
DV
12310 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12311 pipe_config->has_audio,
12312 pipe_config->has_infoframe);
12313
c0b03411 12314 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12315 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12316 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12317 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12318 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12319 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12320 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12321 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12322 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12323 crtc->num_scalers,
12324 pipe_config->scaler_state.scaler_users,
12325 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12326 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12327 pipe_config->gmch_pfit.control,
12328 pipe_config->gmch_pfit.pgm_ratios,
12329 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12330 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12331 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12332 pipe_config->pch_pfit.size,
12333 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12334 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12335 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12336
415ff0f6 12337 if (IS_BROXTON(dev)) {
05712c15 12338 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12339 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12340 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12341 pipe_config->ddi_pll_sel,
12342 pipe_config->dpll_hw_state.ebb0,
05712c15 12343 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12344 pipe_config->dpll_hw_state.pll0,
12345 pipe_config->dpll_hw_state.pll1,
12346 pipe_config->dpll_hw_state.pll2,
12347 pipe_config->dpll_hw_state.pll3,
12348 pipe_config->dpll_hw_state.pll6,
12349 pipe_config->dpll_hw_state.pll8,
05712c15 12350 pipe_config->dpll_hw_state.pll9,
c8453338 12351 pipe_config->dpll_hw_state.pll10,
415ff0f6 12352 pipe_config->dpll_hw_state.pcsdw12);
ef11bdb3 12353 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
415ff0f6
TU
12354 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12355 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12356 pipe_config->ddi_pll_sel,
12357 pipe_config->dpll_hw_state.ctrl1,
12358 pipe_config->dpll_hw_state.cfgcr1,
12359 pipe_config->dpll_hw_state.cfgcr2);
12360 } else if (HAS_DDI(dev)) {
1260f07e 12361 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12362 pipe_config->ddi_pll_sel,
00490c22
ML
12363 pipe_config->dpll_hw_state.wrpll,
12364 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12365 } else {
12366 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12367 "fp0: 0x%x, fp1: 0x%x\n",
12368 pipe_config->dpll_hw_state.dpll,
12369 pipe_config->dpll_hw_state.dpll_md,
12370 pipe_config->dpll_hw_state.fp0,
12371 pipe_config->dpll_hw_state.fp1);
12372 }
12373
6a60cd87
CK
12374 DRM_DEBUG_KMS("planes on this crtc\n");
12375 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12376 intel_plane = to_intel_plane(plane);
12377 if (intel_plane->pipe != crtc->pipe)
12378 continue;
12379
12380 state = to_intel_plane_state(plane->state);
12381 fb = state->base.fb;
12382 if (!fb) {
72660ce0
VS
12383 DRM_DEBUG_KMS("%s [PLANE:%d:%s] plane: %u.%u idx: %d "
12384 "disabled, scaler_id = %d\n",
6a60cd87 12385 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
72660ce0
VS
12386 plane->base.id, plane->name,
12387 intel_plane->pipe,
6a60cd87
CK
12388 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12389 drm_plane_index(plane), state->scaler_id);
12390 continue;
12391 }
12392
72660ce0 12393 DRM_DEBUG_KMS("%s [PLANE:%d:%s] plane: %u.%u idx: %d enabled",
6a60cd87 12394 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
72660ce0
VS
12395 plane->base.id, plane->name,
12396 intel_plane->pipe,
6a60cd87
CK
12397 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12398 drm_plane_index(plane));
12399 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12400 fb->base.id, fb->width, fb->height, fb->pixel_format);
12401 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12402 state->scaler_id,
12403 state->src.x1 >> 16, state->src.y1 >> 16,
12404 drm_rect_width(&state->src) >> 16,
12405 drm_rect_height(&state->src) >> 16,
12406 state->dst.x1, state->dst.y1,
12407 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12408 }
c0b03411
DV
12409}
12410
5448a00d 12411static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12412{
5448a00d 12413 struct drm_device *dev = state->dev;
da3ced29 12414 struct drm_connector *connector;
00f0b378
VS
12415 unsigned int used_ports = 0;
12416
12417 /*
12418 * Walk the connector list instead of the encoder
12419 * list to detect the problem on ddi platforms
12420 * where there's just one encoder per digital port.
12421 */
0bff4858
VS
12422 drm_for_each_connector(connector, dev) {
12423 struct drm_connector_state *connector_state;
12424 struct intel_encoder *encoder;
12425
12426 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12427 if (!connector_state)
12428 connector_state = connector->state;
12429
5448a00d 12430 if (!connector_state->best_encoder)
00f0b378
VS
12431 continue;
12432
5448a00d
ACO
12433 encoder = to_intel_encoder(connector_state->best_encoder);
12434
12435 WARN_ON(!connector_state->crtc);
00f0b378
VS
12436
12437 switch (encoder->type) {
12438 unsigned int port_mask;
12439 case INTEL_OUTPUT_UNKNOWN:
12440 if (WARN_ON(!HAS_DDI(dev)))
12441 break;
12442 case INTEL_OUTPUT_DISPLAYPORT:
12443 case INTEL_OUTPUT_HDMI:
12444 case INTEL_OUTPUT_EDP:
12445 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12446
12447 /* the same port mustn't appear more than once */
12448 if (used_ports & port_mask)
12449 return false;
12450
12451 used_ports |= port_mask;
12452 default:
12453 break;
12454 }
12455 }
12456
12457 return true;
12458}
12459
83a57153
ACO
12460static void
12461clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12462{
12463 struct drm_crtc_state tmp_state;
663a3640 12464 struct intel_crtc_scaler_state scaler_state;
4978cc93 12465 struct intel_dpll_hw_state dpll_hw_state;
8106ddbd 12466 struct intel_shared_dpll *shared_dpll;
8504c74c 12467 uint32_t ddi_pll_sel;
c4e2d043 12468 bool force_thru;
83a57153 12469
7546a384
ACO
12470 /* FIXME: before the switch to atomic started, a new pipe_config was
12471 * kzalloc'd. Code that depends on any field being zero should be
12472 * fixed, so that the crtc_state can be safely duplicated. For now,
12473 * only fields that are know to not cause problems are preserved. */
12474
83a57153 12475 tmp_state = crtc_state->base;
663a3640 12476 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12477 shared_dpll = crtc_state->shared_dpll;
12478 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12479 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12480 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12481
83a57153 12482 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12483
83a57153 12484 crtc_state->base = tmp_state;
663a3640 12485 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12486 crtc_state->shared_dpll = shared_dpll;
12487 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12488 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12489 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12490}
12491
548ee15b 12492static int
b8cecdf5 12493intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12494 struct intel_crtc_state *pipe_config)
ee7b9f93 12495{
b359283a 12496 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12497 struct intel_encoder *encoder;
da3ced29 12498 struct drm_connector *connector;
0b901879 12499 struct drm_connector_state *connector_state;
d328c9d7 12500 int base_bpp, ret = -EINVAL;
0b901879 12501 int i;
e29c22c0 12502 bool retry = true;
ee7b9f93 12503
83a57153 12504 clear_intel_crtc_state(pipe_config);
7758a113 12505
e143a21c
DV
12506 pipe_config->cpu_transcoder =
12507 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12508
2960bc9c
ID
12509 /*
12510 * Sanitize sync polarity flags based on requested ones. If neither
12511 * positive or negative polarity is requested, treat this as meaning
12512 * negative polarity.
12513 */
2d112de7 12514 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12515 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12516 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12517
2d112de7 12518 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12519 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12520 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12521
d328c9d7
DV
12522 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12523 pipe_config);
12524 if (base_bpp < 0)
4e53c2e0
DV
12525 goto fail;
12526
e41a56be
VS
12527 /*
12528 * Determine the real pipe dimensions. Note that stereo modes can
12529 * increase the actual pipe size due to the frame doubling and
12530 * insertion of additional space for blanks between the frame. This
12531 * is stored in the crtc timings. We use the requested mode to do this
12532 * computation to clearly distinguish it from the adjusted mode, which
12533 * can be changed by the connectors in the below retry loop.
12534 */
2d112de7 12535 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12536 &pipe_config->pipe_src_w,
12537 &pipe_config->pipe_src_h);
e41a56be 12538
e29c22c0 12539encoder_retry:
ef1b460d 12540 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12541 pipe_config->port_clock = 0;
ef1b460d 12542 pipe_config->pixel_multiplier = 1;
ff9a6750 12543
135c81b8 12544 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12545 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12546 CRTC_STEREO_DOUBLE);
135c81b8 12547
7758a113
DV
12548 /* Pass our mode to the connectors and the CRTC to give them a chance to
12549 * adjust it according to limitations or connector properties, and also
12550 * a chance to reject the mode entirely.
47f1c6c9 12551 */
da3ced29 12552 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12553 if (connector_state->crtc != crtc)
7758a113 12554 continue;
7ae89233 12555
0b901879
ACO
12556 encoder = to_intel_encoder(connector_state->best_encoder);
12557
efea6e8e
DV
12558 if (!(encoder->compute_config(encoder, pipe_config))) {
12559 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12560 goto fail;
12561 }
ee7b9f93 12562 }
47f1c6c9 12563
ff9a6750
DV
12564 /* Set default port clock if not overwritten by the encoder. Needs to be
12565 * done afterwards in case the encoder adjusts the mode. */
12566 if (!pipe_config->port_clock)
2d112de7 12567 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12568 * pipe_config->pixel_multiplier;
ff9a6750 12569
a43f6e0f 12570 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12571 if (ret < 0) {
7758a113
DV
12572 DRM_DEBUG_KMS("CRTC fixup failed\n");
12573 goto fail;
ee7b9f93 12574 }
e29c22c0
DV
12575
12576 if (ret == RETRY) {
12577 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12578 ret = -EINVAL;
12579 goto fail;
12580 }
12581
12582 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12583 retry = false;
12584 goto encoder_retry;
12585 }
12586
e8fa4270
DV
12587 /* Dithering seems to not pass-through bits correctly when it should, so
12588 * only enable it on 6bpc panels. */
12589 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12590 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12591 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12592
7758a113 12593fail:
548ee15b 12594 return ret;
ee7b9f93 12595}
47f1c6c9 12596
ea9d758d 12597static void
4740b0f2 12598intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12599{
0a9ab303
ACO
12600 struct drm_crtc *crtc;
12601 struct drm_crtc_state *crtc_state;
8a75d157 12602 int i;
ea9d758d 12603
7668851f 12604 /* Double check state. */
8a75d157 12605 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12606 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12607
12608 /* Update hwmode for vblank functions */
12609 if (crtc->state->active)
12610 crtc->hwmode = crtc->state->adjusted_mode;
12611 else
12612 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12613
12614 /*
12615 * Update legacy state to satisfy fbc code. This can
12616 * be removed when fbc uses the atomic state.
12617 */
12618 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12619 struct drm_plane_state *plane_state = crtc->primary->state;
12620
12621 crtc->primary->fb = plane_state->fb;
12622 crtc->x = plane_state->src_x >> 16;
12623 crtc->y = plane_state->src_y >> 16;
12624 }
ea9d758d 12625 }
ea9d758d
DV
12626}
12627
3bd26263 12628static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12629{
3bd26263 12630 int diff;
f1f644dc
JB
12631
12632 if (clock1 == clock2)
12633 return true;
12634
12635 if (!clock1 || !clock2)
12636 return false;
12637
12638 diff = abs(clock1 - clock2);
12639
12640 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12641 return true;
12642
12643 return false;
12644}
12645
25c5b266
DV
12646#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12647 list_for_each_entry((intel_crtc), \
12648 &(dev)->mode_config.crtc_list, \
12649 base.head) \
95150bdf 12650 for_each_if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12651
cfb23ed6
ML
12652static bool
12653intel_compare_m_n(unsigned int m, unsigned int n,
12654 unsigned int m2, unsigned int n2,
12655 bool exact)
12656{
12657 if (m == m2 && n == n2)
12658 return true;
12659
12660 if (exact || !m || !n || !m2 || !n2)
12661 return false;
12662
12663 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12664
31d10b57
ML
12665 if (n > n2) {
12666 while (n > n2) {
cfb23ed6
ML
12667 m2 <<= 1;
12668 n2 <<= 1;
12669 }
31d10b57
ML
12670 } else if (n < n2) {
12671 while (n < n2) {
cfb23ed6
ML
12672 m <<= 1;
12673 n <<= 1;
12674 }
12675 }
12676
31d10b57
ML
12677 if (n != n2)
12678 return false;
12679
12680 return intel_fuzzy_clock_check(m, m2);
cfb23ed6
ML
12681}
12682
12683static bool
12684intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12685 struct intel_link_m_n *m2_n2,
12686 bool adjust)
12687{
12688 if (m_n->tu == m2_n2->tu &&
12689 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12690 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12691 intel_compare_m_n(m_n->link_m, m_n->link_n,
12692 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12693 if (adjust)
12694 *m2_n2 = *m_n;
12695
12696 return true;
12697 }
12698
12699 return false;
12700}
12701
0e8ffe1b 12702static bool
2fa2fe9a 12703intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12704 struct intel_crtc_state *current_config,
cfb23ed6
ML
12705 struct intel_crtc_state *pipe_config,
12706 bool adjust)
0e8ffe1b 12707{
cfb23ed6
ML
12708 bool ret = true;
12709
12710#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12711 do { \
12712 if (!adjust) \
12713 DRM_ERROR(fmt, ##__VA_ARGS__); \
12714 else \
12715 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12716 } while (0)
12717
66e985c0
DV
12718#define PIPE_CONF_CHECK_X(name) \
12719 if (current_config->name != pipe_config->name) { \
cfb23ed6 12720 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12721 "(expected 0x%08x, found 0x%08x)\n", \
12722 current_config->name, \
12723 pipe_config->name); \
cfb23ed6 12724 ret = false; \
66e985c0
DV
12725 }
12726
08a24034
DV
12727#define PIPE_CONF_CHECK_I(name) \
12728 if (current_config->name != pipe_config->name) { \
cfb23ed6 12729 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12730 "(expected %i, found %i)\n", \
12731 current_config->name, \
12732 pipe_config->name); \
cfb23ed6
ML
12733 ret = false; \
12734 }
12735
8106ddbd
ACO
12736#define PIPE_CONF_CHECK_P(name) \
12737 if (current_config->name != pipe_config->name) { \
12738 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12739 "(expected %p, found %p)\n", \
12740 current_config->name, \
12741 pipe_config->name); \
12742 ret = false; \
12743 }
12744
cfb23ed6
ML
12745#define PIPE_CONF_CHECK_M_N(name) \
12746 if (!intel_compare_link_m_n(&current_config->name, \
12747 &pipe_config->name,\
12748 adjust)) { \
12749 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12750 "(expected tu %i gmch %i/%i link %i/%i, " \
12751 "found tu %i, gmch %i/%i link %i/%i)\n", \
12752 current_config->name.tu, \
12753 current_config->name.gmch_m, \
12754 current_config->name.gmch_n, \
12755 current_config->name.link_m, \
12756 current_config->name.link_n, \
12757 pipe_config->name.tu, \
12758 pipe_config->name.gmch_m, \
12759 pipe_config->name.gmch_n, \
12760 pipe_config->name.link_m, \
12761 pipe_config->name.link_n); \
12762 ret = false; \
12763 }
12764
55c561a7
DV
12765/* This is required for BDW+ where there is only one set of registers for
12766 * switching between high and low RR.
12767 * This macro can be used whenever a comparison has to be made between one
12768 * hw state and multiple sw state variables.
12769 */
cfb23ed6
ML
12770#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12771 if (!intel_compare_link_m_n(&current_config->name, \
12772 &pipe_config->name, adjust) && \
12773 !intel_compare_link_m_n(&current_config->alt_name, \
12774 &pipe_config->name, adjust)) { \
12775 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12776 "(expected tu %i gmch %i/%i link %i/%i, " \
12777 "or tu %i gmch %i/%i link %i/%i, " \
12778 "found tu %i, gmch %i/%i link %i/%i)\n", \
12779 current_config->name.tu, \
12780 current_config->name.gmch_m, \
12781 current_config->name.gmch_n, \
12782 current_config->name.link_m, \
12783 current_config->name.link_n, \
12784 current_config->alt_name.tu, \
12785 current_config->alt_name.gmch_m, \
12786 current_config->alt_name.gmch_n, \
12787 current_config->alt_name.link_m, \
12788 current_config->alt_name.link_n, \
12789 pipe_config->name.tu, \
12790 pipe_config->name.gmch_m, \
12791 pipe_config->name.gmch_n, \
12792 pipe_config->name.link_m, \
12793 pipe_config->name.link_n); \
12794 ret = false; \
88adfff1
DV
12795 }
12796
1bd1bd80
DV
12797#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12798 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12799 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12800 "(expected %i, found %i)\n", \
12801 current_config->name & (mask), \
12802 pipe_config->name & (mask)); \
cfb23ed6 12803 ret = false; \
1bd1bd80
DV
12804 }
12805
5e550656
VS
12806#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12807 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12808 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12809 "(expected %i, found %i)\n", \
12810 current_config->name, \
12811 pipe_config->name); \
cfb23ed6 12812 ret = false; \
5e550656
VS
12813 }
12814
bb760063
DV
12815#define PIPE_CONF_QUIRK(quirk) \
12816 ((current_config->quirks | pipe_config->quirks) & (quirk))
12817
eccb140b
DV
12818 PIPE_CONF_CHECK_I(cpu_transcoder);
12819
08a24034
DV
12820 PIPE_CONF_CHECK_I(has_pch_encoder);
12821 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12822 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12823
eb14cb74 12824 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12825 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12826
12827 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12828 PIPE_CONF_CHECK_M_N(dp_m_n);
12829
cfb23ed6
ML
12830 if (current_config->has_drrs)
12831 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12832 } else
12833 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12834
a65347ba
JN
12835 PIPE_CONF_CHECK_I(has_dsi_encoder);
12836
2d112de7
ACO
12837 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12838 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12839 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12840 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12841 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12842 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12843
2d112de7
ACO
12844 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12845 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12846 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12847 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12848 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12849 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12850
c93f54cf 12851 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12852 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09 12853 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
666a4537 12854 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
b5a9fa09 12855 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12856 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12857
9ed109a7
DV
12858 PIPE_CONF_CHECK_I(has_audio);
12859
2d112de7 12860 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12861 DRM_MODE_FLAG_INTERLACE);
12862
bb760063 12863 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12864 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12865 DRM_MODE_FLAG_PHSYNC);
2d112de7 12866 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12867 DRM_MODE_FLAG_NHSYNC);
2d112de7 12868 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12869 DRM_MODE_FLAG_PVSYNC);
2d112de7 12870 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12871 DRM_MODE_FLAG_NVSYNC);
12872 }
045ac3b5 12873
333b8ca8 12874 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12875 /* pfit ratios are autocomputed by the hw on gen4+ */
12876 if (INTEL_INFO(dev)->gen < 4)
7f7d8dd6 12877 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
333b8ca8 12878 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12879
bfd16b2a
ML
12880 if (!adjust) {
12881 PIPE_CONF_CHECK_I(pipe_src_w);
12882 PIPE_CONF_CHECK_I(pipe_src_h);
12883
12884 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12885 if (current_config->pch_pfit.enabled) {
12886 PIPE_CONF_CHECK_X(pch_pfit.pos);
12887 PIPE_CONF_CHECK_X(pch_pfit.size);
12888 }
2fa2fe9a 12889
7aefe2b5
ML
12890 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12891 }
a1b2278e 12892
e59150dc
JB
12893 /* BDW+ don't expose a synchronous way to read the state */
12894 if (IS_HASWELL(dev))
12895 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12896
282740f7
VS
12897 PIPE_CONF_CHECK_I(double_wide);
12898
26804afd
DV
12899 PIPE_CONF_CHECK_X(ddi_pll_sel);
12900
8106ddbd 12901 PIPE_CONF_CHECK_P(shared_dpll);
66e985c0 12902 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12903 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12904 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12905 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12906 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12907 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12908 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12909 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12910 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12911
47eacbab
VS
12912 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12913 PIPE_CONF_CHECK_X(dsi_pll.div);
12914
42571aef
VS
12915 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12916 PIPE_CONF_CHECK_I(pipe_bpp);
12917
2d112de7 12918 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12919 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12920
66e985c0 12921#undef PIPE_CONF_CHECK_X
08a24034 12922#undef PIPE_CONF_CHECK_I
8106ddbd 12923#undef PIPE_CONF_CHECK_P
1bd1bd80 12924#undef PIPE_CONF_CHECK_FLAGS
5e550656 12925#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12926#undef PIPE_CONF_QUIRK
cfb23ed6 12927#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12928
cfb23ed6 12929 return ret;
0e8ffe1b
DV
12930}
12931
e3b247da
VS
12932static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12933 const struct intel_crtc_state *pipe_config)
12934{
12935 if (pipe_config->has_pch_encoder) {
21a727b3 12936 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
e3b247da
VS
12937 &pipe_config->fdi_m_n);
12938 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12939
12940 /*
12941 * FDI already provided one idea for the dotclock.
12942 * Yell if the encoder disagrees.
12943 */
12944 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12945 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12946 fdi_dotclock, dotclock);
12947 }
12948}
12949
c0ead703
ML
12950static void verify_wm_state(struct drm_crtc *crtc,
12951 struct drm_crtc_state *new_state)
08db6652 12952{
e7c84544 12953 struct drm_device *dev = crtc->dev;
08db6652
DL
12954 struct drm_i915_private *dev_priv = dev->dev_private;
12955 struct skl_ddb_allocation hw_ddb, *sw_ddb;
e7c84544
ML
12956 struct skl_ddb_entry *hw_entry, *sw_entry;
12957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12958 const enum pipe pipe = intel_crtc->pipe;
08db6652
DL
12959 int plane;
12960
e7c84544 12961 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
08db6652
DL
12962 return;
12963
12964 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12965 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12966
e7c84544
ML
12967 /* planes */
12968 for_each_plane(dev_priv, pipe, plane) {
12969 hw_entry = &hw_ddb.plane[pipe][plane];
12970 sw_entry = &sw_ddb->plane[pipe][plane];
08db6652 12971
e7c84544 12972 if (skl_ddb_entry_equal(hw_entry, sw_entry))
08db6652
DL
12973 continue;
12974
e7c84544
ML
12975 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12976 "(expected (%u,%u), found (%u,%u))\n",
12977 pipe_name(pipe), plane + 1,
12978 sw_entry->start, sw_entry->end,
12979 hw_entry->start, hw_entry->end);
12980 }
08db6652 12981
e7c84544
ML
12982 /* cursor */
12983 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12984 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652 12985
e7c84544 12986 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
08db6652
DL
12987 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12988 "(expected (%u,%u), found (%u,%u))\n",
12989 pipe_name(pipe),
12990 sw_entry->start, sw_entry->end,
12991 hw_entry->start, hw_entry->end);
12992 }
12993}
12994
91d1b4bd 12995static void
c0ead703 12996verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
8af6cf88 12997{
35dd3c64 12998 struct drm_connector *connector;
8af6cf88 12999
e7c84544 13000 drm_for_each_connector(connector, dev) {
35dd3c64
ML
13001 struct drm_encoder *encoder = connector->encoder;
13002 struct drm_connector_state *state = connector->state;
ad3c558f 13003
e7c84544
ML
13004 if (state->crtc != crtc)
13005 continue;
13006
5a21b665 13007 intel_connector_verify_state(to_intel_connector(connector));
8af6cf88 13008
ad3c558f 13009 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 13010 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 13011 }
91d1b4bd
DV
13012}
13013
13014static void
c0ead703 13015verify_encoder_state(struct drm_device *dev)
91d1b4bd
DV
13016{
13017 struct intel_encoder *encoder;
13018 struct intel_connector *connector;
8af6cf88 13019
b2784e15 13020 for_each_intel_encoder(dev, encoder) {
8af6cf88 13021 bool enabled = false;
4d20cd86 13022 enum pipe pipe;
8af6cf88
DV
13023
13024 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13025 encoder->base.base.id,
8e329a03 13026 encoder->base.name);
8af6cf88 13027
3a3371ff 13028 for_each_intel_connector(dev, connector) {
4d20cd86 13029 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
13030 continue;
13031 enabled = true;
ad3c558f
ML
13032
13033 I915_STATE_WARN(connector->base.state->crtc !=
13034 encoder->base.crtc,
13035 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 13036 }
0e32b39c 13037
e2c719b7 13038 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
13039 "encoder's enabled state mismatch "
13040 "(expected %i, found %i)\n",
13041 !!encoder->base.crtc, enabled);
7c60d198
ML
13042
13043 if (!encoder->base.crtc) {
4d20cd86 13044 bool active;
7c60d198 13045
4d20cd86
ML
13046 active = encoder->get_hw_state(encoder, &pipe);
13047 I915_STATE_WARN(active,
13048 "encoder detached but still enabled on pipe %c.\n",
13049 pipe_name(pipe));
7c60d198 13050 }
8af6cf88 13051 }
91d1b4bd
DV
13052}
13053
13054static void
c0ead703
ML
13055verify_crtc_state(struct drm_crtc *crtc,
13056 struct drm_crtc_state *old_crtc_state,
13057 struct drm_crtc_state *new_crtc_state)
91d1b4bd 13058{
e7c84544 13059 struct drm_device *dev = crtc->dev;
fbee40df 13060 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 13061 struct intel_encoder *encoder;
e7c84544
ML
13062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13063 struct intel_crtc_state *pipe_config, *sw_config;
13064 struct drm_atomic_state *old_state;
13065 bool active;
045ac3b5 13066
e7c84544
ML
13067 old_state = old_crtc_state->state;
13068 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13069 pipe_config = to_intel_crtc_state(old_crtc_state);
13070 memset(pipe_config, 0, sizeof(*pipe_config));
13071 pipe_config->base.crtc = crtc;
13072 pipe_config->base.state = old_state;
8af6cf88 13073
78108b7c 13074 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
8af6cf88 13075
e7c84544 13076 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
d62cf62a 13077
e7c84544
ML
13078 /* hw state is inconsistent with the pipe quirk */
13079 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13080 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13081 active = new_crtc_state->active;
6c49f241 13082
e7c84544
ML
13083 I915_STATE_WARN(new_crtc_state->active != active,
13084 "crtc active state doesn't match with hw state "
13085 "(expected %i, found %i)\n", new_crtc_state->active, active);
0e8ffe1b 13086
e7c84544
ML
13087 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13088 "transitional active state does not match atomic hw state "
13089 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
4d20cd86 13090
e7c84544
ML
13091 for_each_encoder_on_crtc(dev, crtc, encoder) {
13092 enum pipe pipe;
4d20cd86 13093
e7c84544
ML
13094 active = encoder->get_hw_state(encoder, &pipe);
13095 I915_STATE_WARN(active != new_crtc_state->active,
13096 "[ENCODER:%i] active %i with crtc active %i\n",
13097 encoder->base.base.id, active, new_crtc_state->active);
4d20cd86 13098
e7c84544
ML
13099 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13100 "Encoder connected to wrong pipe %c\n",
13101 pipe_name(pipe));
4d20cd86 13102
e7c84544
ML
13103 if (active)
13104 encoder->get_config(encoder, pipe_config);
13105 }
53d9f4e9 13106
e7c84544
ML
13107 if (!new_crtc_state->active)
13108 return;
cfb23ed6 13109
e7c84544 13110 intel_pipe_config_sanity_check(dev_priv, pipe_config);
e3b247da 13111
e7c84544
ML
13112 sw_config = to_intel_crtc_state(crtc->state);
13113 if (!intel_pipe_config_compare(dev, sw_config,
13114 pipe_config, false)) {
13115 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13116 intel_dump_pipe_config(intel_crtc, pipe_config,
13117 "[hw state]");
13118 intel_dump_pipe_config(intel_crtc, sw_config,
13119 "[sw state]");
8af6cf88
DV
13120 }
13121}
13122
91d1b4bd 13123static void
c0ead703
ML
13124verify_single_dpll_state(struct drm_i915_private *dev_priv,
13125 struct intel_shared_dpll *pll,
13126 struct drm_crtc *crtc,
13127 struct drm_crtc_state *new_state)
91d1b4bd 13128{
91d1b4bd 13129 struct intel_dpll_hw_state dpll_hw_state;
e7c84544
ML
13130 unsigned crtc_mask;
13131 bool active;
5358901f 13132
e7c84544 13133 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
5358901f 13134
e7c84544 13135 DRM_DEBUG_KMS("%s\n", pll->name);
5358901f 13136
e7c84544 13137 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
5358901f 13138
e7c84544
ML
13139 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13140 I915_STATE_WARN(!pll->on && pll->active_mask,
13141 "pll in active use but not on in sw tracking\n");
13142 I915_STATE_WARN(pll->on && !pll->active_mask,
13143 "pll is on but not used by any active crtc\n");
13144 I915_STATE_WARN(pll->on != active,
13145 "pll on state mismatch (expected %i, found %i)\n",
13146 pll->on, active);
13147 }
5358901f 13148
e7c84544 13149 if (!crtc) {
2dd66ebd 13150 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
e7c84544
ML
13151 "more active pll users than references: %x vs %x\n",
13152 pll->active_mask, pll->config.crtc_mask);
5358901f 13153
e7c84544
ML
13154 return;
13155 }
13156
13157 crtc_mask = 1 << drm_crtc_index(crtc);
13158
13159 if (new_state->active)
13160 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13161 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13162 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13163 else
13164 I915_STATE_WARN(pll->active_mask & crtc_mask,
13165 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13166 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
2dd66ebd 13167
e7c84544
ML
13168 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13169 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13170 crtc_mask, pll->config.crtc_mask);
66e985c0 13171
e7c84544
ML
13172 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13173 &dpll_hw_state,
13174 sizeof(dpll_hw_state)),
13175 "pll hw state mismatch\n");
13176}
13177
13178static void
c0ead703
ML
13179verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13180 struct drm_crtc_state *old_crtc_state,
13181 struct drm_crtc_state *new_crtc_state)
e7c84544
ML
13182{
13183 struct drm_i915_private *dev_priv = dev->dev_private;
13184 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13185 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13186
13187 if (new_state->shared_dpll)
c0ead703 13188 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
e7c84544
ML
13189
13190 if (old_state->shared_dpll &&
13191 old_state->shared_dpll != new_state->shared_dpll) {
13192 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13193 struct intel_shared_dpll *pll = old_state->shared_dpll;
13194
13195 I915_STATE_WARN(pll->active_mask & crtc_mask,
13196 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13197 pipe_name(drm_crtc_index(crtc)));
13198 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13199 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13200 pipe_name(drm_crtc_index(crtc)));
5358901f 13201 }
8af6cf88
DV
13202}
13203
e7c84544 13204static void
c0ead703 13205intel_modeset_verify_crtc(struct drm_crtc *crtc,
e7c84544
ML
13206 struct drm_crtc_state *old_state,
13207 struct drm_crtc_state *new_state)
13208{
5a21b665
DV
13209 if (!needs_modeset(new_state) &&
13210 !to_intel_crtc_state(new_state)->update_pipe)
13211 return;
13212
c0ead703 13213 verify_wm_state(crtc, new_state);
5a21b665 13214 verify_connector_state(crtc->dev, crtc);
c0ead703
ML
13215 verify_crtc_state(crtc, old_state, new_state);
13216 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
e7c84544
ML
13217}
13218
13219static void
c0ead703 13220verify_disabled_dpll_state(struct drm_device *dev)
e7c84544
ML
13221{
13222 struct drm_i915_private *dev_priv = dev->dev_private;
13223 int i;
13224
13225 for (i = 0; i < dev_priv->num_shared_dpll; i++)
c0ead703 13226 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
e7c84544
ML
13227}
13228
13229static void
c0ead703 13230intel_modeset_verify_disabled(struct drm_device *dev)
e7c84544 13231{
c0ead703
ML
13232 verify_encoder_state(dev);
13233 verify_connector_state(dev, NULL);
13234 verify_disabled_dpll_state(dev);
e7c84544
ML
13235}
13236
80715b2f
VS
13237static void update_scanline_offset(struct intel_crtc *crtc)
13238{
13239 struct drm_device *dev = crtc->base.dev;
13240
13241 /*
13242 * The scanline counter increments at the leading edge of hsync.
13243 *
13244 * On most platforms it starts counting from vtotal-1 on the
13245 * first active line. That means the scanline counter value is
13246 * always one less than what we would expect. Ie. just after
13247 * start of vblank, which also occurs at start of hsync (on the
13248 * last active line), the scanline counter will read vblank_start-1.
13249 *
13250 * On gen2 the scanline counter starts counting from 1 instead
13251 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13252 * to keep the value positive), instead of adding one.
13253 *
13254 * On HSW+ the behaviour of the scanline counter depends on the output
13255 * type. For DP ports it behaves like most other platforms, but on HDMI
13256 * there's an extra 1 line difference. So we need to add two instead of
13257 * one to the value.
13258 */
13259 if (IS_GEN2(dev)) {
124abe07 13260 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
13261 int vtotal;
13262
124abe07
VS
13263 vtotal = adjusted_mode->crtc_vtotal;
13264 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
13265 vtotal /= 2;
13266
13267 crtc->scanline_offset = vtotal - 1;
13268 } else if (HAS_DDI(dev) &&
409ee761 13269 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
13270 crtc->scanline_offset = 2;
13271 } else
13272 crtc->scanline_offset = 1;
13273}
13274
ad421372 13275static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 13276{
225da59b 13277 struct drm_device *dev = state->dev;
ed6739ef 13278 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 13279 struct intel_shared_dpll_config *shared_dpll = NULL;
0a9ab303
ACO
13280 struct drm_crtc *crtc;
13281 struct drm_crtc_state *crtc_state;
0a9ab303 13282 int i;
ed6739ef
ACO
13283
13284 if (!dev_priv->display.crtc_compute_clock)
ad421372 13285 return;
ed6739ef 13286
0a9ab303 13287 for_each_crtc_in_state(state, crtc, crtc_state, i) {
fb1a38a9 13288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8106ddbd
ACO
13289 struct intel_shared_dpll *old_dpll =
13290 to_intel_crtc_state(crtc->state)->shared_dpll;
0a9ab303 13291
fb1a38a9 13292 if (!needs_modeset(crtc_state))
225da59b
ACO
13293 continue;
13294
8106ddbd 13295 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
fb1a38a9 13296
8106ddbd 13297 if (!old_dpll)
fb1a38a9 13298 continue;
0a9ab303 13299
ad421372
ML
13300 if (!shared_dpll)
13301 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 13302
8106ddbd 13303 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
ad421372 13304 }
ed6739ef
ACO
13305}
13306
99d736a2
ML
13307/*
13308 * This implements the workaround described in the "notes" section of the mode
13309 * set sequence documentation. When going from no pipes or single pipe to
13310 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13311 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13312 */
13313static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13314{
13315 struct drm_crtc_state *crtc_state;
13316 struct intel_crtc *intel_crtc;
13317 struct drm_crtc *crtc;
13318 struct intel_crtc_state *first_crtc_state = NULL;
13319 struct intel_crtc_state *other_crtc_state = NULL;
13320 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13321 int i;
13322
13323 /* look at all crtc's that are going to be enabled in during modeset */
13324 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13325 intel_crtc = to_intel_crtc(crtc);
13326
13327 if (!crtc_state->active || !needs_modeset(crtc_state))
13328 continue;
13329
13330 if (first_crtc_state) {
13331 other_crtc_state = to_intel_crtc_state(crtc_state);
13332 break;
13333 } else {
13334 first_crtc_state = to_intel_crtc_state(crtc_state);
13335 first_pipe = intel_crtc->pipe;
13336 }
13337 }
13338
13339 /* No workaround needed? */
13340 if (!first_crtc_state)
13341 return 0;
13342
13343 /* w/a possibly needed, check how many crtc's are already enabled. */
13344 for_each_intel_crtc(state->dev, intel_crtc) {
13345 struct intel_crtc_state *pipe_config;
13346
13347 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13348 if (IS_ERR(pipe_config))
13349 return PTR_ERR(pipe_config);
13350
13351 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13352
13353 if (!pipe_config->base.active ||
13354 needs_modeset(&pipe_config->base))
13355 continue;
13356
13357 /* 2 or more enabled crtcs means no need for w/a */
13358 if (enabled_pipe != INVALID_PIPE)
13359 return 0;
13360
13361 enabled_pipe = intel_crtc->pipe;
13362 }
13363
13364 if (enabled_pipe != INVALID_PIPE)
13365 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13366 else if (other_crtc_state)
13367 other_crtc_state->hsw_workaround_pipe = first_pipe;
13368
13369 return 0;
13370}
13371
27c329ed
ML
13372static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13373{
13374 struct drm_crtc *crtc;
13375 struct drm_crtc_state *crtc_state;
13376 int ret = 0;
13377
13378 /* add all active pipes to the state */
13379 for_each_crtc(state->dev, crtc) {
13380 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13381 if (IS_ERR(crtc_state))
13382 return PTR_ERR(crtc_state);
13383
13384 if (!crtc_state->active || needs_modeset(crtc_state))
13385 continue;
13386
13387 crtc_state->mode_changed = true;
13388
13389 ret = drm_atomic_add_affected_connectors(state, crtc);
13390 if (ret)
13391 break;
13392
13393 ret = drm_atomic_add_affected_planes(state, crtc);
13394 if (ret)
13395 break;
13396 }
13397
13398 return ret;
13399}
13400
c347a676 13401static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd 13402{
565602d7
ML
13403 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13404 struct drm_i915_private *dev_priv = state->dev->dev_private;
13405 struct drm_crtc *crtc;
13406 struct drm_crtc_state *crtc_state;
13407 int ret = 0, i;
054518dd 13408
b359283a
ML
13409 if (!check_digital_port_conflicts(state)) {
13410 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13411 return -EINVAL;
13412 }
13413
565602d7
ML
13414 intel_state->modeset = true;
13415 intel_state->active_crtcs = dev_priv->active_crtcs;
13416
13417 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13418 if (crtc_state->active)
13419 intel_state->active_crtcs |= 1 << i;
13420 else
13421 intel_state->active_crtcs &= ~(1 << i);
8b4a7d05
MR
13422
13423 if (crtc_state->active != crtc->state->active)
13424 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
565602d7
ML
13425 }
13426
054518dd
ACO
13427 /*
13428 * See if the config requires any additional preparation, e.g.
13429 * to adjust global state with pipes off. We need to do this
13430 * here so we can get the modeset_pipe updated config for the new
13431 * mode set on this crtc. For other crtcs we need to use the
13432 * adjusted_mode bits in the crtc directly.
13433 */
27c329ed 13434 if (dev_priv->display.modeset_calc_cdclk) {
c89e39f3 13435 if (!intel_state->cdclk_pll_vco)
63911d72 13436 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
b2045352
VS
13437 if (!intel_state->cdclk_pll_vco)
13438 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
c89e39f3 13439
27c329ed 13440 ret = dev_priv->display.modeset_calc_cdclk(state);
c89e39f3
CT
13441 if (ret < 0)
13442 return ret;
27c329ed 13443
c89e39f3 13444 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 13445 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
27c329ed
ML
13446 ret = intel_modeset_all_pipes(state);
13447
13448 if (ret < 0)
054518dd 13449 return ret;
e8788cbc
ML
13450
13451 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13452 intel_state->cdclk, intel_state->dev_cdclk);
27c329ed 13453 } else
1a617b77 13454 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
054518dd 13455
ad421372 13456 intel_modeset_clear_plls(state);
054518dd 13457
565602d7 13458 if (IS_HASWELL(dev_priv))
ad421372 13459 return haswell_mode_set_planes_workaround(state);
99d736a2 13460
ad421372 13461 return 0;
c347a676
ACO
13462}
13463
aa363136
MR
13464/*
13465 * Handle calculation of various watermark data at the end of the atomic check
13466 * phase. The code here should be run after the per-crtc and per-plane 'check'
13467 * handlers to ensure that all derived state has been updated.
13468 */
55994c2c 13469static int calc_watermark_data(struct drm_atomic_state *state)
aa363136
MR
13470{
13471 struct drm_device *dev = state->dev;
98d39494 13472 struct drm_i915_private *dev_priv = to_i915(dev);
98d39494
MR
13473
13474 /* Is there platform-specific watermark information to calculate? */
13475 if (dev_priv->display.compute_global_watermarks)
55994c2c
MR
13476 return dev_priv->display.compute_global_watermarks(state);
13477
13478 return 0;
aa363136
MR
13479}
13480
74c090b1
ML
13481/**
13482 * intel_atomic_check - validate state object
13483 * @dev: drm device
13484 * @state: state to validate
13485 */
13486static int intel_atomic_check(struct drm_device *dev,
13487 struct drm_atomic_state *state)
c347a676 13488{
dd8b3bdb 13489 struct drm_i915_private *dev_priv = to_i915(dev);
aa363136 13490 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
c347a676
ACO
13491 struct drm_crtc *crtc;
13492 struct drm_crtc_state *crtc_state;
13493 int ret, i;
61333b60 13494 bool any_ms = false;
c347a676 13495
74c090b1 13496 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13497 if (ret)
13498 return ret;
13499
c347a676 13500 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13501 struct intel_crtc_state *pipe_config =
13502 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13503
13504 /* Catch I915_MODE_FLAG_INHERITED */
13505 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13506 crtc_state->mode_changed = true;
cfb23ed6 13507
af4a879e 13508 if (!needs_modeset(crtc_state))
c347a676
ACO
13509 continue;
13510
af4a879e
DV
13511 if (!crtc_state->enable) {
13512 any_ms = true;
cfb23ed6 13513 continue;
af4a879e 13514 }
cfb23ed6 13515
26495481
DV
13516 /* FIXME: For only active_changed we shouldn't need to do any
13517 * state recomputation at all. */
13518
1ed51de9
DV
13519 ret = drm_atomic_add_affected_connectors(state, crtc);
13520 if (ret)
13521 return ret;
b359283a 13522
cfb23ed6 13523 ret = intel_modeset_pipe_config(crtc, pipe_config);
25aa1c39
ML
13524 if (ret) {
13525 intel_dump_pipe_config(to_intel_crtc(crtc),
13526 pipe_config, "[failed]");
c347a676 13527 return ret;
25aa1c39 13528 }
c347a676 13529
73831236 13530 if (i915.fastboot &&
dd8b3bdb 13531 intel_pipe_config_compare(dev,
cfb23ed6 13532 to_intel_crtc_state(crtc->state),
1ed51de9 13533 pipe_config, true)) {
26495481 13534 crtc_state->mode_changed = false;
bfd16b2a 13535 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13536 }
13537
af4a879e 13538 if (needs_modeset(crtc_state))
26495481 13539 any_ms = true;
cfb23ed6 13540
af4a879e
DV
13541 ret = drm_atomic_add_affected_planes(state, crtc);
13542 if (ret)
13543 return ret;
61333b60 13544
26495481
DV
13545 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13546 needs_modeset(crtc_state) ?
13547 "[modeset]" : "[fastset]");
c347a676
ACO
13548 }
13549
61333b60
ML
13550 if (any_ms) {
13551 ret = intel_modeset_checks(state);
13552
13553 if (ret)
13554 return ret;
27c329ed 13555 } else
dd8b3bdb 13556 intel_state->cdclk = dev_priv->cdclk_freq;
76305b1a 13557
dd8b3bdb 13558 ret = drm_atomic_helper_check_planes(dev, state);
aa363136
MR
13559 if (ret)
13560 return ret;
13561
f51be2e0 13562 intel_fbc_choose_crtc(dev_priv, state);
55994c2c 13563 return calc_watermark_data(state);
054518dd
ACO
13564}
13565
5008e874
ML
13566static int intel_atomic_prepare_commit(struct drm_device *dev,
13567 struct drm_atomic_state *state,
81072bfd 13568 bool nonblock)
5008e874 13569{
7580d774
ML
13570 struct drm_i915_private *dev_priv = dev->dev_private;
13571 struct drm_plane_state *plane_state;
5008e874 13572 struct drm_crtc_state *crtc_state;
7580d774 13573 struct drm_plane *plane;
5008e874
ML
13574 struct drm_crtc *crtc;
13575 int i, ret;
13576
5a21b665
DV
13577 if (nonblock) {
13578 DRM_DEBUG_KMS("i915 does not yet support nonblocking commit\n");
13579 return -EINVAL;
13580 }
a6747b73 13581
5a21b665
DV
13582 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13583 if (state->legacy_cursor_update)
a6747b73
ML
13584 continue;
13585
5a21b665
DV
13586 ret = intel_crtc_wait_for_pending_flips(crtc);
13587 if (ret)
13588 return ret;
5008e874 13589
5a21b665
DV
13590 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13591 flush_workqueue(dev_priv->wq);
d55dbd06
ML
13592 }
13593
f935675f
ML
13594 ret = mutex_lock_interruptible(&dev->struct_mutex);
13595 if (ret)
13596 return ret;
13597
5008e874 13598 ret = drm_atomic_helper_prepare_planes(dev, state);
f7e5838b 13599 mutex_unlock(&dev->struct_mutex);
7580d774 13600
21daaeee 13601 if (!ret && !nonblock) {
7580d774
ML
13602 for_each_plane_in_state(state, plane, plane_state, i) {
13603 struct intel_plane_state *intel_plane_state =
13604 to_intel_plane_state(plane_state);
13605
13606 if (!intel_plane_state->wait_req)
13607 continue;
13608
13609 ret = __i915_wait_request(intel_plane_state->wait_req,
299259a3 13610 true, NULL, NULL);
f7e5838b 13611 if (ret) {
f4457ae7
CW
13612 /* Any hang should be swallowed by the wait */
13613 WARN_ON(ret == -EIO);
f7e5838b
CW
13614 mutex_lock(&dev->struct_mutex);
13615 drm_atomic_helper_cleanup_planes(dev, state);
13616 mutex_unlock(&dev->struct_mutex);
7580d774 13617 break;
f7e5838b 13618 }
7580d774 13619 }
7580d774 13620 }
5008e874
ML
13621
13622 return ret;
13623}
13624
a2991414
ML
13625u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
13626{
13627 struct drm_device *dev = crtc->base.dev;
13628
13629 if (!dev->max_vblank_count)
13630 return drm_accurate_vblank_count(&crtc->base);
13631
13632 return dev->driver->get_vblank_counter(dev, crtc->pipe);
13633}
13634
5a21b665
DV
13635static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13636 struct drm_i915_private *dev_priv,
13637 unsigned crtc_mask)
e8861675 13638{
5a21b665
DV
13639 unsigned last_vblank_count[I915_MAX_PIPES];
13640 enum pipe pipe;
13641 int ret;
e8861675 13642
5a21b665
DV
13643 if (!crtc_mask)
13644 return;
e8861675 13645
5a21b665
DV
13646 for_each_pipe(dev_priv, pipe) {
13647 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e8861675 13648
5a21b665 13649 if (!((1 << pipe) & crtc_mask))
e8861675
ML
13650 continue;
13651
5a21b665
DV
13652 ret = drm_crtc_vblank_get(crtc);
13653 if (WARN_ON(ret != 0)) {
13654 crtc_mask &= ~(1 << pipe);
13655 continue;
e8861675
ML
13656 }
13657
5a21b665 13658 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
e8861675
ML
13659 }
13660
5a21b665
DV
13661 for_each_pipe(dev_priv, pipe) {
13662 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13663 long lret;
e8861675 13664
5a21b665
DV
13665 if (!((1 << pipe) & crtc_mask))
13666 continue;
d55dbd06 13667
5a21b665
DV
13668 lret = wait_event_timeout(dev->vblank[pipe].queue,
13669 last_vblank_count[pipe] !=
13670 drm_crtc_vblank_count(crtc),
13671 msecs_to_jiffies(50));
d55dbd06 13672
5a21b665 13673 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
d55dbd06 13674
5a21b665 13675 drm_crtc_vblank_put(crtc);
d55dbd06
ML
13676 }
13677}
13678
5a21b665 13679static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
a6747b73 13680{
5a21b665
DV
13681 /* fb updated, need to unpin old fb */
13682 if (crtc_state->fb_changed)
13683 return true;
a6747b73 13684
5a21b665
DV
13685 /* wm changes, need vblank before final wm's */
13686 if (crtc_state->update_wm_post)
13687 return true;
a6747b73 13688
5a21b665
DV
13689 /*
13690 * cxsr is re-enabled after vblank.
13691 * This is already handled by crtc_state->update_wm_post,
13692 * but added for clarity.
13693 */
13694 if (crtc_state->disable_cxsr)
13695 return true;
a6747b73 13696
5a21b665 13697 return false;
e8861675
ML
13698}
13699
74c090b1
ML
13700/**
13701 * intel_atomic_commit - commit validated state object
13702 * @dev: DRM device
13703 * @state: the top-level driver state object
81072bfd 13704 * @nonblock: nonblocking commit
74c090b1
ML
13705 *
13706 * This function commits a top-level state object that has been validated
13707 * with drm_atomic_helper_check().
13708 *
13709 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13710 * we can only handle plane-related operations and do not yet support
81072bfd 13711 * nonblocking commit.
74c090b1
ML
13712 *
13713 * RETURNS
13714 * Zero for success or -errno.
13715 */
13716static int intel_atomic_commit(struct drm_device *dev,
13717 struct drm_atomic_state *state,
81072bfd 13718 bool nonblock)
a6778b3c 13719{
565602d7 13720 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
fbee40df 13721 struct drm_i915_private *dev_priv = dev->dev_private;
29ceb0e6 13722 struct drm_crtc_state *old_crtc_state;
7580d774 13723 struct drm_crtc *crtc;
5a21b665 13724 struct intel_crtc_state *intel_cstate;
565602d7 13725 int ret = 0, i;
5a21b665
DV
13726 bool hw_check = intel_state->modeset;
13727 unsigned long put_domains[I915_MAX_PIPES] = {};
13728 unsigned crtc_vblank_mask = 0;
a6778b3c 13729
81072bfd 13730 ret = intel_atomic_prepare_commit(dev, state, nonblock);
7580d774
ML
13731 if (ret) {
13732 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
d4afb8cc 13733 return ret;
7580d774 13734 }
d4afb8cc 13735
1c5e19f8 13736 drm_atomic_helper_swap_state(dev, state);
279e99d7 13737 dev_priv->wm.distrust_bios_wm = false;
734fa01f 13738 dev_priv->wm.skl_results = intel_state->wm_results;
a1475e77 13739 intel_shared_dpll_commit(state);
1c5e19f8 13740
565602d7
ML
13741 if (intel_state->modeset) {
13742 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13743 sizeof(intel_state->min_pixclk));
13744 dev_priv->active_crtcs = intel_state->active_crtcs;
1a617b77 13745 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
5a21b665
DV
13746
13747 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
565602d7
ML
13748 }
13749
29ceb0e6 13750 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
a539205a
ML
13751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13752
5a21b665
DV
13753 if (needs_modeset(crtc->state) ||
13754 to_intel_crtc_state(crtc->state)->update_pipe) {
13755 hw_check = true;
13756
13757 put_domains[to_intel_crtc(crtc)->pipe] =
13758 modeset_get_crtc_power_domains(crtc,
13759 to_intel_crtc_state(crtc->state));
13760 }
13761
61333b60
ML
13762 if (!needs_modeset(crtc->state))
13763 continue;
13764
29ceb0e6 13765 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
460da916 13766
29ceb0e6
VS
13767 if (old_crtc_state->active) {
13768 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
a539205a 13769 dev_priv->display.crtc_disable(crtc);
eddfcbcd 13770 intel_crtc->active = false;
58f9c0bc 13771 intel_fbc_disable(intel_crtc);
eddfcbcd 13772 intel_disable_shared_dpll(intel_crtc);
9bbc8258
VS
13773
13774 /*
13775 * Underruns don't always raise
13776 * interrupts, so check manually.
13777 */
13778 intel_check_cpu_fifo_underruns(dev_priv);
13779 intel_check_pch_fifo_underruns(dev_priv);
b9001114
ML
13780
13781 if (!crtc->state->active)
13782 intel_update_watermarks(crtc);
a539205a 13783 }
b8cecdf5 13784 }
7758a113 13785
ea9d758d
DV
13786 /* Only after disabling all output pipelines that will be changed can we
13787 * update the the output configuration. */
4740b0f2 13788 intel_modeset_update_crtc_state(state);
f6e5b160 13789
565602d7 13790 if (intel_state->modeset) {
4740b0f2 13791 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
33c8df89
ML
13792
13793 if (dev_priv->display.modeset_commit_cdclk &&
c89e39f3 13794 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
63911d72 13795 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
33c8df89 13796 dev_priv->display.modeset_commit_cdclk(state);
f6d1973d 13797
c0ead703 13798 intel_modeset_verify_disabled(dev);
4740b0f2 13799 }
47fab737 13800
a6778b3c 13801 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
29ceb0e6 13802 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
f6ac4b2a
ML
13803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13804 bool modeset = needs_modeset(crtc->state);
5a21b665
DV
13805 struct intel_crtc_state *pipe_config =
13806 to_intel_crtc_state(crtc->state);
13807 bool update_pipe = !modeset && pipe_config->update_pipe;
9f836f90 13808
f6ac4b2a 13809 if (modeset && crtc->state->active) {
a539205a
ML
13810 update_scanline_offset(to_intel_crtc(crtc));
13811 dev_priv->display.crtc_enable(crtc);
13812 }
80715b2f 13813
f6ac4b2a 13814 if (!modeset)
29ceb0e6 13815 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
f6ac4b2a 13816
5a21b665
DV
13817 if (crtc->state->active &&
13818 drm_atomic_get_existing_plane_state(state, crtc->primary))
13819 intel_fbc_enable(intel_crtc);
13820
13821 if (crtc->state->active &&
13822 (crtc->state->planes_changed || update_pipe))
13823 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
f6d1973d 13824
5a21b665
DV
13825 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13826 crtc_vblank_mask |= 1 << i;
177246a8
MR
13827 }
13828
d55dbd06
ML
13829 /* FIXME: add subpixel order */
13830
5a21b665
DV
13831 if (!state->legacy_cursor_update)
13832 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13833
13834 /*
13835 * Now that the vblank has passed, we can go ahead and program the
13836 * optimal watermarks on platforms that need two-step watermark
13837 * programming.
13838 *
13839 * TODO: Move this (and other cleanup) to an async worker eventually.
13840 */
13841 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13842 intel_cstate = to_intel_crtc_state(crtc->state);
13843
13844 if (dev_priv->display.optimize_watermarks)
13845 dev_priv->display.optimize_watermarks(intel_cstate);
13846 }
13847
13848 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13849 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13850
13851 if (put_domains[i])
13852 modeset_put_power_domains(dev_priv, put_domains[i]);
13853
13854 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
13855 }
13856
13857 if (intel_state->modeset)
13858 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13859
13860 mutex_lock(&dev->struct_mutex);
13861 drm_atomic_helper_cleanup_planes(dev, state);
13862 mutex_unlock(&dev->struct_mutex);
13863
ee165b1a 13864 drm_atomic_state_free(state);
f30da187 13865
75714940
MK
13866 /* As one of the primary mmio accessors, KMS has a high likelihood
13867 * of triggering bugs in unclaimed access. After we finish
13868 * modesetting, see if an error has been flagged, and if so
13869 * enable debugging for the next modeset - and hope we catch
13870 * the culprit.
13871 *
13872 * XXX note that we assume display power is on at this point.
13873 * This might hold true now but we need to add pm helper to check
13874 * unclaimed only when the hardware is on, as atomic commits
13875 * can happen also when the device is completely off.
13876 */
13877 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13878
74c090b1 13879 return 0;
7f27126e
JB
13880}
13881
c0c36b94
CW
13882void intel_crtc_restore_mode(struct drm_crtc *crtc)
13883{
83a57153
ACO
13884 struct drm_device *dev = crtc->dev;
13885 struct drm_atomic_state *state;
e694eb02 13886 struct drm_crtc_state *crtc_state;
2bfb4627 13887 int ret;
83a57153
ACO
13888
13889 state = drm_atomic_state_alloc(dev);
13890 if (!state) {
78108b7c
VS
13891 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13892 crtc->base.id, crtc->name);
83a57153
ACO
13893 return;
13894 }
13895
e694eb02 13896 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13897
e694eb02
ML
13898retry:
13899 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13900 ret = PTR_ERR_OR_ZERO(crtc_state);
13901 if (!ret) {
13902 if (!crtc_state->active)
13903 goto out;
83a57153 13904
e694eb02 13905 crtc_state->mode_changed = true;
74c090b1 13906 ret = drm_atomic_commit(state);
83a57153
ACO
13907 }
13908
e694eb02
ML
13909 if (ret == -EDEADLK) {
13910 drm_atomic_state_clear(state);
13911 drm_modeset_backoff(state->acquire_ctx);
13912 goto retry;
4ed9fb37 13913 }
4be07317 13914
2bfb4627 13915 if (ret)
e694eb02 13916out:
2bfb4627 13917 drm_atomic_state_free(state);
c0c36b94
CW
13918}
13919
25c5b266
DV
13920#undef for_each_intel_crtc_masked
13921
f6e5b160 13922static const struct drm_crtc_funcs intel_crtc_funcs = {
82cf435b 13923 .gamma_set = drm_atomic_helper_legacy_gamma_set,
74c090b1 13924 .set_config = drm_atomic_helper_set_config,
82cf435b 13925 .set_property = drm_atomic_helper_crtc_set_property,
f6e5b160 13926 .destroy = intel_crtc_destroy,
5a21b665 13927 .page_flip = intel_crtc_page_flip,
1356837e
MR
13928 .atomic_duplicate_state = intel_crtc_duplicate_state,
13929 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13930};
13931
6beb8c23
MR
13932/**
13933 * intel_prepare_plane_fb - Prepare fb for usage on plane
13934 * @plane: drm plane to prepare for
13935 * @fb: framebuffer to prepare for presentation
13936 *
13937 * Prepares a framebuffer for usage on a display plane. Generally this
13938 * involves pinning the underlying object and updating the frontbuffer tracking
13939 * bits. Some older platforms need special physical address handling for
13940 * cursor planes.
13941 *
f935675f
ML
13942 * Must be called with struct_mutex held.
13943 *
6beb8c23
MR
13944 * Returns 0 on success, negative error code on failure.
13945 */
13946int
13947intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13948 const struct drm_plane_state *new_state)
465c120c
MR
13949{
13950 struct drm_device *dev = plane->dev;
844f9111 13951 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13952 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13953 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13954 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13955 int ret = 0;
465c120c 13956
1ee49399 13957 if (!obj && !old_obj)
465c120c
MR
13958 return 0;
13959
5008e874
ML
13960 if (old_obj) {
13961 struct drm_crtc_state *crtc_state =
13962 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13963
13964 /* Big Hammer, we also need to ensure that any pending
13965 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13966 * current scanout is retired before unpinning the old
13967 * framebuffer. Note that we rely on userspace rendering
13968 * into the buffer attached to the pipe they are waiting
13969 * on. If not, userspace generates a GPU hang with IPEHR
13970 * point to the MI_WAIT_FOR_EVENT.
13971 *
13972 * This should only fail upon a hung GPU, in which case we
13973 * can safely continue.
13974 */
13975 if (needs_modeset(crtc_state))
13976 ret = i915_gem_object_wait_rendering(old_obj, true);
f4457ae7
CW
13977 if (ret) {
13978 /* GPU hangs should have been swallowed by the wait */
13979 WARN_ON(ret == -EIO);
f935675f 13980 return ret;
f4457ae7 13981 }
5008e874
ML
13982 }
13983
5a21b665
DV
13984 /* For framebuffer backed by dmabuf, wait for fence */
13985 if (obj && obj->base.dma_buf) {
13986 long lret;
13987
13988 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13989 false, true,
13990 MAX_SCHEDULE_TIMEOUT);
13991 if (lret == -ERESTARTSYS)
13992 return lret;
13993
13994 WARN(lret < 0, "waiting returns %li\n", lret);
13995 }
13996
1ee49399
ML
13997 if (!obj) {
13998 ret = 0;
13999 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
14000 INTEL_INFO(dev)->cursor_needs_physical) {
14001 int align = IS_I830(dev) ? 16 * 1024 : 256;
14002 ret = i915_gem_object_attach_phys(obj, align);
14003 if (ret)
14004 DRM_DEBUG_KMS("failed to attach phys object\n");
14005 } else {
3465c580 14006 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
6beb8c23 14007 }
465c120c 14008
7580d774
ML
14009 if (ret == 0) {
14010 if (obj) {
14011 struct intel_plane_state *plane_state =
14012 to_intel_plane_state(new_state);
14013
14014 i915_gem_request_assign(&plane_state->wait_req,
14015 obj->last_write_req);
14016 }
14017
a9ff8714 14018 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774 14019 }
fdd508a6 14020
6beb8c23
MR
14021 return ret;
14022}
14023
38f3ce3a
MR
14024/**
14025 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14026 * @plane: drm plane to clean up for
14027 * @fb: old framebuffer that was on plane
14028 *
14029 * Cleans up a framebuffer that has just been removed from a plane.
f935675f
ML
14030 *
14031 * Must be called with struct_mutex held.
38f3ce3a
MR
14032 */
14033void
14034intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 14035 const struct drm_plane_state *old_state)
38f3ce3a
MR
14036{
14037 struct drm_device *dev = plane->dev;
1ee49399 14038 struct intel_plane *intel_plane = to_intel_plane(plane);
7580d774 14039 struct intel_plane_state *old_intel_state;
1ee49399
ML
14040 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14041 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 14042
7580d774
ML
14043 old_intel_state = to_intel_plane_state(old_state);
14044
1ee49399 14045 if (!obj && !old_obj)
38f3ce3a
MR
14046 return;
14047
1ee49399
ML
14048 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14049 !INTEL_INFO(dev)->cursor_needs_physical))
3465c580 14050 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
1ee49399
ML
14051
14052 /* prepare_fb aborted? */
14053 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
14054 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
14055 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
7580d774
ML
14056
14057 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
465c120c
MR
14058}
14059
6156a456
CK
14060int
14061skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14062{
14063 int max_scale;
14064 struct drm_device *dev;
14065 struct drm_i915_private *dev_priv;
14066 int crtc_clock, cdclk;
14067
bf8a0af0 14068 if (!intel_crtc || !crtc_state->base.enable)
6156a456
CK
14069 return DRM_PLANE_HELPER_NO_SCALING;
14070
14071 dev = intel_crtc->base.dev;
14072 dev_priv = dev->dev_private;
14073 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 14074 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 14075
54bf1ce6 14076 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
14077 return DRM_PLANE_HELPER_NO_SCALING;
14078
14079 /*
14080 * skl max scale is lower of:
14081 * close to 3 but not 3, -1 is for that purpose
14082 * or
14083 * cdclk/crtc_clock
14084 */
14085 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14086
14087 return max_scale;
14088}
14089
465c120c 14090static int
3c692a41 14091intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 14092 struct intel_crtc_state *crtc_state,
3c692a41
GP
14093 struct intel_plane_state *state)
14094{
2b875c22
MR
14095 struct drm_crtc *crtc = state->base.crtc;
14096 struct drm_framebuffer *fb = state->base.fb;
6156a456 14097 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
14098 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14099 bool can_position = false;
465c120c 14100
693bdc28
VS
14101 if (INTEL_INFO(plane->dev)->gen >= 9) {
14102 /* use scaler when colorkey is not required */
14103 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14104 min_scale = 1;
14105 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14106 }
d8106366 14107 can_position = true;
6156a456 14108 }
d8106366 14109
061e4b8d
ML
14110 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14111 &state->dst, &state->clip,
da20eabd
ML
14112 min_scale, max_scale,
14113 can_position, true,
14114 &state->visible);
14af293f
GP
14115}
14116
5a21b665
DV
14117static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14118 struct drm_crtc_state *old_crtc_state)
14119{
14120 struct drm_device *dev = crtc->dev;
14121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14122 struct intel_crtc_state *old_intel_state =
14123 to_intel_crtc_state(old_crtc_state);
14124 bool modeset = needs_modeset(crtc->state);
14125
14126 /* Perform vblank evasion around commit operation */
14127 intel_pipe_update_start(intel_crtc);
14128
14129 if (modeset)
14130 return;
14131
14132 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14133 intel_color_set_csc(crtc->state);
14134 intel_color_load_luts(crtc->state);
14135 }
14136
14137 if (to_intel_crtc_state(crtc->state)->update_pipe)
14138 intel_update_pipe_config(intel_crtc, old_intel_state);
14139 else if (INTEL_INFO(dev)->gen >= 9)
14140 skl_detach_scalers(intel_crtc);
14141}
14142
14143static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14144 struct drm_crtc_state *old_crtc_state)
14145{
14146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14147
14148 intel_pipe_update_end(intel_crtc, NULL);
14149}
14150
cf4c7c12 14151/**
4a3b8769
MR
14152 * intel_plane_destroy - destroy a plane
14153 * @plane: plane to destroy
cf4c7c12 14154 *
4a3b8769
MR
14155 * Common destruction function for all types of planes (primary, cursor,
14156 * sprite).
cf4c7c12 14157 */
4a3b8769 14158void intel_plane_destroy(struct drm_plane *plane)
465c120c 14159{
69ae561f
VS
14160 if (!plane)
14161 return;
14162
465c120c 14163 drm_plane_cleanup(plane);
69ae561f 14164 kfree(to_intel_plane(plane));
465c120c
MR
14165}
14166
65a3fea0 14167const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
14168 .update_plane = drm_atomic_helper_update_plane,
14169 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 14170 .destroy = intel_plane_destroy,
c196e1d6 14171 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
14172 .atomic_get_property = intel_plane_atomic_get_property,
14173 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
14174 .atomic_duplicate_state = intel_plane_duplicate_state,
14175 .atomic_destroy_state = intel_plane_destroy_state,
14176
465c120c
MR
14177};
14178
14179static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14180 int pipe)
14181{
fca0ce2a
VS
14182 struct intel_plane *primary = NULL;
14183 struct intel_plane_state *state = NULL;
465c120c 14184 const uint32_t *intel_primary_formats;
45e3743a 14185 unsigned int num_formats;
fca0ce2a 14186 int ret;
465c120c
MR
14187
14188 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
fca0ce2a
VS
14189 if (!primary)
14190 goto fail;
465c120c 14191
8e7d688b 14192 state = intel_create_plane_state(&primary->base);
fca0ce2a
VS
14193 if (!state)
14194 goto fail;
8e7d688b 14195 primary->base.state = &state->base;
ea2c67bb 14196
465c120c
MR
14197 primary->can_scale = false;
14198 primary->max_downscale = 1;
6156a456
CK
14199 if (INTEL_INFO(dev)->gen >= 9) {
14200 primary->can_scale = true;
af99ceda 14201 state->scaler_id = -1;
6156a456 14202 }
465c120c
MR
14203 primary->pipe = pipe;
14204 primary->plane = pipe;
a9ff8714 14205 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179 14206 primary->check_plane = intel_check_primary_plane;
465c120c
MR
14207 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14208 primary->plane = !pipe;
14209
6c0fd451
DL
14210 if (INTEL_INFO(dev)->gen >= 9) {
14211 intel_primary_formats = skl_primary_formats;
14212 num_formats = ARRAY_SIZE(skl_primary_formats);
a8d201af
ML
14213
14214 primary->update_plane = skylake_update_primary_plane;
14215 primary->disable_plane = skylake_disable_primary_plane;
14216 } else if (HAS_PCH_SPLIT(dev)) {
14217 intel_primary_formats = i965_primary_formats;
14218 num_formats = ARRAY_SIZE(i965_primary_formats);
14219
14220 primary->update_plane = ironlake_update_primary_plane;
14221 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451 14222 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
14223 intel_primary_formats = i965_primary_formats;
14224 num_formats = ARRAY_SIZE(i965_primary_formats);
a8d201af
ML
14225
14226 primary->update_plane = i9xx_update_primary_plane;
14227 primary->disable_plane = i9xx_disable_primary_plane;
6c0fd451
DL
14228 } else {
14229 intel_primary_formats = i8xx_primary_formats;
14230 num_formats = ARRAY_SIZE(i8xx_primary_formats);
a8d201af
ML
14231
14232 primary->update_plane = i9xx_update_primary_plane;
14233 primary->disable_plane = i9xx_disable_primary_plane;
465c120c
MR
14234 }
14235
38573dc1
VS
14236 if (INTEL_INFO(dev)->gen >= 9)
14237 ret = drm_universal_plane_init(dev, &primary->base, 0,
14238 &intel_plane_funcs,
14239 intel_primary_formats, num_formats,
14240 DRM_PLANE_TYPE_PRIMARY,
14241 "plane 1%c", pipe_name(pipe));
14242 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14243 ret = drm_universal_plane_init(dev, &primary->base, 0,
14244 &intel_plane_funcs,
14245 intel_primary_formats, num_formats,
14246 DRM_PLANE_TYPE_PRIMARY,
14247 "primary %c", pipe_name(pipe));
14248 else
14249 ret = drm_universal_plane_init(dev, &primary->base, 0,
14250 &intel_plane_funcs,
14251 intel_primary_formats, num_formats,
14252 DRM_PLANE_TYPE_PRIMARY,
14253 "plane %c", plane_name(primary->plane));
fca0ce2a
VS
14254 if (ret)
14255 goto fail;
48404c1e 14256
3b7a5119
SJ
14257 if (INTEL_INFO(dev)->gen >= 4)
14258 intel_create_rotation_property(dev, primary);
48404c1e 14259
ea2c67bb
MR
14260 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14261
465c120c 14262 return &primary->base;
fca0ce2a
VS
14263
14264fail:
14265 kfree(state);
14266 kfree(primary);
14267
14268 return NULL;
465c120c
MR
14269}
14270
3b7a5119
SJ
14271void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14272{
14273 if (!dev->mode_config.rotation_property) {
14274 unsigned long flags = BIT(DRM_ROTATE_0) |
14275 BIT(DRM_ROTATE_180);
14276
14277 if (INTEL_INFO(dev)->gen >= 9)
14278 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14279
14280 dev->mode_config.rotation_property =
14281 drm_mode_create_rotation_property(dev, flags);
14282 }
14283 if (dev->mode_config.rotation_property)
14284 drm_object_attach_property(&plane->base.base,
14285 dev->mode_config.rotation_property,
14286 plane->base.state->rotation);
14287}
14288
3d7d6510 14289static int
852e787c 14290intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 14291 struct intel_crtc_state *crtc_state,
852e787c 14292 struct intel_plane_state *state)
3d7d6510 14293{
061e4b8d 14294 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 14295 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 14296 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
b29ec92c 14297 enum pipe pipe = to_intel_plane(plane)->pipe;
757f9a3e
GP
14298 unsigned stride;
14299 int ret;
3d7d6510 14300
061e4b8d
ML
14301 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14302 &state->dst, &state->clip,
3d7d6510
MR
14303 DRM_PLANE_HELPER_NO_SCALING,
14304 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14305 true, true, &state->visible);
757f9a3e
GP
14306 if (ret)
14307 return ret;
14308
757f9a3e
GP
14309 /* if we want to turn off the cursor ignore width and height */
14310 if (!obj)
da20eabd 14311 return 0;
757f9a3e 14312
757f9a3e 14313 /* Check for which cursor types we support */
061e4b8d 14314 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
14315 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14316 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14317 return -EINVAL;
14318 }
14319
ea2c67bb
MR
14320 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14321 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14322 DRM_DEBUG_KMS("buffer is too small\n");
14323 return -ENOMEM;
14324 }
14325
3a656b54 14326 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 14327 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 14328 return -EINVAL;
32b7eeec
MR
14329 }
14330
b29ec92c
VS
14331 /*
14332 * There's something wrong with the cursor on CHV pipe C.
14333 * If it straddles the left edge of the screen then
14334 * moving it away from the edge or disabling it often
14335 * results in a pipe underrun, and often that can lead to
14336 * dead pipe (constant underrun reported, and it scans
14337 * out just a solid color). To recover from that, the
14338 * display power well must be turned off and on again.
14339 * Refuse the put the cursor into that compromised position.
14340 */
14341 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14342 state->visible && state->base.crtc_x < 0) {
14343 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14344 return -EINVAL;
14345 }
14346
da20eabd 14347 return 0;
852e787c 14348}
3d7d6510 14349
a8ad0d8e
ML
14350static void
14351intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 14352 struct drm_crtc *crtc)
a8ad0d8e 14353{
f2858021
ML
14354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14355
14356 intel_crtc->cursor_addr = 0;
55a08b3f 14357 intel_crtc_update_cursor(crtc, NULL);
a8ad0d8e
ML
14358}
14359
f4a2cf29 14360static void
55a08b3f
ML
14361intel_update_cursor_plane(struct drm_plane *plane,
14362 const struct intel_crtc_state *crtc_state,
14363 const struct intel_plane_state *state)
852e787c 14364{
55a08b3f
ML
14365 struct drm_crtc *crtc = crtc_state->base.crtc;
14366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb 14367 struct drm_device *dev = plane->dev;
2b875c22 14368 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14369 uint32_t addr;
852e787c 14370
f4a2cf29 14371 if (!obj)
a912f12f 14372 addr = 0;
f4a2cf29 14373 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14374 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14375 else
a912f12f 14376 addr = obj->phys_handle->busaddr;
852e787c 14377
a912f12f 14378 intel_crtc->cursor_addr = addr;
55a08b3f 14379 intel_crtc_update_cursor(crtc, state);
852e787c
GP
14380}
14381
3d7d6510
MR
14382static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14383 int pipe)
14384{
fca0ce2a
VS
14385 struct intel_plane *cursor = NULL;
14386 struct intel_plane_state *state = NULL;
14387 int ret;
3d7d6510
MR
14388
14389 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
fca0ce2a
VS
14390 if (!cursor)
14391 goto fail;
3d7d6510 14392
8e7d688b 14393 state = intel_create_plane_state(&cursor->base);
fca0ce2a
VS
14394 if (!state)
14395 goto fail;
8e7d688b 14396 cursor->base.state = &state->base;
ea2c67bb 14397
3d7d6510
MR
14398 cursor->can_scale = false;
14399 cursor->max_downscale = 1;
14400 cursor->pipe = pipe;
14401 cursor->plane = pipe;
a9ff8714 14402 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179 14403 cursor->check_plane = intel_check_cursor_plane;
55a08b3f 14404 cursor->update_plane = intel_update_cursor_plane;
a8ad0d8e 14405 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510 14406
fca0ce2a
VS
14407 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14408 &intel_plane_funcs,
14409 intel_cursor_formats,
14410 ARRAY_SIZE(intel_cursor_formats),
38573dc1
VS
14411 DRM_PLANE_TYPE_CURSOR,
14412 "cursor %c", pipe_name(pipe));
fca0ce2a
VS
14413 if (ret)
14414 goto fail;
4398ad45
VS
14415
14416 if (INTEL_INFO(dev)->gen >= 4) {
14417 if (!dev->mode_config.rotation_property)
14418 dev->mode_config.rotation_property =
14419 drm_mode_create_rotation_property(dev,
14420 BIT(DRM_ROTATE_0) |
14421 BIT(DRM_ROTATE_180));
14422 if (dev->mode_config.rotation_property)
14423 drm_object_attach_property(&cursor->base.base,
14424 dev->mode_config.rotation_property,
8e7d688b 14425 state->base.rotation);
4398ad45
VS
14426 }
14427
af99ceda
CK
14428 if (INTEL_INFO(dev)->gen >=9)
14429 state->scaler_id = -1;
14430
ea2c67bb
MR
14431 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14432
3d7d6510 14433 return &cursor->base;
fca0ce2a
VS
14434
14435fail:
14436 kfree(state);
14437 kfree(cursor);
14438
14439 return NULL;
3d7d6510
MR
14440}
14441
549e2bfb
CK
14442static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14443 struct intel_crtc_state *crtc_state)
14444{
14445 int i;
14446 struct intel_scaler *intel_scaler;
14447 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14448
14449 for (i = 0; i < intel_crtc->num_scalers; i++) {
14450 intel_scaler = &scaler_state->scalers[i];
14451 intel_scaler->in_use = 0;
549e2bfb
CK
14452 intel_scaler->mode = PS_SCALER_MODE_DYN;
14453 }
14454
14455 scaler_state->scaler_id = -1;
14456}
14457
b358d0a6 14458static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14459{
fbee40df 14460 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14461 struct intel_crtc *intel_crtc;
f5de6e07 14462 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14463 struct drm_plane *primary = NULL;
14464 struct drm_plane *cursor = NULL;
8563b1e8 14465 int ret;
79e53945 14466
955382f3 14467 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14468 if (intel_crtc == NULL)
14469 return;
14470
f5de6e07
ACO
14471 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14472 if (!crtc_state)
14473 goto fail;
550acefd
ACO
14474 intel_crtc->config = crtc_state;
14475 intel_crtc->base.state = &crtc_state->base;
07878248 14476 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14477
549e2bfb
CK
14478 /* initialize shared scalers */
14479 if (INTEL_INFO(dev)->gen >= 9) {
14480 if (pipe == PIPE_C)
14481 intel_crtc->num_scalers = 1;
14482 else
14483 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14484
14485 skl_init_scalers(dev, intel_crtc, crtc_state);
14486 }
14487
465c120c 14488 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14489 if (!primary)
14490 goto fail;
14491
14492 cursor = intel_cursor_plane_create(dev, pipe);
14493 if (!cursor)
14494 goto fail;
14495
465c120c 14496 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
4d5d72b7
VS
14497 cursor, &intel_crtc_funcs,
14498 "pipe %c", pipe_name(pipe));
3d7d6510
MR
14499 if (ret)
14500 goto fail;
79e53945 14501
1f1c2e24
VS
14502 /*
14503 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14504 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14505 */
80824003
JB
14506 intel_crtc->pipe = pipe;
14507 intel_crtc->plane = pipe;
3a77c4c4 14508 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14509 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14510 intel_crtc->plane = !pipe;
80824003
JB
14511 }
14512
4b0e333e
CW
14513 intel_crtc->cursor_base = ~0;
14514 intel_crtc->cursor_cntl = ~0;
dc41c154 14515 intel_crtc->cursor_size = ~0;
8d7849db 14516
852eb00d
VS
14517 intel_crtc->wm.cxsr_allowed = true;
14518
22fd0fab
JB
14519 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14520 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14521 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14522 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14523
79e53945 14524 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101 14525
8563b1e8
LL
14526 intel_color_init(&intel_crtc->base);
14527
87b6b101 14528 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14529 return;
14530
14531fail:
69ae561f
VS
14532 intel_plane_destroy(primary);
14533 intel_plane_destroy(cursor);
f5de6e07 14534 kfree(crtc_state);
3d7d6510 14535 kfree(intel_crtc);
79e53945
JB
14536}
14537
752aa88a
JB
14538enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14539{
14540 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14541 struct drm_device *dev = connector->base.dev;
752aa88a 14542
51fd371b 14543 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14544
d3babd3f 14545 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14546 return INVALID_PIPE;
14547
14548 return to_intel_crtc(encoder->crtc)->pipe;
14549}
14550
08d7b3d1 14551int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14552 struct drm_file *file)
08d7b3d1 14553{
08d7b3d1 14554 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14555 struct drm_crtc *drmmode_crtc;
c05422d5 14556 struct intel_crtc *crtc;
08d7b3d1 14557
7707e653 14558 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14559
7707e653 14560 if (!drmmode_crtc) {
08d7b3d1 14561 DRM_ERROR("no such CRTC id\n");
3f2c2057 14562 return -ENOENT;
08d7b3d1
CW
14563 }
14564
7707e653 14565 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14566 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14567
c05422d5 14568 return 0;
08d7b3d1
CW
14569}
14570
66a9278e 14571static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14572{
66a9278e
DV
14573 struct drm_device *dev = encoder->base.dev;
14574 struct intel_encoder *source_encoder;
79e53945 14575 int index_mask = 0;
79e53945
JB
14576 int entry = 0;
14577
b2784e15 14578 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14579 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14580 index_mask |= (1 << entry);
14581
79e53945
JB
14582 entry++;
14583 }
4ef69c7a 14584
79e53945
JB
14585 return index_mask;
14586}
14587
4d302442
CW
14588static bool has_edp_a(struct drm_device *dev)
14589{
14590 struct drm_i915_private *dev_priv = dev->dev_private;
14591
14592 if (!IS_MOBILE(dev))
14593 return false;
14594
14595 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14596 return false;
14597
e3589908 14598 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14599 return false;
14600
14601 return true;
14602}
14603
84b4e042
JB
14604static bool intel_crt_present(struct drm_device *dev)
14605{
14606 struct drm_i915_private *dev_priv = dev->dev_private;
14607
884497ed
DL
14608 if (INTEL_INFO(dev)->gen >= 9)
14609 return false;
14610
cf404ce4 14611 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14612 return false;
14613
14614 if (IS_CHERRYVIEW(dev))
14615 return false;
14616
65e472e4
VS
14617 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14618 return false;
14619
70ac54d0
VS
14620 /* DDI E can't be used if DDI A requires 4 lanes */
14621 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14622 return false;
14623
e4abb733 14624 if (!dev_priv->vbt.int_crt_support)
84b4e042
JB
14625 return false;
14626
14627 return true;
14628}
14629
79e53945
JB
14630static void intel_setup_outputs(struct drm_device *dev)
14631{
725e30ad 14632 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14633 struct intel_encoder *encoder;
cb0953d7 14634 bool dpd_is_edp = false;
79e53945 14635
c9093354 14636 intel_lvds_init(dev);
79e53945 14637
84b4e042 14638 if (intel_crt_present(dev))
79935fca 14639 intel_crt_init(dev);
cb0953d7 14640
c776eb2e
VK
14641 if (IS_BROXTON(dev)) {
14642 /*
14643 * FIXME: Broxton doesn't support port detection via the
14644 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14645 * detect the ports.
14646 */
14647 intel_ddi_init(dev, PORT_A);
14648 intel_ddi_init(dev, PORT_B);
14649 intel_ddi_init(dev, PORT_C);
c6c794a2
SS
14650
14651 intel_dsi_init(dev);
c776eb2e 14652 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14653 int found;
14654
de31facd
JB
14655 /*
14656 * Haswell uses DDI functions to detect digital outputs.
14657 * On SKL pre-D0 the strap isn't connected, so we assume
14658 * it's there.
14659 */
77179400 14660 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14661 /* WaIgnoreDDIAStrap: skl */
ef11bdb3 14662 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
0e72a5b5
ED
14663 intel_ddi_init(dev, PORT_A);
14664
14665 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14666 * register */
14667 found = I915_READ(SFUSE_STRAP);
14668
14669 if (found & SFUSE_STRAP_DDIB_DETECTED)
14670 intel_ddi_init(dev, PORT_B);
14671 if (found & SFUSE_STRAP_DDIC_DETECTED)
14672 intel_ddi_init(dev, PORT_C);
14673 if (found & SFUSE_STRAP_DDID_DETECTED)
14674 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14675 /*
14676 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14677 */
ef11bdb3 14678 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
2800e4c2
RV
14679 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14680 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14681 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14682 intel_ddi_init(dev, PORT_E);
14683
0e72a5b5 14684 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14685 int found;
5d8a7752 14686 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14687
14688 if (has_edp_a(dev))
14689 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14690
dc0fa718 14691 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14692 /* PCH SDVOB multiplex with HDMIB */
2a5c0832 14693 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
30ad48b7 14694 if (!found)
e2debe91 14695 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14696 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14697 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14698 }
14699
dc0fa718 14700 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14701 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14702
dc0fa718 14703 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14704 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14705
5eb08b69 14706 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14707 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14708
270b3042 14709 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14710 intel_dp_init(dev, PCH_DP_D, PORT_D);
666a4537 14711 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
e17ac6db
VS
14712 /*
14713 * The DP_DETECTED bit is the latched state of the DDC
14714 * SDA pin at boot. However since eDP doesn't require DDC
14715 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14716 * eDP ports may have been muxed to an alternate function.
14717 * Thus we can't rely on the DP_DETECTED bit alone to detect
14718 * eDP ports. Consult the VBT as well as DP_DETECTED to
14719 * detect eDP ports.
14720 */
e66eb81d 14721 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14722 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14723 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14724 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14725 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14726 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14727
e66eb81d 14728 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14729 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14730 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14731 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14732 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14733 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14734
9418c1f1 14735 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14736 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14737 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14738 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14739 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14740 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14741 }
14742
3cfca973 14743 intel_dsi_init(dev);
09da55dc 14744 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14745 bool found = false;
7d57382e 14746
e2debe91 14747 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14748 DRM_DEBUG_KMS("probing SDVOB\n");
2a5c0832 14749 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
3fec3d2f 14750 if (!found && IS_G4X(dev)) {
b01f2c3a 14751 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14752 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14753 }
27185ae1 14754
3fec3d2f 14755 if (!found && IS_G4X(dev))
ab9d7c30 14756 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14757 }
13520b05
KH
14758
14759 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14760
e2debe91 14761 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14762 DRM_DEBUG_KMS("probing SDVOC\n");
2a5c0832 14763 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
b01f2c3a 14764 }
27185ae1 14765
e2debe91 14766 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14767
3fec3d2f 14768 if (IS_G4X(dev)) {
b01f2c3a 14769 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14770 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14771 }
3fec3d2f 14772 if (IS_G4X(dev))
ab9d7c30 14773 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14774 }
27185ae1 14775
3fec3d2f 14776 if (IS_G4X(dev) &&
e7281eab 14777 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14778 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14779 } else if (IS_GEN2(dev))
79e53945
JB
14780 intel_dvo_init(dev);
14781
103a196f 14782 if (SUPPORTS_TV(dev))
79e53945
JB
14783 intel_tv_init(dev);
14784
0bc12bcb 14785 intel_psr_init(dev);
7c8f8a70 14786
b2784e15 14787 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14788 encoder->base.possible_crtcs = encoder->crtc_mask;
14789 encoder->base.possible_clones =
66a9278e 14790 intel_encoder_clones(encoder);
79e53945 14791 }
47356eb6 14792
dde86e2d 14793 intel_init_pch_refclk(dev);
270b3042
DV
14794
14795 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14796}
14797
14798static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14799{
60a5ca01 14800 struct drm_device *dev = fb->dev;
79e53945 14801 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14802
ef2d633e 14803 drm_framebuffer_cleanup(fb);
60a5ca01 14804 mutex_lock(&dev->struct_mutex);
ef2d633e 14805 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14806 drm_gem_object_unreference(&intel_fb->obj->base);
14807 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14808 kfree(intel_fb);
14809}
14810
14811static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14812 struct drm_file *file,
79e53945
JB
14813 unsigned int *handle)
14814{
14815 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14816 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14817
cc917ab4
CW
14818 if (obj->userptr.mm) {
14819 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14820 return -EINVAL;
14821 }
14822
05394f39 14823 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14824}
14825
86c98588
RV
14826static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14827 struct drm_file *file,
14828 unsigned flags, unsigned color,
14829 struct drm_clip_rect *clips,
14830 unsigned num_clips)
14831{
14832 struct drm_device *dev = fb->dev;
14833 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14834 struct drm_i915_gem_object *obj = intel_fb->obj;
14835
14836 mutex_lock(&dev->struct_mutex);
74b4ea1e 14837 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14838 mutex_unlock(&dev->struct_mutex);
14839
14840 return 0;
14841}
14842
79e53945
JB
14843static const struct drm_framebuffer_funcs intel_fb_funcs = {
14844 .destroy = intel_user_framebuffer_destroy,
14845 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14846 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14847};
14848
b321803d
DL
14849static
14850u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14851 uint32_t pixel_format)
14852{
14853 u32 gen = INTEL_INFO(dev)->gen;
14854
14855 if (gen >= 9) {
ac484963
VS
14856 int cpp = drm_format_plane_cpp(pixel_format, 0);
14857
b321803d
DL
14858 /* "The stride in bytes must not exceed the of the size of 8K
14859 * pixels and 32K bytes."
14860 */
ac484963 14861 return min(8192 * cpp, 32768);
666a4537 14862 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
b321803d
DL
14863 return 32*1024;
14864 } else if (gen >= 4) {
14865 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14866 return 16*1024;
14867 else
14868 return 32*1024;
14869 } else if (gen >= 3) {
14870 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14871 return 8*1024;
14872 else
14873 return 16*1024;
14874 } else {
14875 /* XXX DSPC is limited to 4k tiled */
14876 return 8*1024;
14877 }
14878}
14879
b5ea642a
DV
14880static int intel_framebuffer_init(struct drm_device *dev,
14881 struct intel_framebuffer *intel_fb,
14882 struct drm_mode_fb_cmd2 *mode_cmd,
14883 struct drm_i915_gem_object *obj)
79e53945 14884{
7b49f948 14885 struct drm_i915_private *dev_priv = to_i915(dev);
6761dd31 14886 unsigned int aligned_height;
79e53945 14887 int ret;
b321803d 14888 u32 pitch_limit, stride_alignment;
79e53945 14889
dd4916c5
DV
14890 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14891
2a80eada
DV
14892 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14893 /* Enforce that fb modifier and tiling mode match, but only for
14894 * X-tiled. This is needed for FBC. */
14895 if (!!(obj->tiling_mode == I915_TILING_X) !=
14896 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14897 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14898 return -EINVAL;
14899 }
14900 } else {
14901 if (obj->tiling_mode == I915_TILING_X)
14902 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14903 else if (obj->tiling_mode == I915_TILING_Y) {
14904 DRM_DEBUG("No Y tiling for legacy addfb\n");
14905 return -EINVAL;
14906 }
14907 }
14908
9a8f0a12
TU
14909 /* Passed in modifier sanity checking. */
14910 switch (mode_cmd->modifier[0]) {
14911 case I915_FORMAT_MOD_Y_TILED:
14912 case I915_FORMAT_MOD_Yf_TILED:
14913 if (INTEL_INFO(dev)->gen < 9) {
14914 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14915 mode_cmd->modifier[0]);
14916 return -EINVAL;
14917 }
14918 case DRM_FORMAT_MOD_NONE:
14919 case I915_FORMAT_MOD_X_TILED:
14920 break;
14921 default:
c0f40428
JB
14922 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14923 mode_cmd->modifier[0]);
57cd6508 14924 return -EINVAL;
c16ed4be 14925 }
57cd6508 14926
7b49f948
VS
14927 stride_alignment = intel_fb_stride_alignment(dev_priv,
14928 mode_cmd->modifier[0],
b321803d
DL
14929 mode_cmd->pixel_format);
14930 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14931 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14932 mode_cmd->pitches[0], stride_alignment);
57cd6508 14933 return -EINVAL;
c16ed4be 14934 }
57cd6508 14935
b321803d
DL
14936 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14937 mode_cmd->pixel_format);
a35cdaa0 14938 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14939 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14940 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14941 "tiled" : "linear",
a35cdaa0 14942 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14943 return -EINVAL;
c16ed4be 14944 }
5d7bd705 14945
2a80eada 14946 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14947 mode_cmd->pitches[0] != obj->stride) {
14948 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14949 mode_cmd->pitches[0], obj->stride);
5d7bd705 14950 return -EINVAL;
c16ed4be 14951 }
5d7bd705 14952
57779d06 14953 /* Reject formats not supported by any plane early. */
308e5bcb 14954 switch (mode_cmd->pixel_format) {
57779d06 14955 case DRM_FORMAT_C8:
04b3924d
VS
14956 case DRM_FORMAT_RGB565:
14957 case DRM_FORMAT_XRGB8888:
14958 case DRM_FORMAT_ARGB8888:
57779d06
VS
14959 break;
14960 case DRM_FORMAT_XRGB1555:
c16ed4be 14961 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14962 DRM_DEBUG("unsupported pixel format: %s\n",
14963 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14964 return -EINVAL;
c16ed4be 14965 }
57779d06 14966 break;
57779d06 14967 case DRM_FORMAT_ABGR8888:
666a4537
WB
14968 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14969 INTEL_INFO(dev)->gen < 9) {
6c0fd451
DL
14970 DRM_DEBUG("unsupported pixel format: %s\n",
14971 drm_get_format_name(mode_cmd->pixel_format));
14972 return -EINVAL;
14973 }
14974 break;
14975 case DRM_FORMAT_XBGR8888:
04b3924d 14976 case DRM_FORMAT_XRGB2101010:
57779d06 14977 case DRM_FORMAT_XBGR2101010:
c16ed4be 14978 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14979 DRM_DEBUG("unsupported pixel format: %s\n",
14980 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14981 return -EINVAL;
c16ed4be 14982 }
b5626747 14983 break;
7531208b 14984 case DRM_FORMAT_ABGR2101010:
666a4537 14985 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7531208b
DL
14986 DRM_DEBUG("unsupported pixel format: %s\n",
14987 drm_get_format_name(mode_cmd->pixel_format));
14988 return -EINVAL;
14989 }
14990 break;
04b3924d
VS
14991 case DRM_FORMAT_YUYV:
14992 case DRM_FORMAT_UYVY:
14993 case DRM_FORMAT_YVYU:
14994 case DRM_FORMAT_VYUY:
c16ed4be 14995 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14996 DRM_DEBUG("unsupported pixel format: %s\n",
14997 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14998 return -EINVAL;
c16ed4be 14999 }
57cd6508
CW
15000 break;
15001 default:
4ee62c76
VS
15002 DRM_DEBUG("unsupported pixel format: %s\n",
15003 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
15004 return -EINVAL;
15005 }
15006
90f9a336
VS
15007 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15008 if (mode_cmd->offsets[0] != 0)
15009 return -EINVAL;
15010
ec2c981e 15011 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
15012 mode_cmd->pixel_format,
15013 mode_cmd->modifier[0]);
53155c0a
DV
15014 /* FIXME drm helper for size checks (especially planar formats)? */
15015 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
15016 return -EINVAL;
15017
c7d73f6a
DV
15018 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15019 intel_fb->obj = obj;
15020
2d7a215f
VS
15021 intel_fill_fb_info(dev_priv, &intel_fb->base);
15022
79e53945
JB
15023 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15024 if (ret) {
15025 DRM_ERROR("framebuffer init failed %d\n", ret);
15026 return ret;
15027 }
15028
0b05e1e0
VS
15029 intel_fb->obj->framebuffer_references++;
15030
79e53945
JB
15031 return 0;
15032}
15033
79e53945
JB
15034static struct drm_framebuffer *
15035intel_user_framebuffer_create(struct drm_device *dev,
15036 struct drm_file *filp,
1eb83451 15037 const struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 15038{
dcb1394e 15039 struct drm_framebuffer *fb;
05394f39 15040 struct drm_i915_gem_object *obj;
76dc3769 15041 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 15042
308e5bcb 15043 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 15044 mode_cmd.handles[0]));
c8725226 15045 if (&obj->base == NULL)
cce13ff7 15046 return ERR_PTR(-ENOENT);
79e53945 15047
92907cbb 15048 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
dcb1394e
LW
15049 if (IS_ERR(fb))
15050 drm_gem_object_unreference_unlocked(&obj->base);
15051
15052 return fb;
79e53945
JB
15053}
15054
0695726e 15055#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 15056static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
15057{
15058}
15059#endif
15060
79e53945 15061static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 15062 .fb_create = intel_user_framebuffer_create,
0632fef6 15063 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
15064 .atomic_check = intel_atomic_check,
15065 .atomic_commit = intel_atomic_commit,
de419ab6
ML
15066 .atomic_state_alloc = intel_atomic_state_alloc,
15067 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
15068};
15069
88212941
ID
15070/**
15071 * intel_init_display_hooks - initialize the display modesetting hooks
15072 * @dev_priv: device private
15073 */
15074void intel_init_display_hooks(struct drm_i915_private *dev_priv)
e70236a8 15075{
88212941 15076 if (INTEL_INFO(dev_priv)->gen >= 9) {
bc8d7dff 15077 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15078 dev_priv->display.get_initial_plane_config =
15079 skylake_get_initial_plane_config;
bc8d7dff
DL
15080 dev_priv->display.crtc_compute_clock =
15081 haswell_crtc_compute_clock;
15082 dev_priv->display.crtc_enable = haswell_crtc_enable;
15083 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15084 } else if (HAS_DDI(dev_priv)) {
0e8ffe1b 15085 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
15086 dev_priv->display.get_initial_plane_config =
15087 ironlake_get_initial_plane_config;
797d0259
ACO
15088 dev_priv->display.crtc_compute_clock =
15089 haswell_crtc_compute_clock;
4f771f10
PZ
15090 dev_priv->display.crtc_enable = haswell_crtc_enable;
15091 dev_priv->display.crtc_disable = haswell_crtc_disable;
88212941 15092 } else if (HAS_PCH_SPLIT(dev_priv)) {
0e8ffe1b 15093 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
15094 dev_priv->display.get_initial_plane_config =
15095 ironlake_get_initial_plane_config;
3fb37703
ACO
15096 dev_priv->display.crtc_compute_clock =
15097 ironlake_crtc_compute_clock;
76e5a89c
DV
15098 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15099 dev_priv->display.crtc_disable = ironlake_crtc_disable;
65b3d6a9 15100 } else if (IS_CHERRYVIEW(dev_priv)) {
89b667f8 15101 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15102 dev_priv->display.get_initial_plane_config =
15103 i9xx_get_initial_plane_config;
65b3d6a9
ACO
15104 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15105 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15106 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15107 } else if (IS_VALLEYVIEW(dev_priv)) {
15108 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15109 dev_priv->display.get_initial_plane_config =
15110 i9xx_get_initial_plane_config;
15111 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
89b667f8
JB
15112 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15113 dev_priv->display.crtc_disable = i9xx_crtc_disable;
19ec6693
ACO
15114 } else if (IS_G4X(dev_priv)) {
15115 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15116 dev_priv->display.get_initial_plane_config =
15117 i9xx_get_initial_plane_config;
15118 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15119 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15120 dev_priv->display.crtc_disable = i9xx_crtc_disable;
70e8aa21
ACO
15121 } else if (IS_PINEVIEW(dev_priv)) {
15122 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15123 dev_priv->display.get_initial_plane_config =
15124 i9xx_get_initial_plane_config;
15125 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15126 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15127 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52 15128 } else if (!IS_GEN2(dev_priv)) {
0e8ffe1b 15129 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
15130 dev_priv->display.get_initial_plane_config =
15131 i9xx_get_initial_plane_config;
d6dfee7a 15132 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
15133 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15134 dev_priv->display.crtc_disable = i9xx_crtc_disable;
81c97f52
ACO
15135 } else {
15136 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15137 dev_priv->display.get_initial_plane_config =
15138 i9xx_get_initial_plane_config;
15139 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15140 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15141 dev_priv->display.crtc_disable = i9xx_crtc_disable;
f564048e 15142 }
e70236a8 15143
e70236a8 15144 /* Returns the core display clock speed */
88212941 15145 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1652d19e
VS
15146 dev_priv->display.get_display_clock_speed =
15147 skylake_get_display_clock_speed;
88212941 15148 else if (IS_BROXTON(dev_priv))
acd3f3d3
BP
15149 dev_priv->display.get_display_clock_speed =
15150 broxton_get_display_clock_speed;
88212941 15151 else if (IS_BROADWELL(dev_priv))
1652d19e
VS
15152 dev_priv->display.get_display_clock_speed =
15153 broadwell_get_display_clock_speed;
88212941 15154 else if (IS_HASWELL(dev_priv))
1652d19e
VS
15155 dev_priv->display.get_display_clock_speed =
15156 haswell_get_display_clock_speed;
88212941 15157 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
25eb05fc
JB
15158 dev_priv->display.get_display_clock_speed =
15159 valleyview_get_display_clock_speed;
88212941 15160 else if (IS_GEN5(dev_priv))
b37a6434
VS
15161 dev_priv->display.get_display_clock_speed =
15162 ilk_get_display_clock_speed;
88212941
ID
15163 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15164 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
e70236a8
JB
15165 dev_priv->display.get_display_clock_speed =
15166 i945_get_display_clock_speed;
88212941 15167 else if (IS_GM45(dev_priv))
34edce2f
VS
15168 dev_priv->display.get_display_clock_speed =
15169 gm45_get_display_clock_speed;
88212941 15170 else if (IS_CRESTLINE(dev_priv))
34edce2f
VS
15171 dev_priv->display.get_display_clock_speed =
15172 i965gm_get_display_clock_speed;
88212941 15173 else if (IS_PINEVIEW(dev_priv))
34edce2f
VS
15174 dev_priv->display.get_display_clock_speed =
15175 pnv_get_display_clock_speed;
88212941 15176 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
34edce2f
VS
15177 dev_priv->display.get_display_clock_speed =
15178 g33_get_display_clock_speed;
88212941 15179 else if (IS_I915G(dev_priv))
e70236a8
JB
15180 dev_priv->display.get_display_clock_speed =
15181 i915_get_display_clock_speed;
88212941 15182 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
e70236a8
JB
15183 dev_priv->display.get_display_clock_speed =
15184 i9xx_misc_get_display_clock_speed;
88212941 15185 else if (IS_I915GM(dev_priv))
e70236a8
JB
15186 dev_priv->display.get_display_clock_speed =
15187 i915gm_get_display_clock_speed;
88212941 15188 else if (IS_I865G(dev_priv))
e70236a8
JB
15189 dev_priv->display.get_display_clock_speed =
15190 i865_get_display_clock_speed;
88212941 15191 else if (IS_I85X(dev_priv))
e70236a8 15192 dev_priv->display.get_display_clock_speed =
1b1d2716 15193 i85x_get_display_clock_speed;
623e01e5 15194 else { /* 830 */
88212941 15195 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
15196 dev_priv->display.get_display_clock_speed =
15197 i830_get_display_clock_speed;
623e01e5 15198 }
e70236a8 15199
88212941 15200 if (IS_GEN5(dev_priv)) {
3bb11b53 15201 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
88212941 15202 } else if (IS_GEN6(dev_priv)) {
3bb11b53 15203 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
88212941 15204 } else if (IS_IVYBRIDGE(dev_priv)) {
3bb11b53
SJ
15205 /* FIXME: detect B0+ stepping and use auto training */
15206 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
88212941 15207 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3bb11b53 15208 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
445e780b
VS
15209 }
15210
15211 if (IS_BROADWELL(dev_priv)) {
15212 dev_priv->display.modeset_commit_cdclk =
15213 broadwell_modeset_commit_cdclk;
15214 dev_priv->display.modeset_calc_cdclk =
15215 broadwell_modeset_calc_cdclk;
88212941 15216 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
27c329ed
ML
15217 dev_priv->display.modeset_commit_cdclk =
15218 valleyview_modeset_commit_cdclk;
15219 dev_priv->display.modeset_calc_cdclk =
15220 valleyview_modeset_calc_cdclk;
88212941 15221 } else if (IS_BROXTON(dev_priv)) {
27c329ed
ML
15222 dev_priv->display.modeset_commit_cdclk =
15223 broxton_modeset_commit_cdclk;
15224 dev_priv->display.modeset_calc_cdclk =
15225 broxton_modeset_calc_cdclk;
c89e39f3
CT
15226 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15227 dev_priv->display.modeset_commit_cdclk =
15228 skl_modeset_commit_cdclk;
15229 dev_priv->display.modeset_calc_cdclk =
15230 skl_modeset_calc_cdclk;
e70236a8 15231 }
5a21b665
DV
15232
15233 switch (INTEL_INFO(dev_priv)->gen) {
15234 case 2:
15235 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15236 break;
15237
15238 case 3:
15239 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15240 break;
15241
15242 case 4:
15243 case 5:
15244 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15245 break;
15246
15247 case 6:
15248 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15249 break;
15250 case 7:
15251 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
15252 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15253 break;
15254 case 9:
15255 /* Drop through - unsupported since execlist only. */
15256 default:
15257 /* Default just returns -ENODEV to indicate unsupported */
15258 dev_priv->display.queue_flip = intel_default_queue_flip;
15259 }
e70236a8
JB
15260}
15261
b690e96c
JB
15262/*
15263 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15264 * resume, or other times. This quirk makes sure that's the case for
15265 * affected systems.
15266 */
0206e353 15267static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
15268{
15269 struct drm_i915_private *dev_priv = dev->dev_private;
15270
15271 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 15272 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
15273}
15274
b6b5d049
VS
15275static void quirk_pipeb_force(struct drm_device *dev)
15276{
15277 struct drm_i915_private *dev_priv = dev->dev_private;
15278
15279 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15280 DRM_INFO("applying pipe b force quirk\n");
15281}
15282
435793df
KP
15283/*
15284 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15285 */
15286static void quirk_ssc_force_disable(struct drm_device *dev)
15287{
15288 struct drm_i915_private *dev_priv = dev->dev_private;
15289 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 15290 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
15291}
15292
4dca20ef 15293/*
5a15ab5b
CE
15294 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15295 * brightness value
4dca20ef
CE
15296 */
15297static void quirk_invert_brightness(struct drm_device *dev)
15298{
15299 struct drm_i915_private *dev_priv = dev->dev_private;
15300 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 15301 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
15302}
15303
9c72cc6f
SD
15304/* Some VBT's incorrectly indicate no backlight is present */
15305static void quirk_backlight_present(struct drm_device *dev)
15306{
15307 struct drm_i915_private *dev_priv = dev->dev_private;
15308 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15309 DRM_INFO("applying backlight present quirk\n");
15310}
15311
b690e96c
JB
15312struct intel_quirk {
15313 int device;
15314 int subsystem_vendor;
15315 int subsystem_device;
15316 void (*hook)(struct drm_device *dev);
15317};
15318
5f85f176
EE
15319/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15320struct intel_dmi_quirk {
15321 void (*hook)(struct drm_device *dev);
15322 const struct dmi_system_id (*dmi_id_list)[];
15323};
15324
15325static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15326{
15327 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15328 return 1;
15329}
15330
15331static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15332 {
15333 .dmi_id_list = &(const struct dmi_system_id[]) {
15334 {
15335 .callback = intel_dmi_reverse_brightness,
15336 .ident = "NCR Corporation",
15337 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15338 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15339 },
15340 },
15341 { } /* terminating entry */
15342 },
15343 .hook = quirk_invert_brightness,
15344 },
15345};
15346
c43b5634 15347static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15348 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15349 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15350
b690e96c
JB
15351 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15352 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15353
5f080c0f
VS
15354 /* 830 needs to leave pipe A & dpll A up */
15355 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15356
b6b5d049
VS
15357 /* 830 needs to leave pipe B & dpll B up */
15358 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15359
435793df
KP
15360 /* Lenovo U160 cannot use SSC on LVDS */
15361 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15362
15363 /* Sony Vaio Y cannot use SSC on LVDS */
15364 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15365
be505f64
AH
15366 /* Acer Aspire 5734Z must invert backlight brightness */
15367 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15368
15369 /* Acer/eMachines G725 */
15370 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15371
15372 /* Acer/eMachines e725 */
15373 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15374
15375 /* Acer/Packard Bell NCL20 */
15376 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15377
15378 /* Acer Aspire 4736Z */
15379 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15380
15381 /* Acer Aspire 5336 */
15382 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15383
15384 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15385 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15386
dfb3d47b
SD
15387 /* Acer C720 Chromebook (Core i3 4005U) */
15388 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15389
b2a9601c 15390 /* Apple Macbook 2,1 (Core 2 T7400) */
15391 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15392
1b9448b0
JN
15393 /* Apple Macbook 4,1 */
15394 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15395
d4967d8c
SD
15396 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15397 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15398
15399 /* HP Chromebook 14 (Celeron 2955U) */
15400 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15401
15402 /* Dell Chromebook 11 */
15403 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
15404
15405 /* Dell Chromebook 11 (2015 version) */
15406 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15407};
15408
15409static void intel_init_quirks(struct drm_device *dev)
15410{
15411 struct pci_dev *d = dev->pdev;
15412 int i;
15413
15414 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15415 struct intel_quirk *q = &intel_quirks[i];
15416
15417 if (d->device == q->device &&
15418 (d->subsystem_vendor == q->subsystem_vendor ||
15419 q->subsystem_vendor == PCI_ANY_ID) &&
15420 (d->subsystem_device == q->subsystem_device ||
15421 q->subsystem_device == PCI_ANY_ID))
15422 q->hook(dev);
15423 }
5f85f176
EE
15424 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15425 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15426 intel_dmi_quirks[i].hook(dev);
15427 }
b690e96c
JB
15428}
15429
9cce37f4
JB
15430/* Disable the VGA plane that we never use */
15431static void i915_disable_vga(struct drm_device *dev)
15432{
15433 struct drm_i915_private *dev_priv = dev->dev_private;
15434 u8 sr1;
f0f59a00 15435 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15436
2b37c616 15437 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15438 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15439 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15440 sr1 = inb(VGA_SR_DATA);
15441 outb(sr1 | 1<<5, VGA_SR_DATA);
15442 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15443 udelay(300);
15444
01f5a626 15445 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15446 POSTING_READ(vga_reg);
15447}
15448
f817586c
DV
15449void intel_modeset_init_hw(struct drm_device *dev)
15450{
1a617b77
ML
15451 struct drm_i915_private *dev_priv = dev->dev_private;
15452
b6283055 15453 intel_update_cdclk(dev);
1a617b77
ML
15454
15455 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15456
f817586c 15457 intel_init_clock_gating(dev);
dc97997a 15458 intel_enable_gt_powersave(dev_priv);
f817586c
DV
15459}
15460
d93c0372
MR
15461/*
15462 * Calculate what we think the watermarks should be for the state we've read
15463 * out of the hardware and then immediately program those watermarks so that
15464 * we ensure the hardware settings match our internal state.
15465 *
15466 * We can calculate what we think WM's should be by creating a duplicate of the
15467 * current state (which was constructed during hardware readout) and running it
15468 * through the atomic check code to calculate new watermark values in the
15469 * state object.
15470 */
15471static void sanitize_watermarks(struct drm_device *dev)
15472{
15473 struct drm_i915_private *dev_priv = to_i915(dev);
15474 struct drm_atomic_state *state;
15475 struct drm_crtc *crtc;
15476 struct drm_crtc_state *cstate;
15477 struct drm_modeset_acquire_ctx ctx;
15478 int ret;
15479 int i;
15480
15481 /* Only supported on platforms that use atomic watermark design */
ed4a6a7c 15482 if (!dev_priv->display.optimize_watermarks)
d93c0372
MR
15483 return;
15484
15485 /*
15486 * We need to hold connection_mutex before calling duplicate_state so
15487 * that the connector loop is protected.
15488 */
15489 drm_modeset_acquire_init(&ctx, 0);
15490retry:
0cd1262d 15491 ret = drm_modeset_lock_all_ctx(dev, &ctx);
d93c0372
MR
15492 if (ret == -EDEADLK) {
15493 drm_modeset_backoff(&ctx);
15494 goto retry;
15495 } else if (WARN_ON(ret)) {
0cd1262d 15496 goto fail;
d93c0372
MR
15497 }
15498
15499 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15500 if (WARN_ON(IS_ERR(state)))
0cd1262d 15501 goto fail;
d93c0372 15502
ed4a6a7c
MR
15503 /*
15504 * Hardware readout is the only time we don't want to calculate
15505 * intermediate watermarks (since we don't trust the current
15506 * watermarks).
15507 */
15508 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15509
d93c0372
MR
15510 ret = intel_atomic_check(dev, state);
15511 if (ret) {
15512 /*
15513 * If we fail here, it means that the hardware appears to be
15514 * programmed in a way that shouldn't be possible, given our
15515 * understanding of watermark requirements. This might mean a
15516 * mistake in the hardware readout code or a mistake in the
15517 * watermark calculations for a given platform. Raise a WARN
15518 * so that this is noticeable.
15519 *
15520 * If this actually happens, we'll have to just leave the
15521 * BIOS-programmed watermarks untouched and hope for the best.
15522 */
15523 WARN(true, "Could not determine valid watermarks for inherited state\n");
0cd1262d 15524 goto fail;
d93c0372
MR
15525 }
15526
15527 /* Write calculated watermark values back */
d93c0372
MR
15528 for_each_crtc_in_state(state, crtc, cstate, i) {
15529 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15530
ed4a6a7c
MR
15531 cs->wm.need_postvbl_update = true;
15532 dev_priv->display.optimize_watermarks(cs);
d93c0372
MR
15533 }
15534
15535 drm_atomic_state_free(state);
0cd1262d 15536fail:
d93c0372
MR
15537 drm_modeset_drop_locks(&ctx);
15538 drm_modeset_acquire_fini(&ctx);
15539}
15540
79e53945
JB
15541void intel_modeset_init(struct drm_device *dev)
15542{
72e96d64
JL
15543 struct drm_i915_private *dev_priv = to_i915(dev);
15544 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1fe47785 15545 int sprite, ret;
8cc87b75 15546 enum pipe pipe;
46f297fb 15547 struct intel_crtc *crtc;
79e53945
JB
15548
15549 drm_mode_config_init(dev);
15550
15551 dev->mode_config.min_width = 0;
15552 dev->mode_config.min_height = 0;
15553
019d96cb
DA
15554 dev->mode_config.preferred_depth = 24;
15555 dev->mode_config.prefer_shadow = 1;
15556
25bab385
TU
15557 dev->mode_config.allow_fb_modifiers = true;
15558
e6ecefaa 15559 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15560
b690e96c
JB
15561 intel_init_quirks(dev);
15562
1fa61106
ED
15563 intel_init_pm(dev);
15564
e3c74757
BW
15565 if (INTEL_INFO(dev)->num_pipes == 0)
15566 return;
15567
69f92f67
LW
15568 /*
15569 * There may be no VBT; and if the BIOS enabled SSC we can
15570 * just keep using it to avoid unnecessary flicker. Whereas if the
15571 * BIOS isn't using it, don't assume it will work even if the VBT
15572 * indicates as much.
15573 */
15574 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15575 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15576 DREF_SSC1_ENABLE);
15577
15578 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15579 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15580 bios_lvds_use_ssc ? "en" : "dis",
15581 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15582 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15583 }
15584 }
15585
a6c45cf0
CW
15586 if (IS_GEN2(dev)) {
15587 dev->mode_config.max_width = 2048;
15588 dev->mode_config.max_height = 2048;
15589 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15590 dev->mode_config.max_width = 4096;
15591 dev->mode_config.max_height = 4096;
79e53945 15592 } else {
a6c45cf0
CW
15593 dev->mode_config.max_width = 8192;
15594 dev->mode_config.max_height = 8192;
79e53945 15595 }
068be561 15596
dc41c154
VS
15597 if (IS_845G(dev) || IS_I865G(dev)) {
15598 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15599 dev->mode_config.cursor_height = 1023;
15600 } else if (IS_GEN2(dev)) {
068be561
DL
15601 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15602 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15603 } else {
15604 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15605 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15606 }
15607
72e96d64 15608 dev->mode_config.fb_base = ggtt->mappable_base;
79e53945 15609
28c97730 15610 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15611 INTEL_INFO(dev)->num_pipes,
15612 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15613
055e393f 15614 for_each_pipe(dev_priv, pipe) {
8cc87b75 15615 intel_crtc_init(dev, pipe);
3bdcfc0c 15616 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15617 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15618 if (ret)
06da8da2 15619 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15620 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15621 }
79e53945
JB
15622 }
15623
bfa7df01
VS
15624 intel_update_czclk(dev_priv);
15625 intel_update_cdclk(dev);
15626
e72f9fbf 15627 intel_shared_dpll_init(dev);
ee7b9f93 15628
b2045352
VS
15629 if (dev_priv->max_cdclk_freq == 0)
15630 intel_update_max_cdclk(dev);
15631
9cce37f4
JB
15632 /* Just disable it once at startup */
15633 i915_disable_vga(dev);
79e53945 15634 intel_setup_outputs(dev);
11be49eb 15635
6e9f798d 15636 drm_modeset_lock_all(dev);
043e9bda 15637 intel_modeset_setup_hw_state(dev);
6e9f798d 15638 drm_modeset_unlock_all(dev);
46f297fb 15639
d3fcc808 15640 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
15641 struct intel_initial_plane_config plane_config = {};
15642
46f297fb
JB
15643 if (!crtc->active)
15644 continue;
15645
46f297fb 15646 /*
46f297fb
JB
15647 * Note that reserving the BIOS fb up front prevents us
15648 * from stuffing other stolen allocations like the ring
15649 * on top. This prevents some ugliness at boot time, and
15650 * can even allow for smooth boot transitions if the BIOS
15651 * fb is large enough for the active pipe configuration.
15652 */
eeebeac5
ML
15653 dev_priv->display.get_initial_plane_config(crtc,
15654 &plane_config);
15655
15656 /*
15657 * If the fb is shared between multiple heads, we'll
15658 * just get the first one.
15659 */
15660 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 15661 }
d93c0372
MR
15662
15663 /*
15664 * Make sure hardware watermarks really match the state we read out.
15665 * Note that we need to do this after reconstructing the BIOS fb's
15666 * since the watermark calculation done here will use pstate->fb.
15667 */
15668 sanitize_watermarks(dev);
2c7111db
CW
15669}
15670
7fad798e
DV
15671static void intel_enable_pipe_a(struct drm_device *dev)
15672{
15673 struct intel_connector *connector;
15674 struct drm_connector *crt = NULL;
15675 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15676 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15677
15678 /* We can't just switch on the pipe A, we need to set things up with a
15679 * proper mode and output configuration. As a gross hack, enable pipe A
15680 * by enabling the load detect pipe once. */
3a3371ff 15681 for_each_intel_connector(dev, connector) {
7fad798e
DV
15682 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15683 crt = &connector->base;
15684 break;
15685 }
15686 }
15687
15688 if (!crt)
15689 return;
15690
208bf9fd 15691 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15692 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15693}
15694
fa555837
DV
15695static bool
15696intel_check_plane_mapping(struct intel_crtc *crtc)
15697{
7eb552ae
BW
15698 struct drm_device *dev = crtc->base.dev;
15699 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 15700 u32 val;
fa555837 15701
7eb552ae 15702 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15703 return true;
15704
649636ef 15705 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
15706
15707 if ((val & DISPLAY_PLANE_ENABLE) &&
15708 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15709 return false;
15710
15711 return true;
15712}
15713
02e93c35
VS
15714static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15715{
15716 struct drm_device *dev = crtc->base.dev;
15717 struct intel_encoder *encoder;
15718
15719 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15720 return true;
15721
15722 return false;
15723}
15724
dd756198
VS
15725static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15726{
15727 struct drm_device *dev = encoder->base.dev;
15728 struct intel_connector *connector;
15729
15730 for_each_connector_on_encoder(dev, &encoder->base, connector)
15731 return true;
15732
15733 return false;
15734}
15735
24929352
DV
15736static void intel_sanitize_crtc(struct intel_crtc *crtc)
15737{
15738 struct drm_device *dev = crtc->base.dev;
15739 struct drm_i915_private *dev_priv = dev->dev_private;
4d1de975 15740 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
24929352 15741
24929352 15742 /* Clear any frame start delays used for debugging left by the BIOS */
4d1de975
JN
15743 if (!transcoder_is_dsi(cpu_transcoder)) {
15744 i915_reg_t reg = PIPECONF(cpu_transcoder);
15745
15746 I915_WRITE(reg,
15747 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15748 }
24929352 15749
d3eaf884 15750 /* restore vblank interrupts to correct state */
9625604c 15751 drm_crtc_vblank_reset(&crtc->base);
d297e103 15752 if (crtc->active) {
f9cd7b88
VS
15753 struct intel_plane *plane;
15754
9625604c 15755 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
15756
15757 /* Disable everything but the primary plane */
15758 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15759 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15760 continue;
15761
15762 plane->disable_plane(&plane->base, &crtc->base);
15763 }
9625604c 15764 }
d3eaf884 15765
24929352 15766 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15767 * disable the crtc (and hence change the state) if it is wrong. Note
15768 * that gen4+ has a fixed plane -> pipe mapping. */
15769 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15770 bool plane;
15771
78108b7c
VS
15772 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15773 crtc->base.base.id, crtc->base.name);
24929352
DV
15774
15775 /* Pipe has the wrong plane attached and the plane is active.
15776 * Temporarily change the plane mapping and disable everything
15777 * ... */
15778 plane = crtc->plane;
b70709a6 15779 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15780 crtc->plane = !plane;
b17d48e2 15781 intel_crtc_disable_noatomic(&crtc->base);
24929352 15782 crtc->plane = plane;
24929352 15783 }
24929352 15784
7fad798e
DV
15785 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15786 crtc->pipe == PIPE_A && !crtc->active) {
15787 /* BIOS forgot to enable pipe A, this mostly happens after
15788 * resume. Force-enable the pipe to fix this, the update_dpms
15789 * call below we restore the pipe to the right state, but leave
15790 * the required bits on. */
15791 intel_enable_pipe_a(dev);
15792 }
15793
24929352
DV
15794 /* Adjust the state of the output pipe according to whether we
15795 * have active connectors/encoders. */
842e0307 15796 if (crtc->active && !intel_crtc_has_encoders(crtc))
b17d48e2 15797 intel_crtc_disable_noatomic(&crtc->base);
24929352 15798
a3ed6aad 15799 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15800 /*
15801 * We start out with underrun reporting disabled to avoid races.
15802 * For correct bookkeeping mark this on active crtcs.
15803 *
c5ab3bc0
DV
15804 * Also on gmch platforms we dont have any hardware bits to
15805 * disable the underrun reporting. Which means we need to start
15806 * out with underrun reporting disabled also on inactive pipes,
15807 * since otherwise we'll complain about the garbage we read when
15808 * e.g. coming up after runtime pm.
15809 *
4cc31489
DV
15810 * No protection against concurrent access is required - at
15811 * worst a fifo underrun happens which also sets this to false.
15812 */
15813 crtc->cpu_fifo_underrun_disabled = true;
15814 crtc->pch_fifo_underrun_disabled = true;
15815 }
24929352
DV
15816}
15817
15818static void intel_sanitize_encoder(struct intel_encoder *encoder)
15819{
15820 struct intel_connector *connector;
15821 struct drm_device *dev = encoder->base.dev;
15822
15823 /* We need to check both for a crtc link (meaning that the
15824 * encoder is active and trying to read from a pipe) and the
15825 * pipe itself being active. */
15826 bool has_active_crtc = encoder->base.crtc &&
15827 to_intel_crtc(encoder->base.crtc)->active;
15828
dd756198 15829 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
24929352
DV
15830 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15831 encoder->base.base.id,
8e329a03 15832 encoder->base.name);
24929352
DV
15833
15834 /* Connector is active, but has no active pipe. This is
15835 * fallout from our resume register restoring. Disable
15836 * the encoder manually again. */
15837 if (encoder->base.crtc) {
15838 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15839 encoder->base.base.id,
8e329a03 15840 encoder->base.name);
24929352 15841 encoder->disable(encoder);
a62d1497
VS
15842 if (encoder->post_disable)
15843 encoder->post_disable(encoder);
24929352 15844 }
7f1950fb 15845 encoder->base.crtc = NULL;
24929352
DV
15846
15847 /* Inconsistent output/port/pipe state happens presumably due to
15848 * a bug in one of the get_hw_state functions. Or someplace else
15849 * in our code, like the register restore mess on resume. Clamp
15850 * things to off as a safer default. */
3a3371ff 15851 for_each_intel_connector(dev, connector) {
24929352
DV
15852 if (connector->encoder != encoder)
15853 continue;
7f1950fb
EE
15854 connector->base.dpms = DRM_MODE_DPMS_OFF;
15855 connector->base.encoder = NULL;
24929352
DV
15856 }
15857 }
15858 /* Enabled encoders without active connectors will be fixed in
15859 * the crtc fixup. */
15860}
15861
04098753 15862void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15863{
15864 struct drm_i915_private *dev_priv = dev->dev_private;
f0f59a00 15865 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15866
04098753
ID
15867 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15868 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15869 i915_disable_vga(dev);
15870 }
15871}
15872
15873void i915_redisable_vga(struct drm_device *dev)
15874{
15875 struct drm_i915_private *dev_priv = dev->dev_private;
15876
8dc8a27c
PZ
15877 /* This function can be called both from intel_modeset_setup_hw_state or
15878 * at a very early point in our resume sequence, where the power well
15879 * structures are not yet restored. Since this function is at a very
15880 * paranoid "someone might have enabled VGA while we were not looking"
15881 * level, just check if the power well is enabled instead of trying to
15882 * follow the "don't touch the power well if we don't need it" policy
15883 * the rest of the driver uses. */
6392f847 15884 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15885 return;
15886
04098753 15887 i915_redisable_vga_power_on(dev);
6392f847
ID
15888
15889 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
0fde901f
KM
15890}
15891
f9cd7b88 15892static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15893{
f9cd7b88 15894 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15895
f9cd7b88 15896 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15897}
15898
f9cd7b88
VS
15899/* FIXME read out full plane state for all planes */
15900static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15901{
b26d3ea3 15902 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15903 struct intel_plane_state *plane_state =
b26d3ea3 15904 to_intel_plane_state(primary->state);
d032ffa0 15905
19b8d387 15906 plane_state->visible = crtc->active &&
b26d3ea3
ML
15907 primary_get_hw_state(to_intel_plane(primary));
15908
15909 if (plane_state->visible)
15910 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15911}
15912
30e984df 15913static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15914{
15915 struct drm_i915_private *dev_priv = dev->dev_private;
15916 enum pipe pipe;
24929352
DV
15917 struct intel_crtc *crtc;
15918 struct intel_encoder *encoder;
15919 struct intel_connector *connector;
5358901f 15920 int i;
24929352 15921
565602d7
ML
15922 dev_priv->active_crtcs = 0;
15923
d3fcc808 15924 for_each_intel_crtc(dev, crtc) {
565602d7
ML
15925 struct intel_crtc_state *crtc_state = crtc->config;
15926 int pixclk = 0;
3b117c8f 15927
565602d7
ML
15928 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15929 memset(crtc_state, 0, sizeof(*crtc_state));
15930 crtc_state->base.crtc = &crtc->base;
24929352 15931
565602d7
ML
15932 crtc_state->base.active = crtc_state->base.enable =
15933 dev_priv->display.get_pipe_config(crtc, crtc_state);
15934
15935 crtc->base.enabled = crtc_state->base.enable;
15936 crtc->active = crtc_state->base.active;
15937
15938 if (crtc_state->base.active) {
15939 dev_priv->active_crtcs |= 1 << crtc->pipe;
15940
c89e39f3 15941 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
565602d7 15942 pixclk = ilk_pipe_pixel_rate(crtc_state);
9558d15d 15943 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
565602d7
ML
15944 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15945 else
15946 WARN_ON(dev_priv->display.modeset_calc_cdclk);
9558d15d
VS
15947
15948 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15949 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
15950 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
565602d7
ML
15951 }
15952
15953 dev_priv->min_pixclk[crtc->pipe] = pixclk;
b70709a6 15954
f9cd7b88 15955 readout_plane_state(crtc);
24929352 15956
78108b7c
VS
15957 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
15958 crtc->base.base.id, crtc->base.name,
24929352
DV
15959 crtc->active ? "enabled" : "disabled");
15960 }
15961
5358901f
DV
15962 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15963 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15964
2edd6443
ACO
15965 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15966 &pll->config.hw_state);
3e369b76 15967 pll->config.crtc_mask = 0;
d3fcc808 15968 for_each_intel_crtc(dev, crtc) {
2dd66ebd 15969 if (crtc->active && crtc->config->shared_dpll == pll)
3e369b76 15970 pll->config.crtc_mask |= 1 << crtc->pipe;
5358901f 15971 }
2dd66ebd 15972 pll->active_mask = pll->config.crtc_mask;
5358901f 15973
1e6f2ddc 15974 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15975 pll->name, pll->config.crtc_mask, pll->on);
5358901f
DV
15976 }
15977
b2784e15 15978 for_each_intel_encoder(dev, encoder) {
24929352
DV
15979 pipe = 0;
15980
15981 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15982 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15983 encoder->base.crtc = &crtc->base;
6e3c9717 15984 encoder->get_config(encoder, crtc->config);
24929352
DV
15985 } else {
15986 encoder->base.crtc = NULL;
15987 }
15988
6f2bcceb 15989 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15990 encoder->base.base.id,
8e329a03 15991 encoder->base.name,
24929352 15992 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15993 pipe_name(pipe));
24929352
DV
15994 }
15995
3a3371ff 15996 for_each_intel_connector(dev, connector) {
24929352
DV
15997 if (connector->get_hw_state(connector)) {
15998 connector->base.dpms = DRM_MODE_DPMS_ON;
2aa974c9
ML
15999
16000 encoder = connector->encoder;
16001 connector->base.encoder = &encoder->base;
16002
16003 if (encoder->base.crtc &&
16004 encoder->base.crtc->state->active) {
16005 /*
16006 * This has to be done during hardware readout
16007 * because anything calling .crtc_disable may
16008 * rely on the connector_mask being accurate.
16009 */
16010 encoder->base.crtc->state->connector_mask |=
16011 1 << drm_connector_index(&connector->base);
e87a52b3
ML
16012 encoder->base.crtc->state->encoder_mask |=
16013 1 << drm_encoder_index(&encoder->base);
2aa974c9
ML
16014 }
16015
24929352
DV
16016 } else {
16017 connector->base.dpms = DRM_MODE_DPMS_OFF;
16018 connector->base.encoder = NULL;
16019 }
16020 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16021 connector->base.base.id,
c23cc417 16022 connector->base.name,
24929352
DV
16023 connector->base.encoder ? "enabled" : "disabled");
16024 }
7f4c6284
VS
16025
16026 for_each_intel_crtc(dev, crtc) {
16027 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16028
16029 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16030 if (crtc->base.state->active) {
16031 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16032 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16033 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16034
16035 /*
16036 * The initial mode needs to be set in order to keep
16037 * the atomic core happy. It wants a valid mode if the
16038 * crtc's enabled, so we do the above call.
16039 *
16040 * At this point some state updated by the connectors
16041 * in their ->detect() callback has not run yet, so
16042 * no recalculation can be done yet.
16043 *
16044 * Even if we could do a recalculation and modeset
16045 * right now it would cause a double modeset if
16046 * fbdev or userspace chooses a different initial mode.
16047 *
16048 * If that happens, someone indicated they wanted a
16049 * mode change, which means it's safe to do a full
16050 * recalculation.
16051 */
16052 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
16053
16054 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16055 update_scanline_offset(crtc);
7f4c6284 16056 }
e3b247da
VS
16057
16058 intel_pipe_config_sanity_check(dev_priv, crtc->config);
7f4c6284 16059 }
30e984df
DV
16060}
16061
043e9bda
ML
16062/* Scan out the current hw modeset state,
16063 * and sanitizes it to the current state
16064 */
16065static void
16066intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
16067{
16068 struct drm_i915_private *dev_priv = dev->dev_private;
16069 enum pipe pipe;
30e984df
DV
16070 struct intel_crtc *crtc;
16071 struct intel_encoder *encoder;
35c95375 16072 int i;
30e984df
DV
16073
16074 intel_modeset_readout_hw_state(dev);
24929352
DV
16075
16076 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 16077 for_each_intel_encoder(dev, encoder) {
24929352
DV
16078 intel_sanitize_encoder(encoder);
16079 }
16080
055e393f 16081 for_each_pipe(dev_priv, pipe) {
24929352
DV
16082 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16083 intel_sanitize_crtc(crtc);
6e3c9717
ACO
16084 intel_dump_pipe_config(crtc, crtc->config,
16085 "[setup_hw_state]");
24929352 16086 }
9a935856 16087
d29b2f9d
ACO
16088 intel_modeset_update_connector_atomic_state(dev);
16089
35c95375
DV
16090 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16091 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16092
2dd66ebd 16093 if (!pll->on || pll->active_mask)
35c95375
DV
16094 continue;
16095
16096 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16097
2edd6443 16098 pll->funcs.disable(dev_priv, pll);
35c95375
DV
16099 pll->on = false;
16100 }
16101
666a4537 16102 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6eb1a681
VS
16103 vlv_wm_get_hw_state(dev);
16104 else if (IS_GEN9(dev))
3078999f
PB
16105 skl_wm_get_hw_state(dev);
16106 else if (HAS_PCH_SPLIT(dev))
243e6a44 16107 ilk_wm_get_hw_state(dev);
292b990e
ML
16108
16109 for_each_intel_crtc(dev, crtc) {
16110 unsigned long put_domains;
16111
74bff5f9 16112 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
292b990e
ML
16113 if (WARN_ON(put_domains))
16114 modeset_put_power_domains(dev_priv, put_domains);
16115 }
16116 intel_display_set_init_power(dev_priv, false);
010cf73d
PZ
16117
16118 intel_fbc_init_pipe_state(dev_priv);
043e9bda 16119}
7d0bc1ea 16120
043e9bda
ML
16121void intel_display_resume(struct drm_device *dev)
16122{
e2c8b870
ML
16123 struct drm_i915_private *dev_priv = to_i915(dev);
16124 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16125 struct drm_modeset_acquire_ctx ctx;
043e9bda 16126 int ret;
e2c8b870 16127 bool setup = false;
f30da187 16128
e2c8b870 16129 dev_priv->modeset_restore_state = NULL;
043e9bda 16130
ea49c9ac
ML
16131 /*
16132 * This is a cludge because with real atomic modeset mode_config.mutex
16133 * won't be taken. Unfortunately some probed state like
16134 * audio_codec_enable is still protected by mode_config.mutex, so lock
16135 * it here for now.
16136 */
16137 mutex_lock(&dev->mode_config.mutex);
e2c8b870 16138 drm_modeset_acquire_init(&ctx, 0);
043e9bda 16139
e2c8b870
ML
16140retry:
16141 ret = drm_modeset_lock_all_ctx(dev, &ctx);
043e9bda 16142
e2c8b870
ML
16143 if (ret == 0 && !setup) {
16144 setup = true;
043e9bda 16145
e2c8b870
ML
16146 intel_modeset_setup_hw_state(dev);
16147 i915_redisable_vga(dev);
45e2b5f6 16148 }
8af6cf88 16149
e2c8b870
ML
16150 if (ret == 0 && state) {
16151 struct drm_crtc_state *crtc_state;
16152 struct drm_crtc *crtc;
16153 int i;
043e9bda 16154
e2c8b870
ML
16155 state->acquire_ctx = &ctx;
16156
e3d5457c
VS
16157 /* ignore any reset values/BIOS leftovers in the WM registers */
16158 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16159
e2c8b870
ML
16160 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16161 /*
16162 * Force recalculation even if we restore
16163 * current state. With fast modeset this may not result
16164 * in a modeset when the state is compatible.
16165 */
16166 crtc_state->mode_changed = true;
16167 }
16168
16169 ret = drm_atomic_commit(state);
043e9bda
ML
16170 }
16171
e2c8b870
ML
16172 if (ret == -EDEADLK) {
16173 drm_modeset_backoff(&ctx);
16174 goto retry;
16175 }
043e9bda 16176
e2c8b870
ML
16177 drm_modeset_drop_locks(&ctx);
16178 drm_modeset_acquire_fini(&ctx);
ea49c9ac 16179 mutex_unlock(&dev->mode_config.mutex);
043e9bda 16180
e2c8b870
ML
16181 if (ret) {
16182 DRM_ERROR("Restoring old state failed with %i\n", ret);
16183 drm_atomic_state_free(state);
16184 }
2c7111db
CW
16185}
16186
16187void intel_modeset_gem_init(struct drm_device *dev)
16188{
dc97997a 16189 struct drm_i915_private *dev_priv = to_i915(dev);
484b41dd 16190 struct drm_crtc *c;
2ff8fde1 16191 struct drm_i915_gem_object *obj;
e0d6149b 16192 int ret;
484b41dd 16193
dc97997a 16194 intel_init_gt_powersave(dev_priv);
ae48434c 16195
1833b134 16196 intel_modeset_init_hw(dev);
02e792fb 16197
1ee8da6d 16198 intel_setup_overlay(dev_priv);
484b41dd
JB
16199
16200 /*
16201 * Make sure any fbs we allocated at startup are properly
16202 * pinned & fenced. When we do the allocation it's too early
16203 * for this.
16204 */
70e1e0ec 16205 for_each_crtc(dev, c) {
2ff8fde1
MR
16206 obj = intel_fb_obj(c->primary->fb);
16207 if (obj == NULL)
484b41dd
JB
16208 continue;
16209
e0d6149b 16210 mutex_lock(&dev->struct_mutex);
3465c580
VS
16211 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16212 c->primary->state->rotation);
e0d6149b
TU
16213 mutex_unlock(&dev->struct_mutex);
16214 if (ret) {
484b41dd
JB
16215 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16216 to_intel_crtc(c)->pipe);
66e514c1 16217 drm_framebuffer_unreference(c->primary->fb);
5a21b665 16218 c->primary->fb = NULL;
36750f28 16219 c->primary->crtc = c->primary->state->crtc = NULL;
5a21b665 16220 update_state_fb(c->primary);
36750f28 16221 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
16222 }
16223 }
0962c3c9
VS
16224
16225 intel_backlight_register(dev);
79e53945
JB
16226}
16227
4932e2c3
ID
16228void intel_connector_unregister(struct intel_connector *intel_connector)
16229{
16230 struct drm_connector *connector = &intel_connector->base;
16231
16232 intel_panel_destroy_backlight(connector);
34ea3d38 16233 drm_connector_unregister(connector);
4932e2c3
ID
16234}
16235
79e53945
JB
16236void intel_modeset_cleanup(struct drm_device *dev)
16237{
652c393a 16238 struct drm_i915_private *dev_priv = dev->dev_private;
19c8054c 16239 struct intel_connector *connector;
652c393a 16240
dc97997a 16241 intel_disable_gt_powersave(dev_priv);
2eb5252e 16242
0962c3c9
VS
16243 intel_backlight_unregister(dev);
16244
fd0c0642
DV
16245 /*
16246 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 16247 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
16248 * experience fancy races otherwise.
16249 */
2aeb7d3a 16250 intel_irq_uninstall(dev_priv);
eb21b92b 16251
fd0c0642
DV
16252 /*
16253 * Due to the hpd irq storm handling the hotplug work can re-arm the
16254 * poll handlers. Hence disable polling after hpd handling is shut down.
16255 */
f87ea761 16256 drm_kms_helper_poll_fini(dev);
fd0c0642 16257
723bfd70
JB
16258 intel_unregister_dsm_handler();
16259
c937ab3e 16260 intel_fbc_global_disable(dev_priv);
69341a5e 16261
1630fe75
CW
16262 /* flush any delayed tasks or pending work */
16263 flush_scheduled_work();
16264
db31af1d 16265 /* destroy the backlight and sysfs files before encoders/connectors */
19c8054c
JN
16266 for_each_intel_connector(dev, connector)
16267 connector->unregister(connector);
d9255d57 16268
79e53945 16269 drm_mode_config_cleanup(dev);
4d7bb011 16270
1ee8da6d 16271 intel_cleanup_overlay(dev_priv);
ae48434c 16272
dc97997a 16273 intel_cleanup_gt_powersave(dev_priv);
f5949141
DV
16274
16275 intel_teardown_gmbus(dev);
79e53945
JB
16276}
16277
f1c79df3
ZW
16278/*
16279 * Return which encoder is currently attached for connector.
16280 */
df0e9248 16281struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 16282{
df0e9248
CW
16283 return &intel_attached_encoder(connector)->base;
16284}
f1c79df3 16285
df0e9248
CW
16286void intel_connector_attach_encoder(struct intel_connector *connector,
16287 struct intel_encoder *encoder)
16288{
16289 connector->encoder = encoder;
16290 drm_mode_connector_attach_encoder(&connector->base,
16291 &encoder->base);
79e53945 16292}
28d52043
DA
16293
16294/*
16295 * set vga decode state - true == enable VGA decode
16296 */
16297int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16298{
16299 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 16300 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
16301 u16 gmch_ctrl;
16302
75fa041d
CW
16303 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16304 DRM_ERROR("failed to read control word\n");
16305 return -EIO;
16306 }
16307
c0cc8a55
CW
16308 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16309 return 0;
16310
28d52043
DA
16311 if (state)
16312 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16313 else
16314 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
16315
16316 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16317 DRM_ERROR("failed to write control word\n");
16318 return -EIO;
16319 }
16320
28d52043
DA
16321 return 0;
16322}
c4a1d9e4 16323
c4a1d9e4 16324struct intel_display_error_state {
ff57f1b0
PZ
16325
16326 u32 power_well_driver;
16327
63b66e5b
CW
16328 int num_transcoders;
16329
c4a1d9e4
CW
16330 struct intel_cursor_error_state {
16331 u32 control;
16332 u32 position;
16333 u32 base;
16334 u32 size;
52331309 16335 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
16336
16337 struct intel_pipe_error_state {
ddf9c536 16338 bool power_domain_on;
c4a1d9e4 16339 u32 source;
f301b1e1 16340 u32 stat;
52331309 16341 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
16342
16343 struct intel_plane_error_state {
16344 u32 control;
16345 u32 stride;
16346 u32 size;
16347 u32 pos;
16348 u32 addr;
16349 u32 surface;
16350 u32 tile_offset;
52331309 16351 } plane[I915_MAX_PIPES];
63b66e5b
CW
16352
16353 struct intel_transcoder_error_state {
ddf9c536 16354 bool power_domain_on;
63b66e5b
CW
16355 enum transcoder cpu_transcoder;
16356
16357 u32 conf;
16358
16359 u32 htotal;
16360 u32 hblank;
16361 u32 hsync;
16362 u32 vtotal;
16363 u32 vblank;
16364 u32 vsync;
16365 } transcoder[4];
c4a1d9e4
CW
16366};
16367
16368struct intel_display_error_state *
c033666a 16369intel_display_capture_error_state(struct drm_i915_private *dev_priv)
c4a1d9e4 16370{
c4a1d9e4 16371 struct intel_display_error_state *error;
63b66e5b
CW
16372 int transcoders[] = {
16373 TRANSCODER_A,
16374 TRANSCODER_B,
16375 TRANSCODER_C,
16376 TRANSCODER_EDP,
16377 };
c4a1d9e4
CW
16378 int i;
16379
c033666a 16380 if (INTEL_INFO(dev_priv)->num_pipes == 0)
63b66e5b
CW
16381 return NULL;
16382
9d1cb914 16383 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
16384 if (error == NULL)
16385 return NULL;
16386
c033666a 16387 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ff57f1b0
PZ
16388 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16389
055e393f 16390 for_each_pipe(dev_priv, i) {
ddf9c536 16391 error->pipe[i].power_domain_on =
f458ebbc
DV
16392 __intel_display_power_is_enabled(dev_priv,
16393 POWER_DOMAIN_PIPE(i));
ddf9c536 16394 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
16395 continue;
16396
5efb3e28
VS
16397 error->cursor[i].control = I915_READ(CURCNTR(i));
16398 error->cursor[i].position = I915_READ(CURPOS(i));
16399 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
16400
16401 error->plane[i].control = I915_READ(DSPCNTR(i));
16402 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
c033666a 16403 if (INTEL_GEN(dev_priv) <= 3) {
51889b35 16404 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
16405 error->plane[i].pos = I915_READ(DSPPOS(i));
16406 }
c033666a 16407 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
ca291363 16408 error->plane[i].addr = I915_READ(DSPADDR(i));
c033666a 16409 if (INTEL_GEN(dev_priv) >= 4) {
c4a1d9e4
CW
16410 error->plane[i].surface = I915_READ(DSPSURF(i));
16411 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16412 }
16413
c4a1d9e4 16414 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 16415
c033666a 16416 if (HAS_GMCH_DISPLAY(dev_priv))
f301b1e1 16417 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
16418 }
16419
4d1de975 16420 /* Note: this does not include DSI transcoders. */
c033666a 16421 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
2d1fe073 16422 if (HAS_DDI(dev_priv))
63b66e5b
CW
16423 error->num_transcoders++; /* Account for eDP. */
16424
16425 for (i = 0; i < error->num_transcoders; i++) {
16426 enum transcoder cpu_transcoder = transcoders[i];
16427
ddf9c536 16428 error->transcoder[i].power_domain_on =
f458ebbc 16429 __intel_display_power_is_enabled(dev_priv,
38cc1daf 16430 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 16431 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
16432 continue;
16433
63b66e5b
CW
16434 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16435
16436 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16437 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16438 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16439 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16440 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16441 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16442 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
16443 }
16444
16445 return error;
16446}
16447
edc3d884
MK
16448#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16449
c4a1d9e4 16450void
edc3d884 16451intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
16452 struct drm_device *dev,
16453 struct intel_display_error_state *error)
16454{
055e393f 16455 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
16456 int i;
16457
63b66e5b
CW
16458 if (!error)
16459 return;
16460
edc3d884 16461 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 16462 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 16463 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 16464 error->power_well_driver);
055e393f 16465 for_each_pipe(dev_priv, i) {
edc3d884 16466 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536 16467 err_printf(m, " Power: %s\n",
87ad3212 16468 onoff(error->pipe[i].power_domain_on));
edc3d884 16469 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 16470 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
16471
16472 err_printf(m, "Plane [%d]:\n", i);
16473 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16474 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 16475 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
16476 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16477 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 16478 }
4b71a570 16479 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 16480 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 16481 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
16482 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16483 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
16484 }
16485
edc3d884
MK
16486 err_printf(m, "Cursor [%d]:\n", i);
16487 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16488 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16489 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 16490 }
63b66e5b
CW
16491
16492 for (i = 0; i < error->num_transcoders; i++) {
da205630 16493 err_printf(m, "CPU transcoder: %s\n",
63b66e5b 16494 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536 16495 err_printf(m, " Power: %s\n",
87ad3212 16496 onoff(error->transcoder[i].power_domain_on));
63b66e5b
CW
16497 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16498 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16499 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16500 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16501 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16502 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16503 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16504 }
c4a1d9e4 16505}