]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Do not use plane_config in intel_fbdev.c
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
465c120c
MR
75};
76
3d7d6510
MR
77/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
6b383a7f 82static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 83
f1f644dc 84static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 85 struct intel_crtc_state *pipe_config);
18442d08 86static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 87 struct intel_crtc_state *pipe_config);
f1f644dc 88
568c634a 89static int intel_set_mode(struct drm_atomic_state *state);
eb1bfe80
JB
90static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
5b18e57c
DV
94static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 96static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
97 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
29407aab 99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 102static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 103 const struct intel_crtc_state *pipe_config);
d288f65f 104static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 105 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
549e2bfb
CK
108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
e7457a9a 112
0e32b39c
DA
113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
79e53945 121typedef struct {
0206e353 122 int min, max;
79e53945
JB
123} intel_range_t;
124
125typedef struct {
0206e353
AJ
126 int dot_limit;
127 int p2_slow, p2_fast;
79e53945
JB
128} intel_p2_t;
129
d4906093
ML
130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
0206e353
AJ
132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
d4906093 134};
79e53945 135
d2acd215
DV
136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
021357ac
CW
146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
8b99e68c
CW
149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
021357ac
CW
154}
155
5d536e28 156static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 157 .dot = { .min = 25000, .max = 350000 },
9c333719 158 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 159 .n = { .min = 2, .max = 16 },
0206e353
AJ
160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
167};
168
5d536e28
DV
169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
9c333719 171 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 172 .n = { .min = 2, .max = 16 },
5d536e28
DV
173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
e4b36699 182static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 183 .dot = { .min = 25000, .max = 350000 },
9c333719 184 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 185 .n = { .min = 2, .max = 16 },
0206e353
AJ
186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
e4b36699 193};
273e27ca 194
e4b36699 195static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
219};
220
273e27ca 221
e4b36699 222static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
044c7c41 234 },
e4b36699
KP
235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
044c7c41 261 },
e4b36699
KP
262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
044c7c41 275 },
e4b36699
KP
276};
277
f2b115e6 278static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 281 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
273e27ca 284 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
291};
292
f2b115e6 293static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
304};
305
273e27ca
EA
306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
b91ad0ec 311static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
322};
323
b91ad0ec 324static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
348};
349
273e27ca 350/* LVDS 100mhz refclk limits. */
b91ad0ec 351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
0206e353 359 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
0206e353 372 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
375};
376
dc730512 377static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 385 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 386 .n = { .min = 1, .max = 7 },
a0c4da24
JB
387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
b99ab663 389 .p1 = { .min = 2, .max = 3 },
5fdc9c49 390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
391};
392
ef9348c8
CML
393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 401 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
5ab7b0b7
ID
409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
e6292556 412 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
cdba954e
ACO
421static bool
422needs_modeset(struct drm_crtc_state *state)
423{
424 return state->mode_changed || state->active_changed;
425}
426
e0638cdf
PZ
427/**
428 * Returns whether any output on the specified pipe is of the specified type
429 */
4093561b 430bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 431{
409ee761 432 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
433 struct intel_encoder *encoder;
434
409ee761 435 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
436 if (encoder->type == type)
437 return true;
438
439 return false;
440}
441
d0737e1d
ACO
442/**
443 * Returns whether any output on the specified pipe will have the specified
444 * type after a staged modeset is complete, i.e., the same as
445 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
446 * encoder->crtc.
447 */
a93e255f
ACO
448static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
449 int type)
d0737e1d 450{
a93e255f 451 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 452 struct drm_connector *connector;
a93e255f 453 struct drm_connector_state *connector_state;
d0737e1d 454 struct intel_encoder *encoder;
a93e255f
ACO
455 int i, num_connectors = 0;
456
da3ced29 457 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
458 if (connector_state->crtc != crtc_state->base.crtc)
459 continue;
460
461 num_connectors++;
d0737e1d 462
a93e255f
ACO
463 encoder = to_intel_encoder(connector_state->best_encoder);
464 if (encoder->type == type)
d0737e1d 465 return true;
a93e255f
ACO
466 }
467
468 WARN_ON(num_connectors == 0);
d0737e1d
ACO
469
470 return false;
471}
472
a93e255f
ACO
473static const intel_limit_t *
474intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 475{
a93e255f 476 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 477 const intel_limit_t *limit;
b91ad0ec 478
a93e255f 479 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 480 if (intel_is_dual_link_lvds(dev)) {
1b894b59 481 if (refclk == 100000)
b91ad0ec
ZW
482 limit = &intel_limits_ironlake_dual_lvds_100m;
483 else
484 limit = &intel_limits_ironlake_dual_lvds;
485 } else {
1b894b59 486 if (refclk == 100000)
b91ad0ec
ZW
487 limit = &intel_limits_ironlake_single_lvds_100m;
488 else
489 limit = &intel_limits_ironlake_single_lvds;
490 }
c6bb3538 491 } else
b91ad0ec 492 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
493
494 return limit;
495}
496
a93e255f
ACO
497static const intel_limit_t *
498intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 499{
a93e255f 500 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
501 const intel_limit_t *limit;
502
a93e255f 503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 504 if (intel_is_dual_link_lvds(dev))
e4b36699 505 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 506 else
e4b36699 507 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
508 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 510 limit = &intel_limits_g4x_hdmi;
a93e255f 511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 512 limit = &intel_limits_g4x_sdvo;
044c7c41 513 } else /* The option is for other outputs */
e4b36699 514 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
515
516 return limit;
517}
518
a93e255f
ACO
519static const intel_limit_t *
520intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 521{
a93e255f 522 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
523 const intel_limit_t *limit;
524
5ab7b0b7
ID
525 if (IS_BROXTON(dev))
526 limit = &intel_limits_bxt;
527 else if (HAS_PCH_SPLIT(dev))
a93e255f 528 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 529 else if (IS_G4X(dev)) {
a93e255f 530 limit = intel_g4x_limit(crtc_state);
f2b115e6 531 } else if (IS_PINEVIEW(dev)) {
a93e255f 532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 533 limit = &intel_limits_pineview_lvds;
2177832f 534 else
f2b115e6 535 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
536 } else if (IS_CHERRYVIEW(dev)) {
537 limit = &intel_limits_chv;
a0c4da24 538 } else if (IS_VALLEYVIEW(dev)) {
dc730512 539 limit = &intel_limits_vlv;
a6c45cf0 540 } else if (!IS_GEN2(dev)) {
a93e255f 541 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
79e53945 545 } else {
a93e255f 546 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 547 limit = &intel_limits_i8xx_lvds;
a93e255f 548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 549 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
550 else
551 limit = &intel_limits_i8xx_dac;
79e53945
JB
552 }
553 return limit;
554}
555
dccbea3b
ID
556/*
557 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
558 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
559 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
560 * The helpers' return value is the rate of the clock that is fed to the
561 * display engine's pipe which can be the above fast dot clock rate or a
562 * divided-down version of it.
563 */
f2b115e6 564/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 565static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 566{
2177832f
SL
567 clock->m = clock->m2 + 2;
568 clock->p = clock->p1 * clock->p2;
ed5ca77e 569 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 570 return 0;
fb03ac01
VS
571 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
572 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
573
574 return clock->dot;
2177832f
SL
575}
576
7429e9d4
DV
577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
dccbea3b 582static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 583{
7429e9d4 584 clock->m = i9xx_dpll_compute_m(clock);
79e53945 585 clock->p = clock->p1 * clock->p2;
ed5ca77e 586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 587 return 0;
fb03ac01
VS
588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
590
591 return clock->dot;
79e53945
JB
592}
593
dccbea3b 594static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 599 return 0;
589eca67
ID
600 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
601 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
602
603 return clock->dot / 5;
589eca67
ID
604}
605
dccbea3b 606int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
607{
608 clock->m = clock->m1 * clock->m2;
609 clock->p = clock->p1 * clock->p2;
610 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 611 return 0;
ef9348c8
CML
612 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
613 clock->n << 22);
614 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
615
616 return clock->dot / 5;
ef9348c8
CML
617}
618
7c04d1d9 619#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
620/**
621 * Returns whether the given set of divisors are valid for a given refclk with
622 * the given connectors.
623 */
624
1b894b59
CW
625static bool intel_PLL_is_valid(struct drm_device *dev,
626 const intel_limit_t *limit,
627 const intel_clock_t *clock)
79e53945 628{
f01b7962
VS
629 if (clock->n < limit->n.min || limit->n.max < clock->n)
630 INTELPllInvalid("n out of range\n");
79e53945 631 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 632 INTELPllInvalid("p1 out of range\n");
79e53945 633 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 634 INTELPllInvalid("m2 out of range\n");
79e53945 635 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 636 INTELPllInvalid("m1 out of range\n");
f01b7962 637
5ab7b0b7 638 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
639 if (clock->m1 <= clock->m2)
640 INTELPllInvalid("m1 <= m2\n");
641
5ab7b0b7 642 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
643 if (clock->p < limit->p.min || limit->p.max < clock->p)
644 INTELPllInvalid("p out of range\n");
645 if (clock->m < limit->m.min || limit->m.max < clock->m)
646 INTELPllInvalid("m out of range\n");
647 }
648
79e53945 649 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 650 INTELPllInvalid("vco out of range\n");
79e53945
JB
651 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
652 * connector, etc., rather than just a single range.
653 */
654 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 655 INTELPllInvalid("dot out of range\n");
79e53945
JB
656
657 return true;
658}
659
3b1429d9
VS
660static int
661i9xx_select_p2_div(const intel_limit_t *limit,
662 const struct intel_crtc_state *crtc_state,
663 int target)
79e53945 664{
3b1429d9 665 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 666
a93e255f 667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 668 /*
a210b028
DV
669 * For LVDS just rely on its current settings for dual-channel.
670 * We haven't figured out how to reliably set up different
671 * single/dual channel state, if we even can.
79e53945 672 */
1974cad0 673 if (intel_is_dual_link_lvds(dev))
3b1429d9 674 return limit->p2.p2_fast;
79e53945 675 else
3b1429d9 676 return limit->p2.p2_slow;
79e53945
JB
677 } else {
678 if (target < limit->p2.dot_limit)
3b1429d9 679 return limit->p2.p2_slow;
79e53945 680 else
3b1429d9 681 return limit->p2.p2_fast;
79e53945 682 }
3b1429d9
VS
683}
684
685static bool
686i9xx_find_best_dpll(const intel_limit_t *limit,
687 struct intel_crtc_state *crtc_state,
688 int target, int refclk, intel_clock_t *match_clock,
689 intel_clock_t *best_clock)
690{
691 struct drm_device *dev = crtc_state->base.crtc->dev;
692 intel_clock_t clock;
693 int err = target;
79e53945 694
0206e353 695 memset(best_clock, 0, sizeof(*best_clock));
79e53945 696
3b1429d9
VS
697 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
698
42158660
ZY
699 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
700 clock.m1++) {
701 for (clock.m2 = limit->m2.min;
702 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 703 if (clock.m2 >= clock.m1)
42158660
ZY
704 break;
705 for (clock.n = limit->n.min;
706 clock.n <= limit->n.max; clock.n++) {
707 for (clock.p1 = limit->p1.min;
708 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
709 int this_err;
710
dccbea3b 711 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
714 continue;
715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
718
719 this_err = abs(clock.dot - target);
720 if (this_err < err) {
721 *best_clock = clock;
722 err = this_err;
723 }
724 }
725 }
726 }
727 }
728
729 return (err != target);
730}
731
732static bool
a93e255f
ACO
733pnv_find_best_dpll(const intel_limit_t *limit,
734 struct intel_crtc_state *crtc_state,
ee9300bb
DV
735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
79e53945 737{
3b1429d9 738 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 739 intel_clock_t clock;
79e53945
JB
740 int err = target;
741
0206e353 742 memset(best_clock, 0, sizeof(*best_clock));
79e53945 743
3b1429d9
VS
744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
42158660
ZY
746 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
747 clock.m1++) {
748 for (clock.m2 = limit->m2.min;
749 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
750 for (clock.n = limit->n.min;
751 clock.n <= limit->n.max; clock.n++) {
752 for (clock.p1 = limit->p1.min;
753 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
754 int this_err;
755
dccbea3b 756 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
79e53945 759 continue;
cec2f356
SP
760 if (match_clock &&
761 clock.p != match_clock->p)
762 continue;
79e53945
JB
763
764 this_err = abs(clock.dot - target);
765 if (this_err < err) {
766 *best_clock = clock;
767 err = this_err;
768 }
769 }
770 }
771 }
772 }
773
774 return (err != target);
775}
776
d4906093 777static bool
a93e255f
ACO
778g4x_find_best_dpll(const intel_limit_t *limit,
779 struct intel_crtc_state *crtc_state,
ee9300bb
DV
780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
d4906093 782{
3b1429d9 783 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
784 intel_clock_t clock;
785 int max_n;
3b1429d9 786 bool found = false;
6ba770dc
AJ
787 /* approximately equals target * 0.00585 */
788 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
789
790 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
791
792 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
793
d4906093 794 max_n = limit->n.max;
f77f13e2 795 /* based on hardware requirement, prefer smaller n to precision */
d4906093 796 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 797 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
798 for (clock.m1 = limit->m1.max;
799 clock.m1 >= limit->m1.min; clock.m1--) {
800 for (clock.m2 = limit->m2.max;
801 clock.m2 >= limit->m2.min; clock.m2--) {
802 for (clock.p1 = limit->p1.max;
803 clock.p1 >= limit->p1.min; clock.p1--) {
804 int this_err;
805
dccbea3b 806 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
807 if (!intel_PLL_is_valid(dev, limit,
808 &clock))
d4906093 809 continue;
1b894b59
CW
810
811 this_err = abs(clock.dot - target);
d4906093
ML
812 if (this_err < err_most) {
813 *best_clock = clock;
814 err_most = this_err;
815 max_n = clock.n;
816 found = true;
817 }
818 }
819 }
820 }
821 }
2c07245f
ZW
822 return found;
823}
824
d5dd62bd
ID
825/*
826 * Check if the calculated PLL configuration is more optimal compared to the
827 * best configuration and error found so far. Return the calculated error.
828 */
829static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
830 const intel_clock_t *calculated_clock,
831 const intel_clock_t *best_clock,
832 unsigned int best_error_ppm,
833 unsigned int *error_ppm)
834{
9ca3ba01
ID
835 /*
836 * For CHV ignore the error and consider only the P value.
837 * Prefer a bigger P value based on HW requirements.
838 */
839 if (IS_CHERRYVIEW(dev)) {
840 *error_ppm = 0;
841
842 return calculated_clock->p > best_clock->p;
843 }
844
24be4e46
ID
845 if (WARN_ON_ONCE(!target_freq))
846 return false;
847
d5dd62bd
ID
848 *error_ppm = div_u64(1000000ULL *
849 abs(target_freq - calculated_clock->dot),
850 target_freq);
851 /*
852 * Prefer a better P value over a better (smaller) error if the error
853 * is small. Ensure this preference for future configurations too by
854 * setting the error to 0.
855 */
856 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
857 *error_ppm = 0;
858
859 return true;
860 }
861
862 return *error_ppm + 10 < best_error_ppm;
863}
864
a0c4da24 865static bool
a93e255f
ACO
866vlv_find_best_dpll(const intel_limit_t *limit,
867 struct intel_crtc_state *crtc_state,
ee9300bb
DV
868 int target, int refclk, intel_clock_t *match_clock,
869 intel_clock_t *best_clock)
a0c4da24 870{
a93e255f 871 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 872 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 873 intel_clock_t clock;
69e4f900 874 unsigned int bestppm = 1000000;
27e639bf
VS
875 /* min update 19.2 MHz */
876 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 877 bool found = false;
a0c4da24 878
6b4bf1c4
VS
879 target *= 5; /* fast clock */
880
881 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
882
883 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 884 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 885 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 886 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 887 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 888 clock.p = clock.p1 * clock.p2;
a0c4da24 889 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 890 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 891 unsigned int ppm;
69e4f900 892
6b4bf1c4
VS
893 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
894 refclk * clock.m1);
895
dccbea3b 896 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 897
f01b7962
VS
898 if (!intel_PLL_is_valid(dev, limit,
899 &clock))
43b0ac53
VS
900 continue;
901
d5dd62bd
ID
902 if (!vlv_PLL_is_optimal(dev, target,
903 &clock,
904 best_clock,
905 bestppm, &ppm))
906 continue;
6b4bf1c4 907
d5dd62bd
ID
908 *best_clock = clock;
909 bestppm = ppm;
910 found = true;
a0c4da24
JB
911 }
912 }
913 }
914 }
a0c4da24 915
49e497ef 916 return found;
a0c4da24 917}
a4fc5ed6 918
ef9348c8 919static bool
a93e255f
ACO
920chv_find_best_dpll(const intel_limit_t *limit,
921 struct intel_crtc_state *crtc_state,
ef9348c8
CML
922 int target, int refclk, intel_clock_t *match_clock,
923 intel_clock_t *best_clock)
924{
a93e255f 925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 926 struct drm_device *dev = crtc->base.dev;
9ca3ba01 927 unsigned int best_error_ppm;
ef9348c8
CML
928 intel_clock_t clock;
929 uint64_t m2;
930 int found = false;
931
932 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 933 best_error_ppm = 1000000;
ef9348c8
CML
934
935 /*
936 * Based on hardware doc, the n always set to 1, and m1 always
937 * set to 2. If requires to support 200Mhz refclk, we need to
938 * revisit this because n may not 1 anymore.
939 */
940 clock.n = 1, clock.m1 = 2;
941 target *= 5; /* fast clock */
942
943 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
944 for (clock.p2 = limit->p2.p2_fast;
945 clock.p2 >= limit->p2.p2_slow;
946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 947 unsigned int error_ppm;
ef9348c8
CML
948
949 clock.p = clock.p1 * clock.p2;
950
951 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
952 clock.n) << 22, refclk * clock.m1);
953
954 if (m2 > INT_MAX/clock.m1)
955 continue;
956
957 clock.m2 = m2;
958
dccbea3b 959 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
960
961 if (!intel_PLL_is_valid(dev, limit, &clock))
962 continue;
963
9ca3ba01
ID
964 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
965 best_error_ppm, &error_ppm))
966 continue;
967
968 *best_clock = clock;
969 best_error_ppm = error_ppm;
970 found = true;
ef9348c8
CML
971 }
972 }
973
974 return found;
975}
976
5ab7b0b7
ID
977bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
978 intel_clock_t *best_clock)
979{
980 int refclk = i9xx_get_refclk(crtc_state, 0);
981
982 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
983 target_clock, refclk, NULL, best_clock);
984}
985
20ddf665
VS
986bool intel_crtc_active(struct drm_crtc *crtc)
987{
988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
989
990 /* Be paranoid as we can arrive here with only partial
991 * state retrieved from the hardware during setup.
992 *
241bfc38 993 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
994 * as Haswell has gained clock readout/fastboot support.
995 *
66e514c1 996 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 997 * properly reconstruct framebuffers.
c3d1f436
MR
998 *
999 * FIXME: The intel_crtc->active here should be switched to
1000 * crtc->state->active once we have proper CRTC states wired up
1001 * for atomic.
20ddf665 1002 */
c3d1f436 1003 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1004 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1005}
1006
a5c961d1
PZ
1007enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1008 enum pipe pipe)
1009{
1010 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1012
6e3c9717 1013 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1014}
1015
fbf49ea2
VS
1016static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019 u32 reg = PIPEDSL(pipe);
1020 u32 line1, line2;
1021 u32 line_mask;
1022
1023 if (IS_GEN2(dev))
1024 line_mask = DSL_LINEMASK_GEN2;
1025 else
1026 line_mask = DSL_LINEMASK_GEN3;
1027
1028 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1029 msleep(5);
fbf49ea2
VS
1030 line2 = I915_READ(reg) & line_mask;
1031
1032 return line1 == line2;
1033}
1034
ab7ad7f6
KP
1035/*
1036 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1037 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1038 *
1039 * After disabling a pipe, we can't wait for vblank in the usual way,
1040 * spinning on the vblank interrupt status bit, since we won't actually
1041 * see an interrupt when the pipe is disabled.
1042 *
ab7ad7f6
KP
1043 * On Gen4 and above:
1044 * wait for the pipe register state bit to turn off
1045 *
1046 * Otherwise:
1047 * wait for the display line value to settle (it usually
1048 * ends up stopping at the start of the next frame).
58e10eb9 1049 *
9d0498a2 1050 */
575f7ab7 1051static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1052{
575f7ab7 1053 struct drm_device *dev = crtc->base.dev;
9d0498a2 1054 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1055 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1056 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1057
1058 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1059 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1060
1061 /* Wait for the Pipe State to go off */
58e10eb9
CW
1062 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1063 100))
284637d9 1064 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1065 } else {
ab7ad7f6 1066 /* Wait for the display line to settle */
fbf49ea2 1067 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1068 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1069 }
79e53945
JB
1070}
1071
b0ea7d37
DL
1072/*
1073 * ibx_digital_port_connected - is the specified port connected?
1074 * @dev_priv: i915 private structure
1075 * @port: the port to test
1076 *
1077 * Returns true if @port is connected, false otherwise.
1078 */
1079bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1080 struct intel_digital_port *port)
1081{
1082 u32 bit;
1083
c36346e3 1084 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1085 switch (port->port) {
c36346e3
DL
1086 case PORT_B:
1087 bit = SDE_PORTB_HOTPLUG;
1088 break;
1089 case PORT_C:
1090 bit = SDE_PORTC_HOTPLUG;
1091 break;
1092 case PORT_D:
1093 bit = SDE_PORTD_HOTPLUG;
1094 break;
1095 default:
1096 return true;
1097 }
1098 } else {
eba905b2 1099 switch (port->port) {
c36346e3
DL
1100 case PORT_B:
1101 bit = SDE_PORTB_HOTPLUG_CPT;
1102 break;
1103 case PORT_C:
1104 bit = SDE_PORTC_HOTPLUG_CPT;
1105 break;
1106 case PORT_D:
1107 bit = SDE_PORTD_HOTPLUG_CPT;
1108 break;
1109 default:
1110 return true;
1111 }
b0ea7d37
DL
1112 }
1113
1114 return I915_READ(SDEISR) & bit;
1115}
1116
b24e7179
JB
1117static const char *state_string(bool enabled)
1118{
1119 return enabled ? "on" : "off";
1120}
1121
1122/* Only for pre-ILK configs */
55607e8a
DV
1123void assert_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
b24e7179
JB
1125{
1126 int reg;
1127 u32 val;
1128 bool cur_state;
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1133 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1134 "PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
b24e7179 1137
23538ef1
JN
1138/* XXX: the dsi pll is shared between MIPI DSI ports */
1139static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1140{
1141 u32 val;
1142 bool cur_state;
1143
a580516d 1144 mutex_lock(&dev_priv->sb_lock);
23538ef1 1145 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1146 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1147
1148 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1149 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1150 "DSI PLL state assertion failure (expected %s, current %s)\n",
1151 state_string(state), state_string(cur_state));
1152}
1153#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1154#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1155
55607e8a 1156struct intel_shared_dpll *
e2b78267
DV
1157intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1158{
1159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1160
6e3c9717 1161 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1162 return NULL;
1163
6e3c9717 1164 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1165}
1166
040484af 1167/* For ILK+ */
55607e8a
DV
1168void assert_shared_dpll(struct drm_i915_private *dev_priv,
1169 struct intel_shared_dpll *pll,
1170 bool state)
040484af 1171{
040484af 1172 bool cur_state;
5358901f 1173 struct intel_dpll_hw_state hw_state;
040484af 1174
92b27b08 1175 if (WARN (!pll,
46edb027 1176 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1177 return;
ee7b9f93 1178
5358901f 1179 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1180 I915_STATE_WARN(cur_state != state,
5358901f
DV
1181 "%s assertion failure (expected %s, current %s)\n",
1182 pll->name, state_string(state), state_string(cur_state));
040484af 1183}
040484af
JB
1184
1185static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 int reg;
1189 u32 val;
1190 bool cur_state;
ad80a810
PZ
1191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
040484af 1193
affa9354
PZ
1194 if (HAS_DDI(dev_priv->dev)) {
1195 /* DDI does not have a specific FDI_TX register */
ad80a810 1196 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1197 val = I915_READ(reg);
ad80a810 1198 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1199 } else {
1200 reg = FDI_TX_CTL(pipe);
1201 val = I915_READ(reg);
1202 cur_state = !!(val & FDI_TX_ENABLE);
1203 }
e2c719b7 1204 I915_STATE_WARN(cur_state != state,
040484af
JB
1205 "FDI TX state assertion failure (expected %s, current %s)\n",
1206 state_string(state), state_string(cur_state));
1207}
1208#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1209#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1210
1211static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, bool state)
1213{
1214 int reg;
1215 u32 val;
1216 bool cur_state;
1217
d63fa0dc
PZ
1218 reg = FDI_RX_CTL(pipe);
1219 val = I915_READ(reg);
1220 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1221 I915_STATE_WARN(cur_state != state,
040484af
JB
1222 "FDI RX state assertion failure (expected %s, current %s)\n",
1223 state_string(state), state_string(cur_state));
1224}
1225#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1226#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1227
1228static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* ILK FDI PLL is always enabled */
3d13ef2e 1235 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1236 return;
1237
bf507ef7 1238 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1239 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1240 return;
1241
040484af
JB
1242 reg = FDI_TX_CTL(pipe);
1243 val = I915_READ(reg);
e2c719b7 1244 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1245}
1246
55607e8a
DV
1247void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
040484af
JB
1249{
1250 int reg;
1251 u32 val;
55607e8a 1252 bool cur_state;
040484af
JB
1253
1254 reg = FDI_RX_CTL(pipe);
1255 val = I915_READ(reg);
55607e8a 1256 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1257 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1258 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1259 state_string(state), state_string(cur_state));
040484af
JB
1260}
1261
b680c37a
DV
1262void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
ea0760cf 1264{
bedd4dba
JN
1265 struct drm_device *dev = dev_priv->dev;
1266 int pp_reg;
ea0760cf
JB
1267 u32 val;
1268 enum pipe panel_pipe = PIPE_A;
0de3b485 1269 bool locked = true;
ea0760cf 1270
bedd4dba
JN
1271 if (WARN_ON(HAS_DDI(dev)))
1272 return;
1273
1274 if (HAS_PCH_SPLIT(dev)) {
1275 u32 port_sel;
1276
ea0760cf 1277 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1278 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1279
1280 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1281 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1282 panel_pipe = PIPE_B;
1283 /* XXX: else fix for eDP */
1284 } else if (IS_VALLEYVIEW(dev)) {
1285 /* presumably write lock depends on pipe, not port select */
1286 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1287 panel_pipe = pipe;
ea0760cf
JB
1288 } else {
1289 pp_reg = PP_CONTROL;
bedd4dba
JN
1290 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1291 panel_pipe = PIPE_B;
ea0760cf
JB
1292 }
1293
1294 val = I915_READ(pp_reg);
1295 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1296 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1297 locked = false;
1298
e2c719b7 1299 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1300 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1301 pipe_name(pipe));
ea0760cf
JB
1302}
1303
93ce0ba6
JN
1304static void assert_cursor(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, bool state)
1306{
1307 struct drm_device *dev = dev_priv->dev;
1308 bool cur_state;
1309
d9d82081 1310 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1311 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1312 else
5efb3e28 1313 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1314
e2c719b7 1315 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1316 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1317 pipe_name(pipe), state_string(state), state_string(cur_state));
1318}
1319#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1320#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1321
b840d907
JB
1322void assert_pipe(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
b24e7179
JB
1324{
1325 int reg;
1326 u32 val;
63d7bbe9 1327 bool cur_state;
702e7a56
PZ
1328 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1329 pipe);
b24e7179 1330
b6b5d049
VS
1331 /* if we need the pipe quirk it must be always on */
1332 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1333 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1334 state = true;
1335
f458ebbc 1336 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1337 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1338 cur_state = false;
1339 } else {
1340 reg = PIPECONF(cpu_transcoder);
1341 val = I915_READ(reg);
1342 cur_state = !!(val & PIPECONF_ENABLE);
1343 }
1344
e2c719b7 1345 I915_STATE_WARN(cur_state != state,
63d7bbe9 1346 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1347 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1348}
1349
931872fc
CW
1350static void assert_plane(struct drm_i915_private *dev_priv,
1351 enum plane plane, bool state)
b24e7179
JB
1352{
1353 int reg;
1354 u32 val;
931872fc 1355 bool cur_state;
b24e7179
JB
1356
1357 reg = DSPCNTR(plane);
1358 val = I915_READ(reg);
931872fc 1359 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1360 I915_STATE_WARN(cur_state != state,
931872fc
CW
1361 "plane %c assertion failure (expected %s, current %s)\n",
1362 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1363}
1364
931872fc
CW
1365#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1366#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1367
b24e7179
JB
1368static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe)
1370{
653e1026 1371 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1372 int reg, i;
1373 u32 val;
1374 int cur_pipe;
1375
653e1026
VS
1376 /* Primary planes are fixed to pipes on gen4+ */
1377 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1378 reg = DSPCNTR(pipe);
1379 val = I915_READ(reg);
e2c719b7 1380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
19ec1358 1383 return;
28c05794 1384 }
19ec1358 1385
b24e7179 1386 /* Need to check both planes against the pipe */
055e393f 1387 for_each_pipe(dev_priv, i) {
b24e7179
JB
1388 reg = DSPCNTR(i);
1389 val = I915_READ(reg);
1390 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1391 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1392 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1393 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(i), pipe_name(pipe));
b24e7179
JB
1395 }
1396}
1397
19332d7a
JB
1398static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
1400{
20674eef 1401 struct drm_device *dev = dev_priv->dev;
1fe47785 1402 int reg, sprite;
19332d7a
JB
1403 u32 val;
1404
7feb8b88 1405 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1406 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1407 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1408 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1409 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1410 sprite, pipe_name(pipe));
1411 }
1412 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1413 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1414 reg = SPCNTR(pipe, sprite);
20674eef 1415 val = I915_READ(reg);
e2c719b7 1416 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1418 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1419 }
1420 } else if (INTEL_INFO(dev)->gen >= 7) {
1421 reg = SPRCTL(pipe);
19332d7a 1422 val = I915_READ(reg);
e2c719b7 1423 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1425 plane_name(pipe), pipe_name(pipe));
1426 } else if (INTEL_INFO(dev)->gen >= 5) {
1427 reg = DVSCNTR(pipe);
19332d7a 1428 val = I915_READ(reg);
e2c719b7 1429 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1431 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1432 }
1433}
1434
08c71e5e
VS
1435static void assert_vblank_disabled(struct drm_crtc *crtc)
1436{
e2c719b7 1437 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1438 drm_crtc_vblank_put(crtc);
1439}
1440
89eff4be 1441static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1442{
1443 u32 val;
1444 bool enabled;
1445
e2c719b7 1446 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1447
92f2584a
JB
1448 val = I915_READ(PCH_DREF_CONTROL);
1449 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1450 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1451 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1452}
1453
ab9412ba
DV
1454static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1455 enum pipe pipe)
92f2584a
JB
1456{
1457 int reg;
1458 u32 val;
1459 bool enabled;
1460
ab9412ba 1461 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1462 val = I915_READ(reg);
1463 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1464 I915_STATE_WARN(enabled,
9db4a9c7
JB
1465 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1466 pipe_name(pipe));
92f2584a
JB
1467}
1468
4e634389
KP
1469static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1471{
1472 if ((val & DP_PORT_EN) == 0)
1473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
1476 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1477 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1478 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1479 return false;
44f37d1f
CML
1480 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1481 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1482 return false;
f0575e92
KP
1483 } else {
1484 if ((val & DP_PIPE_MASK) != (pipe << 30))
1485 return false;
1486 }
1487 return true;
1488}
1489
1519b995
KP
1490static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1491 enum pipe pipe, u32 val)
1492{
dc0fa718 1493 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1494 return false;
1495
1496 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1497 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1498 return false;
44f37d1f
CML
1499 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1500 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1501 return false;
1519b995 1502 } else {
dc0fa718 1503 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & LVDS_PORT_EN) == 0)
1513 return false;
1514
1515 if (HAS_PCH_CPT(dev_priv->dev)) {
1516 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1517 return false;
1518 } else {
1519 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1520 return false;
1521 }
1522 return true;
1523}
1524
1525static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1526 enum pipe pipe, u32 val)
1527{
1528 if ((val & ADPA_DAC_ENABLE) == 0)
1529 return false;
1530 if (HAS_PCH_CPT(dev_priv->dev)) {
1531 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1532 return false;
1533 } else {
1534 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1535 return false;
1536 }
1537 return true;
1538}
1539
291906f1 1540static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1541 enum pipe pipe, int reg, u32 port_sel)
291906f1 1542{
47a05eca 1543 u32 val = I915_READ(reg);
e2c719b7 1544 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1545 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1546 reg, pipe_name(pipe));
de9a35ab 1547
e2c719b7 1548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1549 && (val & DP_PIPEB_SELECT),
de9a35ab 1550 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1551}
1552
1553static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe, int reg)
1555{
47a05eca 1556 u32 val = I915_READ(reg);
e2c719b7 1557 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1558 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1559 reg, pipe_name(pipe));
de9a35ab 1560
e2c719b7 1561 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1562 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1563 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1564}
1565
1566static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
1568{
1569 int reg;
1570 u32 val;
291906f1 1571
f0575e92
KP
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1575
1576 reg = PCH_ADPA;
1577 val = I915_READ(reg);
e2c719b7 1578 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1579 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1580 pipe_name(pipe));
291906f1
JB
1581
1582 reg = PCH_LVDS;
1583 val = I915_READ(reg);
e2c719b7 1584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1586 pipe_name(pipe));
291906f1 1587
e2debe91
PZ
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1591}
1592
40e9cf64
JB
1593static void intel_init_dpio(struct drm_device *dev)
1594{
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 if (!IS_VALLEYVIEW(dev))
1598 return;
1599
a09caddd
CML
1600 /*
1601 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1602 * CHV x1 PHY (DP/HDMI D)
1603 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1604 */
1605 if (IS_CHERRYVIEW(dev)) {
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1607 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1608 } else {
1609 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1610 }
5382f5f3
JB
1611}
1612
d288f65f 1613static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1614 const struct intel_crtc_state *pipe_config)
87442f73 1615{
426115cf
DV
1616 struct drm_device *dev = crtc->base.dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 int reg = DPLL(crtc->pipe);
d288f65f 1619 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1620
426115cf 1621 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1622
1623 /* No really, not for ILK+ */
1624 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1625
1626 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1627 if (IS_MOBILE(dev_priv->dev))
426115cf 1628 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1629
426115cf
DV
1630 I915_WRITE(reg, dpll);
1631 POSTING_READ(reg);
1632 udelay(150);
1633
1634 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1635 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1636
d288f65f 1637 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1638 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1639
1640 /* We do this three times for luck */
426115cf 1641 I915_WRITE(reg, dpll);
87442f73
DV
1642 POSTING_READ(reg);
1643 udelay(150); /* wait for warmup */
426115cf 1644 I915_WRITE(reg, dpll);
87442f73
DV
1645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
426115cf 1647 I915_WRITE(reg, dpll);
87442f73
DV
1648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
1650}
1651
d288f65f 1652static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1653 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1654{
1655 struct drm_device *dev = crtc->base.dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 int pipe = crtc->pipe;
1658 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1659 u32 tmp;
1660
1661 assert_pipe_disabled(dev_priv, crtc->pipe);
1662
1663 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1664
a580516d 1665 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1666
1667 /* Enable back the 10bit clock to display controller */
1668 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1669 tmp |= DPIO_DCLKP_EN;
1670 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1671
54433e91
VS
1672 mutex_unlock(&dev_priv->sb_lock);
1673
9d556c99
CML
1674 /*
1675 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1676 */
1677 udelay(1);
1678
1679 /* Enable PLL */
d288f65f 1680 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1681
1682 /* Check PLL is locked */
a11b0703 1683 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1684 DRM_ERROR("PLL %d failed to lock\n", pipe);
1685
a11b0703 1686 /* not sure when this should be written */
d288f65f 1687 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1688 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1689}
1690
1c4e0274
VS
1691static int intel_num_dvo_pipes(struct drm_device *dev)
1692{
1693 struct intel_crtc *crtc;
1694 int count = 0;
1695
1696 for_each_intel_crtc(dev, crtc)
3538b9df 1697 count += crtc->base.state->active &&
409ee761 1698 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1699
1700 return count;
1701}
1702
66e3d5c0 1703static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1704{
66e3d5c0
DV
1705 struct drm_device *dev = crtc->base.dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 int reg = DPLL(crtc->pipe);
6e3c9717 1708 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1709
66e3d5c0 1710 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1711
63d7bbe9 1712 /* No really, not for ILK+ */
3d13ef2e 1713 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1714
1715 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1716 if (IS_MOBILE(dev) && !IS_I830(dev))
1717 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1718
1c4e0274
VS
1719 /* Enable DVO 2x clock on both PLLs if necessary */
1720 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1721 /*
1722 * It appears to be important that we don't enable this
1723 * for the current pipe before otherwise configuring the
1724 * PLL. No idea how this should be handled if multiple
1725 * DVO outputs are enabled simultaneosly.
1726 */
1727 dpll |= DPLL_DVO_2X_MODE;
1728 I915_WRITE(DPLL(!crtc->pipe),
1729 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1730 }
66e3d5c0
DV
1731
1732 /* Wait for the clocks to stabilize. */
1733 POSTING_READ(reg);
1734 udelay(150);
1735
1736 if (INTEL_INFO(dev)->gen >= 4) {
1737 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1738 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1739 } else {
1740 /* The pixel multiplier can only be updated once the
1741 * DPLL is enabled and the clocks are stable.
1742 *
1743 * So write it again.
1744 */
1745 I915_WRITE(reg, dpll);
1746 }
63d7bbe9
JB
1747
1748 /* We do this three times for luck */
66e3d5c0 1749 I915_WRITE(reg, dpll);
63d7bbe9
JB
1750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
66e3d5c0 1752 I915_WRITE(reg, dpll);
63d7bbe9
JB
1753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
66e3d5c0 1755 I915_WRITE(reg, dpll);
63d7bbe9
JB
1756 POSTING_READ(reg);
1757 udelay(150); /* wait for warmup */
1758}
1759
1760/**
50b44a44 1761 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1762 * @dev_priv: i915 private structure
1763 * @pipe: pipe PLL to disable
1764 *
1765 * Disable the PLL for @pipe, making sure the pipe is off first.
1766 *
1767 * Note! This is for pre-ILK only.
1768 */
1c4e0274 1769static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1770{
1c4e0274
VS
1771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 enum pipe pipe = crtc->pipe;
1774
1775 /* Disable DVO 2x clock on both PLLs if necessary */
1776 if (IS_I830(dev) &&
409ee761 1777 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1778 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1779 I915_WRITE(DPLL(PIPE_B),
1780 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1781 I915_WRITE(DPLL(PIPE_A),
1782 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1783 }
1784
b6b5d049
VS
1785 /* Don't disable pipe or pipe PLLs if needed */
1786 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1787 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1788 return;
1789
1790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
1792
b8afb911 1793 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1794 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1795}
1796
f6071166
JB
1797static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1798{
b8afb911 1799 u32 val;
f6071166
JB
1800
1801 /* Make sure the pipe isn't still relying on us */
1802 assert_pipe_disabled(dev_priv, pipe);
1803
e5cbfbfb
ID
1804 /*
1805 * Leave integrated clock source and reference clock enabled for pipe B.
1806 * The latter is needed for VGA hotplug / manual detection.
1807 */
b8afb911 1808 val = DPLL_VGA_MODE_DIS;
f6071166 1809 if (pipe == PIPE_B)
60bfe44f 1810 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1811 I915_WRITE(DPLL(pipe), val);
1812 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1813
1814}
1815
1816static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1817{
d752048d 1818 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1819 u32 val;
1820
a11b0703
VS
1821 /* Make sure the pipe isn't still relying on us */
1822 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1823
a11b0703 1824 /* Set PLL en = 0 */
60bfe44f
VS
1825 val = DPLL_SSC_REF_CLK_CHV |
1826 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1827 if (pipe != PIPE_A)
1828 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1829 I915_WRITE(DPLL(pipe), val);
1830 POSTING_READ(DPLL(pipe));
d752048d 1831
a580516d 1832 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1833
1834 /* Disable 10bit clock to display controller */
1835 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1836 val &= ~DPIO_DCLKP_EN;
1837 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1838
61407f6d
VS
1839 /* disable left/right clock distribution */
1840 if (pipe != PIPE_B) {
1841 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1842 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1843 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1844 } else {
1845 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1846 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1847 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1848 }
1849
a580516d 1850 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1851}
1852
e4607fcf 1853void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1854 struct intel_digital_port *dport,
1855 unsigned int expected_mask)
89b667f8
JB
1856{
1857 u32 port_mask;
00fc31b7 1858 int dpll_reg;
89b667f8 1859
e4607fcf
CML
1860 switch (dport->port) {
1861 case PORT_B:
89b667f8 1862 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1863 dpll_reg = DPLL(0);
e4607fcf
CML
1864 break;
1865 case PORT_C:
89b667f8 1866 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1867 dpll_reg = DPLL(0);
9b6de0a1 1868 expected_mask <<= 4;
00fc31b7
CML
1869 break;
1870 case PORT_D:
1871 port_mask = DPLL_PORTD_READY_MASK;
1872 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1873 break;
1874 default:
1875 BUG();
1876 }
89b667f8 1877
9b6de0a1
VS
1878 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1879 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1880 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1881}
1882
b14b1055
DV
1883static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1884{
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1888
be19f0ff
CW
1889 if (WARN_ON(pll == NULL))
1890 return;
1891
3e369b76 1892 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1893 if (pll->active == 0) {
1894 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1895 WARN_ON(pll->on);
1896 assert_shared_dpll_disabled(dev_priv, pll);
1897
1898 pll->mode_set(dev_priv, pll);
1899 }
1900}
1901
92f2584a 1902/**
85b3894f 1903 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1904 * @dev_priv: i915 private structure
1905 * @pipe: pipe PLL to enable
1906 *
1907 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1908 * drives the transcoder clock.
1909 */
85b3894f 1910static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1911{
3d13ef2e
DL
1912 struct drm_device *dev = crtc->base.dev;
1913 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1914 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1915
87a875bb 1916 if (WARN_ON(pll == NULL))
48da64a8
CW
1917 return;
1918
3e369b76 1919 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1920 return;
ee7b9f93 1921
74dd6928 1922 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1923 pll->name, pll->active, pll->on,
e2b78267 1924 crtc->base.base.id);
92f2584a 1925
cdbd2316
DV
1926 if (pll->active++) {
1927 WARN_ON(!pll->on);
e9d6944e 1928 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1929 return;
1930 }
f4a091c7 1931 WARN_ON(pll->on);
ee7b9f93 1932
bd2bb1b9
PZ
1933 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1934
46edb027 1935 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1936 pll->enable(dev_priv, pll);
ee7b9f93 1937 pll->on = true;
92f2584a
JB
1938}
1939
f6daaec2 1940static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1941{
3d13ef2e
DL
1942 struct drm_device *dev = crtc->base.dev;
1943 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1944 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1945
92f2584a 1946 /* PCH only available on ILK+ */
3d13ef2e 1947 BUG_ON(INTEL_INFO(dev)->gen < 5);
eddfcbcd
ML
1948 if (pll == NULL)
1949 return;
92f2584a 1950
eddfcbcd 1951 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1952 return;
7a419866 1953
46edb027
DV
1954 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1955 pll->name, pll->active, pll->on,
e2b78267 1956 crtc->base.base.id);
7a419866 1957
48da64a8 1958 if (WARN_ON(pll->active == 0)) {
e9d6944e 1959 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1960 return;
1961 }
1962
e9d6944e 1963 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1964 WARN_ON(!pll->on);
cdbd2316 1965 if (--pll->active)
7a419866 1966 return;
ee7b9f93 1967
46edb027 1968 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1969 pll->disable(dev_priv, pll);
ee7b9f93 1970 pll->on = false;
bd2bb1b9
PZ
1971
1972 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1973}
1974
b8a4f404
PZ
1975static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1976 enum pipe pipe)
040484af 1977{
23670b32 1978 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1979 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1981 uint32_t reg, val, pipeconf_val;
040484af
JB
1982
1983 /* PCH only available on ILK+ */
55522f37 1984 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1985
1986 /* Make sure PCH DPLL is enabled */
e72f9fbf 1987 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1988 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1989
1990 /* FDI must be feeding us bits for PCH ports */
1991 assert_fdi_tx_enabled(dev_priv, pipe);
1992 assert_fdi_rx_enabled(dev_priv, pipe);
1993
23670b32
DV
1994 if (HAS_PCH_CPT(dev)) {
1995 /* Workaround: Set the timing override bit before enabling the
1996 * pch transcoder. */
1997 reg = TRANS_CHICKEN2(pipe);
1998 val = I915_READ(reg);
1999 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2000 I915_WRITE(reg, val);
59c859d6 2001 }
23670b32 2002
ab9412ba 2003 reg = PCH_TRANSCONF(pipe);
040484af 2004 val = I915_READ(reg);
5f7f726d 2005 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
2006
2007 if (HAS_PCH_IBX(dev_priv->dev)) {
2008 /*
c5de7c6f
VS
2009 * Make the BPC in transcoder be consistent with
2010 * that in pipeconf reg. For HDMI we must use 8bpc
2011 * here for both 8bpc and 12bpc.
e9bcff5c 2012 */
dfd07d72 2013 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
2014 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2015 val |= PIPECONF_8BPC;
2016 else
2017 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2018 }
5f7f726d
PZ
2019
2020 val &= ~TRANS_INTERLACE_MASK;
2021 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2022 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2023 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2024 val |= TRANS_LEGACY_INTERLACED_ILK;
2025 else
2026 val |= TRANS_INTERLACED;
5f7f726d
PZ
2027 else
2028 val |= TRANS_PROGRESSIVE;
2029
040484af
JB
2030 I915_WRITE(reg, val | TRANS_ENABLE);
2031 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2032 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2033}
2034
8fb033d7 2035static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2036 enum transcoder cpu_transcoder)
040484af 2037{
8fb033d7 2038 u32 val, pipeconf_val;
8fb033d7
PZ
2039
2040 /* PCH only available on ILK+ */
55522f37 2041 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2042
8fb033d7 2043 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2044 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2045 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2046
223a6fdf
PZ
2047 /* Workaround: set timing override bit. */
2048 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2049 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2050 I915_WRITE(_TRANSA_CHICKEN2, val);
2051
25f3ef11 2052 val = TRANS_ENABLE;
937bb610 2053 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2054
9a76b1c6
PZ
2055 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2056 PIPECONF_INTERLACED_ILK)
a35f2679 2057 val |= TRANS_INTERLACED;
8fb033d7
PZ
2058 else
2059 val |= TRANS_PROGRESSIVE;
2060
ab9412ba
DV
2061 I915_WRITE(LPT_TRANSCONF, val);
2062 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2063 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2064}
2065
b8a4f404
PZ
2066static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2067 enum pipe pipe)
040484af 2068{
23670b32
DV
2069 struct drm_device *dev = dev_priv->dev;
2070 uint32_t reg, val;
040484af
JB
2071
2072 /* FDI relies on the transcoder */
2073 assert_fdi_tx_disabled(dev_priv, pipe);
2074 assert_fdi_rx_disabled(dev_priv, pipe);
2075
291906f1
JB
2076 /* Ports must be off as well */
2077 assert_pch_ports_disabled(dev_priv, pipe);
2078
ab9412ba 2079 reg = PCH_TRANSCONF(pipe);
040484af
JB
2080 val = I915_READ(reg);
2081 val &= ~TRANS_ENABLE;
2082 I915_WRITE(reg, val);
2083 /* wait for PCH transcoder off, transcoder state */
2084 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2085 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2086
2087 if (!HAS_PCH_IBX(dev)) {
2088 /* Workaround: Clear the timing override chicken bit again. */
2089 reg = TRANS_CHICKEN2(pipe);
2090 val = I915_READ(reg);
2091 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2092 I915_WRITE(reg, val);
2093 }
040484af
JB
2094}
2095
ab4d966c 2096static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2097{
8fb033d7
PZ
2098 u32 val;
2099
ab9412ba 2100 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2101 val &= ~TRANS_ENABLE;
ab9412ba 2102 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2103 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2104 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2105 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2106
2107 /* Workaround: clear timing override bit. */
2108 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2109 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2110 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2111}
2112
b24e7179 2113/**
309cfea8 2114 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2115 * @crtc: crtc responsible for the pipe
b24e7179 2116 *
0372264a 2117 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2118 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2119 */
e1fdc473 2120static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2121{
0372264a
PZ
2122 struct drm_device *dev = crtc->base.dev;
2123 struct drm_i915_private *dev_priv = dev->dev_private;
2124 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2126 pipe);
1a240d4d 2127 enum pipe pch_transcoder;
b24e7179
JB
2128 int reg;
2129 u32 val;
2130
9e2ee2dd
VS
2131 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2132
58c6eaa2 2133 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2134 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2135 assert_sprites_disabled(dev_priv, pipe);
2136
681e5811 2137 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2138 pch_transcoder = TRANSCODER_A;
2139 else
2140 pch_transcoder = pipe;
2141
b24e7179
JB
2142 /*
2143 * A pipe without a PLL won't actually be able to drive bits from
2144 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2145 * need the check.
2146 */
50360403 2147 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2148 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2149 assert_dsi_pll_enabled(dev_priv);
2150 else
2151 assert_pll_enabled(dev_priv, pipe);
040484af 2152 else {
6e3c9717 2153 if (crtc->config->has_pch_encoder) {
040484af 2154 /* if driving the PCH, we need FDI enabled */
cc391bbb 2155 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2156 assert_fdi_tx_pll_enabled(dev_priv,
2157 (enum pipe) cpu_transcoder);
040484af
JB
2158 }
2159 /* FIXME: assert CPU port conditions for SNB+ */
2160 }
b24e7179 2161
702e7a56 2162 reg = PIPECONF(cpu_transcoder);
b24e7179 2163 val = I915_READ(reg);
7ad25d48 2164 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2165 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2166 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2167 return;
7ad25d48 2168 }
00d70b15
CW
2169
2170 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2171 POSTING_READ(reg);
b24e7179
JB
2172}
2173
2174/**
309cfea8 2175 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2176 * @crtc: crtc whose pipes is to be disabled
b24e7179 2177 *
575f7ab7
VS
2178 * Disable the pipe of @crtc, making sure that various hardware
2179 * specific requirements are met, if applicable, e.g. plane
2180 * disabled, panel fitter off, etc.
b24e7179
JB
2181 *
2182 * Will wait until the pipe has shut down before returning.
2183 */
575f7ab7 2184static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2185{
575f7ab7 2186 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2187 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2188 enum pipe pipe = crtc->pipe;
b24e7179
JB
2189 int reg;
2190 u32 val;
2191
9e2ee2dd
VS
2192 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2193
b24e7179
JB
2194 /*
2195 * Make sure planes won't keep trying to pump pixels to us,
2196 * or we might hang the display.
2197 */
2198 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2199 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2200 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2201
702e7a56 2202 reg = PIPECONF(cpu_transcoder);
b24e7179 2203 val = I915_READ(reg);
00d70b15
CW
2204 if ((val & PIPECONF_ENABLE) == 0)
2205 return;
2206
67adc644
VS
2207 /*
2208 * Double wide has implications for planes
2209 * so best keep it disabled when not needed.
2210 */
6e3c9717 2211 if (crtc->config->double_wide)
67adc644
VS
2212 val &= ~PIPECONF_DOUBLE_WIDE;
2213
2214 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2215 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2216 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2217 val &= ~PIPECONF_ENABLE;
2218
2219 I915_WRITE(reg, val);
2220 if ((val & PIPECONF_ENABLE) == 0)
2221 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2222}
2223
693db184
CW
2224static bool need_vtd_wa(struct drm_device *dev)
2225{
2226#ifdef CONFIG_INTEL_IOMMU
2227 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2228 return true;
2229#endif
2230 return false;
2231}
2232
50470bb0 2233unsigned int
6761dd31
TU
2234intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2235 uint64_t fb_format_modifier)
a57ce0b2 2236{
6761dd31
TU
2237 unsigned int tile_height;
2238 uint32_t pixel_bytes;
a57ce0b2 2239
b5d0e9bf
DL
2240 switch (fb_format_modifier) {
2241 case DRM_FORMAT_MOD_NONE:
2242 tile_height = 1;
2243 break;
2244 case I915_FORMAT_MOD_X_TILED:
2245 tile_height = IS_GEN2(dev) ? 16 : 8;
2246 break;
2247 case I915_FORMAT_MOD_Y_TILED:
2248 tile_height = 32;
2249 break;
2250 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2251 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2252 switch (pixel_bytes) {
b5d0e9bf 2253 default:
6761dd31 2254 case 1:
b5d0e9bf
DL
2255 tile_height = 64;
2256 break;
6761dd31
TU
2257 case 2:
2258 case 4:
b5d0e9bf
DL
2259 tile_height = 32;
2260 break;
6761dd31 2261 case 8:
b5d0e9bf
DL
2262 tile_height = 16;
2263 break;
6761dd31 2264 case 16:
b5d0e9bf
DL
2265 WARN_ONCE(1,
2266 "128-bit pixels are not supported for display!");
2267 tile_height = 16;
2268 break;
2269 }
2270 break;
2271 default:
2272 MISSING_CASE(fb_format_modifier);
2273 tile_height = 1;
2274 break;
2275 }
091df6cb 2276
6761dd31
TU
2277 return tile_height;
2278}
2279
2280unsigned int
2281intel_fb_align_height(struct drm_device *dev, unsigned int height,
2282 uint32_t pixel_format, uint64_t fb_format_modifier)
2283{
2284 return ALIGN(height, intel_tile_height(dev, pixel_format,
2285 fb_format_modifier));
a57ce0b2
JB
2286}
2287
f64b98cd
TU
2288static int
2289intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2290 const struct drm_plane_state *plane_state)
2291{
50470bb0 2292 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2293 unsigned int tile_height, tile_pitch;
50470bb0 2294
f64b98cd
TU
2295 *view = i915_ggtt_view_normal;
2296
50470bb0
TU
2297 if (!plane_state)
2298 return 0;
2299
121920fa 2300 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2301 return 0;
2302
9abc4648 2303 *view = i915_ggtt_view_rotated;
50470bb0
TU
2304
2305 info->height = fb->height;
2306 info->pixel_format = fb->pixel_format;
2307 info->pitch = fb->pitches[0];
2308 info->fb_modifier = fb->modifier[0];
2309
84fe03f7
TU
2310 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2311 fb->modifier[0]);
2312 tile_pitch = PAGE_SIZE / tile_height;
2313 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2314 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2315 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2316
f64b98cd
TU
2317 return 0;
2318}
2319
4e9a86b6
VS
2320static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2321{
2322 if (INTEL_INFO(dev_priv)->gen >= 9)
2323 return 256 * 1024;
985b8bb4
VS
2324 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2325 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2326 return 128 * 1024;
2327 else if (INTEL_INFO(dev_priv)->gen >= 4)
2328 return 4 * 1024;
2329 else
44c5905e 2330 return 0;
4e9a86b6
VS
2331}
2332
127bd2ac 2333int
850c4cdc
TU
2334intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2335 struct drm_framebuffer *fb,
82bc3b2d 2336 const struct drm_plane_state *plane_state,
91af127f
JH
2337 struct intel_engine_cs *pipelined,
2338 struct drm_i915_gem_request **pipelined_request)
6b95a207 2339{
850c4cdc 2340 struct drm_device *dev = fb->dev;
ce453d81 2341 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2342 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2343 struct i915_ggtt_view view;
6b95a207
KH
2344 u32 alignment;
2345 int ret;
2346
ebcdd39e
MR
2347 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2348
7b911adc
TU
2349 switch (fb->modifier[0]) {
2350 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2351 alignment = intel_linear_alignment(dev_priv);
6b95a207 2352 break;
7b911adc 2353 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2354 if (INTEL_INFO(dev)->gen >= 9)
2355 alignment = 256 * 1024;
2356 else {
2357 /* pin() will align the object as required by fence */
2358 alignment = 0;
2359 }
6b95a207 2360 break;
7b911adc 2361 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2362 case I915_FORMAT_MOD_Yf_TILED:
2363 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2364 "Y tiling bo slipped through, driver bug!\n"))
2365 return -EINVAL;
2366 alignment = 1 * 1024 * 1024;
2367 break;
6b95a207 2368 default:
7b911adc
TU
2369 MISSING_CASE(fb->modifier[0]);
2370 return -EINVAL;
6b95a207
KH
2371 }
2372
f64b98cd
TU
2373 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2374 if (ret)
2375 return ret;
2376
693db184
CW
2377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
d6dd6843
PZ
2385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
ce453d81 2394 dev_priv->mm.interruptible = false;
e6617330 2395 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2396 pipelined_request, &view);
48b956c5 2397 if (ret)
ce453d81 2398 goto err_interruptible;
6b95a207
KH
2399
2400 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2401 * fence, whereas 965+ only requires a fence if using
2402 * framebuffer compression. For simplicity, we always install
2403 * a fence as the cost is not that onerous.
2404 */
06d98131 2405 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2406 if (ret)
2407 goto err_unpin;
1690e1eb 2408
9a5a53b3 2409 i915_gem_object_pin_fence(obj);
6b95a207 2410
ce453d81 2411 dev_priv->mm.interruptible = true;
d6dd6843 2412 intel_runtime_pm_put(dev_priv);
6b95a207 2413 return 0;
48b956c5
CW
2414
2415err_unpin:
f64b98cd 2416 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2417err_interruptible:
2418 dev_priv->mm.interruptible = true;
d6dd6843 2419 intel_runtime_pm_put(dev_priv);
48b956c5 2420 return ret;
6b95a207
KH
2421}
2422
82bc3b2d
TU
2423static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2424 const struct drm_plane_state *plane_state)
1690e1eb 2425{
82bc3b2d 2426 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2427 struct i915_ggtt_view view;
2428 int ret;
82bc3b2d 2429
ebcdd39e
MR
2430 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2431
f64b98cd
TU
2432 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2433 WARN_ONCE(ret, "Couldn't get view from plane state!");
2434
1690e1eb 2435 i915_gem_object_unpin_fence(obj);
f64b98cd 2436 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2437}
2438
c2c75131
DV
2439/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2440 * is assumed to be a power-of-two. */
4e9a86b6
VS
2441unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2442 int *x, int *y,
bc752862
CW
2443 unsigned int tiling_mode,
2444 unsigned int cpp,
2445 unsigned int pitch)
c2c75131 2446{
bc752862
CW
2447 if (tiling_mode != I915_TILING_NONE) {
2448 unsigned int tile_rows, tiles;
c2c75131 2449
bc752862
CW
2450 tile_rows = *y / 8;
2451 *y %= 8;
c2c75131 2452
bc752862
CW
2453 tiles = *x / (512/cpp);
2454 *x %= 512/cpp;
2455
2456 return tile_rows * pitch * 8 + tiles * 4096;
2457 } else {
4e9a86b6 2458 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2459 unsigned int offset;
2460
2461 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2462 *y = (offset & alignment) / pitch;
2463 *x = ((offset & alignment) - *y * pitch) / cpp;
2464 return offset & ~alignment;
bc752862 2465 }
c2c75131
DV
2466}
2467
b35d63fa 2468static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2469{
2470 switch (format) {
2471 case DISPPLANE_8BPP:
2472 return DRM_FORMAT_C8;
2473 case DISPPLANE_BGRX555:
2474 return DRM_FORMAT_XRGB1555;
2475 case DISPPLANE_BGRX565:
2476 return DRM_FORMAT_RGB565;
2477 default:
2478 case DISPPLANE_BGRX888:
2479 return DRM_FORMAT_XRGB8888;
2480 case DISPPLANE_RGBX888:
2481 return DRM_FORMAT_XBGR8888;
2482 case DISPPLANE_BGRX101010:
2483 return DRM_FORMAT_XRGB2101010;
2484 case DISPPLANE_RGBX101010:
2485 return DRM_FORMAT_XBGR2101010;
2486 }
2487}
2488
bc8d7dff
DL
2489static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2490{
2491 switch (format) {
2492 case PLANE_CTL_FORMAT_RGB_565:
2493 return DRM_FORMAT_RGB565;
2494 default:
2495 case PLANE_CTL_FORMAT_XRGB_8888:
2496 if (rgb_order) {
2497 if (alpha)
2498 return DRM_FORMAT_ABGR8888;
2499 else
2500 return DRM_FORMAT_XBGR8888;
2501 } else {
2502 if (alpha)
2503 return DRM_FORMAT_ARGB8888;
2504 else
2505 return DRM_FORMAT_XRGB8888;
2506 }
2507 case PLANE_CTL_FORMAT_XRGB_2101010:
2508 if (rgb_order)
2509 return DRM_FORMAT_XBGR2101010;
2510 else
2511 return DRM_FORMAT_XRGB2101010;
2512 }
2513}
2514
5724dbd1 2515static bool
f6936e29
DV
2516intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2517 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2518{
2519 struct drm_device *dev = crtc->base.dev;
2520 struct drm_i915_gem_object *obj = NULL;
2521 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2522 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2523 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2524 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2525 PAGE_SIZE);
2526
2527 size_aligned -= base_aligned;
46f297fb 2528
ff2652ea
CW
2529 if (plane_config->size == 0)
2530 return false;
2531
f37b5c2b
DV
2532 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2533 base_aligned,
2534 base_aligned,
2535 size_aligned);
46f297fb 2536 if (!obj)
484b41dd 2537 return false;
46f297fb 2538
49af449b
DL
2539 obj->tiling_mode = plane_config->tiling;
2540 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2541 obj->stride = fb->pitches[0];
46f297fb 2542
6bf129df
DL
2543 mode_cmd.pixel_format = fb->pixel_format;
2544 mode_cmd.width = fb->width;
2545 mode_cmd.height = fb->height;
2546 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2547 mode_cmd.modifier[0] = fb->modifier[0];
2548 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2549
2550 mutex_lock(&dev->struct_mutex);
6bf129df 2551 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2552 &mode_cmd, obj)) {
46f297fb
JB
2553 DRM_DEBUG_KMS("intel fb init failed\n");
2554 goto out_unref_obj;
2555 }
46f297fb 2556 mutex_unlock(&dev->struct_mutex);
484b41dd 2557
f6936e29 2558 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2559 return true;
46f297fb
JB
2560
2561out_unref_obj:
2562 drm_gem_object_unreference(&obj->base);
2563 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2564 return false;
2565}
2566
afd65eb4
MR
2567/* Update plane->state->fb to match plane->fb after driver-internal updates */
2568static void
2569update_state_fb(struct drm_plane *plane)
2570{
2571 if (plane->fb == plane->state->fb)
2572 return;
2573
2574 if (plane->state->fb)
2575 drm_framebuffer_unreference(plane->state->fb);
2576 plane->state->fb = plane->fb;
2577 if (plane->state->fb)
2578 drm_framebuffer_reference(plane->state->fb);
2579}
2580
5724dbd1 2581static void
f6936e29
DV
2582intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2583 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2584{
2585 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2586 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2587 struct drm_crtc *c;
2588 struct intel_crtc *i;
2ff8fde1 2589 struct drm_i915_gem_object *obj;
88595ac9
DV
2590 struct drm_plane *primary = intel_crtc->base.primary;
2591 struct drm_framebuffer *fb;
484b41dd 2592
2d14030b 2593 if (!plane_config->fb)
484b41dd
JB
2594 return;
2595
f6936e29 2596 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2597 fb = &plane_config->fb->base;
2598 goto valid_fb;
f55548b5 2599 }
484b41dd 2600
2d14030b 2601 kfree(plane_config->fb);
484b41dd
JB
2602
2603 /*
2604 * Failed to alloc the obj, check to see if we should share
2605 * an fb with another CRTC instead
2606 */
70e1e0ec 2607 for_each_crtc(dev, c) {
484b41dd
JB
2608 i = to_intel_crtc(c);
2609
2610 if (c == &intel_crtc->base)
2611 continue;
2612
2ff8fde1
MR
2613 if (!i->active)
2614 continue;
2615
88595ac9
DV
2616 fb = c->primary->fb;
2617 if (!fb)
484b41dd
JB
2618 continue;
2619
88595ac9 2620 obj = intel_fb_obj(fb);
2ff8fde1 2621 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2622 drm_framebuffer_reference(fb);
2623 goto valid_fb;
484b41dd
JB
2624 }
2625 }
88595ac9
DV
2626
2627 return;
2628
2629valid_fb:
2630 obj = intel_fb_obj(fb);
2631 if (obj->tiling_mode != I915_TILING_NONE)
2632 dev_priv->preserve_bios_swizzle = true;
2633
2634 primary->fb = fb;
36750f28 2635 primary->crtc = primary->state->crtc = &intel_crtc->base;
88595ac9 2636 update_state_fb(primary);
36750f28 2637 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2638 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2639}
2640
29b9bde6
DV
2641static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2642 struct drm_framebuffer *fb,
2643 int x, int y)
81255565
JB
2644{
2645 struct drm_device *dev = crtc->dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2648 struct drm_plane *primary = crtc->primary;
2649 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2650 struct drm_i915_gem_object *obj;
81255565 2651 int plane = intel_crtc->plane;
e506a0c6 2652 unsigned long linear_offset;
81255565 2653 u32 dspcntr;
f45651ba 2654 u32 reg = DSPCNTR(plane);
48404c1e 2655 int pixel_size;
f45651ba 2656
b70709a6 2657 if (!visible || !fb) {
fdd508a6
VS
2658 I915_WRITE(reg, 0);
2659 if (INTEL_INFO(dev)->gen >= 4)
2660 I915_WRITE(DSPSURF(plane), 0);
2661 else
2662 I915_WRITE(DSPADDR(plane), 0);
2663 POSTING_READ(reg);
2664 return;
2665 }
2666
c9ba6fad
VS
2667 obj = intel_fb_obj(fb);
2668 if (WARN_ON(obj == NULL))
2669 return;
2670
2671 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2672
f45651ba
VS
2673 dspcntr = DISPPLANE_GAMMA_ENABLE;
2674
fdd508a6 2675 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2676
2677 if (INTEL_INFO(dev)->gen < 4) {
2678 if (intel_crtc->pipe == PIPE_B)
2679 dspcntr |= DISPPLANE_SEL_PIPE_B;
2680
2681 /* pipesrc and dspsize control the size that is scaled from,
2682 * which should always be the user's requested size.
2683 */
2684 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2685 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2686 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2687 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2688 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2689 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2690 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2691 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2692 I915_WRITE(PRIMPOS(plane), 0);
2693 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2694 }
81255565 2695
57779d06
VS
2696 switch (fb->pixel_format) {
2697 case DRM_FORMAT_C8:
81255565
JB
2698 dspcntr |= DISPPLANE_8BPP;
2699 break;
57779d06 2700 case DRM_FORMAT_XRGB1555:
57779d06 2701 dspcntr |= DISPPLANE_BGRX555;
81255565 2702 break;
57779d06
VS
2703 case DRM_FORMAT_RGB565:
2704 dspcntr |= DISPPLANE_BGRX565;
2705 break;
2706 case DRM_FORMAT_XRGB8888:
57779d06
VS
2707 dspcntr |= DISPPLANE_BGRX888;
2708 break;
2709 case DRM_FORMAT_XBGR8888:
57779d06
VS
2710 dspcntr |= DISPPLANE_RGBX888;
2711 break;
2712 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2713 dspcntr |= DISPPLANE_BGRX101010;
2714 break;
2715 case DRM_FORMAT_XBGR2101010:
57779d06 2716 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2717 break;
2718 default:
baba133a 2719 BUG();
81255565 2720 }
57779d06 2721
f45651ba
VS
2722 if (INTEL_INFO(dev)->gen >= 4 &&
2723 obj->tiling_mode != I915_TILING_NONE)
2724 dspcntr |= DISPPLANE_TILED;
81255565 2725
de1aa629
VS
2726 if (IS_G4X(dev))
2727 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2728
b9897127 2729 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2730
c2c75131
DV
2731 if (INTEL_INFO(dev)->gen >= 4) {
2732 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2733 intel_gen4_compute_page_offset(dev_priv,
2734 &x, &y, obj->tiling_mode,
b9897127 2735 pixel_size,
bc752862 2736 fb->pitches[0]);
c2c75131
DV
2737 linear_offset -= intel_crtc->dspaddr_offset;
2738 } else {
e506a0c6 2739 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2740 }
e506a0c6 2741
8e7d688b 2742 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2743 dspcntr |= DISPPLANE_ROTATE_180;
2744
6e3c9717
ACO
2745 x += (intel_crtc->config->pipe_src_w - 1);
2746 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2747
2748 /* Finding the last pixel of the last line of the display
2749 data and adding to linear_offset*/
2750 linear_offset +=
6e3c9717
ACO
2751 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2752 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2753 }
2754
2755 I915_WRITE(reg, dspcntr);
2756
01f2c773 2757 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2758 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2759 I915_WRITE(DSPSURF(plane),
2760 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2761 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2762 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2763 } else
f343c5f6 2764 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2765 POSTING_READ(reg);
17638cd6
JB
2766}
2767
29b9bde6
DV
2768static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2769 struct drm_framebuffer *fb,
2770 int x, int y)
17638cd6
JB
2771{
2772 struct drm_device *dev = crtc->dev;
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2775 struct drm_plane *primary = crtc->primary;
2776 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2777 struct drm_i915_gem_object *obj;
17638cd6 2778 int plane = intel_crtc->plane;
e506a0c6 2779 unsigned long linear_offset;
17638cd6 2780 u32 dspcntr;
f45651ba 2781 u32 reg = DSPCNTR(plane);
48404c1e 2782 int pixel_size;
f45651ba 2783
b70709a6 2784 if (!visible || !fb) {
fdd508a6
VS
2785 I915_WRITE(reg, 0);
2786 I915_WRITE(DSPSURF(plane), 0);
2787 POSTING_READ(reg);
2788 return;
2789 }
2790
c9ba6fad
VS
2791 obj = intel_fb_obj(fb);
2792 if (WARN_ON(obj == NULL))
2793 return;
2794
2795 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2796
f45651ba
VS
2797 dspcntr = DISPPLANE_GAMMA_ENABLE;
2798
fdd508a6 2799 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2800
2801 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2802 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2803
57779d06
VS
2804 switch (fb->pixel_format) {
2805 case DRM_FORMAT_C8:
17638cd6
JB
2806 dspcntr |= DISPPLANE_8BPP;
2807 break;
57779d06
VS
2808 case DRM_FORMAT_RGB565:
2809 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2810 break;
57779d06 2811 case DRM_FORMAT_XRGB8888:
57779d06
VS
2812 dspcntr |= DISPPLANE_BGRX888;
2813 break;
2814 case DRM_FORMAT_XBGR8888:
57779d06
VS
2815 dspcntr |= DISPPLANE_RGBX888;
2816 break;
2817 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2818 dspcntr |= DISPPLANE_BGRX101010;
2819 break;
2820 case DRM_FORMAT_XBGR2101010:
57779d06 2821 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2822 break;
2823 default:
baba133a 2824 BUG();
17638cd6
JB
2825 }
2826
2827 if (obj->tiling_mode != I915_TILING_NONE)
2828 dspcntr |= DISPPLANE_TILED;
17638cd6 2829
f45651ba 2830 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2831 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2832
b9897127 2833 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2834 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2835 intel_gen4_compute_page_offset(dev_priv,
2836 &x, &y, obj->tiling_mode,
b9897127 2837 pixel_size,
bc752862 2838 fb->pitches[0]);
c2c75131 2839 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2840 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2841 dspcntr |= DISPPLANE_ROTATE_180;
2842
2843 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2844 x += (intel_crtc->config->pipe_src_w - 1);
2845 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2846
2847 /* Finding the last pixel of the last line of the display
2848 data and adding to linear_offset*/
2849 linear_offset +=
6e3c9717
ACO
2850 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2851 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2852 }
2853 }
2854
2855 I915_WRITE(reg, dspcntr);
17638cd6 2856
01f2c773 2857 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2858 I915_WRITE(DSPSURF(plane),
2859 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2860 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2861 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2862 } else {
2863 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2864 I915_WRITE(DSPLINOFF(plane), linear_offset);
2865 }
17638cd6 2866 POSTING_READ(reg);
17638cd6
JB
2867}
2868
b321803d
DL
2869u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2870 uint32_t pixel_format)
2871{
2872 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2873
2874 /*
2875 * The stride is either expressed as a multiple of 64 bytes
2876 * chunks for linear buffers or in number of tiles for tiled
2877 * buffers.
2878 */
2879 switch (fb_modifier) {
2880 case DRM_FORMAT_MOD_NONE:
2881 return 64;
2882 case I915_FORMAT_MOD_X_TILED:
2883 if (INTEL_INFO(dev)->gen == 2)
2884 return 128;
2885 return 512;
2886 case I915_FORMAT_MOD_Y_TILED:
2887 /* No need to check for old gens and Y tiling since this is
2888 * about the display engine and those will be blocked before
2889 * we get here.
2890 */
2891 return 128;
2892 case I915_FORMAT_MOD_Yf_TILED:
2893 if (bits_per_pixel == 8)
2894 return 64;
2895 else
2896 return 128;
2897 default:
2898 MISSING_CASE(fb_modifier);
2899 return 64;
2900 }
2901}
2902
121920fa
TU
2903unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2904 struct drm_i915_gem_object *obj)
2905{
9abc4648 2906 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
121920fa
TU
2907
2908 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2909 view = &i915_ggtt_view_rotated;
121920fa
TU
2910
2911 return i915_gem_obj_ggtt_offset_view(obj, view);
2912}
2913
e435d6e5
ML
2914static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2915{
2916 struct drm_device *dev = intel_crtc->base.dev;
2917 struct drm_i915_private *dev_priv = dev->dev_private;
2918
2919 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2920 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2921 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2922 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2923 intel_crtc->base.base.id, intel_crtc->pipe, id);
2924}
2925
a1b2278e
CK
2926/*
2927 * This function detaches (aka. unbinds) unused scalers in hardware
2928 */
0583236e 2929static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2930{
a1b2278e
CK
2931 struct intel_crtc_scaler_state *scaler_state;
2932 int i;
2933
a1b2278e
CK
2934 scaler_state = &intel_crtc->config->scaler_state;
2935
2936 /* loop through and disable scalers that aren't in use */
2937 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2938 if (!scaler_state->scalers[i].in_use)
2939 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2940 }
2941}
2942
6156a456 2943u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2944{
6156a456 2945 switch (pixel_format) {
d161cf7a 2946 case DRM_FORMAT_C8:
c34ce3d1 2947 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2948 case DRM_FORMAT_RGB565:
c34ce3d1 2949 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2950 case DRM_FORMAT_XBGR8888:
c34ce3d1 2951 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2952 case DRM_FORMAT_XRGB8888:
c34ce3d1 2953 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2954 /*
2955 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2956 * to be already pre-multiplied. We need to add a knob (or a different
2957 * DRM_FORMAT) for user-space to configure that.
2958 */
f75fb42a 2959 case DRM_FORMAT_ABGR8888:
c34ce3d1 2960 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2961 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2962 case DRM_FORMAT_ARGB8888:
c34ce3d1 2963 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2964 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2965 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2966 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2967 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2968 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2969 case DRM_FORMAT_YUYV:
c34ce3d1 2970 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2971 case DRM_FORMAT_YVYU:
c34ce3d1 2972 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2973 case DRM_FORMAT_UYVY:
c34ce3d1 2974 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2975 case DRM_FORMAT_VYUY:
c34ce3d1 2976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2977 default:
4249eeef 2978 MISSING_CASE(pixel_format);
70d21f0e 2979 }
8cfcba41 2980
c34ce3d1 2981 return 0;
6156a456 2982}
70d21f0e 2983
6156a456
CK
2984u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2985{
6156a456 2986 switch (fb_modifier) {
30af77c4 2987 case DRM_FORMAT_MOD_NONE:
70d21f0e 2988 break;
30af77c4 2989 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2990 return PLANE_CTL_TILED_X;
b321803d 2991 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2992 return PLANE_CTL_TILED_Y;
b321803d 2993 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2994 return PLANE_CTL_TILED_YF;
70d21f0e 2995 default:
6156a456 2996 MISSING_CASE(fb_modifier);
70d21f0e 2997 }
8cfcba41 2998
c34ce3d1 2999 return 0;
6156a456 3000}
70d21f0e 3001
6156a456
CK
3002u32 skl_plane_ctl_rotation(unsigned int rotation)
3003{
3b7a5119 3004 switch (rotation) {
6156a456
CK
3005 case BIT(DRM_ROTATE_0):
3006 break;
1e8df167
SJ
3007 /*
3008 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3009 * while i915 HW rotation is clockwise, thats why this swapping.
3010 */
3b7a5119 3011 case BIT(DRM_ROTATE_90):
1e8df167 3012 return PLANE_CTL_ROTATE_270;
3b7a5119 3013 case BIT(DRM_ROTATE_180):
c34ce3d1 3014 return PLANE_CTL_ROTATE_180;
3b7a5119 3015 case BIT(DRM_ROTATE_270):
1e8df167 3016 return PLANE_CTL_ROTATE_90;
6156a456
CK
3017 default:
3018 MISSING_CASE(rotation);
3019 }
3020
c34ce3d1 3021 return 0;
6156a456
CK
3022}
3023
3024static void skylake_update_primary_plane(struct drm_crtc *crtc,
3025 struct drm_framebuffer *fb,
3026 int x, int y)
3027{
3028 struct drm_device *dev = crtc->dev;
3029 struct drm_i915_private *dev_priv = dev->dev_private;
3030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3031 struct drm_plane *plane = crtc->primary;
3032 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3033 struct drm_i915_gem_object *obj;
3034 int pipe = intel_crtc->pipe;
3035 u32 plane_ctl, stride_div, stride;
3036 u32 tile_height, plane_offset, plane_size;
3037 unsigned int rotation;
3038 int x_offset, y_offset;
3039 unsigned long surf_addr;
6156a456
CK
3040 struct intel_crtc_state *crtc_state = intel_crtc->config;
3041 struct intel_plane_state *plane_state;
3042 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3043 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3044 int scaler_id = -1;
3045
6156a456
CK
3046 plane_state = to_intel_plane_state(plane->state);
3047
b70709a6 3048 if (!visible || !fb) {
6156a456
CK
3049 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3050 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3051 POSTING_READ(PLANE_CTL(pipe, 0));
3052 return;
3b7a5119 3053 }
70d21f0e 3054
6156a456
CK
3055 plane_ctl = PLANE_CTL_ENABLE |
3056 PLANE_CTL_PIPE_GAMMA_ENABLE |
3057 PLANE_CTL_PIPE_CSC_ENABLE;
3058
3059 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3060 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3061 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3062
3063 rotation = plane->state->rotation;
3064 plane_ctl |= skl_plane_ctl_rotation(rotation);
3065
b321803d
DL
3066 obj = intel_fb_obj(fb);
3067 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3068 fb->pixel_format);
3b7a5119
SJ
3069 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3070
6156a456
CK
3071 /*
3072 * FIXME: intel_plane_state->src, dst aren't set when transitional
3073 * update_plane helpers are called from legacy paths.
3074 * Once full atomic crtc is available, below check can be avoided.
3075 */
3076 if (drm_rect_width(&plane_state->src)) {
3077 scaler_id = plane_state->scaler_id;
3078 src_x = plane_state->src.x1 >> 16;
3079 src_y = plane_state->src.y1 >> 16;
3080 src_w = drm_rect_width(&plane_state->src) >> 16;
3081 src_h = drm_rect_height(&plane_state->src) >> 16;
3082 dst_x = plane_state->dst.x1;
3083 dst_y = plane_state->dst.y1;
3084 dst_w = drm_rect_width(&plane_state->dst);
3085 dst_h = drm_rect_height(&plane_state->dst);
3086
3087 WARN_ON(x != src_x || y != src_y);
3088 } else {
3089 src_w = intel_crtc->config->pipe_src_w;
3090 src_h = intel_crtc->config->pipe_src_h;
3091 }
3092
3b7a5119
SJ
3093 if (intel_rotation_90_or_270(rotation)) {
3094 /* stride = Surface height in tiles */
2614f17d 3095 tile_height = intel_tile_height(dev, fb->pixel_format,
3b7a5119
SJ
3096 fb->modifier[0]);
3097 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3098 x_offset = stride * tile_height - y - src_h;
3b7a5119 3099 y_offset = x;
6156a456 3100 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3101 } else {
3102 stride = fb->pitches[0] / stride_div;
3103 x_offset = x;
3104 y_offset = y;
6156a456 3105 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3106 }
3107 plane_offset = y_offset << 16 | x_offset;
b321803d 3108
70d21f0e 3109 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3110 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3111 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3112 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3113
3114 if (scaler_id >= 0) {
3115 uint32_t ps_ctrl = 0;
3116
3117 WARN_ON(!dst_w || !dst_h);
3118 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3119 crtc_state->scaler_state.scalers[scaler_id].mode;
3120 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3121 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3122 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3123 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3124 I915_WRITE(PLANE_POS(pipe, 0), 0);
3125 } else {
3126 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3127 }
3128
121920fa 3129 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3130
3131 POSTING_READ(PLANE_SURF(pipe, 0));
3132}
3133
17638cd6
JB
3134/* Assume fb object is pinned & idle & fenced and just update base pointers */
3135static int
3136intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3137 int x, int y, enum mode_set_atomic state)
3138{
3139 struct drm_device *dev = crtc->dev;
3140 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3141
ff2a3117 3142 if (dev_priv->fbc.disable_fbc)
7733b49b 3143 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3144
29b9bde6
DV
3145 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3146
3147 return 0;
81255565
JB
3148}
3149
7514747d 3150static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3151{
96a02917
VS
3152 struct drm_crtc *crtc;
3153
70e1e0ec 3154 for_each_crtc(dev, crtc) {
96a02917
VS
3155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3156 enum plane plane = intel_crtc->plane;
3157
3158 intel_prepare_page_flip(dev, plane);
3159 intel_finish_page_flip_plane(dev, plane);
3160 }
7514747d
VS
3161}
3162
3163static void intel_update_primary_planes(struct drm_device *dev)
3164{
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct drm_crtc *crtc;
96a02917 3167
70e1e0ec 3168 for_each_crtc(dev, crtc) {
96a02917
VS
3169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3170
51fd371b 3171 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
3172 /*
3173 * FIXME: Once we have proper support for primary planes (and
3174 * disabling them without disabling the entire crtc) allow again
66e514c1 3175 * a NULL crtc->primary->fb.
947fdaad 3176 */
f4510a27 3177 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 3178 dev_priv->display.update_primary_plane(crtc,
66e514c1 3179 crtc->primary->fb,
262ca2b0
MR
3180 crtc->x,
3181 crtc->y);
51fd371b 3182 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
3183 }
3184}
3185
7514747d
VS
3186void intel_prepare_reset(struct drm_device *dev)
3187{
3188 /* no reset support for gen2 */
3189 if (IS_GEN2(dev))
3190 return;
3191
3192 /* reset doesn't touch the display */
3193 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3194 return;
3195
3196 drm_modeset_lock_all(dev);
f98ce92f
VS
3197 /*
3198 * Disabling the crtcs gracefully seems nicer. Also the
3199 * g33 docs say we should at least disable all the planes.
3200 */
6b72d486 3201 intel_display_suspend(dev);
7514747d
VS
3202}
3203
3204void intel_finish_reset(struct drm_device *dev)
3205{
3206 struct drm_i915_private *dev_priv = to_i915(dev);
3207
3208 /*
3209 * Flips in the rings will be nuked by the reset,
3210 * so complete all pending flips so that user space
3211 * will get its events and not get stuck.
3212 */
3213 intel_complete_page_flips(dev);
3214
3215 /* no reset support for gen2 */
3216 if (IS_GEN2(dev))
3217 return;
3218
3219 /* reset doesn't touch the display */
3220 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3221 /*
3222 * Flips in the rings have been nuked by the reset,
3223 * so update the base address of all primary
3224 * planes to the the last fb to make sure we're
3225 * showing the correct fb after a reset.
3226 */
3227 intel_update_primary_planes(dev);
3228 return;
3229 }
3230
3231 /*
3232 * The display has been reset as well,
3233 * so need a full re-initialization.
3234 */
3235 intel_runtime_pm_disable_interrupts(dev_priv);
3236 intel_runtime_pm_enable_interrupts(dev_priv);
3237
3238 intel_modeset_init_hw(dev);
3239
3240 spin_lock_irq(&dev_priv->irq_lock);
3241 if (dev_priv->display.hpd_irq_setup)
3242 dev_priv->display.hpd_irq_setup(dev);
3243 spin_unlock_irq(&dev_priv->irq_lock);
3244
3245 intel_modeset_setup_hw_state(dev, true);
3246
3247 intel_hpd_init(dev_priv);
3248
3249 drm_modeset_unlock_all(dev);
3250}
3251
2e2f351d 3252static void
14667a4b
CW
3253intel_finish_fb(struct drm_framebuffer *old_fb)
3254{
2ff8fde1 3255 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3256 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3257 bool was_interruptible = dev_priv->mm.interruptible;
3258 int ret;
3259
14667a4b
CW
3260 /* Big Hammer, we also need to ensure that any pending
3261 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3262 * current scanout is retired before unpinning the old
2e2f351d
CW
3263 * framebuffer. Note that we rely on userspace rendering
3264 * into the buffer attached to the pipe they are waiting
3265 * on. If not, userspace generates a GPU hang with IPEHR
3266 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3267 *
3268 * This should only fail upon a hung GPU, in which case we
3269 * can safely continue.
3270 */
3271 dev_priv->mm.interruptible = false;
2e2f351d 3272 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3273 dev_priv->mm.interruptible = was_interruptible;
3274
2e2f351d 3275 WARN_ON(ret);
14667a4b
CW
3276}
3277
7d5e3799
CW
3278static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3279{
3280 struct drm_device *dev = crtc->dev;
3281 struct drm_i915_private *dev_priv = dev->dev_private;
3282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3283 bool pending;
3284
3285 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3286 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3287 return false;
3288
5e2d7afc 3289 spin_lock_irq(&dev->event_lock);
7d5e3799 3290 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3291 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3292
3293 return pending;
3294}
3295
e30e8f75
GP
3296static void intel_update_pipe_size(struct intel_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->base.dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
3300 const struct drm_display_mode *adjusted_mode;
3301
3302 if (!i915.fastboot)
3303 return;
3304
3305 /*
3306 * Update pipe size and adjust fitter if needed: the reason for this is
3307 * that in compute_mode_changes we check the native mode (not the pfit
3308 * mode) to see if we can flip rather than do a full mode set. In the
3309 * fastboot case, we'll flip, but if we don't update the pipesrc and
3310 * pfit state, we'll end up with a big fb scanned out into the wrong
3311 * sized surface.
3312 *
3313 * To fix this properly, we need to hoist the checks up into
3314 * compute_mode_changes (or above), check the actual pfit state and
3315 * whether the platform allows pfit disable with pipe active, and only
3316 * then update the pipesrc and pfit state, even on the flip path.
3317 */
3318
6e3c9717 3319 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3320
3321 I915_WRITE(PIPESRC(crtc->pipe),
3322 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3323 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3324 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3325 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3326 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3327 I915_WRITE(PF_CTL(crtc->pipe), 0);
3328 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3329 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3330 }
6e3c9717
ACO
3331 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3332 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3333}
3334
5e84e1a4
ZW
3335static void intel_fdi_normal_train(struct drm_crtc *crtc)
3336{
3337 struct drm_device *dev = crtc->dev;
3338 struct drm_i915_private *dev_priv = dev->dev_private;
3339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3340 int pipe = intel_crtc->pipe;
3341 u32 reg, temp;
3342
3343 /* enable normal train */
3344 reg = FDI_TX_CTL(pipe);
3345 temp = I915_READ(reg);
61e499bf 3346 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3347 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3348 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3349 } else {
3350 temp &= ~FDI_LINK_TRAIN_NONE;
3351 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3352 }
5e84e1a4
ZW
3353 I915_WRITE(reg, temp);
3354
3355 reg = FDI_RX_CTL(pipe);
3356 temp = I915_READ(reg);
3357 if (HAS_PCH_CPT(dev)) {
3358 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3359 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3360 } else {
3361 temp &= ~FDI_LINK_TRAIN_NONE;
3362 temp |= FDI_LINK_TRAIN_NONE;
3363 }
3364 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3365
3366 /* wait one idle pattern time */
3367 POSTING_READ(reg);
3368 udelay(1000);
357555c0
JB
3369
3370 /* IVB wants error correction enabled */
3371 if (IS_IVYBRIDGE(dev))
3372 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3373 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3374}
3375
8db9d77b
ZW
3376/* The FDI link training functions for ILK/Ibexpeak. */
3377static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3378{
3379 struct drm_device *dev = crtc->dev;
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3382 int pipe = intel_crtc->pipe;
5eddb70b 3383 u32 reg, temp, tries;
8db9d77b 3384
1c8562f6 3385 /* FDI needs bits from pipe first */
0fc932b8 3386 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3387
e1a44743
AJ
3388 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3389 for train result */
5eddb70b
CW
3390 reg = FDI_RX_IMR(pipe);
3391 temp = I915_READ(reg);
e1a44743
AJ
3392 temp &= ~FDI_RX_SYMBOL_LOCK;
3393 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3394 I915_WRITE(reg, temp);
3395 I915_READ(reg);
e1a44743
AJ
3396 udelay(150);
3397
8db9d77b 3398 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3399 reg = FDI_TX_CTL(pipe);
3400 temp = I915_READ(reg);
627eb5a3 3401 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3402 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3403 temp &= ~FDI_LINK_TRAIN_NONE;
3404 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3405 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3406
5eddb70b
CW
3407 reg = FDI_RX_CTL(pipe);
3408 temp = I915_READ(reg);
8db9d77b
ZW
3409 temp &= ~FDI_LINK_TRAIN_NONE;
3410 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3411 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3412
3413 POSTING_READ(reg);
8db9d77b
ZW
3414 udelay(150);
3415
5b2adf89 3416 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3417 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3418 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3419 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3420
5eddb70b 3421 reg = FDI_RX_IIR(pipe);
e1a44743 3422 for (tries = 0; tries < 5; tries++) {
5eddb70b 3423 temp = I915_READ(reg);
8db9d77b
ZW
3424 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3425
3426 if ((temp & FDI_RX_BIT_LOCK)) {
3427 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3428 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3429 break;
3430 }
8db9d77b 3431 }
e1a44743 3432 if (tries == 5)
5eddb70b 3433 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3434
3435 /* Train 2 */
5eddb70b
CW
3436 reg = FDI_TX_CTL(pipe);
3437 temp = I915_READ(reg);
8db9d77b
ZW
3438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3440 I915_WRITE(reg, temp);
8db9d77b 3441
5eddb70b
CW
3442 reg = FDI_RX_CTL(pipe);
3443 temp = I915_READ(reg);
8db9d77b
ZW
3444 temp &= ~FDI_LINK_TRAIN_NONE;
3445 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3446 I915_WRITE(reg, temp);
8db9d77b 3447
5eddb70b
CW
3448 POSTING_READ(reg);
3449 udelay(150);
8db9d77b 3450
5eddb70b 3451 reg = FDI_RX_IIR(pipe);
e1a44743 3452 for (tries = 0; tries < 5; tries++) {
5eddb70b 3453 temp = I915_READ(reg);
8db9d77b
ZW
3454 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3455
3456 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3457 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3458 DRM_DEBUG_KMS("FDI train 2 done.\n");
3459 break;
3460 }
8db9d77b 3461 }
e1a44743 3462 if (tries == 5)
5eddb70b 3463 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3464
3465 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3466
8db9d77b
ZW
3467}
3468
0206e353 3469static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3470 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3471 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3472 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3473 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3474};
3475
3476/* The FDI link training functions for SNB/Cougarpoint. */
3477static void gen6_fdi_link_train(struct drm_crtc *crtc)
3478{
3479 struct drm_device *dev = crtc->dev;
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3482 int pipe = intel_crtc->pipe;
fa37d39e 3483 u32 reg, temp, i, retry;
8db9d77b 3484
e1a44743
AJ
3485 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3486 for train result */
5eddb70b
CW
3487 reg = FDI_RX_IMR(pipe);
3488 temp = I915_READ(reg);
e1a44743
AJ
3489 temp &= ~FDI_RX_SYMBOL_LOCK;
3490 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3491 I915_WRITE(reg, temp);
3492
3493 POSTING_READ(reg);
e1a44743
AJ
3494 udelay(150);
3495
8db9d77b 3496 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3497 reg = FDI_TX_CTL(pipe);
3498 temp = I915_READ(reg);
627eb5a3 3499 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3500 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3501 temp &= ~FDI_LINK_TRAIN_NONE;
3502 temp |= FDI_LINK_TRAIN_PATTERN_1;
3503 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3504 /* SNB-B */
3505 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3506 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3507
d74cf324
DV
3508 I915_WRITE(FDI_RX_MISC(pipe),
3509 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3510
5eddb70b
CW
3511 reg = FDI_RX_CTL(pipe);
3512 temp = I915_READ(reg);
8db9d77b
ZW
3513 if (HAS_PCH_CPT(dev)) {
3514 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3515 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3516 } else {
3517 temp &= ~FDI_LINK_TRAIN_NONE;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1;
3519 }
5eddb70b
CW
3520 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3521
3522 POSTING_READ(reg);
8db9d77b
ZW
3523 udelay(150);
3524
0206e353 3525 for (i = 0; i < 4; i++) {
5eddb70b
CW
3526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
8db9d77b
ZW
3528 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3529 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3530 I915_WRITE(reg, temp);
3531
3532 POSTING_READ(reg);
8db9d77b
ZW
3533 udelay(500);
3534
fa37d39e
SP
3535 for (retry = 0; retry < 5; retry++) {
3536 reg = FDI_RX_IIR(pipe);
3537 temp = I915_READ(reg);
3538 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3539 if (temp & FDI_RX_BIT_LOCK) {
3540 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3541 DRM_DEBUG_KMS("FDI train 1 done.\n");
3542 break;
3543 }
3544 udelay(50);
8db9d77b 3545 }
fa37d39e
SP
3546 if (retry < 5)
3547 break;
8db9d77b
ZW
3548 }
3549 if (i == 4)
5eddb70b 3550 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3551
3552 /* Train 2 */
5eddb70b
CW
3553 reg = FDI_TX_CTL(pipe);
3554 temp = I915_READ(reg);
8db9d77b
ZW
3555 temp &= ~FDI_LINK_TRAIN_NONE;
3556 temp |= FDI_LINK_TRAIN_PATTERN_2;
3557 if (IS_GEN6(dev)) {
3558 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3559 /* SNB-B */
3560 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3561 }
5eddb70b 3562 I915_WRITE(reg, temp);
8db9d77b 3563
5eddb70b
CW
3564 reg = FDI_RX_CTL(pipe);
3565 temp = I915_READ(reg);
8db9d77b
ZW
3566 if (HAS_PCH_CPT(dev)) {
3567 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3569 } else {
3570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 }
5eddb70b
CW
3573 I915_WRITE(reg, temp);
3574
3575 POSTING_READ(reg);
8db9d77b
ZW
3576 udelay(150);
3577
0206e353 3578 for (i = 0; i < 4; i++) {
5eddb70b
CW
3579 reg = FDI_TX_CTL(pipe);
3580 temp = I915_READ(reg);
8db9d77b
ZW
3581 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3582 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3583 I915_WRITE(reg, temp);
3584
3585 POSTING_READ(reg);
8db9d77b
ZW
3586 udelay(500);
3587
fa37d39e
SP
3588 for (retry = 0; retry < 5; retry++) {
3589 reg = FDI_RX_IIR(pipe);
3590 temp = I915_READ(reg);
3591 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3592 if (temp & FDI_RX_SYMBOL_LOCK) {
3593 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3594 DRM_DEBUG_KMS("FDI train 2 done.\n");
3595 break;
3596 }
3597 udelay(50);
8db9d77b 3598 }
fa37d39e
SP
3599 if (retry < 5)
3600 break;
8db9d77b
ZW
3601 }
3602 if (i == 4)
5eddb70b 3603 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3604
3605 DRM_DEBUG_KMS("FDI train done.\n");
3606}
3607
357555c0
JB
3608/* Manual link training for Ivy Bridge A0 parts */
3609static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3610{
3611 struct drm_device *dev = crtc->dev;
3612 struct drm_i915_private *dev_priv = dev->dev_private;
3613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3614 int pipe = intel_crtc->pipe;
139ccd3f 3615 u32 reg, temp, i, j;
357555c0
JB
3616
3617 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3618 for train result */
3619 reg = FDI_RX_IMR(pipe);
3620 temp = I915_READ(reg);
3621 temp &= ~FDI_RX_SYMBOL_LOCK;
3622 temp &= ~FDI_RX_BIT_LOCK;
3623 I915_WRITE(reg, temp);
3624
3625 POSTING_READ(reg);
3626 udelay(150);
3627
01a415fd
DV
3628 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3629 I915_READ(FDI_RX_IIR(pipe)));
3630
139ccd3f
JB
3631 /* Try each vswing and preemphasis setting twice before moving on */
3632 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3633 /* disable first in case we need to retry */
3634 reg = FDI_TX_CTL(pipe);
3635 temp = I915_READ(reg);
3636 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3637 temp &= ~FDI_TX_ENABLE;
3638 I915_WRITE(reg, temp);
357555c0 3639
139ccd3f
JB
3640 reg = FDI_RX_CTL(pipe);
3641 temp = I915_READ(reg);
3642 temp &= ~FDI_LINK_TRAIN_AUTO;
3643 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3644 temp &= ~FDI_RX_ENABLE;
3645 I915_WRITE(reg, temp);
357555c0 3646
139ccd3f 3647 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3648 reg = FDI_TX_CTL(pipe);
3649 temp = I915_READ(reg);
139ccd3f 3650 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3651 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3652 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3653 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3654 temp |= snb_b_fdi_train_param[j/2];
3655 temp |= FDI_COMPOSITE_SYNC;
3656 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3657
139ccd3f
JB
3658 I915_WRITE(FDI_RX_MISC(pipe),
3659 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3660
139ccd3f 3661 reg = FDI_RX_CTL(pipe);
357555c0 3662 temp = I915_READ(reg);
139ccd3f
JB
3663 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3664 temp |= FDI_COMPOSITE_SYNC;
3665 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3666
139ccd3f
JB
3667 POSTING_READ(reg);
3668 udelay(1); /* should be 0.5us */
357555c0 3669
139ccd3f
JB
3670 for (i = 0; i < 4; i++) {
3671 reg = FDI_RX_IIR(pipe);
3672 temp = I915_READ(reg);
3673 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3674
139ccd3f
JB
3675 if (temp & FDI_RX_BIT_LOCK ||
3676 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3677 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3678 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3679 i);
3680 break;
3681 }
3682 udelay(1); /* should be 0.5us */
3683 }
3684 if (i == 4) {
3685 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3686 continue;
3687 }
357555c0 3688
139ccd3f 3689 /* Train 2 */
357555c0
JB
3690 reg = FDI_TX_CTL(pipe);
3691 temp = I915_READ(reg);
139ccd3f
JB
3692 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3693 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3694 I915_WRITE(reg, temp);
3695
3696 reg = FDI_RX_CTL(pipe);
3697 temp = I915_READ(reg);
3698 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3699 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3700 I915_WRITE(reg, temp);
3701
3702 POSTING_READ(reg);
139ccd3f 3703 udelay(2); /* should be 1.5us */
357555c0 3704
139ccd3f
JB
3705 for (i = 0; i < 4; i++) {
3706 reg = FDI_RX_IIR(pipe);
3707 temp = I915_READ(reg);
3708 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3709
139ccd3f
JB
3710 if (temp & FDI_RX_SYMBOL_LOCK ||
3711 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3712 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3713 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3714 i);
3715 goto train_done;
3716 }
3717 udelay(2); /* should be 1.5us */
357555c0 3718 }
139ccd3f
JB
3719 if (i == 4)
3720 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3721 }
357555c0 3722
139ccd3f 3723train_done:
357555c0
JB
3724 DRM_DEBUG_KMS("FDI train done.\n");
3725}
3726
88cefb6c 3727static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3728{
88cefb6c 3729 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3730 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3731 int pipe = intel_crtc->pipe;
5eddb70b 3732 u32 reg, temp;
79e53945 3733
c64e311e 3734
c98e9dcf 3735 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3736 reg = FDI_RX_CTL(pipe);
3737 temp = I915_READ(reg);
627eb5a3 3738 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3739 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3740 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3741 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3742
3743 POSTING_READ(reg);
c98e9dcf
JB
3744 udelay(200);
3745
3746 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3747 temp = I915_READ(reg);
3748 I915_WRITE(reg, temp | FDI_PCDCLK);
3749
3750 POSTING_READ(reg);
c98e9dcf
JB
3751 udelay(200);
3752
20749730
PZ
3753 /* Enable CPU FDI TX PLL, always on for Ironlake */
3754 reg = FDI_TX_CTL(pipe);
3755 temp = I915_READ(reg);
3756 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3757 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3758
20749730
PZ
3759 POSTING_READ(reg);
3760 udelay(100);
6be4a607 3761 }
0e23b99d
JB
3762}
3763
88cefb6c
DV
3764static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3765{
3766 struct drm_device *dev = intel_crtc->base.dev;
3767 struct drm_i915_private *dev_priv = dev->dev_private;
3768 int pipe = intel_crtc->pipe;
3769 u32 reg, temp;
3770
3771 /* Switch from PCDclk to Rawclk */
3772 reg = FDI_RX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3775
3776 /* Disable CPU FDI TX PLL */
3777 reg = FDI_TX_CTL(pipe);
3778 temp = I915_READ(reg);
3779 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3780
3781 POSTING_READ(reg);
3782 udelay(100);
3783
3784 reg = FDI_RX_CTL(pipe);
3785 temp = I915_READ(reg);
3786 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3787
3788 /* Wait for the clocks to turn off. */
3789 POSTING_READ(reg);
3790 udelay(100);
3791}
3792
0fc932b8
JB
3793static void ironlake_fdi_disable(struct drm_crtc *crtc)
3794{
3795 struct drm_device *dev = crtc->dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3798 int pipe = intel_crtc->pipe;
3799 u32 reg, temp;
3800
3801 /* disable CPU FDI tx and PCH FDI rx */
3802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3805 POSTING_READ(reg);
3806
3807 reg = FDI_RX_CTL(pipe);
3808 temp = I915_READ(reg);
3809 temp &= ~(0x7 << 16);
dfd07d72 3810 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3811 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3812
3813 POSTING_READ(reg);
3814 udelay(100);
3815
3816 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3817 if (HAS_PCH_IBX(dev))
6f06ce18 3818 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3819
3820 /* still set train pattern 1 */
3821 reg = FDI_TX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 temp &= ~FDI_LINK_TRAIN_NONE;
3824 temp |= FDI_LINK_TRAIN_PATTERN_1;
3825 I915_WRITE(reg, temp);
3826
3827 reg = FDI_RX_CTL(pipe);
3828 temp = I915_READ(reg);
3829 if (HAS_PCH_CPT(dev)) {
3830 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3832 } else {
3833 temp &= ~FDI_LINK_TRAIN_NONE;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1;
3835 }
3836 /* BPC in FDI rx is consistent with that in PIPECONF */
3837 temp &= ~(0x07 << 16);
dfd07d72 3838 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3839 I915_WRITE(reg, temp);
3840
3841 POSTING_READ(reg);
3842 udelay(100);
3843}
3844
5dce5b93
CW
3845bool intel_has_pending_fb_unpin(struct drm_device *dev)
3846{
3847 struct intel_crtc *crtc;
3848
3849 /* Note that we don't need to be called with mode_config.lock here
3850 * as our list of CRTC objects is static for the lifetime of the
3851 * device and so cannot disappear as we iterate. Similarly, we can
3852 * happily treat the predicates as racy, atomic checks as userspace
3853 * cannot claim and pin a new fb without at least acquring the
3854 * struct_mutex and so serialising with us.
3855 */
d3fcc808 3856 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3857 if (atomic_read(&crtc->unpin_work_count) == 0)
3858 continue;
3859
3860 if (crtc->unpin_work)
3861 intel_wait_for_vblank(dev, crtc->pipe);
3862
3863 return true;
3864 }
3865
3866 return false;
3867}
3868
d6bbafa1
CW
3869static void page_flip_completed(struct intel_crtc *intel_crtc)
3870{
3871 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3872 struct intel_unpin_work *work = intel_crtc->unpin_work;
3873
3874 /* ensure that the unpin work is consistent wrt ->pending. */
3875 smp_rmb();
3876 intel_crtc->unpin_work = NULL;
3877
3878 if (work->event)
3879 drm_send_vblank_event(intel_crtc->base.dev,
3880 intel_crtc->pipe,
3881 work->event);
3882
3883 drm_crtc_vblank_put(&intel_crtc->base);
3884
3885 wake_up_all(&dev_priv->pending_flip_queue);
3886 queue_work(dev_priv->wq, &work->work);
3887
3888 trace_i915_flip_complete(intel_crtc->plane,
3889 work->pending_flip_obj);
3890}
3891
46a55d30 3892void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3893{
0f91128d 3894 struct drm_device *dev = crtc->dev;
5bb61643 3895 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3896
2c10d571 3897 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3898 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3899 !intel_crtc_has_pending_flip(crtc),
3900 60*HZ) == 0)) {
3901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3902
5e2d7afc 3903 spin_lock_irq(&dev->event_lock);
9c787942
CW
3904 if (intel_crtc->unpin_work) {
3905 WARN_ONCE(1, "Removing stuck page flip\n");
3906 page_flip_completed(intel_crtc);
3907 }
5e2d7afc 3908 spin_unlock_irq(&dev->event_lock);
9c787942 3909 }
5bb61643 3910
975d568a
CW
3911 if (crtc->primary->fb) {
3912 mutex_lock(&dev->struct_mutex);
3913 intel_finish_fb(crtc->primary->fb);
3914 mutex_unlock(&dev->struct_mutex);
3915 }
e6c3a2a6
CW
3916}
3917
e615efe4
ED
3918/* Program iCLKIP clock to the desired frequency */
3919static void lpt_program_iclkip(struct drm_crtc *crtc)
3920{
3921 struct drm_device *dev = crtc->dev;
3922 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3923 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3924 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3925 u32 temp;
3926
a580516d 3927 mutex_lock(&dev_priv->sb_lock);
09153000 3928
e615efe4
ED
3929 /* It is necessary to ungate the pixclk gate prior to programming
3930 * the divisors, and gate it back when it is done.
3931 */
3932 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3933
3934 /* Disable SSCCTL */
3935 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3936 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3937 SBI_SSCCTL_DISABLE,
3938 SBI_ICLK);
e615efe4
ED
3939
3940 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3941 if (clock == 20000) {
e615efe4
ED
3942 auxdiv = 1;
3943 divsel = 0x41;
3944 phaseinc = 0x20;
3945 } else {
3946 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3947 * but the adjusted_mode->crtc_clock in in KHz. To get the
3948 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3949 * convert the virtual clock precision to KHz here for higher
3950 * precision.
3951 */
3952 u32 iclk_virtual_root_freq = 172800 * 1000;
3953 u32 iclk_pi_range = 64;
3954 u32 desired_divisor, msb_divisor_value, pi_value;
3955
12d7ceed 3956 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3957 msb_divisor_value = desired_divisor / iclk_pi_range;
3958 pi_value = desired_divisor % iclk_pi_range;
3959
3960 auxdiv = 0;
3961 divsel = msb_divisor_value - 2;
3962 phaseinc = pi_value;
3963 }
3964
3965 /* This should not happen with any sane values */
3966 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3967 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3968 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3969 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3970
3971 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3972 clock,
e615efe4
ED
3973 auxdiv,
3974 divsel,
3975 phasedir,
3976 phaseinc);
3977
3978 /* Program SSCDIVINTPHASE6 */
988d6ee8 3979 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3980 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3981 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3982 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3983 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3984 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3985 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3986 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3987
3988 /* Program SSCAUXDIV */
988d6ee8 3989 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3990 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3991 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3992 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3993
3994 /* Enable modulator and associated divider */
988d6ee8 3995 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3996 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3997 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3998
3999 /* Wait for initialization time */
4000 udelay(24);
4001
4002 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4003
a580516d 4004 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4005}
4006
275f01b2
DV
4007static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4008 enum pipe pch_transcoder)
4009{
4010 struct drm_device *dev = crtc->base.dev;
4011 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4012 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4013
4014 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4015 I915_READ(HTOTAL(cpu_transcoder)));
4016 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4017 I915_READ(HBLANK(cpu_transcoder)));
4018 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4019 I915_READ(HSYNC(cpu_transcoder)));
4020
4021 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4022 I915_READ(VTOTAL(cpu_transcoder)));
4023 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4024 I915_READ(VBLANK(cpu_transcoder)));
4025 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4026 I915_READ(VSYNC(cpu_transcoder)));
4027 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4028 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4029}
4030
003632d9 4031static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4032{
4033 struct drm_i915_private *dev_priv = dev->dev_private;
4034 uint32_t temp;
4035
4036 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4037 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4038 return;
4039
4040 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4041 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4042
003632d9
ACO
4043 temp &= ~FDI_BC_BIFURCATION_SELECT;
4044 if (enable)
4045 temp |= FDI_BC_BIFURCATION_SELECT;
4046
4047 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4048 I915_WRITE(SOUTH_CHICKEN1, temp);
4049 POSTING_READ(SOUTH_CHICKEN1);
4050}
4051
4052static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4053{
4054 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4055
4056 switch (intel_crtc->pipe) {
4057 case PIPE_A:
4058 break;
4059 case PIPE_B:
6e3c9717 4060 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4061 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4062 else
003632d9 4063 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4064
4065 break;
4066 case PIPE_C:
003632d9 4067 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4068
4069 break;
4070 default:
4071 BUG();
4072 }
4073}
4074
f67a559d
JB
4075/*
4076 * Enable PCH resources required for PCH ports:
4077 * - PCH PLLs
4078 * - FDI training & RX/TX
4079 * - update transcoder timings
4080 * - DP transcoding bits
4081 * - transcoder
4082 */
4083static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4088 int pipe = intel_crtc->pipe;
ee7b9f93 4089 u32 reg, temp;
2c07245f 4090
ab9412ba 4091 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4092
1fbc0d78
DV
4093 if (IS_IVYBRIDGE(dev))
4094 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4095
cd986abb
DV
4096 /* Write the TU size bits before fdi link training, so that error
4097 * detection works. */
4098 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4099 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4100
c98e9dcf 4101 /* For PCH output, training FDI link */
674cf967 4102 dev_priv->display.fdi_link_train(crtc);
2c07245f 4103
3ad8a208
DV
4104 /* We need to program the right clock selection before writing the pixel
4105 * mutliplier into the DPLL. */
303b81e0 4106 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4107 u32 sel;
4b645f14 4108
c98e9dcf 4109 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4110 temp |= TRANS_DPLL_ENABLE(pipe);
4111 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4112 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4113 temp |= sel;
4114 else
4115 temp &= ~sel;
c98e9dcf 4116 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4117 }
5eddb70b 4118
3ad8a208
DV
4119 /* XXX: pch pll's can be enabled any time before we enable the PCH
4120 * transcoder, and we actually should do this to not upset any PCH
4121 * transcoder that already use the clock when we share it.
4122 *
4123 * Note that enable_shared_dpll tries to do the right thing, but
4124 * get_shared_dpll unconditionally resets the pll - we need that to have
4125 * the right LVDS enable sequence. */
85b3894f 4126 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4127
d9b6cb56
JB
4128 /* set transcoder timing, panel must allow it */
4129 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4130 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4131
303b81e0 4132 intel_fdi_normal_train(crtc);
5e84e1a4 4133
c98e9dcf 4134 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4135 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4136 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4137 reg = TRANS_DP_CTL(pipe);
4138 temp = I915_READ(reg);
4139 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4140 TRANS_DP_SYNC_MASK |
4141 TRANS_DP_BPC_MASK);
e3ef4479 4142 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4143 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4144
4145 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4146 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4147 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4148 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4149
4150 switch (intel_trans_dp_port_sel(crtc)) {
4151 case PCH_DP_B:
5eddb70b 4152 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4153 break;
4154 case PCH_DP_C:
5eddb70b 4155 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4156 break;
4157 case PCH_DP_D:
5eddb70b 4158 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4159 break;
4160 default:
e95d41e1 4161 BUG();
32f9d658 4162 }
2c07245f 4163
5eddb70b 4164 I915_WRITE(reg, temp);
6be4a607 4165 }
b52eb4dc 4166
b8a4f404 4167 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4168}
4169
1507e5bd
PZ
4170static void lpt_pch_enable(struct drm_crtc *crtc)
4171{
4172 struct drm_device *dev = crtc->dev;
4173 struct drm_i915_private *dev_priv = dev->dev_private;
4174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4175 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4176
ab9412ba 4177 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4178
8c52b5e8 4179 lpt_program_iclkip(crtc);
1507e5bd 4180
0540e488 4181 /* Set transcoder timing. */
275f01b2 4182 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4183
937bb610 4184 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4185}
4186
190f68c5
ACO
4187struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4188 struct intel_crtc_state *crtc_state)
ee7b9f93 4189{
e2b78267 4190 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4191 struct intel_shared_dpll *pll;
de419ab6 4192 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4193 enum intel_dpll_id i;
ee7b9f93 4194
de419ab6
ML
4195 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4196
98b6bd99
DV
4197 if (HAS_PCH_IBX(dev_priv->dev)) {
4198 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4199 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4200 pll = &dev_priv->shared_dplls[i];
98b6bd99 4201
46edb027
DV
4202 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4203 crtc->base.base.id, pll->name);
98b6bd99 4204
de419ab6 4205 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4206
98b6bd99
DV
4207 goto found;
4208 }
4209
bcddf610
S
4210 if (IS_BROXTON(dev_priv->dev)) {
4211 /* PLL is attached to port in bxt */
4212 struct intel_encoder *encoder;
4213 struct intel_digital_port *intel_dig_port;
4214
4215 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4216 if (WARN_ON(!encoder))
4217 return NULL;
4218
4219 intel_dig_port = enc_to_dig_port(&encoder->base);
4220 /* 1:1 mapping between ports and PLLs */
4221 i = (enum intel_dpll_id)intel_dig_port->port;
4222 pll = &dev_priv->shared_dplls[i];
4223 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4224 crtc->base.base.id, pll->name);
de419ab6 4225 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4226
4227 goto found;
4228 }
4229
e72f9fbf
DV
4230 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4231 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4232
4233 /* Only want to check enabled timings first */
de419ab6 4234 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4235 continue;
4236
190f68c5 4237 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4238 &shared_dpll[i].hw_state,
4239 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4240 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4241 crtc->base.base.id, pll->name,
de419ab6 4242 shared_dpll[i].crtc_mask,
8bd31e67 4243 pll->active);
ee7b9f93
JB
4244 goto found;
4245 }
4246 }
4247
4248 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4249 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4250 pll = &dev_priv->shared_dplls[i];
de419ab6 4251 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4252 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4253 crtc->base.base.id, pll->name);
ee7b9f93
JB
4254 goto found;
4255 }
4256 }
4257
4258 return NULL;
4259
4260found:
de419ab6
ML
4261 if (shared_dpll[i].crtc_mask == 0)
4262 shared_dpll[i].hw_state =
4263 crtc_state->dpll_hw_state;
f2a69f44 4264
190f68c5 4265 crtc_state->shared_dpll = i;
46edb027
DV
4266 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4267 pipe_name(crtc->pipe));
ee7b9f93 4268
de419ab6 4269 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4270
ee7b9f93
JB
4271 return pll;
4272}
4273
de419ab6 4274static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4275{
de419ab6
ML
4276 struct drm_i915_private *dev_priv = to_i915(state->dev);
4277 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4278 struct intel_shared_dpll *pll;
4279 enum intel_dpll_id i;
4280
de419ab6
ML
4281 if (!to_intel_atomic_state(state)->dpll_set)
4282 return;
8bd31e67 4283
de419ab6 4284 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4285 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4286 pll = &dev_priv->shared_dplls[i];
de419ab6 4287 pll->config = shared_dpll[i];
8bd31e67
ACO
4288 }
4289}
4290
a1520318 4291static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4292{
4293 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4294 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4295 u32 temp;
4296
4297 temp = I915_READ(dslreg);
4298 udelay(500);
4299 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4300 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4301 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4302 }
4303}
4304
86adf9d7
ML
4305static int
4306skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4307 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4308 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4309{
86adf9d7
ML
4310 struct intel_crtc_scaler_state *scaler_state =
4311 &crtc_state->scaler_state;
4312 struct intel_crtc *intel_crtc =
4313 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4314 int need_scaling;
6156a456
CK
4315
4316 need_scaling = intel_rotation_90_or_270(rotation) ?
4317 (src_h != dst_w || src_w != dst_h):
4318 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4319
4320 /*
4321 * if plane is being disabled or scaler is no more required or force detach
4322 * - free scaler binded to this plane/crtc
4323 * - in order to do this, update crtc->scaler_usage
4324 *
4325 * Here scaler state in crtc_state is set free so that
4326 * scaler can be assigned to other user. Actual register
4327 * update to free the scaler is done in plane/panel-fit programming.
4328 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4329 */
86adf9d7 4330 if (force_detach || !need_scaling) {
a1b2278e 4331 if (*scaler_id >= 0) {
86adf9d7 4332 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4333 scaler_state->scalers[*scaler_id].in_use = 0;
4334
86adf9d7
ML
4335 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4336 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4337 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4338 scaler_state->scaler_users);
4339 *scaler_id = -1;
4340 }
4341 return 0;
4342 }
4343
4344 /* range checks */
4345 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4346 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4347
4348 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4349 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4350 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4351 "size is out of scaler range\n",
86adf9d7 4352 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4353 return -EINVAL;
4354 }
4355
86adf9d7
ML
4356 /* mark this plane as a scaler user in crtc_state */
4357 scaler_state->scaler_users |= (1 << scaler_user);
4358 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4359 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4360 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4361 scaler_state->scaler_users);
4362
4363 return 0;
4364}
4365
4366/**
4367 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4368 *
4369 * @state: crtc's scaler state
86adf9d7
ML
4370 *
4371 * Return
4372 * 0 - scaler_usage updated successfully
4373 * error - requested scaling cannot be supported or other error condition
4374 */
e435d6e5 4375int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4376{
4377 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4378 struct drm_display_mode *adjusted_mode =
4379 &state->base.adjusted_mode;
4380
4381 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4382 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4383
e435d6e5 4384 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4385 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4386 state->pipe_src_w, state->pipe_src_h,
8c6cda29 4387 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
86adf9d7
ML
4388}
4389
4390/**
4391 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4392 *
4393 * @state: crtc's scaler state
86adf9d7
ML
4394 * @plane_state: atomic plane state to update
4395 *
4396 * Return
4397 * 0 - scaler_usage updated successfully
4398 * error - requested scaling cannot be supported or other error condition
4399 */
da20eabd
ML
4400static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4401 struct intel_plane_state *plane_state)
86adf9d7
ML
4402{
4403
4404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4405 struct intel_plane *intel_plane =
4406 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4407 struct drm_framebuffer *fb = plane_state->base.fb;
4408 int ret;
4409
4410 bool force_detach = !fb || !plane_state->visible;
4411
4412 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4413 intel_plane->base.base.id, intel_crtc->pipe,
4414 drm_plane_index(&intel_plane->base));
4415
4416 ret = skl_update_scaler(crtc_state, force_detach,
4417 drm_plane_index(&intel_plane->base),
4418 &plane_state->scaler_id,
4419 plane_state->base.rotation,
4420 drm_rect_width(&plane_state->src) >> 16,
4421 drm_rect_height(&plane_state->src) >> 16,
4422 drm_rect_width(&plane_state->dst),
4423 drm_rect_height(&plane_state->dst));
4424
4425 if (ret || plane_state->scaler_id < 0)
4426 return ret;
4427
a1b2278e 4428 /* check colorkey */
818ed961 4429 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4430 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4431 intel_plane->base.base.id);
a1b2278e
CK
4432 return -EINVAL;
4433 }
4434
4435 /* Check src format */
86adf9d7
ML
4436 switch (fb->pixel_format) {
4437 case DRM_FORMAT_RGB565:
4438 case DRM_FORMAT_XBGR8888:
4439 case DRM_FORMAT_XRGB8888:
4440 case DRM_FORMAT_ABGR8888:
4441 case DRM_FORMAT_ARGB8888:
4442 case DRM_FORMAT_XRGB2101010:
4443 case DRM_FORMAT_XBGR2101010:
4444 case DRM_FORMAT_YUYV:
4445 case DRM_FORMAT_YVYU:
4446 case DRM_FORMAT_UYVY:
4447 case DRM_FORMAT_VYUY:
4448 break;
4449 default:
4450 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4451 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4452 return -EINVAL;
a1b2278e
CK
4453 }
4454
a1b2278e
CK
4455 return 0;
4456}
4457
e435d6e5
ML
4458static void skylake_scaler_disable(struct intel_crtc *crtc)
4459{
4460 int i;
4461
4462 for (i = 0; i < crtc->num_scalers; i++)
4463 skl_detach_scaler(crtc, i);
4464}
4465
4466static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4467{
4468 struct drm_device *dev = crtc->base.dev;
4469 struct drm_i915_private *dev_priv = dev->dev_private;
4470 int pipe = crtc->pipe;
a1b2278e
CK
4471 struct intel_crtc_scaler_state *scaler_state =
4472 &crtc->config->scaler_state;
4473
4474 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4475
6e3c9717 4476 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4477 int id;
4478
4479 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4480 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4481 return;
4482 }
4483
4484 id = scaler_state->scaler_id;
4485 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4486 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4487 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4488 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4489
4490 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4491 }
4492}
4493
b074cec8
JB
4494static void ironlake_pfit_enable(struct intel_crtc *crtc)
4495{
4496 struct drm_device *dev = crtc->base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 int pipe = crtc->pipe;
4499
6e3c9717 4500 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4501 /* Force use of hard-coded filter coefficients
4502 * as some pre-programmed values are broken,
4503 * e.g. x201.
4504 */
4505 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4506 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4507 PF_PIPE_SEL_IVB(pipe));
4508 else
4509 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4510 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4511 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4512 }
4513}
4514
20bc8673 4515void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4516{
cea165c3
VS
4517 struct drm_device *dev = crtc->base.dev;
4518 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4519
6e3c9717 4520 if (!crtc->config->ips_enabled)
d77e4531
PZ
4521 return;
4522
cea165c3
VS
4523 /* We can only enable IPS after we enable a plane and wait for a vblank */
4524 intel_wait_for_vblank(dev, crtc->pipe);
4525
d77e4531 4526 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4527 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4528 mutex_lock(&dev_priv->rps.hw_lock);
4529 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4530 mutex_unlock(&dev_priv->rps.hw_lock);
4531 /* Quoting Art Runyan: "its not safe to expect any particular
4532 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4533 * mailbox." Moreover, the mailbox may return a bogus state,
4534 * so we need to just enable it and continue on.
2a114cc1
BW
4535 */
4536 } else {
4537 I915_WRITE(IPS_CTL, IPS_ENABLE);
4538 /* The bit only becomes 1 in the next vblank, so this wait here
4539 * is essentially intel_wait_for_vblank. If we don't have this
4540 * and don't wait for vblanks until the end of crtc_enable, then
4541 * the HW state readout code will complain that the expected
4542 * IPS_CTL value is not the one we read. */
4543 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4544 DRM_ERROR("Timed out waiting for IPS enable\n");
4545 }
d77e4531
PZ
4546}
4547
20bc8673 4548void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4549{
4550 struct drm_device *dev = crtc->base.dev;
4551 struct drm_i915_private *dev_priv = dev->dev_private;
4552
6e3c9717 4553 if (!crtc->config->ips_enabled)
d77e4531
PZ
4554 return;
4555
4556 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4557 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4558 mutex_lock(&dev_priv->rps.hw_lock);
4559 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4560 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4561 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4562 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4563 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4564 } else {
2a114cc1 4565 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4566 POSTING_READ(IPS_CTL);
4567 }
d77e4531
PZ
4568
4569 /* We need to wait for a vblank before we can disable the plane. */
4570 intel_wait_for_vblank(dev, crtc->pipe);
4571}
4572
4573/** Loads the palette/gamma unit for the CRTC with the prepared values */
4574static void intel_crtc_load_lut(struct drm_crtc *crtc)
4575{
4576 struct drm_device *dev = crtc->dev;
4577 struct drm_i915_private *dev_priv = dev->dev_private;
4578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4579 enum pipe pipe = intel_crtc->pipe;
4580 int palreg = PALETTE(pipe);
4581 int i;
4582 bool reenable_ips = false;
4583
4584 /* The clocks have to be on to load the palette. */
53d9f4e9 4585 if (!crtc->state->active)
d77e4531
PZ
4586 return;
4587
50360403 4588 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4589 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4590 assert_dsi_pll_enabled(dev_priv);
4591 else
4592 assert_pll_enabled(dev_priv, pipe);
4593 }
4594
4595 /* use legacy palette for Ironlake */
7a1db49a 4596 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4597 palreg = LGC_PALETTE(pipe);
4598
4599 /* Workaround : Do not read or write the pipe palette/gamma data while
4600 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4601 */
6e3c9717 4602 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4603 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4604 GAMMA_MODE_MODE_SPLIT)) {
4605 hsw_disable_ips(intel_crtc);
4606 reenable_ips = true;
4607 }
4608
4609 for (i = 0; i < 256; i++) {
4610 I915_WRITE(palreg + 4 * i,
4611 (intel_crtc->lut_r[i] << 16) |
4612 (intel_crtc->lut_g[i] << 8) |
4613 intel_crtc->lut_b[i]);
4614 }
4615
4616 if (reenable_ips)
4617 hsw_enable_ips(intel_crtc);
4618}
4619
7cac945f 4620static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4621{
7cac945f 4622 if (intel_crtc->overlay) {
d3eedb1a
VS
4623 struct drm_device *dev = intel_crtc->base.dev;
4624 struct drm_i915_private *dev_priv = dev->dev_private;
4625
4626 mutex_lock(&dev->struct_mutex);
4627 dev_priv->mm.interruptible = false;
4628 (void) intel_overlay_switch_off(intel_crtc->overlay);
4629 dev_priv->mm.interruptible = true;
4630 mutex_unlock(&dev->struct_mutex);
4631 }
4632
4633 /* Let userspace switch the overlay on again. In most cases userspace
4634 * has to recompute where to put it anyway.
4635 */
4636}
4637
87d4300a
ML
4638/**
4639 * intel_post_enable_primary - Perform operations after enabling primary plane
4640 * @crtc: the CRTC whose primary plane was just enabled
4641 *
4642 * Performs potentially sleeping operations that must be done after the primary
4643 * plane is enabled, such as updating FBC and IPS. Note that this may be
4644 * called due to an explicit primary plane update, or due to an implicit
4645 * re-enable that is caused when a sprite plane is updated to no longer
4646 * completely hide the primary plane.
4647 */
4648static void
4649intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4650{
4651 struct drm_device *dev = crtc->dev;
87d4300a 4652 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4654 int pipe = intel_crtc->pipe;
a5c4d7bc 4655
87d4300a
ML
4656 /*
4657 * BDW signals flip done immediately if the plane
4658 * is disabled, even if the plane enable is already
4659 * armed to occur at the next vblank :(
4660 */
4661 if (IS_BROADWELL(dev))
4662 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4663
87d4300a
ML
4664 /*
4665 * FIXME IPS should be fine as long as one plane is
4666 * enabled, but in practice it seems to have problems
4667 * when going from primary only to sprite only and vice
4668 * versa.
4669 */
a5c4d7bc
VS
4670 hsw_enable_ips(intel_crtc);
4671
f99d7069 4672 /*
87d4300a
ML
4673 * Gen2 reports pipe underruns whenever all planes are disabled.
4674 * So don't enable underrun reporting before at least some planes
4675 * are enabled.
4676 * FIXME: Need to fix the logic to work when we turn off all planes
4677 * but leave the pipe running.
f99d7069 4678 */
87d4300a
ML
4679 if (IS_GEN2(dev))
4680 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4681
4682 /* Underruns don't raise interrupts, so check manually. */
4683 if (HAS_GMCH_DISPLAY(dev))
4684 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4685}
4686
87d4300a
ML
4687/**
4688 * intel_pre_disable_primary - Perform operations before disabling primary plane
4689 * @crtc: the CRTC whose primary plane is to be disabled
4690 *
4691 * Performs potentially sleeping operations that must be done before the
4692 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4693 * be called due to an explicit primary plane update, or due to an implicit
4694 * disable that is caused when a sprite plane completely hides the primary
4695 * plane.
4696 */
4697static void
4698intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4699{
4700 struct drm_device *dev = crtc->dev;
4701 struct drm_i915_private *dev_priv = dev->dev_private;
4702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4703 int pipe = intel_crtc->pipe;
a5c4d7bc 4704
87d4300a
ML
4705 /*
4706 * Gen2 reports pipe underruns whenever all planes are disabled.
4707 * So diasble underrun reporting before all the planes get disabled.
4708 * FIXME: Need to fix the logic to work when we turn off all planes
4709 * but leave the pipe running.
4710 */
4711 if (IS_GEN2(dev))
4712 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4713
87d4300a
ML
4714 /*
4715 * Vblank time updates from the shadow to live plane control register
4716 * are blocked if the memory self-refresh mode is active at that
4717 * moment. So to make sure the plane gets truly disabled, disable
4718 * first the self-refresh mode. The self-refresh enable bit in turn
4719 * will be checked/applied by the HW only at the next frame start
4720 * event which is after the vblank start event, so we need to have a
4721 * wait-for-vblank between disabling the plane and the pipe.
4722 */
262cd2e1 4723 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4724 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4725 dev_priv->wm.vlv.cxsr = false;
4726 intel_wait_for_vblank(dev, pipe);
4727 }
87d4300a 4728
87d4300a
ML
4729 /*
4730 * FIXME IPS should be fine as long as one plane is
4731 * enabled, but in practice it seems to have problems
4732 * when going from primary only to sprite only and vice
4733 * versa.
4734 */
a5c4d7bc 4735 hsw_disable_ips(intel_crtc);
87d4300a
ML
4736}
4737
ac21b225
ML
4738static void intel_post_plane_update(struct intel_crtc *crtc)
4739{
4740 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4741 struct drm_device *dev = crtc->base.dev;
7733b49b 4742 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4743 struct drm_plane *plane;
4744
4745 if (atomic->wait_vblank)
4746 intel_wait_for_vblank(dev, crtc->pipe);
4747
4748 intel_frontbuffer_flip(dev, atomic->fb_bits);
4749
852eb00d
VS
4750 if (atomic->disable_cxsr)
4751 crtc->wm.cxsr_allowed = true;
4752
f015c551
VS
4753 if (crtc->atomic.update_wm_post)
4754 intel_update_watermarks(&crtc->base);
4755
c80ac854 4756 if (atomic->update_fbc)
7733b49b 4757 intel_fbc_update(dev_priv);
ac21b225
ML
4758
4759 if (atomic->post_enable_primary)
4760 intel_post_enable_primary(&crtc->base);
4761
4762 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4763 intel_update_sprite_watermarks(plane, &crtc->base,
4764 0, 0, 0, false, false);
4765
4766 memset(atomic, 0, sizeof(*atomic));
4767}
4768
4769static void intel_pre_plane_update(struct intel_crtc *crtc)
4770{
4771 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4772 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4773 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4774 struct drm_plane *p;
4775
4776 /* Track fb's for any planes being disabled */
ac21b225
ML
4777 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4778 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4779
4780 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4781 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4782 plane->frontbuffer_bit);
ac21b225
ML
4783 mutex_unlock(&dev->struct_mutex);
4784 }
4785
4786 if (atomic->wait_for_flips)
4787 intel_crtc_wait_for_pending_flips(&crtc->base);
4788
c80ac854 4789 if (atomic->disable_fbc)
25ad93fd 4790 intel_fbc_disable_crtc(crtc);
ac21b225 4791
066cf55b
RV
4792 if (crtc->atomic.disable_ips)
4793 hsw_disable_ips(crtc);
4794
ac21b225
ML
4795 if (atomic->pre_disable_primary)
4796 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4797
4798 if (atomic->disable_cxsr) {
4799 crtc->wm.cxsr_allowed = false;
4800 intel_set_memory_cxsr(dev_priv, false);
4801 }
ac21b225
ML
4802}
4803
d032ffa0 4804static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4805{
4806 struct drm_device *dev = crtc->dev;
4807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4808 struct drm_plane *p;
87d4300a
ML
4809 int pipe = intel_crtc->pipe;
4810
7cac945f 4811 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4812
d032ffa0
ML
4813 drm_for_each_plane_mask(p, dev, plane_mask)
4814 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4815
f99d7069
DV
4816 /*
4817 * FIXME: Once we grow proper nuclear flip support out of this we need
4818 * to compute the mask of flip planes precisely. For the time being
4819 * consider this a flip to a NULL plane.
4820 */
4821 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4822}
4823
f67a559d
JB
4824static void ironlake_crtc_enable(struct drm_crtc *crtc)
4825{
4826 struct drm_device *dev = crtc->dev;
4827 struct drm_i915_private *dev_priv = dev->dev_private;
4828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4829 struct intel_encoder *encoder;
f67a559d 4830 int pipe = intel_crtc->pipe;
f67a559d 4831
53d9f4e9 4832 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4833 return;
4834
6e3c9717 4835 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4836 intel_prepare_shared_dpll(intel_crtc);
4837
6e3c9717 4838 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4839 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4840
4841 intel_set_pipe_timings(intel_crtc);
4842
6e3c9717 4843 if (intel_crtc->config->has_pch_encoder) {
29407aab 4844 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4845 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4846 }
4847
4848 ironlake_set_pipeconf(crtc);
4849
f67a559d 4850 intel_crtc->active = true;
8664281b 4851
a72e4c9f
DV
4852 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4853 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4854
f6736a1a 4855 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4856 if (encoder->pre_enable)
4857 encoder->pre_enable(encoder);
f67a559d 4858
6e3c9717 4859 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4860 /* Note: FDI PLL enabling _must_ be done before we enable the
4861 * cpu pipes, hence this is separate from all the other fdi/pch
4862 * enabling. */
88cefb6c 4863 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4864 } else {
4865 assert_fdi_tx_disabled(dev_priv, pipe);
4866 assert_fdi_rx_disabled(dev_priv, pipe);
4867 }
f67a559d 4868
b074cec8 4869 ironlake_pfit_enable(intel_crtc);
f67a559d 4870
9c54c0dd
JB
4871 /*
4872 * On ILK+ LUT must be loaded before the pipe is running but with
4873 * clocks enabled
4874 */
4875 intel_crtc_load_lut(crtc);
4876
f37fcc2a 4877 intel_update_watermarks(crtc);
e1fdc473 4878 intel_enable_pipe(intel_crtc);
f67a559d 4879
6e3c9717 4880 if (intel_crtc->config->has_pch_encoder)
f67a559d 4881 ironlake_pch_enable(crtc);
c98e9dcf 4882
f9b61ff6
DV
4883 assert_vblank_disabled(crtc);
4884 drm_crtc_vblank_on(crtc);
4885
fa5c73b1
DV
4886 for_each_encoder_on_crtc(dev, crtc, encoder)
4887 encoder->enable(encoder);
61b77ddd
DV
4888
4889 if (HAS_PCH_CPT(dev))
a1520318 4890 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4891}
4892
42db64ef
PZ
4893/* IPS only exists on ULT machines and is tied to pipe A. */
4894static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4895{
f5adf94e 4896 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4897}
4898
4f771f10
PZ
4899static void haswell_crtc_enable(struct drm_crtc *crtc)
4900{
4901 struct drm_device *dev = crtc->dev;
4902 struct drm_i915_private *dev_priv = dev->dev_private;
4903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4904 struct intel_encoder *encoder;
99d736a2
ML
4905 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4906 struct intel_crtc_state *pipe_config =
4907 to_intel_crtc_state(crtc->state);
4f771f10 4908
53d9f4e9 4909 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4910 return;
4911
df8ad70c
DV
4912 if (intel_crtc_to_shared_dpll(intel_crtc))
4913 intel_enable_shared_dpll(intel_crtc);
4914
6e3c9717 4915 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4916 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4917
4918 intel_set_pipe_timings(intel_crtc);
4919
6e3c9717
ACO
4920 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4921 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4922 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4923 }
4924
6e3c9717 4925 if (intel_crtc->config->has_pch_encoder) {
229fca97 4926 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4927 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4928 }
4929
4930 haswell_set_pipeconf(crtc);
4931
4932 intel_set_pipe_csc(crtc);
4933
4f771f10 4934 intel_crtc->active = true;
8664281b 4935
a72e4c9f 4936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4937 for_each_encoder_on_crtc(dev, crtc, encoder)
4938 if (encoder->pre_enable)
4939 encoder->pre_enable(encoder);
4940
6e3c9717 4941 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4942 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4943 true);
4fe9467d
ID
4944 dev_priv->display.fdi_link_train(crtc);
4945 }
4946
1f544388 4947 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4948
ff6d9f55 4949 if (INTEL_INFO(dev)->gen == 9)
e435d6e5 4950 skylake_pfit_enable(intel_crtc);
ff6d9f55 4951 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 4952 ironlake_pfit_enable(intel_crtc);
ff6d9f55
JB
4953 else
4954 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10
PZ
4955
4956 /*
4957 * On ILK+ LUT must be loaded before the pipe is running but with
4958 * clocks enabled
4959 */
4960 intel_crtc_load_lut(crtc);
4961
1f544388 4962 intel_ddi_set_pipe_settings(crtc);
8228c251 4963 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4964
f37fcc2a 4965 intel_update_watermarks(crtc);
e1fdc473 4966 intel_enable_pipe(intel_crtc);
42db64ef 4967
6e3c9717 4968 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4969 lpt_pch_enable(crtc);
4f771f10 4970
6e3c9717 4971 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4972 intel_ddi_set_vc_payload_alloc(crtc, true);
4973
f9b61ff6
DV
4974 assert_vblank_disabled(crtc);
4975 drm_crtc_vblank_on(crtc);
4976
8807e55b 4977 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4978 encoder->enable(encoder);
8807e55b
JN
4979 intel_opregion_notify_encoder(encoder, true);
4980 }
4f771f10 4981
e4916946
PZ
4982 /* If we change the relative order between pipe/planes enabling, we need
4983 * to change the workaround. */
99d736a2
ML
4984 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4985 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4986 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4987 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4988 }
4f771f10
PZ
4989}
4990
3f8dce3a
DV
4991static void ironlake_pfit_disable(struct intel_crtc *crtc)
4992{
4993 struct drm_device *dev = crtc->base.dev;
4994 struct drm_i915_private *dev_priv = dev->dev_private;
4995 int pipe = crtc->pipe;
4996
4997 /* To avoid upsetting the power well on haswell only disable the pfit if
4998 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4999 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5000 I915_WRITE(PF_CTL(pipe), 0);
5001 I915_WRITE(PF_WIN_POS(pipe), 0);
5002 I915_WRITE(PF_WIN_SZ(pipe), 0);
5003 }
5004}
5005
6be4a607
JB
5006static void ironlake_crtc_disable(struct drm_crtc *crtc)
5007{
5008 struct drm_device *dev = crtc->dev;
5009 struct drm_i915_private *dev_priv = dev->dev_private;
5010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5011 struct intel_encoder *encoder;
6be4a607 5012 int pipe = intel_crtc->pipe;
5eddb70b 5013 u32 reg, temp;
b52eb4dc 5014
ea9d758d
DV
5015 for_each_encoder_on_crtc(dev, crtc, encoder)
5016 encoder->disable(encoder);
5017
f9b61ff6
DV
5018 drm_crtc_vblank_off(crtc);
5019 assert_vblank_disabled(crtc);
5020
6e3c9717 5021 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5022 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5023
575f7ab7 5024 intel_disable_pipe(intel_crtc);
32f9d658 5025
3f8dce3a 5026 ironlake_pfit_disable(intel_crtc);
2c07245f 5027
5a74f70a
VS
5028 if (intel_crtc->config->has_pch_encoder)
5029 ironlake_fdi_disable(crtc);
5030
bf49ec8c
DV
5031 for_each_encoder_on_crtc(dev, crtc, encoder)
5032 if (encoder->post_disable)
5033 encoder->post_disable(encoder);
2c07245f 5034
6e3c9717 5035 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5036 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5037
d925c59a
DV
5038 if (HAS_PCH_CPT(dev)) {
5039 /* disable TRANS_DP_CTL */
5040 reg = TRANS_DP_CTL(pipe);
5041 temp = I915_READ(reg);
5042 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5043 TRANS_DP_PORT_SEL_MASK);
5044 temp |= TRANS_DP_PORT_SEL_NONE;
5045 I915_WRITE(reg, temp);
5046
5047 /* disable DPLL_SEL */
5048 temp = I915_READ(PCH_DPLL_SEL);
11887397 5049 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5050 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5051 }
e3421a18 5052
d925c59a
DV
5053 ironlake_fdi_pll_disable(intel_crtc);
5054 }
e4ca0612
PJ
5055
5056 intel_crtc->active = false;
5057 intel_update_watermarks(crtc);
6be4a607 5058}
1b3c7a47 5059
4f771f10 5060static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5061{
4f771f10
PZ
5062 struct drm_device *dev = crtc->dev;
5063 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5065 struct intel_encoder *encoder;
6e3c9717 5066 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5067
8807e55b
JN
5068 for_each_encoder_on_crtc(dev, crtc, encoder) {
5069 intel_opregion_notify_encoder(encoder, false);
4f771f10 5070 encoder->disable(encoder);
8807e55b 5071 }
4f771f10 5072
f9b61ff6
DV
5073 drm_crtc_vblank_off(crtc);
5074 assert_vblank_disabled(crtc);
5075
6e3c9717 5076 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5077 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5078 false);
575f7ab7 5079 intel_disable_pipe(intel_crtc);
4f771f10 5080
6e3c9717 5081 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5082 intel_ddi_set_vc_payload_alloc(crtc, false);
5083
ad80a810 5084 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5085
ff6d9f55 5086 if (INTEL_INFO(dev)->gen == 9)
e435d6e5 5087 skylake_scaler_disable(intel_crtc);
ff6d9f55 5088 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5089 ironlake_pfit_disable(intel_crtc);
ff6d9f55
JB
5090 else
5091 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10 5092
1f544388 5093 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5094
6e3c9717 5095 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5096 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5097 intel_ddi_fdi_disable(crtc);
83616634 5098 }
4f771f10 5099
97b040aa
ID
5100 for_each_encoder_on_crtc(dev, crtc, encoder)
5101 if (encoder->post_disable)
5102 encoder->post_disable(encoder);
e4ca0612
PJ
5103
5104 intel_crtc->active = false;
5105 intel_update_watermarks(crtc);
4f771f10
PZ
5106}
5107
2dd24552
JB
5108static void i9xx_pfit_enable(struct intel_crtc *crtc)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5112 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5113
681a8504 5114 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5115 return;
5116
2dd24552 5117 /*
c0b03411
DV
5118 * The panel fitter should only be adjusted whilst the pipe is disabled,
5119 * according to register description and PRM.
2dd24552 5120 */
c0b03411
DV
5121 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5122 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5123
b074cec8
JB
5124 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5125 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5126
5127 /* Border color in case we don't scale up to the full screen. Black by
5128 * default, change to something else for debugging. */
5129 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5130}
5131
d05410f9
DA
5132static enum intel_display_power_domain port_to_power_domain(enum port port)
5133{
5134 switch (port) {
5135 case PORT_A:
5136 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5137 case PORT_B:
5138 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5139 case PORT_C:
5140 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5141 case PORT_D:
5142 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5143 default:
5144 WARN_ON_ONCE(1);
5145 return POWER_DOMAIN_PORT_OTHER;
5146 }
5147}
5148
77d22dca
ID
5149#define for_each_power_domain(domain, mask) \
5150 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5151 if ((1 << (domain)) & (mask))
5152
319be8ae
ID
5153enum intel_display_power_domain
5154intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5155{
5156 struct drm_device *dev = intel_encoder->base.dev;
5157 struct intel_digital_port *intel_dig_port;
5158
5159 switch (intel_encoder->type) {
5160 case INTEL_OUTPUT_UNKNOWN:
5161 /* Only DDI platforms should ever use this output type */
5162 WARN_ON_ONCE(!HAS_DDI(dev));
5163 case INTEL_OUTPUT_DISPLAYPORT:
5164 case INTEL_OUTPUT_HDMI:
5165 case INTEL_OUTPUT_EDP:
5166 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5167 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5168 case INTEL_OUTPUT_DP_MST:
5169 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5170 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5171 case INTEL_OUTPUT_ANALOG:
5172 return POWER_DOMAIN_PORT_CRT;
5173 case INTEL_OUTPUT_DSI:
5174 return POWER_DOMAIN_PORT_DSI;
5175 default:
5176 return POWER_DOMAIN_PORT_OTHER;
5177 }
5178}
5179
5180static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5181{
319be8ae
ID
5182 struct drm_device *dev = crtc->dev;
5183 struct intel_encoder *intel_encoder;
5184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5185 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5186 unsigned long mask;
5187 enum transcoder transcoder;
5188
5189 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5190
5191 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5192 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5193 if (intel_crtc->config->pch_pfit.enabled ||
5194 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5195 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5196
319be8ae
ID
5197 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5198 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5199
77d22dca
ID
5200 return mask;
5201}
5202
679dacd4 5203static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
77d22dca 5204{
679dacd4 5205 struct drm_device *dev = state->dev;
77d22dca
ID
5206 struct drm_i915_private *dev_priv = dev->dev_private;
5207 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5208 struct intel_crtc *crtc;
5209
5210 /*
5211 * First get all needed power domains, then put all unneeded, to avoid
5212 * any unnecessary toggling of the power wells.
5213 */
d3fcc808 5214 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5215 enum intel_display_power_domain domain;
5216
83d65738 5217 if (!crtc->base.state->enable)
77d22dca
ID
5218 continue;
5219
319be8ae 5220 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
5221
5222 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5223 intel_display_power_get(dev_priv, domain);
5224 }
5225
27c329ed
ML
5226 if (dev_priv->display.modeset_commit_cdclk) {
5227 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5228
5229 if (cdclk != dev_priv->cdclk_freq &&
5230 !WARN_ON(!state->allow_modeset))
5231 dev_priv->display.modeset_commit_cdclk(state);
5232 }
50f6e502 5233
d3fcc808 5234 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5235 enum intel_display_power_domain domain;
5236
5237 for_each_power_domain(domain, crtc->enabled_power_domains)
5238 intel_display_power_put(dev_priv, domain);
5239
5240 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5241 }
5242
5243 intel_display_set_init_power(dev_priv, false);
5244}
5245
560a7ae4
DL
5246static void intel_update_max_cdclk(struct drm_device *dev)
5247{
5248 struct drm_i915_private *dev_priv = dev->dev_private;
5249
5250 if (IS_SKYLAKE(dev)) {
5251 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5252
5253 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5254 dev_priv->max_cdclk_freq = 675000;
5255 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5256 dev_priv->max_cdclk_freq = 540000;
5257 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5258 dev_priv->max_cdclk_freq = 450000;
5259 else
5260 dev_priv->max_cdclk_freq = 337500;
5261 } else if (IS_BROADWELL(dev)) {
5262 /*
5263 * FIXME with extra cooling we can allow
5264 * 540 MHz for ULX and 675 Mhz for ULT.
5265 * How can we know if extra cooling is
5266 * available? PCI ID, VTB, something else?
5267 */
5268 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5269 dev_priv->max_cdclk_freq = 450000;
5270 else if (IS_BDW_ULX(dev))
5271 dev_priv->max_cdclk_freq = 450000;
5272 else if (IS_BDW_ULT(dev))
5273 dev_priv->max_cdclk_freq = 540000;
5274 else
5275 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5276 } else if (IS_CHERRYVIEW(dev)) {
5277 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5278 } else if (IS_VALLEYVIEW(dev)) {
5279 dev_priv->max_cdclk_freq = 400000;
5280 } else {
5281 /* otherwise assume cdclk is fixed */
5282 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5283 }
5284
5285 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5286 dev_priv->max_cdclk_freq);
5287}
5288
5289static void intel_update_cdclk(struct drm_device *dev)
5290{
5291 struct drm_i915_private *dev_priv = dev->dev_private;
5292
5293 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5294 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5295 dev_priv->cdclk_freq);
5296
5297 /*
5298 * Program the gmbus_freq based on the cdclk frequency.
5299 * BSpec erroneously claims we should aim for 4MHz, but
5300 * in fact 1MHz is the correct frequency.
5301 */
5302 if (IS_VALLEYVIEW(dev)) {
5303 /*
5304 * Program the gmbus_freq based on the cdclk frequency.
5305 * BSpec erroneously claims we should aim for 4MHz, but
5306 * in fact 1MHz is the correct frequency.
5307 */
5308 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5309 }
5310
5311 if (dev_priv->max_cdclk_freq == 0)
5312 intel_update_max_cdclk(dev);
5313}
5314
70d0c574 5315static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5316{
5317 struct drm_i915_private *dev_priv = dev->dev_private;
5318 uint32_t divider;
5319 uint32_t ratio;
5320 uint32_t current_freq;
5321 int ret;
5322
5323 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5324 switch (frequency) {
5325 case 144000:
5326 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5327 ratio = BXT_DE_PLL_RATIO(60);
5328 break;
5329 case 288000:
5330 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5331 ratio = BXT_DE_PLL_RATIO(60);
5332 break;
5333 case 384000:
5334 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5335 ratio = BXT_DE_PLL_RATIO(60);
5336 break;
5337 case 576000:
5338 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5339 ratio = BXT_DE_PLL_RATIO(60);
5340 break;
5341 case 624000:
5342 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5343 ratio = BXT_DE_PLL_RATIO(65);
5344 break;
5345 case 19200:
5346 /*
5347 * Bypass frequency with DE PLL disabled. Init ratio, divider
5348 * to suppress GCC warning.
5349 */
5350 ratio = 0;
5351 divider = 0;
5352 break;
5353 default:
5354 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5355
5356 return;
5357 }
5358
5359 mutex_lock(&dev_priv->rps.hw_lock);
5360 /* Inform power controller of upcoming frequency change */
5361 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5362 0x80000000);
5363 mutex_unlock(&dev_priv->rps.hw_lock);
5364
5365 if (ret) {
5366 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5367 ret, frequency);
5368 return;
5369 }
5370
5371 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5372 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5373 current_freq = current_freq * 500 + 1000;
5374
5375 /*
5376 * DE PLL has to be disabled when
5377 * - setting to 19.2MHz (bypass, PLL isn't used)
5378 * - before setting to 624MHz (PLL needs toggling)
5379 * - before setting to any frequency from 624MHz (PLL needs toggling)
5380 */
5381 if (frequency == 19200 || frequency == 624000 ||
5382 current_freq == 624000) {
5383 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5384 /* Timeout 200us */
5385 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5386 1))
5387 DRM_ERROR("timout waiting for DE PLL unlock\n");
5388 }
5389
5390 if (frequency != 19200) {
5391 uint32_t val;
5392
5393 val = I915_READ(BXT_DE_PLL_CTL);
5394 val &= ~BXT_DE_PLL_RATIO_MASK;
5395 val |= ratio;
5396 I915_WRITE(BXT_DE_PLL_CTL, val);
5397
5398 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5399 /* Timeout 200us */
5400 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5401 DRM_ERROR("timeout waiting for DE PLL lock\n");
5402
5403 val = I915_READ(CDCLK_CTL);
5404 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5405 val |= divider;
5406 /*
5407 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5408 * enable otherwise.
5409 */
5410 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5411 if (frequency >= 500000)
5412 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5413
5414 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5415 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5416 val |= (frequency - 1000) / 500;
5417 I915_WRITE(CDCLK_CTL, val);
5418 }
5419
5420 mutex_lock(&dev_priv->rps.hw_lock);
5421 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5422 DIV_ROUND_UP(frequency, 25000));
5423 mutex_unlock(&dev_priv->rps.hw_lock);
5424
5425 if (ret) {
5426 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5427 ret, frequency);
5428 return;
5429 }
5430
a47871bd 5431 intel_update_cdclk(dev);
f8437dd1
VK
5432}
5433
5434void broxton_init_cdclk(struct drm_device *dev)
5435{
5436 struct drm_i915_private *dev_priv = dev->dev_private;
5437 uint32_t val;
5438
5439 /*
5440 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5441 * or else the reset will hang because there is no PCH to respond.
5442 * Move the handshake programming to initialization sequence.
5443 * Previously was left up to BIOS.
5444 */
5445 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5446 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5447 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5448
5449 /* Enable PG1 for cdclk */
5450 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5451
5452 /* check if cd clock is enabled */
5453 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5454 DRM_DEBUG_KMS("Display already initialized\n");
5455 return;
5456 }
5457
5458 /*
5459 * FIXME:
5460 * - The initial CDCLK needs to be read from VBT.
5461 * Need to make this change after VBT has changes for BXT.
5462 * - check if setting the max (or any) cdclk freq is really necessary
5463 * here, it belongs to modeset time
5464 */
5465 broxton_set_cdclk(dev, 624000);
5466
5467 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5468 POSTING_READ(DBUF_CTL);
5469
f8437dd1
VK
5470 udelay(10);
5471
5472 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5473 DRM_ERROR("DBuf power enable timeout!\n");
5474}
5475
5476void broxton_uninit_cdclk(struct drm_device *dev)
5477{
5478 struct drm_i915_private *dev_priv = dev->dev_private;
5479
5480 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5481 POSTING_READ(DBUF_CTL);
5482
f8437dd1
VK
5483 udelay(10);
5484
5485 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5486 DRM_ERROR("DBuf power disable timeout!\n");
5487
5488 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5489 broxton_set_cdclk(dev, 19200);
5490
5491 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5492}
5493
5d96d8af
DL
5494static const struct skl_cdclk_entry {
5495 unsigned int freq;
5496 unsigned int vco;
5497} skl_cdclk_frequencies[] = {
5498 { .freq = 308570, .vco = 8640 },
5499 { .freq = 337500, .vco = 8100 },
5500 { .freq = 432000, .vco = 8640 },
5501 { .freq = 450000, .vco = 8100 },
5502 { .freq = 540000, .vco = 8100 },
5503 { .freq = 617140, .vco = 8640 },
5504 { .freq = 675000, .vco = 8100 },
5505};
5506
5507static unsigned int skl_cdclk_decimal(unsigned int freq)
5508{
5509 return (freq - 1000) / 500;
5510}
5511
5512static unsigned int skl_cdclk_get_vco(unsigned int freq)
5513{
5514 unsigned int i;
5515
5516 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5517 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5518
5519 if (e->freq == freq)
5520 return e->vco;
5521 }
5522
5523 return 8100;
5524}
5525
5526static void
5527skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5528{
5529 unsigned int min_freq;
5530 u32 val;
5531
5532 /* select the minimum CDCLK before enabling DPLL 0 */
5533 val = I915_READ(CDCLK_CTL);
5534 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5535 val |= CDCLK_FREQ_337_308;
5536
5537 if (required_vco == 8640)
5538 min_freq = 308570;
5539 else
5540 min_freq = 337500;
5541
5542 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5543
5544 I915_WRITE(CDCLK_CTL, val);
5545 POSTING_READ(CDCLK_CTL);
5546
5547 /*
5548 * We always enable DPLL0 with the lowest link rate possible, but still
5549 * taking into account the VCO required to operate the eDP panel at the
5550 * desired frequency. The usual DP link rates operate with a VCO of
5551 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5552 * The modeset code is responsible for the selection of the exact link
5553 * rate later on, with the constraint of choosing a frequency that
5554 * works with required_vco.
5555 */
5556 val = I915_READ(DPLL_CTRL1);
5557
5558 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5559 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5560 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5561 if (required_vco == 8640)
5562 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5563 SKL_DPLL0);
5564 else
5565 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5566 SKL_DPLL0);
5567
5568 I915_WRITE(DPLL_CTRL1, val);
5569 POSTING_READ(DPLL_CTRL1);
5570
5571 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5572
5573 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5574 DRM_ERROR("DPLL0 not locked\n");
5575}
5576
5577static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5578{
5579 int ret;
5580 u32 val;
5581
5582 /* inform PCU we want to change CDCLK */
5583 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5584 mutex_lock(&dev_priv->rps.hw_lock);
5585 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5586 mutex_unlock(&dev_priv->rps.hw_lock);
5587
5588 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5589}
5590
5591static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5592{
5593 unsigned int i;
5594
5595 for (i = 0; i < 15; i++) {
5596 if (skl_cdclk_pcu_ready(dev_priv))
5597 return true;
5598 udelay(10);
5599 }
5600
5601 return false;
5602}
5603
5604static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5605{
560a7ae4 5606 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5607 u32 freq_select, pcu_ack;
5608
5609 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5610
5611 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5612 DRM_ERROR("failed to inform PCU about cdclk change\n");
5613 return;
5614 }
5615
5616 /* set CDCLK_CTL */
5617 switch(freq) {
5618 case 450000:
5619 case 432000:
5620 freq_select = CDCLK_FREQ_450_432;
5621 pcu_ack = 1;
5622 break;
5623 case 540000:
5624 freq_select = CDCLK_FREQ_540;
5625 pcu_ack = 2;
5626 break;
5627 case 308570:
5628 case 337500:
5629 default:
5630 freq_select = CDCLK_FREQ_337_308;
5631 pcu_ack = 0;
5632 break;
5633 case 617140:
5634 case 675000:
5635 freq_select = CDCLK_FREQ_675_617;
5636 pcu_ack = 3;
5637 break;
5638 }
5639
5640 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5641 POSTING_READ(CDCLK_CTL);
5642
5643 /* inform PCU of the change */
5644 mutex_lock(&dev_priv->rps.hw_lock);
5645 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5646 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5647
5648 intel_update_cdclk(dev);
5d96d8af
DL
5649}
5650
5651void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5652{
5653 /* disable DBUF power */
5654 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5655 POSTING_READ(DBUF_CTL);
5656
5657 udelay(10);
5658
5659 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5660 DRM_ERROR("DBuf power disable timeout\n");
5661
5662 /* disable DPLL0 */
5663 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5664 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5665 DRM_ERROR("Couldn't disable DPLL0\n");
5666
5667 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5668}
5669
5670void skl_init_cdclk(struct drm_i915_private *dev_priv)
5671{
5672 u32 val;
5673 unsigned int required_vco;
5674
5675 /* enable PCH reset handshake */
5676 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5677 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5678
5679 /* enable PG1 and Misc I/O */
5680 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5681
5682 /* DPLL0 already enabed !? */
5683 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5684 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5685 return;
5686 }
5687
5688 /* enable DPLL0 */
5689 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5690 skl_dpll0_enable(dev_priv, required_vco);
5691
5692 /* set CDCLK to the frequency the BIOS chose */
5693 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5694
5695 /* enable DBUF power */
5696 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5697 POSTING_READ(DBUF_CTL);
5698
5699 udelay(10);
5700
5701 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5702 DRM_ERROR("DBuf power enable timeout\n");
5703}
5704
dfcab17e 5705/* returns HPLL frequency in kHz */
f8bf63fd 5706static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5707{
586f49dc 5708 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5709
586f49dc 5710 /* Obtain SKU information */
a580516d 5711 mutex_lock(&dev_priv->sb_lock);
586f49dc
JB
5712 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5713 CCK_FUSE_HPLL_FREQ_MASK;
a580516d 5714 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5715
dfcab17e 5716 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5717}
5718
5719/* Adjust CDclk dividers to allow high res or save power if possible */
5720static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5721{
5722 struct drm_i915_private *dev_priv = dev->dev_private;
5723 u32 val, cmd;
5724
164dfd28
VK
5725 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5726 != dev_priv->cdclk_freq);
d60c4473 5727
dfcab17e 5728 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5729 cmd = 2;
dfcab17e 5730 else if (cdclk == 266667)
30a970c6
JB
5731 cmd = 1;
5732 else
5733 cmd = 0;
5734
5735 mutex_lock(&dev_priv->rps.hw_lock);
5736 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5737 val &= ~DSPFREQGUAR_MASK;
5738 val |= (cmd << DSPFREQGUAR_SHIFT);
5739 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5740 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5741 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5742 50)) {
5743 DRM_ERROR("timed out waiting for CDclk change\n");
5744 }
5745 mutex_unlock(&dev_priv->rps.hw_lock);
5746
54433e91
VS
5747 mutex_lock(&dev_priv->sb_lock);
5748
dfcab17e 5749 if (cdclk == 400000) {
6bcda4f0 5750 u32 divider;
30a970c6 5751
6bcda4f0 5752 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5753
30a970c6
JB
5754 /* adjust cdclk divider */
5755 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5756 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5757 val |= divider;
5758 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5759
5760 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5761 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5762 50))
5763 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5764 }
5765
30a970c6
JB
5766 /* adjust self-refresh exit latency value */
5767 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5768 val &= ~0x7f;
5769
5770 /*
5771 * For high bandwidth configs, we set a higher latency in the bunit
5772 * so that the core display fetch happens in time to avoid underruns.
5773 */
dfcab17e 5774 if (cdclk == 400000)
30a970c6
JB
5775 val |= 4500 / 250; /* 4.5 usec */
5776 else
5777 val |= 3000 / 250; /* 3.0 usec */
5778 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5779
a580516d 5780 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5781
b6283055 5782 intel_update_cdclk(dev);
30a970c6
JB
5783}
5784
383c5a6a
VS
5785static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5786{
5787 struct drm_i915_private *dev_priv = dev->dev_private;
5788 u32 val, cmd;
5789
164dfd28
VK
5790 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5791 != dev_priv->cdclk_freq);
383c5a6a
VS
5792
5793 switch (cdclk) {
383c5a6a
VS
5794 case 333333:
5795 case 320000:
383c5a6a 5796 case 266667:
383c5a6a 5797 case 200000:
383c5a6a
VS
5798 break;
5799 default:
5f77eeb0 5800 MISSING_CASE(cdclk);
383c5a6a
VS
5801 return;
5802 }
5803
9d0d3fda
VS
5804 /*
5805 * Specs are full of misinformation, but testing on actual
5806 * hardware has shown that we just need to write the desired
5807 * CCK divider into the Punit register.
5808 */
5809 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5810
383c5a6a
VS
5811 mutex_lock(&dev_priv->rps.hw_lock);
5812 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5813 val &= ~DSPFREQGUAR_MASK_CHV;
5814 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5815 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5816 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5817 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5818 50)) {
5819 DRM_ERROR("timed out waiting for CDclk change\n");
5820 }
5821 mutex_unlock(&dev_priv->rps.hw_lock);
5822
b6283055 5823 intel_update_cdclk(dev);
383c5a6a
VS
5824}
5825
30a970c6
JB
5826static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5827 int max_pixclk)
5828{
6bcda4f0 5829 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5830 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5831
30a970c6
JB
5832 /*
5833 * Really only a few cases to deal with, as only 4 CDclks are supported:
5834 * 200MHz
5835 * 267MHz
29dc7ef3 5836 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5837 * 400MHz (VLV only)
5838 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5839 * of the lower bin and adjust if needed.
e37c67a1
VS
5840 *
5841 * We seem to get an unstable or solid color picture at 200MHz.
5842 * Not sure what's wrong. For now use 200MHz only when all pipes
5843 * are off.
30a970c6 5844 */
6cca3195
VS
5845 if (!IS_CHERRYVIEW(dev_priv) &&
5846 max_pixclk > freq_320*limit/100)
dfcab17e 5847 return 400000;
6cca3195 5848 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5849 return freq_320;
e37c67a1 5850 else if (max_pixclk > 0)
dfcab17e 5851 return 266667;
e37c67a1
VS
5852 else
5853 return 200000;
30a970c6
JB
5854}
5855
f8437dd1
VK
5856static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5857 int max_pixclk)
5858{
5859 /*
5860 * FIXME:
5861 * - remove the guardband, it's not needed on BXT
5862 * - set 19.2MHz bypass frequency if there are no active pipes
5863 */
5864 if (max_pixclk > 576000*9/10)
5865 return 624000;
5866 else if (max_pixclk > 384000*9/10)
5867 return 576000;
5868 else if (max_pixclk > 288000*9/10)
5869 return 384000;
5870 else if (max_pixclk > 144000*9/10)
5871 return 288000;
5872 else
5873 return 144000;
5874}
5875
a821fc46
ACO
5876/* Compute the max pixel clock for new configuration. Uses atomic state if
5877 * that's non-NULL, look at current state otherwise. */
5878static int intel_mode_max_pixclk(struct drm_device *dev,
5879 struct drm_atomic_state *state)
30a970c6 5880{
30a970c6 5881 struct intel_crtc *intel_crtc;
304603f4 5882 struct intel_crtc_state *crtc_state;
30a970c6
JB
5883 int max_pixclk = 0;
5884
d3fcc808 5885 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5886 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5887 if (IS_ERR(crtc_state))
5888 return PTR_ERR(crtc_state);
5889
5890 if (!crtc_state->base.enable)
5891 continue;
5892
5893 max_pixclk = max(max_pixclk,
5894 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5895 }
5896
5897 return max_pixclk;
5898}
5899
27c329ed 5900static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5901{
27c329ed
ML
5902 struct drm_device *dev = state->dev;
5903 struct drm_i915_private *dev_priv = dev->dev_private;
5904 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5905
304603f4
ACO
5906 if (max_pixclk < 0)
5907 return max_pixclk;
30a970c6 5908
27c329ed
ML
5909 to_intel_atomic_state(state)->cdclk =
5910 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5911
27c329ed
ML
5912 return 0;
5913}
304603f4 5914
27c329ed
ML
5915static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5916{
5917 struct drm_device *dev = state->dev;
5918 struct drm_i915_private *dev_priv = dev->dev_private;
5919 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5920
27c329ed
ML
5921 if (max_pixclk < 0)
5922 return max_pixclk;
85a96e7a 5923
27c329ed
ML
5924 to_intel_atomic_state(state)->cdclk =
5925 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5926
27c329ed 5927 return 0;
30a970c6
JB
5928}
5929
1e69cd74
VS
5930static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5931{
5932 unsigned int credits, default_credits;
5933
5934 if (IS_CHERRYVIEW(dev_priv))
5935 default_credits = PFI_CREDIT(12);
5936 else
5937 default_credits = PFI_CREDIT(8);
5938
164dfd28 5939 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
5940 /* CHV suggested value is 31 or 63 */
5941 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5942 credits = PFI_CREDIT_63;
1e69cd74
VS
5943 else
5944 credits = PFI_CREDIT(15);
5945 } else {
5946 credits = default_credits;
5947 }
5948
5949 /*
5950 * WA - write default credits before re-programming
5951 * FIXME: should we also set the resend bit here?
5952 */
5953 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5954 default_credits);
5955
5956 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5957 credits | PFI_CREDIT_RESEND);
5958
5959 /*
5960 * FIXME is this guaranteed to clear
5961 * immediately or should we poll for it?
5962 */
5963 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5964}
5965
27c329ed 5966static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 5967{
a821fc46 5968 struct drm_device *dev = old_state->dev;
27c329ed 5969 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 5970 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 5971
27c329ed
ML
5972 /*
5973 * FIXME: We can end up here with all power domains off, yet
5974 * with a CDCLK frequency other than the minimum. To account
5975 * for this take the PIPE-A power domain, which covers the HW
5976 * blocks needed for the following programming. This can be
5977 * removed once it's guaranteed that we get here either with
5978 * the minimum CDCLK set, or the required power domains
5979 * enabled.
5980 */
5981 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 5982
27c329ed
ML
5983 if (IS_CHERRYVIEW(dev))
5984 cherryview_set_cdclk(dev, req_cdclk);
5985 else
5986 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 5987
27c329ed 5988 vlv_program_pfi_credits(dev_priv);
1e69cd74 5989
27c329ed 5990 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
5991}
5992
89b667f8
JB
5993static void valleyview_crtc_enable(struct drm_crtc *crtc)
5994{
5995 struct drm_device *dev = crtc->dev;
a72e4c9f 5996 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
5997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5998 struct intel_encoder *encoder;
5999 int pipe = intel_crtc->pipe;
23538ef1 6000 bool is_dsi;
89b667f8 6001
53d9f4e9 6002 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6003 return;
6004
409ee761 6005 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6006
1ae0d137
VS
6007 if (!is_dsi) {
6008 if (IS_CHERRYVIEW(dev))
6e3c9717 6009 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6010 else
6e3c9717 6011 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6012 }
5b18e57c 6013
6e3c9717 6014 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6015 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6016
6017 intel_set_pipe_timings(intel_crtc);
6018
c14b0485
VS
6019 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6020 struct drm_i915_private *dev_priv = dev->dev_private;
6021
6022 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6023 I915_WRITE(CHV_CANVAS(pipe), 0);
6024 }
6025
5b18e57c
DV
6026 i9xx_set_pipeconf(intel_crtc);
6027
89b667f8 6028 intel_crtc->active = true;
89b667f8 6029
a72e4c9f 6030 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6031
89b667f8
JB
6032 for_each_encoder_on_crtc(dev, crtc, encoder)
6033 if (encoder->pre_pll_enable)
6034 encoder->pre_pll_enable(encoder);
6035
9d556c99
CML
6036 if (!is_dsi) {
6037 if (IS_CHERRYVIEW(dev))
6e3c9717 6038 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6039 else
6e3c9717 6040 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6041 }
89b667f8
JB
6042
6043 for_each_encoder_on_crtc(dev, crtc, encoder)
6044 if (encoder->pre_enable)
6045 encoder->pre_enable(encoder);
6046
2dd24552
JB
6047 i9xx_pfit_enable(intel_crtc);
6048
63cbb074
VS
6049 intel_crtc_load_lut(crtc);
6050
e1fdc473 6051 intel_enable_pipe(intel_crtc);
be6a6f8e 6052
4b3a9526
VS
6053 assert_vblank_disabled(crtc);
6054 drm_crtc_vblank_on(crtc);
6055
f9b61ff6
DV
6056 for_each_encoder_on_crtc(dev, crtc, encoder)
6057 encoder->enable(encoder);
89b667f8
JB
6058}
6059
f13c2ef3
DV
6060static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6061{
6062 struct drm_device *dev = crtc->base.dev;
6063 struct drm_i915_private *dev_priv = dev->dev_private;
6064
6e3c9717
ACO
6065 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6066 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6067}
6068
0b8765c6 6069static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6070{
6071 struct drm_device *dev = crtc->dev;
a72e4c9f 6072 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6074 struct intel_encoder *encoder;
79e53945 6075 int pipe = intel_crtc->pipe;
79e53945 6076
53d9f4e9 6077 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6078 return;
6079
f13c2ef3
DV
6080 i9xx_set_pll_dividers(intel_crtc);
6081
6e3c9717 6082 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6083 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6084
6085 intel_set_pipe_timings(intel_crtc);
6086
5b18e57c
DV
6087 i9xx_set_pipeconf(intel_crtc);
6088
f7abfe8b 6089 intel_crtc->active = true;
6b383a7f 6090
4a3436e8 6091 if (!IS_GEN2(dev))
a72e4c9f 6092 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6093
9d6d9f19
MK
6094 for_each_encoder_on_crtc(dev, crtc, encoder)
6095 if (encoder->pre_enable)
6096 encoder->pre_enable(encoder);
6097
f6736a1a
DV
6098 i9xx_enable_pll(intel_crtc);
6099
2dd24552
JB
6100 i9xx_pfit_enable(intel_crtc);
6101
63cbb074
VS
6102 intel_crtc_load_lut(crtc);
6103
f37fcc2a 6104 intel_update_watermarks(crtc);
e1fdc473 6105 intel_enable_pipe(intel_crtc);
be6a6f8e 6106
4b3a9526
VS
6107 assert_vblank_disabled(crtc);
6108 drm_crtc_vblank_on(crtc);
6109
f9b61ff6
DV
6110 for_each_encoder_on_crtc(dev, crtc, encoder)
6111 encoder->enable(encoder);
0b8765c6 6112}
79e53945 6113
87476d63
DV
6114static void i9xx_pfit_disable(struct intel_crtc *crtc)
6115{
6116 struct drm_device *dev = crtc->base.dev;
6117 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6118
6e3c9717 6119 if (!crtc->config->gmch_pfit.control)
328d8e82 6120 return;
87476d63 6121
328d8e82 6122 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6123
328d8e82
DV
6124 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6125 I915_READ(PFIT_CONTROL));
6126 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6127}
6128
0b8765c6
JB
6129static void i9xx_crtc_disable(struct drm_crtc *crtc)
6130{
6131 struct drm_device *dev = crtc->dev;
6132 struct drm_i915_private *dev_priv = dev->dev_private;
6133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6134 struct intel_encoder *encoder;
0b8765c6 6135 int pipe = intel_crtc->pipe;
ef9c3aee 6136
6304cd91
VS
6137 /*
6138 * On gen2 planes are double buffered but the pipe isn't, so we must
6139 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6140 * We also need to wait on all gmch platforms because of the
6141 * self-refresh mode constraint explained above.
6304cd91 6142 */
564ed191 6143 intel_wait_for_vblank(dev, pipe);
6304cd91 6144
4b3a9526
VS
6145 for_each_encoder_on_crtc(dev, crtc, encoder)
6146 encoder->disable(encoder);
6147
f9b61ff6
DV
6148 drm_crtc_vblank_off(crtc);
6149 assert_vblank_disabled(crtc);
6150
575f7ab7 6151 intel_disable_pipe(intel_crtc);
24a1f16d 6152
87476d63 6153 i9xx_pfit_disable(intel_crtc);
24a1f16d 6154
89b667f8
JB
6155 for_each_encoder_on_crtc(dev, crtc, encoder)
6156 if (encoder->post_disable)
6157 encoder->post_disable(encoder);
6158
409ee761 6159 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6160 if (IS_CHERRYVIEW(dev))
6161 chv_disable_pll(dev_priv, pipe);
6162 else if (IS_VALLEYVIEW(dev))
6163 vlv_disable_pll(dev_priv, pipe);
6164 else
1c4e0274 6165 i9xx_disable_pll(intel_crtc);
076ed3b2 6166 }
0b8765c6 6167
4a3436e8 6168 if (!IS_GEN2(dev))
a72e4c9f 6169 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
e4ca0612
PJ
6170
6171 intel_crtc->active = false;
6172 intel_update_watermarks(crtc);
0b8765c6
JB
6173}
6174
b17d48e2
ML
6175static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6176{
6177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6178 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6179 enum intel_display_power_domain domain;
6180 unsigned long domains;
6181
6182 if (!intel_crtc->active)
6183 return;
6184
a539205a
ML
6185 if (to_intel_plane_state(crtc->primary->state)->visible) {
6186 intel_crtc_wait_for_pending_flips(crtc);
6187 intel_pre_disable_primary(crtc);
6188 }
6189
d032ffa0 6190 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2
ML
6191 dev_priv->display.crtc_disable(crtc);
6192
6193 domains = intel_crtc->enabled_power_domains;
6194 for_each_power_domain(domain, domains)
6195 intel_display_power_put(dev_priv, domain);
6196 intel_crtc->enabled_power_domains = 0;
6197}
6198
6b72d486
ML
6199/*
6200 * turn all crtc's off, but do not adjust state
6201 * This has to be paired with a call to intel_modeset_setup_hw_state.
6202 */
9716c691 6203void intel_display_suspend(struct drm_device *dev)
ee7b9f93 6204{
6b72d486
ML
6205 struct drm_crtc *crtc;
6206
b17d48e2
ML
6207 for_each_crtc(dev, crtc)
6208 intel_crtc_disable_noatomic(crtc);
ee7b9f93
JB
6209}
6210
b04c5bd6 6211/* Master function to enable/disable CRTC and corresponding power wells */
5da76e94 6212int intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
6213{
6214 struct drm_device *dev = crtc->dev;
5da76e94
ML
6215 struct drm_mode_config *config = &dev->mode_config;
6216 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
0e572fe7 6217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5da76e94
ML
6218 struct intel_crtc_state *pipe_config;
6219 struct drm_atomic_state *state;
6220 int ret;
976f8a20 6221
1b509259 6222 if (enable == intel_crtc->active)
5da76e94 6223 return 0;
0e572fe7 6224
1b509259 6225 if (enable && !crtc->state->enable)
5da76e94 6226 return 0;
1b509259 6227
5da76e94
ML
6228 /* this function should be called with drm_modeset_lock_all for now */
6229 if (WARN_ON(!ctx))
6230 return -EIO;
6231 lockdep_assert_held(&ctx->ww_ctx);
1b509259 6232
5da76e94
ML
6233 state = drm_atomic_state_alloc(dev);
6234 if (WARN_ON(!state))
6235 return -ENOMEM;
1b509259 6236
5da76e94
ML
6237 state->acquire_ctx = ctx;
6238 state->allow_modeset = true;
6239
6240 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6241 if (IS_ERR(pipe_config)) {
6242 ret = PTR_ERR(pipe_config);
6243 goto err;
0e572fe7 6244 }
5da76e94
ML
6245 pipe_config->base.active = enable;
6246
6247 ret = intel_set_mode(state);
6248 if (!ret)
6249 return ret;
6250
6251err:
6252 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6253 drm_atomic_state_free(state);
6254 return ret;
b04c5bd6
BF
6255}
6256
6257/**
6258 * Sets the power management mode of the pipe and plane.
6259 */
6260void intel_crtc_update_dpms(struct drm_crtc *crtc)
6261{
6262 struct drm_device *dev = crtc->dev;
6263 struct intel_encoder *intel_encoder;
6264 bool enable = false;
6265
6266 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6267 enable |= intel_encoder->connectors_active;
6268
6269 intel_crtc_control(crtc, enable);
cdd59983
CW
6270}
6271
ea5b213a 6272void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6273{
4ef69c7a 6274 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6275
ea5b213a
CW
6276 drm_encoder_cleanup(encoder);
6277 kfree(intel_encoder);
7e7d76c3
JB
6278}
6279
9237329d 6280/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
6281 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6282 * state of the entire output pipe. */
9237329d 6283static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 6284{
5ab432ef
DV
6285 if (mode == DRM_MODE_DPMS_ON) {
6286 encoder->connectors_active = true;
6287
b2cabb0e 6288 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
6289 } else {
6290 encoder->connectors_active = false;
6291
b2cabb0e 6292 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 6293 }
79e53945
JB
6294}
6295
0a91ca29
DV
6296/* Cross check the actual hw state with our own modeset state tracking (and it's
6297 * internal consistency). */
b980514c 6298static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6299{
0a91ca29
DV
6300 if (connector->get_hw_state(connector)) {
6301 struct intel_encoder *encoder = connector->encoder;
6302 struct drm_crtc *crtc;
6303 bool encoder_enabled;
6304 enum pipe pipe;
6305
6306 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6307 connector->base.base.id,
c23cc417 6308 connector->base.name);
0a91ca29 6309
0e32b39c
DA
6310 /* there is no real hw state for MST connectors */
6311 if (connector->mst_port)
6312 return;
6313
e2c719b7 6314 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 6315 "wrong connector dpms state\n");
e2c719b7 6316 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 6317 "active connector not linked to encoder\n");
0a91ca29 6318
36cd7444 6319 if (encoder) {
e2c719b7 6320 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
6321 "encoder->connectors_active not set\n");
6322
6323 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
6324 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6325 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 6326 return;
0a91ca29 6327
36cd7444 6328 crtc = encoder->base.crtc;
0a91ca29 6329
83d65738
MR
6330 I915_STATE_WARN(!crtc->state->enable,
6331 "crtc not enabled\n");
e2c719b7
RC
6332 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6333 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
6334 "encoder active on the wrong pipe\n");
6335 }
0a91ca29 6336 }
79e53945
JB
6337}
6338
08d9bc92
ACO
6339int intel_connector_init(struct intel_connector *connector)
6340{
6341 struct drm_connector_state *connector_state;
6342
6343 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6344 if (!connector_state)
6345 return -ENOMEM;
6346
6347 connector->base.state = connector_state;
6348 return 0;
6349}
6350
6351struct intel_connector *intel_connector_alloc(void)
6352{
6353 struct intel_connector *connector;
6354
6355 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6356 if (!connector)
6357 return NULL;
6358
6359 if (intel_connector_init(connector) < 0) {
6360 kfree(connector);
6361 return NULL;
6362 }
6363
6364 return connector;
6365}
6366
5ab432ef
DV
6367/* Even simpler default implementation, if there's really no special case to
6368 * consider. */
6369void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 6370{
5ab432ef
DV
6371 /* All the simple cases only support two dpms states. */
6372 if (mode != DRM_MODE_DPMS_ON)
6373 mode = DRM_MODE_DPMS_OFF;
d4270e57 6374
5ab432ef
DV
6375 if (mode == connector->dpms)
6376 return;
6377
6378 connector->dpms = mode;
6379
6380 /* Only need to change hw state when actually enabled */
c9976dcf
CW
6381 if (connector->encoder)
6382 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 6383
b980514c 6384 intel_modeset_check_state(connector->dev);
79e53945
JB
6385}
6386
f0947c37
DV
6387/* Simple connector->get_hw_state implementation for encoders that support only
6388 * one connector and no cloning and hence the encoder state determines the state
6389 * of the connector. */
6390bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6391{
24929352 6392 enum pipe pipe = 0;
f0947c37 6393 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6394
f0947c37 6395 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6396}
6397
6d293983 6398static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6399{
6d293983
ACO
6400 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6401 return crtc_state->fdi_lanes;
d272ddfa
VS
6402
6403 return 0;
6404}
6405
6d293983 6406static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6407 struct intel_crtc_state *pipe_config)
1857e1da 6408{
6d293983
ACO
6409 struct drm_atomic_state *state = pipe_config->base.state;
6410 struct intel_crtc *other_crtc;
6411 struct intel_crtc_state *other_crtc_state;
6412
1857e1da
DV
6413 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6414 pipe_name(pipe), pipe_config->fdi_lanes);
6415 if (pipe_config->fdi_lanes > 4) {
6416 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6417 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6418 return -EINVAL;
1857e1da
DV
6419 }
6420
bafb6553 6421 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6422 if (pipe_config->fdi_lanes > 2) {
6423 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6424 pipe_config->fdi_lanes);
6d293983 6425 return -EINVAL;
1857e1da 6426 } else {
6d293983 6427 return 0;
1857e1da
DV
6428 }
6429 }
6430
6431 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6432 return 0;
1857e1da
DV
6433
6434 /* Ivybridge 3 pipe is really complicated */
6435 switch (pipe) {
6436 case PIPE_A:
6d293983 6437 return 0;
1857e1da 6438 case PIPE_B:
6d293983
ACO
6439 if (pipe_config->fdi_lanes <= 2)
6440 return 0;
6441
6442 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6443 other_crtc_state =
6444 intel_atomic_get_crtc_state(state, other_crtc);
6445 if (IS_ERR(other_crtc_state))
6446 return PTR_ERR(other_crtc_state);
6447
6448 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6449 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6450 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6451 return -EINVAL;
1857e1da 6452 }
6d293983 6453 return 0;
1857e1da 6454 case PIPE_C:
251cc67c
VS
6455 if (pipe_config->fdi_lanes > 2) {
6456 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6457 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6458 return -EINVAL;
251cc67c 6459 }
6d293983
ACO
6460
6461 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6462 other_crtc_state =
6463 intel_atomic_get_crtc_state(state, other_crtc);
6464 if (IS_ERR(other_crtc_state))
6465 return PTR_ERR(other_crtc_state);
6466
6467 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6468 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6469 return -EINVAL;
1857e1da 6470 }
6d293983 6471 return 0;
1857e1da
DV
6472 default:
6473 BUG();
6474 }
6475}
6476
e29c22c0
DV
6477#define RETRY 1
6478static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6479 struct intel_crtc_state *pipe_config)
877d48d5 6480{
1857e1da 6481 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6482 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6483 int lane, link_bw, fdi_dotclock, ret;
6484 bool needs_recompute = false;
877d48d5 6485
e29c22c0 6486retry:
877d48d5
DV
6487 /* FDI is a binary signal running at ~2.7GHz, encoding
6488 * each output octet as 10 bits. The actual frequency
6489 * is stored as a divider into a 100MHz clock, and the
6490 * mode pixel clock is stored in units of 1KHz.
6491 * Hence the bw of each lane in terms of the mode signal
6492 * is:
6493 */
6494 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6495
241bfc38 6496 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6497
2bd89a07 6498 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6499 pipe_config->pipe_bpp);
6500
6501 pipe_config->fdi_lanes = lane;
6502
2bd89a07 6503 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6504 link_bw, &pipe_config->fdi_m_n);
1857e1da 6505
6d293983
ACO
6506 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6507 intel_crtc->pipe, pipe_config);
6508 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6509 pipe_config->pipe_bpp -= 2*3;
6510 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6511 pipe_config->pipe_bpp);
6512 needs_recompute = true;
6513 pipe_config->bw_constrained = true;
6514
6515 goto retry;
6516 }
6517
6518 if (needs_recompute)
6519 return RETRY;
6520
6d293983 6521 return ret;
877d48d5
DV
6522}
6523
8cfb3407
VS
6524static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6525 struct intel_crtc_state *pipe_config)
6526{
6527 if (pipe_config->pipe_bpp > 24)
6528 return false;
6529
6530 /* HSW can handle pixel rate up to cdclk? */
6531 if (IS_HASWELL(dev_priv->dev))
6532 return true;
6533
6534 /*
b432e5cf
VS
6535 * We compare against max which means we must take
6536 * the increased cdclk requirement into account when
6537 * calculating the new cdclk.
6538 *
6539 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6540 */
6541 return ilk_pipe_pixel_rate(pipe_config) <=
6542 dev_priv->max_cdclk_freq * 95 / 100;
6543}
6544
42db64ef 6545static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6546 struct intel_crtc_state *pipe_config)
42db64ef 6547{
8cfb3407
VS
6548 struct drm_device *dev = crtc->base.dev;
6549 struct drm_i915_private *dev_priv = dev->dev_private;
6550
d330a953 6551 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6552 hsw_crtc_supports_ips(crtc) &&
6553 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6554}
6555
a43f6e0f 6556static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6557 struct intel_crtc_state *pipe_config)
79e53945 6558{
a43f6e0f 6559 struct drm_device *dev = crtc->base.dev;
8bd31e67 6560 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6561 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6562
ad3a4479 6563 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6564 if (INTEL_INFO(dev)->gen < 4) {
44913155 6565 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6566
6567 /*
6568 * Enable pixel doubling when the dot clock
6569 * is > 90% of the (display) core speed.
6570 *
b397c96b
VS
6571 * GDG double wide on either pipe,
6572 * otherwise pipe A only.
cf532bb2 6573 */
b397c96b 6574 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6575 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6576 clock_limit *= 2;
cf532bb2 6577 pipe_config->double_wide = true;
ad3a4479
VS
6578 }
6579
241bfc38 6580 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6581 return -EINVAL;
2c07245f 6582 }
89749350 6583
1d1d0e27
VS
6584 /*
6585 * Pipe horizontal size must be even in:
6586 * - DVO ganged mode
6587 * - LVDS dual channel mode
6588 * - Double wide pipe
6589 */
a93e255f 6590 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6591 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6592 pipe_config->pipe_src_w &= ~1;
6593
8693a824
DL
6594 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6595 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6596 */
6597 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6598 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6599 return -EINVAL;
44f46b42 6600
f5adf94e 6601 if (HAS_IPS(dev))
a43f6e0f
DV
6602 hsw_compute_ips_config(crtc, pipe_config);
6603
877d48d5 6604 if (pipe_config->has_pch_encoder)
a43f6e0f 6605 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6606
cf5a15be 6607 return 0;
79e53945
JB
6608}
6609
1652d19e
VS
6610static int skylake_get_display_clock_speed(struct drm_device *dev)
6611{
6612 struct drm_i915_private *dev_priv = to_i915(dev);
6613 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6614 uint32_t cdctl = I915_READ(CDCLK_CTL);
6615 uint32_t linkrate;
6616
414355a7 6617 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6618 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6619
6620 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6621 return 540000;
6622
6623 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6624 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6625
71cd8423
DL
6626 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6627 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6628 /* vco 8640 */
6629 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6630 case CDCLK_FREQ_450_432:
6631 return 432000;
6632 case CDCLK_FREQ_337_308:
6633 return 308570;
6634 case CDCLK_FREQ_675_617:
6635 return 617140;
6636 default:
6637 WARN(1, "Unknown cd freq selection\n");
6638 }
6639 } else {
6640 /* vco 8100 */
6641 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6642 case CDCLK_FREQ_450_432:
6643 return 450000;
6644 case CDCLK_FREQ_337_308:
6645 return 337500;
6646 case CDCLK_FREQ_675_617:
6647 return 675000;
6648 default:
6649 WARN(1, "Unknown cd freq selection\n");
6650 }
6651 }
6652
6653 /* error case, do as if DPLL0 isn't enabled */
6654 return 24000;
6655}
6656
acd3f3d3
BP
6657static int broxton_get_display_clock_speed(struct drm_device *dev)
6658{
6659 struct drm_i915_private *dev_priv = to_i915(dev);
6660 uint32_t cdctl = I915_READ(CDCLK_CTL);
6661 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6662 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6663 int cdclk;
6664
6665 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6666 return 19200;
6667
6668 cdclk = 19200 * pll_ratio / 2;
6669
6670 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6671 case BXT_CDCLK_CD2X_DIV_SEL_1:
6672 return cdclk; /* 576MHz or 624MHz */
6673 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6674 return cdclk * 2 / 3; /* 384MHz */
6675 case BXT_CDCLK_CD2X_DIV_SEL_2:
6676 return cdclk / 2; /* 288MHz */
6677 case BXT_CDCLK_CD2X_DIV_SEL_4:
6678 return cdclk / 4; /* 144MHz */
6679 }
6680
6681 /* error case, do as if DE PLL isn't enabled */
6682 return 19200;
6683}
6684
1652d19e
VS
6685static int broadwell_get_display_clock_speed(struct drm_device *dev)
6686{
6687 struct drm_i915_private *dev_priv = dev->dev_private;
6688 uint32_t lcpll = I915_READ(LCPLL_CTL);
6689 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6690
6691 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6692 return 800000;
6693 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6694 return 450000;
6695 else if (freq == LCPLL_CLK_FREQ_450)
6696 return 450000;
6697 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6698 return 540000;
6699 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6700 return 337500;
6701 else
6702 return 675000;
6703}
6704
6705static int haswell_get_display_clock_speed(struct drm_device *dev)
6706{
6707 struct drm_i915_private *dev_priv = dev->dev_private;
6708 uint32_t lcpll = I915_READ(LCPLL_CTL);
6709 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6710
6711 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6712 return 800000;
6713 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6714 return 450000;
6715 else if (freq == LCPLL_CLK_FREQ_450)
6716 return 450000;
6717 else if (IS_HSW_ULT(dev))
6718 return 337500;
6719 else
6720 return 540000;
79e53945
JB
6721}
6722
25eb05fc
JB
6723static int valleyview_get_display_clock_speed(struct drm_device *dev)
6724{
d197b7d3 6725 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6726 u32 val;
6727 int divider;
6728
6bcda4f0
VS
6729 if (dev_priv->hpll_freq == 0)
6730 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6731
a580516d 6732 mutex_lock(&dev_priv->sb_lock);
d197b7d3 6733 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
a580516d 6734 mutex_unlock(&dev_priv->sb_lock);
d197b7d3
VS
6735
6736 divider = val & DISPLAY_FREQUENCY_VALUES;
6737
7d007f40
VS
6738 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6739 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6740 "cdclk change in progress\n");
6741
6bcda4f0 6742 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6743}
6744
b37a6434
VS
6745static int ilk_get_display_clock_speed(struct drm_device *dev)
6746{
6747 return 450000;
6748}
6749
e70236a8
JB
6750static int i945_get_display_clock_speed(struct drm_device *dev)
6751{
6752 return 400000;
6753}
79e53945 6754
e70236a8 6755static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6756{
e907f170 6757 return 333333;
e70236a8 6758}
79e53945 6759
e70236a8
JB
6760static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6761{
6762 return 200000;
6763}
79e53945 6764
257a7ffc
DV
6765static int pnv_get_display_clock_speed(struct drm_device *dev)
6766{
6767 u16 gcfgc = 0;
6768
6769 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6770
6771 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6772 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6773 return 266667;
257a7ffc 6774 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6775 return 333333;
257a7ffc 6776 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6777 return 444444;
257a7ffc
DV
6778 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6779 return 200000;
6780 default:
6781 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6782 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6783 return 133333;
257a7ffc 6784 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6785 return 166667;
257a7ffc
DV
6786 }
6787}
6788
e70236a8
JB
6789static int i915gm_get_display_clock_speed(struct drm_device *dev)
6790{
6791 u16 gcfgc = 0;
79e53945 6792
e70236a8
JB
6793 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6794
6795 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6796 return 133333;
e70236a8
JB
6797 else {
6798 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6799 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6800 return 333333;
e70236a8
JB
6801 default:
6802 case GC_DISPLAY_CLOCK_190_200_MHZ:
6803 return 190000;
79e53945 6804 }
e70236a8
JB
6805 }
6806}
6807
6808static int i865_get_display_clock_speed(struct drm_device *dev)
6809{
e907f170 6810 return 266667;
e70236a8
JB
6811}
6812
1b1d2716 6813static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6814{
6815 u16 hpllcc = 0;
1b1d2716 6816
65cd2b3f
VS
6817 /*
6818 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6819 * encoding is different :(
6820 * FIXME is this the right way to detect 852GM/852GMV?
6821 */
6822 if (dev->pdev->revision == 0x1)
6823 return 133333;
6824
1b1d2716
VS
6825 pci_bus_read_config_word(dev->pdev->bus,
6826 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6827
e70236a8
JB
6828 /* Assume that the hardware is in the high speed state. This
6829 * should be the default.
6830 */
6831 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6832 case GC_CLOCK_133_200:
1b1d2716 6833 case GC_CLOCK_133_200_2:
e70236a8
JB
6834 case GC_CLOCK_100_200:
6835 return 200000;
6836 case GC_CLOCK_166_250:
6837 return 250000;
6838 case GC_CLOCK_100_133:
e907f170 6839 return 133333;
1b1d2716
VS
6840 case GC_CLOCK_133_266:
6841 case GC_CLOCK_133_266_2:
6842 case GC_CLOCK_166_266:
6843 return 266667;
e70236a8 6844 }
79e53945 6845
e70236a8
JB
6846 /* Shouldn't happen */
6847 return 0;
6848}
79e53945 6849
e70236a8
JB
6850static int i830_get_display_clock_speed(struct drm_device *dev)
6851{
e907f170 6852 return 133333;
79e53945
JB
6853}
6854
34edce2f
VS
6855static unsigned int intel_hpll_vco(struct drm_device *dev)
6856{
6857 struct drm_i915_private *dev_priv = dev->dev_private;
6858 static const unsigned int blb_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 [4] = 6400000,
6864 };
6865 static const unsigned int pnv_vco[8] = {
6866 [0] = 3200000,
6867 [1] = 4000000,
6868 [2] = 5333333,
6869 [3] = 4800000,
6870 [4] = 2666667,
6871 };
6872 static const unsigned int cl_vco[8] = {
6873 [0] = 3200000,
6874 [1] = 4000000,
6875 [2] = 5333333,
6876 [3] = 6400000,
6877 [4] = 3333333,
6878 [5] = 3566667,
6879 [6] = 4266667,
6880 };
6881 static const unsigned int elk_vco[8] = {
6882 [0] = 3200000,
6883 [1] = 4000000,
6884 [2] = 5333333,
6885 [3] = 4800000,
6886 };
6887 static const unsigned int ctg_vco[8] = {
6888 [0] = 3200000,
6889 [1] = 4000000,
6890 [2] = 5333333,
6891 [3] = 6400000,
6892 [4] = 2666667,
6893 [5] = 4266667,
6894 };
6895 const unsigned int *vco_table;
6896 unsigned int vco;
6897 uint8_t tmp = 0;
6898
6899 /* FIXME other chipsets? */
6900 if (IS_GM45(dev))
6901 vco_table = ctg_vco;
6902 else if (IS_G4X(dev))
6903 vco_table = elk_vco;
6904 else if (IS_CRESTLINE(dev))
6905 vco_table = cl_vco;
6906 else if (IS_PINEVIEW(dev))
6907 vco_table = pnv_vco;
6908 else if (IS_G33(dev))
6909 vco_table = blb_vco;
6910 else
6911 return 0;
6912
6913 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6914
6915 vco = vco_table[tmp & 0x7];
6916 if (vco == 0)
6917 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6918 else
6919 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6920
6921 return vco;
6922}
6923
6924static int gm45_get_display_clock_speed(struct drm_device *dev)
6925{
6926 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6927 uint16_t tmp = 0;
6928
6929 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6930
6931 cdclk_sel = (tmp >> 12) & 0x1;
6932
6933 switch (vco) {
6934 case 2666667:
6935 case 4000000:
6936 case 5333333:
6937 return cdclk_sel ? 333333 : 222222;
6938 case 3200000:
6939 return cdclk_sel ? 320000 : 228571;
6940 default:
6941 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6942 return 222222;
6943 }
6944}
6945
6946static int i965gm_get_display_clock_speed(struct drm_device *dev)
6947{
6948 static const uint8_t div_3200[] = { 16, 10, 8 };
6949 static const uint8_t div_4000[] = { 20, 12, 10 };
6950 static const uint8_t div_5333[] = { 24, 16, 14 };
6951 const uint8_t *div_table;
6952 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6953 uint16_t tmp = 0;
6954
6955 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6956
6957 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6958
6959 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6960 goto fail;
6961
6962 switch (vco) {
6963 case 3200000:
6964 div_table = div_3200;
6965 break;
6966 case 4000000:
6967 div_table = div_4000;
6968 break;
6969 case 5333333:
6970 div_table = div_5333;
6971 break;
6972 default:
6973 goto fail;
6974 }
6975
6976 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6977
caf4e252 6978fail:
34edce2f
VS
6979 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6980 return 200000;
6981}
6982
6983static int g33_get_display_clock_speed(struct drm_device *dev)
6984{
6985 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6986 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6987 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6988 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6989 const uint8_t *div_table;
6990 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6991 uint16_t tmp = 0;
6992
6993 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6994
6995 cdclk_sel = (tmp >> 4) & 0x7;
6996
6997 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6998 goto fail;
6999
7000 switch (vco) {
7001 case 3200000:
7002 div_table = div_3200;
7003 break;
7004 case 4000000:
7005 div_table = div_4000;
7006 break;
7007 case 4800000:
7008 div_table = div_4800;
7009 break;
7010 case 5333333:
7011 div_table = div_5333;
7012 break;
7013 default:
7014 goto fail;
7015 }
7016
7017 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7018
caf4e252 7019fail:
34edce2f
VS
7020 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7021 return 190476;
7022}
7023
2c07245f 7024static void
a65851af 7025intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7026{
a65851af
VS
7027 while (*num > DATA_LINK_M_N_MASK ||
7028 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7029 *num >>= 1;
7030 *den >>= 1;
7031 }
7032}
7033
a65851af
VS
7034static void compute_m_n(unsigned int m, unsigned int n,
7035 uint32_t *ret_m, uint32_t *ret_n)
7036{
7037 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7038 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7039 intel_reduce_m_n_ratio(ret_m, ret_n);
7040}
7041
e69d0bc1
DV
7042void
7043intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7044 int pixel_clock, int link_clock,
7045 struct intel_link_m_n *m_n)
2c07245f 7046{
e69d0bc1 7047 m_n->tu = 64;
a65851af
VS
7048
7049 compute_m_n(bits_per_pixel * pixel_clock,
7050 link_clock * nlanes * 8,
7051 &m_n->gmch_m, &m_n->gmch_n);
7052
7053 compute_m_n(pixel_clock, link_clock,
7054 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7055}
7056
a7615030
CW
7057static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7058{
d330a953
JN
7059 if (i915.panel_use_ssc >= 0)
7060 return i915.panel_use_ssc != 0;
41aa3448 7061 return dev_priv->vbt.lvds_use_ssc
435793df 7062 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7063}
7064
a93e255f
ACO
7065static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7066 int num_connectors)
c65d77d8 7067{
a93e255f 7068 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7069 struct drm_i915_private *dev_priv = dev->dev_private;
7070 int refclk;
7071
a93e255f
ACO
7072 WARN_ON(!crtc_state->base.state);
7073
5ab7b0b7 7074 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7075 refclk = 100000;
a93e255f 7076 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7077 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7078 refclk = dev_priv->vbt.lvds_ssc_freq;
7079 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7080 } else if (!IS_GEN2(dev)) {
7081 refclk = 96000;
7082 } else {
7083 refclk = 48000;
7084 }
7085
7086 return refclk;
7087}
7088
7429e9d4 7089static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7090{
7df00d7a 7091 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7092}
f47709a9 7093
7429e9d4
DV
7094static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7095{
7096 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7097}
7098
f47709a9 7099static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7100 struct intel_crtc_state *crtc_state,
a7516a05
JB
7101 intel_clock_t *reduced_clock)
7102{
f47709a9 7103 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7104 u32 fp, fp2 = 0;
7105
7106 if (IS_PINEVIEW(dev)) {
190f68c5 7107 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7108 if (reduced_clock)
7429e9d4 7109 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7110 } else {
190f68c5 7111 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7112 if (reduced_clock)
7429e9d4 7113 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7114 }
7115
190f68c5 7116 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7117
f47709a9 7118 crtc->lowfreq_avail = false;
a93e255f 7119 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7120 reduced_clock) {
190f68c5 7121 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7122 crtc->lowfreq_avail = true;
a7516a05 7123 } else {
190f68c5 7124 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7125 }
7126}
7127
5e69f97f
CML
7128static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7129 pipe)
89b667f8
JB
7130{
7131 u32 reg_val;
7132
7133 /*
7134 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7135 * and set it to a reasonable value instead.
7136 */
ab3c759a 7137 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7138 reg_val &= 0xffffff00;
7139 reg_val |= 0x00000030;
ab3c759a 7140 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7141
ab3c759a 7142 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7143 reg_val &= 0x8cffffff;
7144 reg_val = 0x8c000000;
ab3c759a 7145 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7146
ab3c759a 7147 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7148 reg_val &= 0xffffff00;
ab3c759a 7149 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7150
ab3c759a 7151 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7152 reg_val &= 0x00ffffff;
7153 reg_val |= 0xb0000000;
ab3c759a 7154 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7155}
7156
b551842d
DV
7157static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7158 struct intel_link_m_n *m_n)
7159{
7160 struct drm_device *dev = crtc->base.dev;
7161 struct drm_i915_private *dev_priv = dev->dev_private;
7162 int pipe = crtc->pipe;
7163
e3b95f1e
DV
7164 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7165 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7166 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7167 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7168}
7169
7170static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7171 struct intel_link_m_n *m_n,
7172 struct intel_link_m_n *m2_n2)
b551842d
DV
7173{
7174 struct drm_device *dev = crtc->base.dev;
7175 struct drm_i915_private *dev_priv = dev->dev_private;
7176 int pipe = crtc->pipe;
6e3c9717 7177 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7178
7179 if (INTEL_INFO(dev)->gen >= 5) {
7180 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7181 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7182 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7183 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7184 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7185 * for gen < 8) and if DRRS is supported (to make sure the
7186 * registers are not unnecessarily accessed).
7187 */
44395bfe 7188 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7189 crtc->config->has_drrs) {
f769cd24
VK
7190 I915_WRITE(PIPE_DATA_M2(transcoder),
7191 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7192 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7193 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7194 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7195 }
b551842d 7196 } else {
e3b95f1e
DV
7197 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7198 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7199 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7200 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7201 }
7202}
7203
fe3cd48d 7204void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7205{
fe3cd48d
R
7206 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7207
7208 if (m_n == M1_N1) {
7209 dp_m_n = &crtc->config->dp_m_n;
7210 dp_m2_n2 = &crtc->config->dp_m2_n2;
7211 } else if (m_n == M2_N2) {
7212
7213 /*
7214 * M2_N2 registers are not supported. Hence m2_n2 divider value
7215 * needs to be programmed into M1_N1.
7216 */
7217 dp_m_n = &crtc->config->dp_m2_n2;
7218 } else {
7219 DRM_ERROR("Unsupported divider value\n");
7220 return;
7221 }
7222
6e3c9717
ACO
7223 if (crtc->config->has_pch_encoder)
7224 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7225 else
fe3cd48d 7226 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7227}
7228
251ac862
DV
7229static void vlv_compute_dpll(struct intel_crtc *crtc,
7230 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7231{
7232 u32 dpll, dpll_md;
7233
7234 /*
7235 * Enable DPIO clock input. We should never disable the reference
7236 * clock for pipe B, since VGA hotplug / manual detection depends
7237 * on it.
7238 */
60bfe44f
VS
7239 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7240 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7241 /* We should never disable this, set it here for state tracking */
7242 if (crtc->pipe == PIPE_B)
7243 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7244 dpll |= DPLL_VCO_ENABLE;
d288f65f 7245 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7246
d288f65f 7247 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7248 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7249 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7250}
7251
d288f65f 7252static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7253 const struct intel_crtc_state *pipe_config)
a0c4da24 7254{
f47709a9 7255 struct drm_device *dev = crtc->base.dev;
a0c4da24 7256 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7257 int pipe = crtc->pipe;
bdd4b6a6 7258 u32 mdiv;
a0c4da24 7259 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7260 u32 coreclk, reg_val;
a0c4da24 7261
a580516d 7262 mutex_lock(&dev_priv->sb_lock);
09153000 7263
d288f65f
VS
7264 bestn = pipe_config->dpll.n;
7265 bestm1 = pipe_config->dpll.m1;
7266 bestm2 = pipe_config->dpll.m2;
7267 bestp1 = pipe_config->dpll.p1;
7268 bestp2 = pipe_config->dpll.p2;
a0c4da24 7269
89b667f8
JB
7270 /* See eDP HDMI DPIO driver vbios notes doc */
7271
7272 /* PLL B needs special handling */
bdd4b6a6 7273 if (pipe == PIPE_B)
5e69f97f 7274 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7275
7276 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7278
7279 /* Disable target IRef on PLL */
ab3c759a 7280 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7281 reg_val &= 0x00ffffff;
ab3c759a 7282 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7283
7284 /* Disable fast lock */
ab3c759a 7285 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7286
7287 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7288 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7289 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7290 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7291 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7292
7293 /*
7294 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7295 * but we don't support that).
7296 * Note: don't use the DAC post divider as it seems unstable.
7297 */
7298 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7300
a0c4da24 7301 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7303
89b667f8 7304 /* Set HBR and RBR LPF coefficients */
d288f65f 7305 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7306 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7307 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7309 0x009f0003);
89b667f8 7310 else
ab3c759a 7311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7312 0x00d0000f);
7313
681a8504 7314 if (pipe_config->has_dp_encoder) {
89b667f8 7315 /* Use SSC source */
bdd4b6a6 7316 if (pipe == PIPE_A)
ab3c759a 7317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7318 0x0df40000);
7319 else
ab3c759a 7320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7321 0x0df70000);
7322 } else { /* HDMI or VGA */
7323 /* Use bend source */
bdd4b6a6 7324 if (pipe == PIPE_A)
ab3c759a 7325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7326 0x0df70000);
7327 else
ab3c759a 7328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7329 0x0df40000);
7330 }
a0c4da24 7331
ab3c759a 7332 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7333 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7334 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7335 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7336 coreclk |= 0x01000000;
ab3c759a 7337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7338
ab3c759a 7339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7340 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7341}
7342
251ac862
DV
7343static void chv_compute_dpll(struct intel_crtc *crtc,
7344 struct intel_crtc_state *pipe_config)
1ae0d137 7345{
60bfe44f
VS
7346 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7347 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7348 DPLL_VCO_ENABLE;
7349 if (crtc->pipe != PIPE_A)
d288f65f 7350 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7351
d288f65f
VS
7352 pipe_config->dpll_hw_state.dpll_md =
7353 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7354}
7355
d288f65f 7356static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7357 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7358{
7359 struct drm_device *dev = crtc->base.dev;
7360 struct drm_i915_private *dev_priv = dev->dev_private;
7361 int pipe = crtc->pipe;
7362 int dpll_reg = DPLL(crtc->pipe);
7363 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7364 u32 loopfilter, tribuf_calcntr;
9d556c99 7365 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7366 u32 dpio_val;
9cbe40c1 7367 int vco;
9d556c99 7368
d288f65f
VS
7369 bestn = pipe_config->dpll.n;
7370 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7371 bestm1 = pipe_config->dpll.m1;
7372 bestm2 = pipe_config->dpll.m2 >> 22;
7373 bestp1 = pipe_config->dpll.p1;
7374 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7375 vco = pipe_config->dpll.vco;
a945ce7e 7376 dpio_val = 0;
9cbe40c1 7377 loopfilter = 0;
9d556c99
CML
7378
7379 /*
7380 * Enable Refclk and SSC
7381 */
a11b0703 7382 I915_WRITE(dpll_reg,
d288f65f 7383 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7384
a580516d 7385 mutex_lock(&dev_priv->sb_lock);
9d556c99 7386
9d556c99
CML
7387 /* p1 and p2 divider */
7388 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7389 5 << DPIO_CHV_S1_DIV_SHIFT |
7390 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7391 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7392 1 << DPIO_CHV_K_DIV_SHIFT);
7393
7394 /* Feedback post-divider - m2 */
7395 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7396
7397 /* Feedback refclk divider - n and m1 */
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7399 DPIO_CHV_M1_DIV_BY_2 |
7400 1 << DPIO_CHV_N_DIV_SHIFT);
7401
7402 /* M2 fraction division */
a945ce7e
VP
7403 if (bestm2_frac)
7404 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7405
7406 /* M2 fraction division enable */
a945ce7e
VP
7407 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7408 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7409 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7410 if (bestm2_frac)
7411 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7412 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7413
de3a0fde
VP
7414 /* Program digital lock detect threshold */
7415 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7416 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7417 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7418 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7419 if (!bestm2_frac)
7420 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7421 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7422
9d556c99 7423 /* Loop filter */
9cbe40c1
VP
7424 if (vco == 5400000) {
7425 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7426 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7427 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7428 tribuf_calcntr = 0x9;
7429 } else if (vco <= 6200000) {
7430 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7431 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7432 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7433 tribuf_calcntr = 0x9;
7434 } else if (vco <= 6480000) {
7435 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7436 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7437 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7438 tribuf_calcntr = 0x8;
7439 } else {
7440 /* Not supported. Apply the same limits as in the max case */
7441 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7442 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7443 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7444 tribuf_calcntr = 0;
7445 }
9d556c99
CML
7446 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7447
968040b2 7448 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7449 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7450 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7451 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7452
9d556c99
CML
7453 /* AFC Recal */
7454 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7455 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7456 DPIO_AFC_RECAL);
7457
a580516d 7458 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7459}
7460
d288f65f
VS
7461/**
7462 * vlv_force_pll_on - forcibly enable just the PLL
7463 * @dev_priv: i915 private structure
7464 * @pipe: pipe PLL to enable
7465 * @dpll: PLL configuration
7466 *
7467 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7468 * in cases where we need the PLL enabled even when @pipe is not going to
7469 * be enabled.
7470 */
7471void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7472 const struct dpll *dpll)
7473{
7474 struct intel_crtc *crtc =
7475 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7476 struct intel_crtc_state pipe_config = {
a93e255f 7477 .base.crtc = &crtc->base,
d288f65f
VS
7478 .pixel_multiplier = 1,
7479 .dpll = *dpll,
7480 };
7481
7482 if (IS_CHERRYVIEW(dev)) {
251ac862 7483 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7484 chv_prepare_pll(crtc, &pipe_config);
7485 chv_enable_pll(crtc, &pipe_config);
7486 } else {
251ac862 7487 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7488 vlv_prepare_pll(crtc, &pipe_config);
7489 vlv_enable_pll(crtc, &pipe_config);
7490 }
7491}
7492
7493/**
7494 * vlv_force_pll_off - forcibly disable just the PLL
7495 * @dev_priv: i915 private structure
7496 * @pipe: pipe PLL to disable
7497 *
7498 * Disable the PLL for @pipe. To be used in cases where we need
7499 * the PLL enabled even when @pipe is not going to be enabled.
7500 */
7501void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7502{
7503 if (IS_CHERRYVIEW(dev))
7504 chv_disable_pll(to_i915(dev), pipe);
7505 else
7506 vlv_disable_pll(to_i915(dev), pipe);
7507}
7508
251ac862
DV
7509static void i9xx_compute_dpll(struct intel_crtc *crtc,
7510 struct intel_crtc_state *crtc_state,
7511 intel_clock_t *reduced_clock,
7512 int num_connectors)
eb1cbe48 7513{
f47709a9 7514 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7515 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7516 u32 dpll;
7517 bool is_sdvo;
190f68c5 7518 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7519
190f68c5 7520 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7521
a93e255f
ACO
7522 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7523 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7524
7525 dpll = DPLL_VGA_MODE_DIS;
7526
a93e255f 7527 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7528 dpll |= DPLLB_MODE_LVDS;
7529 else
7530 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7531
ef1b460d 7532 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7533 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7534 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7535 }
198a037f
DV
7536
7537 if (is_sdvo)
4a33e48d 7538 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7539
190f68c5 7540 if (crtc_state->has_dp_encoder)
4a33e48d 7541 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7542
7543 /* compute bitmask from p1 value */
7544 if (IS_PINEVIEW(dev))
7545 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7546 else {
7547 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7548 if (IS_G4X(dev) && reduced_clock)
7549 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7550 }
7551 switch (clock->p2) {
7552 case 5:
7553 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7554 break;
7555 case 7:
7556 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7557 break;
7558 case 10:
7559 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7560 break;
7561 case 14:
7562 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7563 break;
7564 }
7565 if (INTEL_INFO(dev)->gen >= 4)
7566 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7567
190f68c5 7568 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7569 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7570 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7571 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7572 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7573 else
7574 dpll |= PLL_REF_INPUT_DREFCLK;
7575
7576 dpll |= DPLL_VCO_ENABLE;
190f68c5 7577 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7578
eb1cbe48 7579 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7580 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7581 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7582 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7583 }
7584}
7585
251ac862
DV
7586static void i8xx_compute_dpll(struct intel_crtc *crtc,
7587 struct intel_crtc_state *crtc_state,
7588 intel_clock_t *reduced_clock,
7589 int num_connectors)
eb1cbe48 7590{
f47709a9 7591 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7592 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7593 u32 dpll;
190f68c5 7594 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7595
190f68c5 7596 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7597
eb1cbe48
DV
7598 dpll = DPLL_VGA_MODE_DIS;
7599
a93e255f 7600 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7601 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7602 } else {
7603 if (clock->p1 == 2)
7604 dpll |= PLL_P1_DIVIDE_BY_TWO;
7605 else
7606 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7607 if (clock->p2 == 4)
7608 dpll |= PLL_P2_DIVIDE_BY_4;
7609 }
7610
a93e255f 7611 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7612 dpll |= DPLL_DVO_2X_MODE;
7613
a93e255f 7614 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7615 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7616 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7617 else
7618 dpll |= PLL_REF_INPUT_DREFCLK;
7619
7620 dpll |= DPLL_VCO_ENABLE;
190f68c5 7621 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7622}
7623
8a654f3b 7624static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7625{
7626 struct drm_device *dev = intel_crtc->base.dev;
7627 struct drm_i915_private *dev_priv = dev->dev_private;
7628 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7629 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7630 struct drm_display_mode *adjusted_mode =
6e3c9717 7631 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7632 uint32_t crtc_vtotal, crtc_vblank_end;
7633 int vsyncshift = 0;
4d8a62ea
DV
7634
7635 /* We need to be careful not to changed the adjusted mode, for otherwise
7636 * the hw state checker will get angry at the mismatch. */
7637 crtc_vtotal = adjusted_mode->crtc_vtotal;
7638 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7639
609aeaca 7640 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7641 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7642 crtc_vtotal -= 1;
7643 crtc_vblank_end -= 1;
609aeaca 7644
409ee761 7645 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7646 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7647 else
7648 vsyncshift = adjusted_mode->crtc_hsync_start -
7649 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7650 if (vsyncshift < 0)
7651 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7652 }
7653
7654 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7655 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7656
fe2b8f9d 7657 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7658 (adjusted_mode->crtc_hdisplay - 1) |
7659 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7660 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7661 (adjusted_mode->crtc_hblank_start - 1) |
7662 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7663 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7664 (adjusted_mode->crtc_hsync_start - 1) |
7665 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7666
fe2b8f9d 7667 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7668 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7669 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7670 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7671 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7672 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7673 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7674 (adjusted_mode->crtc_vsync_start - 1) |
7675 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7676
b5e508d4
PZ
7677 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7678 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7679 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7680 * bits. */
7681 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7682 (pipe == PIPE_B || pipe == PIPE_C))
7683 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7684
b0e77b9c
PZ
7685 /* pipesrc controls the size that is scaled from, which should
7686 * always be the user's requested size.
7687 */
7688 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7689 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7690 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7691}
7692
1bd1bd80 7693static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7694 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7695{
7696 struct drm_device *dev = crtc->base.dev;
7697 struct drm_i915_private *dev_priv = dev->dev_private;
7698 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7699 uint32_t tmp;
7700
7701 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7702 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7703 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7704 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7705 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7706 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7707 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7708 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7709 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7710
7711 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7712 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7713 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7714 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7715 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7716 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7717 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7718 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7719 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7720
7721 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7722 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7723 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7724 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7725 }
7726
7727 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7728 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7729 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7730
2d112de7
ACO
7731 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7732 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7733}
7734
f6a83288 7735void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7736 struct intel_crtc_state *pipe_config)
babea61d 7737{
2d112de7
ACO
7738 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7739 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7740 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7741 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7742
2d112de7
ACO
7743 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7744 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7745 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7746 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7747
2d112de7 7748 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 7749
2d112de7
ACO
7750 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7751 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
7752}
7753
84b046f3
DV
7754static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7755{
7756 struct drm_device *dev = intel_crtc->base.dev;
7757 struct drm_i915_private *dev_priv = dev->dev_private;
7758 uint32_t pipeconf;
7759
9f11a9e4 7760 pipeconf = 0;
84b046f3 7761
b6b5d049
VS
7762 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7763 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7764 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7765
6e3c9717 7766 if (intel_crtc->config->double_wide)
cf532bb2 7767 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7768
ff9ce46e
DV
7769 /* only g4x and later have fancy bpc/dither controls */
7770 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7771 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7772 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7773 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7774 PIPECONF_DITHER_TYPE_SP;
84b046f3 7775
6e3c9717 7776 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7777 case 18:
7778 pipeconf |= PIPECONF_6BPC;
7779 break;
7780 case 24:
7781 pipeconf |= PIPECONF_8BPC;
7782 break;
7783 case 30:
7784 pipeconf |= PIPECONF_10BPC;
7785 break;
7786 default:
7787 /* Case prevented by intel_choose_pipe_bpp_dither. */
7788 BUG();
84b046f3
DV
7789 }
7790 }
7791
7792 if (HAS_PIPE_CXSR(dev)) {
7793 if (intel_crtc->lowfreq_avail) {
7794 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7795 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7796 } else {
7797 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7798 }
7799 }
7800
6e3c9717 7801 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7802 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7803 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7804 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7805 else
7806 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7807 } else
84b046f3
DV
7808 pipeconf |= PIPECONF_PROGRESSIVE;
7809
6e3c9717 7810 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7811 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7812
84b046f3
DV
7813 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7814 POSTING_READ(PIPECONF(intel_crtc->pipe));
7815}
7816
190f68c5
ACO
7817static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7818 struct intel_crtc_state *crtc_state)
79e53945 7819{
c7653199 7820 struct drm_device *dev = crtc->base.dev;
79e53945 7821 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7822 int refclk, num_connectors = 0;
c329a4ec
DV
7823 intel_clock_t clock;
7824 bool ok;
7825 bool is_dsi = false;
5eddb70b 7826 struct intel_encoder *encoder;
d4906093 7827 const intel_limit_t *limit;
55bb9992 7828 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7829 struct drm_connector *connector;
55bb9992
ACO
7830 struct drm_connector_state *connector_state;
7831 int i;
79e53945 7832
dd3cd74a
ACO
7833 memset(&crtc_state->dpll_hw_state, 0,
7834 sizeof(crtc_state->dpll_hw_state));
7835
da3ced29 7836 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7837 if (connector_state->crtc != &crtc->base)
7838 continue;
7839
7840 encoder = to_intel_encoder(connector_state->best_encoder);
7841
5eddb70b 7842 switch (encoder->type) {
e9fd1c02
JN
7843 case INTEL_OUTPUT_DSI:
7844 is_dsi = true;
7845 break;
6847d71b
PZ
7846 default:
7847 break;
79e53945 7848 }
43565a06 7849
c751ce4f 7850 num_connectors++;
79e53945
JB
7851 }
7852
f2335330 7853 if (is_dsi)
5b18e57c 7854 return 0;
f2335330 7855
190f68c5 7856 if (!crtc_state->clock_set) {
a93e255f 7857 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7858
e9fd1c02
JN
7859 /*
7860 * Returns a set of divisors for the desired target clock with
7861 * the given refclk, or FALSE. The returned values represent
7862 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7863 * 2) / p1 / p2.
7864 */
a93e255f
ACO
7865 limit = intel_limit(crtc_state, refclk);
7866 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7867 crtc_state->port_clock,
e9fd1c02 7868 refclk, NULL, &clock);
f2335330 7869 if (!ok) {
e9fd1c02
JN
7870 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7871 return -EINVAL;
7872 }
79e53945 7873
f2335330 7874 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7875 crtc_state->dpll.n = clock.n;
7876 crtc_state->dpll.m1 = clock.m1;
7877 crtc_state->dpll.m2 = clock.m2;
7878 crtc_state->dpll.p1 = clock.p1;
7879 crtc_state->dpll.p2 = clock.p2;
f47709a9 7880 }
7026d4ac 7881
e9fd1c02 7882 if (IS_GEN2(dev)) {
c329a4ec 7883 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7884 num_connectors);
9d556c99 7885 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7886 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7887 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7888 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7889 } else {
c329a4ec 7890 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7891 num_connectors);
e9fd1c02 7892 }
79e53945 7893
c8f7a0db 7894 return 0;
f564048e
EA
7895}
7896
2fa2fe9a 7897static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7898 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7899{
7900 struct drm_device *dev = crtc->base.dev;
7901 struct drm_i915_private *dev_priv = dev->dev_private;
7902 uint32_t tmp;
7903
dc9e7dec
VS
7904 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7905 return;
7906
2fa2fe9a 7907 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7908 if (!(tmp & PFIT_ENABLE))
7909 return;
2fa2fe9a 7910
06922821 7911 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7912 if (INTEL_INFO(dev)->gen < 4) {
7913 if (crtc->pipe != PIPE_B)
7914 return;
2fa2fe9a
DV
7915 } else {
7916 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7917 return;
7918 }
7919
06922821 7920 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7921 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7922 if (INTEL_INFO(dev)->gen < 5)
7923 pipe_config->gmch_pfit.lvds_border_bits =
7924 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7925}
7926
acbec814 7927static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7928 struct intel_crtc_state *pipe_config)
acbec814
JB
7929{
7930 struct drm_device *dev = crtc->base.dev;
7931 struct drm_i915_private *dev_priv = dev->dev_private;
7932 int pipe = pipe_config->cpu_transcoder;
7933 intel_clock_t clock;
7934 u32 mdiv;
662c6ecb 7935 int refclk = 100000;
acbec814 7936
f573de5a
SK
7937 /* In case of MIPI DPLL will not even be used */
7938 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7939 return;
7940
a580516d 7941 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7942 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7943 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7944
7945 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7946 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7947 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7948 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7949 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7950
dccbea3b 7951 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7952}
7953
5724dbd1
DL
7954static void
7955i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7956 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7957{
7958 struct drm_device *dev = crtc->base.dev;
7959 struct drm_i915_private *dev_priv = dev->dev_private;
7960 u32 val, base, offset;
7961 int pipe = crtc->pipe, plane = crtc->plane;
7962 int fourcc, pixel_format;
6761dd31 7963 unsigned int aligned_height;
b113d5ee 7964 struct drm_framebuffer *fb;
1b842c89 7965 struct intel_framebuffer *intel_fb;
1ad292b5 7966
42a7b088
DL
7967 val = I915_READ(DSPCNTR(plane));
7968 if (!(val & DISPLAY_PLANE_ENABLE))
7969 return;
7970
d9806c9f 7971 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7972 if (!intel_fb) {
1ad292b5
JB
7973 DRM_DEBUG_KMS("failed to alloc fb\n");
7974 return;
7975 }
7976
1b842c89
DL
7977 fb = &intel_fb->base;
7978
18c5247e
DV
7979 if (INTEL_INFO(dev)->gen >= 4) {
7980 if (val & DISPPLANE_TILED) {
49af449b 7981 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7982 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7983 }
7984 }
1ad292b5
JB
7985
7986 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7987 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7988 fb->pixel_format = fourcc;
7989 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7990
7991 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7992 if (plane_config->tiling)
1ad292b5
JB
7993 offset = I915_READ(DSPTILEOFF(plane));
7994 else
7995 offset = I915_READ(DSPLINOFF(plane));
7996 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7997 } else {
7998 base = I915_READ(DSPADDR(plane));
7999 }
8000 plane_config->base = base;
8001
8002 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8003 fb->width = ((val >> 16) & 0xfff) + 1;
8004 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8005
8006 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8007 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8008
b113d5ee 8009 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8010 fb->pixel_format,
8011 fb->modifier[0]);
1ad292b5 8012
f37b5c2b 8013 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8014
2844a921
DL
8015 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8016 pipe_name(pipe), plane, fb->width, fb->height,
8017 fb->bits_per_pixel, base, fb->pitches[0],
8018 plane_config->size);
1ad292b5 8019
2d14030b 8020 plane_config->fb = intel_fb;
1ad292b5
JB
8021}
8022
70b23a98 8023static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8024 struct intel_crtc_state *pipe_config)
70b23a98
VS
8025{
8026 struct drm_device *dev = crtc->base.dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
8028 int pipe = pipe_config->cpu_transcoder;
8029 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8030 intel_clock_t clock;
8031 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8032 int refclk = 100000;
8033
a580516d 8034 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8035 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8036 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8037 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8038 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
a580516d 8039 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8040
8041 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8042 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8043 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8044 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8045 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8046
dccbea3b 8047 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8048}
8049
0e8ffe1b 8050static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8051 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8052{
8053 struct drm_device *dev = crtc->base.dev;
8054 struct drm_i915_private *dev_priv = dev->dev_private;
8055 uint32_t tmp;
8056
f458ebbc
DV
8057 if (!intel_display_power_is_enabled(dev_priv,
8058 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8059 return false;
8060
e143a21c 8061 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8062 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8063
0e8ffe1b
DV
8064 tmp = I915_READ(PIPECONF(crtc->pipe));
8065 if (!(tmp & PIPECONF_ENABLE))
8066 return false;
8067
42571aef
VS
8068 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8069 switch (tmp & PIPECONF_BPC_MASK) {
8070 case PIPECONF_6BPC:
8071 pipe_config->pipe_bpp = 18;
8072 break;
8073 case PIPECONF_8BPC:
8074 pipe_config->pipe_bpp = 24;
8075 break;
8076 case PIPECONF_10BPC:
8077 pipe_config->pipe_bpp = 30;
8078 break;
8079 default:
8080 break;
8081 }
8082 }
8083
b5a9fa09
DV
8084 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8085 pipe_config->limited_color_range = true;
8086
282740f7
VS
8087 if (INTEL_INFO(dev)->gen < 4)
8088 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8089
1bd1bd80
DV
8090 intel_get_pipe_timings(crtc, pipe_config);
8091
2fa2fe9a
DV
8092 i9xx_get_pfit_config(crtc, pipe_config);
8093
6c49f241
DV
8094 if (INTEL_INFO(dev)->gen >= 4) {
8095 tmp = I915_READ(DPLL_MD(crtc->pipe));
8096 pipe_config->pixel_multiplier =
8097 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8098 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8099 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8100 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8101 tmp = I915_READ(DPLL(crtc->pipe));
8102 pipe_config->pixel_multiplier =
8103 ((tmp & SDVO_MULTIPLIER_MASK)
8104 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8105 } else {
8106 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8107 * port and will be fixed up in the encoder->get_config
8108 * function. */
8109 pipe_config->pixel_multiplier = 1;
8110 }
8bcc2795
DV
8111 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8112 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8113 /*
8114 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8115 * on 830. Filter it out here so that we don't
8116 * report errors due to that.
8117 */
8118 if (IS_I830(dev))
8119 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8120
8bcc2795
DV
8121 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8122 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8123 } else {
8124 /* Mask out read-only status bits. */
8125 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8126 DPLL_PORTC_READY_MASK |
8127 DPLL_PORTB_READY_MASK);
8bcc2795 8128 }
6c49f241 8129
70b23a98
VS
8130 if (IS_CHERRYVIEW(dev))
8131 chv_crtc_clock_get(crtc, pipe_config);
8132 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8133 vlv_crtc_clock_get(crtc, pipe_config);
8134 else
8135 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8136
0e8ffe1b
DV
8137 return true;
8138}
8139
dde86e2d 8140static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8141{
8142 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8143 struct intel_encoder *encoder;
74cfd7ac 8144 u32 val, final;
13d83a67 8145 bool has_lvds = false;
199e5d79 8146 bool has_cpu_edp = false;
199e5d79 8147 bool has_panel = false;
99eb6a01
KP
8148 bool has_ck505 = false;
8149 bool can_ssc = false;
13d83a67
JB
8150
8151 /* We need to take the global config into account */
b2784e15 8152 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8153 switch (encoder->type) {
8154 case INTEL_OUTPUT_LVDS:
8155 has_panel = true;
8156 has_lvds = true;
8157 break;
8158 case INTEL_OUTPUT_EDP:
8159 has_panel = true;
2de6905f 8160 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8161 has_cpu_edp = true;
8162 break;
6847d71b
PZ
8163 default:
8164 break;
13d83a67
JB
8165 }
8166 }
8167
99eb6a01 8168 if (HAS_PCH_IBX(dev)) {
41aa3448 8169 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8170 can_ssc = has_ck505;
8171 } else {
8172 has_ck505 = false;
8173 can_ssc = true;
8174 }
8175
2de6905f
ID
8176 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8177 has_panel, has_lvds, has_ck505);
13d83a67
JB
8178
8179 /* Ironlake: try to setup display ref clock before DPLL
8180 * enabling. This is only under driver's control after
8181 * PCH B stepping, previous chipset stepping should be
8182 * ignoring this setting.
8183 */
74cfd7ac
CW
8184 val = I915_READ(PCH_DREF_CONTROL);
8185
8186 /* As we must carefully and slowly disable/enable each source in turn,
8187 * compute the final state we want first and check if we need to
8188 * make any changes at all.
8189 */
8190 final = val;
8191 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8192 if (has_ck505)
8193 final |= DREF_NONSPREAD_CK505_ENABLE;
8194 else
8195 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8196
8197 final &= ~DREF_SSC_SOURCE_MASK;
8198 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8199 final &= ~DREF_SSC1_ENABLE;
8200
8201 if (has_panel) {
8202 final |= DREF_SSC_SOURCE_ENABLE;
8203
8204 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8205 final |= DREF_SSC1_ENABLE;
8206
8207 if (has_cpu_edp) {
8208 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8209 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8210 else
8211 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8212 } else
8213 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8214 } else {
8215 final |= DREF_SSC_SOURCE_DISABLE;
8216 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8217 }
8218
8219 if (final == val)
8220 return;
8221
13d83a67 8222 /* Always enable nonspread source */
74cfd7ac 8223 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8224
99eb6a01 8225 if (has_ck505)
74cfd7ac 8226 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8227 else
74cfd7ac 8228 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8229
199e5d79 8230 if (has_panel) {
74cfd7ac
CW
8231 val &= ~DREF_SSC_SOURCE_MASK;
8232 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8233
199e5d79 8234 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8235 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8236 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8237 val |= DREF_SSC1_ENABLE;
e77166b5 8238 } else
74cfd7ac 8239 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8240
8241 /* Get SSC going before enabling the outputs */
74cfd7ac 8242 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8243 POSTING_READ(PCH_DREF_CONTROL);
8244 udelay(200);
8245
74cfd7ac 8246 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8247
8248 /* Enable CPU source on CPU attached eDP */
199e5d79 8249 if (has_cpu_edp) {
99eb6a01 8250 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8251 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8252 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8253 } else
74cfd7ac 8254 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8255 } else
74cfd7ac 8256 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8257
74cfd7ac 8258 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8259 POSTING_READ(PCH_DREF_CONTROL);
8260 udelay(200);
8261 } else {
8262 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8263
74cfd7ac 8264 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8265
8266 /* Turn off CPU output */
74cfd7ac 8267 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8268
74cfd7ac 8269 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8270 POSTING_READ(PCH_DREF_CONTROL);
8271 udelay(200);
8272
8273 /* Turn off the SSC source */
74cfd7ac
CW
8274 val &= ~DREF_SSC_SOURCE_MASK;
8275 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8276
8277 /* Turn off SSC1 */
74cfd7ac 8278 val &= ~DREF_SSC1_ENABLE;
199e5d79 8279
74cfd7ac 8280 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8281 POSTING_READ(PCH_DREF_CONTROL);
8282 udelay(200);
8283 }
74cfd7ac
CW
8284
8285 BUG_ON(val != final);
13d83a67
JB
8286}
8287
f31f2d55 8288static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8289{
f31f2d55 8290 uint32_t tmp;
dde86e2d 8291
0ff066a9
PZ
8292 tmp = I915_READ(SOUTH_CHICKEN2);
8293 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8294 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8295
0ff066a9
PZ
8296 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8297 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8298 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8299
0ff066a9
PZ
8300 tmp = I915_READ(SOUTH_CHICKEN2);
8301 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8302 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8303
0ff066a9
PZ
8304 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8305 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8306 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8307}
8308
8309/* WaMPhyProgramming:hsw */
8310static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8311{
8312 uint32_t tmp;
dde86e2d
PZ
8313
8314 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8315 tmp &= ~(0xFF << 24);
8316 tmp |= (0x12 << 24);
8317 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8318
dde86e2d
PZ
8319 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8320 tmp |= (1 << 11);
8321 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8322
8323 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8324 tmp |= (1 << 11);
8325 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8326
dde86e2d
PZ
8327 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8328 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8329 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8330
8331 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8332 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8333 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8334
0ff066a9
PZ
8335 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8336 tmp &= ~(7 << 13);
8337 tmp |= (5 << 13);
8338 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8339
0ff066a9
PZ
8340 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8341 tmp &= ~(7 << 13);
8342 tmp |= (5 << 13);
8343 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8344
8345 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8346 tmp &= ~0xFF;
8347 tmp |= 0x1C;
8348 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8349
8350 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8351 tmp &= ~0xFF;
8352 tmp |= 0x1C;
8353 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8354
8355 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8356 tmp &= ~(0xFF << 16);
8357 tmp |= (0x1C << 16);
8358 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8359
8360 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8361 tmp &= ~(0xFF << 16);
8362 tmp |= (0x1C << 16);
8363 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8364
0ff066a9
PZ
8365 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8366 tmp |= (1 << 27);
8367 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8368
0ff066a9
PZ
8369 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8370 tmp |= (1 << 27);
8371 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8372
0ff066a9
PZ
8373 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8374 tmp &= ~(0xF << 28);
8375 tmp |= (4 << 28);
8376 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8377
0ff066a9
PZ
8378 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8379 tmp &= ~(0xF << 28);
8380 tmp |= (4 << 28);
8381 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8382}
8383
2fa86a1f
PZ
8384/* Implements 3 different sequences from BSpec chapter "Display iCLK
8385 * Programming" based on the parameters passed:
8386 * - Sequence to enable CLKOUT_DP
8387 * - Sequence to enable CLKOUT_DP without spread
8388 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8389 */
8390static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8391 bool with_fdi)
f31f2d55
PZ
8392{
8393 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8394 uint32_t reg, tmp;
8395
8396 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8397 with_spread = true;
8398 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8399 with_fdi, "LP PCH doesn't have FDI\n"))
8400 with_fdi = false;
f31f2d55 8401
a580516d 8402 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8403
8404 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8405 tmp &= ~SBI_SSCCTL_DISABLE;
8406 tmp |= SBI_SSCCTL_PATHALT;
8407 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8408
8409 udelay(24);
8410
2fa86a1f
PZ
8411 if (with_spread) {
8412 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8413 tmp &= ~SBI_SSCCTL_PATHALT;
8414 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8415
2fa86a1f
PZ
8416 if (with_fdi) {
8417 lpt_reset_fdi_mphy(dev_priv);
8418 lpt_program_fdi_mphy(dev_priv);
8419 }
8420 }
dde86e2d 8421
2fa86a1f
PZ
8422 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8423 SBI_GEN0 : SBI_DBUFF0;
8424 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8425 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8426 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8427
a580516d 8428 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8429}
8430
47701c3b
PZ
8431/* Sequence to disable CLKOUT_DP */
8432static void lpt_disable_clkout_dp(struct drm_device *dev)
8433{
8434 struct drm_i915_private *dev_priv = dev->dev_private;
8435 uint32_t reg, tmp;
8436
a580516d 8437 mutex_lock(&dev_priv->sb_lock);
47701c3b
PZ
8438
8439 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8440 SBI_GEN0 : SBI_DBUFF0;
8441 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8442 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8443 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8444
8445 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8446 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8447 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8448 tmp |= SBI_SSCCTL_PATHALT;
8449 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8450 udelay(32);
8451 }
8452 tmp |= SBI_SSCCTL_DISABLE;
8453 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8454 }
8455
a580516d 8456 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8457}
8458
bf8fa3d3
PZ
8459static void lpt_init_pch_refclk(struct drm_device *dev)
8460{
bf8fa3d3
PZ
8461 struct intel_encoder *encoder;
8462 bool has_vga = false;
8463
b2784e15 8464 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8465 switch (encoder->type) {
8466 case INTEL_OUTPUT_ANALOG:
8467 has_vga = true;
8468 break;
6847d71b
PZ
8469 default:
8470 break;
bf8fa3d3
PZ
8471 }
8472 }
8473
47701c3b
PZ
8474 if (has_vga)
8475 lpt_enable_clkout_dp(dev, true, true);
8476 else
8477 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8478}
8479
dde86e2d
PZ
8480/*
8481 * Initialize reference clocks when the driver loads
8482 */
8483void intel_init_pch_refclk(struct drm_device *dev)
8484{
8485 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8486 ironlake_init_pch_refclk(dev);
8487 else if (HAS_PCH_LPT(dev))
8488 lpt_init_pch_refclk(dev);
8489}
8490
55bb9992 8491static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8492{
55bb9992 8493 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8494 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8495 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8496 struct drm_connector *connector;
55bb9992 8497 struct drm_connector_state *connector_state;
d9d444cb 8498 struct intel_encoder *encoder;
55bb9992 8499 int num_connectors = 0, i;
d9d444cb
JB
8500 bool is_lvds = false;
8501
da3ced29 8502 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8503 if (connector_state->crtc != crtc_state->base.crtc)
8504 continue;
8505
8506 encoder = to_intel_encoder(connector_state->best_encoder);
8507
d9d444cb
JB
8508 switch (encoder->type) {
8509 case INTEL_OUTPUT_LVDS:
8510 is_lvds = true;
8511 break;
6847d71b
PZ
8512 default:
8513 break;
d9d444cb
JB
8514 }
8515 num_connectors++;
8516 }
8517
8518 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8519 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8520 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8521 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8522 }
8523
8524 return 120000;
8525}
8526
6ff93609 8527static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8528{
c8203565 8529 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8531 int pipe = intel_crtc->pipe;
c8203565
PZ
8532 uint32_t val;
8533
78114071 8534 val = 0;
c8203565 8535
6e3c9717 8536 switch (intel_crtc->config->pipe_bpp) {
c8203565 8537 case 18:
dfd07d72 8538 val |= PIPECONF_6BPC;
c8203565
PZ
8539 break;
8540 case 24:
dfd07d72 8541 val |= PIPECONF_8BPC;
c8203565
PZ
8542 break;
8543 case 30:
dfd07d72 8544 val |= PIPECONF_10BPC;
c8203565
PZ
8545 break;
8546 case 36:
dfd07d72 8547 val |= PIPECONF_12BPC;
c8203565
PZ
8548 break;
8549 default:
cc769b62
PZ
8550 /* Case prevented by intel_choose_pipe_bpp_dither. */
8551 BUG();
c8203565
PZ
8552 }
8553
6e3c9717 8554 if (intel_crtc->config->dither)
c8203565
PZ
8555 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8556
6e3c9717 8557 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8558 val |= PIPECONF_INTERLACED_ILK;
8559 else
8560 val |= PIPECONF_PROGRESSIVE;
8561
6e3c9717 8562 if (intel_crtc->config->limited_color_range)
3685a8f3 8563 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8564
c8203565
PZ
8565 I915_WRITE(PIPECONF(pipe), val);
8566 POSTING_READ(PIPECONF(pipe));
8567}
8568
86d3efce
VS
8569/*
8570 * Set up the pipe CSC unit.
8571 *
8572 * Currently only full range RGB to limited range RGB conversion
8573 * is supported, but eventually this should handle various
8574 * RGB<->YCbCr scenarios as well.
8575 */
50f3b016 8576static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8577{
8578 struct drm_device *dev = crtc->dev;
8579 struct drm_i915_private *dev_priv = dev->dev_private;
8580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8581 int pipe = intel_crtc->pipe;
8582 uint16_t coeff = 0x7800; /* 1.0 */
8583
8584 /*
8585 * TODO: Check what kind of values actually come out of the pipe
8586 * with these coeff/postoff values and adjust to get the best
8587 * accuracy. Perhaps we even need to take the bpc value into
8588 * consideration.
8589 */
8590
6e3c9717 8591 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8592 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8593
8594 /*
8595 * GY/GU and RY/RU should be the other way around according
8596 * to BSpec, but reality doesn't agree. Just set them up in
8597 * a way that results in the correct picture.
8598 */
8599 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8600 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8601
8602 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8603 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8604
8605 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8606 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8607
8608 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8609 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8610 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8611
8612 if (INTEL_INFO(dev)->gen > 6) {
8613 uint16_t postoff = 0;
8614
6e3c9717 8615 if (intel_crtc->config->limited_color_range)
32cf0cb0 8616 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8617
8618 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8619 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8620 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8621
8622 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8623 } else {
8624 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8625
6e3c9717 8626 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8627 mode |= CSC_BLACK_SCREEN_OFFSET;
8628
8629 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8630 }
8631}
8632
6ff93609 8633static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8634{
756f85cf
PZ
8635 struct drm_device *dev = crtc->dev;
8636 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8638 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8639 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8640 uint32_t val;
8641
3eff4faa 8642 val = 0;
ee2b0b38 8643
6e3c9717 8644 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8645 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8646
6e3c9717 8647 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8648 val |= PIPECONF_INTERLACED_ILK;
8649 else
8650 val |= PIPECONF_PROGRESSIVE;
8651
702e7a56
PZ
8652 I915_WRITE(PIPECONF(cpu_transcoder), val);
8653 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8654
8655 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8656 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8657
3cdf122c 8658 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8659 val = 0;
8660
6e3c9717 8661 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8662 case 18:
8663 val |= PIPEMISC_DITHER_6_BPC;
8664 break;
8665 case 24:
8666 val |= PIPEMISC_DITHER_8_BPC;
8667 break;
8668 case 30:
8669 val |= PIPEMISC_DITHER_10_BPC;
8670 break;
8671 case 36:
8672 val |= PIPEMISC_DITHER_12_BPC;
8673 break;
8674 default:
8675 /* Case prevented by pipe_config_set_bpp. */
8676 BUG();
8677 }
8678
6e3c9717 8679 if (intel_crtc->config->dither)
756f85cf
PZ
8680 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8681
8682 I915_WRITE(PIPEMISC(pipe), val);
8683 }
ee2b0b38
PZ
8684}
8685
6591c6e4 8686static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8687 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8688 intel_clock_t *clock,
8689 bool *has_reduced_clock,
8690 intel_clock_t *reduced_clock)
8691{
8692 struct drm_device *dev = crtc->dev;
8693 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8694 int refclk;
d4906093 8695 const intel_limit_t *limit;
c329a4ec 8696 bool ret;
79e53945 8697
55bb9992 8698 refclk = ironlake_get_refclk(crtc_state);
79e53945 8699
d4906093
ML
8700 /*
8701 * Returns a set of divisors for the desired target clock with the given
8702 * refclk, or FALSE. The returned values represent the clock equation:
8703 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8704 */
a93e255f
ACO
8705 limit = intel_limit(crtc_state, refclk);
8706 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8707 crtc_state->port_clock,
ee9300bb 8708 refclk, NULL, clock);
6591c6e4
PZ
8709 if (!ret)
8710 return false;
cda4b7d3 8711
6591c6e4
PZ
8712 return true;
8713}
8714
d4b1931c
PZ
8715int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8716{
8717 /*
8718 * Account for spread spectrum to avoid
8719 * oversubscribing the link. Max center spread
8720 * is 2.5%; use 5% for safety's sake.
8721 */
8722 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8723 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8724}
8725
7429e9d4 8726static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8727{
7429e9d4 8728 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8729}
8730
de13a2e3 8731static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8732 struct intel_crtc_state *crtc_state,
7429e9d4 8733 u32 *fp,
9a7c7890 8734 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8735{
de13a2e3 8736 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8737 struct drm_device *dev = crtc->dev;
8738 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8739 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8740 struct drm_connector *connector;
55bb9992
ACO
8741 struct drm_connector_state *connector_state;
8742 struct intel_encoder *encoder;
de13a2e3 8743 uint32_t dpll;
55bb9992 8744 int factor, num_connectors = 0, i;
09ede541 8745 bool is_lvds = false, is_sdvo = false;
79e53945 8746
da3ced29 8747 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8748 if (connector_state->crtc != crtc_state->base.crtc)
8749 continue;
8750
8751 encoder = to_intel_encoder(connector_state->best_encoder);
8752
8753 switch (encoder->type) {
79e53945
JB
8754 case INTEL_OUTPUT_LVDS:
8755 is_lvds = true;
8756 break;
8757 case INTEL_OUTPUT_SDVO:
7d57382e 8758 case INTEL_OUTPUT_HDMI:
79e53945 8759 is_sdvo = true;
79e53945 8760 break;
6847d71b
PZ
8761 default:
8762 break;
79e53945 8763 }
43565a06 8764
c751ce4f 8765 num_connectors++;
79e53945 8766 }
79e53945 8767
c1858123 8768 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8769 factor = 21;
8770 if (is_lvds) {
8771 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8772 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8773 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8774 factor = 25;
190f68c5 8775 } else if (crtc_state->sdvo_tv_clock)
8febb297 8776 factor = 20;
c1858123 8777
190f68c5 8778 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8779 *fp |= FP_CB_TUNE;
2c07245f 8780
9a7c7890
DV
8781 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8782 *fp2 |= FP_CB_TUNE;
8783
5eddb70b 8784 dpll = 0;
2c07245f 8785
a07d6787
EA
8786 if (is_lvds)
8787 dpll |= DPLLB_MODE_LVDS;
8788 else
8789 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8790
190f68c5 8791 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8792 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8793
8794 if (is_sdvo)
4a33e48d 8795 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8796 if (crtc_state->has_dp_encoder)
4a33e48d 8797 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8798
a07d6787 8799 /* compute bitmask from p1 value */
190f68c5 8800 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8801 /* also FPA1 */
190f68c5 8802 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8803
190f68c5 8804 switch (crtc_state->dpll.p2) {
a07d6787
EA
8805 case 5:
8806 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8807 break;
8808 case 7:
8809 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8810 break;
8811 case 10:
8812 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8813 break;
8814 case 14:
8815 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8816 break;
79e53945
JB
8817 }
8818
b4c09f3b 8819 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8820 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8821 else
8822 dpll |= PLL_REF_INPUT_DREFCLK;
8823
959e16d6 8824 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8825}
8826
190f68c5
ACO
8827static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8828 struct intel_crtc_state *crtc_state)
de13a2e3 8829{
c7653199 8830 struct drm_device *dev = crtc->base.dev;
de13a2e3 8831 intel_clock_t clock, reduced_clock;
cbbab5bd 8832 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8833 bool ok, has_reduced_clock = false;
8b47047b 8834 bool is_lvds = false;
e2b78267 8835 struct intel_shared_dpll *pll;
de13a2e3 8836
dd3cd74a
ACO
8837 memset(&crtc_state->dpll_hw_state, 0,
8838 sizeof(crtc_state->dpll_hw_state));
8839
409ee761 8840 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8841
5dc5298b
PZ
8842 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8843 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8844
190f68c5 8845 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8846 &has_reduced_clock, &reduced_clock);
190f68c5 8847 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8848 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8849 return -EINVAL;
79e53945 8850 }
f47709a9 8851 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8852 if (!crtc_state->clock_set) {
8853 crtc_state->dpll.n = clock.n;
8854 crtc_state->dpll.m1 = clock.m1;
8855 crtc_state->dpll.m2 = clock.m2;
8856 crtc_state->dpll.p1 = clock.p1;
8857 crtc_state->dpll.p2 = clock.p2;
f47709a9 8858 }
79e53945 8859
5dc5298b 8860 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8861 if (crtc_state->has_pch_encoder) {
8862 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8863 if (has_reduced_clock)
7429e9d4 8864 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8865
190f68c5 8866 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8867 &fp, &reduced_clock,
8868 has_reduced_clock ? &fp2 : NULL);
8869
190f68c5
ACO
8870 crtc_state->dpll_hw_state.dpll = dpll;
8871 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8872 if (has_reduced_clock)
190f68c5 8873 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8874 else
190f68c5 8875 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8876
190f68c5 8877 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8878 if (pll == NULL) {
84f44ce7 8879 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8880 pipe_name(crtc->pipe));
4b645f14
JB
8881 return -EINVAL;
8882 }
3fb37703 8883 }
79e53945 8884
ab585dea 8885 if (is_lvds && has_reduced_clock)
c7653199 8886 crtc->lowfreq_avail = true;
bcd644e0 8887 else
c7653199 8888 crtc->lowfreq_avail = false;
e2b78267 8889
c8f7a0db 8890 return 0;
79e53945
JB
8891}
8892
eb14cb74
VS
8893static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8894 struct intel_link_m_n *m_n)
8895{
8896 struct drm_device *dev = crtc->base.dev;
8897 struct drm_i915_private *dev_priv = dev->dev_private;
8898 enum pipe pipe = crtc->pipe;
8899
8900 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8901 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8902 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8903 & ~TU_SIZE_MASK;
8904 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8905 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8906 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8907}
8908
8909static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8910 enum transcoder transcoder,
b95af8be
VK
8911 struct intel_link_m_n *m_n,
8912 struct intel_link_m_n *m2_n2)
72419203
DV
8913{
8914 struct drm_device *dev = crtc->base.dev;
8915 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8916 enum pipe pipe = crtc->pipe;
72419203 8917
eb14cb74
VS
8918 if (INTEL_INFO(dev)->gen >= 5) {
8919 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8920 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8921 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8922 & ~TU_SIZE_MASK;
8923 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8924 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8925 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8926 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8927 * gen < 8) and if DRRS is supported (to make sure the
8928 * registers are not unnecessarily read).
8929 */
8930 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8931 crtc->config->has_drrs) {
b95af8be
VK
8932 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8933 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8934 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8935 & ~TU_SIZE_MASK;
8936 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8937 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8938 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8939 }
eb14cb74
VS
8940 } else {
8941 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8942 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8943 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8944 & ~TU_SIZE_MASK;
8945 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8946 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8947 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8948 }
8949}
8950
8951void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8952 struct intel_crtc_state *pipe_config)
eb14cb74 8953{
681a8504 8954 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8955 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8956 else
8957 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8958 &pipe_config->dp_m_n,
8959 &pipe_config->dp_m2_n2);
eb14cb74 8960}
72419203 8961
eb14cb74 8962static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8963 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8964{
8965 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8966 &pipe_config->fdi_m_n, NULL);
72419203
DV
8967}
8968
bd2e244f 8969static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8970 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8971{
8972 struct drm_device *dev = crtc->base.dev;
8973 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8974 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8975 uint32_t ps_ctrl = 0;
8976 int id = -1;
8977 int i;
bd2e244f 8978
a1b2278e
CK
8979 /* find scaler attached to this pipe */
8980 for (i = 0; i < crtc->num_scalers; i++) {
8981 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8982 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8983 id = i;
8984 pipe_config->pch_pfit.enabled = true;
8985 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8986 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8987 break;
8988 }
8989 }
bd2e244f 8990
a1b2278e
CK
8991 scaler_state->scaler_id = id;
8992 if (id >= 0) {
8993 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8994 } else {
8995 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
8996 }
8997}
8998
5724dbd1
DL
8999static void
9000skylake_get_initial_plane_config(struct intel_crtc *crtc,
9001 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9002{
9003 struct drm_device *dev = crtc->base.dev;
9004 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9005 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9006 int pipe = crtc->pipe;
9007 int fourcc, pixel_format;
6761dd31 9008 unsigned int aligned_height;
bc8d7dff 9009 struct drm_framebuffer *fb;
1b842c89 9010 struct intel_framebuffer *intel_fb;
bc8d7dff 9011
d9806c9f 9012 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9013 if (!intel_fb) {
bc8d7dff
DL
9014 DRM_DEBUG_KMS("failed to alloc fb\n");
9015 return;
9016 }
9017
1b842c89
DL
9018 fb = &intel_fb->base;
9019
bc8d7dff 9020 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9021 if (!(val & PLANE_CTL_ENABLE))
9022 goto error;
9023
bc8d7dff
DL
9024 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9025 fourcc = skl_format_to_fourcc(pixel_format,
9026 val & PLANE_CTL_ORDER_RGBX,
9027 val & PLANE_CTL_ALPHA_MASK);
9028 fb->pixel_format = fourcc;
9029 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9030
40f46283
DL
9031 tiling = val & PLANE_CTL_TILED_MASK;
9032 switch (tiling) {
9033 case PLANE_CTL_TILED_LINEAR:
9034 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9035 break;
9036 case PLANE_CTL_TILED_X:
9037 plane_config->tiling = I915_TILING_X;
9038 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9039 break;
9040 case PLANE_CTL_TILED_Y:
9041 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9042 break;
9043 case PLANE_CTL_TILED_YF:
9044 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9045 break;
9046 default:
9047 MISSING_CASE(tiling);
9048 goto error;
9049 }
9050
bc8d7dff
DL
9051 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9052 plane_config->base = base;
9053
9054 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9055
9056 val = I915_READ(PLANE_SIZE(pipe, 0));
9057 fb->height = ((val >> 16) & 0xfff) + 1;
9058 fb->width = ((val >> 0) & 0x1fff) + 1;
9059
9060 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9061 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9062 fb->pixel_format);
bc8d7dff
DL
9063 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9064
9065 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9066 fb->pixel_format,
9067 fb->modifier[0]);
bc8d7dff 9068
f37b5c2b 9069 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9070
9071 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9072 pipe_name(pipe), fb->width, fb->height,
9073 fb->bits_per_pixel, base, fb->pitches[0],
9074 plane_config->size);
9075
2d14030b 9076 plane_config->fb = intel_fb;
bc8d7dff
DL
9077 return;
9078
9079error:
9080 kfree(fb);
9081}
9082
2fa2fe9a 9083static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9084 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9085{
9086 struct drm_device *dev = crtc->base.dev;
9087 struct drm_i915_private *dev_priv = dev->dev_private;
9088 uint32_t tmp;
9089
9090 tmp = I915_READ(PF_CTL(crtc->pipe));
9091
9092 if (tmp & PF_ENABLE) {
fd4daa9c 9093 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9094 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9095 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9096
9097 /* We currently do not free assignements of panel fitters on
9098 * ivb/hsw (since we don't use the higher upscaling modes which
9099 * differentiates them) so just WARN about this case for now. */
9100 if (IS_GEN7(dev)) {
9101 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9102 PF_PIPE_SEL_IVB(crtc->pipe));
9103 }
2fa2fe9a 9104 }
79e53945
JB
9105}
9106
5724dbd1
DL
9107static void
9108ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9109 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9110{
9111 struct drm_device *dev = crtc->base.dev;
9112 struct drm_i915_private *dev_priv = dev->dev_private;
9113 u32 val, base, offset;
aeee5a49 9114 int pipe = crtc->pipe;
4c6baa59 9115 int fourcc, pixel_format;
6761dd31 9116 unsigned int aligned_height;
b113d5ee 9117 struct drm_framebuffer *fb;
1b842c89 9118 struct intel_framebuffer *intel_fb;
4c6baa59 9119
42a7b088
DL
9120 val = I915_READ(DSPCNTR(pipe));
9121 if (!(val & DISPLAY_PLANE_ENABLE))
9122 return;
9123
d9806c9f 9124 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9125 if (!intel_fb) {
4c6baa59
JB
9126 DRM_DEBUG_KMS("failed to alloc fb\n");
9127 return;
9128 }
9129
1b842c89
DL
9130 fb = &intel_fb->base;
9131
18c5247e
DV
9132 if (INTEL_INFO(dev)->gen >= 4) {
9133 if (val & DISPPLANE_TILED) {
49af449b 9134 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9135 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9136 }
9137 }
4c6baa59
JB
9138
9139 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9140 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9141 fb->pixel_format = fourcc;
9142 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9143
aeee5a49 9144 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9145 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9146 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9147 } else {
49af449b 9148 if (plane_config->tiling)
aeee5a49 9149 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9150 else
aeee5a49 9151 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9152 }
9153 plane_config->base = base;
9154
9155 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9156 fb->width = ((val >> 16) & 0xfff) + 1;
9157 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9158
9159 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9160 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9161
b113d5ee 9162 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9163 fb->pixel_format,
9164 fb->modifier[0]);
4c6baa59 9165
f37b5c2b 9166 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9167
2844a921
DL
9168 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9169 pipe_name(pipe), fb->width, fb->height,
9170 fb->bits_per_pixel, base, fb->pitches[0],
9171 plane_config->size);
b113d5ee 9172
2d14030b 9173 plane_config->fb = intel_fb;
4c6baa59
JB
9174}
9175
0e8ffe1b 9176static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9177 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9178{
9179 struct drm_device *dev = crtc->base.dev;
9180 struct drm_i915_private *dev_priv = dev->dev_private;
9181 uint32_t tmp;
9182
f458ebbc
DV
9183 if (!intel_display_power_is_enabled(dev_priv,
9184 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9185 return false;
9186
e143a21c 9187 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9188 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9189
0e8ffe1b
DV
9190 tmp = I915_READ(PIPECONF(crtc->pipe));
9191 if (!(tmp & PIPECONF_ENABLE))
9192 return false;
9193
42571aef
VS
9194 switch (tmp & PIPECONF_BPC_MASK) {
9195 case PIPECONF_6BPC:
9196 pipe_config->pipe_bpp = 18;
9197 break;
9198 case PIPECONF_8BPC:
9199 pipe_config->pipe_bpp = 24;
9200 break;
9201 case PIPECONF_10BPC:
9202 pipe_config->pipe_bpp = 30;
9203 break;
9204 case PIPECONF_12BPC:
9205 pipe_config->pipe_bpp = 36;
9206 break;
9207 default:
9208 break;
9209 }
9210
b5a9fa09
DV
9211 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9212 pipe_config->limited_color_range = true;
9213
ab9412ba 9214 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9215 struct intel_shared_dpll *pll;
9216
88adfff1
DV
9217 pipe_config->has_pch_encoder = true;
9218
627eb5a3
DV
9219 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9220 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9221 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9222
9223 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9224
c0d43d62 9225 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9226 pipe_config->shared_dpll =
9227 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9228 } else {
9229 tmp = I915_READ(PCH_DPLL_SEL);
9230 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9231 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9232 else
9233 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9234 }
66e985c0
DV
9235
9236 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9237
9238 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9239 &pipe_config->dpll_hw_state));
c93f54cf
DV
9240
9241 tmp = pipe_config->dpll_hw_state.dpll;
9242 pipe_config->pixel_multiplier =
9243 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9244 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9245
9246 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9247 } else {
9248 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9249 }
9250
1bd1bd80
DV
9251 intel_get_pipe_timings(crtc, pipe_config);
9252
2fa2fe9a
DV
9253 ironlake_get_pfit_config(crtc, pipe_config);
9254
0e8ffe1b
DV
9255 return true;
9256}
9257
be256dc7
PZ
9258static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9259{
9260 struct drm_device *dev = dev_priv->dev;
be256dc7 9261 struct intel_crtc *crtc;
be256dc7 9262
d3fcc808 9263 for_each_intel_crtc(dev, crtc)
e2c719b7 9264 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9265 pipe_name(crtc->pipe));
9266
e2c719b7
RC
9267 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9268 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9269 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9270 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9271 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9272 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9273 "CPU PWM1 enabled\n");
c5107b87 9274 if (IS_HASWELL(dev))
e2c719b7 9275 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9276 "CPU PWM2 enabled\n");
e2c719b7 9277 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9278 "PCH PWM1 enabled\n");
e2c719b7 9279 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9280 "Utility pin enabled\n");
e2c719b7 9281 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9282
9926ada1
PZ
9283 /*
9284 * In theory we can still leave IRQs enabled, as long as only the HPD
9285 * interrupts remain enabled. We used to check for that, but since it's
9286 * gen-specific and since we only disable LCPLL after we fully disable
9287 * the interrupts, the check below should be enough.
9288 */
e2c719b7 9289 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9290}
9291
9ccd5aeb
PZ
9292static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9293{
9294 struct drm_device *dev = dev_priv->dev;
9295
9296 if (IS_HASWELL(dev))
9297 return I915_READ(D_COMP_HSW);
9298 else
9299 return I915_READ(D_COMP_BDW);
9300}
9301
3c4c9b81
PZ
9302static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9303{
9304 struct drm_device *dev = dev_priv->dev;
9305
9306 if (IS_HASWELL(dev)) {
9307 mutex_lock(&dev_priv->rps.hw_lock);
9308 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9309 val))
f475dadf 9310 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9311 mutex_unlock(&dev_priv->rps.hw_lock);
9312 } else {
9ccd5aeb
PZ
9313 I915_WRITE(D_COMP_BDW, val);
9314 POSTING_READ(D_COMP_BDW);
3c4c9b81 9315 }
be256dc7
PZ
9316}
9317
9318/*
9319 * This function implements pieces of two sequences from BSpec:
9320 * - Sequence for display software to disable LCPLL
9321 * - Sequence for display software to allow package C8+
9322 * The steps implemented here are just the steps that actually touch the LCPLL
9323 * register. Callers should take care of disabling all the display engine
9324 * functions, doing the mode unset, fixing interrupts, etc.
9325 */
6ff58d53
PZ
9326static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9327 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9328{
9329 uint32_t val;
9330
9331 assert_can_disable_lcpll(dev_priv);
9332
9333 val = I915_READ(LCPLL_CTL);
9334
9335 if (switch_to_fclk) {
9336 val |= LCPLL_CD_SOURCE_FCLK;
9337 I915_WRITE(LCPLL_CTL, val);
9338
9339 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9340 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9341 DRM_ERROR("Switching to FCLK failed\n");
9342
9343 val = I915_READ(LCPLL_CTL);
9344 }
9345
9346 val |= LCPLL_PLL_DISABLE;
9347 I915_WRITE(LCPLL_CTL, val);
9348 POSTING_READ(LCPLL_CTL);
9349
9350 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9351 DRM_ERROR("LCPLL still locked\n");
9352
9ccd5aeb 9353 val = hsw_read_dcomp(dev_priv);
be256dc7 9354 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9355 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9356 ndelay(100);
9357
9ccd5aeb
PZ
9358 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9359 1))
be256dc7
PZ
9360 DRM_ERROR("D_COMP RCOMP still in progress\n");
9361
9362 if (allow_power_down) {
9363 val = I915_READ(LCPLL_CTL);
9364 val |= LCPLL_POWER_DOWN_ALLOW;
9365 I915_WRITE(LCPLL_CTL, val);
9366 POSTING_READ(LCPLL_CTL);
9367 }
9368}
9369
9370/*
9371 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9372 * source.
9373 */
6ff58d53 9374static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9375{
9376 uint32_t val;
9377
9378 val = I915_READ(LCPLL_CTL);
9379
9380 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9381 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9382 return;
9383
a8a8bd54
PZ
9384 /*
9385 * Make sure we're not on PC8 state before disabling PC8, otherwise
9386 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9387 */
59bad947 9388 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9389
be256dc7
PZ
9390 if (val & LCPLL_POWER_DOWN_ALLOW) {
9391 val &= ~LCPLL_POWER_DOWN_ALLOW;
9392 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9393 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9394 }
9395
9ccd5aeb 9396 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9397 val |= D_COMP_COMP_FORCE;
9398 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9399 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9400
9401 val = I915_READ(LCPLL_CTL);
9402 val &= ~LCPLL_PLL_DISABLE;
9403 I915_WRITE(LCPLL_CTL, val);
9404
9405 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9406 DRM_ERROR("LCPLL not locked yet\n");
9407
9408 if (val & LCPLL_CD_SOURCE_FCLK) {
9409 val = I915_READ(LCPLL_CTL);
9410 val &= ~LCPLL_CD_SOURCE_FCLK;
9411 I915_WRITE(LCPLL_CTL, val);
9412
9413 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9414 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9415 DRM_ERROR("Switching back to LCPLL failed\n");
9416 }
215733fa 9417
59bad947 9418 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9419 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9420}
9421
765dab67
PZ
9422/*
9423 * Package states C8 and deeper are really deep PC states that can only be
9424 * reached when all the devices on the system allow it, so even if the graphics
9425 * device allows PC8+, it doesn't mean the system will actually get to these
9426 * states. Our driver only allows PC8+ when going into runtime PM.
9427 *
9428 * The requirements for PC8+ are that all the outputs are disabled, the power
9429 * well is disabled and most interrupts are disabled, and these are also
9430 * requirements for runtime PM. When these conditions are met, we manually do
9431 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9432 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9433 * hang the machine.
9434 *
9435 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9436 * the state of some registers, so when we come back from PC8+ we need to
9437 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9438 * need to take care of the registers kept by RC6. Notice that this happens even
9439 * if we don't put the device in PCI D3 state (which is what currently happens
9440 * because of the runtime PM support).
9441 *
9442 * For more, read "Display Sequences for Package C8" on the hardware
9443 * documentation.
9444 */
a14cb6fc 9445void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9446{
c67a470b
PZ
9447 struct drm_device *dev = dev_priv->dev;
9448 uint32_t val;
9449
c67a470b
PZ
9450 DRM_DEBUG_KMS("Enabling package C8+\n");
9451
c67a470b
PZ
9452 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9453 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9454 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9455 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9456 }
9457
9458 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9459 hsw_disable_lcpll(dev_priv, true, true);
9460}
9461
a14cb6fc 9462void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9463{
9464 struct drm_device *dev = dev_priv->dev;
9465 uint32_t val;
9466
c67a470b
PZ
9467 DRM_DEBUG_KMS("Disabling package C8+\n");
9468
9469 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9470 lpt_init_pch_refclk(dev);
9471
9472 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9473 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9474 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9475 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9476 }
9477
9478 intel_prepare_ddi(dev);
c67a470b
PZ
9479}
9480
27c329ed 9481static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9482{
a821fc46 9483 struct drm_device *dev = old_state->dev;
27c329ed 9484 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9485
27c329ed 9486 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9487}
9488
b432e5cf 9489/* compute the max rate for new configuration */
27c329ed 9490static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9491{
b432e5cf 9492 struct intel_crtc *intel_crtc;
27c329ed 9493 struct intel_crtc_state *crtc_state;
b432e5cf 9494 int max_pixel_rate = 0;
b432e5cf 9495
27c329ed
ML
9496 for_each_intel_crtc(state->dev, intel_crtc) {
9497 int pixel_rate;
9498
9499 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9500 if (IS_ERR(crtc_state))
9501 return PTR_ERR(crtc_state);
9502
9503 if (!crtc_state->base.enable)
b432e5cf
VS
9504 continue;
9505
27c329ed 9506 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9507
9508 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9509 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9510 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9511
9512 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9513 }
9514
9515 return max_pixel_rate;
9516}
9517
9518static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9519{
9520 struct drm_i915_private *dev_priv = dev->dev_private;
9521 uint32_t val, data;
9522 int ret;
9523
9524 if (WARN((I915_READ(LCPLL_CTL) &
9525 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9526 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9527 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9528 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9529 "trying to change cdclk frequency with cdclk not enabled\n"))
9530 return;
9531
9532 mutex_lock(&dev_priv->rps.hw_lock);
9533 ret = sandybridge_pcode_write(dev_priv,
9534 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9535 mutex_unlock(&dev_priv->rps.hw_lock);
9536 if (ret) {
9537 DRM_ERROR("failed to inform pcode about cdclk change\n");
9538 return;
9539 }
9540
9541 val = I915_READ(LCPLL_CTL);
9542 val |= LCPLL_CD_SOURCE_FCLK;
9543 I915_WRITE(LCPLL_CTL, val);
9544
9545 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9546 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9547 DRM_ERROR("Switching to FCLK failed\n");
9548
9549 val = I915_READ(LCPLL_CTL);
9550 val &= ~LCPLL_CLK_FREQ_MASK;
9551
9552 switch (cdclk) {
9553 case 450000:
9554 val |= LCPLL_CLK_FREQ_450;
9555 data = 0;
9556 break;
9557 case 540000:
9558 val |= LCPLL_CLK_FREQ_54O_BDW;
9559 data = 1;
9560 break;
9561 case 337500:
9562 val |= LCPLL_CLK_FREQ_337_5_BDW;
9563 data = 2;
9564 break;
9565 case 675000:
9566 val |= LCPLL_CLK_FREQ_675_BDW;
9567 data = 3;
9568 break;
9569 default:
9570 WARN(1, "invalid cdclk frequency\n");
9571 return;
9572 }
9573
9574 I915_WRITE(LCPLL_CTL, val);
9575
9576 val = I915_READ(LCPLL_CTL);
9577 val &= ~LCPLL_CD_SOURCE_FCLK;
9578 I915_WRITE(LCPLL_CTL, val);
9579
9580 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9581 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9582 DRM_ERROR("Switching back to LCPLL failed\n");
9583
9584 mutex_lock(&dev_priv->rps.hw_lock);
9585 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9586 mutex_unlock(&dev_priv->rps.hw_lock);
9587
9588 intel_update_cdclk(dev);
9589
9590 WARN(cdclk != dev_priv->cdclk_freq,
9591 "cdclk requested %d kHz but got %d kHz\n",
9592 cdclk, dev_priv->cdclk_freq);
9593}
9594
27c329ed 9595static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9596{
27c329ed
ML
9597 struct drm_i915_private *dev_priv = to_i915(state->dev);
9598 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9599 int cdclk;
9600
9601 /*
9602 * FIXME should also account for plane ratio
9603 * once 64bpp pixel formats are supported.
9604 */
27c329ed 9605 if (max_pixclk > 540000)
b432e5cf 9606 cdclk = 675000;
27c329ed 9607 else if (max_pixclk > 450000)
b432e5cf 9608 cdclk = 540000;
27c329ed 9609 else if (max_pixclk > 337500)
b432e5cf
VS
9610 cdclk = 450000;
9611 else
9612 cdclk = 337500;
9613
9614 /*
9615 * FIXME move the cdclk caclulation to
9616 * compute_config() so we can fail gracegully.
9617 */
9618 if (cdclk > dev_priv->max_cdclk_freq) {
9619 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9620 cdclk, dev_priv->max_cdclk_freq);
9621 cdclk = dev_priv->max_cdclk_freq;
9622 }
9623
27c329ed 9624 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9625
9626 return 0;
9627}
9628
27c329ed 9629static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9630{
27c329ed
ML
9631 struct drm_device *dev = old_state->dev;
9632 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9633
27c329ed 9634 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9635}
9636
190f68c5
ACO
9637static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9638 struct intel_crtc_state *crtc_state)
09b4ddf9 9639{
190f68c5 9640 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9641 return -EINVAL;
716c2e55 9642
c7653199 9643 crtc->lowfreq_avail = false;
644cef34 9644
c8f7a0db 9645 return 0;
79e53945
JB
9646}
9647
3760b59c
S
9648static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9649 enum port port,
9650 struct intel_crtc_state *pipe_config)
9651{
9652 switch (port) {
9653 case PORT_A:
9654 pipe_config->ddi_pll_sel = SKL_DPLL0;
9655 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9656 break;
9657 case PORT_B:
9658 pipe_config->ddi_pll_sel = SKL_DPLL1;
9659 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9660 break;
9661 case PORT_C:
9662 pipe_config->ddi_pll_sel = SKL_DPLL2;
9663 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9664 break;
9665 default:
9666 DRM_ERROR("Incorrect port type\n");
9667 }
9668}
9669
96b7dfb7
S
9670static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9671 enum port port,
5cec258b 9672 struct intel_crtc_state *pipe_config)
96b7dfb7 9673{
3148ade7 9674 u32 temp, dpll_ctl1;
96b7dfb7
S
9675
9676 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9677 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9678
9679 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9680 case SKL_DPLL0:
9681 /*
9682 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9683 * of the shared DPLL framework and thus needs to be read out
9684 * separately
9685 */
9686 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9687 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9688 break;
96b7dfb7
S
9689 case SKL_DPLL1:
9690 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9691 break;
9692 case SKL_DPLL2:
9693 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9694 break;
9695 case SKL_DPLL3:
9696 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9697 break;
96b7dfb7
S
9698 }
9699}
9700
7d2c8175
DL
9701static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9702 enum port port,
5cec258b 9703 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9704{
9705 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9706
9707 switch (pipe_config->ddi_pll_sel) {
9708 case PORT_CLK_SEL_WRPLL1:
9709 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9710 break;
9711 case PORT_CLK_SEL_WRPLL2:
9712 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9713 break;
9714 }
9715}
9716
26804afd 9717static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9718 struct intel_crtc_state *pipe_config)
26804afd
DV
9719{
9720 struct drm_device *dev = crtc->base.dev;
9721 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9722 struct intel_shared_dpll *pll;
26804afd
DV
9723 enum port port;
9724 uint32_t tmp;
9725
9726 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9727
9728 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9729
96b7dfb7
S
9730 if (IS_SKYLAKE(dev))
9731 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9732 else if (IS_BROXTON(dev))
9733 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9734 else
9735 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9736
d452c5b6
DV
9737 if (pipe_config->shared_dpll >= 0) {
9738 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9739
9740 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9741 &pipe_config->dpll_hw_state));
9742 }
9743
26804afd
DV
9744 /*
9745 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9746 * DDI E. So just check whether this pipe is wired to DDI E and whether
9747 * the PCH transcoder is on.
9748 */
ca370455
DL
9749 if (INTEL_INFO(dev)->gen < 9 &&
9750 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9751 pipe_config->has_pch_encoder = true;
9752
9753 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9754 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9755 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9756
9757 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9758 }
9759}
9760
0e8ffe1b 9761static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9762 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9763{
9764 struct drm_device *dev = crtc->base.dev;
9765 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9766 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9767 uint32_t tmp;
9768
f458ebbc 9769 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9770 POWER_DOMAIN_PIPE(crtc->pipe)))
9771 return false;
9772
e143a21c 9773 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9774 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9775
eccb140b
DV
9776 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9777 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9778 enum pipe trans_edp_pipe;
9779 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9780 default:
9781 WARN(1, "unknown pipe linked to edp transcoder\n");
9782 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9783 case TRANS_DDI_EDP_INPUT_A_ON:
9784 trans_edp_pipe = PIPE_A;
9785 break;
9786 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9787 trans_edp_pipe = PIPE_B;
9788 break;
9789 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9790 trans_edp_pipe = PIPE_C;
9791 break;
9792 }
9793
9794 if (trans_edp_pipe == crtc->pipe)
9795 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9796 }
9797
f458ebbc 9798 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9799 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9800 return false;
9801
eccb140b 9802 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9803 if (!(tmp & PIPECONF_ENABLE))
9804 return false;
9805
26804afd 9806 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9807
1bd1bd80
DV
9808 intel_get_pipe_timings(crtc, pipe_config);
9809
a1b2278e
CK
9810 if (INTEL_INFO(dev)->gen >= 9) {
9811 skl_init_scalers(dev, crtc, pipe_config);
9812 }
9813
2fa2fe9a 9814 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9815
9816 if (INTEL_INFO(dev)->gen >= 9) {
9817 pipe_config->scaler_state.scaler_id = -1;
9818 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9819 }
9820
bd2e244f 9821 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
ff6d9f55 9822 if (INTEL_INFO(dev)->gen == 9)
bd2e244f 9823 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9824 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 9825 ironlake_get_pfit_config(crtc, pipe_config);
ff6d9f55
JB
9826 else
9827 MISSING_CASE(INTEL_INFO(dev)->gen);
bd2e244f 9828 }
88adfff1 9829
e59150dc
JB
9830 if (IS_HASWELL(dev))
9831 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9832 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9833
ebb69c95
CT
9834 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9835 pipe_config->pixel_multiplier =
9836 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9837 } else {
9838 pipe_config->pixel_multiplier = 1;
9839 }
6c49f241 9840
0e8ffe1b
DV
9841 return true;
9842}
9843
560b85bb
CW
9844static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9845{
9846 struct drm_device *dev = crtc->dev;
9847 struct drm_i915_private *dev_priv = dev->dev_private;
9848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9849 uint32_t cntl = 0, size = 0;
560b85bb 9850
dc41c154 9851 if (base) {
3dd512fb
MR
9852 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9853 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9854 unsigned int stride = roundup_pow_of_two(width) * 4;
9855
9856 switch (stride) {
9857 default:
9858 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9859 width, stride);
9860 stride = 256;
9861 /* fallthrough */
9862 case 256:
9863 case 512:
9864 case 1024:
9865 case 2048:
9866 break;
4b0e333e
CW
9867 }
9868
dc41c154
VS
9869 cntl |= CURSOR_ENABLE |
9870 CURSOR_GAMMA_ENABLE |
9871 CURSOR_FORMAT_ARGB |
9872 CURSOR_STRIDE(stride);
9873
9874 size = (height << 12) | width;
4b0e333e 9875 }
560b85bb 9876
dc41c154
VS
9877 if (intel_crtc->cursor_cntl != 0 &&
9878 (intel_crtc->cursor_base != base ||
9879 intel_crtc->cursor_size != size ||
9880 intel_crtc->cursor_cntl != cntl)) {
9881 /* On these chipsets we can only modify the base/size/stride
9882 * whilst the cursor is disabled.
9883 */
9884 I915_WRITE(_CURACNTR, 0);
4b0e333e 9885 POSTING_READ(_CURACNTR);
dc41c154 9886 intel_crtc->cursor_cntl = 0;
4b0e333e 9887 }
560b85bb 9888
99d1f387 9889 if (intel_crtc->cursor_base != base) {
9db4a9c7 9890 I915_WRITE(_CURABASE, base);
99d1f387
VS
9891 intel_crtc->cursor_base = base;
9892 }
4726e0b0 9893
dc41c154
VS
9894 if (intel_crtc->cursor_size != size) {
9895 I915_WRITE(CURSIZE, size);
9896 intel_crtc->cursor_size = size;
4b0e333e 9897 }
560b85bb 9898
4b0e333e 9899 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
9900 I915_WRITE(_CURACNTR, cntl);
9901 POSTING_READ(_CURACNTR);
4b0e333e 9902 intel_crtc->cursor_cntl = cntl;
560b85bb 9903 }
560b85bb
CW
9904}
9905
560b85bb 9906static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9907{
9908 struct drm_device *dev = crtc->dev;
9909 struct drm_i915_private *dev_priv = dev->dev_private;
9910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9911 int pipe = intel_crtc->pipe;
4b0e333e
CW
9912 uint32_t cntl;
9913
9914 cntl = 0;
9915 if (base) {
9916 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9917 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9918 case 64:
9919 cntl |= CURSOR_MODE_64_ARGB_AX;
9920 break;
9921 case 128:
9922 cntl |= CURSOR_MODE_128_ARGB_AX;
9923 break;
9924 case 256:
9925 cntl |= CURSOR_MODE_256_ARGB_AX;
9926 break;
9927 default:
3dd512fb 9928 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9929 return;
65a21cd6 9930 }
4b0e333e 9931 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9932
9933 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9934 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9935 }
65a21cd6 9936
8e7d688b 9937 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9938 cntl |= CURSOR_ROTATE_180;
9939
4b0e333e
CW
9940 if (intel_crtc->cursor_cntl != cntl) {
9941 I915_WRITE(CURCNTR(pipe), cntl);
9942 POSTING_READ(CURCNTR(pipe));
9943 intel_crtc->cursor_cntl = cntl;
65a21cd6 9944 }
4b0e333e 9945
65a21cd6 9946 /* and commit changes on next vblank */
5efb3e28
VS
9947 I915_WRITE(CURBASE(pipe), base);
9948 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9949
9950 intel_crtc->cursor_base = base;
65a21cd6
JB
9951}
9952
cda4b7d3 9953/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9954static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9955 bool on)
cda4b7d3
CW
9956{
9957 struct drm_device *dev = crtc->dev;
9958 struct drm_i915_private *dev_priv = dev->dev_private;
9959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9960 int pipe = intel_crtc->pipe;
3d7d6510
MR
9961 int x = crtc->cursor_x;
9962 int y = crtc->cursor_y;
d6e4db15 9963 u32 base = 0, pos = 0;
cda4b7d3 9964
d6e4db15 9965 if (on)
cda4b7d3 9966 base = intel_crtc->cursor_addr;
cda4b7d3 9967
6e3c9717 9968 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9969 base = 0;
9970
6e3c9717 9971 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9972 base = 0;
9973
9974 if (x < 0) {
3dd512fb 9975 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
9976 base = 0;
9977
9978 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9979 x = -x;
9980 }
9981 pos |= x << CURSOR_X_SHIFT;
9982
9983 if (y < 0) {
3dd512fb 9984 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
9985 base = 0;
9986
9987 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9988 y = -y;
9989 }
9990 pos |= y << CURSOR_Y_SHIFT;
9991
4b0e333e 9992 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
9993 return;
9994
5efb3e28
VS
9995 I915_WRITE(CURPOS(pipe), pos);
9996
4398ad45
VS
9997 /* ILK+ do this automagically */
9998 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 9999 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
10000 base += (intel_crtc->base.cursor->state->crtc_h *
10001 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
10002 }
10003
8ac54669 10004 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10005 i845_update_cursor(crtc, base);
10006 else
10007 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10008}
10009
dc41c154
VS
10010static bool cursor_size_ok(struct drm_device *dev,
10011 uint32_t width, uint32_t height)
10012{
10013 if (width == 0 || height == 0)
10014 return false;
10015
10016 /*
10017 * 845g/865g are special in that they are only limited by
10018 * the width of their cursors, the height is arbitrary up to
10019 * the precision of the register. Everything else requires
10020 * square cursors, limited to a few power-of-two sizes.
10021 */
10022 if (IS_845G(dev) || IS_I865G(dev)) {
10023 if ((width & 63) != 0)
10024 return false;
10025
10026 if (width > (IS_845G(dev) ? 64 : 512))
10027 return false;
10028
10029 if (height > 1023)
10030 return false;
10031 } else {
10032 switch (width | height) {
10033 case 256:
10034 case 128:
10035 if (IS_GEN2(dev))
10036 return false;
10037 case 64:
10038 break;
10039 default:
10040 return false;
10041 }
10042 }
10043
10044 return true;
10045}
10046
79e53945 10047static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10048 u16 *blue, uint32_t start, uint32_t size)
79e53945 10049{
7203425a 10050 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10052
7203425a 10053 for (i = start; i < end; i++) {
79e53945
JB
10054 intel_crtc->lut_r[i] = red[i] >> 8;
10055 intel_crtc->lut_g[i] = green[i] >> 8;
10056 intel_crtc->lut_b[i] = blue[i] >> 8;
10057 }
10058
10059 intel_crtc_load_lut(crtc);
10060}
10061
79e53945
JB
10062/* VESA 640x480x72Hz mode to set on the pipe */
10063static struct drm_display_mode load_detect_mode = {
10064 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10065 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10066};
10067
a8bb6818
DV
10068struct drm_framebuffer *
10069__intel_framebuffer_create(struct drm_device *dev,
10070 struct drm_mode_fb_cmd2 *mode_cmd,
10071 struct drm_i915_gem_object *obj)
d2dff872
CW
10072{
10073 struct intel_framebuffer *intel_fb;
10074 int ret;
10075
10076 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10077 if (!intel_fb) {
6ccb81f2 10078 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10079 return ERR_PTR(-ENOMEM);
10080 }
10081
10082 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10083 if (ret)
10084 goto err;
d2dff872
CW
10085
10086 return &intel_fb->base;
dd4916c5 10087err:
6ccb81f2 10088 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10089 kfree(intel_fb);
10090
10091 return ERR_PTR(ret);
d2dff872
CW
10092}
10093
b5ea642a 10094static struct drm_framebuffer *
a8bb6818
DV
10095intel_framebuffer_create(struct drm_device *dev,
10096 struct drm_mode_fb_cmd2 *mode_cmd,
10097 struct drm_i915_gem_object *obj)
10098{
10099 struct drm_framebuffer *fb;
10100 int ret;
10101
10102 ret = i915_mutex_lock_interruptible(dev);
10103 if (ret)
10104 return ERR_PTR(ret);
10105 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10106 mutex_unlock(&dev->struct_mutex);
10107
10108 return fb;
10109}
10110
d2dff872
CW
10111static u32
10112intel_framebuffer_pitch_for_width(int width, int bpp)
10113{
10114 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10115 return ALIGN(pitch, 64);
10116}
10117
10118static u32
10119intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10120{
10121 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10122 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10123}
10124
10125static struct drm_framebuffer *
10126intel_framebuffer_create_for_mode(struct drm_device *dev,
10127 struct drm_display_mode *mode,
10128 int depth, int bpp)
10129{
10130 struct drm_i915_gem_object *obj;
0fed39bd 10131 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10132
10133 obj = i915_gem_alloc_object(dev,
10134 intel_framebuffer_size_for_mode(mode, bpp));
10135 if (obj == NULL)
10136 return ERR_PTR(-ENOMEM);
10137
10138 mode_cmd.width = mode->hdisplay;
10139 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10140 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10141 bpp);
5ca0c34a 10142 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10143
10144 return intel_framebuffer_create(dev, &mode_cmd, obj);
10145}
10146
10147static struct drm_framebuffer *
10148mode_fits_in_fbdev(struct drm_device *dev,
10149 struct drm_display_mode *mode)
10150{
4520f53a 10151#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
10152 struct drm_i915_private *dev_priv = dev->dev_private;
10153 struct drm_i915_gem_object *obj;
10154 struct drm_framebuffer *fb;
10155
4c0e5528 10156 if (!dev_priv->fbdev)
d2dff872
CW
10157 return NULL;
10158
4c0e5528 10159 if (!dev_priv->fbdev->fb)
d2dff872
CW
10160 return NULL;
10161
4c0e5528
DV
10162 obj = dev_priv->fbdev->fb->obj;
10163 BUG_ON(!obj);
10164
8bcd4553 10165 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10166 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10167 fb->bits_per_pixel))
d2dff872
CW
10168 return NULL;
10169
01f2c773 10170 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10171 return NULL;
10172
10173 return fb;
4520f53a
DV
10174#else
10175 return NULL;
10176#endif
d2dff872
CW
10177}
10178
d3a40d1b
ACO
10179static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10180 struct drm_crtc *crtc,
10181 struct drm_display_mode *mode,
10182 struct drm_framebuffer *fb,
10183 int x, int y)
10184{
10185 struct drm_plane_state *plane_state;
10186 int hdisplay, vdisplay;
10187 int ret;
10188
10189 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10190 if (IS_ERR(plane_state))
10191 return PTR_ERR(plane_state);
10192
10193 if (mode)
10194 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10195 else
10196 hdisplay = vdisplay = 0;
10197
10198 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10199 if (ret)
10200 return ret;
10201 drm_atomic_set_fb_for_plane(plane_state, fb);
10202 plane_state->crtc_x = 0;
10203 plane_state->crtc_y = 0;
10204 plane_state->crtc_w = hdisplay;
10205 plane_state->crtc_h = vdisplay;
10206 plane_state->src_x = x << 16;
10207 plane_state->src_y = y << 16;
10208 plane_state->src_w = hdisplay << 16;
10209 plane_state->src_h = vdisplay << 16;
10210
10211 return 0;
10212}
10213
d2434ab7 10214bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10215 struct drm_display_mode *mode,
51fd371b
RC
10216 struct intel_load_detect_pipe *old,
10217 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10218{
10219 struct intel_crtc *intel_crtc;
d2434ab7
DV
10220 struct intel_encoder *intel_encoder =
10221 intel_attached_encoder(connector);
79e53945 10222 struct drm_crtc *possible_crtc;
4ef69c7a 10223 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10224 struct drm_crtc *crtc = NULL;
10225 struct drm_device *dev = encoder->dev;
94352cf9 10226 struct drm_framebuffer *fb;
51fd371b 10227 struct drm_mode_config *config = &dev->mode_config;
83a57153 10228 struct drm_atomic_state *state = NULL;
944b0c76 10229 struct drm_connector_state *connector_state;
4be07317 10230 struct intel_crtc_state *crtc_state;
51fd371b 10231 int ret, i = -1;
79e53945 10232
d2dff872 10233 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10234 connector->base.id, connector->name,
8e329a03 10235 encoder->base.id, encoder->name);
d2dff872 10236
51fd371b
RC
10237retry:
10238 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10239 if (ret)
10240 goto fail_unlock;
6e9f798d 10241
79e53945
JB
10242 /*
10243 * Algorithm gets a little messy:
7a5e4805 10244 *
79e53945
JB
10245 * - if the connector already has an assigned crtc, use it (but make
10246 * sure it's on first)
7a5e4805 10247 *
79e53945
JB
10248 * - try to find the first unused crtc that can drive this connector,
10249 * and use that if we find one
79e53945
JB
10250 */
10251
10252 /* See if we already have a CRTC for this connector */
10253 if (encoder->crtc) {
10254 crtc = encoder->crtc;
8261b191 10255
51fd371b 10256 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
10257 if (ret)
10258 goto fail_unlock;
10259 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
10260 if (ret)
10261 goto fail_unlock;
7b24056b 10262
24218aac 10263 old->dpms_mode = connector->dpms;
8261b191
CW
10264 old->load_detect_temp = false;
10265
10266 /* Make sure the crtc and connector are running */
24218aac
DV
10267 if (connector->dpms != DRM_MODE_DPMS_ON)
10268 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10269
7173188d 10270 return true;
79e53945
JB
10271 }
10272
10273 /* Find an unused one (if possible) */
70e1e0ec 10274 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10275 i++;
10276 if (!(encoder->possible_crtcs & (1 << i)))
10277 continue;
83d65738 10278 if (possible_crtc->state->enable)
a459249c
VS
10279 continue;
10280 /* This can occur when applying the pipe A quirk on resume. */
10281 if (to_intel_crtc(possible_crtc)->new_enabled)
10282 continue;
10283
10284 crtc = possible_crtc;
10285 break;
79e53945
JB
10286 }
10287
10288 /*
10289 * If we didn't find an unused CRTC, don't use any.
10290 */
10291 if (!crtc) {
7173188d 10292 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 10293 goto fail_unlock;
79e53945
JB
10294 }
10295
51fd371b
RC
10296 ret = drm_modeset_lock(&crtc->mutex, ctx);
10297 if (ret)
4d02e2de
DV
10298 goto fail_unlock;
10299 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10300 if (ret)
51fd371b 10301 goto fail_unlock;
fc303101
DV
10302 intel_encoder->new_crtc = to_intel_crtc(crtc);
10303 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
10304
10305 intel_crtc = to_intel_crtc(crtc);
412b61d8 10306 intel_crtc->new_enabled = true;
24218aac 10307 old->dpms_mode = connector->dpms;
8261b191 10308 old->load_detect_temp = true;
d2dff872 10309 old->release_fb = NULL;
79e53945 10310
83a57153
ACO
10311 state = drm_atomic_state_alloc(dev);
10312 if (!state)
10313 return false;
10314
10315 state->acquire_ctx = ctx;
10316
944b0c76
ACO
10317 connector_state = drm_atomic_get_connector_state(state, connector);
10318 if (IS_ERR(connector_state)) {
10319 ret = PTR_ERR(connector_state);
10320 goto fail;
10321 }
10322
10323 connector_state->crtc = crtc;
10324 connector_state->best_encoder = &intel_encoder->base;
10325
4be07317
ACO
10326 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10327 if (IS_ERR(crtc_state)) {
10328 ret = PTR_ERR(crtc_state);
10329 goto fail;
10330 }
10331
49d6fa21 10332 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10333
6492711d
CW
10334 if (!mode)
10335 mode = &load_detect_mode;
79e53945 10336
d2dff872
CW
10337 /* We need a framebuffer large enough to accommodate all accesses
10338 * that the plane may generate whilst we perform load detection.
10339 * We can not rely on the fbcon either being present (we get called
10340 * during its initialisation to detect all boot displays, or it may
10341 * not even exist) or that it is large enough to satisfy the
10342 * requested mode.
10343 */
94352cf9
DV
10344 fb = mode_fits_in_fbdev(dev, mode);
10345 if (fb == NULL) {
d2dff872 10346 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10347 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10348 old->release_fb = fb;
d2dff872
CW
10349 } else
10350 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10351 if (IS_ERR(fb)) {
d2dff872 10352 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10353 goto fail;
79e53945 10354 }
79e53945 10355
d3a40d1b
ACO
10356 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10357 if (ret)
10358 goto fail;
10359
8c7b5ccb
ACO
10360 drm_mode_copy(&crtc_state->base.mode, mode);
10361
568c634a 10362 if (intel_set_mode(state)) {
6492711d 10363 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10364 if (old->release_fb)
10365 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10366 goto fail;
79e53945 10367 }
9128b040 10368 crtc->primary->crtc = crtc;
7173188d 10369
79e53945 10370 /* let the connector get through one full cycle before testing */
9d0498a2 10371 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10372 return true;
412b61d8
VS
10373
10374 fail:
83d65738 10375 intel_crtc->new_enabled = crtc->state->enable;
51fd371b 10376fail_unlock:
e5d958ef
ACO
10377 drm_atomic_state_free(state);
10378 state = NULL;
83a57153 10379
51fd371b
RC
10380 if (ret == -EDEADLK) {
10381 drm_modeset_backoff(ctx);
10382 goto retry;
10383 }
10384
412b61d8 10385 return false;
79e53945
JB
10386}
10387
d2434ab7 10388void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10389 struct intel_load_detect_pipe *old,
10390 struct drm_modeset_acquire_ctx *ctx)
79e53945 10391{
83a57153 10392 struct drm_device *dev = connector->dev;
d2434ab7
DV
10393 struct intel_encoder *intel_encoder =
10394 intel_attached_encoder(connector);
4ef69c7a 10395 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10396 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10397 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10398 struct drm_atomic_state *state;
944b0c76 10399 struct drm_connector_state *connector_state;
4be07317 10400 struct intel_crtc_state *crtc_state;
d3a40d1b 10401 int ret;
79e53945 10402
d2dff872 10403 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10404 connector->base.id, connector->name,
8e329a03 10405 encoder->base.id, encoder->name);
d2dff872 10406
8261b191 10407 if (old->load_detect_temp) {
83a57153 10408 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10409 if (!state)
10410 goto fail;
83a57153
ACO
10411
10412 state->acquire_ctx = ctx;
10413
944b0c76
ACO
10414 connector_state = drm_atomic_get_connector_state(state, connector);
10415 if (IS_ERR(connector_state))
10416 goto fail;
10417
4be07317
ACO
10418 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10419 if (IS_ERR(crtc_state))
10420 goto fail;
10421
fc303101
DV
10422 to_intel_connector(connector)->new_encoder = NULL;
10423 intel_encoder->new_crtc = NULL;
412b61d8 10424 intel_crtc->new_enabled = false;
944b0c76
ACO
10425
10426 connector_state->best_encoder = NULL;
10427 connector_state->crtc = NULL;
10428
49d6fa21 10429 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10430
d3a40d1b
ACO
10431 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10432 0, 0);
10433 if (ret)
10434 goto fail;
10435
568c634a 10436 ret = intel_set_mode(state);
2bfb4627
ACO
10437 if (ret)
10438 goto fail;
d2dff872 10439
36206361
DV
10440 if (old->release_fb) {
10441 drm_framebuffer_unregister_private(old->release_fb);
10442 drm_framebuffer_unreference(old->release_fb);
10443 }
d2dff872 10444
0622a53c 10445 return;
79e53945
JB
10446 }
10447
c751ce4f 10448 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10449 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10450 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10451
10452 return;
10453fail:
10454 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10455 drm_atomic_state_free(state);
79e53945
JB
10456}
10457
da4a1efa 10458static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10459 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10460{
10461 struct drm_i915_private *dev_priv = dev->dev_private;
10462 u32 dpll = pipe_config->dpll_hw_state.dpll;
10463
10464 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10465 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10466 else if (HAS_PCH_SPLIT(dev))
10467 return 120000;
10468 else if (!IS_GEN2(dev))
10469 return 96000;
10470 else
10471 return 48000;
10472}
10473
79e53945 10474/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10475static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10476 struct intel_crtc_state *pipe_config)
79e53945 10477{
f1f644dc 10478 struct drm_device *dev = crtc->base.dev;
79e53945 10479 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10480 int pipe = pipe_config->cpu_transcoder;
293623f7 10481 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10482 u32 fp;
10483 intel_clock_t clock;
dccbea3b 10484 int port_clock;
da4a1efa 10485 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10486
10487 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10488 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10489 else
293623f7 10490 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10491
10492 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10493 if (IS_PINEVIEW(dev)) {
10494 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10495 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10496 } else {
10497 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10498 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10499 }
10500
a6c45cf0 10501 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10502 if (IS_PINEVIEW(dev))
10503 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10504 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10505 else
10506 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10507 DPLL_FPA01_P1_POST_DIV_SHIFT);
10508
10509 switch (dpll & DPLL_MODE_MASK) {
10510 case DPLLB_MODE_DAC_SERIAL:
10511 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10512 5 : 10;
10513 break;
10514 case DPLLB_MODE_LVDS:
10515 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10516 7 : 14;
10517 break;
10518 default:
28c97730 10519 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10520 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10521 return;
79e53945
JB
10522 }
10523
ac58c3f0 10524 if (IS_PINEVIEW(dev))
dccbea3b 10525 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10526 else
dccbea3b 10527 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10528 } else {
0fb58223 10529 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10530 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10531
10532 if (is_lvds) {
10533 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10534 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10535
10536 if (lvds & LVDS_CLKB_POWER_UP)
10537 clock.p2 = 7;
10538 else
10539 clock.p2 = 14;
79e53945
JB
10540 } else {
10541 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10542 clock.p1 = 2;
10543 else {
10544 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10545 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10546 }
10547 if (dpll & PLL_P2_DIVIDE_BY_4)
10548 clock.p2 = 4;
10549 else
10550 clock.p2 = 2;
79e53945 10551 }
da4a1efa 10552
dccbea3b 10553 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10554 }
10555
18442d08
VS
10556 /*
10557 * This value includes pixel_multiplier. We will use
241bfc38 10558 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10559 * encoder's get_config() function.
10560 */
dccbea3b 10561 pipe_config->port_clock = port_clock;
f1f644dc
JB
10562}
10563
6878da05
VS
10564int intel_dotclock_calculate(int link_freq,
10565 const struct intel_link_m_n *m_n)
f1f644dc 10566{
f1f644dc
JB
10567 /*
10568 * The calculation for the data clock is:
1041a02f 10569 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10570 * But we want to avoid losing precison if possible, so:
1041a02f 10571 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10572 *
10573 * and the link clock is simpler:
1041a02f 10574 * link_clock = (m * link_clock) / n
f1f644dc
JB
10575 */
10576
6878da05
VS
10577 if (!m_n->link_n)
10578 return 0;
f1f644dc 10579
6878da05
VS
10580 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10581}
f1f644dc 10582
18442d08 10583static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10584 struct intel_crtc_state *pipe_config)
6878da05
VS
10585{
10586 struct drm_device *dev = crtc->base.dev;
79e53945 10587
18442d08
VS
10588 /* read out port_clock from the DPLL */
10589 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10590
f1f644dc 10591 /*
18442d08 10592 * This value does not include pixel_multiplier.
241bfc38 10593 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10594 * agree once we know their relationship in the encoder's
10595 * get_config() function.
79e53945 10596 */
2d112de7 10597 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10598 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10599 &pipe_config->fdi_m_n);
79e53945
JB
10600}
10601
10602/** Returns the currently programmed mode of the given pipe. */
10603struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10604 struct drm_crtc *crtc)
10605{
548f245b 10606 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10607 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10608 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10609 struct drm_display_mode *mode;
5cec258b 10610 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10611 int htot = I915_READ(HTOTAL(cpu_transcoder));
10612 int hsync = I915_READ(HSYNC(cpu_transcoder));
10613 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10614 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10615 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10616
10617 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10618 if (!mode)
10619 return NULL;
10620
f1f644dc
JB
10621 /*
10622 * Construct a pipe_config sufficient for getting the clock info
10623 * back out of crtc_clock_get.
10624 *
10625 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10626 * to use a real value here instead.
10627 */
293623f7 10628 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10629 pipe_config.pixel_multiplier = 1;
293623f7
VS
10630 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10631 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10632 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10633 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10634
773ae034 10635 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10636 mode->hdisplay = (htot & 0xffff) + 1;
10637 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10638 mode->hsync_start = (hsync & 0xffff) + 1;
10639 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10640 mode->vdisplay = (vtot & 0xffff) + 1;
10641 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10642 mode->vsync_start = (vsync & 0xffff) + 1;
10643 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10644
10645 drm_mode_set_name(mode);
79e53945
JB
10646
10647 return mode;
10648}
10649
f047e395
CW
10650void intel_mark_busy(struct drm_device *dev)
10651{
c67a470b
PZ
10652 struct drm_i915_private *dev_priv = dev->dev_private;
10653
f62a0076
CW
10654 if (dev_priv->mm.busy)
10655 return;
10656
43694d69 10657 intel_runtime_pm_get(dev_priv);
c67a470b 10658 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10659 if (INTEL_INFO(dev)->gen >= 6)
10660 gen6_rps_busy(dev_priv);
f62a0076 10661 dev_priv->mm.busy = true;
f047e395
CW
10662}
10663
10664void intel_mark_idle(struct drm_device *dev)
652c393a 10665{
c67a470b 10666 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10667
f62a0076
CW
10668 if (!dev_priv->mm.busy)
10669 return;
10670
10671 dev_priv->mm.busy = false;
10672
3d13ef2e 10673 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10674 gen6_rps_idle(dev->dev_private);
bb4cdd53 10675
43694d69 10676 intel_runtime_pm_put(dev_priv);
652c393a
JB
10677}
10678
79e53945
JB
10679static void intel_crtc_destroy(struct drm_crtc *crtc)
10680{
10681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10682 struct drm_device *dev = crtc->dev;
10683 struct intel_unpin_work *work;
67e77c5a 10684
5e2d7afc 10685 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10686 work = intel_crtc->unpin_work;
10687 intel_crtc->unpin_work = NULL;
5e2d7afc 10688 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10689
10690 if (work) {
10691 cancel_work_sync(&work->work);
10692 kfree(work);
10693 }
79e53945
JB
10694
10695 drm_crtc_cleanup(crtc);
67e77c5a 10696
79e53945
JB
10697 kfree(intel_crtc);
10698}
10699
6b95a207
KH
10700static void intel_unpin_work_fn(struct work_struct *__work)
10701{
10702 struct intel_unpin_work *work =
10703 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10704 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10705 struct drm_device *dev = crtc->base.dev;
7733b49b 10706 struct drm_i915_private *dev_priv = dev->dev_private;
a9ff8714 10707 struct drm_plane *primary = crtc->base.primary;
6b95a207 10708
b4a98e57 10709 mutex_lock(&dev->struct_mutex);
a9ff8714 10710 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10711 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10712
7733b49b 10713 intel_fbc_update(dev_priv);
f06cc1b9
JH
10714
10715 if (work->flip_queued_req)
146d84f0 10716 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10717 mutex_unlock(&dev->struct_mutex);
10718
a9ff8714 10719 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10720 drm_framebuffer_unreference(work->old_fb);
f99d7069 10721
a9ff8714
VS
10722 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10723 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10724
6b95a207
KH
10725 kfree(work);
10726}
10727
1afe3e9d 10728static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10729 struct drm_crtc *crtc)
6b95a207 10730{
6b95a207
KH
10731 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10732 struct intel_unpin_work *work;
6b95a207
KH
10733 unsigned long flags;
10734
10735 /* Ignore early vblank irqs */
10736 if (intel_crtc == NULL)
10737 return;
10738
f326038a
DV
10739 /*
10740 * This is called both by irq handlers and the reset code (to complete
10741 * lost pageflips) so needs the full irqsave spinlocks.
10742 */
6b95a207
KH
10743 spin_lock_irqsave(&dev->event_lock, flags);
10744 work = intel_crtc->unpin_work;
e7d841ca
CW
10745
10746 /* Ensure we don't miss a work->pending update ... */
10747 smp_rmb();
10748
10749 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10750 spin_unlock_irqrestore(&dev->event_lock, flags);
10751 return;
10752 }
10753
d6bbafa1 10754 page_flip_completed(intel_crtc);
0af7e4df 10755
6b95a207 10756 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10757}
10758
1afe3e9d
JB
10759void intel_finish_page_flip(struct drm_device *dev, int pipe)
10760{
fbee40df 10761 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10762 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10763
49b14a5c 10764 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10765}
10766
10767void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10768{
fbee40df 10769 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10770 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10771
49b14a5c 10772 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10773}
10774
75f7f3ec
VS
10775/* Is 'a' after or equal to 'b'? */
10776static bool g4x_flip_count_after_eq(u32 a, u32 b)
10777{
10778 return !((a - b) & 0x80000000);
10779}
10780
10781static bool page_flip_finished(struct intel_crtc *crtc)
10782{
10783 struct drm_device *dev = crtc->base.dev;
10784 struct drm_i915_private *dev_priv = dev->dev_private;
10785
bdfa7542
VS
10786 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10787 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10788 return true;
10789
75f7f3ec
VS
10790 /*
10791 * The relevant registers doen't exist on pre-ctg.
10792 * As the flip done interrupt doesn't trigger for mmio
10793 * flips on gmch platforms, a flip count check isn't
10794 * really needed there. But since ctg has the registers,
10795 * include it in the check anyway.
10796 */
10797 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10798 return true;
10799
10800 /*
10801 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10802 * used the same base address. In that case the mmio flip might
10803 * have completed, but the CS hasn't even executed the flip yet.
10804 *
10805 * A flip count check isn't enough as the CS might have updated
10806 * the base address just after start of vblank, but before we
10807 * managed to process the interrupt. This means we'd complete the
10808 * CS flip too soon.
10809 *
10810 * Combining both checks should get us a good enough result. It may
10811 * still happen that the CS flip has been executed, but has not
10812 * yet actually completed. But in case the base address is the same
10813 * anyway, we don't really care.
10814 */
10815 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10816 crtc->unpin_work->gtt_offset &&
10817 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10818 crtc->unpin_work->flip_count);
10819}
10820
6b95a207
KH
10821void intel_prepare_page_flip(struct drm_device *dev, int plane)
10822{
fbee40df 10823 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10824 struct intel_crtc *intel_crtc =
10825 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10826 unsigned long flags;
10827
f326038a
DV
10828
10829 /*
10830 * This is called both by irq handlers and the reset code (to complete
10831 * lost pageflips) so needs the full irqsave spinlocks.
10832 *
10833 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10834 * generate a page-flip completion irq, i.e. every modeset
10835 * is also accompanied by a spurious intel_prepare_page_flip().
10836 */
6b95a207 10837 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10838 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10839 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10840 spin_unlock_irqrestore(&dev->event_lock, flags);
10841}
10842
eba905b2 10843static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
10844{
10845 /* Ensure that the work item is consistent when activating it ... */
10846 smp_wmb();
10847 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10848 /* and that it is marked active as soon as the irq could fire. */
10849 smp_wmb();
10850}
10851
8c9f3aaf
JB
10852static int intel_gen2_queue_flip(struct drm_device *dev,
10853 struct drm_crtc *crtc,
10854 struct drm_framebuffer *fb,
ed8d1975 10855 struct drm_i915_gem_object *obj,
6258fbe2 10856 struct drm_i915_gem_request *req,
ed8d1975 10857 uint32_t flags)
8c9f3aaf 10858{
6258fbe2 10859 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10861 u32 flip_mask;
10862 int ret;
10863
5fb9de1a 10864 ret = intel_ring_begin(req, 6);
8c9f3aaf 10865 if (ret)
4fa62c89 10866 return ret;
8c9f3aaf
JB
10867
10868 /* Can't queue multiple flips, so wait for the previous
10869 * one to finish before executing the next.
10870 */
10871 if (intel_crtc->plane)
10872 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10873 else
10874 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10875 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10876 intel_ring_emit(ring, MI_NOOP);
10877 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10878 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10879 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10880 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10881 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
10882
10883 intel_mark_page_flip_active(intel_crtc);
83d4092b 10884 return 0;
8c9f3aaf
JB
10885}
10886
10887static int intel_gen3_queue_flip(struct drm_device *dev,
10888 struct drm_crtc *crtc,
10889 struct drm_framebuffer *fb,
ed8d1975 10890 struct drm_i915_gem_object *obj,
6258fbe2 10891 struct drm_i915_gem_request *req,
ed8d1975 10892 uint32_t flags)
8c9f3aaf 10893{
6258fbe2 10894 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10896 u32 flip_mask;
10897 int ret;
10898
5fb9de1a 10899 ret = intel_ring_begin(req, 6);
8c9f3aaf 10900 if (ret)
4fa62c89 10901 return ret;
8c9f3aaf
JB
10902
10903 if (intel_crtc->plane)
10904 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10905 else
10906 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10907 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10908 intel_ring_emit(ring, MI_NOOP);
10909 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10910 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10911 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10912 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10913 intel_ring_emit(ring, MI_NOOP);
10914
e7d841ca 10915 intel_mark_page_flip_active(intel_crtc);
83d4092b 10916 return 0;
8c9f3aaf
JB
10917}
10918
10919static int intel_gen4_queue_flip(struct drm_device *dev,
10920 struct drm_crtc *crtc,
10921 struct drm_framebuffer *fb,
ed8d1975 10922 struct drm_i915_gem_object *obj,
6258fbe2 10923 struct drm_i915_gem_request *req,
ed8d1975 10924 uint32_t flags)
8c9f3aaf 10925{
6258fbe2 10926 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10927 struct drm_i915_private *dev_priv = dev->dev_private;
10928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10929 uint32_t pf, pipesrc;
10930 int ret;
10931
5fb9de1a 10932 ret = intel_ring_begin(req, 4);
8c9f3aaf 10933 if (ret)
4fa62c89 10934 return ret;
8c9f3aaf
JB
10935
10936 /* i965+ uses the linear or tiled offsets from the
10937 * Display Registers (which do not change across a page-flip)
10938 * so we need only reprogram the base address.
10939 */
6d90c952
DV
10940 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10941 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10942 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10943 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10944 obj->tiling_mode);
8c9f3aaf
JB
10945
10946 /* XXX Enabling the panel-fitter across page-flip is so far
10947 * untested on non-native modes, so ignore it for now.
10948 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10949 */
10950 pf = 0;
10951 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10952 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10953
10954 intel_mark_page_flip_active(intel_crtc);
83d4092b 10955 return 0;
8c9f3aaf
JB
10956}
10957
10958static int intel_gen6_queue_flip(struct drm_device *dev,
10959 struct drm_crtc *crtc,
10960 struct drm_framebuffer *fb,
ed8d1975 10961 struct drm_i915_gem_object *obj,
6258fbe2 10962 struct drm_i915_gem_request *req,
ed8d1975 10963 uint32_t flags)
8c9f3aaf 10964{
6258fbe2 10965 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10966 struct drm_i915_private *dev_priv = dev->dev_private;
10967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10968 uint32_t pf, pipesrc;
10969 int ret;
10970
5fb9de1a 10971 ret = intel_ring_begin(req, 4);
8c9f3aaf 10972 if (ret)
4fa62c89 10973 return ret;
8c9f3aaf 10974
6d90c952
DV
10975 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10976 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10977 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10978 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10979
dc257cf1
DV
10980 /* Contrary to the suggestions in the documentation,
10981 * "Enable Panel Fitter" does not seem to be required when page
10982 * flipping with a non-native mode, and worse causes a normal
10983 * modeset to fail.
10984 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10985 */
10986 pf = 0;
8c9f3aaf 10987 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10988 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10989
10990 intel_mark_page_flip_active(intel_crtc);
83d4092b 10991 return 0;
8c9f3aaf
JB
10992}
10993
7c9017e5
JB
10994static int intel_gen7_queue_flip(struct drm_device *dev,
10995 struct drm_crtc *crtc,
10996 struct drm_framebuffer *fb,
ed8d1975 10997 struct drm_i915_gem_object *obj,
6258fbe2 10998 struct drm_i915_gem_request *req,
ed8d1975 10999 uint32_t flags)
7c9017e5 11000{
6258fbe2 11001 struct intel_engine_cs *ring = req->ring;
7c9017e5 11002 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11003 uint32_t plane_bit = 0;
ffe74d75
CW
11004 int len, ret;
11005
eba905b2 11006 switch (intel_crtc->plane) {
cb05d8de
DV
11007 case PLANE_A:
11008 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11009 break;
11010 case PLANE_B:
11011 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11012 break;
11013 case PLANE_C:
11014 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11015 break;
11016 default:
11017 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11018 return -ENODEV;
cb05d8de
DV
11019 }
11020
ffe74d75 11021 len = 4;
f476828a 11022 if (ring->id == RCS) {
ffe74d75 11023 len += 6;
f476828a
DL
11024 /*
11025 * On Gen 8, SRM is now taking an extra dword to accommodate
11026 * 48bits addresses, and we need a NOOP for the batch size to
11027 * stay even.
11028 */
11029 if (IS_GEN8(dev))
11030 len += 2;
11031 }
ffe74d75 11032
f66fab8e
VS
11033 /*
11034 * BSpec MI_DISPLAY_FLIP for IVB:
11035 * "The full packet must be contained within the same cache line."
11036 *
11037 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11038 * cacheline, if we ever start emitting more commands before
11039 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11040 * then do the cacheline alignment, and finally emit the
11041 * MI_DISPLAY_FLIP.
11042 */
bba09b12 11043 ret = intel_ring_cacheline_align(req);
f66fab8e 11044 if (ret)
4fa62c89 11045 return ret;
f66fab8e 11046
5fb9de1a 11047 ret = intel_ring_begin(req, len);
7c9017e5 11048 if (ret)
4fa62c89 11049 return ret;
7c9017e5 11050
ffe74d75
CW
11051 /* Unmask the flip-done completion message. Note that the bspec says that
11052 * we should do this for both the BCS and RCS, and that we must not unmask
11053 * more than one flip event at any time (or ensure that one flip message
11054 * can be sent by waiting for flip-done prior to queueing new flips).
11055 * Experimentation says that BCS works despite DERRMR masking all
11056 * flip-done completion events and that unmasking all planes at once
11057 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11058 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11059 */
11060 if (ring->id == RCS) {
11061 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11062 intel_ring_emit(ring, DERRMR);
11063 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11064 DERRMR_PIPEB_PRI_FLIP_DONE |
11065 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
11066 if (IS_GEN8(dev))
11067 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11068 MI_SRM_LRM_GLOBAL_GTT);
11069 else
11070 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11071 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11072 intel_ring_emit(ring, DERRMR);
11073 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11074 if (IS_GEN8(dev)) {
11075 intel_ring_emit(ring, 0);
11076 intel_ring_emit(ring, MI_NOOP);
11077 }
ffe74d75
CW
11078 }
11079
cb05d8de 11080 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11081 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11082 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11083 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
11084
11085 intel_mark_page_flip_active(intel_crtc);
83d4092b 11086 return 0;
7c9017e5
JB
11087}
11088
84c33a64
SG
11089static bool use_mmio_flip(struct intel_engine_cs *ring,
11090 struct drm_i915_gem_object *obj)
11091{
11092 /*
11093 * This is not being used for older platforms, because
11094 * non-availability of flip done interrupt forces us to use
11095 * CS flips. Older platforms derive flip done using some clever
11096 * tricks involving the flip_pending status bits and vblank irqs.
11097 * So using MMIO flips there would disrupt this mechanism.
11098 */
11099
8e09bf83
CW
11100 if (ring == NULL)
11101 return true;
11102
84c33a64
SG
11103 if (INTEL_INFO(ring->dev)->gen < 5)
11104 return false;
11105
11106 if (i915.use_mmio_flip < 0)
11107 return false;
11108 else if (i915.use_mmio_flip > 0)
11109 return true;
14bf993e
OM
11110 else if (i915.enable_execlists)
11111 return true;
84c33a64 11112 else
b4716185 11113 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11114}
11115
ff944564
DL
11116static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11117{
11118 struct drm_device *dev = intel_crtc->base.dev;
11119 struct drm_i915_private *dev_priv = dev->dev_private;
11120 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11121 const enum pipe pipe = intel_crtc->pipe;
11122 u32 ctl, stride;
11123
11124 ctl = I915_READ(PLANE_CTL(pipe, 0));
11125 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11126 switch (fb->modifier[0]) {
11127 case DRM_FORMAT_MOD_NONE:
11128 break;
11129 case I915_FORMAT_MOD_X_TILED:
ff944564 11130 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11131 break;
11132 case I915_FORMAT_MOD_Y_TILED:
11133 ctl |= PLANE_CTL_TILED_Y;
11134 break;
11135 case I915_FORMAT_MOD_Yf_TILED:
11136 ctl |= PLANE_CTL_TILED_YF;
11137 break;
11138 default:
11139 MISSING_CASE(fb->modifier[0]);
11140 }
ff944564
DL
11141
11142 /*
11143 * The stride is either expressed as a multiple of 64 bytes chunks for
11144 * linear buffers or in number of tiles for tiled buffers.
11145 */
2ebef630
TU
11146 stride = fb->pitches[0] /
11147 intel_fb_stride_alignment(dev, fb->modifier[0],
11148 fb->pixel_format);
ff944564
DL
11149
11150 /*
11151 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11152 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11153 */
11154 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11155 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11156
11157 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11158 POSTING_READ(PLANE_SURF(pipe, 0));
11159}
11160
11161static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
11162{
11163 struct drm_device *dev = intel_crtc->base.dev;
11164 struct drm_i915_private *dev_priv = dev->dev_private;
11165 struct intel_framebuffer *intel_fb =
11166 to_intel_framebuffer(intel_crtc->base.primary->fb);
11167 struct drm_i915_gem_object *obj = intel_fb->obj;
11168 u32 dspcntr;
11169 u32 reg;
11170
84c33a64
SG
11171 reg = DSPCNTR(intel_crtc->plane);
11172 dspcntr = I915_READ(reg);
11173
c5d97472
DL
11174 if (obj->tiling_mode != I915_TILING_NONE)
11175 dspcntr |= DISPPLANE_TILED;
11176 else
11177 dspcntr &= ~DISPPLANE_TILED;
11178
84c33a64
SG
11179 I915_WRITE(reg, dspcntr);
11180
11181 I915_WRITE(DSPSURF(intel_crtc->plane),
11182 intel_crtc->unpin_work->gtt_offset);
11183 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 11184
ff944564
DL
11185}
11186
11187/*
11188 * XXX: This is the temporary way to update the plane registers until we get
11189 * around to using the usual plane update functions for MMIO flips
11190 */
11191static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11192{
11193 struct drm_device *dev = intel_crtc->base.dev;
11194 bool atomic_update;
11195 u32 start_vbl_count;
11196
11197 intel_mark_page_flip_active(intel_crtc);
11198
11199 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11200
11201 if (INTEL_INFO(dev)->gen >= 9)
11202 skl_do_mmio_flip(intel_crtc);
11203 else
11204 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11205 ilk_do_mmio_flip(intel_crtc);
11206
9362c7c5
ACO
11207 if (atomic_update)
11208 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
11209}
11210
9362c7c5 11211static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11212{
b2cfe0ab
CW
11213 struct intel_mmio_flip *mmio_flip =
11214 container_of(work, struct intel_mmio_flip, work);
84c33a64 11215
eed29a5b
DV
11216 if (mmio_flip->req)
11217 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11218 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11219 false, NULL,
11220 &mmio_flip->i915->rps.mmioflips));
84c33a64 11221
b2cfe0ab
CW
11222 intel_do_mmio_flip(mmio_flip->crtc);
11223
eed29a5b 11224 i915_gem_request_unreference__unlocked(mmio_flip->req);
b2cfe0ab 11225 kfree(mmio_flip);
84c33a64
SG
11226}
11227
11228static int intel_queue_mmio_flip(struct drm_device *dev,
11229 struct drm_crtc *crtc,
11230 struct drm_framebuffer *fb,
11231 struct drm_i915_gem_object *obj,
11232 struct intel_engine_cs *ring,
11233 uint32_t flags)
11234{
b2cfe0ab
CW
11235 struct intel_mmio_flip *mmio_flip;
11236
11237 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11238 if (mmio_flip == NULL)
11239 return -ENOMEM;
84c33a64 11240
bcafc4e3 11241 mmio_flip->i915 = to_i915(dev);
eed29a5b 11242 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11243 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11244
b2cfe0ab
CW
11245 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11246 schedule_work(&mmio_flip->work);
84c33a64 11247
84c33a64
SG
11248 return 0;
11249}
11250
8c9f3aaf
JB
11251static int intel_default_queue_flip(struct drm_device *dev,
11252 struct drm_crtc *crtc,
11253 struct drm_framebuffer *fb,
ed8d1975 11254 struct drm_i915_gem_object *obj,
6258fbe2 11255 struct drm_i915_gem_request *req,
ed8d1975 11256 uint32_t flags)
8c9f3aaf
JB
11257{
11258 return -ENODEV;
11259}
11260
d6bbafa1
CW
11261static bool __intel_pageflip_stall_check(struct drm_device *dev,
11262 struct drm_crtc *crtc)
11263{
11264 struct drm_i915_private *dev_priv = dev->dev_private;
11265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11266 struct intel_unpin_work *work = intel_crtc->unpin_work;
11267 u32 addr;
11268
11269 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11270 return true;
11271
11272 if (!work->enable_stall_check)
11273 return false;
11274
11275 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11276 if (work->flip_queued_req &&
11277 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11278 return false;
11279
1e3feefd 11280 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11281 }
11282
1e3feefd 11283 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11284 return false;
11285
11286 /* Potential stall - if we see that the flip has happened,
11287 * assume a missed interrupt. */
11288 if (INTEL_INFO(dev)->gen >= 4)
11289 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11290 else
11291 addr = I915_READ(DSPADDR(intel_crtc->plane));
11292
11293 /* There is a potential issue here with a false positive after a flip
11294 * to the same address. We could address this by checking for a
11295 * non-incrementing frame counter.
11296 */
11297 return addr == work->gtt_offset;
11298}
11299
11300void intel_check_page_flip(struct drm_device *dev, int pipe)
11301{
11302 struct drm_i915_private *dev_priv = dev->dev_private;
11303 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11305 struct intel_unpin_work *work;
f326038a 11306
6c51d46f 11307 WARN_ON(!in_interrupt());
d6bbafa1
CW
11308
11309 if (crtc == NULL)
11310 return;
11311
f326038a 11312 spin_lock(&dev->event_lock);
6ad790c0
CW
11313 work = intel_crtc->unpin_work;
11314 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11315 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11316 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11317 page_flip_completed(intel_crtc);
6ad790c0 11318 work = NULL;
d6bbafa1 11319 }
6ad790c0
CW
11320 if (work != NULL &&
11321 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11322 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11323 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11324}
11325
6b95a207
KH
11326static int intel_crtc_page_flip(struct drm_crtc *crtc,
11327 struct drm_framebuffer *fb,
ed8d1975
KP
11328 struct drm_pending_vblank_event *event,
11329 uint32_t page_flip_flags)
6b95a207
KH
11330{
11331 struct drm_device *dev = crtc->dev;
11332 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11333 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11334 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11336 struct drm_plane *primary = crtc->primary;
a071fa00 11337 enum pipe pipe = intel_crtc->pipe;
6b95a207 11338 struct intel_unpin_work *work;
a4872ba6 11339 struct intel_engine_cs *ring;
cf5d8a46 11340 bool mmio_flip;
91af127f 11341 struct drm_i915_gem_request *request = NULL;
52e68630 11342 int ret;
6b95a207 11343
2ff8fde1
MR
11344 /*
11345 * drm_mode_page_flip_ioctl() should already catch this, but double
11346 * check to be safe. In the future we may enable pageflipping from
11347 * a disabled primary plane.
11348 */
11349 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11350 return -EBUSY;
11351
e6a595d2 11352 /* Can't change pixel format via MI display flips. */
f4510a27 11353 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11354 return -EINVAL;
11355
11356 /*
11357 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11358 * Note that pitch changes could also affect these register.
11359 */
11360 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11361 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11362 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11363 return -EINVAL;
11364
f900db47
CW
11365 if (i915_terminally_wedged(&dev_priv->gpu_error))
11366 goto out_hang;
11367
b14c5679 11368 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11369 if (work == NULL)
11370 return -ENOMEM;
11371
6b95a207 11372 work->event = event;
b4a98e57 11373 work->crtc = crtc;
ab8d6675 11374 work->old_fb = old_fb;
6b95a207
KH
11375 INIT_WORK(&work->work, intel_unpin_work_fn);
11376
87b6b101 11377 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11378 if (ret)
11379 goto free_work;
11380
6b95a207 11381 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11382 spin_lock_irq(&dev->event_lock);
6b95a207 11383 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11384 /* Before declaring the flip queue wedged, check if
11385 * the hardware completed the operation behind our backs.
11386 */
11387 if (__intel_pageflip_stall_check(dev, crtc)) {
11388 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11389 page_flip_completed(intel_crtc);
11390 } else {
11391 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11392 spin_unlock_irq(&dev->event_lock);
468f0b44 11393
d6bbafa1
CW
11394 drm_crtc_vblank_put(crtc);
11395 kfree(work);
11396 return -EBUSY;
11397 }
6b95a207
KH
11398 }
11399 intel_crtc->unpin_work = work;
5e2d7afc 11400 spin_unlock_irq(&dev->event_lock);
6b95a207 11401
b4a98e57
CW
11402 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11403 flush_workqueue(dev_priv->wq);
11404
75dfca80 11405 /* Reference the objects for the scheduled work. */
ab8d6675 11406 drm_framebuffer_reference(work->old_fb);
05394f39 11407 drm_gem_object_reference(&obj->base);
6b95a207 11408
f4510a27 11409 crtc->primary->fb = fb;
afd65eb4 11410 update_state_fb(crtc->primary);
1ed1f968 11411
e1f99ce6 11412 work->pending_flip_obj = obj;
e1f99ce6 11413
89ed88ba
CW
11414 ret = i915_mutex_lock_interruptible(dev);
11415 if (ret)
11416 goto cleanup;
11417
b4a98e57 11418 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11419 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11420
75f7f3ec 11421 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11422 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11423
4fa62c89
VS
11424 if (IS_VALLEYVIEW(dev)) {
11425 ring = &dev_priv->ring[BCS];
ab8d6675 11426 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11427 /* vlv: DISPLAY_FLIP fails to change tiling */
11428 ring = NULL;
48bf5b2d 11429 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11430 ring = &dev_priv->ring[BCS];
4fa62c89 11431 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11432 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11433 if (ring == NULL || ring->id != RCS)
11434 ring = &dev_priv->ring[BCS];
11435 } else {
11436 ring = &dev_priv->ring[RCS];
11437 }
11438
cf5d8a46
CW
11439 mmio_flip = use_mmio_flip(ring, obj);
11440
11441 /* When using CS flips, we want to emit semaphores between rings.
11442 * However, when using mmio flips we will create a task to do the
11443 * synchronisation, so all we want here is to pin the framebuffer
11444 * into the display plane and skip any waits.
11445 */
82bc3b2d 11446 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11447 crtc->primary->state,
91af127f 11448 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11449 if (ret)
11450 goto cleanup_pending;
6b95a207 11451
121920fa
TU
11452 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11453 + intel_crtc->dspaddr_offset;
4fa62c89 11454
cf5d8a46 11455 if (mmio_flip) {
84c33a64
SG
11456 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11457 page_flip_flags);
d6bbafa1
CW
11458 if (ret)
11459 goto cleanup_unpin;
11460
f06cc1b9
JH
11461 i915_gem_request_assign(&work->flip_queued_req,
11462 obj->last_write_req);
d6bbafa1 11463 } else {
6258fbe2
JH
11464 if (!request) {
11465 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11466 if (ret)
11467 goto cleanup_unpin;
11468 }
11469
11470 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11471 page_flip_flags);
11472 if (ret)
11473 goto cleanup_unpin;
11474
6258fbe2 11475 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11476 }
11477
91af127f 11478 if (request)
75289874 11479 i915_add_request_no_flush(request);
91af127f 11480
1e3feefd 11481 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11482 work->enable_stall_check = true;
4fa62c89 11483
ab8d6675 11484 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11485 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11486 mutex_unlock(&dev->struct_mutex);
a071fa00 11487
7733b49b 11488 intel_fbc_disable(dev_priv);
a9ff8714
VS
11489 intel_frontbuffer_flip_prepare(dev,
11490 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11491
e5510fac
JB
11492 trace_i915_flip_request(intel_crtc->plane, obj);
11493
6b95a207 11494 return 0;
96b099fd 11495
4fa62c89 11496cleanup_unpin:
82bc3b2d 11497 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11498cleanup_pending:
91af127f
JH
11499 if (request)
11500 i915_gem_request_cancel(request);
b4a98e57 11501 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11502 mutex_unlock(&dev->struct_mutex);
11503cleanup:
f4510a27 11504 crtc->primary->fb = old_fb;
afd65eb4 11505 update_state_fb(crtc->primary);
89ed88ba
CW
11506
11507 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11508 drm_framebuffer_unreference(work->old_fb);
96b099fd 11509
5e2d7afc 11510 spin_lock_irq(&dev->event_lock);
96b099fd 11511 intel_crtc->unpin_work = NULL;
5e2d7afc 11512 spin_unlock_irq(&dev->event_lock);
96b099fd 11513
87b6b101 11514 drm_crtc_vblank_put(crtc);
7317c75e 11515free_work:
96b099fd
CW
11516 kfree(work);
11517
f900db47 11518 if (ret == -EIO) {
02e0efb5
ML
11519 struct drm_atomic_state *state;
11520 struct drm_plane_state *plane_state;
11521
f900db47 11522out_hang:
02e0efb5
ML
11523 state = drm_atomic_state_alloc(dev);
11524 if (!state)
11525 return -ENOMEM;
11526 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11527
11528retry:
11529 plane_state = drm_atomic_get_plane_state(state, primary);
11530 ret = PTR_ERR_OR_ZERO(plane_state);
11531 if (!ret) {
11532 drm_atomic_set_fb_for_plane(plane_state, fb);
11533
11534 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11535 if (!ret)
11536 ret = drm_atomic_commit(state);
11537 }
11538
11539 if (ret == -EDEADLK) {
11540 drm_modeset_backoff(state->acquire_ctx);
11541 drm_atomic_state_clear(state);
11542 goto retry;
11543 }
11544
11545 if (ret)
11546 drm_atomic_state_free(state);
11547
f0d3dad3 11548 if (ret == 0 && event) {
5e2d7afc 11549 spin_lock_irq(&dev->event_lock);
a071fa00 11550 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11551 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11552 }
f900db47 11553 }
96b099fd 11554 return ret;
6b95a207
KH
11555}
11556
da20eabd
ML
11557
11558/**
11559 * intel_wm_need_update - Check whether watermarks need updating
11560 * @plane: drm plane
11561 * @state: new plane state
11562 *
11563 * Check current plane state versus the new one to determine whether
11564 * watermarks need to be recalculated.
11565 *
11566 * Returns true or false.
11567 */
11568static bool intel_wm_need_update(struct drm_plane *plane,
11569 struct drm_plane_state *state)
11570{
11571 /* Update watermarks on tiling changes. */
11572 if (!plane->state->fb || !state->fb ||
11573 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11574 plane->state->rotation != state->rotation)
11575 return true;
11576
11577 if (plane->state->crtc_w != state->crtc_w)
11578 return true;
11579
11580 return false;
11581}
11582
11583int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11584 struct drm_plane_state *plane_state)
11585{
11586 struct drm_crtc *crtc = crtc_state->crtc;
11587 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11588 struct drm_plane *plane = plane_state->plane;
11589 struct drm_device *dev = crtc->dev;
11590 struct drm_i915_private *dev_priv = dev->dev_private;
11591 struct intel_plane_state *old_plane_state =
11592 to_intel_plane_state(plane->state);
11593 int idx = intel_crtc->base.base.id, ret;
11594 int i = drm_plane_index(plane);
11595 bool mode_changed = needs_modeset(crtc_state);
11596 bool was_crtc_enabled = crtc->state->active;
11597 bool is_crtc_enabled = crtc_state->active;
11598
11599 bool turn_off, turn_on, visible, was_visible;
11600 struct drm_framebuffer *fb = plane_state->fb;
11601
11602 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11603 plane->type != DRM_PLANE_TYPE_CURSOR) {
11604 ret = skl_update_scaler_plane(
11605 to_intel_crtc_state(crtc_state),
11606 to_intel_plane_state(plane_state));
11607 if (ret)
11608 return ret;
11609 }
11610
11611 /*
11612 * Disabling a plane is always okay; we just need to update
11613 * fb tracking in a special way since cleanup_fb() won't
11614 * get called by the plane helpers.
11615 */
11616 if (old_plane_state->base.fb && !fb)
11617 intel_crtc->atomic.disabled_planes |= 1 << i;
11618
da20eabd
ML
11619 was_visible = old_plane_state->visible;
11620 visible = to_intel_plane_state(plane_state)->visible;
11621
11622 if (!was_crtc_enabled && WARN_ON(was_visible))
11623 was_visible = false;
11624
11625 if (!is_crtc_enabled && WARN_ON(visible))
11626 visible = false;
11627
11628 if (!was_visible && !visible)
11629 return 0;
11630
11631 turn_off = was_visible && (!visible || mode_changed);
11632 turn_on = visible && (!was_visible || mode_changed);
11633
11634 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11635 plane->base.id, fb ? fb->base.id : -1);
11636
11637 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11638 plane->base.id, was_visible, visible,
11639 turn_off, turn_on, mode_changed);
11640
852eb00d 11641 if (turn_on) {
f015c551 11642 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11643 /* must disable cxsr around plane enable/disable */
11644 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11645 intel_crtc->atomic.disable_cxsr = true;
11646 /* to potentially re-enable cxsr */
11647 intel_crtc->atomic.wait_vblank = true;
11648 intel_crtc->atomic.update_wm_post = true;
11649 }
11650 } else if (turn_off) {
f015c551 11651 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11652 /* must disable cxsr around plane enable/disable */
11653 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11654 if (is_crtc_enabled)
11655 intel_crtc->atomic.wait_vblank = true;
11656 intel_crtc->atomic.disable_cxsr = true;
11657 }
11658 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11659 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11660 }
da20eabd 11661
a9ff8714
VS
11662 if (visible)
11663 intel_crtc->atomic.fb_bits |=
11664 to_intel_plane(plane)->frontbuffer_bit;
11665
da20eabd
ML
11666 switch (plane->type) {
11667 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11668 intel_crtc->atomic.wait_for_flips = true;
11669 intel_crtc->atomic.pre_disable_primary = turn_off;
11670 intel_crtc->atomic.post_enable_primary = turn_on;
11671
066cf55b
RV
11672 if (turn_off) {
11673 /*
11674 * FIXME: Actually if we will still have any other
11675 * plane enabled on the pipe we could let IPS enabled
11676 * still, but for now lets consider that when we make
11677 * primary invisible by setting DSPCNTR to 0 on
11678 * update_primary_plane function IPS needs to be
11679 * disable.
11680 */
11681 intel_crtc->atomic.disable_ips = true;
11682
da20eabd 11683 intel_crtc->atomic.disable_fbc = true;
066cf55b 11684 }
da20eabd
ML
11685
11686 /*
11687 * FBC does not work on some platforms for rotated
11688 * planes, so disable it when rotation is not 0 and
11689 * update it when rotation is set back to 0.
11690 *
11691 * FIXME: This is redundant with the fbc update done in
11692 * the primary plane enable function except that that
11693 * one is done too late. We eventually need to unify
11694 * this.
11695 */
11696
11697 if (visible &&
11698 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11699 dev_priv->fbc.crtc == intel_crtc &&
11700 plane_state->rotation != BIT(DRM_ROTATE_0))
11701 intel_crtc->atomic.disable_fbc = true;
11702
11703 /*
11704 * BDW signals flip done immediately if the plane
11705 * is disabled, even if the plane enable is already
11706 * armed to occur at the next vblank :(
11707 */
11708 if (turn_on && IS_BROADWELL(dev))
11709 intel_crtc->atomic.wait_vblank = true;
11710
11711 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11712 break;
11713 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11714 break;
11715 case DRM_PLANE_TYPE_OVERLAY:
d032ffa0 11716 if (turn_off && !mode_changed) {
da20eabd
ML
11717 intel_crtc->atomic.wait_vblank = true;
11718 intel_crtc->atomic.update_sprite_watermarks |=
11719 1 << i;
11720 }
da20eabd
ML
11721 }
11722 return 0;
11723}
11724
6d3a1ce7
ML
11725static bool encoders_cloneable(const struct intel_encoder *a,
11726 const struct intel_encoder *b)
11727{
11728 /* masks could be asymmetric, so check both ways */
11729 return a == b || (a->cloneable & (1 << b->type) &&
11730 b->cloneable & (1 << a->type));
11731}
11732
11733static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11734 struct intel_crtc *crtc,
11735 struct intel_encoder *encoder)
11736{
11737 struct intel_encoder *source_encoder;
11738 struct drm_connector *connector;
11739 struct drm_connector_state *connector_state;
11740 int i;
11741
11742 for_each_connector_in_state(state, connector, connector_state, i) {
11743 if (connector_state->crtc != &crtc->base)
11744 continue;
11745
11746 source_encoder =
11747 to_intel_encoder(connector_state->best_encoder);
11748 if (!encoders_cloneable(encoder, source_encoder))
11749 return false;
11750 }
11751
11752 return true;
11753}
11754
11755static bool check_encoder_cloning(struct drm_atomic_state *state,
11756 struct intel_crtc *crtc)
11757{
11758 struct intel_encoder *encoder;
11759 struct drm_connector *connector;
11760 struct drm_connector_state *connector_state;
11761 int i;
11762
11763 for_each_connector_in_state(state, connector, connector_state, i) {
11764 if (connector_state->crtc != &crtc->base)
11765 continue;
11766
11767 encoder = to_intel_encoder(connector_state->best_encoder);
11768 if (!check_single_encoder_cloning(state, crtc, encoder))
11769 return false;
11770 }
11771
11772 return true;
11773}
11774
d032ffa0
ML
11775static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11776 struct drm_crtc_state *crtc_state)
11777{
11778 struct intel_crtc_state *pipe_config =
11779 to_intel_crtc_state(crtc_state);
11780 struct drm_plane *p;
11781 unsigned visible_mask = 0;
11782
11783 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11784 struct drm_plane_state *plane_state =
11785 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11786
11787 if (WARN_ON(!plane_state))
11788 continue;
11789
11790 if (!plane_state->fb)
11791 crtc_state->plane_mask &=
11792 ~(1 << drm_plane_index(p));
11793 else if (to_intel_plane_state(plane_state)->visible)
11794 visible_mask |= 1 << drm_plane_index(p);
11795 }
11796
11797 if (!visible_mask)
11798 return;
11799
11800 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11801}
11802
6d3a1ce7
ML
11803static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11804 struct drm_crtc_state *crtc_state)
11805{
cf5a15be 11806 struct drm_device *dev = crtc->dev;
ad421372 11807 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11809 struct intel_crtc_state *pipe_config =
11810 to_intel_crtc_state(crtc_state);
6d3a1ce7 11811 struct drm_atomic_state *state = crtc_state->state;
ad421372 11812 int ret, idx = crtc->base.id;
6d3a1ce7
ML
11813 bool mode_changed = needs_modeset(crtc_state);
11814
11815 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11816 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11817 return -EINVAL;
11818 }
11819
11820 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11821 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11822 idx, crtc->state->active, intel_crtc->active);
11823
d032ffa0
ML
11824 /* plane mask is fixed up after all initial planes are calculated */
11825 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11826 intel_crtc_check_initial_planes(crtc, crtc_state);
11827
852eb00d
VS
11828 if (mode_changed && !crtc_state->active)
11829 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11830
ad421372
ML
11831 if (mode_changed && crtc_state->enable &&
11832 dev_priv->display.crtc_compute_clock &&
11833 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11834 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11835 pipe_config);
11836 if (ret)
11837 return ret;
11838 }
11839
e435d6e5
ML
11840 ret = 0;
11841 if (INTEL_INFO(dev)->gen >= 9) {
11842 if (mode_changed)
11843 ret = skl_update_scaler_crtc(pipe_config);
11844
11845 if (!ret)
11846 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11847 pipe_config);
11848 }
11849
11850 return ret;
6d3a1ce7
ML
11851}
11852
65b38e0d 11853static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11854 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11855 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11856 .atomic_begin = intel_begin_crtc_commit,
11857 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11858 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11859};
11860
9a935856
DV
11861/**
11862 * intel_modeset_update_staged_output_state
11863 *
11864 * Updates the staged output configuration state, e.g. after we've read out the
11865 * current hw state.
11866 */
11867static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 11868{
7668851f 11869 struct intel_crtc *crtc;
9a935856
DV
11870 struct intel_encoder *encoder;
11871 struct intel_connector *connector;
f6e5b160 11872
3a3371ff 11873 for_each_intel_connector(dev, connector) {
9a935856
DV
11874 connector->new_encoder =
11875 to_intel_encoder(connector->base.encoder);
11876 }
f6e5b160 11877
b2784e15 11878 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11879 encoder->new_crtc =
11880 to_intel_crtc(encoder->base.crtc);
11881 }
7668851f 11882
d3fcc808 11883 for_each_intel_crtc(dev, crtc) {
83d65738 11884 crtc->new_enabled = crtc->base.state->enable;
7668851f 11885 }
f6e5b160
CW
11886}
11887
d29b2f9d
ACO
11888/* Transitional helper to copy current connector/encoder state to
11889 * connector->state. This is needed so that code that is partially
11890 * converted to atomic does the right thing.
11891 */
11892static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11893{
11894 struct intel_connector *connector;
11895
11896 for_each_intel_connector(dev, connector) {
11897 if (connector->base.encoder) {
11898 connector->base.state->best_encoder =
11899 connector->base.encoder;
11900 connector->base.state->crtc =
11901 connector->base.encoder->crtc;
11902 } else {
11903 connector->base.state->best_encoder = NULL;
11904 connector->base.state->crtc = NULL;
11905 }
11906 }
11907}
11908
050f7aeb 11909static void
eba905b2 11910connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11911 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11912{
11913 int bpp = pipe_config->pipe_bpp;
11914
11915 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11916 connector->base.base.id,
c23cc417 11917 connector->base.name);
050f7aeb
DV
11918
11919 /* Don't use an invalid EDID bpc value */
11920 if (connector->base.display_info.bpc &&
11921 connector->base.display_info.bpc * 3 < bpp) {
11922 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11923 bpp, connector->base.display_info.bpc*3);
11924 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11925 }
11926
11927 /* Clamp bpp to 8 on screens without EDID 1.4 */
11928 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11929 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11930 bpp);
11931 pipe_config->pipe_bpp = 24;
11932 }
11933}
11934
4e53c2e0 11935static int
050f7aeb 11936compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11937 struct intel_crtc_state *pipe_config)
4e53c2e0 11938{
050f7aeb 11939 struct drm_device *dev = crtc->base.dev;
1486017f 11940 struct drm_atomic_state *state;
da3ced29
ACO
11941 struct drm_connector *connector;
11942 struct drm_connector_state *connector_state;
1486017f 11943 int bpp, i;
4e53c2e0 11944
d328c9d7 11945 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11946 bpp = 10*3;
d328c9d7
DV
11947 else if (INTEL_INFO(dev)->gen >= 5)
11948 bpp = 12*3;
11949 else
11950 bpp = 8*3;
11951
4e53c2e0 11952
4e53c2e0
DV
11953 pipe_config->pipe_bpp = bpp;
11954
1486017f
ACO
11955 state = pipe_config->base.state;
11956
4e53c2e0 11957 /* Clamp display bpp to EDID value */
da3ced29
ACO
11958 for_each_connector_in_state(state, connector, connector_state, i) {
11959 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11960 continue;
11961
da3ced29
ACO
11962 connected_sink_compute_bpp(to_intel_connector(connector),
11963 pipe_config);
4e53c2e0
DV
11964 }
11965
11966 return bpp;
11967}
11968
644db711
DV
11969static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11970{
11971 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11972 "type: 0x%x flags: 0x%x\n",
1342830c 11973 mode->crtc_clock,
644db711
DV
11974 mode->crtc_hdisplay, mode->crtc_hsync_start,
11975 mode->crtc_hsync_end, mode->crtc_htotal,
11976 mode->crtc_vdisplay, mode->crtc_vsync_start,
11977 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11978}
11979
c0b03411 11980static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11981 struct intel_crtc_state *pipe_config,
c0b03411
DV
11982 const char *context)
11983{
6a60cd87
CK
11984 struct drm_device *dev = crtc->base.dev;
11985 struct drm_plane *plane;
11986 struct intel_plane *intel_plane;
11987 struct intel_plane_state *state;
11988 struct drm_framebuffer *fb;
11989
11990 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11991 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11992
11993 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11994 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11995 pipe_config->pipe_bpp, pipe_config->dither);
11996 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11997 pipe_config->has_pch_encoder,
11998 pipe_config->fdi_lanes,
11999 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12000 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12001 pipe_config->fdi_m_n.tu);
eb14cb74
VS
12002 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12003 pipe_config->has_dp_encoder,
12004 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12005 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12006 pipe_config->dp_m_n.tu);
b95af8be
VK
12007
12008 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
12009 pipe_config->has_dp_encoder,
12010 pipe_config->dp_m2_n2.gmch_m,
12011 pipe_config->dp_m2_n2.gmch_n,
12012 pipe_config->dp_m2_n2.link_m,
12013 pipe_config->dp_m2_n2.link_n,
12014 pipe_config->dp_m2_n2.tu);
12015
55072d19
DV
12016 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12017 pipe_config->has_audio,
12018 pipe_config->has_infoframe);
12019
c0b03411 12020 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 12021 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 12022 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
12023 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12024 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12025 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12026 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12027 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12028 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12029 crtc->num_scalers,
12030 pipe_config->scaler_state.scaler_users,
12031 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12032 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12033 pipe_config->gmch_pfit.control,
12034 pipe_config->gmch_pfit.pgm_ratios,
12035 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12036 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12037 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12038 pipe_config->pch_pfit.size,
12039 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12040 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12041 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12042
415ff0f6 12043 if (IS_BROXTON(dev)) {
05712c15 12044 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12045 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12046 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12047 pipe_config->ddi_pll_sel,
12048 pipe_config->dpll_hw_state.ebb0,
05712c15 12049 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12050 pipe_config->dpll_hw_state.pll0,
12051 pipe_config->dpll_hw_state.pll1,
12052 pipe_config->dpll_hw_state.pll2,
12053 pipe_config->dpll_hw_state.pll3,
12054 pipe_config->dpll_hw_state.pll6,
12055 pipe_config->dpll_hw_state.pll8,
05712c15 12056 pipe_config->dpll_hw_state.pll9,
c8453338 12057 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
12058 pipe_config->dpll_hw_state.pcsdw12);
12059 } else if (IS_SKYLAKE(dev)) {
12060 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12061 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12062 pipe_config->ddi_pll_sel,
12063 pipe_config->dpll_hw_state.ctrl1,
12064 pipe_config->dpll_hw_state.cfgcr1,
12065 pipe_config->dpll_hw_state.cfgcr2);
12066 } else if (HAS_DDI(dev)) {
12067 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12068 pipe_config->ddi_pll_sel,
12069 pipe_config->dpll_hw_state.wrpll);
12070 } else {
12071 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12072 "fp0: 0x%x, fp1: 0x%x\n",
12073 pipe_config->dpll_hw_state.dpll,
12074 pipe_config->dpll_hw_state.dpll_md,
12075 pipe_config->dpll_hw_state.fp0,
12076 pipe_config->dpll_hw_state.fp1);
12077 }
12078
6a60cd87
CK
12079 DRM_DEBUG_KMS("planes on this crtc\n");
12080 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12081 intel_plane = to_intel_plane(plane);
12082 if (intel_plane->pipe != crtc->pipe)
12083 continue;
12084
12085 state = to_intel_plane_state(plane->state);
12086 fb = state->base.fb;
12087 if (!fb) {
12088 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12089 "disabled, scaler_id = %d\n",
12090 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12091 plane->base.id, intel_plane->pipe,
12092 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12093 drm_plane_index(plane), state->scaler_id);
12094 continue;
12095 }
12096
12097 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12098 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12099 plane->base.id, intel_plane->pipe,
12100 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12101 drm_plane_index(plane));
12102 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12103 fb->base.id, fb->width, fb->height, fb->pixel_format);
12104 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12105 state->scaler_id,
12106 state->src.x1 >> 16, state->src.y1 >> 16,
12107 drm_rect_width(&state->src) >> 16,
12108 drm_rect_height(&state->src) >> 16,
12109 state->dst.x1, state->dst.y1,
12110 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12111 }
c0b03411
DV
12112}
12113
5448a00d 12114static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12115{
5448a00d
ACO
12116 struct drm_device *dev = state->dev;
12117 struct intel_encoder *encoder;
da3ced29 12118 struct drm_connector *connector;
5448a00d 12119 struct drm_connector_state *connector_state;
00f0b378 12120 unsigned int used_ports = 0;
5448a00d 12121 int i;
00f0b378
VS
12122
12123 /*
12124 * Walk the connector list instead of the encoder
12125 * list to detect the problem on ddi platforms
12126 * where there's just one encoder per digital port.
12127 */
da3ced29 12128 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12129 if (!connector_state->best_encoder)
00f0b378
VS
12130 continue;
12131
5448a00d
ACO
12132 encoder = to_intel_encoder(connector_state->best_encoder);
12133
12134 WARN_ON(!connector_state->crtc);
00f0b378
VS
12135
12136 switch (encoder->type) {
12137 unsigned int port_mask;
12138 case INTEL_OUTPUT_UNKNOWN:
12139 if (WARN_ON(!HAS_DDI(dev)))
12140 break;
12141 case INTEL_OUTPUT_DISPLAYPORT:
12142 case INTEL_OUTPUT_HDMI:
12143 case INTEL_OUTPUT_EDP:
12144 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12145
12146 /* the same port mustn't appear more than once */
12147 if (used_ports & port_mask)
12148 return false;
12149
12150 used_ports |= port_mask;
12151 default:
12152 break;
12153 }
12154 }
12155
12156 return true;
12157}
12158
83a57153
ACO
12159static void
12160clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12161{
12162 struct drm_crtc_state tmp_state;
663a3640 12163 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12164 struct intel_dpll_hw_state dpll_hw_state;
12165 enum intel_dpll_id shared_dpll;
8504c74c 12166 uint32_t ddi_pll_sel;
83a57153 12167
7546a384
ACO
12168 /* FIXME: before the switch to atomic started, a new pipe_config was
12169 * kzalloc'd. Code that depends on any field being zero should be
12170 * fixed, so that the crtc_state can be safely duplicated. For now,
12171 * only fields that are know to not cause problems are preserved. */
12172
83a57153 12173 tmp_state = crtc_state->base;
663a3640 12174 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12175 shared_dpll = crtc_state->shared_dpll;
12176 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12177 ddi_pll_sel = crtc_state->ddi_pll_sel;
4978cc93 12178
83a57153 12179 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12180
83a57153 12181 crtc_state->base = tmp_state;
663a3640 12182 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12183 crtc_state->shared_dpll = shared_dpll;
12184 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12185 crtc_state->ddi_pll_sel = ddi_pll_sel;
83a57153
ACO
12186}
12187
548ee15b 12188static int
b8cecdf5 12189intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12190 struct intel_crtc_state *pipe_config)
ee7b9f93 12191{
b359283a 12192 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12193 struct intel_encoder *encoder;
da3ced29 12194 struct drm_connector *connector;
0b901879 12195 struct drm_connector_state *connector_state;
d328c9d7 12196 int base_bpp, ret = -EINVAL;
0b901879 12197 int i;
e29c22c0 12198 bool retry = true;
ee7b9f93 12199
83a57153 12200 clear_intel_crtc_state(pipe_config);
7758a113 12201
e143a21c
DV
12202 pipe_config->cpu_transcoder =
12203 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12204
2960bc9c
ID
12205 /*
12206 * Sanitize sync polarity flags based on requested ones. If neither
12207 * positive or negative polarity is requested, treat this as meaning
12208 * negative polarity.
12209 */
2d112de7 12210 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12211 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12212 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12213
2d112de7 12214 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12215 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12216 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12217
050f7aeb
DV
12218 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12219 * plane pixel format and any sink constraints into account. Returns the
12220 * source plane bpp so that dithering can be selected on mismatches
12221 * after encoders and crtc also have had their say. */
d328c9d7
DV
12222 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12223 pipe_config);
12224 if (base_bpp < 0)
4e53c2e0
DV
12225 goto fail;
12226
e41a56be
VS
12227 /*
12228 * Determine the real pipe dimensions. Note that stereo modes can
12229 * increase the actual pipe size due to the frame doubling and
12230 * insertion of additional space for blanks between the frame. This
12231 * is stored in the crtc timings. We use the requested mode to do this
12232 * computation to clearly distinguish it from the adjusted mode, which
12233 * can be changed by the connectors in the below retry loop.
12234 */
2d112de7 12235 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12236 &pipe_config->pipe_src_w,
12237 &pipe_config->pipe_src_h);
e41a56be 12238
e29c22c0 12239encoder_retry:
ef1b460d 12240 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12241 pipe_config->port_clock = 0;
ef1b460d 12242 pipe_config->pixel_multiplier = 1;
ff9a6750 12243
135c81b8 12244 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12245 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12246 CRTC_STEREO_DOUBLE);
135c81b8 12247
7758a113
DV
12248 /* Pass our mode to the connectors and the CRTC to give them a chance to
12249 * adjust it according to limitations or connector properties, and also
12250 * a chance to reject the mode entirely.
47f1c6c9 12251 */
da3ced29 12252 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12253 if (connector_state->crtc != crtc)
7758a113 12254 continue;
7ae89233 12255
0b901879
ACO
12256 encoder = to_intel_encoder(connector_state->best_encoder);
12257
efea6e8e
DV
12258 if (!(encoder->compute_config(encoder, pipe_config))) {
12259 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12260 goto fail;
12261 }
ee7b9f93 12262 }
47f1c6c9 12263
ff9a6750
DV
12264 /* Set default port clock if not overwritten by the encoder. Needs to be
12265 * done afterwards in case the encoder adjusts the mode. */
12266 if (!pipe_config->port_clock)
2d112de7 12267 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12268 * pipe_config->pixel_multiplier;
ff9a6750 12269
a43f6e0f 12270 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12271 if (ret < 0) {
7758a113
DV
12272 DRM_DEBUG_KMS("CRTC fixup failed\n");
12273 goto fail;
ee7b9f93 12274 }
e29c22c0
DV
12275
12276 if (ret == RETRY) {
12277 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12278 ret = -EINVAL;
12279 goto fail;
12280 }
12281
12282 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12283 retry = false;
12284 goto encoder_retry;
12285 }
12286
d328c9d7 12287 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
4e53c2e0 12288 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12289 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12290
cdba954e
ACO
12291 /* Check if we need to force a modeset */
12292 if (pipe_config->has_audio !=
85a96e7a 12293 to_intel_crtc_state(crtc->state)->has_audio) {
cdba954e 12294 pipe_config->base.mode_changed = true;
85a96e7a
ML
12295 ret = drm_atomic_add_affected_planes(state, crtc);
12296 }
cdba954e
ACO
12297
12298 /*
12299 * Note we have an issue here with infoframes: current code
12300 * only updates them on the full mode set path per hw
12301 * requirements. So here we should be checking for any
12302 * required changes and forcing a mode set.
12303 */
7758a113 12304fail:
548ee15b 12305 return ret;
ee7b9f93 12306}
47f1c6c9 12307
ea9d758d 12308static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 12309{
ea9d758d 12310 struct drm_encoder *encoder;
f6e5b160 12311 struct drm_device *dev = crtc->dev;
f6e5b160 12312
ea9d758d
DV
12313 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12314 if (encoder->crtc == crtc)
12315 return true;
12316
12317 return false;
12318}
12319
12320static void
0a9ab303 12321intel_modeset_update_state(struct drm_atomic_state *state)
ea9d758d 12322{
0a9ab303 12323 struct drm_device *dev = state->dev;
ea9d758d 12324 struct intel_encoder *intel_encoder;
0a9ab303
ACO
12325 struct drm_crtc *crtc;
12326 struct drm_crtc_state *crtc_state;
ea9d758d 12327 struct drm_connector *connector;
8a75d157 12328 int i;
ea9d758d 12329
de419ab6 12330 intel_shared_dpll_commit(state);
ba41c0de 12331
b2784e15 12332 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
12333 if (!intel_encoder->base.crtc)
12334 continue;
12335
69024de8
ML
12336 crtc = intel_encoder->base.crtc;
12337 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12338 if (!crtc_state || !needs_modeset(crtc->state))
12339 continue;
ea9d758d 12340
69024de8 12341 intel_encoder->connectors_active = false;
ea9d758d
DV
12342 }
12343
3cb480bc 12344 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
f7217905 12345 intel_modeset_update_staged_output_state(state->dev);
ea9d758d 12346
7668851f 12347 /* Double check state. */
8a75d157 12348 for_each_crtc_in_state(state, crtc, crtc_state, i) {
0a9ab303 12349 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
3cb480bc
ML
12350
12351 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12352
12353 /* Update hwmode for vblank functions */
12354 if (crtc->state->active)
12355 crtc->hwmode = crtc->state->adjusted_mode;
12356 else
12357 crtc->hwmode.crtc_clock = 0;
ea9d758d
DV
12358 }
12359
12360 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12361 if (!connector->encoder || !connector->encoder->crtc)
12362 continue;
12363
69024de8
ML
12364 crtc = connector->encoder->crtc;
12365 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12366 if (!crtc_state || !needs_modeset(crtc->state))
12367 continue;
ea9d758d 12368
53d9f4e9 12369 if (crtc->state->active) {
69024de8
ML
12370 struct drm_property *dpms_property =
12371 dev->mode_config.dpms_property;
68d34720 12372
69024de8
ML
12373 connector->dpms = DRM_MODE_DPMS_ON;
12374 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
ea9d758d 12375
69024de8
ML
12376 intel_encoder = to_intel_encoder(connector->encoder);
12377 intel_encoder->connectors_active = true;
12378 } else
12379 connector->dpms = DRM_MODE_DPMS_OFF;
ea9d758d 12380 }
ea9d758d
DV
12381}
12382
3bd26263 12383static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12384{
3bd26263 12385 int diff;
f1f644dc
JB
12386
12387 if (clock1 == clock2)
12388 return true;
12389
12390 if (!clock1 || !clock2)
12391 return false;
12392
12393 diff = abs(clock1 - clock2);
12394
12395 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12396 return true;
12397
12398 return false;
12399}
12400
25c5b266
DV
12401#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12402 list_for_each_entry((intel_crtc), \
12403 &(dev)->mode_config.crtc_list, \
12404 base.head) \
0973f18f 12405 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12406
0e8ffe1b 12407static bool
2fa2fe9a 12408intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
12409 struct intel_crtc_state *current_config,
12410 struct intel_crtc_state *pipe_config)
0e8ffe1b 12411{
66e985c0
DV
12412#define PIPE_CONF_CHECK_X(name) \
12413 if (current_config->name != pipe_config->name) { \
12414 DRM_ERROR("mismatch in " #name " " \
12415 "(expected 0x%08x, found 0x%08x)\n", \
12416 current_config->name, \
12417 pipe_config->name); \
12418 return false; \
12419 }
12420
08a24034
DV
12421#define PIPE_CONF_CHECK_I(name) \
12422 if (current_config->name != pipe_config->name) { \
12423 DRM_ERROR("mismatch in " #name " " \
12424 "(expected %i, found %i)\n", \
12425 current_config->name, \
12426 pipe_config->name); \
12427 return false; \
88adfff1
DV
12428 }
12429
b95af8be
VK
12430/* This is required for BDW+ where there is only one set of registers for
12431 * switching between high and low RR.
12432 * This macro can be used whenever a comparison has to be made between one
12433 * hw state and multiple sw state variables.
12434 */
12435#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12436 if ((current_config->name != pipe_config->name) && \
12437 (current_config->alt_name != pipe_config->name)) { \
12438 DRM_ERROR("mismatch in " #name " " \
12439 "(expected %i or %i, found %i)\n", \
12440 current_config->name, \
12441 current_config->alt_name, \
12442 pipe_config->name); \
12443 return false; \
12444 }
12445
1bd1bd80
DV
12446#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12447 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 12448 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12449 "(expected %i, found %i)\n", \
12450 current_config->name & (mask), \
12451 pipe_config->name & (mask)); \
12452 return false; \
12453 }
12454
5e550656
VS
12455#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12456 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12457 DRM_ERROR("mismatch in " #name " " \
12458 "(expected %i, found %i)\n", \
12459 current_config->name, \
12460 pipe_config->name); \
12461 return false; \
12462 }
12463
bb760063
DV
12464#define PIPE_CONF_QUIRK(quirk) \
12465 ((current_config->quirks | pipe_config->quirks) & (quirk))
12466
eccb140b
DV
12467 PIPE_CONF_CHECK_I(cpu_transcoder);
12468
08a24034
DV
12469 PIPE_CONF_CHECK_I(has_pch_encoder);
12470 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
12471 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12472 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12473 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12474 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12475 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 12476
eb14cb74 12477 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
12478
12479 if (INTEL_INFO(dev)->gen < 8) {
12480 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12481 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12482 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12483 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12484 PIPE_CONF_CHECK_I(dp_m_n.tu);
12485
12486 if (current_config->has_drrs) {
12487 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12488 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12489 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12490 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12491 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12492 }
12493 } else {
12494 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12495 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12496 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12497 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12498 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12499 }
eb14cb74 12500
2d112de7
ACO
12501 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12502 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12503 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12504 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12505 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12506 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12507
2d112de7
ACO
12508 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12509 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12510 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12511 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12512 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12513 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12514
c93f54cf 12515 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12516 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12517 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12518 IS_VALLEYVIEW(dev))
12519 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12520 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12521
9ed109a7
DV
12522 PIPE_CONF_CHECK_I(has_audio);
12523
2d112de7 12524 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12525 DRM_MODE_FLAG_INTERLACE);
12526
bb760063 12527 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12528 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12529 DRM_MODE_FLAG_PHSYNC);
2d112de7 12530 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12531 DRM_MODE_FLAG_NHSYNC);
2d112de7 12532 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12533 DRM_MODE_FLAG_PVSYNC);
2d112de7 12534 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12535 DRM_MODE_FLAG_NVSYNC);
12536 }
045ac3b5 12537
37327abd
VS
12538 PIPE_CONF_CHECK_I(pipe_src_w);
12539 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 12540
9953599b
DV
12541 /*
12542 * FIXME: BIOS likes to set up a cloned config with lvds+external
12543 * screen. Since we don't yet re-compute the pipe config when moving
12544 * just the lvds port away to another pipe the sw tracking won't match.
12545 *
12546 * Proper atomic modesets with recomputed global state will fix this.
12547 * Until then just don't check gmch state for inherited modes.
12548 */
12549 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12550 PIPE_CONF_CHECK_I(gmch_pfit.control);
12551 /* pfit ratios are autocomputed by the hw on gen4+ */
12552 if (INTEL_INFO(dev)->gen < 4)
12553 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12554 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12555 }
12556
fd4daa9c
CW
12557 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12558 if (current_config->pch_pfit.enabled) {
12559 PIPE_CONF_CHECK_I(pch_pfit.pos);
12560 PIPE_CONF_CHECK_I(pch_pfit.size);
12561 }
2fa2fe9a 12562
a1b2278e
CK
12563 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12564
e59150dc
JB
12565 /* BDW+ don't expose a synchronous way to read the state */
12566 if (IS_HASWELL(dev))
12567 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12568
282740f7
VS
12569 PIPE_CONF_CHECK_I(double_wide);
12570
26804afd
DV
12571 PIPE_CONF_CHECK_X(ddi_pll_sel);
12572
c0d43d62 12573 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12574 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12575 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12576 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12577 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12578 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12579 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12580 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12581 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12582
42571aef
VS
12583 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12584 PIPE_CONF_CHECK_I(pipe_bpp);
12585
2d112de7 12586 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12587 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12588
66e985c0 12589#undef PIPE_CONF_CHECK_X
08a24034 12590#undef PIPE_CONF_CHECK_I
b95af8be 12591#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12592#undef PIPE_CONF_CHECK_FLAGS
5e550656 12593#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12594#undef PIPE_CONF_QUIRK
88adfff1 12595
0e8ffe1b
DV
12596 return true;
12597}
12598
08db6652
DL
12599static void check_wm_state(struct drm_device *dev)
12600{
12601 struct drm_i915_private *dev_priv = dev->dev_private;
12602 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12603 struct intel_crtc *intel_crtc;
12604 int plane;
12605
12606 if (INTEL_INFO(dev)->gen < 9)
12607 return;
12608
12609 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12610 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12611
12612 for_each_intel_crtc(dev, intel_crtc) {
12613 struct skl_ddb_entry *hw_entry, *sw_entry;
12614 const enum pipe pipe = intel_crtc->pipe;
12615
12616 if (!intel_crtc->active)
12617 continue;
12618
12619 /* planes */
dd740780 12620 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12621 hw_entry = &hw_ddb.plane[pipe][plane];
12622 sw_entry = &sw_ddb->plane[pipe][plane];
12623
12624 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12625 continue;
12626
12627 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12628 "(expected (%u,%u), found (%u,%u))\n",
12629 pipe_name(pipe), plane + 1,
12630 sw_entry->start, sw_entry->end,
12631 hw_entry->start, hw_entry->end);
12632 }
12633
12634 /* cursor */
12635 hw_entry = &hw_ddb.cursor[pipe];
12636 sw_entry = &sw_ddb->cursor[pipe];
12637
12638 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12639 continue;
12640
12641 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12642 "(expected (%u,%u), found (%u,%u))\n",
12643 pipe_name(pipe),
12644 sw_entry->start, sw_entry->end,
12645 hw_entry->start, hw_entry->end);
12646 }
12647}
12648
91d1b4bd
DV
12649static void
12650check_connector_state(struct drm_device *dev)
8af6cf88 12651{
8af6cf88
DV
12652 struct intel_connector *connector;
12653
3a3371ff 12654 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12655 /* This also checks the encoder/connector hw state with the
12656 * ->get_hw_state callbacks. */
12657 intel_connector_check_state(connector);
12658
e2c719b7 12659 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
12660 "connector's staged encoder doesn't match current encoder\n");
12661 }
91d1b4bd
DV
12662}
12663
12664static void
12665check_encoder_state(struct drm_device *dev)
12666{
12667 struct intel_encoder *encoder;
12668 struct intel_connector *connector;
8af6cf88 12669
b2784e15 12670 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12671 bool enabled = false;
12672 bool active = false;
12673 enum pipe pipe, tracked_pipe;
12674
12675 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12676 encoder->base.base.id,
8e329a03 12677 encoder->base.name);
8af6cf88 12678
e2c719b7 12679 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 12680 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 12681 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
12682 "encoder's active_connectors set, but no crtc\n");
12683
3a3371ff 12684 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12685 if (connector->base.encoder != &encoder->base)
12686 continue;
12687 enabled = true;
12688 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12689 active = true;
12690 }
0e32b39c
DA
12691 /*
12692 * for MST connectors if we unplug the connector is gone
12693 * away but the encoder is still connected to a crtc
12694 * until a modeset happens in response to the hotplug.
12695 */
12696 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12697 continue;
12698
e2c719b7 12699 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12700 "encoder's enabled state mismatch "
12701 "(expected %i, found %i)\n",
12702 !!encoder->base.crtc, enabled);
e2c719b7 12703 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
12704 "active encoder with no crtc\n");
12705
e2c719b7 12706 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
12707 "encoder's computed active state doesn't match tracked active state "
12708 "(expected %i, found %i)\n", active, encoder->connectors_active);
12709
12710 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 12711 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
12712 "encoder's hw state doesn't match sw tracking "
12713 "(expected %i, found %i)\n",
12714 encoder->connectors_active, active);
12715
12716 if (!encoder->base.crtc)
12717 continue;
12718
12719 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 12720 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
12721 "active encoder's pipe doesn't match"
12722 "(expected %i, found %i)\n",
12723 tracked_pipe, pipe);
12724
12725 }
91d1b4bd
DV
12726}
12727
12728static void
12729check_crtc_state(struct drm_device *dev)
12730{
fbee40df 12731 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12732 struct intel_crtc *crtc;
12733 struct intel_encoder *encoder;
5cec258b 12734 struct intel_crtc_state pipe_config;
8af6cf88 12735
d3fcc808 12736 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
12737 bool enabled = false;
12738 bool active = false;
12739
045ac3b5
JB
12740 memset(&pipe_config, 0, sizeof(pipe_config));
12741
8af6cf88
DV
12742 DRM_DEBUG_KMS("[CRTC:%d]\n",
12743 crtc->base.base.id);
12744
83d65738 12745 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
8af6cf88
DV
12746 "active crtc, but not enabled in sw tracking\n");
12747
b2784e15 12748 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12749 if (encoder->base.crtc != &crtc->base)
12750 continue;
12751 enabled = true;
12752 if (encoder->connectors_active)
12753 active = true;
12754 }
6c49f241 12755
e2c719b7 12756 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
12757 "crtc's computed active state doesn't match tracked active state "
12758 "(expected %i, found %i)\n", active, crtc->active);
83d65738 12759 I915_STATE_WARN(enabled != crtc->base.state->enable,
8af6cf88 12760 "crtc's computed enabled state doesn't match tracked enabled state "
83d65738
MR
12761 "(expected %i, found %i)\n", enabled,
12762 crtc->base.state->enable);
8af6cf88 12763
0e8ffe1b
DV
12764 active = dev_priv->display.get_pipe_config(crtc,
12765 &pipe_config);
d62cf62a 12766
b6b5d049
VS
12767 /* hw state is inconsistent with the pipe quirk */
12768 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12769 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
12770 active = crtc->active;
12771
b2784e15 12772 for_each_intel_encoder(dev, encoder) {
3eaba51c 12773 enum pipe pipe;
6c49f241
DV
12774 if (encoder->base.crtc != &crtc->base)
12775 continue;
1d37b689 12776 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
12777 encoder->get_config(encoder, &pipe_config);
12778 }
12779
e2c719b7 12780 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
12781 "crtc active state doesn't match with hw state "
12782 "(expected %i, found %i)\n", crtc->active, active);
12783
53d9f4e9
ML
12784 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12785 "transitional active state does not match atomic hw state "
12786 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12787
c0b03411 12788 if (active &&
6e3c9717 12789 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 12790 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
12791 intel_dump_pipe_config(crtc, &pipe_config,
12792 "[hw state]");
6e3c9717 12793 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
12794 "[sw state]");
12795 }
8af6cf88
DV
12796 }
12797}
12798
91d1b4bd
DV
12799static void
12800check_shared_dpll_state(struct drm_device *dev)
12801{
fbee40df 12802 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12803 struct intel_crtc *crtc;
12804 struct intel_dpll_hw_state dpll_hw_state;
12805 int i;
5358901f
DV
12806
12807 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12808 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12809 int enabled_crtcs = 0, active_crtcs = 0;
12810 bool active;
12811
12812 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12813
12814 DRM_DEBUG_KMS("%s\n", pll->name);
12815
12816 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12817
e2c719b7 12818 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12819 "more active pll users than references: %i vs %i\n",
3e369b76 12820 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12821 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12822 "pll in active use but not on in sw tracking\n");
e2c719b7 12823 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12824 "pll in on but not on in use in sw tracking\n");
e2c719b7 12825 I915_STATE_WARN(pll->on != active,
5358901f
DV
12826 "pll on state mismatch (expected %i, found %i)\n",
12827 pll->on, active);
12828
d3fcc808 12829 for_each_intel_crtc(dev, crtc) {
83d65738 12830 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12831 enabled_crtcs++;
12832 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12833 active_crtcs++;
12834 }
e2c719b7 12835 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12836 "pll active crtcs mismatch (expected %i, found %i)\n",
12837 pll->active, active_crtcs);
e2c719b7 12838 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12839 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12840 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12841
e2c719b7 12842 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12843 sizeof(dpll_hw_state)),
12844 "pll hw state mismatch\n");
5358901f 12845 }
8af6cf88
DV
12846}
12847
91d1b4bd
DV
12848void
12849intel_modeset_check_state(struct drm_device *dev)
12850{
08db6652 12851 check_wm_state(dev);
91d1b4bd
DV
12852 check_connector_state(dev);
12853 check_encoder_state(dev);
12854 check_crtc_state(dev);
12855 check_shared_dpll_state(dev);
12856}
12857
5cec258b 12858void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12859 int dotclock)
12860{
12861 /*
12862 * FDI already provided one idea for the dotclock.
12863 * Yell if the encoder disagrees.
12864 */
2d112de7 12865 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12866 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12867 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12868}
12869
80715b2f
VS
12870static void update_scanline_offset(struct intel_crtc *crtc)
12871{
12872 struct drm_device *dev = crtc->base.dev;
12873
12874 /*
12875 * The scanline counter increments at the leading edge of hsync.
12876 *
12877 * On most platforms it starts counting from vtotal-1 on the
12878 * first active line. That means the scanline counter value is
12879 * always one less than what we would expect. Ie. just after
12880 * start of vblank, which also occurs at start of hsync (on the
12881 * last active line), the scanline counter will read vblank_start-1.
12882 *
12883 * On gen2 the scanline counter starts counting from 1 instead
12884 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12885 * to keep the value positive), instead of adding one.
12886 *
12887 * On HSW+ the behaviour of the scanline counter depends on the output
12888 * type. For DP ports it behaves like most other platforms, but on HDMI
12889 * there's an extra 1 line difference. So we need to add two instead of
12890 * one to the value.
12891 */
12892 if (IS_GEN2(dev)) {
6e3c9717 12893 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12894 int vtotal;
12895
12896 vtotal = mode->crtc_vtotal;
12897 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12898 vtotal /= 2;
12899
12900 crtc->scanline_offset = vtotal - 1;
12901 } else if (HAS_DDI(dev) &&
409ee761 12902 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12903 crtc->scanline_offset = 2;
12904 } else
12905 crtc->scanline_offset = 1;
12906}
12907
ad421372 12908static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12909{
225da59b 12910 struct drm_device *dev = state->dev;
ed6739ef 12911 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12912 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12913 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12914 struct intel_crtc_state *intel_crtc_state;
12915 struct drm_crtc *crtc;
12916 struct drm_crtc_state *crtc_state;
0a9ab303 12917 int i;
ed6739ef
ACO
12918
12919 if (!dev_priv->display.crtc_compute_clock)
ad421372 12920 return;
ed6739ef 12921
0a9ab303 12922 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12923 int dpll;
12924
0a9ab303 12925 intel_crtc = to_intel_crtc(crtc);
4978cc93 12926 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12927 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12928
ad421372 12929 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12930 continue;
12931
ad421372 12932 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12933
ad421372
ML
12934 if (!shared_dpll)
12935 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12936
ad421372
ML
12937 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12938 }
ed6739ef
ACO
12939}
12940
99d736a2
ML
12941/*
12942 * This implements the workaround described in the "notes" section of the mode
12943 * set sequence documentation. When going from no pipes or single pipe to
12944 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12945 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12946 */
12947static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12948{
12949 struct drm_crtc_state *crtc_state;
12950 struct intel_crtc *intel_crtc;
12951 struct drm_crtc *crtc;
12952 struct intel_crtc_state *first_crtc_state = NULL;
12953 struct intel_crtc_state *other_crtc_state = NULL;
12954 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12955 int i;
12956
12957 /* look at all crtc's that are going to be enabled in during modeset */
12958 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12959 intel_crtc = to_intel_crtc(crtc);
12960
12961 if (!crtc_state->active || !needs_modeset(crtc_state))
12962 continue;
12963
12964 if (first_crtc_state) {
12965 other_crtc_state = to_intel_crtc_state(crtc_state);
12966 break;
12967 } else {
12968 first_crtc_state = to_intel_crtc_state(crtc_state);
12969 first_pipe = intel_crtc->pipe;
12970 }
12971 }
12972
12973 /* No workaround needed? */
12974 if (!first_crtc_state)
12975 return 0;
12976
12977 /* w/a possibly needed, check how many crtc's are already enabled. */
12978 for_each_intel_crtc(state->dev, intel_crtc) {
12979 struct intel_crtc_state *pipe_config;
12980
12981 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12982 if (IS_ERR(pipe_config))
12983 return PTR_ERR(pipe_config);
12984
12985 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12986
12987 if (!pipe_config->base.active ||
12988 needs_modeset(&pipe_config->base))
12989 continue;
12990
12991 /* 2 or more enabled crtcs means no need for w/a */
12992 if (enabled_pipe != INVALID_PIPE)
12993 return 0;
12994
12995 enabled_pipe = intel_crtc->pipe;
12996 }
12997
12998 if (enabled_pipe != INVALID_PIPE)
12999 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13000 else if (other_crtc_state)
13001 other_crtc_state->hsw_workaround_pipe = first_pipe;
13002
13003 return 0;
13004}
13005
27c329ed
ML
13006static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13007{
13008 struct drm_crtc *crtc;
13009 struct drm_crtc_state *crtc_state;
13010 int ret = 0;
13011
13012 /* add all active pipes to the state */
13013 for_each_crtc(state->dev, crtc) {
13014 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13015 if (IS_ERR(crtc_state))
13016 return PTR_ERR(crtc_state);
13017
13018 if (!crtc_state->active || needs_modeset(crtc_state))
13019 continue;
13020
13021 crtc_state->mode_changed = true;
13022
13023 ret = drm_atomic_add_affected_connectors(state, crtc);
13024 if (ret)
13025 break;
13026
13027 ret = drm_atomic_add_affected_planes(state, crtc);
13028 if (ret)
13029 break;
13030 }
13031
13032 return ret;
13033}
13034
13035
054518dd 13036/* Code that should eventually be part of atomic_check() */
c347a676 13037static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13038{
13039 struct drm_device *dev = state->dev;
27c329ed 13040 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13041 int ret;
13042
b359283a
ML
13043 if (!check_digital_port_conflicts(state)) {
13044 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13045 return -EINVAL;
13046 }
13047
054518dd
ACO
13048 /*
13049 * See if the config requires any additional preparation, e.g.
13050 * to adjust global state with pipes off. We need to do this
13051 * here so we can get the modeset_pipe updated config for the new
13052 * mode set on this crtc. For other crtcs we need to use the
13053 * adjusted_mode bits in the crtc directly.
13054 */
27c329ed
ML
13055 if (dev_priv->display.modeset_calc_cdclk) {
13056 unsigned int cdclk;
b432e5cf 13057
27c329ed
ML
13058 ret = dev_priv->display.modeset_calc_cdclk(state);
13059
13060 cdclk = to_intel_atomic_state(state)->cdclk;
13061 if (!ret && cdclk != dev_priv->cdclk_freq)
13062 ret = intel_modeset_all_pipes(state);
13063
13064 if (ret < 0)
054518dd 13065 return ret;
27c329ed
ML
13066 } else
13067 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13068
ad421372 13069 intel_modeset_clear_plls(state);
054518dd 13070
99d736a2 13071 if (IS_HASWELL(dev))
ad421372 13072 return haswell_mode_set_planes_workaround(state);
99d736a2 13073
ad421372 13074 return 0;
c347a676
ACO
13075}
13076
13077static int
13078intel_modeset_compute_config(struct drm_atomic_state *state)
13079{
13080 struct drm_crtc *crtc;
13081 struct drm_crtc_state *crtc_state;
13082 int ret, i;
61333b60 13083 bool any_ms = false;
c347a676
ACO
13084
13085 ret = drm_atomic_helper_check_modeset(state->dev, state);
054518dd
ACO
13086 if (ret)
13087 return ret;
13088
c347a676 13089 for_each_crtc_in_state(state, crtc, crtc_state, i) {
61333b60
ML
13090 if (!crtc_state->enable) {
13091 if (needs_modeset(crtc_state))
13092 any_ms = true;
c347a676 13093 continue;
61333b60 13094 }
c347a676 13095
d032ffa0
ML
13096 if (to_intel_crtc_state(crtc_state)->quirks &
13097 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13098 ret = drm_atomic_add_affected_planes(state, crtc);
13099 if (ret)
13100 return ret;
13101
13102 /*
13103 * We ought to handle i915.fastboot here.
13104 * If no modeset is required and the primary plane has
13105 * a fb, update the members of crtc_state as needed,
13106 * and run the necessary updates during vblank evasion.
13107 */
13108 }
13109
b359283a
ML
13110 if (!needs_modeset(crtc_state)) {
13111 ret = drm_atomic_add_affected_connectors(state, crtc);
13112 if (ret)
13113 return ret;
13114 }
13115
13116 ret = intel_modeset_pipe_config(crtc,
13117 to_intel_crtc_state(crtc_state));
c347a676
ACO
13118 if (ret)
13119 return ret;
13120
61333b60
ML
13121 if (needs_modeset(crtc_state))
13122 any_ms = true;
13123
c347a676
ACO
13124 intel_dump_pipe_config(to_intel_crtc(crtc),
13125 to_intel_crtc_state(crtc_state),
13126 "[modeset]");
13127 }
13128
61333b60
ML
13129 if (any_ms) {
13130 ret = intel_modeset_checks(state);
13131
13132 if (ret)
13133 return ret;
27c329ed
ML
13134 } else
13135 to_intel_atomic_state(state)->cdclk =
13136 to_i915(state->dev)->cdclk_freq;
c347a676
ACO
13137
13138 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13139}
13140
c72d969b 13141static int __intel_set_mode(struct drm_atomic_state *state)
a6778b3c 13142{
c72d969b 13143 struct drm_device *dev = state->dev;
fbee40df 13144 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13145 struct drm_crtc *crtc;
13146 struct drm_crtc_state *crtc_state;
c0c36b94 13147 int ret = 0;
0a9ab303 13148 int i;
61333b60 13149 bool any_ms = false;
a6778b3c 13150
d4afb8cc
ACO
13151 ret = drm_atomic_helper_prepare_planes(dev, state);
13152 if (ret)
13153 return ret;
13154
1c5e19f8
ML
13155 drm_atomic_helper_swap_state(dev, state);
13156
0a9ab303 13157 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13159
61333b60
ML
13160 if (!needs_modeset(crtc->state))
13161 continue;
13162
13163 any_ms = true;
a539205a 13164 intel_pre_plane_update(intel_crtc);
460da916 13165
a539205a
ML
13166 if (crtc_state->active) {
13167 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13168 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13169 intel_crtc->active = false;
13170 intel_disable_shared_dpll(intel_crtc);
a539205a 13171 }
b8cecdf5 13172 }
7758a113 13173
ea9d758d
DV
13174 /* Only after disabling all output pipelines that will be changed can we
13175 * update the the output configuration. */
0a9ab303 13176 intel_modeset_update_state(state);
f6e5b160 13177
a821fc46
ACO
13178 /* The state has been swaped above, so state actually contains the
13179 * old state now. */
61333b60
ML
13180 if (any_ms)
13181 modeset_update_crtc_power_domains(state);
47fab737 13182
a6778b3c 13183 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13184 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13185 if (needs_modeset(crtc->state) && crtc->state->active) {
13186 update_scanline_offset(to_intel_crtc(crtc));
13187 dev_priv->display.crtc_enable(crtc);
13188 }
80715b2f 13189
a539205a 13190 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
80715b2f 13191 }
a6778b3c 13192
a6778b3c 13193 /* FIXME: add subpixel order */
83a57153 13194
d4afb8cc
ACO
13195 drm_atomic_helper_cleanup_planes(dev, state);
13196
2bfb4627
ACO
13197 drm_atomic_state_free(state);
13198
9eb45f22 13199 return 0;
f6e5b160
CW
13200}
13201
568c634a 13202static int intel_set_mode_checked(struct drm_atomic_state *state)
f30da187 13203{
568c634a 13204 struct drm_device *dev = state->dev;
f30da187
DV
13205 int ret;
13206
568c634a 13207 ret = __intel_set_mode(state);
f30da187 13208 if (ret == 0)
568c634a 13209 intel_modeset_check_state(dev);
f30da187
DV
13210
13211 return ret;
13212}
13213
568c634a 13214static int intel_set_mode(struct drm_atomic_state *state)
7f27126e 13215{
568c634a 13216 int ret;
83a57153 13217
568c634a 13218 ret = intel_modeset_compute_config(state);
83a57153 13219 if (ret)
568c634a 13220 return ret;
7f27126e 13221
568c634a 13222 return intel_set_mode_checked(state);
7f27126e
JB
13223}
13224
c0c36b94
CW
13225void intel_crtc_restore_mode(struct drm_crtc *crtc)
13226{
83a57153
ACO
13227 struct drm_device *dev = crtc->dev;
13228 struct drm_atomic_state *state;
13229 struct intel_encoder *encoder;
13230 struct intel_connector *connector;
13231 struct drm_connector_state *connector_state;
4be07317 13232 struct intel_crtc_state *crtc_state;
2bfb4627 13233 int ret;
83a57153
ACO
13234
13235 state = drm_atomic_state_alloc(dev);
13236 if (!state) {
13237 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13238 crtc->base.id);
13239 return;
13240 }
13241
13242 state->acquire_ctx = dev->mode_config.acquire_ctx;
13243
13244 /* The force restore path in the HW readout code relies on the staged
13245 * config still keeping the user requested config while the actual
13246 * state has been overwritten by the configuration read from HW. We
13247 * need to copy the staged config to the atomic state, otherwise the
13248 * mode set will just reapply the state the HW is already in. */
13249 for_each_intel_encoder(dev, encoder) {
13250 if (&encoder->new_crtc->base != crtc)
13251 continue;
13252
13253 for_each_intel_connector(dev, connector) {
13254 if (connector->new_encoder != encoder)
13255 continue;
13256
13257 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13258 if (IS_ERR(connector_state)) {
13259 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13260 connector->base.base.id,
13261 connector->base.name,
13262 PTR_ERR(connector_state));
13263 continue;
13264 }
13265
13266 connector_state->crtc = crtc;
13267 connector_state->best_encoder = &encoder->base;
13268 }
13269 }
13270
4ed9fb37
ACO
13271 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13272 if (IS_ERR(crtc_state)) {
13273 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13274 crtc->base.id, PTR_ERR(crtc_state));
13275 drm_atomic_state_free(state);
13276 return;
13277 }
4be07317 13278
4ed9fb37
ACO
13279 crtc_state->base.active = crtc_state->base.enable =
13280 to_intel_crtc(crtc)->new_enabled;
8c7b5ccb 13281
4ed9fb37 13282 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
4be07317 13283
d3a40d1b
ACO
13284 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13285 crtc->primary->fb, crtc->x, crtc->y);
13286
568c634a 13287 ret = intel_set_mode(state);
2bfb4627
ACO
13288 if (ret)
13289 drm_atomic_state_free(state);
c0c36b94
CW
13290}
13291
25c5b266
DV
13292#undef for_each_intel_crtc_masked
13293
b7885264
ACO
13294static bool intel_connector_in_mode_set(struct intel_connector *connector,
13295 struct drm_mode_set *set)
13296{
13297 int ro;
13298
13299 for (ro = 0; ro < set->num_connectors; ro++)
13300 if (set->connectors[ro] == &connector->base)
13301 return true;
13302
13303 return false;
13304}
13305
2e431051 13306static int
9a935856
DV
13307intel_modeset_stage_output_state(struct drm_device *dev,
13308 struct drm_mode_set *set,
944b0c76 13309 struct drm_atomic_state *state)
50f56119 13310{
9a935856 13311 struct intel_connector *connector;
d5432a9d 13312 struct drm_connector *drm_connector;
944b0c76 13313 struct drm_connector_state *connector_state;
d5432a9d
ACO
13314 struct drm_crtc *crtc;
13315 struct drm_crtc_state *crtc_state;
13316 int i, ret;
50f56119 13317
9abdda74 13318 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
13319 * of connectors. For paranoia, double-check this. */
13320 WARN_ON(!set->fb && (set->num_connectors != 0));
13321 WARN_ON(set->fb && (set->num_connectors == 0));
13322
3a3371ff 13323 for_each_intel_connector(dev, connector) {
b7885264
ACO
13324 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13325
d5432a9d
ACO
13326 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13327 continue;
13328
13329 connector_state =
13330 drm_atomic_get_connector_state(state, &connector->base);
13331 if (IS_ERR(connector_state))
13332 return PTR_ERR(connector_state);
13333
b7885264
ACO
13334 if (in_mode_set) {
13335 int pipe = to_intel_crtc(set->crtc)->pipe;
d5432a9d
ACO
13336 connector_state->best_encoder =
13337 &intel_find_encoder(connector, pipe)->base;
50f56119
DV
13338 }
13339
d5432a9d 13340 if (connector->base.state->crtc != set->crtc)
b7885264
ACO
13341 continue;
13342
9a935856
DV
13343 /* If we disable the crtc, disable all its connectors. Also, if
13344 * the connector is on the changing crtc but not on the new
13345 * connector list, disable it. */
b7885264 13346 if (!set->fb || !in_mode_set) {
d5432a9d 13347 connector_state->best_encoder = NULL;
9a935856
DV
13348
13349 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13350 connector->base.base.id,
c23cc417 13351 connector->base.name);
9a935856 13352 }
50f56119 13353 }
9a935856 13354 /* connector->new_encoder is now updated for all connectors. */
50f56119 13355
d5432a9d
ACO
13356 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13357 connector = to_intel_connector(drm_connector);
13358
13359 if (!connector_state->best_encoder) {
13360 ret = drm_atomic_set_crtc_for_connector(connector_state,
13361 NULL);
13362 if (ret)
13363 return ret;
7668851f 13364
50f56119 13365 continue;
d5432a9d 13366 }
50f56119 13367
d5432a9d
ACO
13368 if (intel_connector_in_mode_set(connector, set)) {
13369 struct drm_crtc *crtc = connector->base.state->crtc;
13370
13371 /* If this connector was in a previous crtc, add it
13372 * to the state. We might need to disable it. */
13373 if (crtc) {
13374 crtc_state =
13375 drm_atomic_get_crtc_state(state, crtc);
13376 if (IS_ERR(crtc_state))
13377 return PTR_ERR(crtc_state);
13378 }
13379
13380 ret = drm_atomic_set_crtc_for_connector(connector_state,
13381 set->crtc);
13382 if (ret)
13383 return ret;
13384 }
50f56119
DV
13385
13386 /* Make sure the new CRTC will work with the encoder */
d5432a9d
ACO
13387 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13388 connector_state->crtc)) {
5e2b584e 13389 return -EINVAL;
50f56119 13390 }
944b0c76 13391
9a935856
DV
13392 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13393 connector->base.base.id,
c23cc417 13394 connector->base.name,
d5432a9d 13395 connector_state->crtc->base.id);
944b0c76 13396
d5432a9d
ACO
13397 if (connector_state->best_encoder != &connector->encoder->base)
13398 connector->encoder =
13399 to_intel_encoder(connector_state->best_encoder);
0e32b39c 13400 }
7668851f 13401
d5432a9d 13402 for_each_crtc_in_state(state, crtc, crtc_state, i) {
49d6fa21
ML
13403 bool has_connectors;
13404
d5432a9d
ACO
13405 ret = drm_atomic_add_affected_connectors(state, crtc);
13406 if (ret)
13407 return ret;
4be07317 13408
49d6fa21
ML
13409 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13410 if (has_connectors != crtc_state->enable)
13411 crtc_state->enable =
13412 crtc_state->active = has_connectors;
7668851f
VS
13413 }
13414
8c7b5ccb
ACO
13415 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13416 set->fb, set->x, set->y);
13417 if (ret)
13418 return ret;
13419
13420 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13421 if (IS_ERR(crtc_state))
13422 return PTR_ERR(crtc_state);
13423
ce52299c
MR
13424 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13425 if (ret)
13426 return ret;
8c7b5ccb
ACO
13427
13428 if (set->num_connectors)
13429 crtc_state->active = true;
13430
2e431051
DV
13431 return 0;
13432}
13433
13434static int intel_crtc_set_config(struct drm_mode_set *set)
13435{
13436 struct drm_device *dev;
83a57153 13437 struct drm_atomic_state *state = NULL;
2e431051 13438 int ret;
2e431051 13439
8d3e375e
DV
13440 BUG_ON(!set);
13441 BUG_ON(!set->crtc);
13442 BUG_ON(!set->crtc->helper_private);
2e431051 13443
7e53f3a4
DV
13444 /* Enforce sane interface api - has been abused by the fb helper. */
13445 BUG_ON(!set->mode && set->fb);
13446 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 13447
2e431051
DV
13448 if (set->fb) {
13449 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13450 set->crtc->base.id, set->fb->base.id,
13451 (int)set->num_connectors, set->x, set->y);
13452 } else {
13453 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
13454 }
13455
13456 dev = set->crtc->dev;
13457
83a57153 13458 state = drm_atomic_state_alloc(dev);
7cbf41d6
ACO
13459 if (!state)
13460 return -ENOMEM;
83a57153
ACO
13461
13462 state->acquire_ctx = dev->mode_config.acquire_ctx;
13463
462a425a 13464 ret = intel_modeset_stage_output_state(dev, set, state);
2e431051 13465 if (ret)
7cbf41d6 13466 goto out;
2e431051 13467
568c634a
ACO
13468 ret = intel_modeset_compute_config(state);
13469 if (ret)
7cbf41d6 13470 goto out;
50f52756 13471
1f9954d0
JB
13472 intel_update_pipe_size(to_intel_crtc(set->crtc));
13473
568c634a 13474 ret = intel_set_mode_checked(state);
2d05eae1 13475 if (ret) {
bf67dfeb
DV
13476 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13477 set->crtc->base.id, ret);
2d05eae1 13478 }
50f56119 13479
7cbf41d6 13480out:
2bfb4627
ACO
13481 if (ret)
13482 drm_atomic_state_free(state);
50f56119
DV
13483 return ret;
13484}
f6e5b160
CW
13485
13486static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13487 .gamma_set = intel_crtc_gamma_set,
50f56119 13488 .set_config = intel_crtc_set_config,
f6e5b160
CW
13489 .destroy = intel_crtc_destroy,
13490 .page_flip = intel_crtc_page_flip,
1356837e
MR
13491 .atomic_duplicate_state = intel_crtc_duplicate_state,
13492 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13493};
13494
5358901f
DV
13495static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13496 struct intel_shared_dpll *pll,
13497 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13498{
5358901f 13499 uint32_t val;
ee7b9f93 13500
f458ebbc 13501 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13502 return false;
13503
5358901f 13504 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13505 hw_state->dpll = val;
13506 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13507 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13508
13509 return val & DPLL_VCO_ENABLE;
13510}
13511
15bdd4cf
DV
13512static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13513 struct intel_shared_dpll *pll)
13514{
3e369b76
ACO
13515 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13516 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13517}
13518
e7b903d2
DV
13519static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13520 struct intel_shared_dpll *pll)
13521{
e7b903d2 13522 /* PCH refclock must be enabled first */
89eff4be 13523 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13524
3e369b76 13525 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13526
13527 /* Wait for the clocks to stabilize. */
13528 POSTING_READ(PCH_DPLL(pll->id));
13529 udelay(150);
13530
13531 /* The pixel multiplier can only be updated once the
13532 * DPLL is enabled and the clocks are stable.
13533 *
13534 * So write it again.
13535 */
3e369b76 13536 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13537 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13538 udelay(200);
13539}
13540
13541static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13542 struct intel_shared_dpll *pll)
13543{
13544 struct drm_device *dev = dev_priv->dev;
13545 struct intel_crtc *crtc;
e7b903d2
DV
13546
13547 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13548 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13549 if (intel_crtc_to_shared_dpll(crtc) == pll)
13550 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13551 }
13552
15bdd4cf
DV
13553 I915_WRITE(PCH_DPLL(pll->id), 0);
13554 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13555 udelay(200);
13556}
13557
46edb027
DV
13558static char *ibx_pch_dpll_names[] = {
13559 "PCH DPLL A",
13560 "PCH DPLL B",
13561};
13562
7c74ade1 13563static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13564{
e7b903d2 13565 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13566 int i;
13567
7c74ade1 13568 dev_priv->num_shared_dpll = 2;
ee7b9f93 13569
e72f9fbf 13570 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13571 dev_priv->shared_dplls[i].id = i;
13572 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13573 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13574 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13575 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13576 dev_priv->shared_dplls[i].get_hw_state =
13577 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13578 }
13579}
13580
7c74ade1
DV
13581static void intel_shared_dpll_init(struct drm_device *dev)
13582{
e7b903d2 13583 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13584
b6283055
VS
13585 intel_update_cdclk(dev);
13586
9cd86933
DV
13587 if (HAS_DDI(dev))
13588 intel_ddi_pll_init(dev);
13589 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13590 ibx_pch_dpll_init(dev);
13591 else
13592 dev_priv->num_shared_dpll = 0;
13593
13594 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13595}
13596
6beb8c23
MR
13597/**
13598 * intel_prepare_plane_fb - Prepare fb for usage on plane
13599 * @plane: drm plane to prepare for
13600 * @fb: framebuffer to prepare for presentation
13601 *
13602 * Prepares a framebuffer for usage on a display plane. Generally this
13603 * involves pinning the underlying object and updating the frontbuffer tracking
13604 * bits. Some older platforms need special physical address handling for
13605 * cursor planes.
13606 *
13607 * Returns 0 on success, negative error code on failure.
13608 */
13609int
13610intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
13611 struct drm_framebuffer *fb,
13612 const struct drm_plane_state *new_state)
465c120c
MR
13613{
13614 struct drm_device *dev = plane->dev;
6beb8c23 13615 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13616 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13617 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13618 int ret = 0;
465c120c 13619
ea2c67bb 13620 if (!obj)
465c120c
MR
13621 return 0;
13622
6beb8c23 13623 mutex_lock(&dev->struct_mutex);
465c120c 13624
6beb8c23
MR
13625 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13626 INTEL_INFO(dev)->cursor_needs_physical) {
13627 int align = IS_I830(dev) ? 16 * 1024 : 256;
13628 ret = i915_gem_object_attach_phys(obj, align);
13629 if (ret)
13630 DRM_DEBUG_KMS("failed to attach phys object\n");
13631 } else {
91af127f 13632 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13633 }
465c120c 13634
6beb8c23 13635 if (ret == 0)
a9ff8714 13636 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13637
4c34574f 13638 mutex_unlock(&dev->struct_mutex);
465c120c 13639
6beb8c23
MR
13640 return ret;
13641}
13642
38f3ce3a
MR
13643/**
13644 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13645 * @plane: drm plane to clean up for
13646 * @fb: old framebuffer that was on plane
13647 *
13648 * Cleans up a framebuffer that has just been removed from a plane.
13649 */
13650void
13651intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
13652 struct drm_framebuffer *fb,
13653 const struct drm_plane_state *old_state)
38f3ce3a
MR
13654{
13655 struct drm_device *dev = plane->dev;
13656 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13657
13658 if (WARN_ON(!obj))
13659 return;
13660
13661 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13662 !INTEL_INFO(dev)->cursor_needs_physical) {
13663 mutex_lock(&dev->struct_mutex);
82bc3b2d 13664 intel_unpin_fb_obj(fb, old_state);
38f3ce3a
MR
13665 mutex_unlock(&dev->struct_mutex);
13666 }
465c120c
MR
13667}
13668
6156a456
CK
13669int
13670skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13671{
13672 int max_scale;
13673 struct drm_device *dev;
13674 struct drm_i915_private *dev_priv;
13675 int crtc_clock, cdclk;
13676
13677 if (!intel_crtc || !crtc_state)
13678 return DRM_PLANE_HELPER_NO_SCALING;
13679
13680 dev = intel_crtc->base.dev;
13681 dev_priv = dev->dev_private;
13682 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13683 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13684
13685 if (!crtc_clock || !cdclk)
13686 return DRM_PLANE_HELPER_NO_SCALING;
13687
13688 /*
13689 * skl max scale is lower of:
13690 * close to 3 but not 3, -1 is for that purpose
13691 * or
13692 * cdclk/crtc_clock
13693 */
13694 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13695
13696 return max_scale;
13697}
13698
465c120c 13699static int
3c692a41 13700intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13701 struct intel_crtc_state *crtc_state,
3c692a41
GP
13702 struct intel_plane_state *state)
13703{
2b875c22
MR
13704 struct drm_crtc *crtc = state->base.crtc;
13705 struct drm_framebuffer *fb = state->base.fb;
6156a456 13706 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13707 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13708 bool can_position = false;
465c120c 13709
061e4b8d
ML
13710 /* use scaler when colorkey is not required */
13711 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13712 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13713 min_scale = 1;
13714 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13715 can_position = true;
6156a456 13716 }
d8106366 13717
061e4b8d
ML
13718 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13719 &state->dst, &state->clip,
da20eabd
ML
13720 min_scale, max_scale,
13721 can_position, true,
13722 &state->visible);
14af293f
GP
13723}
13724
13725static void
13726intel_commit_primary_plane(struct drm_plane *plane,
13727 struct intel_plane_state *state)
13728{
2b875c22
MR
13729 struct drm_crtc *crtc = state->base.crtc;
13730 struct drm_framebuffer *fb = state->base.fb;
13731 struct drm_device *dev = plane->dev;
14af293f 13732 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13733 struct intel_crtc *intel_crtc;
14af293f
GP
13734 struct drm_rect *src = &state->src;
13735
ea2c67bb
MR
13736 crtc = crtc ? crtc : plane->crtc;
13737 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13738
13739 plane->fb = fb;
9dc806fc
MR
13740 crtc->x = src->x1 >> 16;
13741 crtc->y = src->y1 >> 16;
ccc759dc 13742
a539205a 13743 if (!crtc->state->active)
302d19ac 13744 return;
465c120c 13745
302d19ac
ML
13746 if (state->visible)
13747 /* FIXME: kill this fastboot hack */
13748 intel_update_pipe_size(intel_crtc);
13749
13750 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
465c120c
MR
13751}
13752
a8ad0d8e
ML
13753static void
13754intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13755 struct drm_crtc *crtc)
a8ad0d8e
ML
13756{
13757 struct drm_device *dev = plane->dev;
13758 struct drm_i915_private *dev_priv = dev->dev_private;
13759
a8ad0d8e
ML
13760 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13761}
13762
32b7eeec 13763static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 13764{
32b7eeec 13765 struct drm_device *dev = crtc->dev;
140fd38d 13766 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 13767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3c692a41 13768
a539205a
ML
13769 if (!needs_modeset(crtc->state))
13770 intel_pre_plane_update(intel_crtc);
3c692a41 13771
f015c551 13772 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13773 intel_update_watermarks(crtc);
3c692a41 13774
32b7eeec 13775 intel_runtime_pm_get(dev_priv);
3c692a41 13776
c34c9ee4 13777 /* Perform vblank evasion around commit operation */
a539205a 13778 if (crtc->state->active)
c34c9ee4
MR
13779 intel_crtc->atomic.evade =
13780 intel_pipe_update_start(intel_crtc,
13781 &intel_crtc->atomic.start_vbl_count);
0583236e
ML
13782
13783 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13784 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13785}
13786
13787static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13788{
13789 struct drm_device *dev = crtc->dev;
13790 struct drm_i915_private *dev_priv = dev->dev_private;
13791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13792
c34c9ee4
MR
13793 if (intel_crtc->atomic.evade)
13794 intel_pipe_update_end(intel_crtc,
13795 intel_crtc->atomic.start_vbl_count);
3c692a41 13796
140fd38d 13797 intel_runtime_pm_put(dev_priv);
3c692a41 13798
ac21b225 13799 intel_post_plane_update(intel_crtc);
3c692a41
GP
13800}
13801
cf4c7c12 13802/**
4a3b8769
MR
13803 * intel_plane_destroy - destroy a plane
13804 * @plane: plane to destroy
cf4c7c12 13805 *
4a3b8769
MR
13806 * Common destruction function for all types of planes (primary, cursor,
13807 * sprite).
cf4c7c12 13808 */
4a3b8769 13809void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13810{
13811 struct intel_plane *intel_plane = to_intel_plane(plane);
13812 drm_plane_cleanup(plane);
13813 kfree(intel_plane);
13814}
13815
65a3fea0 13816const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13817 .update_plane = drm_atomic_helper_update_plane,
13818 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13819 .destroy = intel_plane_destroy,
c196e1d6 13820 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13821 .atomic_get_property = intel_plane_atomic_get_property,
13822 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13823 .atomic_duplicate_state = intel_plane_duplicate_state,
13824 .atomic_destroy_state = intel_plane_destroy_state,
13825
465c120c
MR
13826};
13827
13828static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13829 int pipe)
13830{
13831 struct intel_plane *primary;
8e7d688b 13832 struct intel_plane_state *state;
465c120c
MR
13833 const uint32_t *intel_primary_formats;
13834 int num_formats;
13835
13836 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13837 if (primary == NULL)
13838 return NULL;
13839
8e7d688b
MR
13840 state = intel_create_plane_state(&primary->base);
13841 if (!state) {
ea2c67bb
MR
13842 kfree(primary);
13843 return NULL;
13844 }
8e7d688b 13845 primary->base.state = &state->base;
ea2c67bb 13846
465c120c
MR
13847 primary->can_scale = false;
13848 primary->max_downscale = 1;
6156a456
CK
13849 if (INTEL_INFO(dev)->gen >= 9) {
13850 primary->can_scale = true;
af99ceda 13851 state->scaler_id = -1;
6156a456 13852 }
465c120c
MR
13853 primary->pipe = pipe;
13854 primary->plane = pipe;
a9ff8714 13855 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13856 primary->check_plane = intel_check_primary_plane;
13857 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13858 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13859 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13860 primary->plane = !pipe;
13861
6c0fd451
DL
13862 if (INTEL_INFO(dev)->gen >= 9) {
13863 intel_primary_formats = skl_primary_formats;
13864 num_formats = ARRAY_SIZE(skl_primary_formats);
13865 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13866 intel_primary_formats = i965_primary_formats;
13867 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13868 } else {
13869 intel_primary_formats = i8xx_primary_formats;
13870 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13871 }
13872
13873 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13874 &intel_plane_funcs,
465c120c
MR
13875 intel_primary_formats, num_formats,
13876 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13877
3b7a5119
SJ
13878 if (INTEL_INFO(dev)->gen >= 4)
13879 intel_create_rotation_property(dev, primary);
48404c1e 13880
ea2c67bb
MR
13881 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13882
465c120c
MR
13883 return &primary->base;
13884}
13885
3b7a5119
SJ
13886void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13887{
13888 if (!dev->mode_config.rotation_property) {
13889 unsigned long flags = BIT(DRM_ROTATE_0) |
13890 BIT(DRM_ROTATE_180);
13891
13892 if (INTEL_INFO(dev)->gen >= 9)
13893 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13894
13895 dev->mode_config.rotation_property =
13896 drm_mode_create_rotation_property(dev, flags);
13897 }
13898 if (dev->mode_config.rotation_property)
13899 drm_object_attach_property(&plane->base.base,
13900 dev->mode_config.rotation_property,
13901 plane->base.state->rotation);
13902}
13903
3d7d6510 13904static int
852e787c 13905intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13906 struct intel_crtc_state *crtc_state,
852e787c 13907 struct intel_plane_state *state)
3d7d6510 13908{
061e4b8d 13909 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13910 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13911 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13912 unsigned stride;
13913 int ret;
3d7d6510 13914
061e4b8d
ML
13915 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13916 &state->dst, &state->clip,
3d7d6510
MR
13917 DRM_PLANE_HELPER_NO_SCALING,
13918 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13919 true, true, &state->visible);
757f9a3e
GP
13920 if (ret)
13921 return ret;
13922
757f9a3e
GP
13923 /* if we want to turn off the cursor ignore width and height */
13924 if (!obj)
da20eabd 13925 return 0;
757f9a3e 13926
757f9a3e 13927 /* Check for which cursor types we support */
061e4b8d 13928 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13929 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13930 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13931 return -EINVAL;
13932 }
13933
ea2c67bb
MR
13934 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13935 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13936 DRM_DEBUG_KMS("buffer is too small\n");
13937 return -ENOMEM;
13938 }
13939
3a656b54 13940 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13941 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13942 return -EINVAL;
32b7eeec
MR
13943 }
13944
da20eabd 13945 return 0;
852e787c 13946}
3d7d6510 13947
a8ad0d8e
ML
13948static void
13949intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13950 struct drm_crtc *crtc)
a8ad0d8e 13951{
a8ad0d8e
ML
13952 intel_crtc_update_cursor(crtc, false);
13953}
13954
f4a2cf29 13955static void
852e787c
GP
13956intel_commit_cursor_plane(struct drm_plane *plane,
13957 struct intel_plane_state *state)
13958{
2b875c22 13959 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13960 struct drm_device *dev = plane->dev;
13961 struct intel_crtc *intel_crtc;
2b875c22 13962 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13963 uint32_t addr;
852e787c 13964
ea2c67bb
MR
13965 crtc = crtc ? crtc : plane->crtc;
13966 intel_crtc = to_intel_crtc(crtc);
13967
2b875c22 13968 plane->fb = state->base.fb;
ea2c67bb
MR
13969 crtc->cursor_x = state->base.crtc_x;
13970 crtc->cursor_y = state->base.crtc_y;
13971
a912f12f
GP
13972 if (intel_crtc->cursor_bo == obj)
13973 goto update;
4ed91096 13974
f4a2cf29 13975 if (!obj)
a912f12f 13976 addr = 0;
f4a2cf29 13977 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13978 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13979 else
a912f12f 13980 addr = obj->phys_handle->busaddr;
852e787c 13981
a912f12f
GP
13982 intel_crtc->cursor_addr = addr;
13983 intel_crtc->cursor_bo = obj;
852e787c 13984
302d19ac 13985update:
a539205a 13986 if (crtc->state->active)
a912f12f 13987 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13988}
13989
3d7d6510
MR
13990static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13991 int pipe)
13992{
13993 struct intel_plane *cursor;
8e7d688b 13994 struct intel_plane_state *state;
3d7d6510
MR
13995
13996 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13997 if (cursor == NULL)
13998 return NULL;
13999
8e7d688b
MR
14000 state = intel_create_plane_state(&cursor->base);
14001 if (!state) {
ea2c67bb
MR
14002 kfree(cursor);
14003 return NULL;
14004 }
8e7d688b 14005 cursor->base.state = &state->base;
ea2c67bb 14006
3d7d6510
MR
14007 cursor->can_scale = false;
14008 cursor->max_downscale = 1;
14009 cursor->pipe = pipe;
14010 cursor->plane = pipe;
a9ff8714 14011 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
14012 cursor->check_plane = intel_check_cursor_plane;
14013 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 14014 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14015
14016 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14017 &intel_plane_funcs,
3d7d6510
MR
14018 intel_cursor_formats,
14019 ARRAY_SIZE(intel_cursor_formats),
14020 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
14021
14022 if (INTEL_INFO(dev)->gen >= 4) {
14023 if (!dev->mode_config.rotation_property)
14024 dev->mode_config.rotation_property =
14025 drm_mode_create_rotation_property(dev,
14026 BIT(DRM_ROTATE_0) |
14027 BIT(DRM_ROTATE_180));
14028 if (dev->mode_config.rotation_property)
14029 drm_object_attach_property(&cursor->base.base,
14030 dev->mode_config.rotation_property,
8e7d688b 14031 state->base.rotation);
4398ad45
VS
14032 }
14033
af99ceda
CK
14034 if (INTEL_INFO(dev)->gen >=9)
14035 state->scaler_id = -1;
14036
ea2c67bb
MR
14037 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14038
3d7d6510
MR
14039 return &cursor->base;
14040}
14041
549e2bfb
CK
14042static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14043 struct intel_crtc_state *crtc_state)
14044{
14045 int i;
14046 struct intel_scaler *intel_scaler;
14047 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14048
14049 for (i = 0; i < intel_crtc->num_scalers; i++) {
14050 intel_scaler = &scaler_state->scalers[i];
14051 intel_scaler->in_use = 0;
549e2bfb
CK
14052 intel_scaler->mode = PS_SCALER_MODE_DYN;
14053 }
14054
14055 scaler_state->scaler_id = -1;
14056}
14057
b358d0a6 14058static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14059{
fbee40df 14060 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14061 struct intel_crtc *intel_crtc;
f5de6e07 14062 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14063 struct drm_plane *primary = NULL;
14064 struct drm_plane *cursor = NULL;
465c120c 14065 int i, ret;
79e53945 14066
955382f3 14067 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14068 if (intel_crtc == NULL)
14069 return;
14070
f5de6e07
ACO
14071 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14072 if (!crtc_state)
14073 goto fail;
550acefd
ACO
14074 intel_crtc->config = crtc_state;
14075 intel_crtc->base.state = &crtc_state->base;
07878248 14076 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14077
549e2bfb
CK
14078 /* initialize shared scalers */
14079 if (INTEL_INFO(dev)->gen >= 9) {
14080 if (pipe == PIPE_C)
14081 intel_crtc->num_scalers = 1;
14082 else
14083 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14084
14085 skl_init_scalers(dev, intel_crtc, crtc_state);
14086 }
14087
465c120c 14088 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14089 if (!primary)
14090 goto fail;
14091
14092 cursor = intel_cursor_plane_create(dev, pipe);
14093 if (!cursor)
14094 goto fail;
14095
465c120c 14096 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
14097 cursor, &intel_crtc_funcs);
14098 if (ret)
14099 goto fail;
79e53945
JB
14100
14101 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14102 for (i = 0; i < 256; i++) {
14103 intel_crtc->lut_r[i] = i;
14104 intel_crtc->lut_g[i] = i;
14105 intel_crtc->lut_b[i] = i;
14106 }
14107
1f1c2e24
VS
14108 /*
14109 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14110 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14111 */
80824003
JB
14112 intel_crtc->pipe = pipe;
14113 intel_crtc->plane = pipe;
3a77c4c4 14114 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14115 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14116 intel_crtc->plane = !pipe;
80824003
JB
14117 }
14118
4b0e333e
CW
14119 intel_crtc->cursor_base = ~0;
14120 intel_crtc->cursor_cntl = ~0;
dc41c154 14121 intel_crtc->cursor_size = ~0;
8d7849db 14122
852eb00d
VS
14123 intel_crtc->wm.cxsr_allowed = true;
14124
22fd0fab
JB
14125 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14126 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14127 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14128 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14129
79e53945 14130 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14131
14132 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14133 return;
14134
14135fail:
14136 if (primary)
14137 drm_plane_cleanup(primary);
14138 if (cursor)
14139 drm_plane_cleanup(cursor);
f5de6e07 14140 kfree(crtc_state);
3d7d6510 14141 kfree(intel_crtc);
79e53945
JB
14142}
14143
752aa88a
JB
14144enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14145{
14146 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14147 struct drm_device *dev = connector->base.dev;
752aa88a 14148
51fd371b 14149 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14150
d3babd3f 14151 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14152 return INVALID_PIPE;
14153
14154 return to_intel_crtc(encoder->crtc)->pipe;
14155}
14156
08d7b3d1 14157int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14158 struct drm_file *file)
08d7b3d1 14159{
08d7b3d1 14160 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14161 struct drm_crtc *drmmode_crtc;
c05422d5 14162 struct intel_crtc *crtc;
08d7b3d1 14163
7707e653 14164 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14165
7707e653 14166 if (!drmmode_crtc) {
08d7b3d1 14167 DRM_ERROR("no such CRTC id\n");
3f2c2057 14168 return -ENOENT;
08d7b3d1
CW
14169 }
14170
7707e653 14171 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14172 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14173
c05422d5 14174 return 0;
08d7b3d1
CW
14175}
14176
66a9278e 14177static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14178{
66a9278e
DV
14179 struct drm_device *dev = encoder->base.dev;
14180 struct intel_encoder *source_encoder;
79e53945 14181 int index_mask = 0;
79e53945
JB
14182 int entry = 0;
14183
b2784e15 14184 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14185 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14186 index_mask |= (1 << entry);
14187
79e53945
JB
14188 entry++;
14189 }
4ef69c7a 14190
79e53945
JB
14191 return index_mask;
14192}
14193
4d302442
CW
14194static bool has_edp_a(struct drm_device *dev)
14195{
14196 struct drm_i915_private *dev_priv = dev->dev_private;
14197
14198 if (!IS_MOBILE(dev))
14199 return false;
14200
14201 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14202 return false;
14203
e3589908 14204 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14205 return false;
14206
14207 return true;
14208}
14209
84b4e042
JB
14210static bool intel_crt_present(struct drm_device *dev)
14211{
14212 struct drm_i915_private *dev_priv = dev->dev_private;
14213
884497ed
DL
14214 if (INTEL_INFO(dev)->gen >= 9)
14215 return false;
14216
cf404ce4 14217 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14218 return false;
14219
14220 if (IS_CHERRYVIEW(dev))
14221 return false;
14222
14223 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14224 return false;
14225
14226 return true;
14227}
14228
79e53945
JB
14229static void intel_setup_outputs(struct drm_device *dev)
14230{
725e30ad 14231 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14232 struct intel_encoder *encoder;
cb0953d7 14233 bool dpd_is_edp = false;
79e53945 14234
c9093354 14235 intel_lvds_init(dev);
79e53945 14236
84b4e042 14237 if (intel_crt_present(dev))
79935fca 14238 intel_crt_init(dev);
cb0953d7 14239
c776eb2e
VK
14240 if (IS_BROXTON(dev)) {
14241 /*
14242 * FIXME: Broxton doesn't support port detection via the
14243 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14244 * detect the ports.
14245 */
14246 intel_ddi_init(dev, PORT_A);
14247 intel_ddi_init(dev, PORT_B);
14248 intel_ddi_init(dev, PORT_C);
14249 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14250 int found;
14251
de31facd
JB
14252 /*
14253 * Haswell uses DDI functions to detect digital outputs.
14254 * On SKL pre-D0 the strap isn't connected, so we assume
14255 * it's there.
14256 */
0e72a5b5 14257 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd
JB
14258 /* WaIgnoreDDIAStrap: skl */
14259 if (found ||
14260 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
0e72a5b5
ED
14261 intel_ddi_init(dev, PORT_A);
14262
14263 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14264 * register */
14265 found = I915_READ(SFUSE_STRAP);
14266
14267 if (found & SFUSE_STRAP_DDIB_DETECTED)
14268 intel_ddi_init(dev, PORT_B);
14269 if (found & SFUSE_STRAP_DDIC_DETECTED)
14270 intel_ddi_init(dev, PORT_C);
14271 if (found & SFUSE_STRAP_DDID_DETECTED)
14272 intel_ddi_init(dev, PORT_D);
14273 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14274 int found;
5d8a7752 14275 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14276
14277 if (has_edp_a(dev))
14278 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14279
dc0fa718 14280 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14281 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14282 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14283 if (!found)
e2debe91 14284 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14285 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14286 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14287 }
14288
dc0fa718 14289 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14290 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14291
dc0fa718 14292 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14293 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14294
5eb08b69 14295 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14296 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14297
270b3042 14298 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14299 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14300 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14301 /*
14302 * The DP_DETECTED bit is the latched state of the DDC
14303 * SDA pin at boot. However since eDP doesn't require DDC
14304 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14305 * eDP ports may have been muxed to an alternate function.
14306 * Thus we can't rely on the DP_DETECTED bit alone to detect
14307 * eDP ports. Consult the VBT as well as DP_DETECTED to
14308 * detect eDP ports.
14309 */
d2182a66
VS
14310 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14311 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
14312 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14313 PORT_B);
e17ac6db
VS
14314 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14315 intel_dp_is_edp(dev, PORT_B))
14316 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 14317
d2182a66
VS
14318 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14319 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
14320 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14321 PORT_C);
e17ac6db
VS
14322 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14323 intel_dp_is_edp(dev, PORT_C))
14324 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 14325
9418c1f1 14326 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14327 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
14328 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14329 PORT_D);
e17ac6db
VS
14330 /* eDP not supported on port D, so don't check VBT */
14331 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14332 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
14333 }
14334
3cfca973 14335 intel_dsi_init(dev);
09da55dc 14336 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14337 bool found = false;
7d57382e 14338
e2debe91 14339 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14340 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14341 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14342 if (!found && IS_G4X(dev)) {
b01f2c3a 14343 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14344 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14345 }
27185ae1 14346
3fec3d2f 14347 if (!found && IS_G4X(dev))
ab9d7c30 14348 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14349 }
13520b05
KH
14350
14351 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14352
e2debe91 14353 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14354 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14355 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14356 }
27185ae1 14357
e2debe91 14358 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14359
3fec3d2f 14360 if (IS_G4X(dev)) {
b01f2c3a 14361 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14362 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14363 }
3fec3d2f 14364 if (IS_G4X(dev))
ab9d7c30 14365 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14366 }
27185ae1 14367
3fec3d2f 14368 if (IS_G4X(dev) &&
e7281eab 14369 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14370 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14371 } else if (IS_GEN2(dev))
79e53945
JB
14372 intel_dvo_init(dev);
14373
103a196f 14374 if (SUPPORTS_TV(dev))
79e53945
JB
14375 intel_tv_init(dev);
14376
0bc12bcb 14377 intel_psr_init(dev);
7c8f8a70 14378
b2784e15 14379 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14380 encoder->base.possible_crtcs = encoder->crtc_mask;
14381 encoder->base.possible_clones =
66a9278e 14382 intel_encoder_clones(encoder);
79e53945 14383 }
47356eb6 14384
dde86e2d 14385 intel_init_pch_refclk(dev);
270b3042
DV
14386
14387 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14388}
14389
14390static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14391{
60a5ca01 14392 struct drm_device *dev = fb->dev;
79e53945 14393 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14394
ef2d633e 14395 drm_framebuffer_cleanup(fb);
60a5ca01 14396 mutex_lock(&dev->struct_mutex);
ef2d633e 14397 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14398 drm_gem_object_unreference(&intel_fb->obj->base);
14399 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14400 kfree(intel_fb);
14401}
14402
14403static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14404 struct drm_file *file,
79e53945
JB
14405 unsigned int *handle)
14406{
14407 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14408 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14409
05394f39 14410 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14411}
14412
86c98588
RV
14413static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14414 struct drm_file *file,
14415 unsigned flags, unsigned color,
14416 struct drm_clip_rect *clips,
14417 unsigned num_clips)
14418{
14419 struct drm_device *dev = fb->dev;
14420 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14421 struct drm_i915_gem_object *obj = intel_fb->obj;
14422
14423 mutex_lock(&dev->struct_mutex);
14424 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
14425 mutex_unlock(&dev->struct_mutex);
14426
14427 return 0;
14428}
14429
79e53945
JB
14430static const struct drm_framebuffer_funcs intel_fb_funcs = {
14431 .destroy = intel_user_framebuffer_destroy,
14432 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14433 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14434};
14435
b321803d
DL
14436static
14437u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14438 uint32_t pixel_format)
14439{
14440 u32 gen = INTEL_INFO(dev)->gen;
14441
14442 if (gen >= 9) {
14443 /* "The stride in bytes must not exceed the of the size of 8K
14444 * pixels and 32K bytes."
14445 */
14446 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14447 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14448 return 32*1024;
14449 } else if (gen >= 4) {
14450 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14451 return 16*1024;
14452 else
14453 return 32*1024;
14454 } else if (gen >= 3) {
14455 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14456 return 8*1024;
14457 else
14458 return 16*1024;
14459 } else {
14460 /* XXX DSPC is limited to 4k tiled */
14461 return 8*1024;
14462 }
14463}
14464
b5ea642a
DV
14465static int intel_framebuffer_init(struct drm_device *dev,
14466 struct intel_framebuffer *intel_fb,
14467 struct drm_mode_fb_cmd2 *mode_cmd,
14468 struct drm_i915_gem_object *obj)
79e53945 14469{
6761dd31 14470 unsigned int aligned_height;
79e53945 14471 int ret;
b321803d 14472 u32 pitch_limit, stride_alignment;
79e53945 14473
dd4916c5
DV
14474 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14475
2a80eada
DV
14476 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14477 /* Enforce that fb modifier and tiling mode match, but only for
14478 * X-tiled. This is needed for FBC. */
14479 if (!!(obj->tiling_mode == I915_TILING_X) !=
14480 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14481 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14482 return -EINVAL;
14483 }
14484 } else {
14485 if (obj->tiling_mode == I915_TILING_X)
14486 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14487 else if (obj->tiling_mode == I915_TILING_Y) {
14488 DRM_DEBUG("No Y tiling for legacy addfb\n");
14489 return -EINVAL;
14490 }
14491 }
14492
9a8f0a12
TU
14493 /* Passed in modifier sanity checking. */
14494 switch (mode_cmd->modifier[0]) {
14495 case I915_FORMAT_MOD_Y_TILED:
14496 case I915_FORMAT_MOD_Yf_TILED:
14497 if (INTEL_INFO(dev)->gen < 9) {
14498 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14499 mode_cmd->modifier[0]);
14500 return -EINVAL;
14501 }
14502 case DRM_FORMAT_MOD_NONE:
14503 case I915_FORMAT_MOD_X_TILED:
14504 break;
14505 default:
c0f40428
JB
14506 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14507 mode_cmd->modifier[0]);
57cd6508 14508 return -EINVAL;
c16ed4be 14509 }
57cd6508 14510
b321803d
DL
14511 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14512 mode_cmd->pixel_format);
14513 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14514 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14515 mode_cmd->pitches[0], stride_alignment);
57cd6508 14516 return -EINVAL;
c16ed4be 14517 }
57cd6508 14518
b321803d
DL
14519 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14520 mode_cmd->pixel_format);
a35cdaa0 14521 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14522 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14523 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14524 "tiled" : "linear",
a35cdaa0 14525 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14526 return -EINVAL;
c16ed4be 14527 }
5d7bd705 14528
2a80eada 14529 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14530 mode_cmd->pitches[0] != obj->stride) {
14531 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14532 mode_cmd->pitches[0], obj->stride);
5d7bd705 14533 return -EINVAL;
c16ed4be 14534 }
5d7bd705 14535
57779d06 14536 /* Reject formats not supported by any plane early. */
308e5bcb 14537 switch (mode_cmd->pixel_format) {
57779d06 14538 case DRM_FORMAT_C8:
04b3924d
VS
14539 case DRM_FORMAT_RGB565:
14540 case DRM_FORMAT_XRGB8888:
14541 case DRM_FORMAT_ARGB8888:
57779d06
VS
14542 break;
14543 case DRM_FORMAT_XRGB1555:
c16ed4be 14544 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14545 DRM_DEBUG("unsupported pixel format: %s\n",
14546 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14547 return -EINVAL;
c16ed4be 14548 }
57779d06 14549 break;
57779d06 14550 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14551 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14552 DRM_DEBUG("unsupported pixel format: %s\n",
14553 drm_get_format_name(mode_cmd->pixel_format));
14554 return -EINVAL;
14555 }
14556 break;
14557 case DRM_FORMAT_XBGR8888:
04b3924d 14558 case DRM_FORMAT_XRGB2101010:
57779d06 14559 case DRM_FORMAT_XBGR2101010:
c16ed4be 14560 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14561 DRM_DEBUG("unsupported pixel format: %s\n",
14562 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14563 return -EINVAL;
c16ed4be 14564 }
b5626747 14565 break;
7531208b
DL
14566 case DRM_FORMAT_ABGR2101010:
14567 if (!IS_VALLEYVIEW(dev)) {
14568 DRM_DEBUG("unsupported pixel format: %s\n",
14569 drm_get_format_name(mode_cmd->pixel_format));
14570 return -EINVAL;
14571 }
14572 break;
04b3924d
VS
14573 case DRM_FORMAT_YUYV:
14574 case DRM_FORMAT_UYVY:
14575 case DRM_FORMAT_YVYU:
14576 case DRM_FORMAT_VYUY:
c16ed4be 14577 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14578 DRM_DEBUG("unsupported pixel format: %s\n",
14579 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14580 return -EINVAL;
c16ed4be 14581 }
57cd6508
CW
14582 break;
14583 default:
4ee62c76
VS
14584 DRM_DEBUG("unsupported pixel format: %s\n",
14585 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14586 return -EINVAL;
14587 }
14588
90f9a336
VS
14589 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14590 if (mode_cmd->offsets[0] != 0)
14591 return -EINVAL;
14592
ec2c981e 14593 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14594 mode_cmd->pixel_format,
14595 mode_cmd->modifier[0]);
53155c0a
DV
14596 /* FIXME drm helper for size checks (especially planar formats)? */
14597 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14598 return -EINVAL;
14599
c7d73f6a
DV
14600 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14601 intel_fb->obj = obj;
80075d49 14602 intel_fb->obj->framebuffer_references++;
c7d73f6a 14603
79e53945
JB
14604 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14605 if (ret) {
14606 DRM_ERROR("framebuffer init failed %d\n", ret);
14607 return ret;
14608 }
14609
79e53945
JB
14610 return 0;
14611}
14612
79e53945
JB
14613static struct drm_framebuffer *
14614intel_user_framebuffer_create(struct drm_device *dev,
14615 struct drm_file *filp,
308e5bcb 14616 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14617{
05394f39 14618 struct drm_i915_gem_object *obj;
79e53945 14619
308e5bcb
JB
14620 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14621 mode_cmd->handles[0]));
c8725226 14622 if (&obj->base == NULL)
cce13ff7 14623 return ERR_PTR(-ENOENT);
79e53945 14624
d2dff872 14625 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14626}
14627
4520f53a 14628#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 14629static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14630{
14631}
14632#endif
14633
79e53945 14634static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14635 .fb_create = intel_user_framebuffer_create,
0632fef6 14636 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14637 .atomic_check = intel_atomic_check,
14638 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14639 .atomic_state_alloc = intel_atomic_state_alloc,
14640 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14641};
14642
e70236a8
JB
14643/* Set up chip specific display functions */
14644static void intel_init_display(struct drm_device *dev)
14645{
14646 struct drm_i915_private *dev_priv = dev->dev_private;
14647
ee9300bb
DV
14648 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14649 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14650 else if (IS_CHERRYVIEW(dev))
14651 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14652 else if (IS_VALLEYVIEW(dev))
14653 dev_priv->display.find_dpll = vlv_find_best_dpll;
14654 else if (IS_PINEVIEW(dev))
14655 dev_priv->display.find_dpll = pnv_find_best_dpll;
14656 else
14657 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14658
bc8d7dff
DL
14659 if (INTEL_INFO(dev)->gen >= 9) {
14660 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14661 dev_priv->display.get_initial_plane_config =
14662 skylake_get_initial_plane_config;
bc8d7dff
DL
14663 dev_priv->display.crtc_compute_clock =
14664 haswell_crtc_compute_clock;
14665 dev_priv->display.crtc_enable = haswell_crtc_enable;
14666 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14667 dev_priv->display.update_primary_plane =
14668 skylake_update_primary_plane;
14669 } else if (HAS_DDI(dev)) {
0e8ffe1b 14670 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14671 dev_priv->display.get_initial_plane_config =
14672 ironlake_get_initial_plane_config;
797d0259
ACO
14673 dev_priv->display.crtc_compute_clock =
14674 haswell_crtc_compute_clock;
4f771f10
PZ
14675 dev_priv->display.crtc_enable = haswell_crtc_enable;
14676 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14677 dev_priv->display.update_primary_plane =
14678 ironlake_update_primary_plane;
09b4ddf9 14679 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14680 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14681 dev_priv->display.get_initial_plane_config =
14682 ironlake_get_initial_plane_config;
3fb37703
ACO
14683 dev_priv->display.crtc_compute_clock =
14684 ironlake_crtc_compute_clock;
76e5a89c
DV
14685 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14686 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14687 dev_priv->display.update_primary_plane =
14688 ironlake_update_primary_plane;
89b667f8
JB
14689 } else if (IS_VALLEYVIEW(dev)) {
14690 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14691 dev_priv->display.get_initial_plane_config =
14692 i9xx_get_initial_plane_config;
d6dfee7a 14693 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14694 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14695 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14696 dev_priv->display.update_primary_plane =
14697 i9xx_update_primary_plane;
f564048e 14698 } else {
0e8ffe1b 14699 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14700 dev_priv->display.get_initial_plane_config =
14701 i9xx_get_initial_plane_config;
d6dfee7a 14702 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14703 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14704 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14705 dev_priv->display.update_primary_plane =
14706 i9xx_update_primary_plane;
f564048e 14707 }
e70236a8 14708
e70236a8 14709 /* Returns the core display clock speed */
1652d19e
VS
14710 if (IS_SKYLAKE(dev))
14711 dev_priv->display.get_display_clock_speed =
14712 skylake_get_display_clock_speed;
acd3f3d3
BP
14713 else if (IS_BROXTON(dev))
14714 dev_priv->display.get_display_clock_speed =
14715 broxton_get_display_clock_speed;
1652d19e
VS
14716 else if (IS_BROADWELL(dev))
14717 dev_priv->display.get_display_clock_speed =
14718 broadwell_get_display_clock_speed;
14719 else if (IS_HASWELL(dev))
14720 dev_priv->display.get_display_clock_speed =
14721 haswell_get_display_clock_speed;
14722 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14723 dev_priv->display.get_display_clock_speed =
14724 valleyview_get_display_clock_speed;
b37a6434
VS
14725 else if (IS_GEN5(dev))
14726 dev_priv->display.get_display_clock_speed =
14727 ilk_get_display_clock_speed;
a7c66cd8 14728 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14729 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14730 dev_priv->display.get_display_clock_speed =
14731 i945_get_display_clock_speed;
34edce2f
VS
14732 else if (IS_GM45(dev))
14733 dev_priv->display.get_display_clock_speed =
14734 gm45_get_display_clock_speed;
14735 else if (IS_CRESTLINE(dev))
14736 dev_priv->display.get_display_clock_speed =
14737 i965gm_get_display_clock_speed;
14738 else if (IS_PINEVIEW(dev))
14739 dev_priv->display.get_display_clock_speed =
14740 pnv_get_display_clock_speed;
14741 else if (IS_G33(dev) || IS_G4X(dev))
14742 dev_priv->display.get_display_clock_speed =
14743 g33_get_display_clock_speed;
e70236a8
JB
14744 else if (IS_I915G(dev))
14745 dev_priv->display.get_display_clock_speed =
14746 i915_get_display_clock_speed;
257a7ffc 14747 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14748 dev_priv->display.get_display_clock_speed =
14749 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14750 else if (IS_PINEVIEW(dev))
14751 dev_priv->display.get_display_clock_speed =
14752 pnv_get_display_clock_speed;
e70236a8
JB
14753 else if (IS_I915GM(dev))
14754 dev_priv->display.get_display_clock_speed =
14755 i915gm_get_display_clock_speed;
14756 else if (IS_I865G(dev))
14757 dev_priv->display.get_display_clock_speed =
14758 i865_get_display_clock_speed;
f0f8a9ce 14759 else if (IS_I85X(dev))
e70236a8 14760 dev_priv->display.get_display_clock_speed =
1b1d2716 14761 i85x_get_display_clock_speed;
623e01e5
VS
14762 else { /* 830 */
14763 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14764 dev_priv->display.get_display_clock_speed =
14765 i830_get_display_clock_speed;
623e01e5 14766 }
e70236a8 14767
7c10a2b5 14768 if (IS_GEN5(dev)) {
3bb11b53 14769 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14770 } else if (IS_GEN6(dev)) {
14771 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14772 } else if (IS_IVYBRIDGE(dev)) {
14773 /* FIXME: detect B0+ stepping and use auto training */
14774 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14775 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14776 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14777 if (IS_BROADWELL(dev)) {
14778 dev_priv->display.modeset_commit_cdclk =
14779 broadwell_modeset_commit_cdclk;
14780 dev_priv->display.modeset_calc_cdclk =
14781 broadwell_modeset_calc_cdclk;
14782 }
30a970c6 14783 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14784 dev_priv->display.modeset_commit_cdclk =
14785 valleyview_modeset_commit_cdclk;
14786 dev_priv->display.modeset_calc_cdclk =
14787 valleyview_modeset_calc_cdclk;
f8437dd1 14788 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14789 dev_priv->display.modeset_commit_cdclk =
14790 broxton_modeset_commit_cdclk;
14791 dev_priv->display.modeset_calc_cdclk =
14792 broxton_modeset_calc_cdclk;
e70236a8 14793 }
8c9f3aaf 14794
8c9f3aaf
JB
14795 switch (INTEL_INFO(dev)->gen) {
14796 case 2:
14797 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14798 break;
14799
14800 case 3:
14801 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14802 break;
14803
14804 case 4:
14805 case 5:
14806 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14807 break;
14808
14809 case 6:
14810 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14811 break;
7c9017e5 14812 case 7:
4e0bbc31 14813 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14814 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14815 break;
830c81db 14816 case 9:
ba343e02
TU
14817 /* Drop through - unsupported since execlist only. */
14818 default:
14819 /* Default just returns -ENODEV to indicate unsupported */
14820 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14821 }
7bd688cd
JN
14822
14823 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14824
14825 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14826}
14827
b690e96c
JB
14828/*
14829 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14830 * resume, or other times. This quirk makes sure that's the case for
14831 * affected systems.
14832 */
0206e353 14833static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14834{
14835 struct drm_i915_private *dev_priv = dev->dev_private;
14836
14837 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14838 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14839}
14840
b6b5d049
VS
14841static void quirk_pipeb_force(struct drm_device *dev)
14842{
14843 struct drm_i915_private *dev_priv = dev->dev_private;
14844
14845 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14846 DRM_INFO("applying pipe b force quirk\n");
14847}
14848
435793df
KP
14849/*
14850 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14851 */
14852static void quirk_ssc_force_disable(struct drm_device *dev)
14853{
14854 struct drm_i915_private *dev_priv = dev->dev_private;
14855 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14856 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14857}
14858
4dca20ef 14859/*
5a15ab5b
CE
14860 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14861 * brightness value
4dca20ef
CE
14862 */
14863static void quirk_invert_brightness(struct drm_device *dev)
14864{
14865 struct drm_i915_private *dev_priv = dev->dev_private;
14866 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14867 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14868}
14869
9c72cc6f
SD
14870/* Some VBT's incorrectly indicate no backlight is present */
14871static void quirk_backlight_present(struct drm_device *dev)
14872{
14873 struct drm_i915_private *dev_priv = dev->dev_private;
14874 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14875 DRM_INFO("applying backlight present quirk\n");
14876}
14877
b690e96c
JB
14878struct intel_quirk {
14879 int device;
14880 int subsystem_vendor;
14881 int subsystem_device;
14882 void (*hook)(struct drm_device *dev);
14883};
14884
5f85f176
EE
14885/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14886struct intel_dmi_quirk {
14887 void (*hook)(struct drm_device *dev);
14888 const struct dmi_system_id (*dmi_id_list)[];
14889};
14890
14891static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14892{
14893 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14894 return 1;
14895}
14896
14897static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14898 {
14899 .dmi_id_list = &(const struct dmi_system_id[]) {
14900 {
14901 .callback = intel_dmi_reverse_brightness,
14902 .ident = "NCR Corporation",
14903 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14904 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14905 },
14906 },
14907 { } /* terminating entry */
14908 },
14909 .hook = quirk_invert_brightness,
14910 },
14911};
14912
c43b5634 14913static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14914 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14915 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14916
b690e96c
JB
14917 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14918 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14919
5f080c0f
VS
14920 /* 830 needs to leave pipe A & dpll A up */
14921 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14922
b6b5d049
VS
14923 /* 830 needs to leave pipe B & dpll B up */
14924 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14925
435793df
KP
14926 /* Lenovo U160 cannot use SSC on LVDS */
14927 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14928
14929 /* Sony Vaio Y cannot use SSC on LVDS */
14930 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14931
be505f64
AH
14932 /* Acer Aspire 5734Z must invert backlight brightness */
14933 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14934
14935 /* Acer/eMachines G725 */
14936 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14937
14938 /* Acer/eMachines e725 */
14939 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14940
14941 /* Acer/Packard Bell NCL20 */
14942 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14943
14944 /* Acer Aspire 4736Z */
14945 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14946
14947 /* Acer Aspire 5336 */
14948 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14949
14950 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14951 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14952
dfb3d47b
SD
14953 /* Acer C720 Chromebook (Core i3 4005U) */
14954 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14955
b2a9601c 14956 /* Apple Macbook 2,1 (Core 2 T7400) */
14957 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14958
d4967d8c
SD
14959 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14960 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14961
14962 /* HP Chromebook 14 (Celeron 2955U) */
14963 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14964
14965 /* Dell Chromebook 11 */
14966 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14967};
14968
14969static void intel_init_quirks(struct drm_device *dev)
14970{
14971 struct pci_dev *d = dev->pdev;
14972 int i;
14973
14974 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14975 struct intel_quirk *q = &intel_quirks[i];
14976
14977 if (d->device == q->device &&
14978 (d->subsystem_vendor == q->subsystem_vendor ||
14979 q->subsystem_vendor == PCI_ANY_ID) &&
14980 (d->subsystem_device == q->subsystem_device ||
14981 q->subsystem_device == PCI_ANY_ID))
14982 q->hook(dev);
14983 }
5f85f176
EE
14984 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14985 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14986 intel_dmi_quirks[i].hook(dev);
14987 }
b690e96c
JB
14988}
14989
9cce37f4
JB
14990/* Disable the VGA plane that we never use */
14991static void i915_disable_vga(struct drm_device *dev)
14992{
14993 struct drm_i915_private *dev_priv = dev->dev_private;
14994 u8 sr1;
766aa1c4 14995 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14996
2b37c616 14997 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14998 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14999 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15000 sr1 = inb(VGA_SR_DATA);
15001 outb(sr1 | 1<<5, VGA_SR_DATA);
15002 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15003 udelay(300);
15004
01f5a626 15005 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15006 POSTING_READ(vga_reg);
15007}
15008
f817586c
DV
15009void intel_modeset_init_hw(struct drm_device *dev)
15010{
b6283055 15011 intel_update_cdclk(dev);
a8f78b58 15012 intel_prepare_ddi(dev);
f817586c 15013 intel_init_clock_gating(dev);
8090c6b9 15014 intel_enable_gt_powersave(dev);
f817586c
DV
15015}
15016
79e53945
JB
15017void intel_modeset_init(struct drm_device *dev)
15018{
652c393a 15019 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15020 int sprite, ret;
8cc87b75 15021 enum pipe pipe;
46f297fb 15022 struct intel_crtc *crtc;
79e53945
JB
15023
15024 drm_mode_config_init(dev);
15025
15026 dev->mode_config.min_width = 0;
15027 dev->mode_config.min_height = 0;
15028
019d96cb
DA
15029 dev->mode_config.preferred_depth = 24;
15030 dev->mode_config.prefer_shadow = 1;
15031
25bab385
TU
15032 dev->mode_config.allow_fb_modifiers = true;
15033
e6ecefaa 15034 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15035
b690e96c
JB
15036 intel_init_quirks(dev);
15037
1fa61106
ED
15038 intel_init_pm(dev);
15039
e3c74757
BW
15040 if (INTEL_INFO(dev)->num_pipes == 0)
15041 return;
15042
e70236a8 15043 intel_init_display(dev);
7c10a2b5 15044 intel_init_audio(dev);
e70236a8 15045
a6c45cf0
CW
15046 if (IS_GEN2(dev)) {
15047 dev->mode_config.max_width = 2048;
15048 dev->mode_config.max_height = 2048;
15049 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15050 dev->mode_config.max_width = 4096;
15051 dev->mode_config.max_height = 4096;
79e53945 15052 } else {
a6c45cf0
CW
15053 dev->mode_config.max_width = 8192;
15054 dev->mode_config.max_height = 8192;
79e53945 15055 }
068be561 15056
dc41c154
VS
15057 if (IS_845G(dev) || IS_I865G(dev)) {
15058 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15059 dev->mode_config.cursor_height = 1023;
15060 } else if (IS_GEN2(dev)) {
068be561
DL
15061 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15062 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15063 } else {
15064 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15065 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15066 }
15067
5d4545ae 15068 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15069
28c97730 15070 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15071 INTEL_INFO(dev)->num_pipes,
15072 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15073
055e393f 15074 for_each_pipe(dev_priv, pipe) {
8cc87b75 15075 intel_crtc_init(dev, pipe);
3bdcfc0c 15076 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15077 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15078 if (ret)
06da8da2 15079 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15080 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15081 }
79e53945
JB
15082 }
15083
f42bb70d
JB
15084 intel_init_dpio(dev);
15085
e72f9fbf 15086 intel_shared_dpll_init(dev);
ee7b9f93 15087
9cce37f4
JB
15088 /* Just disable it once at startup */
15089 i915_disable_vga(dev);
79e53945 15090 intel_setup_outputs(dev);
11be49eb
CW
15091
15092 /* Just in case the BIOS is doing something questionable. */
7733b49b 15093 intel_fbc_disable(dev_priv);
fa9fa083 15094
6e9f798d 15095 drm_modeset_lock_all(dev);
fa9fa083 15096 intel_modeset_setup_hw_state(dev, false);
6e9f798d 15097 drm_modeset_unlock_all(dev);
46f297fb 15098
d3fcc808 15099 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
15100 if (!crtc->active)
15101 continue;
15102
46f297fb 15103 /*
46f297fb
JB
15104 * Note that reserving the BIOS fb up front prevents us
15105 * from stuffing other stolen allocations like the ring
15106 * on top. This prevents some ugliness at boot time, and
15107 * can even allow for smooth boot transitions if the BIOS
15108 * fb is large enough for the active pipe configuration.
15109 */
5724dbd1
DL
15110 if (dev_priv->display.get_initial_plane_config) {
15111 dev_priv->display.get_initial_plane_config(crtc,
46f297fb
JB
15112 &crtc->plane_config);
15113 /*
15114 * If the fb is shared between multiple heads, we'll
15115 * just get the first one.
15116 */
f6936e29 15117 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
46f297fb 15118 }
46f297fb 15119 }
2c7111db
CW
15120}
15121
7fad798e
DV
15122static void intel_enable_pipe_a(struct drm_device *dev)
15123{
15124 struct intel_connector *connector;
15125 struct drm_connector *crt = NULL;
15126 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15127 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15128
15129 /* We can't just switch on the pipe A, we need to set things up with a
15130 * proper mode and output configuration. As a gross hack, enable pipe A
15131 * by enabling the load detect pipe once. */
3a3371ff 15132 for_each_intel_connector(dev, connector) {
7fad798e
DV
15133 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15134 crt = &connector->base;
15135 break;
15136 }
15137 }
15138
15139 if (!crt)
15140 return;
15141
208bf9fd 15142 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15143 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15144}
15145
fa555837
DV
15146static bool
15147intel_check_plane_mapping(struct intel_crtc *crtc)
15148{
7eb552ae
BW
15149 struct drm_device *dev = crtc->base.dev;
15150 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
15151 u32 reg, val;
15152
7eb552ae 15153 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15154 return true;
15155
15156 reg = DSPCNTR(!crtc->plane);
15157 val = I915_READ(reg);
15158
15159 if ((val & DISPLAY_PLANE_ENABLE) &&
15160 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15161 return false;
15162
15163 return true;
15164}
15165
24929352
DV
15166static void intel_sanitize_crtc(struct intel_crtc *crtc)
15167{
15168 struct drm_device *dev = crtc->base.dev;
15169 struct drm_i915_private *dev_priv = dev->dev_private;
b17d48e2 15170 struct intel_encoder *encoder;
fa555837 15171 u32 reg;
b17d48e2 15172 bool enable;
24929352 15173
24929352 15174 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 15175 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
15176 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15177
d3eaf884 15178 /* restore vblank interrupts to correct state */
9625604c 15179 drm_crtc_vblank_reset(&crtc->base);
d297e103
VS
15180 if (crtc->active) {
15181 update_scanline_offset(crtc);
9625604c
DV
15182 drm_crtc_vblank_on(&crtc->base);
15183 }
d3eaf884 15184
24929352 15185 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15186 * disable the crtc (and hence change the state) if it is wrong. Note
15187 * that gen4+ has a fixed plane -> pipe mapping. */
15188 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15189 bool plane;
15190
24929352
DV
15191 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15192 crtc->base.base.id);
15193
15194 /* Pipe has the wrong plane attached and the plane is active.
15195 * Temporarily change the plane mapping and disable everything
15196 * ... */
15197 plane = crtc->plane;
b70709a6 15198 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15199 crtc->plane = !plane;
b17d48e2 15200 intel_crtc_disable_noatomic(&crtc->base);
24929352 15201 crtc->plane = plane;
24929352 15202 }
24929352 15203
7fad798e
DV
15204 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15205 crtc->pipe == PIPE_A && !crtc->active) {
15206 /* BIOS forgot to enable pipe A, this mostly happens after
15207 * resume. Force-enable the pipe to fix this, the update_dpms
15208 * call below we restore the pipe to the right state, but leave
15209 * the required bits on. */
15210 intel_enable_pipe_a(dev);
15211 }
15212
24929352
DV
15213 /* Adjust the state of the output pipe according to whether we
15214 * have active connectors/encoders. */
b17d48e2
ML
15215 enable = false;
15216 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15217 enable |= encoder->connectors_active;
24929352 15218
b17d48e2
ML
15219 if (!enable)
15220 intel_crtc_disable_noatomic(&crtc->base);
24929352 15221
53d9f4e9 15222 if (crtc->active != crtc->base.state->active) {
24929352
DV
15223
15224 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15225 * functions or because of calls to intel_crtc_disable_noatomic,
15226 * or because the pipe is force-enabled due to the
24929352
DV
15227 * pipe A quirk. */
15228 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15229 crtc->base.base.id,
83d65738 15230 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15231 crtc->active ? "enabled" : "disabled");
15232
83d65738 15233 crtc->base.state->enable = crtc->active;
49d6fa21 15234 crtc->base.state->active = crtc->active;
24929352
DV
15235 crtc->base.enabled = crtc->active;
15236
15237 /* Because we only establish the connector -> encoder ->
15238 * crtc links if something is active, this means the
15239 * crtc is now deactivated. Break the links. connector
15240 * -> encoder links are only establish when things are
15241 * actually up, hence no need to break them. */
15242 WARN_ON(crtc->active);
15243
15244 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15245 WARN_ON(encoder->connectors_active);
15246 encoder->base.crtc = NULL;
15247 }
15248 }
c5ab3bc0 15249
a3ed6aad 15250 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15251 /*
15252 * We start out with underrun reporting disabled to avoid races.
15253 * For correct bookkeeping mark this on active crtcs.
15254 *
c5ab3bc0
DV
15255 * Also on gmch platforms we dont have any hardware bits to
15256 * disable the underrun reporting. Which means we need to start
15257 * out with underrun reporting disabled also on inactive pipes,
15258 * since otherwise we'll complain about the garbage we read when
15259 * e.g. coming up after runtime pm.
15260 *
4cc31489
DV
15261 * No protection against concurrent access is required - at
15262 * worst a fifo underrun happens which also sets this to false.
15263 */
15264 crtc->cpu_fifo_underrun_disabled = true;
15265 crtc->pch_fifo_underrun_disabled = true;
15266 }
24929352
DV
15267}
15268
15269static void intel_sanitize_encoder(struct intel_encoder *encoder)
15270{
15271 struct intel_connector *connector;
15272 struct drm_device *dev = encoder->base.dev;
15273
15274 /* We need to check both for a crtc link (meaning that the
15275 * encoder is active and trying to read from a pipe) and the
15276 * pipe itself being active. */
15277 bool has_active_crtc = encoder->base.crtc &&
15278 to_intel_crtc(encoder->base.crtc)->active;
15279
15280 if (encoder->connectors_active && !has_active_crtc) {
15281 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15282 encoder->base.base.id,
8e329a03 15283 encoder->base.name);
24929352
DV
15284
15285 /* Connector is active, but has no active pipe. This is
15286 * fallout from our resume register restoring. Disable
15287 * the encoder manually again. */
15288 if (encoder->base.crtc) {
15289 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15290 encoder->base.base.id,
8e329a03 15291 encoder->base.name);
24929352 15292 encoder->disable(encoder);
a62d1497
VS
15293 if (encoder->post_disable)
15294 encoder->post_disable(encoder);
24929352 15295 }
7f1950fb
EE
15296 encoder->base.crtc = NULL;
15297 encoder->connectors_active = false;
24929352
DV
15298
15299 /* Inconsistent output/port/pipe state happens presumably due to
15300 * a bug in one of the get_hw_state functions. Or someplace else
15301 * in our code, like the register restore mess on resume. Clamp
15302 * things to off as a safer default. */
3a3371ff 15303 for_each_intel_connector(dev, connector) {
24929352
DV
15304 if (connector->encoder != encoder)
15305 continue;
7f1950fb
EE
15306 connector->base.dpms = DRM_MODE_DPMS_OFF;
15307 connector->base.encoder = NULL;
24929352
DV
15308 }
15309 }
15310 /* Enabled encoders without active connectors will be fixed in
15311 * the crtc fixup. */
15312}
15313
04098753 15314void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15315{
15316 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15317 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15318
04098753
ID
15319 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15320 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15321 i915_disable_vga(dev);
15322 }
15323}
15324
15325void i915_redisable_vga(struct drm_device *dev)
15326{
15327 struct drm_i915_private *dev_priv = dev->dev_private;
15328
8dc8a27c
PZ
15329 /* This function can be called both from intel_modeset_setup_hw_state or
15330 * at a very early point in our resume sequence, where the power well
15331 * structures are not yet restored. Since this function is at a very
15332 * paranoid "someone might have enabled VGA while we were not looking"
15333 * level, just check if the power well is enabled instead of trying to
15334 * follow the "don't touch the power well if we don't need it" policy
15335 * the rest of the driver uses. */
f458ebbc 15336 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15337 return;
15338
04098753 15339 i915_redisable_vga_power_on(dev);
0fde901f
KM
15340}
15341
98ec7739
VS
15342static bool primary_get_hw_state(struct intel_crtc *crtc)
15343{
15344 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15345
d032ffa0
ML
15346 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15347}
15348
15349static void readout_plane_state(struct intel_crtc *crtc,
15350 struct intel_crtc_state *crtc_state)
15351{
15352 struct intel_plane *p;
15353 struct drm_plane_state *drm_plane_state;
15354 bool active = crtc_state->base.active;
15355
15356 if (active) {
15357 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15358
15359 /* apply to previous sw state too */
15360 to_intel_crtc_state(crtc->base.state)->quirks |=
15361 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15362 }
98ec7739 15363
d032ffa0
ML
15364 for_each_intel_plane(crtc->base.dev, p) {
15365 bool visible = active;
15366
15367 if (crtc->pipe != p->pipe)
15368 continue;
15369
15370 drm_plane_state = p->base.state;
e435d6e5
ML
15371
15372 /* Plane scaler state is not touched here. The first atomic
15373 * commit will restore all plane scalers to its old state.
15374 */
15375
d032ffa0
ML
15376 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15377 visible = primary_get_hw_state(crtc);
15378 to_intel_plane_state(drm_plane_state)->visible = visible;
15379 } else {
15380 /*
15381 * unknown state, assume it's off to force a transition
15382 * to on when calculating state changes.
15383 */
15384 to_intel_plane_state(drm_plane_state)->visible = false;
15385 }
15386
15387 if (visible) {
15388 crtc_state->base.plane_mask |=
15389 1 << drm_plane_index(&p->base);
15390 } else if (crtc_state->base.state) {
15391 /* Make this unconditional for atomic hw readout. */
15392 crtc_state->base.plane_mask &=
15393 ~(1 << drm_plane_index(&p->base));
15394 }
15395 }
98ec7739
VS
15396}
15397
30e984df 15398static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15399{
15400 struct drm_i915_private *dev_priv = dev->dev_private;
15401 enum pipe pipe;
24929352
DV
15402 struct intel_crtc *crtc;
15403 struct intel_encoder *encoder;
15404 struct intel_connector *connector;
5358901f 15405 int i;
24929352 15406
d3fcc808 15407 for_each_intel_crtc(dev, crtc) {
6e3c9717 15408 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15409 crtc->config->base.crtc = &crtc->base;
3b117c8f 15410
6e3c9717 15411 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
9953599b 15412
0e8ffe1b 15413 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15414 crtc->config);
24929352 15415
83d65738 15416 crtc->base.state->enable = crtc->active;
49d6fa21 15417 crtc->base.state->active = crtc->active;
24929352 15418 crtc->base.enabled = crtc->active;
b8b7fade 15419 crtc->base.hwmode = crtc->config->base.adjusted_mode;
b70709a6 15420
d032ffa0 15421 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
24929352
DV
15422
15423 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15424 crtc->base.base.id,
15425 crtc->active ? "enabled" : "disabled");
15426 }
15427
5358901f
DV
15428 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15429 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15430
3e369b76
ACO
15431 pll->on = pll->get_hw_state(dev_priv, pll,
15432 &pll->config.hw_state);
5358901f 15433 pll->active = 0;
3e369b76 15434 pll->config.crtc_mask = 0;
d3fcc808 15435 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15436 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15437 pll->active++;
3e369b76 15438 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15439 }
5358901f 15440 }
5358901f 15441
1e6f2ddc 15442 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15443 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15444
3e369b76 15445 if (pll->config.crtc_mask)
bd2bb1b9 15446 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15447 }
15448
b2784e15 15449 for_each_intel_encoder(dev, encoder) {
24929352
DV
15450 pipe = 0;
15451
15452 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15453 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15454 encoder->base.crtc = &crtc->base;
6e3c9717 15455 encoder->get_config(encoder, crtc->config);
24929352
DV
15456 } else {
15457 encoder->base.crtc = NULL;
15458 }
15459
15460 encoder->connectors_active = false;
6f2bcceb 15461 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15462 encoder->base.base.id,
8e329a03 15463 encoder->base.name,
24929352 15464 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15465 pipe_name(pipe));
24929352
DV
15466 }
15467
3a3371ff 15468 for_each_intel_connector(dev, connector) {
24929352
DV
15469 if (connector->get_hw_state(connector)) {
15470 connector->base.dpms = DRM_MODE_DPMS_ON;
15471 connector->encoder->connectors_active = true;
15472 connector->base.encoder = &connector->encoder->base;
15473 } else {
15474 connector->base.dpms = DRM_MODE_DPMS_OFF;
15475 connector->base.encoder = NULL;
15476 }
15477 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15478 connector->base.base.id,
c23cc417 15479 connector->base.name,
24929352
DV
15480 connector->base.encoder ? "enabled" : "disabled");
15481 }
30e984df
DV
15482}
15483
15484/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15485 * and i915 state tracking structures. */
15486void intel_modeset_setup_hw_state(struct drm_device *dev,
15487 bool force_restore)
15488{
15489 struct drm_i915_private *dev_priv = dev->dev_private;
15490 enum pipe pipe;
30e984df
DV
15491 struct intel_crtc *crtc;
15492 struct intel_encoder *encoder;
35c95375 15493 int i;
30e984df
DV
15494
15495 intel_modeset_readout_hw_state(dev);
24929352 15496
babea61d
JB
15497 /*
15498 * Now that we have the config, copy it to each CRTC struct
15499 * Note that this could go away if we move to using crtc_config
15500 * checking everywhere.
15501 */
d3fcc808 15502 for_each_intel_crtc(dev, crtc) {
d330a953 15503 if (crtc->active && i915.fastboot) {
6e3c9717
ACO
15504 intel_mode_from_pipe_config(&crtc->base.mode,
15505 crtc->config);
babea61d
JB
15506 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15507 crtc->base.base.id);
15508 drm_mode_debug_printmodeline(&crtc->base.mode);
15509 }
15510 }
15511
24929352 15512 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15513 for_each_intel_encoder(dev, encoder) {
24929352
DV
15514 intel_sanitize_encoder(encoder);
15515 }
15516
055e393f 15517 for_each_pipe(dev_priv, pipe) {
24929352
DV
15518 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15519 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15520 intel_dump_pipe_config(crtc, crtc->config,
15521 "[setup_hw_state]");
24929352 15522 }
9a935856 15523
d29b2f9d
ACO
15524 intel_modeset_update_connector_atomic_state(dev);
15525
35c95375
DV
15526 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15527 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15528
15529 if (!pll->on || pll->active)
15530 continue;
15531
15532 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15533
15534 pll->disable(dev_priv, pll);
15535 pll->on = false;
15536 }
15537
26e1fe4f 15538 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15539 vlv_wm_get_hw_state(dev);
15540 else if (IS_GEN9(dev))
3078999f
PB
15541 skl_wm_get_hw_state(dev);
15542 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
15543 ilk_wm_get_hw_state(dev);
15544
45e2b5f6 15545 if (force_restore) {
7d0bc1ea
VS
15546 i915_redisable_vga(dev);
15547
f30da187
DV
15548 /*
15549 * We need to use raw interfaces for restoring state to avoid
15550 * checking (bogus) intermediate states.
15551 */
055e393f 15552 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
15553 struct drm_crtc *crtc =
15554 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 15555
83a57153 15556 intel_crtc_restore_mode(crtc);
45e2b5f6
DV
15557 }
15558 } else {
15559 intel_modeset_update_staged_output_state(dev);
15560 }
8af6cf88
DV
15561
15562 intel_modeset_check_state(dev);
2c7111db
CW
15563}
15564
15565void intel_modeset_gem_init(struct drm_device *dev)
15566{
92122789 15567 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 15568 struct drm_crtc *c;
2ff8fde1 15569 struct drm_i915_gem_object *obj;
e0d6149b 15570 int ret;
484b41dd 15571
ae48434c
ID
15572 mutex_lock(&dev->struct_mutex);
15573 intel_init_gt_powersave(dev);
15574 mutex_unlock(&dev->struct_mutex);
15575
92122789
JB
15576 /*
15577 * There may be no VBT; and if the BIOS enabled SSC we can
15578 * just keep using it to avoid unnecessary flicker. Whereas if the
15579 * BIOS isn't using it, don't assume it will work even if the VBT
15580 * indicates as much.
15581 */
15582 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15583 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15584 DREF_SSC1_ENABLE);
15585
1833b134 15586 intel_modeset_init_hw(dev);
02e792fb
DV
15587
15588 intel_setup_overlay(dev);
484b41dd
JB
15589
15590 /*
15591 * Make sure any fbs we allocated at startup are properly
15592 * pinned & fenced. When we do the allocation it's too early
15593 * for this.
15594 */
70e1e0ec 15595 for_each_crtc(dev, c) {
2ff8fde1
MR
15596 obj = intel_fb_obj(c->primary->fb);
15597 if (obj == NULL)
484b41dd
JB
15598 continue;
15599
e0d6149b
TU
15600 mutex_lock(&dev->struct_mutex);
15601 ret = intel_pin_and_fence_fb_obj(c->primary,
15602 c->primary->fb,
15603 c->primary->state,
91af127f 15604 NULL, NULL);
e0d6149b
TU
15605 mutex_unlock(&dev->struct_mutex);
15606 if (ret) {
484b41dd
JB
15607 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15608 to_intel_crtc(c)->pipe);
66e514c1
DA
15609 drm_framebuffer_unreference(c->primary->fb);
15610 c->primary->fb = NULL;
36750f28 15611 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15612 update_state_fb(c->primary);
36750f28 15613 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15614 }
15615 }
0962c3c9
VS
15616
15617 intel_backlight_register(dev);
79e53945
JB
15618}
15619
4932e2c3
ID
15620void intel_connector_unregister(struct intel_connector *intel_connector)
15621{
15622 struct drm_connector *connector = &intel_connector->base;
15623
15624 intel_panel_destroy_backlight(connector);
34ea3d38 15625 drm_connector_unregister(connector);
4932e2c3
ID
15626}
15627
79e53945
JB
15628void intel_modeset_cleanup(struct drm_device *dev)
15629{
652c393a 15630 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15631 struct drm_connector *connector;
652c393a 15632
2eb5252e
ID
15633 intel_disable_gt_powersave(dev);
15634
0962c3c9
VS
15635 intel_backlight_unregister(dev);
15636
fd0c0642
DV
15637 /*
15638 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15639 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15640 * experience fancy races otherwise.
15641 */
2aeb7d3a 15642 intel_irq_uninstall(dev_priv);
eb21b92b 15643
fd0c0642
DV
15644 /*
15645 * Due to the hpd irq storm handling the hotplug work can re-arm the
15646 * poll handlers. Hence disable polling after hpd handling is shut down.
15647 */
f87ea761 15648 drm_kms_helper_poll_fini(dev);
fd0c0642 15649
723bfd70
JB
15650 intel_unregister_dsm_handler();
15651
7733b49b 15652 intel_fbc_disable(dev_priv);
69341a5e 15653
1630fe75
CW
15654 /* flush any delayed tasks or pending work */
15655 flush_scheduled_work();
15656
db31af1d
JN
15657 /* destroy the backlight and sysfs files before encoders/connectors */
15658 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15659 struct intel_connector *intel_connector;
15660
15661 intel_connector = to_intel_connector(connector);
15662 intel_connector->unregister(intel_connector);
db31af1d 15663 }
d9255d57 15664
79e53945 15665 drm_mode_config_cleanup(dev);
4d7bb011
DV
15666
15667 intel_cleanup_overlay(dev);
ae48434c
ID
15668
15669 mutex_lock(&dev->struct_mutex);
15670 intel_cleanup_gt_powersave(dev);
15671 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15672}
15673
f1c79df3
ZW
15674/*
15675 * Return which encoder is currently attached for connector.
15676 */
df0e9248 15677struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15678{
df0e9248
CW
15679 return &intel_attached_encoder(connector)->base;
15680}
f1c79df3 15681
df0e9248
CW
15682void intel_connector_attach_encoder(struct intel_connector *connector,
15683 struct intel_encoder *encoder)
15684{
15685 connector->encoder = encoder;
15686 drm_mode_connector_attach_encoder(&connector->base,
15687 &encoder->base);
79e53945 15688}
28d52043
DA
15689
15690/*
15691 * set vga decode state - true == enable VGA decode
15692 */
15693int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15694{
15695 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15696 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15697 u16 gmch_ctrl;
15698
75fa041d
CW
15699 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15700 DRM_ERROR("failed to read control word\n");
15701 return -EIO;
15702 }
15703
c0cc8a55
CW
15704 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15705 return 0;
15706
28d52043
DA
15707 if (state)
15708 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15709 else
15710 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15711
15712 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15713 DRM_ERROR("failed to write control word\n");
15714 return -EIO;
15715 }
15716
28d52043
DA
15717 return 0;
15718}
c4a1d9e4 15719
c4a1d9e4 15720struct intel_display_error_state {
ff57f1b0
PZ
15721
15722 u32 power_well_driver;
15723
63b66e5b
CW
15724 int num_transcoders;
15725
c4a1d9e4
CW
15726 struct intel_cursor_error_state {
15727 u32 control;
15728 u32 position;
15729 u32 base;
15730 u32 size;
52331309 15731 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15732
15733 struct intel_pipe_error_state {
ddf9c536 15734 bool power_domain_on;
c4a1d9e4 15735 u32 source;
f301b1e1 15736 u32 stat;
52331309 15737 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15738
15739 struct intel_plane_error_state {
15740 u32 control;
15741 u32 stride;
15742 u32 size;
15743 u32 pos;
15744 u32 addr;
15745 u32 surface;
15746 u32 tile_offset;
52331309 15747 } plane[I915_MAX_PIPES];
63b66e5b
CW
15748
15749 struct intel_transcoder_error_state {
ddf9c536 15750 bool power_domain_on;
63b66e5b
CW
15751 enum transcoder cpu_transcoder;
15752
15753 u32 conf;
15754
15755 u32 htotal;
15756 u32 hblank;
15757 u32 hsync;
15758 u32 vtotal;
15759 u32 vblank;
15760 u32 vsync;
15761 } transcoder[4];
c4a1d9e4
CW
15762};
15763
15764struct intel_display_error_state *
15765intel_display_capture_error_state(struct drm_device *dev)
15766{
fbee40df 15767 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15768 struct intel_display_error_state *error;
63b66e5b
CW
15769 int transcoders[] = {
15770 TRANSCODER_A,
15771 TRANSCODER_B,
15772 TRANSCODER_C,
15773 TRANSCODER_EDP,
15774 };
c4a1d9e4
CW
15775 int i;
15776
63b66e5b
CW
15777 if (INTEL_INFO(dev)->num_pipes == 0)
15778 return NULL;
15779
9d1cb914 15780 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15781 if (error == NULL)
15782 return NULL;
15783
190be112 15784 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15785 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15786
055e393f 15787 for_each_pipe(dev_priv, i) {
ddf9c536 15788 error->pipe[i].power_domain_on =
f458ebbc
DV
15789 __intel_display_power_is_enabled(dev_priv,
15790 POWER_DOMAIN_PIPE(i));
ddf9c536 15791 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15792 continue;
15793
5efb3e28
VS
15794 error->cursor[i].control = I915_READ(CURCNTR(i));
15795 error->cursor[i].position = I915_READ(CURPOS(i));
15796 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15797
15798 error->plane[i].control = I915_READ(DSPCNTR(i));
15799 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15800 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15801 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15802 error->plane[i].pos = I915_READ(DSPPOS(i));
15803 }
ca291363
PZ
15804 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15805 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15806 if (INTEL_INFO(dev)->gen >= 4) {
15807 error->plane[i].surface = I915_READ(DSPSURF(i));
15808 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15809 }
15810
c4a1d9e4 15811 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15812
3abfce77 15813 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15814 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15815 }
15816
15817 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15818 if (HAS_DDI(dev_priv->dev))
15819 error->num_transcoders++; /* Account for eDP. */
15820
15821 for (i = 0; i < error->num_transcoders; i++) {
15822 enum transcoder cpu_transcoder = transcoders[i];
15823
ddf9c536 15824 error->transcoder[i].power_domain_on =
f458ebbc 15825 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15826 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15827 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15828 continue;
15829
63b66e5b
CW
15830 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15831
15832 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15833 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15834 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15835 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15836 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15837 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15838 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15839 }
15840
15841 return error;
15842}
15843
edc3d884
MK
15844#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15845
c4a1d9e4 15846void
edc3d884 15847intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15848 struct drm_device *dev,
15849 struct intel_display_error_state *error)
15850{
055e393f 15851 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15852 int i;
15853
63b66e5b
CW
15854 if (!error)
15855 return;
15856
edc3d884 15857 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15858 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15859 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15860 error->power_well_driver);
055e393f 15861 for_each_pipe(dev_priv, i) {
edc3d884 15862 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15863 err_printf(m, " Power: %s\n",
15864 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15865 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15866 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15867
15868 err_printf(m, "Plane [%d]:\n", i);
15869 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15870 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15871 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15872 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15873 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15874 }
4b71a570 15875 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15876 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15877 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15878 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15879 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15880 }
15881
edc3d884
MK
15882 err_printf(m, "Cursor [%d]:\n", i);
15883 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15884 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15885 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15886 }
63b66e5b
CW
15887
15888 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15889 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15890 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15891 err_printf(m, " Power: %s\n",
15892 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15893 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15894 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15895 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15896 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15897 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15898 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15899 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15900 }
c4a1d9e4 15901}
e2fcdaa9
VS
15902
15903void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15904{
15905 struct intel_crtc *crtc;
15906
15907 for_each_intel_crtc(dev, crtc) {
15908 struct intel_unpin_work *work;
e2fcdaa9 15909
5e2d7afc 15910 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15911
15912 work = crtc->unpin_work;
15913
15914 if (work && work->event &&
15915 work->event->base.file_priv == file) {
15916 kfree(work->event);
15917 work->event = NULL;
15918 }
15919
5e2d7afc 15920 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15921 }
15922}