]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/intel_pm.c
drm/i915: populate mem_freq/cz_clock for chv
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_pm.c
CommitLineData
85208be0
ED
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
2b4e57bd 28#include <linux/cpufreq.h>
85208be0
ED
29#include "i915_drv.h"
30#include "intel_drv.h"
eb48eb00
DV
31#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
f9dcb0df 33#include <linux/vgaarb.h>
f4db9321 34#include <drm/i915_powerwell.h>
8a187455 35#include <linux/pm_runtime.h>
85208be0 36
dc39fff7
BW
37/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
f6750b3c
ED
58/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
85208be0 61 *
f6750b3c
ED
62 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
85208be0 64 *
f6750b3c
ED
65 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
85208be0
ED
67 */
68
1fa61106 69static void i8xx_disable_fbc(struct drm_device *dev)
85208be0
ED
70{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
993495ae 91static void i8xx_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
92{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 95 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 96 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0
ED
97 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
7f2cf220 99 int i;
159f9875 100 u32 fbc_ctl;
85208be0 101
5c3fe8b0 102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
85208be0
ED
103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
42a430f5
VS
106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
85208be0
ED
111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
159f9875
VS
116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
7f2cf220 121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
159f9875
VS
122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
85208be0
ED
125
126 /* enable it... */
993495ae
VS
127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
85208be0
ED
130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
85208be0
ED
133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
5cd5410e 136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
84f44ce7 137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
85208be0
ED
138}
139
1fa61106 140static bool i8xx_fbc_enabled(struct drm_device *dev)
85208be0
ED
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
993495ae 147static void g4x_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 151 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0 153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
85208be0
ED
154 u32 dpfc_ctl;
155
3fa2e0ee
VS
156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
85208be0 161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
85208be0 162
85208be0
ED
163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
fe74c1a5 166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
85208be0 167
84f44ce7 168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
169}
170
1fa61106 171static void g4x_disable_fbc(struct drm_device *dev)
85208be0
ED
172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
1fa61106 186static bool g4x_fbc_enabled(struct drm_device *dev)
85208be0
ED
187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
940aece4
D
199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
c8d9a590 203
85208be0
ED
204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
c8d9a590 214
940aece4 215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
85208be0
ED
216}
217
993495ae 218static void ironlake_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 222 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
85208be0 224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
85208be0
ED
225 u32 dpfc_ctl;
226
46f3dab9 227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
3fa2e0ee 228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
5e59f717
BW
229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
3fa2e0ee 237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
5e59f717
BW
238 break;
239 case 1:
3fa2e0ee 240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
5e59f717
BW
241 break;
242 }
d629336b
VS
243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
85208be0 246
85208be0 247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
f343c5f6 248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
85208be0
ED
249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
84f44ce7 259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
85208be0
ED
260}
261
1fa61106 262static void ironlake_disable_fbc(struct drm_device *dev)
85208be0
ED
263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
1fa61106 277static bool ironlake_fbc_enabled(struct drm_device *dev)
85208be0
ED
278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
993495ae 284static void gen7_enable_fbc(struct drm_crtc *crtc)
abe959c7
RV
285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 288 struct drm_framebuffer *fb = crtc->primary->fb;
2ff8fde1 289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
abe959c7 290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3fa2e0ee 291 u32 dpfc_ctl;
abe959c7 292
3fa2e0ee
VS
293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
5e59f717
BW
295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
3fa2e0ee 303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
5e59f717
BW
304 break;
305 case 1:
3fa2e0ee 306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
5e59f717
BW
307 break;
308 }
309
3fa2e0ee
VS
310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
312 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
abe959c7 313
891348b2 314 if (IS_IVYBRIDGE(dev)) {
7dd23ba0 315 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
2adb6db8
VS
316 I915_WRITE(ILK_DISPLAY_CHICKEN1,
317 I915_READ(ILK_DISPLAY_CHICKEN1) |
318 ILK_FBCQ_DIS);
28554164 319 } else {
2adb6db8 320 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
8f670bb1
VS
321 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
322 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
323 HSW_FBCQ_DIS);
891348b2 324 }
b74ea102 325
abe959c7
RV
326 I915_WRITE(SNB_DPFC_CTL_SA,
327 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
328 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
329
330 sandybridge_blit_fbc_update(dev);
331
b19870ee 332 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
abe959c7
RV
333}
334
85208be0
ED
335bool intel_fbc_enabled(struct drm_device *dev)
336{
337 struct drm_i915_private *dev_priv = dev->dev_private;
338
339 if (!dev_priv->display.fbc_enabled)
340 return false;
341
342 return dev_priv->display.fbc_enabled(dev);
343}
344
345static void intel_fbc_work_fn(struct work_struct *__work)
346{
347 struct intel_fbc_work *work =
348 container_of(to_delayed_work(__work),
349 struct intel_fbc_work, work);
350 struct drm_device *dev = work->crtc->dev;
351 struct drm_i915_private *dev_priv = dev->dev_private;
352
353 mutex_lock(&dev->struct_mutex);
5c3fe8b0 354 if (work == dev_priv->fbc.fbc_work) {
85208be0
ED
355 /* Double check that we haven't switched fb without cancelling
356 * the prior work.
357 */
f4510a27 358 if (work->crtc->primary->fb == work->fb) {
993495ae 359 dev_priv->display.enable_fbc(work->crtc);
85208be0 360
5c3fe8b0 361 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
f4510a27 362 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
5c3fe8b0 363 dev_priv->fbc.y = work->crtc->y;
85208be0
ED
364 }
365
5c3fe8b0 366 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
367 }
368 mutex_unlock(&dev->struct_mutex);
369
370 kfree(work);
371}
372
373static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
374{
5c3fe8b0 375 if (dev_priv->fbc.fbc_work == NULL)
85208be0
ED
376 return;
377
378 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
379
380 /* Synchronisation is provided by struct_mutex and checking of
5c3fe8b0 381 * dev_priv->fbc.fbc_work, so we can perform the cancellation
85208be0
ED
382 * entirely asynchronously.
383 */
5c3fe8b0 384 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
85208be0 385 /* tasklet was killed before being run, clean up */
5c3fe8b0 386 kfree(dev_priv->fbc.fbc_work);
85208be0
ED
387
388 /* Mark the work as no longer wanted so that if it does
389 * wake-up (because the work was already running and waiting
390 * for our mutex), it will discover that is no longer
391 * necessary to run.
392 */
5c3fe8b0 393 dev_priv->fbc.fbc_work = NULL;
85208be0
ED
394}
395
993495ae 396static void intel_enable_fbc(struct drm_crtc *crtc)
85208be0
ED
397{
398 struct intel_fbc_work *work;
399 struct drm_device *dev = crtc->dev;
400 struct drm_i915_private *dev_priv = dev->dev_private;
401
402 if (!dev_priv->display.enable_fbc)
403 return;
404
405 intel_cancel_fbc_work(dev_priv);
406
b14c5679 407 work = kzalloc(sizeof(*work), GFP_KERNEL);
85208be0 408 if (work == NULL) {
6cdcb5e7 409 DRM_ERROR("Failed to allocate FBC work structure\n");
993495ae 410 dev_priv->display.enable_fbc(crtc);
85208be0
ED
411 return;
412 }
413
414 work->crtc = crtc;
f4510a27 415 work->fb = crtc->primary->fb;
85208be0
ED
416 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
417
5c3fe8b0 418 dev_priv->fbc.fbc_work = work;
85208be0 419
85208be0
ED
420 /* Delay the actual enabling to let pageflipping cease and the
421 * display to settle before starting the compression. Note that
422 * this delay also serves a second purpose: it allows for a
423 * vblank to pass after disabling the FBC before we attempt
424 * to modify the control registers.
425 *
426 * A more complicated solution would involve tracking vblanks
427 * following the termination of the page-flipping sequence
428 * and indeed performing the enable as a co-routine and not
429 * waiting synchronously upon the vblank.
7457d617
DL
430 *
431 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
85208be0
ED
432 */
433 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
434}
435
436void intel_disable_fbc(struct drm_device *dev)
437{
438 struct drm_i915_private *dev_priv = dev->dev_private;
439
440 intel_cancel_fbc_work(dev_priv);
441
442 if (!dev_priv->display.disable_fbc)
443 return;
444
445 dev_priv->display.disable_fbc(dev);
5c3fe8b0 446 dev_priv->fbc.plane = -1;
85208be0
ED
447}
448
29ebf90f
CW
449static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
450 enum no_fbc_reason reason)
451{
452 if (dev_priv->fbc.no_fbc_reason == reason)
453 return false;
454
455 dev_priv->fbc.no_fbc_reason = reason;
456 return true;
457}
458
85208be0
ED
459/**
460 * intel_update_fbc - enable/disable FBC as needed
461 * @dev: the drm_device
462 *
463 * Set up the framebuffer compression hardware at mode set time. We
464 * enable it if possible:
465 * - plane A only (on pre-965)
466 * - no pixel mulitply/line duplication
467 * - no alpha buffer discard
468 * - no dual wide
f85da868 469 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
85208be0
ED
470 *
471 * We can't assume that any compression will take place (worst case),
472 * so the compressed buffer has to be the same size as the uncompressed
473 * one. It also must reside (along with the line length buffer) in
474 * stolen memory.
475 *
476 * We need to enable/disable FBC on a global basis.
477 */
478void intel_update_fbc(struct drm_device *dev)
479{
480 struct drm_i915_private *dev_priv = dev->dev_private;
481 struct drm_crtc *crtc = NULL, *tmp_crtc;
482 struct intel_crtc *intel_crtc;
483 struct drm_framebuffer *fb;
85208be0 484 struct drm_i915_gem_object *obj;
ef644fda 485 const struct drm_display_mode *adjusted_mode;
37327abd 486 unsigned int max_width, max_height;
85208be0 487
3a77c4c4 488 if (!HAS_FBC(dev)) {
29ebf90f 489 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
85208be0 490 return;
29ebf90f 491 }
85208be0 492
d330a953 493 if (!i915.powersave) {
29ebf90f
CW
494 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
495 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0 496 return;
29ebf90f 497 }
85208be0
ED
498
499 /*
500 * If FBC is already on, we just have to verify that we can
501 * keep it that way...
502 * Need to disable if:
503 * - more than one pipe is active
504 * - changing FBC params (stride, fence, mode)
505 * - new fb is too large to fit in compressed buffer
506 * - going to an unsupported config (interlace, pixel multiply, etc.)
507 */
70e1e0ec 508 for_each_crtc(dev, tmp_crtc) {
3490ea5d 509 if (intel_crtc_active(tmp_crtc) &&
4c445e0e 510 to_intel_crtc(tmp_crtc)->primary_enabled) {
85208be0 511 if (crtc) {
29ebf90f
CW
512 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
513 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
85208be0
ED
514 goto out_disable;
515 }
516 crtc = tmp_crtc;
517 }
518 }
519
f4510a27 520 if (!crtc || crtc->primary->fb == NULL) {
29ebf90f
CW
521 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
522 DRM_DEBUG_KMS("no output, disabling\n");
85208be0
ED
523 goto out_disable;
524 }
525
526 intel_crtc = to_intel_crtc(crtc);
f4510a27 527 fb = crtc->primary->fb;
2ff8fde1 528 obj = intel_fb_obj(fb);
ef644fda 529 adjusted_mode = &intel_crtc->config.adjusted_mode;
85208be0 530
0368920e 531 if (i915.enable_fbc < 0) {
29ebf90f
CW
532 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
533 DRM_DEBUG_KMS("disabled per chip default\n");
8a5729a3 534 goto out_disable;
85208be0 535 }
d330a953 536 if (!i915.enable_fbc) {
29ebf90f
CW
537 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
538 DRM_DEBUG_KMS("fbc disabled per module param\n");
85208be0
ED
539 goto out_disable;
540 }
ef644fda
VS
541 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
542 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
29ebf90f
CW
543 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
544 DRM_DEBUG_KMS("mode incompatible with compression, "
545 "disabling\n");
85208be0
ED
546 goto out_disable;
547 }
f85da868 548
032843a5
DS
549 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
550 max_width = 4096;
551 max_height = 4096;
552 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
37327abd
VS
553 max_width = 4096;
554 max_height = 2048;
f85da868 555 } else {
37327abd
VS
556 max_width = 2048;
557 max_height = 1536;
f85da868 558 }
37327abd
VS
559 if (intel_crtc->config.pipe_src_w > max_width ||
560 intel_crtc->config.pipe_src_h > max_height) {
29ebf90f
CW
561 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
562 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
85208be0
ED
563 goto out_disable;
564 }
8f94d24b 565 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
c5a44aa0 566 intel_crtc->plane != PLANE_A) {
29ebf90f 567 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
c5a44aa0 568 DRM_DEBUG_KMS("plane not A, disabling compression\n");
85208be0
ED
569 goto out_disable;
570 }
571
572 /* The use of a CPU fence is mandatory in order to detect writes
573 * by the CPU to the scanout and trigger updates to the FBC.
574 */
575 if (obj->tiling_mode != I915_TILING_X ||
576 obj->fence_reg == I915_FENCE_REG_NONE) {
29ebf90f
CW
577 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
578 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
85208be0
ED
579 goto out_disable;
580 }
581
582 /* If the kernel debugger is active, always disable compression */
583 if (in_dbg_master())
584 goto out_disable;
585
2ff8fde1 586 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
5e59f717 587 drm_format_plane_cpp(fb->pixel_format, 0))) {
29ebf90f
CW
588 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
589 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
11be49eb
CW
590 goto out_disable;
591 }
592
85208be0
ED
593 /* If the scanout has not changed, don't modify the FBC settings.
594 * Note that we make the fundamental assumption that the fb->obj
595 * cannot be unpinned (and have its GTT offset and fence revoked)
596 * without first being decoupled from the scanout and FBC disabled.
597 */
5c3fe8b0
BW
598 if (dev_priv->fbc.plane == intel_crtc->plane &&
599 dev_priv->fbc.fb_id == fb->base.id &&
600 dev_priv->fbc.y == crtc->y)
85208be0
ED
601 return;
602
603 if (intel_fbc_enabled(dev)) {
604 /* We update FBC along two paths, after changing fb/crtc
605 * configuration (modeswitching) and after page-flipping
606 * finishes. For the latter, we know that not only did
607 * we disable the FBC at the start of the page-flip
608 * sequence, but also more than one vblank has passed.
609 *
610 * For the former case of modeswitching, it is possible
611 * to switch between two FBC valid configurations
612 * instantaneously so we do need to disable the FBC
613 * before we can modify its control registers. We also
614 * have to wait for the next vblank for that to take
615 * effect. However, since we delay enabling FBC we can
616 * assume that a vblank has passed since disabling and
617 * that we can safely alter the registers in the deferred
618 * callback.
619 *
620 * In the scenario that we go from a valid to invalid
621 * and then back to valid FBC configuration we have
622 * no strict enforcement that a vblank occurred since
623 * disabling the FBC. However, along all current pipe
624 * disabling paths we do need to wait for a vblank at
625 * some point. And we wait before enabling FBC anyway.
626 */
627 DRM_DEBUG_KMS("disabling active FBC for update\n");
628 intel_disable_fbc(dev);
629 }
630
993495ae 631 intel_enable_fbc(crtc);
29ebf90f 632 dev_priv->fbc.no_fbc_reason = FBC_OK;
85208be0
ED
633 return;
634
635out_disable:
636 /* Multiple disables should be harmless */
637 if (intel_fbc_enabled(dev)) {
638 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
639 intel_disable_fbc(dev);
640 }
11be49eb 641 i915_gem_stolen_cleanup_compression(dev);
85208be0
ED
642}
643
c921aba8
DV
644static void i915_pineview_get_mem_freq(struct drm_device *dev)
645{
50227e1c 646 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
647 u32 tmp;
648
649 tmp = I915_READ(CLKCFG);
650
651 switch (tmp & CLKCFG_FSB_MASK) {
652 case CLKCFG_FSB_533:
653 dev_priv->fsb_freq = 533; /* 133*4 */
654 break;
655 case CLKCFG_FSB_800:
656 dev_priv->fsb_freq = 800; /* 200*4 */
657 break;
658 case CLKCFG_FSB_667:
659 dev_priv->fsb_freq = 667; /* 167*4 */
660 break;
661 case CLKCFG_FSB_400:
662 dev_priv->fsb_freq = 400; /* 100*4 */
663 break;
664 }
665
666 switch (tmp & CLKCFG_MEM_MASK) {
667 case CLKCFG_MEM_533:
668 dev_priv->mem_freq = 533;
669 break;
670 case CLKCFG_MEM_667:
671 dev_priv->mem_freq = 667;
672 break;
673 case CLKCFG_MEM_800:
674 dev_priv->mem_freq = 800;
675 break;
676 }
677
678 /* detect pineview DDR3 setting */
679 tmp = I915_READ(CSHRDDR3CTL);
680 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
681}
682
683static void i915_ironlake_get_mem_freq(struct drm_device *dev)
684{
50227e1c 685 struct drm_i915_private *dev_priv = dev->dev_private;
c921aba8
DV
686 u16 ddrpll, csipll;
687
688 ddrpll = I915_READ16(DDRMPLL1);
689 csipll = I915_READ16(CSIPLL0);
690
691 switch (ddrpll & 0xff) {
692 case 0xc:
693 dev_priv->mem_freq = 800;
694 break;
695 case 0x10:
696 dev_priv->mem_freq = 1066;
697 break;
698 case 0x14:
699 dev_priv->mem_freq = 1333;
700 break;
701 case 0x18:
702 dev_priv->mem_freq = 1600;
703 break;
704 default:
705 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
706 ddrpll & 0xff);
707 dev_priv->mem_freq = 0;
708 break;
709 }
710
20e4d407 711 dev_priv->ips.r_t = dev_priv->mem_freq;
c921aba8
DV
712
713 switch (csipll & 0x3ff) {
714 case 0x00c:
715 dev_priv->fsb_freq = 3200;
716 break;
717 case 0x00e:
718 dev_priv->fsb_freq = 3733;
719 break;
720 case 0x010:
721 dev_priv->fsb_freq = 4266;
722 break;
723 case 0x012:
724 dev_priv->fsb_freq = 4800;
725 break;
726 case 0x014:
727 dev_priv->fsb_freq = 5333;
728 break;
729 case 0x016:
730 dev_priv->fsb_freq = 5866;
731 break;
732 case 0x018:
733 dev_priv->fsb_freq = 6400;
734 break;
735 default:
736 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
737 csipll & 0x3ff);
738 dev_priv->fsb_freq = 0;
739 break;
740 }
741
742 if (dev_priv->fsb_freq == 3200) {
20e4d407 743 dev_priv->ips.c_m = 0;
c921aba8 744 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
20e4d407 745 dev_priv->ips.c_m = 1;
c921aba8 746 } else {
20e4d407 747 dev_priv->ips.c_m = 2;
c921aba8
DV
748 }
749}
750
b445e3b0
ED
751static const struct cxsr_latency cxsr_latency_table[] = {
752 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
753 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
754 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
755 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
756 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
757
758 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
759 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
760 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
761 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
762 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
763
764 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
765 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
766 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
767 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
768 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
769
770 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
771 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
772 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
773 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
774 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
775
776 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
777 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
778 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
779 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
780 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
781
782 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
783 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
784 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
785 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
786 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
787};
788
63c62275 789static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
b445e3b0
ED
790 int is_ddr3,
791 int fsb,
792 int mem)
793{
794 const struct cxsr_latency *latency;
795 int i;
796
797 if (fsb == 0 || mem == 0)
798 return NULL;
799
800 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
801 latency = &cxsr_latency_table[i];
802 if (is_desktop == latency->is_desktop &&
803 is_ddr3 == latency->is_ddr3 &&
804 fsb == latency->fsb_freq && mem == latency->mem_freq)
805 return latency;
806 }
807
808 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
809
810 return NULL;
811}
812
5209b1f4 813void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
b445e3b0 814{
5209b1f4
ID
815 struct drm_device *dev = dev_priv->dev;
816 u32 val;
b445e3b0 817
5209b1f4
ID
818 if (IS_VALLEYVIEW(dev)) {
819 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
820 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
821 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
822 } else if (IS_PINEVIEW(dev)) {
823 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
824 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
825 I915_WRITE(DSPFW3, val);
826 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
827 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
828 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
829 I915_WRITE(FW_BLC_SELF, val);
830 } else if (IS_I915GM(dev)) {
831 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
832 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
833 I915_WRITE(INSTPM, val);
834 } else {
835 return;
836 }
837
838 DRM_DEBUG_KMS("memory self-refresh is %s\n",
839 enable ? "enabled" : "disabled");
b445e3b0
ED
840}
841
842/*
843 * Latency for FIFO fetches is dependent on several factors:
844 * - memory configuration (speed, channels)
845 * - chipset
846 * - current MCH state
847 * It can be fairly high in some situations, so here we assume a fairly
848 * pessimal value. It's a tradeoff between extra memory fetches (if we
849 * set this value too high, the FIFO will fetch frequently to stay full)
850 * and power consumption (set it too low to save power and we might see
851 * FIFO underruns and display "flicker").
852 *
853 * A value of 5us seems to be a good balance; safe for very low end
854 * platforms but not overly aggressive on lower latency configs.
855 */
856static const int latency_ns = 5000;
857
1fa61106 858static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
859{
860 struct drm_i915_private *dev_priv = dev->dev_private;
861 uint32_t dsparb = I915_READ(DSPARB);
862 int size;
863
864 size = dsparb & 0x7f;
865 if (plane)
866 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
867
868 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
869 plane ? "B" : "A", size);
870
871 return size;
872}
873
feb56b93 874static int i830_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
875{
876 struct drm_i915_private *dev_priv = dev->dev_private;
877 uint32_t dsparb = I915_READ(DSPARB);
878 int size;
879
880 size = dsparb & 0x1ff;
881 if (plane)
882 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
883 size >>= 1; /* Convert to cachelines */
884
885 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
886 plane ? "B" : "A", size);
887
888 return size;
889}
890
1fa61106 891static int i845_get_fifo_size(struct drm_device *dev, int plane)
b445e3b0
ED
892{
893 struct drm_i915_private *dev_priv = dev->dev_private;
894 uint32_t dsparb = I915_READ(DSPARB);
895 int size;
896
897 size = dsparb & 0x7f;
898 size >>= 2; /* Convert to cachelines */
899
900 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
901 plane ? "B" : "A",
902 size);
903
904 return size;
905}
906
b445e3b0
ED
907/* Pineview has different values for various configs */
908static const struct intel_watermark_params pineview_display_wm = {
e0f0273e
VS
909 .fifo_size = PINEVIEW_DISPLAY_FIFO,
910 .max_wm = PINEVIEW_MAX_WM,
911 .default_wm = PINEVIEW_DFT_WM,
912 .guard_size = PINEVIEW_GUARD_WM,
913 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
914};
915static const struct intel_watermark_params pineview_display_hplloff_wm = {
e0f0273e
VS
916 .fifo_size = PINEVIEW_DISPLAY_FIFO,
917 .max_wm = PINEVIEW_MAX_WM,
918 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
919 .guard_size = PINEVIEW_GUARD_WM,
920 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
921};
922static const struct intel_watermark_params pineview_cursor_wm = {
e0f0273e
VS
923 .fifo_size = PINEVIEW_CURSOR_FIFO,
924 .max_wm = PINEVIEW_CURSOR_MAX_WM,
925 .default_wm = PINEVIEW_CURSOR_DFT_WM,
926 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
927 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
928};
929static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
e0f0273e
VS
930 .fifo_size = PINEVIEW_CURSOR_FIFO,
931 .max_wm = PINEVIEW_CURSOR_MAX_WM,
932 .default_wm = PINEVIEW_CURSOR_DFT_WM,
933 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
934 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
b445e3b0
ED
935};
936static const struct intel_watermark_params g4x_wm_info = {
e0f0273e
VS
937 .fifo_size = G4X_FIFO_SIZE,
938 .max_wm = G4X_MAX_WM,
939 .default_wm = G4X_MAX_WM,
940 .guard_size = 2,
941 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
942};
943static const struct intel_watermark_params g4x_cursor_wm_info = {
e0f0273e
VS
944 .fifo_size = I965_CURSOR_FIFO,
945 .max_wm = I965_CURSOR_MAX_WM,
946 .default_wm = I965_CURSOR_DFT_WM,
947 .guard_size = 2,
948 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
949};
950static const struct intel_watermark_params valleyview_wm_info = {
e0f0273e
VS
951 .fifo_size = VALLEYVIEW_FIFO_SIZE,
952 .max_wm = VALLEYVIEW_MAX_WM,
953 .default_wm = VALLEYVIEW_MAX_WM,
954 .guard_size = 2,
955 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
956};
957static const struct intel_watermark_params valleyview_cursor_wm_info = {
e0f0273e
VS
958 .fifo_size = I965_CURSOR_FIFO,
959 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
960 .default_wm = I965_CURSOR_DFT_WM,
961 .guard_size = 2,
962 .cacheline_size = G4X_FIFO_LINE_SIZE,
b445e3b0
ED
963};
964static const struct intel_watermark_params i965_cursor_wm_info = {
e0f0273e
VS
965 .fifo_size = I965_CURSOR_FIFO,
966 .max_wm = I965_CURSOR_MAX_WM,
967 .default_wm = I965_CURSOR_DFT_WM,
968 .guard_size = 2,
969 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
970};
971static const struct intel_watermark_params i945_wm_info = {
e0f0273e
VS
972 .fifo_size = I945_FIFO_SIZE,
973 .max_wm = I915_MAX_WM,
974 .default_wm = 1,
975 .guard_size = 2,
976 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0
ED
977};
978static const struct intel_watermark_params i915_wm_info = {
e0f0273e
VS
979 .fifo_size = I915_FIFO_SIZE,
980 .max_wm = I915_MAX_WM,
981 .default_wm = 1,
982 .guard_size = 2,
983 .cacheline_size = I915_FIFO_LINE_SIZE,
b445e3b0 984};
feb56b93 985static const struct intel_watermark_params i830_wm_info = {
e0f0273e
VS
986 .fifo_size = I855GM_FIFO_SIZE,
987 .max_wm = I915_MAX_WM,
988 .default_wm = 1,
989 .guard_size = 2,
990 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0 991};
feb56b93 992static const struct intel_watermark_params i845_wm_info = {
e0f0273e
VS
993 .fifo_size = I830_FIFO_SIZE,
994 .max_wm = I915_MAX_WM,
995 .default_wm = 1,
996 .guard_size = 2,
997 .cacheline_size = I830_FIFO_LINE_SIZE,
b445e3b0
ED
998};
999
b445e3b0
ED
1000/**
1001 * intel_calculate_wm - calculate watermark level
1002 * @clock_in_khz: pixel clock
1003 * @wm: chip FIFO params
1004 * @pixel_size: display pixel size
1005 * @latency_ns: memory latency for the platform
1006 *
1007 * Calculate the watermark level (the level at which the display plane will
1008 * start fetching from memory again). Each chip has a different display
1009 * FIFO size and allocation, so the caller needs to figure that out and pass
1010 * in the correct intel_watermark_params structure.
1011 *
1012 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1013 * on the pixel size. When it reaches the watermark level, it'll start
1014 * fetching FIFO line sized based chunks from memory until the FIFO fills
1015 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1016 * will occur, and a display engine hang could result.
1017 */
1018static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1019 const struct intel_watermark_params *wm,
1020 int fifo_size,
1021 int pixel_size,
1022 unsigned long latency_ns)
1023{
1024 long entries_required, wm_size;
1025
1026 /*
1027 * Note: we need to make sure we don't overflow for various clock &
1028 * latency values.
1029 * clocks go from a few thousand to several hundred thousand.
1030 * latency is usually a few thousand
1031 */
1032 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1033 1000;
1034 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1035
1036 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1037
1038 wm_size = fifo_size - (entries_required + wm->guard_size);
1039
1040 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1041
1042 /* Don't promote wm_size to unsigned... */
1043 if (wm_size > (long)wm->max_wm)
1044 wm_size = wm->max_wm;
1045 if (wm_size <= 0)
1046 wm_size = wm->default_wm;
1047 return wm_size;
1048}
1049
1050static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1051{
1052 struct drm_crtc *crtc, *enabled = NULL;
1053
70e1e0ec 1054 for_each_crtc(dev, crtc) {
3490ea5d 1055 if (intel_crtc_active(crtc)) {
b445e3b0
ED
1056 if (enabled)
1057 return NULL;
1058 enabled = crtc;
1059 }
1060 }
1061
1062 return enabled;
1063}
1064
46ba614c 1065static void pineview_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1066{
46ba614c 1067 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1068 struct drm_i915_private *dev_priv = dev->dev_private;
1069 struct drm_crtc *crtc;
1070 const struct cxsr_latency *latency;
1071 u32 reg;
1072 unsigned long wm;
1073
1074 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1075 dev_priv->fsb_freq, dev_priv->mem_freq);
1076 if (!latency) {
1077 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
5209b1f4 1078 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1079 return;
1080 }
1081
1082 crtc = single_enabled_crtc(dev);
1083 if (crtc) {
241bfc38 1084 const struct drm_display_mode *adjusted_mode;
f4510a27 1085 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
241bfc38
DL
1086 int clock;
1087
1088 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1089 clock = adjusted_mode->crtc_clock;
b445e3b0
ED
1090
1091 /* Display SR */
1092 wm = intel_calculate_wm(clock, &pineview_display_wm,
1093 pineview_display_wm.fifo_size,
1094 pixel_size, latency->display_sr);
1095 reg = I915_READ(DSPFW1);
1096 reg &= ~DSPFW_SR_MASK;
1097 reg |= wm << DSPFW_SR_SHIFT;
1098 I915_WRITE(DSPFW1, reg);
1099 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1100
1101 /* cursor SR */
1102 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1103 pineview_display_wm.fifo_size,
1104 pixel_size, latency->cursor_sr);
1105 reg = I915_READ(DSPFW3);
1106 reg &= ~DSPFW_CURSOR_SR_MASK;
1107 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1108 I915_WRITE(DSPFW3, reg);
1109
1110 /* Display HPLL off SR */
1111 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1112 pineview_display_hplloff_wm.fifo_size,
1113 pixel_size, latency->display_hpll_disable);
1114 reg = I915_READ(DSPFW3);
1115 reg &= ~DSPFW_HPLL_SR_MASK;
1116 reg |= wm & DSPFW_HPLL_SR_MASK;
1117 I915_WRITE(DSPFW3, reg);
1118
1119 /* cursor HPLL off SR */
1120 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1121 pineview_display_hplloff_wm.fifo_size,
1122 pixel_size, latency->cursor_hpll_disable);
1123 reg = I915_READ(DSPFW3);
1124 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1125 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1126 I915_WRITE(DSPFW3, reg);
1127 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1128
5209b1f4 1129 intel_set_memory_cxsr(dev_priv, true);
b445e3b0 1130 } else {
5209b1f4 1131 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1132 }
1133}
1134
1135static bool g4x_compute_wm0(struct drm_device *dev,
1136 int plane,
1137 const struct intel_watermark_params *display,
1138 int display_latency_ns,
1139 const struct intel_watermark_params *cursor,
1140 int cursor_latency_ns,
1141 int *plane_wm,
1142 int *cursor_wm)
1143{
1144 struct drm_crtc *crtc;
4fe8590a 1145 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1146 int htotal, hdisplay, clock, pixel_size;
1147 int line_time_us, line_count;
1148 int entries, tlb_miss;
1149
1150 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 1151 if (!intel_crtc_active(crtc)) {
b445e3b0
ED
1152 *cursor_wm = cursor->guard_size;
1153 *plane_wm = display->guard_size;
1154 return false;
1155 }
1156
4fe8590a 1157 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1158 clock = adjusted_mode->crtc_clock;
fec8cba3 1159 htotal = adjusted_mode->crtc_htotal;
37327abd 1160 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1161 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1162
1163 /* Use the small buffer method to calculate plane watermark */
1164 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1165 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1166 if (tlb_miss > 0)
1167 entries += tlb_miss;
1168 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1169 *plane_wm = entries + display->guard_size;
1170 if (*plane_wm > (int)display->max_wm)
1171 *plane_wm = display->max_wm;
1172
1173 /* Use the large buffer method to calculate cursor watermark */
922044c9 1174 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0 1175 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
7bb836dd 1176 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
b445e3b0
ED
1177 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1178 if (tlb_miss > 0)
1179 entries += tlb_miss;
1180 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1181 *cursor_wm = entries + cursor->guard_size;
1182 if (*cursor_wm > (int)cursor->max_wm)
1183 *cursor_wm = (int)cursor->max_wm;
1184
1185 return true;
1186}
1187
1188/*
1189 * Check the wm result.
1190 *
1191 * If any calculated watermark values is larger than the maximum value that
1192 * can be programmed into the associated watermark register, that watermark
1193 * must be disabled.
1194 */
1195static bool g4x_check_srwm(struct drm_device *dev,
1196 int display_wm, int cursor_wm,
1197 const struct intel_watermark_params *display,
1198 const struct intel_watermark_params *cursor)
1199{
1200 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1201 display_wm, cursor_wm);
1202
1203 if (display_wm > display->max_wm) {
1204 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1205 display_wm, display->max_wm);
1206 return false;
1207 }
1208
1209 if (cursor_wm > cursor->max_wm) {
1210 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1211 cursor_wm, cursor->max_wm);
1212 return false;
1213 }
1214
1215 if (!(display_wm || cursor_wm)) {
1216 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1217 return false;
1218 }
1219
1220 return true;
1221}
1222
1223static bool g4x_compute_srwm(struct drm_device *dev,
1224 int plane,
1225 int latency_ns,
1226 const struct intel_watermark_params *display,
1227 const struct intel_watermark_params *cursor,
1228 int *display_wm, int *cursor_wm)
1229{
1230 struct drm_crtc *crtc;
4fe8590a 1231 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1232 int hdisplay, htotal, pixel_size, clock;
1233 unsigned long line_time_us;
1234 int line_count, line_size;
1235 int small, large;
1236 int entries;
1237
1238 if (!latency_ns) {
1239 *display_wm = *cursor_wm = 0;
1240 return false;
1241 }
1242
1243 crtc = intel_get_crtc_for_plane(dev, plane);
4fe8590a 1244 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1245 clock = adjusted_mode->crtc_clock;
fec8cba3 1246 htotal = adjusted_mode->crtc_htotal;
37327abd 1247 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1248 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0 1249
922044c9 1250 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1251 line_count = (latency_ns / line_time_us + 1000) / 1000;
1252 line_size = hdisplay * pixel_size;
1253
1254 /* Use the minimum of the small and large buffer method for primary */
1255 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1256 large = line_count * line_size;
1257
1258 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1259 *display_wm = entries + display->guard_size;
1260
1261 /* calculate the self-refresh watermark for display cursor */
7bb836dd 1262 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
1263 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1264 *cursor_wm = entries + cursor->guard_size;
1265
1266 return g4x_check_srwm(dev,
1267 *display_wm, *cursor_wm,
1268 display, cursor);
1269}
1270
1271static bool vlv_compute_drain_latency(struct drm_device *dev,
1272 int plane,
1273 int *plane_prec_mult,
1274 int *plane_dl,
1275 int *cursor_prec_mult,
1276 int *cursor_dl)
1277{
1278 struct drm_crtc *crtc;
1279 int clock, pixel_size;
1280 int entries;
1281
1282 crtc = intel_get_crtc_for_plane(dev, plane);
3490ea5d 1283 if (!intel_crtc_active(crtc))
b445e3b0
ED
1284 return false;
1285
241bfc38 1286 clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
f4510a27 1287 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
b445e3b0
ED
1288
1289 entries = (clock / 1000) * pixel_size;
1290 *plane_prec_mult = (entries > 256) ?
1291 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1292 *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
1293 pixel_size);
1294
1295 entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
1296 *cursor_prec_mult = (entries > 256) ?
1297 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
1298 *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
1299
1300 return true;
1301}
1302
1303/*
1304 * Update drain latency registers of memory arbiter
1305 *
1306 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1307 * to be programmed. Each plane has a drain latency multiplier and a drain
1308 * latency value.
1309 */
1310
1311static void vlv_update_drain_latency(struct drm_device *dev)
1312{
1313 struct drm_i915_private *dev_priv = dev->dev_private;
1314 int planea_prec, planea_dl, planeb_prec, planeb_dl;
1315 int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
1316 int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
1317 either 16 or 32 */
1318
1319 /* For plane A, Cursor A */
1320 if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
1321 &cursor_prec_mult, &cursora_dl)) {
1322 cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1323 DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
1324 planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1325 DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
1326
1327 I915_WRITE(VLV_DDL1, cursora_prec |
1328 (cursora_dl << DDL_CURSORA_SHIFT) |
1329 planea_prec | planea_dl);
1330 }
1331
1332 /* For plane B, Cursor B */
1333 if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
1334 &cursor_prec_mult, &cursorb_dl)) {
1335 cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1336 DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
1337 planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
1338 DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
1339
1340 I915_WRITE(VLV_DDL2, cursorb_prec |
1341 (cursorb_dl << DDL_CURSORB_SHIFT) |
1342 planeb_prec | planeb_dl);
1343 }
1344}
1345
1346#define single_plane_enabled(mask) is_power_of_2(mask)
1347
46ba614c 1348static void valleyview_update_wm(struct drm_crtc *crtc)
b445e3b0 1349{
46ba614c 1350 struct drm_device *dev = crtc->dev;
b445e3b0
ED
1351 static const int sr_latency_ns = 12000;
1352 struct drm_i915_private *dev_priv = dev->dev_private;
1353 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1354 int plane_sr, cursor_sr;
af6c4575 1355 int ignore_plane_sr, ignore_cursor_sr;
b445e3b0 1356 unsigned int enabled = 0;
9858425c 1357 bool cxsr_enabled;
b445e3b0
ED
1358
1359 vlv_update_drain_latency(dev);
1360
51cea1f4 1361 if (g4x_compute_wm0(dev, PIPE_A,
b445e3b0
ED
1362 &valleyview_wm_info, latency_ns,
1363 &valleyview_cursor_wm_info, latency_ns,
1364 &planea_wm, &cursora_wm))
51cea1f4 1365 enabled |= 1 << PIPE_A;
b445e3b0 1366
51cea1f4 1367 if (g4x_compute_wm0(dev, PIPE_B,
b445e3b0
ED
1368 &valleyview_wm_info, latency_ns,
1369 &valleyview_cursor_wm_info, latency_ns,
1370 &planeb_wm, &cursorb_wm))
51cea1f4 1371 enabled |= 1 << PIPE_B;
b445e3b0 1372
b445e3b0
ED
1373 if (single_plane_enabled(enabled) &&
1374 g4x_compute_srwm(dev, ffs(enabled) - 1,
1375 sr_latency_ns,
1376 &valleyview_wm_info,
1377 &valleyview_cursor_wm_info,
af6c4575
CW
1378 &plane_sr, &ignore_cursor_sr) &&
1379 g4x_compute_srwm(dev, ffs(enabled) - 1,
1380 2*sr_latency_ns,
1381 &valleyview_wm_info,
1382 &valleyview_cursor_wm_info,
52bd02d8 1383 &ignore_plane_sr, &cursor_sr)) {
9858425c 1384 cxsr_enabled = true;
52bd02d8 1385 } else {
9858425c 1386 cxsr_enabled = false;
5209b1f4 1387 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1388 plane_sr = cursor_sr = 0;
1389 }
b445e3b0
ED
1390
1391 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1392 planea_wm, cursora_wm,
1393 planeb_wm, cursorb_wm,
1394 plane_sr, cursor_sr);
1395
1396 I915_WRITE(DSPFW1,
1397 (plane_sr << DSPFW_SR_SHIFT) |
1398 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1399 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1400 planea_wm);
1401 I915_WRITE(DSPFW2,
8c919b28 1402 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1403 (cursora_wm << DSPFW_CURSORA_SHIFT));
1404 I915_WRITE(DSPFW3,
8c919b28
CW
1405 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1406 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1407
1408 if (cxsr_enabled)
1409 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1410}
1411
46ba614c 1412static void g4x_update_wm(struct drm_crtc *crtc)
b445e3b0 1413{
46ba614c 1414 struct drm_device *dev = crtc->dev;
b445e3b0
ED
1415 static const int sr_latency_ns = 12000;
1416 struct drm_i915_private *dev_priv = dev->dev_private;
1417 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1418 int plane_sr, cursor_sr;
1419 unsigned int enabled = 0;
9858425c 1420 bool cxsr_enabled;
b445e3b0 1421
51cea1f4 1422 if (g4x_compute_wm0(dev, PIPE_A,
b445e3b0
ED
1423 &g4x_wm_info, latency_ns,
1424 &g4x_cursor_wm_info, latency_ns,
1425 &planea_wm, &cursora_wm))
51cea1f4 1426 enabled |= 1 << PIPE_A;
b445e3b0 1427
51cea1f4 1428 if (g4x_compute_wm0(dev, PIPE_B,
b445e3b0
ED
1429 &g4x_wm_info, latency_ns,
1430 &g4x_cursor_wm_info, latency_ns,
1431 &planeb_wm, &cursorb_wm))
51cea1f4 1432 enabled |= 1 << PIPE_B;
b445e3b0 1433
b445e3b0
ED
1434 if (single_plane_enabled(enabled) &&
1435 g4x_compute_srwm(dev, ffs(enabled) - 1,
1436 sr_latency_ns,
1437 &g4x_wm_info,
1438 &g4x_cursor_wm_info,
52bd02d8 1439 &plane_sr, &cursor_sr)) {
9858425c 1440 cxsr_enabled = true;
52bd02d8 1441 } else {
9858425c 1442 cxsr_enabled = false;
5209b1f4 1443 intel_set_memory_cxsr(dev_priv, false);
52bd02d8
CW
1444 plane_sr = cursor_sr = 0;
1445 }
b445e3b0
ED
1446
1447 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1448 planea_wm, cursora_wm,
1449 planeb_wm, cursorb_wm,
1450 plane_sr, cursor_sr);
1451
1452 I915_WRITE(DSPFW1,
1453 (plane_sr << DSPFW_SR_SHIFT) |
1454 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1455 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1456 planea_wm);
1457 I915_WRITE(DSPFW2,
8c919b28 1458 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
b445e3b0
ED
1459 (cursora_wm << DSPFW_CURSORA_SHIFT));
1460 /* HPLL off in SR has some issues on G4x... disable it */
1461 I915_WRITE(DSPFW3,
8c919b28 1462 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
b445e3b0 1463 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1464
1465 if (cxsr_enabled)
1466 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1467}
1468
46ba614c 1469static void i965_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1470{
46ba614c 1471 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1472 struct drm_i915_private *dev_priv = dev->dev_private;
1473 struct drm_crtc *crtc;
1474 int srwm = 1;
1475 int cursor_sr = 16;
9858425c 1476 bool cxsr_enabled;
b445e3b0
ED
1477
1478 /* Calc sr entries for one plane configs */
1479 crtc = single_enabled_crtc(dev);
1480 if (crtc) {
1481 /* self-refresh has much higher latency */
1482 static const int sr_latency_ns = 12000;
4fe8590a
VS
1483 const struct drm_display_mode *adjusted_mode =
1484 &to_intel_crtc(crtc)->config.adjusted_mode;
241bfc38 1485 int clock = adjusted_mode->crtc_clock;
fec8cba3 1486 int htotal = adjusted_mode->crtc_htotal;
37327abd 1487 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
f4510a27 1488 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1489 unsigned long line_time_us;
1490 int entries;
1491
922044c9 1492 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1493
1494 /* Use ns/us then divide to preserve precision */
1495 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1496 pixel_size * hdisplay;
1497 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1498 srwm = I965_FIFO_SIZE - entries;
1499 if (srwm < 0)
1500 srwm = 1;
1501 srwm &= 0x1ff;
1502 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1503 entries, srwm);
1504
1505 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
7bb836dd 1506 pixel_size * to_intel_crtc(crtc)->cursor_width;
b445e3b0
ED
1507 entries = DIV_ROUND_UP(entries,
1508 i965_cursor_wm_info.cacheline_size);
1509 cursor_sr = i965_cursor_wm_info.fifo_size -
1510 (entries + i965_cursor_wm_info.guard_size);
1511
1512 if (cursor_sr > i965_cursor_wm_info.max_wm)
1513 cursor_sr = i965_cursor_wm_info.max_wm;
1514
1515 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1516 "cursor %d\n", srwm, cursor_sr);
1517
9858425c 1518 cxsr_enabled = true;
b445e3b0 1519 } else {
9858425c 1520 cxsr_enabled = false;
b445e3b0 1521 /* Turn off self refresh if both pipes are enabled */
5209b1f4 1522 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1523 }
1524
1525 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1526 srwm);
1527
1528 /* 965 has limitations... */
1529 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
1530 (8 << 16) | (8 << 8) | (8 << 0));
1531 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
1532 /* update cursor SR watermark */
1533 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
9858425c
ID
1534
1535 if (cxsr_enabled)
1536 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1537}
1538
46ba614c 1539static void i9xx_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1540{
46ba614c 1541 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 const struct intel_watermark_params *wm_info;
1544 uint32_t fwater_lo;
1545 uint32_t fwater_hi;
1546 int cwm, srwm = 1;
1547 int fifo_size;
1548 int planea_wm, planeb_wm;
1549 struct drm_crtc *crtc, *enabled = NULL;
1550
1551 if (IS_I945GM(dev))
1552 wm_info = &i945_wm_info;
1553 else if (!IS_GEN2(dev))
1554 wm_info = &i915_wm_info;
1555 else
feb56b93 1556 wm_info = &i830_wm_info;
b445e3b0
ED
1557
1558 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1559 crtc = intel_get_crtc_for_plane(dev, 0);
3490ea5d 1560 if (intel_crtc_active(crtc)) {
241bfc38 1561 const struct drm_display_mode *adjusted_mode;
f4510a27 1562 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1563 if (IS_GEN2(dev))
1564 cpp = 4;
1565
241bfc38
DL
1566 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1567 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1568 wm_info, fifo_size, cpp,
b445e3b0
ED
1569 latency_ns);
1570 enabled = crtc;
1571 } else
1572 planea_wm = fifo_size - wm_info->guard_size;
1573
1574 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1575 crtc = intel_get_crtc_for_plane(dev, 1);
3490ea5d 1576 if (intel_crtc_active(crtc)) {
241bfc38 1577 const struct drm_display_mode *adjusted_mode;
f4510a27 1578 int cpp = crtc->primary->fb->bits_per_pixel / 8;
b9e0bda3
CW
1579 if (IS_GEN2(dev))
1580 cpp = 4;
1581
241bfc38
DL
1582 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1583 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
b9e0bda3 1584 wm_info, fifo_size, cpp,
b445e3b0
ED
1585 latency_ns);
1586 if (enabled == NULL)
1587 enabled = crtc;
1588 else
1589 enabled = NULL;
1590 } else
1591 planeb_wm = fifo_size - wm_info->guard_size;
1592
1593 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1594
2ab1bc9d 1595 if (IS_I915GM(dev) && enabled) {
2ff8fde1 1596 struct drm_i915_gem_object *obj;
2ab1bc9d 1597
2ff8fde1 1598 obj = intel_fb_obj(enabled->primary->fb);
2ab1bc9d
DV
1599
1600 /* self-refresh seems busted with untiled */
2ff8fde1 1601 if (obj->tiling_mode == I915_TILING_NONE)
2ab1bc9d
DV
1602 enabled = NULL;
1603 }
1604
b445e3b0
ED
1605 /*
1606 * Overlay gets an aggressive default since video jitter is bad.
1607 */
1608 cwm = 2;
1609
1610 /* Play safe and disable self-refresh before adjusting watermarks. */
5209b1f4 1611 intel_set_memory_cxsr(dev_priv, false);
b445e3b0
ED
1612
1613 /* Calc sr entries for one plane configs */
1614 if (HAS_FW_BLC(dev) && enabled) {
1615 /* self-refresh has much higher latency */
1616 static const int sr_latency_ns = 6000;
4fe8590a
VS
1617 const struct drm_display_mode *adjusted_mode =
1618 &to_intel_crtc(enabled)->config.adjusted_mode;
241bfc38 1619 int clock = adjusted_mode->crtc_clock;
fec8cba3 1620 int htotal = adjusted_mode->crtc_htotal;
f727b490 1621 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
f4510a27 1622 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
b445e3b0
ED
1623 unsigned long line_time_us;
1624 int entries;
1625
922044c9 1626 line_time_us = max(htotal * 1000 / clock, 1);
b445e3b0
ED
1627
1628 /* Use ns/us then divide to preserve precision */
1629 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1630 pixel_size * hdisplay;
1631 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1632 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1633 srwm = wm_info->fifo_size - entries;
1634 if (srwm < 0)
1635 srwm = 1;
1636
1637 if (IS_I945G(dev) || IS_I945GM(dev))
1638 I915_WRITE(FW_BLC_SELF,
1639 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1640 else if (IS_I915GM(dev))
1641 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1642 }
1643
1644 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1645 planea_wm, planeb_wm, cwm, srwm);
1646
1647 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1648 fwater_hi = (cwm & 0x1f);
1649
1650 /* Set request length to 8 cachelines per fetch */
1651 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1652 fwater_hi = fwater_hi | (1 << 8);
1653
1654 I915_WRITE(FW_BLC, fwater_lo);
1655 I915_WRITE(FW_BLC2, fwater_hi);
1656
5209b1f4
ID
1657 if (enabled)
1658 intel_set_memory_cxsr(dev_priv, true);
b445e3b0
ED
1659}
1660
feb56b93 1661static void i845_update_wm(struct drm_crtc *unused_crtc)
b445e3b0 1662{
46ba614c 1663 struct drm_device *dev = unused_crtc->dev;
b445e3b0
ED
1664 struct drm_i915_private *dev_priv = dev->dev_private;
1665 struct drm_crtc *crtc;
241bfc38 1666 const struct drm_display_mode *adjusted_mode;
b445e3b0
ED
1667 uint32_t fwater_lo;
1668 int planea_wm;
1669
1670 crtc = single_enabled_crtc(dev);
1671 if (crtc == NULL)
1672 return;
1673
241bfc38
DL
1674 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1675 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
feb56b93 1676 &i845_wm_info,
b445e3b0 1677 dev_priv->display.get_fifo_size(dev, 0),
b9e0bda3 1678 4, latency_ns);
b445e3b0
ED
1679 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1680 fwater_lo |= (3<<8) | planea_wm;
1681
1682 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1683
1684 I915_WRITE(FW_BLC, fwater_lo);
1685}
1686
3658729a
VS
1687static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1688 struct drm_crtc *crtc)
801bcfff
PZ
1689{
1690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
fd4daa9c 1691 uint32_t pixel_rate;
801bcfff 1692
241bfc38 1693 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
801bcfff
PZ
1694
1695 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1696 * adjust the pixel_rate here. */
1697
fd4daa9c 1698 if (intel_crtc->config.pch_pfit.enabled) {
801bcfff 1699 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
fd4daa9c 1700 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
801bcfff 1701
37327abd
VS
1702 pipe_w = intel_crtc->config.pipe_src_w;
1703 pipe_h = intel_crtc->config.pipe_src_h;
801bcfff
PZ
1704 pfit_w = (pfit_size >> 16) & 0xFFFF;
1705 pfit_h = pfit_size & 0xFFFF;
1706 if (pipe_w < pfit_w)
1707 pipe_w = pfit_w;
1708 if (pipe_h < pfit_h)
1709 pipe_h = pfit_h;
1710
1711 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1712 pfit_w * pfit_h);
1713 }
1714
1715 return pixel_rate;
1716}
1717
37126462 1718/* latency must be in 0.1us units. */
23297044 1719static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
801bcfff
PZ
1720 uint32_t latency)
1721{
1722 uint64_t ret;
1723
3312ba65
VS
1724 if (WARN(latency == 0, "Latency value missing\n"))
1725 return UINT_MAX;
1726
801bcfff
PZ
1727 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1728 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1729
1730 return ret;
1731}
1732
37126462 1733/* latency must be in 0.1us units. */
23297044 1734static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
801bcfff
PZ
1735 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1736 uint32_t latency)
1737{
1738 uint32_t ret;
1739
3312ba65
VS
1740 if (WARN(latency == 0, "Latency value missing\n"))
1741 return UINT_MAX;
1742
801bcfff
PZ
1743 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1744 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1745 ret = DIV_ROUND_UP(ret, 64) + 2;
1746 return ret;
1747}
1748
23297044 1749static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
cca32e9a
PZ
1750 uint8_t bytes_per_pixel)
1751{
1752 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1753}
1754
820c1980 1755struct ilk_pipe_wm_parameters {
801bcfff 1756 bool active;
801bcfff
PZ
1757 uint32_t pipe_htotal;
1758 uint32_t pixel_rate;
c35426d2
VS
1759 struct intel_plane_wm_parameters pri;
1760 struct intel_plane_wm_parameters spr;
1761 struct intel_plane_wm_parameters cur;
801bcfff
PZ
1762};
1763
820c1980 1764struct ilk_wm_maximums {
cca32e9a
PZ
1765 uint16_t pri;
1766 uint16_t spr;
1767 uint16_t cur;
1768 uint16_t fbc;
1769};
1770
240264f4
VS
1771/* used in computing the new watermarks state */
1772struct intel_wm_config {
1773 unsigned int num_pipes_active;
1774 bool sprites_enabled;
1775 bool sprites_scaled;
240264f4
VS
1776};
1777
37126462
VS
1778/*
1779 * For both WM_PIPE and WM_LP.
1780 * mem_value must be in 0.1us units.
1781 */
820c1980 1782static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
cca32e9a
PZ
1783 uint32_t mem_value,
1784 bool is_lp)
801bcfff 1785{
cca32e9a
PZ
1786 uint32_t method1, method2;
1787
c35426d2 1788 if (!params->active || !params->pri.enabled)
801bcfff
PZ
1789 return 0;
1790
23297044 1791 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 1792 params->pri.bytes_per_pixel,
cca32e9a
PZ
1793 mem_value);
1794
1795 if (!is_lp)
1796 return method1;
1797
23297044 1798 method2 = ilk_wm_method2(params->pixel_rate,
cca32e9a 1799 params->pipe_htotal,
c35426d2
VS
1800 params->pri.horiz_pixels,
1801 params->pri.bytes_per_pixel,
cca32e9a
PZ
1802 mem_value);
1803
1804 return min(method1, method2);
801bcfff
PZ
1805}
1806
37126462
VS
1807/*
1808 * For both WM_PIPE and WM_LP.
1809 * mem_value must be in 0.1us units.
1810 */
820c1980 1811static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
1812 uint32_t mem_value)
1813{
1814 uint32_t method1, method2;
1815
c35426d2 1816 if (!params->active || !params->spr.enabled)
801bcfff
PZ
1817 return 0;
1818
23297044 1819 method1 = ilk_wm_method1(params->pixel_rate,
c35426d2 1820 params->spr.bytes_per_pixel,
801bcfff 1821 mem_value);
23297044 1822 method2 = ilk_wm_method2(params->pixel_rate,
801bcfff 1823 params->pipe_htotal,
c35426d2
VS
1824 params->spr.horiz_pixels,
1825 params->spr.bytes_per_pixel,
801bcfff
PZ
1826 mem_value);
1827 return min(method1, method2);
1828}
1829
37126462
VS
1830/*
1831 * For both WM_PIPE and WM_LP.
1832 * mem_value must be in 0.1us units.
1833 */
820c1980 1834static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
801bcfff
PZ
1835 uint32_t mem_value)
1836{
c35426d2 1837 if (!params->active || !params->cur.enabled)
801bcfff
PZ
1838 return 0;
1839
23297044 1840 return ilk_wm_method2(params->pixel_rate,
801bcfff 1841 params->pipe_htotal,
c35426d2
VS
1842 params->cur.horiz_pixels,
1843 params->cur.bytes_per_pixel,
801bcfff
PZ
1844 mem_value);
1845}
1846
cca32e9a 1847/* Only for WM_LP. */
820c1980 1848static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
1fda9882 1849 uint32_t pri_val)
cca32e9a 1850{
c35426d2 1851 if (!params->active || !params->pri.enabled)
cca32e9a
PZ
1852 return 0;
1853
23297044 1854 return ilk_wm_fbc(pri_val,
c35426d2
VS
1855 params->pri.horiz_pixels,
1856 params->pri.bytes_per_pixel);
cca32e9a
PZ
1857}
1858
158ae64f
VS
1859static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1860{
416f4727
VS
1861 if (INTEL_INFO(dev)->gen >= 8)
1862 return 3072;
1863 else if (INTEL_INFO(dev)->gen >= 7)
158ae64f
VS
1864 return 768;
1865 else
1866 return 512;
1867}
1868
4e975081
VS
1869static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1870 int level, bool is_sprite)
1871{
1872 if (INTEL_INFO(dev)->gen >= 8)
1873 /* BDW primary/sprite plane watermarks */
1874 return level == 0 ? 255 : 2047;
1875 else if (INTEL_INFO(dev)->gen >= 7)
1876 /* IVB/HSW primary/sprite plane watermarks */
1877 return level == 0 ? 127 : 1023;
1878 else if (!is_sprite)
1879 /* ILK/SNB primary plane watermarks */
1880 return level == 0 ? 127 : 511;
1881 else
1882 /* ILK/SNB sprite plane watermarks */
1883 return level == 0 ? 63 : 255;
1884}
1885
1886static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1887 int level)
1888{
1889 if (INTEL_INFO(dev)->gen >= 7)
1890 return level == 0 ? 63 : 255;
1891 else
1892 return level == 0 ? 31 : 63;
1893}
1894
1895static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1896{
1897 if (INTEL_INFO(dev)->gen >= 8)
1898 return 31;
1899 else
1900 return 15;
1901}
1902
158ae64f
VS
1903/* Calculate the maximum primary/sprite plane watermark */
1904static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1905 int level,
240264f4 1906 const struct intel_wm_config *config,
158ae64f
VS
1907 enum intel_ddb_partitioning ddb_partitioning,
1908 bool is_sprite)
1909{
1910 unsigned int fifo_size = ilk_display_fifo_size(dev);
158ae64f
VS
1911
1912 /* if sprites aren't enabled, sprites get nothing */
240264f4 1913 if (is_sprite && !config->sprites_enabled)
158ae64f
VS
1914 return 0;
1915
1916 /* HSW allows LP1+ watermarks even with multiple pipes */
240264f4 1917 if (level == 0 || config->num_pipes_active > 1) {
158ae64f
VS
1918 fifo_size /= INTEL_INFO(dev)->num_pipes;
1919
1920 /*
1921 * For some reason the non self refresh
1922 * FIFO size is only half of the self
1923 * refresh FIFO size on ILK/SNB.
1924 */
1925 if (INTEL_INFO(dev)->gen <= 6)
1926 fifo_size /= 2;
1927 }
1928
240264f4 1929 if (config->sprites_enabled) {
158ae64f
VS
1930 /* level 0 is always calculated with 1:1 split */
1931 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1932 if (is_sprite)
1933 fifo_size *= 5;
1934 fifo_size /= 6;
1935 } else {
1936 fifo_size /= 2;
1937 }
1938 }
1939
1940 /* clamp to max that the registers can hold */
4e975081 1941 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
158ae64f
VS
1942}
1943
1944/* Calculate the maximum cursor plane watermark */
1945static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
240264f4
VS
1946 int level,
1947 const struct intel_wm_config *config)
158ae64f
VS
1948{
1949 /* HSW LP1+ watermarks w/ multiple pipes */
240264f4 1950 if (level > 0 && config->num_pipes_active > 1)
158ae64f
VS
1951 return 64;
1952
1953 /* otherwise just report max that registers can hold */
4e975081 1954 return ilk_cursor_wm_reg_max(dev, level);
158ae64f
VS
1955}
1956
d34ff9c6 1957static void ilk_compute_wm_maximums(const struct drm_device *dev,
34982fe1
VS
1958 int level,
1959 const struct intel_wm_config *config,
1960 enum intel_ddb_partitioning ddb_partitioning,
820c1980 1961 struct ilk_wm_maximums *max)
158ae64f 1962{
240264f4
VS
1963 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1964 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1965 max->cur = ilk_cursor_wm_max(dev, level, config);
4e975081 1966 max->fbc = ilk_fbc_wm_reg_max(dev);
158ae64f
VS
1967}
1968
a3cb4048
VS
1969static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1970 int level,
1971 struct ilk_wm_maximums *max)
1972{
1973 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1974 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1975 max->cur = ilk_cursor_wm_reg_max(dev, level);
1976 max->fbc = ilk_fbc_wm_reg_max(dev);
1977}
1978
d9395655 1979static bool ilk_validate_wm_level(int level,
820c1980 1980 const struct ilk_wm_maximums *max,
d9395655 1981 struct intel_wm_level *result)
a9786a11
VS
1982{
1983 bool ret;
1984
1985 /* already determined to be invalid? */
1986 if (!result->enable)
1987 return false;
1988
1989 result->enable = result->pri_val <= max->pri &&
1990 result->spr_val <= max->spr &&
1991 result->cur_val <= max->cur;
1992
1993 ret = result->enable;
1994
1995 /*
1996 * HACK until we can pre-compute everything,
1997 * and thus fail gracefully if LP0 watermarks
1998 * are exceeded...
1999 */
2000 if (level == 0 && !result->enable) {
2001 if (result->pri_val > max->pri)
2002 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2003 level, result->pri_val, max->pri);
2004 if (result->spr_val > max->spr)
2005 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2006 level, result->spr_val, max->spr);
2007 if (result->cur_val > max->cur)
2008 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2009 level, result->cur_val, max->cur);
2010
2011 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2012 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2013 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2014 result->enable = true;
2015 }
2016
a9786a11
VS
2017 return ret;
2018}
2019
d34ff9c6 2020static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
6f5ddd17 2021 int level,
820c1980 2022 const struct ilk_pipe_wm_parameters *p,
1fd527cc 2023 struct intel_wm_level *result)
6f5ddd17
VS
2024{
2025 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2026 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2027 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2028
2029 /* WM1+ latency values stored in 0.5us units */
2030 if (level > 0) {
2031 pri_latency *= 5;
2032 spr_latency *= 5;
2033 cur_latency *= 5;
2034 }
2035
2036 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2037 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2038 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2039 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2040 result->enable = true;
2041}
2042
801bcfff
PZ
2043static uint32_t
2044hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
1f8eeabf
ED
2045{
2046 struct drm_i915_private *dev_priv = dev->dev_private;
1011d8c4 2047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011d8c4 2048 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
85a02deb 2049 u32 linetime, ips_linetime;
1f8eeabf 2050
801bcfff
PZ
2051 if (!intel_crtc_active(crtc))
2052 return 0;
1011d8c4 2053
1f8eeabf
ED
2054 /* The WM are computed with base on how long it takes to fill a single
2055 * row at the given clock rate, multiplied by 8.
2056 * */
fec8cba3
JB
2057 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2058 mode->crtc_clock);
2059 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
85a02deb 2060 intel_ddi_get_cdclk_freq(dev_priv));
1f8eeabf 2061
801bcfff
PZ
2062 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2063 PIPE_WM_LINETIME_TIME(linetime);
1f8eeabf
ED
2064}
2065
12b134df
VS
2066static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2067{
2068 struct drm_i915_private *dev_priv = dev->dev_private;
2069
a42a5719 2070 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
12b134df
VS
2071 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2072
2073 wm[0] = (sskpd >> 56) & 0xFF;
2074 if (wm[0] == 0)
2075 wm[0] = sskpd & 0xF;
e5d5019e
VS
2076 wm[1] = (sskpd >> 4) & 0xFF;
2077 wm[2] = (sskpd >> 12) & 0xFF;
2078 wm[3] = (sskpd >> 20) & 0x1FF;
2079 wm[4] = (sskpd >> 32) & 0x1FF;
63cf9a13
VS
2080 } else if (INTEL_INFO(dev)->gen >= 6) {
2081 uint32_t sskpd = I915_READ(MCH_SSKPD);
2082
2083 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2084 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2085 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2086 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
3a88d0ac
VS
2087 } else if (INTEL_INFO(dev)->gen >= 5) {
2088 uint32_t mltr = I915_READ(MLTR_ILK);
2089
2090 /* ILK primary LP0 latency is 700 ns */
2091 wm[0] = 7;
2092 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2093 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
12b134df
VS
2094 }
2095}
2096
53615a5e
VS
2097static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2098{
2099 /* ILK sprite LP0 latency is 1300 ns */
2100 if (INTEL_INFO(dev)->gen == 5)
2101 wm[0] = 13;
2102}
2103
2104static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2105{
2106 /* ILK cursor LP0 latency is 1300 ns */
2107 if (INTEL_INFO(dev)->gen == 5)
2108 wm[0] = 13;
2109
2110 /* WaDoubleCursorLP3Latency:ivb */
2111 if (IS_IVYBRIDGE(dev))
2112 wm[3] *= 2;
2113}
2114
546c81fd 2115int ilk_wm_max_level(const struct drm_device *dev)
26ec971e 2116{
26ec971e 2117 /* how many WM levels are we expecting */
a42a5719 2118 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ad0d6dc4 2119 return 4;
26ec971e 2120 else if (INTEL_INFO(dev)->gen >= 6)
ad0d6dc4 2121 return 3;
26ec971e 2122 else
ad0d6dc4
VS
2123 return 2;
2124}
2125
2126static void intel_print_wm_latency(struct drm_device *dev,
2127 const char *name,
2128 const uint16_t wm[5])
2129{
2130 int level, max_level = ilk_wm_max_level(dev);
26ec971e
VS
2131
2132 for (level = 0; level <= max_level; level++) {
2133 unsigned int latency = wm[level];
2134
2135 if (latency == 0) {
2136 DRM_ERROR("%s WM%d latency not provided\n",
2137 name, level);
2138 continue;
2139 }
2140
2141 /* WM1+ latency values in 0.5us units */
2142 if (level > 0)
2143 latency *= 5;
2144
2145 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2146 name, level, wm[level],
2147 latency / 10, latency % 10);
2148 }
2149}
2150
e95a2f75
VS
2151static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2152 uint16_t wm[5], uint16_t min)
2153{
2154 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2155
2156 if (wm[0] >= min)
2157 return false;
2158
2159 wm[0] = max(wm[0], min);
2160 for (level = 1; level <= max_level; level++)
2161 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2162
2163 return true;
2164}
2165
2166static void snb_wm_latency_quirk(struct drm_device *dev)
2167{
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 bool changed;
2170
2171 /*
2172 * The BIOS provided WM memory latency values are often
2173 * inadequate for high resolution displays. Adjust them.
2174 */
2175 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2176 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2177 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2178
2179 if (!changed)
2180 return;
2181
2182 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2183 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2184 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2185 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2186}
2187
fa50ad61 2188static void ilk_setup_wm_latency(struct drm_device *dev)
53615a5e
VS
2189{
2190 struct drm_i915_private *dev_priv = dev->dev_private;
2191
2192 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2193
2194 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2195 sizeof(dev_priv->wm.pri_latency));
2196 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2197 sizeof(dev_priv->wm.pri_latency));
2198
2199 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2200 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
26ec971e
VS
2201
2202 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2203 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2204 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
e95a2f75
VS
2205
2206 if (IS_GEN6(dev))
2207 snb_wm_latency_quirk(dev);
53615a5e
VS
2208}
2209
820c1980 2210static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
2a44b76b 2211 struct ilk_pipe_wm_parameters *p)
1011d8c4 2212{
7c4a395f
VS
2213 struct drm_device *dev = crtc->dev;
2214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2215 enum pipe pipe = intel_crtc->pipe;
7c4a395f 2216 struct drm_plane *plane;
1011d8c4 2217
2a44b76b
VS
2218 if (!intel_crtc_active(crtc))
2219 return;
801bcfff 2220
2a44b76b
VS
2221 p->active = true;
2222 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2223 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2224 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2225 p->cur.bytes_per_pixel = 4;
2226 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2227 p->cur.horiz_pixels = intel_crtc->cursor_width;
2228 /* TODO: for now, assume primary and cursor planes are always enabled. */
2229 p->pri.enabled = true;
2230 p->cur.enabled = true;
7c4a395f 2231
af2b653b 2232 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
801bcfff 2233 struct intel_plane *intel_plane = to_intel_plane(plane);
801bcfff 2234
2a44b76b 2235 if (intel_plane->pipe == pipe) {
7c4a395f 2236 p->spr = intel_plane->wm;
2a44b76b
VS
2237 break;
2238 }
2239 }
2240}
2241
2242static void ilk_compute_wm_config(struct drm_device *dev,
2243 struct intel_wm_config *config)
2244{
2245 struct intel_crtc *intel_crtc;
2246
2247 /* Compute the currently _active_ config */
d3fcc808 2248 for_each_intel_crtc(dev, intel_crtc) {
2a44b76b 2249 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
cca32e9a 2250
2a44b76b
VS
2251 if (!wm->pipe_enabled)
2252 continue;
cca32e9a 2253
2a44b76b
VS
2254 config->sprites_enabled |= wm->sprites_enabled;
2255 config->sprites_scaled |= wm->sprites_scaled;
2256 config->num_pipes_active++;
cca32e9a 2257 }
801bcfff
PZ
2258}
2259
0b2ae6d7
VS
2260/* Compute new watermarks for the pipe */
2261static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
820c1980 2262 const struct ilk_pipe_wm_parameters *params,
0b2ae6d7
VS
2263 struct intel_pipe_wm *pipe_wm)
2264{
2265 struct drm_device *dev = crtc->dev;
d34ff9c6 2266 const struct drm_i915_private *dev_priv = dev->dev_private;
0b2ae6d7
VS
2267 int level, max_level = ilk_wm_max_level(dev);
2268 /* LP0 watermark maximums depend on this pipe alone */
2269 struct intel_wm_config config = {
2270 .num_pipes_active = 1,
2271 .sprites_enabled = params->spr.enabled,
2272 .sprites_scaled = params->spr.scaled,
2273 };
820c1980 2274 struct ilk_wm_maximums max;
0b2ae6d7 2275
2a44b76b
VS
2276 pipe_wm->pipe_enabled = params->active;
2277 pipe_wm->sprites_enabled = params->spr.enabled;
2278 pipe_wm->sprites_scaled = params->spr.scaled;
2279
7b39a0b7
VS
2280 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2281 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2282 max_level = 1;
2283
2284 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2285 if (params->spr.scaled)
2286 max_level = 0;
2287
a3cb4048 2288 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
0b2ae6d7 2289
a42a5719 2290 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 2291 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
0b2ae6d7 2292
a3cb4048
VS
2293 /* LP0 watermarks always use 1/2 DDB partitioning */
2294 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2295
0b2ae6d7 2296 /* At least LP0 must be valid */
a3cb4048
VS
2297 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2298 return false;
2299
2300 ilk_compute_wm_reg_maximums(dev, 1, &max);
2301
2302 for (level = 1; level <= max_level; level++) {
2303 struct intel_wm_level wm = {};
2304
2305 ilk_compute_wm_level(dev_priv, level, params, &wm);
2306
2307 /*
2308 * Disable any watermark level that exceeds the
2309 * register maximums since such watermarks are
2310 * always invalid.
2311 */
2312 if (!ilk_validate_wm_level(level, &max, &wm))
2313 break;
2314
2315 pipe_wm->wm[level] = wm;
2316 }
2317
2318 return true;
0b2ae6d7
VS
2319}
2320
2321/*
2322 * Merge the watermarks from all active pipes for a specific level.
2323 */
2324static void ilk_merge_wm_level(struct drm_device *dev,
2325 int level,
2326 struct intel_wm_level *ret_wm)
2327{
2328 const struct intel_crtc *intel_crtc;
2329
d52fea5b
VS
2330 ret_wm->enable = true;
2331
d3fcc808 2332 for_each_intel_crtc(dev, intel_crtc) {
fe392efd
VS
2333 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2334 const struct intel_wm_level *wm = &active->wm[level];
2335
2336 if (!active->pipe_enabled)
2337 continue;
0b2ae6d7 2338
d52fea5b
VS
2339 /*
2340 * The watermark values may have been used in the past,
2341 * so we must maintain them in the registers for some
2342 * time even if the level is now disabled.
2343 */
0b2ae6d7 2344 if (!wm->enable)
d52fea5b 2345 ret_wm->enable = false;
0b2ae6d7
VS
2346
2347 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2348 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2349 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2350 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2351 }
0b2ae6d7
VS
2352}
2353
2354/*
2355 * Merge all low power watermarks for all active pipes.
2356 */
2357static void ilk_wm_merge(struct drm_device *dev,
0ba22e26 2358 const struct intel_wm_config *config,
820c1980 2359 const struct ilk_wm_maximums *max,
0b2ae6d7
VS
2360 struct intel_pipe_wm *merged)
2361{
2362 int level, max_level = ilk_wm_max_level(dev);
d52fea5b 2363 int last_enabled_level = max_level;
0b2ae6d7 2364
0ba22e26
VS
2365 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2366 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2367 config->num_pipes_active > 1)
2368 return;
2369
6c8b6c28
VS
2370 /* ILK: FBC WM must be disabled always */
2371 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
0b2ae6d7
VS
2372
2373 /* merge each WM1+ level */
2374 for (level = 1; level <= max_level; level++) {
2375 struct intel_wm_level *wm = &merged->wm[level];
2376
2377 ilk_merge_wm_level(dev, level, wm);
2378
d52fea5b
VS
2379 if (level > last_enabled_level)
2380 wm->enable = false;
2381 else if (!ilk_validate_wm_level(level, max, wm))
2382 /* make sure all following levels get disabled */
2383 last_enabled_level = level - 1;
0b2ae6d7
VS
2384
2385 /*
2386 * The spec says it is preferred to disable
2387 * FBC WMs instead of disabling a WM level.
2388 */
2389 if (wm->fbc_val > max->fbc) {
d52fea5b
VS
2390 if (wm->enable)
2391 merged->fbc_wm_enabled = false;
0b2ae6d7
VS
2392 wm->fbc_val = 0;
2393 }
2394 }
6c8b6c28
VS
2395
2396 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2397 /*
2398 * FIXME this is racy. FBC might get enabled later.
2399 * What we should check here is whether FBC can be
2400 * enabled sometime later.
2401 */
2402 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2403 for (level = 2; level <= max_level; level++) {
2404 struct intel_wm_level *wm = &merged->wm[level];
2405
2406 wm->enable = false;
2407 }
2408 }
0b2ae6d7
VS
2409}
2410
b380ca3c
VS
2411static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2412{
2413 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2414 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2415}
2416
a68d68ee
VS
2417/* The value we need to program into the WM_LPx latency field */
2418static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2419{
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421
a42a5719 2422 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
a68d68ee
VS
2423 return 2 * level;
2424 else
2425 return dev_priv->wm.pri_latency[level];
2426}
2427
820c1980 2428static void ilk_compute_wm_results(struct drm_device *dev,
0362c781 2429 const struct intel_pipe_wm *merged,
609cedef 2430 enum intel_ddb_partitioning partitioning,
820c1980 2431 struct ilk_wm_values *results)
801bcfff 2432{
0b2ae6d7
VS
2433 struct intel_crtc *intel_crtc;
2434 int level, wm_lp;
cca32e9a 2435
0362c781 2436 results->enable_fbc_wm = merged->fbc_wm_enabled;
609cedef 2437 results->partitioning = partitioning;
cca32e9a 2438
0b2ae6d7 2439 /* LP1+ register values */
cca32e9a 2440 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
1fd527cc 2441 const struct intel_wm_level *r;
801bcfff 2442
b380ca3c 2443 level = ilk_wm_lp_to_level(wm_lp, merged);
0b2ae6d7 2444
0362c781 2445 r = &merged->wm[level];
cca32e9a 2446
d52fea5b
VS
2447 /*
2448 * Maintain the watermark values even if the level is
2449 * disabled. Doing otherwise could cause underruns.
2450 */
2451 results->wm_lp[wm_lp - 1] =
a68d68ee 2452 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
416f4727
VS
2453 (r->pri_val << WM1_LP_SR_SHIFT) |
2454 r->cur_val;
2455
d52fea5b
VS
2456 if (r->enable)
2457 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2458
416f4727
VS
2459 if (INTEL_INFO(dev)->gen >= 8)
2460 results->wm_lp[wm_lp - 1] |=
2461 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2462 else
2463 results->wm_lp[wm_lp - 1] |=
2464 r->fbc_val << WM1_LP_FBC_SHIFT;
2465
d52fea5b
VS
2466 /*
2467 * Always set WM1S_LP_EN when spr_val != 0, even if the
2468 * level is disabled. Doing otherwise could cause underruns.
2469 */
6cef2b8a
VS
2470 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2471 WARN_ON(wm_lp != 1);
2472 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2473 } else
2474 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
cca32e9a 2475 }
801bcfff 2476
0b2ae6d7 2477 /* LP0 register values */
d3fcc808 2478 for_each_intel_crtc(dev, intel_crtc) {
0b2ae6d7
VS
2479 enum pipe pipe = intel_crtc->pipe;
2480 const struct intel_wm_level *r =
2481 &intel_crtc->wm.active.wm[0];
2482
2483 if (WARN_ON(!r->enable))
2484 continue;
2485
2486 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
1011d8c4 2487
0b2ae6d7
VS
2488 results->wm_pipe[pipe] =
2489 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2490 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2491 r->cur_val;
801bcfff
PZ
2492 }
2493}
2494
861f3389
PZ
2495/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2496 * case both are at the same level. Prefer r1 in case they're the same. */
820c1980 2497static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
198a1e9b
VS
2498 struct intel_pipe_wm *r1,
2499 struct intel_pipe_wm *r2)
861f3389 2500{
198a1e9b
VS
2501 int level, max_level = ilk_wm_max_level(dev);
2502 int level1 = 0, level2 = 0;
861f3389 2503
198a1e9b
VS
2504 for (level = 1; level <= max_level; level++) {
2505 if (r1->wm[level].enable)
2506 level1 = level;
2507 if (r2->wm[level].enable)
2508 level2 = level;
861f3389
PZ
2509 }
2510
198a1e9b
VS
2511 if (level1 == level2) {
2512 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
861f3389
PZ
2513 return r2;
2514 else
2515 return r1;
198a1e9b 2516 } else if (level1 > level2) {
861f3389
PZ
2517 return r1;
2518 } else {
2519 return r2;
2520 }
2521}
2522
49a687c4
VS
2523/* dirty bits used to track which watermarks need changes */
2524#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2525#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2526#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2527#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2528#define WM_DIRTY_FBC (1 << 24)
2529#define WM_DIRTY_DDB (1 << 25)
2530
2531static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
820c1980
ID
2532 const struct ilk_wm_values *old,
2533 const struct ilk_wm_values *new)
49a687c4
VS
2534{
2535 unsigned int dirty = 0;
2536 enum pipe pipe;
2537 int wm_lp;
2538
2539 for_each_pipe(pipe) {
2540 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2541 dirty |= WM_DIRTY_LINETIME(pipe);
2542 /* Must disable LP1+ watermarks too */
2543 dirty |= WM_DIRTY_LP_ALL;
2544 }
2545
2546 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2547 dirty |= WM_DIRTY_PIPE(pipe);
2548 /* Must disable LP1+ watermarks too */
2549 dirty |= WM_DIRTY_LP_ALL;
2550 }
2551 }
2552
2553 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2554 dirty |= WM_DIRTY_FBC;
2555 /* Must disable LP1+ watermarks too */
2556 dirty |= WM_DIRTY_LP_ALL;
2557 }
2558
2559 if (old->partitioning != new->partitioning) {
2560 dirty |= WM_DIRTY_DDB;
2561 /* Must disable LP1+ watermarks too */
2562 dirty |= WM_DIRTY_LP_ALL;
2563 }
2564
2565 /* LP1+ watermarks already deemed dirty, no need to continue */
2566 if (dirty & WM_DIRTY_LP_ALL)
2567 return dirty;
2568
2569 /* Find the lowest numbered LP1+ watermark in need of an update... */
2570 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2571 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2572 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2573 break;
2574 }
2575
2576 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2577 for (; wm_lp <= 3; wm_lp++)
2578 dirty |= WM_DIRTY_LP(wm_lp);
2579
2580 return dirty;
2581}
2582
8553c18e
VS
2583static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2584 unsigned int dirty)
801bcfff 2585{
820c1980 2586 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e 2587 bool changed = false;
801bcfff 2588
facd619b
VS
2589 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2590 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2591 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
8553c18e 2592 changed = true;
facd619b
VS
2593 }
2594 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2595 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2596 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
8553c18e 2597 changed = true;
facd619b
VS
2598 }
2599 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2600 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2601 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
8553c18e 2602 changed = true;
facd619b 2603 }
801bcfff 2604
facd619b
VS
2605 /*
2606 * Don't touch WM1S_LP_EN here.
2607 * Doing so could cause underruns.
2608 */
6cef2b8a 2609
8553c18e
VS
2610 return changed;
2611}
2612
2613/*
2614 * The spec says we shouldn't write when we don't need, because every write
2615 * causes WMs to be re-evaluated, expending some power.
2616 */
820c1980
ID
2617static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2618 struct ilk_wm_values *results)
8553c18e
VS
2619{
2620 struct drm_device *dev = dev_priv->dev;
820c1980 2621 struct ilk_wm_values *previous = &dev_priv->wm.hw;
8553c18e
VS
2622 unsigned int dirty;
2623 uint32_t val;
2624
2625 dirty = ilk_compute_wm_dirty(dev, previous, results);
2626 if (!dirty)
2627 return;
2628
2629 _ilk_disable_lp_wm(dev_priv, dirty);
2630
49a687c4 2631 if (dirty & WM_DIRTY_PIPE(PIPE_A))
801bcfff 2632 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
49a687c4 2633 if (dirty & WM_DIRTY_PIPE(PIPE_B))
801bcfff 2634 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
49a687c4 2635 if (dirty & WM_DIRTY_PIPE(PIPE_C))
801bcfff
PZ
2636 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2637
49a687c4 2638 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
801bcfff 2639 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
49a687c4 2640 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
801bcfff 2641 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
49a687c4 2642 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
801bcfff
PZ
2643 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2644
49a687c4 2645 if (dirty & WM_DIRTY_DDB) {
a42a5719 2646 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
ac9545fd
VS
2647 val = I915_READ(WM_MISC);
2648 if (results->partitioning == INTEL_DDB_PART_1_2)
2649 val &= ~WM_MISC_DATA_PARTITION_5_6;
2650 else
2651 val |= WM_MISC_DATA_PARTITION_5_6;
2652 I915_WRITE(WM_MISC, val);
2653 } else {
2654 val = I915_READ(DISP_ARB_CTL2);
2655 if (results->partitioning == INTEL_DDB_PART_1_2)
2656 val &= ~DISP_DATA_PARTITION_5_6;
2657 else
2658 val |= DISP_DATA_PARTITION_5_6;
2659 I915_WRITE(DISP_ARB_CTL2, val);
2660 }
1011d8c4
PZ
2661 }
2662
49a687c4 2663 if (dirty & WM_DIRTY_FBC) {
cca32e9a
PZ
2664 val = I915_READ(DISP_ARB_CTL);
2665 if (results->enable_fbc_wm)
2666 val &= ~DISP_FBC_WM_DIS;
2667 else
2668 val |= DISP_FBC_WM_DIS;
2669 I915_WRITE(DISP_ARB_CTL, val);
2670 }
2671
954911eb
ID
2672 if (dirty & WM_DIRTY_LP(1) &&
2673 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2674 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2675
2676 if (INTEL_INFO(dev)->gen >= 7) {
6cef2b8a
VS
2677 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2678 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2679 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2680 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2681 }
801bcfff 2682
facd619b 2683 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
801bcfff 2684 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
facd619b 2685 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
801bcfff 2686 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
facd619b 2687 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
801bcfff 2688 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
609cedef
VS
2689
2690 dev_priv->wm.hw = *results;
801bcfff
PZ
2691}
2692
8553c18e
VS
2693static bool ilk_disable_lp_wm(struct drm_device *dev)
2694{
2695 struct drm_i915_private *dev_priv = dev->dev_private;
2696
2697 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2698}
2699
820c1980 2700static void ilk_update_wm(struct drm_crtc *crtc)
801bcfff 2701{
7c4a395f 2702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
46ba614c 2703 struct drm_device *dev = crtc->dev;
801bcfff 2704 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980
ID
2705 struct ilk_wm_maximums max;
2706 struct ilk_pipe_wm_parameters params = {};
2707 struct ilk_wm_values results = {};
77c122bc 2708 enum intel_ddb_partitioning partitioning;
7c4a395f 2709 struct intel_pipe_wm pipe_wm = {};
198a1e9b 2710 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
a485bfb8 2711 struct intel_wm_config config = {};
7c4a395f 2712
2a44b76b 2713 ilk_compute_wm_parameters(crtc, &params);
7c4a395f
VS
2714
2715 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2716
2717 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2718 return;
861f3389 2719
7c4a395f 2720 intel_crtc->wm.active = pipe_wm;
861f3389 2721
2a44b76b
VS
2722 ilk_compute_wm_config(dev, &config);
2723
34982fe1 2724 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
0ba22e26 2725 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
a485bfb8
VS
2726
2727 /* 5/6 split only in single pipe config on IVB+ */
ec98c8d1
VS
2728 if (INTEL_INFO(dev)->gen >= 7 &&
2729 config.num_pipes_active == 1 && config.sprites_enabled) {
34982fe1 2730 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
0ba22e26 2731 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
0362c781 2732
820c1980 2733 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
861f3389 2734 } else {
198a1e9b 2735 best_lp_wm = &lp_wm_1_2;
861f3389
PZ
2736 }
2737
198a1e9b 2738 partitioning = (best_lp_wm == &lp_wm_1_2) ?
77c122bc 2739 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
801bcfff 2740
820c1980 2741 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
609cedef 2742
820c1980 2743 ilk_write_wm_values(dev_priv, &results);
1011d8c4
PZ
2744}
2745
820c1980 2746static void ilk_update_sprite_wm(struct drm_plane *plane,
adf3d35e 2747 struct drm_crtc *crtc,
526682e9 2748 uint32_t sprite_width, int pixel_size,
bdd57d03 2749 bool enabled, bool scaled)
526682e9 2750{
8553c18e 2751 struct drm_device *dev = plane->dev;
adf3d35e 2752 struct intel_plane *intel_plane = to_intel_plane(plane);
526682e9 2753
adf3d35e
VS
2754 intel_plane->wm.enabled = enabled;
2755 intel_plane->wm.scaled = scaled;
2756 intel_plane->wm.horiz_pixels = sprite_width;
2757 intel_plane->wm.bytes_per_pixel = pixel_size;
526682e9 2758
8553c18e
VS
2759 /*
2760 * IVB workaround: must disable low power watermarks for at least
2761 * one frame before enabling scaling. LP watermarks can be re-enabled
2762 * when scaling is disabled.
2763 *
2764 * WaCxSRDisabledForSpriteScaling:ivb
2765 */
2766 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2767 intel_wait_for_vblank(dev, intel_plane->pipe);
2768
820c1980 2769 ilk_update_wm(crtc);
526682e9
PZ
2770}
2771
243e6a44
VS
2772static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2773{
2774 struct drm_device *dev = crtc->dev;
2775 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 2776 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2778 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2779 enum pipe pipe = intel_crtc->pipe;
2780 static const unsigned int wm0_pipe_reg[] = {
2781 [PIPE_A] = WM0_PIPEA_ILK,
2782 [PIPE_B] = WM0_PIPEB_ILK,
2783 [PIPE_C] = WM0_PIPEC_IVB,
2784 };
2785
2786 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
a42a5719 2787 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ce0e0713 2788 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
243e6a44 2789
2a44b76b
VS
2790 active->pipe_enabled = intel_crtc_active(crtc);
2791
2792 if (active->pipe_enabled) {
243e6a44
VS
2793 u32 tmp = hw->wm_pipe[pipe];
2794
2795 /*
2796 * For active pipes LP0 watermark is marked as
2797 * enabled, and LP1+ watermaks as disabled since
2798 * we can't really reverse compute them in case
2799 * multiple pipes are active.
2800 */
2801 active->wm[0].enable = true;
2802 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2803 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2804 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2805 active->linetime = hw->wm_linetime[pipe];
2806 } else {
2807 int level, max_level = ilk_wm_max_level(dev);
2808
2809 /*
2810 * For inactive pipes, all watermark levels
2811 * should be marked as enabled but zeroed,
2812 * which is what we'd compute them to.
2813 */
2814 for (level = 0; level <= max_level; level++)
2815 active->wm[level].enable = true;
2816 }
2817}
2818
2819void ilk_wm_get_hw_state(struct drm_device *dev)
2820{
2821 struct drm_i915_private *dev_priv = dev->dev_private;
820c1980 2822 struct ilk_wm_values *hw = &dev_priv->wm.hw;
243e6a44
VS
2823 struct drm_crtc *crtc;
2824
70e1e0ec 2825 for_each_crtc(dev, crtc)
243e6a44
VS
2826 ilk_pipe_wm_get_hw_state(crtc);
2827
2828 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2829 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2830 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2831
2832 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
cfa7698b
VS
2833 if (INTEL_INFO(dev)->gen >= 7) {
2834 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
2835 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
2836 }
243e6a44 2837
a42a5719 2838 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ac9545fd
VS
2839 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
2840 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
2841 else if (IS_IVYBRIDGE(dev))
2842 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
2843 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
243e6a44
VS
2844
2845 hw->enable_fbc_wm =
2846 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
2847}
2848
b445e3b0
ED
2849/**
2850 * intel_update_watermarks - update FIFO watermark values based on current modes
2851 *
2852 * Calculate watermark values for the various WM regs based on current mode
2853 * and plane configuration.
2854 *
2855 * There are several cases to deal with here:
2856 * - normal (i.e. non-self-refresh)
2857 * - self-refresh (SR) mode
2858 * - lines are large relative to FIFO size (buffer can hold up to 2)
2859 * - lines are small relative to FIFO size (buffer can hold more than 2
2860 * lines), so need to account for TLB latency
2861 *
2862 * The normal calculation is:
2863 * watermark = dotclock * bytes per pixel * latency
2864 * where latency is platform & configuration dependent (we assume pessimal
2865 * values here).
2866 *
2867 * The SR calculation is:
2868 * watermark = (trunc(latency/line time)+1) * surface width *
2869 * bytes per pixel
2870 * where
2871 * line time = htotal / dotclock
2872 * surface width = hdisplay for normal plane and 64 for cursor
2873 * and latency is assumed to be high, as above.
2874 *
2875 * The final value programmed to the register should always be rounded up,
2876 * and include an extra 2 entries to account for clock crossings.
2877 *
2878 * We don't use the sprite, so we can ignore that. And on Crestline we have
2879 * to set the non-SR watermarks to 8.
2880 */
46ba614c 2881void intel_update_watermarks(struct drm_crtc *crtc)
b445e3b0 2882{
46ba614c 2883 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
b445e3b0
ED
2884
2885 if (dev_priv->display.update_wm)
46ba614c 2886 dev_priv->display.update_wm(crtc);
b445e3b0
ED
2887}
2888
adf3d35e
VS
2889void intel_update_sprite_watermarks(struct drm_plane *plane,
2890 struct drm_crtc *crtc,
4c4ff43a 2891 uint32_t sprite_width, int pixel_size,
39db4a4d 2892 bool enabled, bool scaled)
b445e3b0 2893{
adf3d35e 2894 struct drm_i915_private *dev_priv = plane->dev->dev_private;
b445e3b0
ED
2895
2896 if (dev_priv->display.update_sprite_wm)
adf3d35e 2897 dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
39db4a4d 2898 pixel_size, enabled, scaled);
b445e3b0
ED
2899}
2900
2b4e57bd
ED
2901static struct drm_i915_gem_object *
2902intel_alloc_context_page(struct drm_device *dev)
2903{
2904 struct drm_i915_gem_object *ctx;
2905 int ret;
2906
2907 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2908
2909 ctx = i915_gem_alloc_object(dev, 4096);
2910 if (!ctx) {
2911 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
2912 return NULL;
2913 }
2914
c69766f2 2915 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
2b4e57bd
ED
2916 if (ret) {
2917 DRM_ERROR("failed to pin power context: %d\n", ret);
2918 goto err_unref;
2919 }
2920
2921 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
2922 if (ret) {
2923 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
2924 goto err_unpin;
2925 }
2926
2927 return ctx;
2928
2929err_unpin:
d7f46fc4 2930 i915_gem_object_ggtt_unpin(ctx);
2b4e57bd
ED
2931err_unref:
2932 drm_gem_object_unreference(&ctx->base);
2b4e57bd
ED
2933 return NULL;
2934}
2935
9270388e
DV
2936/**
2937 * Lock protecting IPS related data structures
9270388e
DV
2938 */
2939DEFINE_SPINLOCK(mchdev_lock);
2940
2941/* Global for IPS driver to get at the current i915 device. Protected by
2942 * mchdev_lock. */
2943static struct drm_i915_private *i915_mch_dev;
2944
2b4e57bd
ED
2945bool ironlake_set_drps(struct drm_device *dev, u8 val)
2946{
2947 struct drm_i915_private *dev_priv = dev->dev_private;
2948 u16 rgvswctl;
2949
9270388e
DV
2950 assert_spin_locked(&mchdev_lock);
2951
2b4e57bd
ED
2952 rgvswctl = I915_READ16(MEMSWCTL);
2953 if (rgvswctl & MEMCTL_CMD_STS) {
2954 DRM_DEBUG("gpu busy, RCS change rejected\n");
2955 return false; /* still busy with another command */
2956 }
2957
2958 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
2959 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
2960 I915_WRITE16(MEMSWCTL, rgvswctl);
2961 POSTING_READ16(MEMSWCTL);
2962
2963 rgvswctl |= MEMCTL_CMD_STS;
2964 I915_WRITE16(MEMSWCTL, rgvswctl);
2965
2966 return true;
2967}
2968
8090c6b9 2969static void ironlake_enable_drps(struct drm_device *dev)
2b4e57bd
ED
2970{
2971 struct drm_i915_private *dev_priv = dev->dev_private;
2972 u32 rgvmodectl = I915_READ(MEMMODECTL);
2973 u8 fmax, fmin, fstart, vstart;
2974
9270388e
DV
2975 spin_lock_irq(&mchdev_lock);
2976
2b4e57bd
ED
2977 /* Enable temp reporting */
2978 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
2979 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
2980
2981 /* 100ms RC evaluation intervals */
2982 I915_WRITE(RCUPEI, 100000);
2983 I915_WRITE(RCDNEI, 100000);
2984
2985 /* Set max/min thresholds to 90ms and 80ms respectively */
2986 I915_WRITE(RCBMAXAVG, 90000);
2987 I915_WRITE(RCBMINAVG, 80000);
2988
2989 I915_WRITE(MEMIHYST, 1);
2990
2991 /* Set up min, max, and cur for interrupt handling */
2992 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
2993 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
2994 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
2995 MEMMODE_FSTART_SHIFT;
2996
2997 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
2998 PXVFREQ_PX_SHIFT;
2999
20e4d407
DV
3000 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3001 dev_priv->ips.fstart = fstart;
2b4e57bd 3002
20e4d407
DV
3003 dev_priv->ips.max_delay = fstart;
3004 dev_priv->ips.min_delay = fmin;
3005 dev_priv->ips.cur_delay = fstart;
2b4e57bd
ED
3006
3007 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3008 fmax, fmin, fstart);
3009
3010 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3011
3012 /*
3013 * Interrupts will be enabled in ironlake_irq_postinstall
3014 */
3015
3016 I915_WRITE(VIDSTART, vstart);
3017 POSTING_READ(VIDSTART);
3018
3019 rgvmodectl |= MEMMODE_SWMODE_EN;
3020 I915_WRITE(MEMMODECTL, rgvmodectl);
3021
9270388e 3022 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
2b4e57bd 3023 DRM_ERROR("stuck trying to change perf mode\n");
9270388e 3024 mdelay(1);
2b4e57bd
ED
3025
3026 ironlake_set_drps(dev, fstart);
3027
20e4d407 3028 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
2b4e57bd 3029 I915_READ(0x112e0);
20e4d407
DV
3030 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3031 dev_priv->ips.last_count2 = I915_READ(0x112f4);
3032 getrawmonotonic(&dev_priv->ips.last_time2);
9270388e
DV
3033
3034 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3035}
3036
8090c6b9 3037static void ironlake_disable_drps(struct drm_device *dev)
2b4e57bd
ED
3038{
3039 struct drm_i915_private *dev_priv = dev->dev_private;
9270388e
DV
3040 u16 rgvswctl;
3041
3042 spin_lock_irq(&mchdev_lock);
3043
3044 rgvswctl = I915_READ16(MEMSWCTL);
2b4e57bd
ED
3045
3046 /* Ack interrupts, disable EFC interrupt */
3047 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3048 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3049 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3050 I915_WRITE(DEIIR, DE_PCU_EVENT);
3051 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3052
3053 /* Go back to the starting frequency */
20e4d407 3054 ironlake_set_drps(dev, dev_priv->ips.fstart);
9270388e 3055 mdelay(1);
2b4e57bd
ED
3056 rgvswctl |= MEMCTL_CMD_STS;
3057 I915_WRITE(MEMSWCTL, rgvswctl);
9270388e 3058 mdelay(1);
2b4e57bd 3059
9270388e 3060 spin_unlock_irq(&mchdev_lock);
2b4e57bd
ED
3061}
3062
acbe9475
DV
3063/* There's a funny hw issue where the hw returns all 0 when reading from
3064 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3065 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3066 * all limits and the gpu stuck at whatever frequency it is at atm).
3067 */
6917c7b9 3068static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
2b4e57bd 3069{
7b9e0ae6 3070 u32 limits;
2b4e57bd 3071
20b46e59
DV
3072 /* Only set the down limit when we've reached the lowest level to avoid
3073 * getting more interrupts, otherwise leave this clear. This prevents a
3074 * race in the hw when coming out of rc6: There's a tiny window where
3075 * the hw runs at the minimal clock before selecting the desired
3076 * frequency, if the down threshold expires in that window we will not
3077 * receive a down interrupt. */
b39fb297
BW
3078 limits = dev_priv->rps.max_freq_softlimit << 24;
3079 if (val <= dev_priv->rps.min_freq_softlimit)
3080 limits |= dev_priv->rps.min_freq_softlimit << 16;
20b46e59
DV
3081
3082 return limits;
3083}
3084
dd75fdc8
CW
3085static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3086{
3087 int new_power;
3088
3089 new_power = dev_priv->rps.power;
3090 switch (dev_priv->rps.power) {
3091 case LOW_POWER:
b39fb297 3092 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3093 new_power = BETWEEN;
3094 break;
3095
3096 case BETWEEN:
b39fb297 3097 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
dd75fdc8 3098 new_power = LOW_POWER;
b39fb297 3099 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
dd75fdc8
CW
3100 new_power = HIGH_POWER;
3101 break;
3102
3103 case HIGH_POWER:
b39fb297 3104 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
dd75fdc8
CW
3105 new_power = BETWEEN;
3106 break;
3107 }
3108 /* Max/min bins are special */
b39fb297 3109 if (val == dev_priv->rps.min_freq_softlimit)
dd75fdc8 3110 new_power = LOW_POWER;
b39fb297 3111 if (val == dev_priv->rps.max_freq_softlimit)
dd75fdc8
CW
3112 new_power = HIGH_POWER;
3113 if (new_power == dev_priv->rps.power)
3114 return;
3115
3116 /* Note the units here are not exactly 1us, but 1280ns. */
3117 switch (new_power) {
3118 case LOW_POWER:
3119 /* Upclock if more than 95% busy over 16ms */
3120 I915_WRITE(GEN6_RP_UP_EI, 12500);
3121 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3122
3123 /* Downclock if less than 85% busy over 32ms */
3124 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3125 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3126
3127 I915_WRITE(GEN6_RP_CONTROL,
3128 GEN6_RP_MEDIA_TURBO |
3129 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3130 GEN6_RP_MEDIA_IS_GFX |
3131 GEN6_RP_ENABLE |
3132 GEN6_RP_UP_BUSY_AVG |
3133 GEN6_RP_DOWN_IDLE_AVG);
3134 break;
3135
3136 case BETWEEN:
3137 /* Upclock if more than 90% busy over 13ms */
3138 I915_WRITE(GEN6_RP_UP_EI, 10250);
3139 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3140
3141 /* Downclock if less than 75% busy over 32ms */
3142 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3143 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3144
3145 I915_WRITE(GEN6_RP_CONTROL,
3146 GEN6_RP_MEDIA_TURBO |
3147 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3148 GEN6_RP_MEDIA_IS_GFX |
3149 GEN6_RP_ENABLE |
3150 GEN6_RP_UP_BUSY_AVG |
3151 GEN6_RP_DOWN_IDLE_AVG);
3152 break;
3153
3154 case HIGH_POWER:
3155 /* Upclock if more than 85% busy over 10ms */
3156 I915_WRITE(GEN6_RP_UP_EI, 8000);
3157 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3158
3159 /* Downclock if less than 60% busy over 32ms */
3160 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3161 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3162
3163 I915_WRITE(GEN6_RP_CONTROL,
3164 GEN6_RP_MEDIA_TURBO |
3165 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3166 GEN6_RP_MEDIA_IS_GFX |
3167 GEN6_RP_ENABLE |
3168 GEN6_RP_UP_BUSY_AVG |
3169 GEN6_RP_DOWN_IDLE_AVG);
3170 break;
3171 }
3172
3173 dev_priv->rps.power = new_power;
3174 dev_priv->rps.last_adj = 0;
3175}
3176
2876ce73
CW
3177static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3178{
3179 u32 mask = 0;
3180
3181 if (val > dev_priv->rps.min_freq_softlimit)
3182 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3183 if (val < dev_priv->rps.max_freq_softlimit)
3184 mask |= GEN6_PM_RP_UP_THRESHOLD;
3185
7b3c29f6
CW
3186 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3187 mask &= dev_priv->pm_rps_events;
3188
2876ce73
CW
3189 /* IVB and SNB hard hangs on looping batchbuffer
3190 * if GEN6_PM_UP_EI_EXPIRED is masked.
3191 */
3192 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3193 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3194
baccd458
D
3195 if (IS_GEN8(dev_priv->dev))
3196 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3197
2876ce73
CW
3198 return ~mask;
3199}
3200
b8a5ff8d
JM
3201/* gen6_set_rps is called to update the frequency request, but should also be
3202 * called when the range (min_delay and max_delay) is modified so that we can
3203 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
20b46e59
DV
3204void gen6_set_rps(struct drm_device *dev, u8 val)
3205{
3206 struct drm_i915_private *dev_priv = dev->dev_private;
7b9e0ae6 3207
4fc688ce 3208 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
3209 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3210 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
004777cb 3211
eb64cad1
CW
3212 /* min/max delay may still have been modified so be sure to
3213 * write the limits value.
3214 */
3215 if (val != dev_priv->rps.cur_freq) {
3216 gen6_set_rps_thresholds(dev_priv, val);
b8a5ff8d 3217
50e6a2a7 3218 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
eb64cad1
CW
3219 I915_WRITE(GEN6_RPNSWREQ,
3220 HSW_FREQUENCY(val));
3221 else
3222 I915_WRITE(GEN6_RPNSWREQ,
3223 GEN6_FREQUENCY(val) |
3224 GEN6_OFFSET(0) |
3225 GEN6_AGGRESSIVE_TURBO);
b8a5ff8d 3226 }
7b9e0ae6 3227
7b9e0ae6
CW
3228 /* Make sure we continue to get interrupts
3229 * until we hit the minimum or maximum frequencies.
3230 */
eb64cad1 3231 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
2876ce73 3232 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
7b9e0ae6 3233
d5570a72
BW
3234 POSTING_READ(GEN6_RPNSWREQ);
3235
b39fb297 3236 dev_priv->rps.cur_freq = val;
be2cde9a 3237 trace_intel_gpu_freq_change(val * 50);
2b4e57bd
ED
3238}
3239
76c3552f
D
3240/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3241 *
3242 * * If Gfx is Idle, then
3243 * 1. Mask Turbo interrupts
3244 * 2. Bring up Gfx clock
3245 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3246 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3247 * 5. Unmask Turbo interrupts
3248*/
3249static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3250{
5549d25f
D
3251 struct drm_device *dev = dev_priv->dev;
3252
3253 /* Latest VLV doesn't need to force the gfx clock */
3254 if (dev->pdev->revision >= 0xd) {
3255 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3256 return;
3257 }
3258
76c3552f
D
3259 /*
3260 * When we are idle. Drop to min voltage state.
3261 */
3262
b39fb297 3263 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
76c3552f
D
3264 return;
3265
3266 /* Mask turbo interrupt so that they will not come in between */
3267 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3268
650ad970 3269 vlv_force_gfx_clock(dev_priv, true);
76c3552f 3270
b39fb297 3271 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
76c3552f
D
3272
3273 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
b39fb297 3274 dev_priv->rps.min_freq_softlimit);
76c3552f
D
3275
3276 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3277 & GENFREQSTATUS) == 0, 5))
3278 DRM_ERROR("timed out waiting for Punit\n");
3279
650ad970 3280 vlv_force_gfx_clock(dev_priv, false);
76c3552f 3281
7b3c29f6
CW
3282 I915_WRITE(GEN6_PMINTRMSK,
3283 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
76c3552f
D
3284}
3285
b29c19b6
CW
3286void gen6_rps_idle(struct drm_i915_private *dev_priv)
3287{
691bb717
DL
3288 struct drm_device *dev = dev_priv->dev;
3289
b29c19b6 3290 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 3291 if (dev_priv->rps.enabled) {
691bb717 3292 if (IS_VALLEYVIEW(dev))
76c3552f 3293 vlv_set_rps_idle(dev_priv);
c0951f0c 3294 else
b39fb297 3295 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
c0951f0c
CW
3296 dev_priv->rps.last_adj = 0;
3297 }
b29c19b6
CW
3298 mutex_unlock(&dev_priv->rps.hw_lock);
3299}
3300
3301void gen6_rps_boost(struct drm_i915_private *dev_priv)
3302{
691bb717
DL
3303 struct drm_device *dev = dev_priv->dev;
3304
b29c19b6 3305 mutex_lock(&dev_priv->rps.hw_lock);
c0951f0c 3306 if (dev_priv->rps.enabled) {
691bb717 3307 if (IS_VALLEYVIEW(dev))
b39fb297 3308 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
c0951f0c 3309 else
b39fb297 3310 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
c0951f0c
CW
3311 dev_priv->rps.last_adj = 0;
3312 }
b29c19b6
CW
3313 mutex_unlock(&dev_priv->rps.hw_lock);
3314}
3315
0a073b84
JB
3316void valleyview_set_rps(struct drm_device *dev, u8 val)
3317{
3318 struct drm_i915_private *dev_priv = dev->dev_private;
7a67092a 3319
0a073b84 3320 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
b39fb297
BW
3321 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3322 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
0a073b84 3323
73008b98 3324 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
b39fb297
BW
3325 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3326 dev_priv->rps.cur_freq,
2ec3815f 3327 vlv_gpu_freq(dev_priv, val), val);
0a073b84 3328
2876ce73
CW
3329 if (val != dev_priv->rps.cur_freq)
3330 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
0a073b84 3331
09c87db8 3332 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
0a073b84 3333
b39fb297 3334 dev_priv->rps.cur_freq = val;
2ec3815f 3335 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
0a073b84
JB
3336}
3337
0961021a
BW
3338static void gen8_disable_rps_interrupts(struct drm_device *dev)
3339{
3340 struct drm_i915_private *dev_priv = dev->dev_private;
3341
992f191f 3342 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
0961021a
BW
3343 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3344 ~dev_priv->pm_rps_events);
3345 /* Complete PM interrupt masking here doesn't race with the rps work
3346 * item again unmasking PM interrupts because that is using a different
3347 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3348 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3349 * gen8_enable_rps will clean up. */
3350
3351 spin_lock_irq(&dev_priv->irq_lock);
3352 dev_priv->rps.pm_iir = 0;
3353 spin_unlock_irq(&dev_priv->irq_lock);
3354
3355 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3356}
3357
44fc7d5c 3358static void gen6_disable_rps_interrupts(struct drm_device *dev)
2b4e57bd
ED
3359{
3360 struct drm_i915_private *dev_priv = dev->dev_private;
3361
2b4e57bd 3362 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
a6706b45
D
3363 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3364 ~dev_priv->pm_rps_events);
2b4e57bd
ED
3365 /* Complete PM interrupt masking here doesn't race with the rps work
3366 * item again unmasking PM interrupts because that is using a different
3367 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3368 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3369
59cdb63d 3370 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3 3371 dev_priv->rps.pm_iir = 0;
59cdb63d 3372 spin_unlock_irq(&dev_priv->irq_lock);
2b4e57bd 3373
a6706b45 3374 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
2b4e57bd
ED
3375}
3376
44fc7d5c 3377static void gen6_disable_rps(struct drm_device *dev)
d20d4f0c
JB
3378{
3379 struct drm_i915_private *dev_priv = dev->dev_private;
3380
3381 I915_WRITE(GEN6_RC_CONTROL, 0);
44fc7d5c 3382 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
d20d4f0c 3383
0961021a
BW
3384 if (IS_BROADWELL(dev))
3385 gen8_disable_rps_interrupts(dev);
3386 else
3387 gen6_disable_rps_interrupts(dev);
44fc7d5c
DV
3388}
3389
38807746
D
3390static void cherryview_disable_rps(struct drm_device *dev)
3391{
3392 struct drm_i915_private *dev_priv = dev->dev_private;
3393
3394 I915_WRITE(GEN6_RC_CONTROL, 0);
3395}
3396
44fc7d5c
DV
3397static void valleyview_disable_rps(struct drm_device *dev)
3398{
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400
3401 I915_WRITE(GEN6_RC_CONTROL, 0);
d20d4f0c 3402
44fc7d5c 3403 gen6_disable_rps_interrupts(dev);
d20d4f0c
JB
3404}
3405
dc39fff7
BW
3406static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3407{
91ca689a
ID
3408 if (IS_VALLEYVIEW(dev)) {
3409 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3410 mode = GEN6_RC_CTL_RC6_ENABLE;
3411 else
3412 mode = 0;
3413 }
dc39fff7 3414 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
1c79b42f
BW
3415 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3416 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3417 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
dc39fff7
BW
3418}
3419
e6069ca8 3420static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
2b4e57bd 3421{
eb4926e4
DL
3422 /* No RC6 before Ironlake */
3423 if (INTEL_INFO(dev)->gen < 5)
3424 return 0;
3425
e6069ca8
ID
3426 /* RC6 is only on Ironlake mobile not on desktop */
3427 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3428 return 0;
3429
456470eb 3430 /* Respect the kernel parameter if it is set */
e6069ca8
ID
3431 if (enable_rc6 >= 0) {
3432 int mask;
3433
3434 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3435 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3436 INTEL_RC6pp_ENABLE;
3437 else
3438 mask = INTEL_RC6_ENABLE;
3439
3440 if ((enable_rc6 & mask) != enable_rc6)
3441 DRM_INFO("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
8fd9c1a9 3442 enable_rc6 & mask, enable_rc6, mask);
e6069ca8
ID
3443
3444 return enable_rc6 & mask;
3445 }
2b4e57bd 3446
6567d748
CW
3447 /* Disable RC6 on Ironlake */
3448 if (INTEL_INFO(dev)->gen == 5)
3449 return 0;
2b4e57bd 3450
8bade1ad 3451 if (IS_IVYBRIDGE(dev))
cca84a1f 3452 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
8bade1ad
BW
3453
3454 return INTEL_RC6_ENABLE;
2b4e57bd
ED
3455}
3456
e6069ca8
ID
3457int intel_enable_rc6(const struct drm_device *dev)
3458{
3459 return i915.enable_rc6;
3460}
3461
0961021a
BW
3462static void gen8_enable_rps_interrupts(struct drm_device *dev)
3463{
3464 struct drm_i915_private *dev_priv = dev->dev_private;
3465
3466 spin_lock_irq(&dev_priv->irq_lock);
3467 WARN_ON(dev_priv->rps.pm_iir);
3468 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
3469 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3470 spin_unlock_irq(&dev_priv->irq_lock);
3471}
3472
44fc7d5c
DV
3473static void gen6_enable_rps_interrupts(struct drm_device *dev)
3474{
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476
3477 spin_lock_irq(&dev_priv->irq_lock);
a0b3335a 3478 WARN_ON(dev_priv->rps.pm_iir);
a6706b45
D
3479 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
3480 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
44fc7d5c 3481 spin_unlock_irq(&dev_priv->irq_lock);
44fc7d5c
DV
3482}
3483
3280e8b0
BW
3484static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3485{
3486 /* All of these values are in units of 50MHz */
3487 dev_priv->rps.cur_freq = 0;
3488 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3489 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3490 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3491 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3492 /* XXX: only BYT has a special efficient freq */
3493 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3494 /* hw_max = RP0 until we check for overclocking */
3495 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3496
3497 /* Preserve min/max settings in case of re-init */
3498 if (dev_priv->rps.max_freq_softlimit == 0)
3499 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3500
3501 if (dev_priv->rps.min_freq_softlimit == 0)
3502 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3503}
3504
6edee7f3
BW
3505static void gen8_enable_rps(struct drm_device *dev)
3506{
3507 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 3508 struct intel_engine_cs *ring;
6edee7f3
BW
3509 uint32_t rc6_mask = 0, rp_state_cap;
3510 int unused;
3511
3512 /* 1a: Software RC state - RC0 */
3513 I915_WRITE(GEN6_RC_STATE, 0);
3514
3515 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3516 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
c8d9a590 3517 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
3518
3519 /* 2a: Disable RC states. */
3520 I915_WRITE(GEN6_RC_CONTROL, 0);
3521
3522 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3280e8b0 3523 parse_rp_state_cap(dev_priv, rp_state_cap);
6edee7f3
BW
3524
3525 /* 2b: Program RC6 thresholds.*/
3526 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3527 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3528 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3529 for_each_ring(ring, dev_priv, unused)
3530 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3531 I915_WRITE(GEN6_RC_SLEEP, 0);
0d68b25e
TR
3532 if (IS_BROADWELL(dev))
3533 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3534 else
3535 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
6edee7f3
BW
3536
3537 /* 3: Enable RC6 */
3538 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3539 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
abbf9d2c 3540 intel_print_rc6_info(dev, rc6_mask);
0d68b25e
TR
3541 if (IS_BROADWELL(dev))
3542 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3543 GEN7_RC_CTL_TO_MODE |
3544 rc6_mask);
3545 else
3546 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3547 GEN6_RC_CTL_EI_MODE(1) |
3548 rc6_mask);
6edee7f3
BW
3549
3550 /* 4 Program defaults and thresholds for RPS*/
f9bdc585
BW
3551 I915_WRITE(GEN6_RPNSWREQ,
3552 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3553 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3554 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
6edee7f3
BW
3555 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3556 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
3557
3558 /* Docs recommend 900MHz, and 300 MHz respectively */
3559 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
b39fb297
BW
3560 dev_priv->rps.max_freq_softlimit << 24 |
3561 dev_priv->rps.min_freq_softlimit << 16);
6edee7f3
BW
3562
3563 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3564 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3565 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3566 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
3567
3568 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3569
3570 /* 5: Enable RPS */
3571 I915_WRITE(GEN6_RP_CONTROL,
3572 GEN6_RP_MEDIA_TURBO |
3573 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7405f42c 3574 GEN6_RP_MEDIA_IS_GFX |
6edee7f3
BW
3575 GEN6_RP_ENABLE |
3576 GEN6_RP_UP_BUSY_AVG |
3577 GEN6_RP_DOWN_IDLE_AVG);
3578
3579 /* 6: Ring frequency + overclocking (our driver does this later */
3580
3581 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
3582
0961021a 3583 gen8_enable_rps_interrupts(dev);
6edee7f3 3584
c8d9a590 3585 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6edee7f3
BW
3586}
3587
79f5b2c7 3588static void gen6_enable_rps(struct drm_device *dev)
2b4e57bd 3589{
79f5b2c7 3590 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 3591 struct intel_engine_cs *ring;
2a5913a8 3592 u32 rp_state_cap;
7b9e0ae6 3593 u32 gt_perf_status;
d060c169 3594 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
2b4e57bd 3595 u32 gtfifodbg;
2b4e57bd 3596 int rc6_mode;
42c0526c 3597 int i, ret;
2b4e57bd 3598
4fc688ce 3599 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 3600
2b4e57bd
ED
3601 /* Here begins a magic sequence of register writes to enable
3602 * auto-downclocking.
3603 *
3604 * Perhaps there might be some value in exposing these to
3605 * userspace...
3606 */
3607 I915_WRITE(GEN6_RC_STATE, 0);
2b4e57bd
ED
3608
3609 /* Clear the DBG now so we don't confuse earlier errors */
3610 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3611 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3612 I915_WRITE(GTFIFODBG, gtfifodbg);
3613 }
3614
c8d9a590 3615 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
2b4e57bd 3616
7b9e0ae6
CW
3617 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3618 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
3619
3280e8b0 3620 parse_rp_state_cap(dev_priv, rp_state_cap);
dd0a1aa1 3621
2b4e57bd
ED
3622 /* disable the counters and set deterministic thresholds */
3623 I915_WRITE(GEN6_RC_CONTROL, 0);
3624
3625 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3626 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3627 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3628 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3629 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3630
b4519513
CW
3631 for_each_ring(ring, dev_priv, i)
3632 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
2b4e57bd
ED
3633
3634 I915_WRITE(GEN6_RC_SLEEP, 0);
3635 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
29c78f60 3636 if (IS_IVYBRIDGE(dev))
351aa566
SM
3637 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3638 else
3639 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
0920a487 3640 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
2b4e57bd
ED
3641 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3642
5a7dc92a 3643 /* Check if we are enabling RC6 */
2b4e57bd
ED
3644 rc6_mode = intel_enable_rc6(dev_priv->dev);
3645 if (rc6_mode & INTEL_RC6_ENABLE)
3646 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3647
5a7dc92a
ED
3648 /* We don't use those on Haswell */
3649 if (!IS_HASWELL(dev)) {
3650 if (rc6_mode & INTEL_RC6p_ENABLE)
3651 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
2b4e57bd 3652
5a7dc92a
ED
3653 if (rc6_mode & INTEL_RC6pp_ENABLE)
3654 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3655 }
2b4e57bd 3656
dc39fff7 3657 intel_print_rc6_info(dev, rc6_mask);
2b4e57bd
ED
3658
3659 I915_WRITE(GEN6_RC_CONTROL,
3660 rc6_mask |
3661 GEN6_RC_CTL_EI_MODE(1) |
3662 GEN6_RC_CTL_HW_ENABLE);
3663
dd75fdc8
CW
3664 /* Power down if completely idle for over 50ms */
3665 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
2b4e57bd 3666 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
2b4e57bd 3667
42c0526c 3668 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
d060c169 3669 if (ret)
42c0526c 3670 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
d060c169
BW
3671
3672 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3673 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3674 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
b39fb297 3675 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
d060c169 3676 (pcu_mbox & 0xff) * 50);
b39fb297 3677 dev_priv->rps.max_freq = pcu_mbox & 0xff;
2b4e57bd
ED
3678 }
3679
dd75fdc8 3680 dev_priv->rps.power = HIGH_POWER; /* force a reset */
b39fb297 3681 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
2b4e57bd 3682
44fc7d5c 3683 gen6_enable_rps_interrupts(dev);
2b4e57bd 3684
31643d54
BW
3685 rc6vids = 0;
3686 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3687 if (IS_GEN6(dev) && ret) {
3688 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3689 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3690 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3691 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3692 rc6vids &= 0xffff00;
3693 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3694 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3695 if (ret)
3696 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3697 }
3698
c8d9a590 3699 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
2b4e57bd
ED
3700}
3701
c2bc2fc5 3702static void __gen6_update_ring_freq(struct drm_device *dev)
2b4e57bd 3703{
79f5b2c7 3704 struct drm_i915_private *dev_priv = dev->dev_private;
2b4e57bd 3705 int min_freq = 15;
3ebecd07
CW
3706 unsigned int gpu_freq;
3707 unsigned int max_ia_freq, min_ring_freq;
2b4e57bd 3708 int scaling_factor = 180;
eda79642 3709 struct cpufreq_policy *policy;
2b4e57bd 3710
4fc688ce 3711 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
79f5b2c7 3712
eda79642
BW
3713 policy = cpufreq_cpu_get(0);
3714 if (policy) {
3715 max_ia_freq = policy->cpuinfo.max_freq;
3716 cpufreq_cpu_put(policy);
3717 } else {
3718 /*
3719 * Default to measured freq if none found, PCU will ensure we
3720 * don't go over
3721 */
2b4e57bd 3722 max_ia_freq = tsc_khz;
eda79642 3723 }
2b4e57bd
ED
3724
3725 /* Convert from kHz to MHz */
3726 max_ia_freq /= 1000;
3727
153b4b95 3728 min_ring_freq = I915_READ(DCLK) & 0xf;
f6aca45c
BW
3729 /* convert DDR frequency from units of 266.6MHz to bandwidth */
3730 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
3ebecd07 3731
2b4e57bd
ED
3732 /*
3733 * For each potential GPU frequency, load a ring frequency we'd like
3734 * to use for memory access. We do this by specifying the IA frequency
3735 * the PCU should use as a reference to determine the ring frequency.
3736 */
b39fb297 3737 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
2b4e57bd 3738 gpu_freq--) {
b39fb297 3739 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
3ebecd07
CW
3740 unsigned int ia_freq = 0, ring_freq = 0;
3741
46c764d4
BW
3742 if (INTEL_INFO(dev)->gen >= 8) {
3743 /* max(2 * GT, DDR). NB: GT is 50MHz units */
3744 ring_freq = max(min_ring_freq, gpu_freq);
3745 } else if (IS_HASWELL(dev)) {
f6aca45c 3746 ring_freq = mult_frac(gpu_freq, 5, 4);
3ebecd07
CW
3747 ring_freq = max(min_ring_freq, ring_freq);
3748 /* leave ia_freq as the default, chosen by cpufreq */
3749 } else {
3750 /* On older processors, there is no separate ring
3751 * clock domain, so in order to boost the bandwidth
3752 * of the ring, we need to upclock the CPU (ia_freq).
3753 *
3754 * For GPU frequencies less than 750MHz,
3755 * just use the lowest ring freq.
3756 */
3757 if (gpu_freq < min_freq)
3758 ia_freq = 800;
3759 else
3760 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
3761 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
3762 }
2b4e57bd 3763
42c0526c
BW
3764 sandybridge_pcode_write(dev_priv,
3765 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
3ebecd07
CW
3766 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
3767 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
3768 gpu_freq);
2b4e57bd 3769 }
2b4e57bd
ED
3770}
3771
c2bc2fc5
ID
3772void gen6_update_ring_freq(struct drm_device *dev)
3773{
3774 struct drm_i915_private *dev_priv = dev->dev_private;
3775
3776 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
3777 return;
3778
3779 mutex_lock(&dev_priv->rps.hw_lock);
3780 __gen6_update_ring_freq(dev);
3781 mutex_unlock(&dev_priv->rps.hw_lock);
3782}
3783
03af2045 3784static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
3785{
3786 u32 val, rp0;
3787
3788 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3789 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
3790
3791 return rp0;
3792}
3793
3794static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3795{
3796 u32 val, rpe;
3797
3798 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
3799 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
3800
3801 return rpe;
3802}
3803
03af2045 3804static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
2b6b3a09
D
3805{
3806 u32 val, rpn;
3807
3808 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
3809 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
3810 return rpn;
3811}
3812
f8f2b001
D
3813static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
3814{
3815 u32 val, rp1;
3816
3817 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
3818
3819 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
3820
3821 return rp1;
3822}
3823
03af2045 3824static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
0a073b84
JB
3825{
3826 u32 val, rp0;
3827
64936258 3828 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
0a073b84
JB
3829
3830 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
3831 /* Clamp to max */
3832 rp0 = min_t(u32, rp0, 0xea);
3833
3834 return rp0;
3835}
3836
3837static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
3838{
3839 u32 val, rpe;
3840
64936258 3841 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
0a073b84 3842 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
64936258 3843 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
0a073b84
JB
3844 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
3845
3846 return rpe;
3847}
3848
03af2045 3849static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
0a073b84 3850{
64936258 3851 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
0a073b84
JB
3852}
3853
ae48434c
ID
3854/* Check that the pctx buffer wasn't move under us. */
3855static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
3856{
3857 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3858
3859 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
3860 dev_priv->vlv_pctx->stolen->start);
3861}
3862
38807746
D
3863
3864/* Check that the pcbr address is not empty. */
3865static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
3866{
3867 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
3868
3869 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
3870}
3871
3872static void cherryview_setup_pctx(struct drm_device *dev)
3873{
3874 struct drm_i915_private *dev_priv = dev->dev_private;
3875 unsigned long pctx_paddr, paddr;
3876 struct i915_gtt *gtt = &dev_priv->gtt;
3877 u32 pcbr;
3878 int pctx_size = 32*1024;
3879
3880 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3881
3882 pcbr = I915_READ(VLV_PCBR);
3883 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
3884 paddr = (dev_priv->mm.stolen_base +
3885 (gtt->stolen_size - pctx_size));
3886
3887 pctx_paddr = (paddr & (~4095));
3888 I915_WRITE(VLV_PCBR, pctx_paddr);
3889 }
3890}
3891
c9cddffc
JB
3892static void valleyview_setup_pctx(struct drm_device *dev)
3893{
3894 struct drm_i915_private *dev_priv = dev->dev_private;
3895 struct drm_i915_gem_object *pctx;
3896 unsigned long pctx_paddr;
3897 u32 pcbr;
3898 int pctx_size = 24*1024;
3899
17b0c1f7
ID
3900 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3901
c9cddffc
JB
3902 pcbr = I915_READ(VLV_PCBR);
3903 if (pcbr) {
3904 /* BIOS set it up already, grab the pre-alloc'd space */
3905 int pcbr_offset;
3906
3907 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
3908 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
3909 pcbr_offset,
190d6cd5 3910 I915_GTT_OFFSET_NONE,
c9cddffc
JB
3911 pctx_size);
3912 goto out;
3913 }
3914
3915 /*
3916 * From the Gunit register HAS:
3917 * The Gfx driver is expected to program this register and ensure
3918 * proper allocation within Gfx stolen memory. For example, this
3919 * register should be programmed such than the PCBR range does not
3920 * overlap with other ranges, such as the frame buffer, protected
3921 * memory, or any other relevant ranges.
3922 */
3923 pctx = i915_gem_object_create_stolen(dev, pctx_size);
3924 if (!pctx) {
3925 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
3926 return;
3927 }
3928
3929 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
3930 I915_WRITE(VLV_PCBR, pctx_paddr);
3931
3932out:
3933 dev_priv->vlv_pctx = pctx;
3934}
3935
ae48434c
ID
3936static void valleyview_cleanup_pctx(struct drm_device *dev)
3937{
3938 struct drm_i915_private *dev_priv = dev->dev_private;
3939
3940 if (WARN_ON(!dev_priv->vlv_pctx))
3941 return;
3942
3943 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
3944 dev_priv->vlv_pctx = NULL;
3945}
3946
4e80519e
ID
3947static void valleyview_init_gt_powersave(struct drm_device *dev)
3948{
3949 struct drm_i915_private *dev_priv = dev->dev_private;
3950
3951 valleyview_setup_pctx(dev);
3952
3953 mutex_lock(&dev_priv->rps.hw_lock);
3954
3955 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
3956 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
3957 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
3958 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
3959 dev_priv->rps.max_freq);
3960
3961 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
3962 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
3963 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
3964 dev_priv->rps.efficient_freq);
3965
f8f2b001
D
3966 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
3967 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
3968 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
3969 dev_priv->rps.rp1_freq);
3970
4e80519e
ID
3971 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
3972 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
3973 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
3974 dev_priv->rps.min_freq);
3975
3976 /* Preserve min/max settings in case of re-init */
3977 if (dev_priv->rps.max_freq_softlimit == 0)
3978 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3979
3980 if (dev_priv->rps.min_freq_softlimit == 0)
3981 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3982
3983 mutex_unlock(&dev_priv->rps.hw_lock);
3984}
3985
38807746
D
3986static void cherryview_init_gt_powersave(struct drm_device *dev)
3987{
2b6b3a09
D
3988 struct drm_i915_private *dev_priv = dev->dev_private;
3989
38807746 3990 cherryview_setup_pctx(dev);
2b6b3a09
D
3991
3992 mutex_lock(&dev_priv->rps.hw_lock);
3993
3994 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
3995 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
3996 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
3997 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
3998 dev_priv->rps.max_freq);
3999
4000 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4001 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4002 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4003 dev_priv->rps.efficient_freq);
4004
4005 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4006 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4007 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4008 dev_priv->rps.min_freq);
4009
4010 /* Preserve min/max settings in case of re-init */
4011 if (dev_priv->rps.max_freq_softlimit == 0)
4012 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4013
4014 if (dev_priv->rps.min_freq_softlimit == 0)
4015 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4016
4017 mutex_unlock(&dev_priv->rps.hw_lock);
38807746
D
4018}
4019
4e80519e
ID
4020static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4021{
4022 valleyview_cleanup_pctx(dev);
4023}
4024
38807746
D
4025static void cherryview_enable_rps(struct drm_device *dev)
4026{
4027 struct drm_i915_private *dev_priv = dev->dev_private;
4028 struct intel_engine_cs *ring;
2b6b3a09 4029 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
38807746
D
4030 int i;
4031
4032 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4033
4034 gtfifodbg = I915_READ(GTFIFODBG);
4035 if (gtfifodbg) {
4036 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4037 gtfifodbg);
4038 I915_WRITE(GTFIFODBG, gtfifodbg);
4039 }
4040
4041 cherryview_check_pctx(dev_priv);
4042
4043 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4044 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4045 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4046
4047 /* 2a: Program RC6 thresholds.*/
4048 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4049 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4050 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4051
4052 for_each_ring(ring, dev_priv, i)
4053 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4054 I915_WRITE(GEN6_RC_SLEEP, 0);
4055
4056 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4057
4058 /* allows RC6 residency counter to work */
4059 I915_WRITE(VLV_COUNTER_CONTROL,
4060 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4061 VLV_MEDIA_RC6_COUNT_EN |
4062 VLV_RENDER_RC6_COUNT_EN));
4063
4064 /* For now we assume BIOS is allocating and populating the PCBR */
4065 pcbr = I915_READ(VLV_PCBR);
4066
4067 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4068
4069 /* 3: Enable RC6 */
4070 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4071 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4072 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4073
4074 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4075
2b6b3a09
D
4076 /* 4 Program defaults and thresholds for RPS*/
4077 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4078 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4079 I915_WRITE(GEN6_RP_UP_EI, 66000);
4080 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4081
4082 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4083
7405f42c
TR
4084 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4085 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4086 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4087
2b6b3a09
D
4088 /* 5: Enable RPS */
4089 I915_WRITE(GEN6_RP_CONTROL,
4090 GEN6_RP_MEDIA_HW_NORMAL_MODE |
7405f42c 4091 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
2b6b3a09
D
4092 GEN6_RP_ENABLE |
4093 GEN6_RP_UP_BUSY_AVG |
4094 GEN6_RP_DOWN_IDLE_AVG);
4095
4096 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4097
4098 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4099 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4100
4101 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4102 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4103 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4104 dev_priv->rps.cur_freq);
4105
4106 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4107 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4108 dev_priv->rps.efficient_freq);
4109
4110 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4111
38807746
D
4112 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4113}
4114
0a073b84
JB
4115static void valleyview_enable_rps(struct drm_device *dev)
4116{
4117 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4118 struct intel_engine_cs *ring;
2a5913a8 4119 u32 gtfifodbg, val, rc6_mode = 0;
0a073b84
JB
4120 int i;
4121
4122 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4123
ae48434c
ID
4124 valleyview_check_pctx(dev_priv);
4125
0a073b84 4126 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
f7d85c1e
JB
4127 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4128 gtfifodbg);
0a073b84
JB
4129 I915_WRITE(GTFIFODBG, gtfifodbg);
4130 }
4131
c8d9a590
D
4132 /* If VLV, Forcewake all wells, else re-direct to regular path */
4133 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4134
4135 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4136 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4137 I915_WRITE(GEN6_RP_UP_EI, 66000);
4138 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4139
4140 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
31685c25 4141 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
0a073b84
JB
4142
4143 I915_WRITE(GEN6_RP_CONTROL,
4144 GEN6_RP_MEDIA_TURBO |
4145 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4146 GEN6_RP_MEDIA_IS_GFX |
4147 GEN6_RP_ENABLE |
4148 GEN6_RP_UP_BUSY_AVG |
4149 GEN6_RP_DOWN_IDLE_CONT);
4150
4151 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4152 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4153 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4154
4155 for_each_ring(ring, dev_priv, i)
4156 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4157
2f0aa304 4158 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
0a073b84
JB
4159
4160 /* allows RC6 residency counter to work */
49798eb2 4161 I915_WRITE(VLV_COUNTER_CONTROL,
31685c25
D
4162 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4163 VLV_RENDER_RC0_COUNT_EN |
49798eb2
JB
4164 VLV_MEDIA_RC6_COUNT_EN |
4165 VLV_RENDER_RC6_COUNT_EN));
31685c25 4166
a2b23fe0 4167 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
6b88f295 4168 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
dc39fff7
BW
4169
4170 intel_print_rc6_info(dev, rc6_mode);
4171
a2b23fe0 4172 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
0a073b84 4173
64936258 4174 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
4175
4176 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4177 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4178
b39fb297 4179 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
73008b98 4180 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
b39fb297
BW
4181 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4182 dev_priv->rps.cur_freq);
0a073b84 4183
73008b98 4184 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
b39fb297
BW
4185 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4186 dev_priv->rps.efficient_freq);
0a073b84 4187
b39fb297 4188 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
0a073b84 4189
44fc7d5c 4190 gen6_enable_rps_interrupts(dev);
0a073b84 4191
c8d9a590 4192 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
0a073b84
JB
4193}
4194
930ebb46 4195void ironlake_teardown_rc6(struct drm_device *dev)
2b4e57bd
ED
4196{
4197 struct drm_i915_private *dev_priv = dev->dev_private;
4198
3e373948 4199 if (dev_priv->ips.renderctx) {
d7f46fc4 4200 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
3e373948
DV
4201 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4202 dev_priv->ips.renderctx = NULL;
2b4e57bd
ED
4203 }
4204
3e373948 4205 if (dev_priv->ips.pwrctx) {
d7f46fc4 4206 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
3e373948
DV
4207 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4208 dev_priv->ips.pwrctx = NULL;
2b4e57bd
ED
4209 }
4210}
4211
930ebb46 4212static void ironlake_disable_rc6(struct drm_device *dev)
2b4e57bd
ED
4213{
4214 struct drm_i915_private *dev_priv = dev->dev_private;
4215
4216 if (I915_READ(PWRCTXA)) {
4217 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4218 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4219 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4220 50);
4221
4222 I915_WRITE(PWRCTXA, 0);
4223 POSTING_READ(PWRCTXA);
4224
4225 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4226 POSTING_READ(RSTDBYCTL);
4227 }
2b4e57bd
ED
4228}
4229
4230static int ironlake_setup_rc6(struct drm_device *dev)
4231{
4232 struct drm_i915_private *dev_priv = dev->dev_private;
4233
3e373948
DV
4234 if (dev_priv->ips.renderctx == NULL)
4235 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4236 if (!dev_priv->ips.renderctx)
2b4e57bd
ED
4237 return -ENOMEM;
4238
3e373948
DV
4239 if (dev_priv->ips.pwrctx == NULL)
4240 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4241 if (!dev_priv->ips.pwrctx) {
2b4e57bd
ED
4242 ironlake_teardown_rc6(dev);
4243 return -ENOMEM;
4244 }
4245
4246 return 0;
4247}
4248
930ebb46 4249static void ironlake_enable_rc6(struct drm_device *dev)
2b4e57bd
ED
4250{
4251 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 4252 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
3e960501 4253 bool was_interruptible;
2b4e57bd
ED
4254 int ret;
4255
4256 /* rc6 disabled by default due to repeated reports of hanging during
4257 * boot and resume.
4258 */
4259 if (!intel_enable_rc6(dev))
4260 return;
4261
79f5b2c7
DV
4262 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4263
2b4e57bd 4264 ret = ironlake_setup_rc6(dev);
79f5b2c7 4265 if (ret)
2b4e57bd 4266 return;
2b4e57bd 4267
3e960501
CW
4268 was_interruptible = dev_priv->mm.interruptible;
4269 dev_priv->mm.interruptible = false;
4270
2b4e57bd
ED
4271 /*
4272 * GPU can automatically power down the render unit if given a page
4273 * to save state.
4274 */
6d90c952 4275 ret = intel_ring_begin(ring, 6);
2b4e57bd
ED
4276 if (ret) {
4277 ironlake_teardown_rc6(dev);
3e960501 4278 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd
ED
4279 return;
4280 }
4281
6d90c952
DV
4282 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4283 intel_ring_emit(ring, MI_SET_CONTEXT);
f343c5f6 4284 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
6d90c952
DV
4285 MI_MM_SPACE_GTT |
4286 MI_SAVE_EXT_STATE_EN |
4287 MI_RESTORE_EXT_STATE_EN |
4288 MI_RESTORE_INHIBIT);
4289 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4290 intel_ring_emit(ring, MI_NOOP);
4291 intel_ring_emit(ring, MI_FLUSH);
4292 intel_ring_advance(ring);
2b4e57bd
ED
4293
4294 /*
4295 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4296 * does an implicit flush, combined with MI_FLUSH above, it should be
4297 * safe to assume that renderctx is valid
4298 */
3e960501
CW
4299 ret = intel_ring_idle(ring);
4300 dev_priv->mm.interruptible = was_interruptible;
2b4e57bd 4301 if (ret) {
def27a58 4302 DRM_ERROR("failed to enable ironlake power savings\n");
2b4e57bd 4303 ironlake_teardown_rc6(dev);
2b4e57bd
ED
4304 return;
4305 }
4306
f343c5f6 4307 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
2b4e57bd 4308 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
dc39fff7 4309
91ca689a 4310 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
2b4e57bd
ED
4311}
4312
dde18883
ED
4313static unsigned long intel_pxfreq(u32 vidfreq)
4314{
4315 unsigned long freq;
4316 int div = (vidfreq & 0x3f0000) >> 16;
4317 int post = (vidfreq & 0x3000) >> 12;
4318 int pre = (vidfreq & 0x7);
4319
4320 if (!pre)
4321 return 0;
4322
4323 freq = ((div * 133333) / ((1<<post) * pre));
4324
4325 return freq;
4326}
4327
eb48eb00
DV
4328static const struct cparams {
4329 u16 i;
4330 u16 t;
4331 u16 m;
4332 u16 c;
4333} cparams[] = {
4334 { 1, 1333, 301, 28664 },
4335 { 1, 1066, 294, 24460 },
4336 { 1, 800, 294, 25192 },
4337 { 0, 1333, 276, 27605 },
4338 { 0, 1066, 276, 27605 },
4339 { 0, 800, 231, 23784 },
4340};
4341
f531dcb2 4342static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4343{
4344 u64 total_count, diff, ret;
4345 u32 count1, count2, count3, m = 0, c = 0;
4346 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4347 int i;
4348
02d71956
DV
4349 assert_spin_locked(&mchdev_lock);
4350
20e4d407 4351 diff1 = now - dev_priv->ips.last_time1;
eb48eb00
DV
4352
4353 /* Prevent division-by-zero if we are asking too fast.
4354 * Also, we don't get interesting results if we are polling
4355 * faster than once in 10ms, so just return the saved value
4356 * in such cases.
4357 */
4358 if (diff1 <= 10)
20e4d407 4359 return dev_priv->ips.chipset_power;
eb48eb00
DV
4360
4361 count1 = I915_READ(DMIEC);
4362 count2 = I915_READ(DDREC);
4363 count3 = I915_READ(CSIEC);
4364
4365 total_count = count1 + count2 + count3;
4366
4367 /* FIXME: handle per-counter overflow */
20e4d407
DV
4368 if (total_count < dev_priv->ips.last_count1) {
4369 diff = ~0UL - dev_priv->ips.last_count1;
eb48eb00
DV
4370 diff += total_count;
4371 } else {
20e4d407 4372 diff = total_count - dev_priv->ips.last_count1;
eb48eb00
DV
4373 }
4374
4375 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
20e4d407
DV
4376 if (cparams[i].i == dev_priv->ips.c_m &&
4377 cparams[i].t == dev_priv->ips.r_t) {
eb48eb00
DV
4378 m = cparams[i].m;
4379 c = cparams[i].c;
4380 break;
4381 }
4382 }
4383
4384 diff = div_u64(diff, diff1);
4385 ret = ((m * diff) + c);
4386 ret = div_u64(ret, 10);
4387
20e4d407
DV
4388 dev_priv->ips.last_count1 = total_count;
4389 dev_priv->ips.last_time1 = now;
eb48eb00 4390
20e4d407 4391 dev_priv->ips.chipset_power = ret;
eb48eb00
DV
4392
4393 return ret;
4394}
4395
f531dcb2
CW
4396unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4397{
3d13ef2e 4398 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
4399 unsigned long val;
4400
3d13ef2e 4401 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
4402 return 0;
4403
4404 spin_lock_irq(&mchdev_lock);
4405
4406 val = __i915_chipset_val(dev_priv);
4407
4408 spin_unlock_irq(&mchdev_lock);
4409
4410 return val;
4411}
4412
eb48eb00
DV
4413unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4414{
4415 unsigned long m, x, b;
4416 u32 tsfs;
4417
4418 tsfs = I915_READ(TSFS);
4419
4420 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4421 x = I915_READ8(TR1);
4422
4423 b = tsfs & TSFS_INTR_MASK;
4424
4425 return ((m * x) / 127) - b;
4426}
4427
4428static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4429{
3d13ef2e 4430 struct drm_device *dev = dev_priv->dev;
eb48eb00
DV
4431 static const struct v_table {
4432 u16 vd; /* in .1 mil */
4433 u16 vm; /* in .1 mil */
4434 } v_table[] = {
4435 { 0, 0, },
4436 { 375, 0, },
4437 { 500, 0, },
4438 { 625, 0, },
4439 { 750, 0, },
4440 { 875, 0, },
4441 { 1000, 0, },
4442 { 1125, 0, },
4443 { 4125, 3000, },
4444 { 4125, 3000, },
4445 { 4125, 3000, },
4446 { 4125, 3000, },
4447 { 4125, 3000, },
4448 { 4125, 3000, },
4449 { 4125, 3000, },
4450 { 4125, 3000, },
4451 { 4125, 3000, },
4452 { 4125, 3000, },
4453 { 4125, 3000, },
4454 { 4125, 3000, },
4455 { 4125, 3000, },
4456 { 4125, 3000, },
4457 { 4125, 3000, },
4458 { 4125, 3000, },
4459 { 4125, 3000, },
4460 { 4125, 3000, },
4461 { 4125, 3000, },
4462 { 4125, 3000, },
4463 { 4125, 3000, },
4464 { 4125, 3000, },
4465 { 4125, 3000, },
4466 { 4125, 3000, },
4467 { 4250, 3125, },
4468 { 4375, 3250, },
4469 { 4500, 3375, },
4470 { 4625, 3500, },
4471 { 4750, 3625, },
4472 { 4875, 3750, },
4473 { 5000, 3875, },
4474 { 5125, 4000, },
4475 { 5250, 4125, },
4476 { 5375, 4250, },
4477 { 5500, 4375, },
4478 { 5625, 4500, },
4479 { 5750, 4625, },
4480 { 5875, 4750, },
4481 { 6000, 4875, },
4482 { 6125, 5000, },
4483 { 6250, 5125, },
4484 { 6375, 5250, },
4485 { 6500, 5375, },
4486 { 6625, 5500, },
4487 { 6750, 5625, },
4488 { 6875, 5750, },
4489 { 7000, 5875, },
4490 { 7125, 6000, },
4491 { 7250, 6125, },
4492 { 7375, 6250, },
4493 { 7500, 6375, },
4494 { 7625, 6500, },
4495 { 7750, 6625, },
4496 { 7875, 6750, },
4497 { 8000, 6875, },
4498 { 8125, 7000, },
4499 { 8250, 7125, },
4500 { 8375, 7250, },
4501 { 8500, 7375, },
4502 { 8625, 7500, },
4503 { 8750, 7625, },
4504 { 8875, 7750, },
4505 { 9000, 7875, },
4506 { 9125, 8000, },
4507 { 9250, 8125, },
4508 { 9375, 8250, },
4509 { 9500, 8375, },
4510 { 9625, 8500, },
4511 { 9750, 8625, },
4512 { 9875, 8750, },
4513 { 10000, 8875, },
4514 { 10125, 9000, },
4515 { 10250, 9125, },
4516 { 10375, 9250, },
4517 { 10500, 9375, },
4518 { 10625, 9500, },
4519 { 10750, 9625, },
4520 { 10875, 9750, },
4521 { 11000, 9875, },
4522 { 11125, 10000, },
4523 { 11250, 10125, },
4524 { 11375, 10250, },
4525 { 11500, 10375, },
4526 { 11625, 10500, },
4527 { 11750, 10625, },
4528 { 11875, 10750, },
4529 { 12000, 10875, },
4530 { 12125, 11000, },
4531 { 12250, 11125, },
4532 { 12375, 11250, },
4533 { 12500, 11375, },
4534 { 12625, 11500, },
4535 { 12750, 11625, },
4536 { 12875, 11750, },
4537 { 13000, 11875, },
4538 { 13125, 12000, },
4539 { 13250, 12125, },
4540 { 13375, 12250, },
4541 { 13500, 12375, },
4542 { 13625, 12500, },
4543 { 13750, 12625, },
4544 { 13875, 12750, },
4545 { 14000, 12875, },
4546 { 14125, 13000, },
4547 { 14250, 13125, },
4548 { 14375, 13250, },
4549 { 14500, 13375, },
4550 { 14625, 13500, },
4551 { 14750, 13625, },
4552 { 14875, 13750, },
4553 { 15000, 13875, },
4554 { 15125, 14000, },
4555 { 15250, 14125, },
4556 { 15375, 14250, },
4557 { 15500, 14375, },
4558 { 15625, 14500, },
4559 { 15750, 14625, },
4560 { 15875, 14750, },
4561 { 16000, 14875, },
4562 { 16125, 15000, },
4563 };
3d13ef2e 4564 if (INTEL_INFO(dev)->is_mobile)
eb48eb00
DV
4565 return v_table[pxvid].vm;
4566 else
4567 return v_table[pxvid].vd;
4568}
4569
02d71956 4570static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4571{
4572 struct timespec now, diff1;
4573 u64 diff;
4574 unsigned long diffms;
4575 u32 count;
4576
02d71956 4577 assert_spin_locked(&mchdev_lock);
eb48eb00
DV
4578
4579 getrawmonotonic(&now);
20e4d407 4580 diff1 = timespec_sub(now, dev_priv->ips.last_time2);
eb48eb00
DV
4581
4582 /* Don't divide by 0 */
4583 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
4584 if (!diffms)
4585 return;
4586
4587 count = I915_READ(GFXEC);
4588
20e4d407
DV
4589 if (count < dev_priv->ips.last_count2) {
4590 diff = ~0UL - dev_priv->ips.last_count2;
eb48eb00
DV
4591 diff += count;
4592 } else {
20e4d407 4593 diff = count - dev_priv->ips.last_count2;
eb48eb00
DV
4594 }
4595
20e4d407
DV
4596 dev_priv->ips.last_count2 = count;
4597 dev_priv->ips.last_time2 = now;
eb48eb00
DV
4598
4599 /* More magic constants... */
4600 diff = diff * 1181;
4601 diff = div_u64(diff, diffms * 10);
20e4d407 4602 dev_priv->ips.gfx_power = diff;
eb48eb00
DV
4603}
4604
02d71956
DV
4605void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4606{
3d13ef2e
DL
4607 struct drm_device *dev = dev_priv->dev;
4608
4609 if (INTEL_INFO(dev)->gen != 5)
02d71956
DV
4610 return;
4611
9270388e 4612 spin_lock_irq(&mchdev_lock);
02d71956
DV
4613
4614 __i915_update_gfx_val(dev_priv);
4615
9270388e 4616 spin_unlock_irq(&mchdev_lock);
02d71956
DV
4617}
4618
f531dcb2 4619static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
eb48eb00
DV
4620{
4621 unsigned long t, corr, state1, corr2, state2;
4622 u32 pxvid, ext_v;
4623
02d71956
DV
4624 assert_spin_locked(&mchdev_lock);
4625
b39fb297 4626 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
eb48eb00
DV
4627 pxvid = (pxvid >> 24) & 0x7f;
4628 ext_v = pvid_to_extvid(dev_priv, pxvid);
4629
4630 state1 = ext_v;
4631
4632 t = i915_mch_val(dev_priv);
4633
4634 /* Revel in the empirically derived constants */
4635
4636 /* Correction factor in 1/100000 units */
4637 if (t > 80)
4638 corr = ((t * 2349) + 135940);
4639 else if (t >= 50)
4640 corr = ((t * 964) + 29317);
4641 else /* < 50 */
4642 corr = ((t * 301) + 1004);
4643
4644 corr = corr * ((150142 * state1) / 10000 - 78642);
4645 corr /= 100000;
20e4d407 4646 corr2 = (corr * dev_priv->ips.corr);
eb48eb00
DV
4647
4648 state2 = (corr2 * state1) / 10000;
4649 state2 /= 100; /* convert to mW */
4650
02d71956 4651 __i915_update_gfx_val(dev_priv);
eb48eb00 4652
20e4d407 4653 return dev_priv->ips.gfx_power + state2;
eb48eb00
DV
4654}
4655
f531dcb2
CW
4656unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
4657{
3d13ef2e 4658 struct drm_device *dev = dev_priv->dev;
f531dcb2
CW
4659 unsigned long val;
4660
3d13ef2e 4661 if (INTEL_INFO(dev)->gen != 5)
f531dcb2
CW
4662 return 0;
4663
4664 spin_lock_irq(&mchdev_lock);
4665
4666 val = __i915_gfx_val(dev_priv);
4667
4668 spin_unlock_irq(&mchdev_lock);
4669
4670 return val;
4671}
4672
eb48eb00
DV
4673/**
4674 * i915_read_mch_val - return value for IPS use
4675 *
4676 * Calculate and return a value for the IPS driver to use when deciding whether
4677 * we have thermal and power headroom to increase CPU or GPU power budget.
4678 */
4679unsigned long i915_read_mch_val(void)
4680{
4681 struct drm_i915_private *dev_priv;
4682 unsigned long chipset_val, graphics_val, ret = 0;
4683
9270388e 4684 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4685 if (!i915_mch_dev)
4686 goto out_unlock;
4687 dev_priv = i915_mch_dev;
4688
f531dcb2
CW
4689 chipset_val = __i915_chipset_val(dev_priv);
4690 graphics_val = __i915_gfx_val(dev_priv);
eb48eb00
DV
4691
4692 ret = chipset_val + graphics_val;
4693
4694out_unlock:
9270388e 4695 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4696
4697 return ret;
4698}
4699EXPORT_SYMBOL_GPL(i915_read_mch_val);
4700
4701/**
4702 * i915_gpu_raise - raise GPU frequency limit
4703 *
4704 * Raise the limit; IPS indicates we have thermal headroom.
4705 */
4706bool i915_gpu_raise(void)
4707{
4708 struct drm_i915_private *dev_priv;
4709 bool ret = true;
4710
9270388e 4711 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4712 if (!i915_mch_dev) {
4713 ret = false;
4714 goto out_unlock;
4715 }
4716 dev_priv = i915_mch_dev;
4717
20e4d407
DV
4718 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
4719 dev_priv->ips.max_delay--;
eb48eb00
DV
4720
4721out_unlock:
9270388e 4722 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4723
4724 return ret;
4725}
4726EXPORT_SYMBOL_GPL(i915_gpu_raise);
4727
4728/**
4729 * i915_gpu_lower - lower GPU frequency limit
4730 *
4731 * IPS indicates we're close to a thermal limit, so throttle back the GPU
4732 * frequency maximum.
4733 */
4734bool i915_gpu_lower(void)
4735{
4736 struct drm_i915_private *dev_priv;
4737 bool ret = true;
4738
9270388e 4739 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4740 if (!i915_mch_dev) {
4741 ret = false;
4742 goto out_unlock;
4743 }
4744 dev_priv = i915_mch_dev;
4745
20e4d407
DV
4746 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
4747 dev_priv->ips.max_delay++;
eb48eb00
DV
4748
4749out_unlock:
9270388e 4750 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4751
4752 return ret;
4753}
4754EXPORT_SYMBOL_GPL(i915_gpu_lower);
4755
4756/**
4757 * i915_gpu_busy - indicate GPU business to IPS
4758 *
4759 * Tell the IPS driver whether or not the GPU is busy.
4760 */
4761bool i915_gpu_busy(void)
4762{
4763 struct drm_i915_private *dev_priv;
a4872ba6 4764 struct intel_engine_cs *ring;
eb48eb00 4765 bool ret = false;
f047e395 4766 int i;
eb48eb00 4767
9270388e 4768 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4769 if (!i915_mch_dev)
4770 goto out_unlock;
4771 dev_priv = i915_mch_dev;
4772
f047e395
CW
4773 for_each_ring(ring, dev_priv, i)
4774 ret |= !list_empty(&ring->request_list);
eb48eb00
DV
4775
4776out_unlock:
9270388e 4777 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4778
4779 return ret;
4780}
4781EXPORT_SYMBOL_GPL(i915_gpu_busy);
4782
4783/**
4784 * i915_gpu_turbo_disable - disable graphics turbo
4785 *
4786 * Disable graphics turbo by resetting the max frequency and setting the
4787 * current frequency to the default.
4788 */
4789bool i915_gpu_turbo_disable(void)
4790{
4791 struct drm_i915_private *dev_priv;
4792 bool ret = true;
4793
9270388e 4794 spin_lock_irq(&mchdev_lock);
eb48eb00
DV
4795 if (!i915_mch_dev) {
4796 ret = false;
4797 goto out_unlock;
4798 }
4799 dev_priv = i915_mch_dev;
4800
20e4d407 4801 dev_priv->ips.max_delay = dev_priv->ips.fstart;
eb48eb00 4802
20e4d407 4803 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
eb48eb00
DV
4804 ret = false;
4805
4806out_unlock:
9270388e 4807 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4808
4809 return ret;
4810}
4811EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
4812
4813/**
4814 * Tells the intel_ips driver that the i915 driver is now loaded, if
4815 * IPS got loaded first.
4816 *
4817 * This awkward dance is so that neither module has to depend on the
4818 * other in order for IPS to do the appropriate communication of
4819 * GPU turbo limits to i915.
4820 */
4821static void
4822ips_ping_for_i915_load(void)
4823{
4824 void (*link)(void);
4825
4826 link = symbol_get(ips_link_to_i915_driver);
4827 if (link) {
4828 link();
4829 symbol_put(ips_link_to_i915_driver);
4830 }
4831}
4832
4833void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
4834{
02d71956
DV
4835 /* We only register the i915 ips part with intel-ips once everything is
4836 * set up, to avoid intel-ips sneaking in and reading bogus values. */
9270388e 4837 spin_lock_irq(&mchdev_lock);
eb48eb00 4838 i915_mch_dev = dev_priv;
9270388e 4839 spin_unlock_irq(&mchdev_lock);
eb48eb00
DV
4840
4841 ips_ping_for_i915_load();
4842}
4843
4844void intel_gpu_ips_teardown(void)
4845{
9270388e 4846 spin_lock_irq(&mchdev_lock);
eb48eb00 4847 i915_mch_dev = NULL;
9270388e 4848 spin_unlock_irq(&mchdev_lock);
eb48eb00 4849}
76c3552f 4850
8090c6b9 4851static void intel_init_emon(struct drm_device *dev)
dde18883
ED
4852{
4853 struct drm_i915_private *dev_priv = dev->dev_private;
4854 u32 lcfuse;
4855 u8 pxw[16];
4856 int i;
4857
4858 /* Disable to program */
4859 I915_WRITE(ECR, 0);
4860 POSTING_READ(ECR);
4861
4862 /* Program energy weights for various events */
4863 I915_WRITE(SDEW, 0x15040d00);
4864 I915_WRITE(CSIEW0, 0x007f0000);
4865 I915_WRITE(CSIEW1, 0x1e220004);
4866 I915_WRITE(CSIEW2, 0x04000004);
4867
4868 for (i = 0; i < 5; i++)
4869 I915_WRITE(PEW + (i * 4), 0);
4870 for (i = 0; i < 3; i++)
4871 I915_WRITE(DEW + (i * 4), 0);
4872
4873 /* Program P-state weights to account for frequency power adjustment */
4874 for (i = 0; i < 16; i++) {
4875 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
4876 unsigned long freq = intel_pxfreq(pxvidfreq);
4877 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
4878 PXVFREQ_PX_SHIFT;
4879 unsigned long val;
4880
4881 val = vid * vid;
4882 val *= (freq / 1000);
4883 val *= 255;
4884 val /= (127*127*900);
4885 if (val > 0xff)
4886 DRM_ERROR("bad pxval: %ld\n", val);
4887 pxw[i] = val;
4888 }
4889 /* Render standby states get 0 weight */
4890 pxw[14] = 0;
4891 pxw[15] = 0;
4892
4893 for (i = 0; i < 4; i++) {
4894 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
4895 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
4896 I915_WRITE(PXW + (i * 4), val);
4897 }
4898
4899 /* Adjust magic regs to magic values (more experimental results) */
4900 I915_WRITE(OGW0, 0);
4901 I915_WRITE(OGW1, 0);
4902 I915_WRITE(EG0, 0x00007f00);
4903 I915_WRITE(EG1, 0x0000000e);
4904 I915_WRITE(EG2, 0x000e0000);
4905 I915_WRITE(EG3, 0x68000300);
4906 I915_WRITE(EG4, 0x42000000);
4907 I915_WRITE(EG5, 0x00140031);
4908 I915_WRITE(EG6, 0);
4909 I915_WRITE(EG7, 0);
4910
4911 for (i = 0; i < 8; i++)
4912 I915_WRITE(PXWL + (i * 4), 0);
4913
4914 /* Enable PMON + select events */
4915 I915_WRITE(ECR, 0x80000019);
4916
4917 lcfuse = I915_READ(LCFUSE02);
4918
20e4d407 4919 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
dde18883
ED
4920}
4921
ae48434c
ID
4922void intel_init_gt_powersave(struct drm_device *dev)
4923{
e6069ca8
ID
4924 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
4925
38807746
D
4926 if (IS_CHERRYVIEW(dev))
4927 cherryview_init_gt_powersave(dev);
4928 else if (IS_VALLEYVIEW(dev))
4e80519e 4929 valleyview_init_gt_powersave(dev);
ae48434c
ID
4930}
4931
4932void intel_cleanup_gt_powersave(struct drm_device *dev)
4933{
38807746
D
4934 if (IS_CHERRYVIEW(dev))
4935 return;
4936 else if (IS_VALLEYVIEW(dev))
4e80519e 4937 valleyview_cleanup_gt_powersave(dev);
ae48434c
ID
4938}
4939
156c7ca0
JB
4940/**
4941 * intel_suspend_gt_powersave - suspend PM work and helper threads
4942 * @dev: drm device
4943 *
4944 * We don't want to disable RC6 or other features here, we just want
4945 * to make sure any work we've queued has finished and won't bother
4946 * us while we're suspended.
4947 */
4948void intel_suspend_gt_powersave(struct drm_device *dev)
4949{
4950 struct drm_i915_private *dev_priv = dev->dev_private;
4951
4952 /* Interrupts should be disabled already to avoid re-arming. */
e11aa362 4953 WARN_ON(dev->irq_enabled && !dev_priv->pm.irqs_disabled);
156c7ca0
JB
4954
4955 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4956
4957 cancel_work_sync(&dev_priv->rps.work);
4958}
4959
8090c6b9
DV
4960void intel_disable_gt_powersave(struct drm_device *dev)
4961{
1a01ab3b
JB
4962 struct drm_i915_private *dev_priv = dev->dev_private;
4963
fd0c0642 4964 /* Interrupts should be disabled already to avoid re-arming. */
e11aa362 4965 WARN_ON(dev->irq_enabled && !dev_priv->pm.irqs_disabled);
fd0c0642 4966
930ebb46 4967 if (IS_IRONLAKE_M(dev)) {
8090c6b9 4968 ironlake_disable_drps(dev);
930ebb46 4969 ironlake_disable_rc6(dev);
38807746 4970 } else if (INTEL_INFO(dev)->gen >= 6) {
10d8d366 4971 intel_suspend_gt_powersave(dev);
e494837a 4972
4fc688ce 4973 mutex_lock(&dev_priv->rps.hw_lock);
38807746
D
4974 if (IS_CHERRYVIEW(dev))
4975 cherryview_disable_rps(dev);
4976 else if (IS_VALLEYVIEW(dev))
d20d4f0c
JB
4977 valleyview_disable_rps(dev);
4978 else
4979 gen6_disable_rps(dev);
c0951f0c 4980 dev_priv->rps.enabled = false;
4fc688ce 4981 mutex_unlock(&dev_priv->rps.hw_lock);
930ebb46 4982 }
8090c6b9
DV
4983}
4984
1a01ab3b
JB
4985static void intel_gen6_powersave_work(struct work_struct *work)
4986{
4987 struct drm_i915_private *dev_priv =
4988 container_of(work, struct drm_i915_private,
4989 rps.delayed_resume_work.work);
4990 struct drm_device *dev = dev_priv->dev;
4991
4fc688ce 4992 mutex_lock(&dev_priv->rps.hw_lock);
0a073b84 4993
38807746
D
4994 if (IS_CHERRYVIEW(dev)) {
4995 cherryview_enable_rps(dev);
4996 } else if (IS_VALLEYVIEW(dev)) {
0a073b84 4997 valleyview_enable_rps(dev);
6edee7f3
BW
4998 } else if (IS_BROADWELL(dev)) {
4999 gen8_enable_rps(dev);
c2bc2fc5 5000 __gen6_update_ring_freq(dev);
0a073b84
JB
5001 } else {
5002 gen6_enable_rps(dev);
c2bc2fc5 5003 __gen6_update_ring_freq(dev);
0a073b84 5004 }
c0951f0c 5005 dev_priv->rps.enabled = true;
4fc688ce 5006 mutex_unlock(&dev_priv->rps.hw_lock);
c6df39b5
ID
5007
5008 intel_runtime_pm_put(dev_priv);
1a01ab3b
JB
5009}
5010
8090c6b9
DV
5011void intel_enable_gt_powersave(struct drm_device *dev)
5012{
1a01ab3b
JB
5013 struct drm_i915_private *dev_priv = dev->dev_private;
5014
8090c6b9 5015 if (IS_IRONLAKE_M(dev)) {
dc1d0136 5016 mutex_lock(&dev->struct_mutex);
8090c6b9
DV
5017 ironlake_enable_drps(dev);
5018 ironlake_enable_rc6(dev);
5019 intel_init_emon(dev);
dc1d0136 5020 mutex_unlock(&dev->struct_mutex);
38807746 5021 } else if (INTEL_INFO(dev)->gen >= 6) {
1a01ab3b
JB
5022 /*
5023 * PCU communication is slow and this doesn't need to be
5024 * done at any specific time, so do this out of our fast path
5025 * to make resume and init faster.
c6df39b5
ID
5026 *
5027 * We depend on the HW RC6 power context save/restore
5028 * mechanism when entering D3 through runtime PM suspend. So
5029 * disable RPM until RPS/RC6 is properly setup. We can only
5030 * get here via the driver load/system resume/runtime resume
5031 * paths, so the _noresume version is enough (and in case of
5032 * runtime resume it's necessary).
1a01ab3b 5033 */
c6df39b5
ID
5034 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5035 round_jiffies_up_relative(HZ)))
5036 intel_runtime_pm_get_noresume(dev_priv);
8090c6b9
DV
5037 }
5038}
5039
c6df39b5
ID
5040void intel_reset_gt_powersave(struct drm_device *dev)
5041{
5042 struct drm_i915_private *dev_priv = dev->dev_private;
5043
5044 dev_priv->rps.enabled = false;
5045 intel_enable_gt_powersave(dev);
5046}
5047
3107bd48
DV
5048static void ibx_init_clock_gating(struct drm_device *dev)
5049{
5050 struct drm_i915_private *dev_priv = dev->dev_private;
5051
5052 /*
5053 * On Ibex Peak and Cougar Point, we need to disable clock
5054 * gating for the panel power sequencer or it will fail to
5055 * start up when no ports are active.
5056 */
5057 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5058}
5059
0e088b8f
VS
5060static void g4x_disable_trickle_feed(struct drm_device *dev)
5061{
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063 int pipe;
5064
5065 for_each_pipe(pipe) {
5066 I915_WRITE(DSPCNTR(pipe),
5067 I915_READ(DSPCNTR(pipe)) |
5068 DISPPLANE_TRICKLE_FEED_DISABLE);
1dba99f4 5069 intel_flush_primary_plane(dev_priv, pipe);
0e088b8f
VS
5070 }
5071}
5072
017636cc
VS
5073static void ilk_init_lp_watermarks(struct drm_device *dev)
5074{
5075 struct drm_i915_private *dev_priv = dev->dev_private;
5076
5077 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5078 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5079 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5080
5081 /*
5082 * Don't touch WM1S_LP_EN here.
5083 * Doing so could cause underruns.
5084 */
5085}
5086
1fa61106 5087static void ironlake_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5088{
5089 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5090 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5091
f1e8fa56
DL
5092 /*
5093 * Required for FBC
5094 * WaFbcDisableDpfcClockGating:ilk
5095 */
4d47e4f5
DL
5096 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5097 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5098 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5099
5100 I915_WRITE(PCH_3DCGDIS0,
5101 MARIUNIT_CLOCK_GATE_DISABLE |
5102 SVSMUNIT_CLOCK_GATE_DISABLE);
5103 I915_WRITE(PCH_3DCGDIS1,
5104 VFMUNIT_CLOCK_GATE_DISABLE);
5105
6f1d69b0
ED
5106 /*
5107 * According to the spec the following bits should be set in
5108 * order to enable memory self-refresh
5109 * The bit 22/21 of 0x42004
5110 * The bit 5 of 0x42020
5111 * The bit 15 of 0x45000
5112 */
5113 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5114 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5115 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
4d47e4f5 5116 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
6f1d69b0
ED
5117 I915_WRITE(DISP_ARB_CTL,
5118 (I915_READ(DISP_ARB_CTL) |
5119 DISP_FBC_WM_DIS));
017636cc
VS
5120
5121 ilk_init_lp_watermarks(dev);
6f1d69b0
ED
5122
5123 /*
5124 * Based on the document from hardware guys the following bits
5125 * should be set unconditionally in order to enable FBC.
5126 * The bit 22 of 0x42000
5127 * The bit 22 of 0x42004
5128 * The bit 7,8,9 of 0x42020.
5129 */
5130 if (IS_IRONLAKE_M(dev)) {
4bb35334 5131 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
6f1d69b0
ED
5132 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5133 I915_READ(ILK_DISPLAY_CHICKEN1) |
5134 ILK_FBCQ_DIS);
5135 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5136 I915_READ(ILK_DISPLAY_CHICKEN2) |
5137 ILK_DPARB_GATE);
6f1d69b0
ED
5138 }
5139
4d47e4f5
DL
5140 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5141
6f1d69b0
ED
5142 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5143 I915_READ(ILK_DISPLAY_CHICKEN2) |
5144 ILK_ELPIN_409_SELECT);
5145 I915_WRITE(_3D_CHICKEN2,
5146 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5147 _3D_CHICKEN2_WM_READ_PIPELINED);
4358a374 5148
ecdb4eb7 5149 /* WaDisableRenderCachePipelinedFlush:ilk */
4358a374
DV
5150 I915_WRITE(CACHE_MODE_0,
5151 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
3107bd48 5152
4e04632e
AG
5153 /* WaDisable_RenderCache_OperationalFlush:ilk */
5154 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5155
0e088b8f 5156 g4x_disable_trickle_feed(dev);
bdad2b2f 5157
3107bd48
DV
5158 ibx_init_clock_gating(dev);
5159}
5160
5161static void cpt_init_clock_gating(struct drm_device *dev)
5162{
5163 struct drm_i915_private *dev_priv = dev->dev_private;
5164 int pipe;
3f704fa2 5165 uint32_t val;
3107bd48
DV
5166
5167 /*
5168 * On Ibex Peak and Cougar Point, we need to disable clock
5169 * gating for the panel power sequencer or it will fail to
5170 * start up when no ports are active.
5171 */
cd664078
JB
5172 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5173 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5174 PCH_CPUNIT_CLOCK_GATE_DISABLE);
3107bd48
DV
5175 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5176 DPLS_EDP_PPS_FIX_DIS);
335c07b7
TI
5177 /* The below fixes the weird display corruption, a few pixels shifted
5178 * downward, on (only) LVDS of some HP laptops with IVY.
5179 */
3f704fa2 5180 for_each_pipe(pipe) {
dc4bd2d1
PZ
5181 val = I915_READ(TRANS_CHICKEN2(pipe));
5182 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5183 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
41aa3448 5184 if (dev_priv->vbt.fdi_rx_polarity_inverted)
3f704fa2 5185 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
dc4bd2d1
PZ
5186 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5187 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5188 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
3f704fa2
PZ
5189 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5190 }
3107bd48
DV
5191 /* WADP0ClockGatingDisable */
5192 for_each_pipe(pipe) {
5193 I915_WRITE(TRANS_CHICKEN1(pipe),
5194 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5195 }
6f1d69b0
ED
5196}
5197
1d7aaa0c
DV
5198static void gen6_check_mch_setup(struct drm_device *dev)
5199{
5200 struct drm_i915_private *dev_priv = dev->dev_private;
5201 uint32_t tmp;
5202
5203 tmp = I915_READ(MCH_SSKPD);
5204 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
5205 DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
5206 DRM_INFO("This can cause pipe underruns and display issues.\n");
5207 DRM_INFO("Please upgrade your BIOS to fix this.\n");
5208 }
5209}
5210
1fa61106 5211static void gen6_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5212{
5213 struct drm_i915_private *dev_priv = dev->dev_private;
231e54f6 5214 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
6f1d69b0 5215
231e54f6 5216 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6f1d69b0
ED
5217
5218 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5219 I915_READ(ILK_DISPLAY_CHICKEN2) |
5220 ILK_ELPIN_409_SELECT);
5221
ecdb4eb7 5222 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
4283908e
DV
5223 I915_WRITE(_3D_CHICKEN,
5224 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5225
ecdb4eb7 5226 /* WaSetupGtModeTdRowDispatch:snb */
6547fbdb
DV
5227 if (IS_SNB_GT1(dev))
5228 I915_WRITE(GEN6_GT_MODE,
5229 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5230
4e04632e
AG
5231 /* WaDisable_RenderCache_OperationalFlush:snb */
5232 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5233
8d85d272
VS
5234 /*
5235 * BSpec recoomends 8x4 when MSAA is used,
5236 * however in practice 16x4 seems fastest.
c5c98a58
VS
5237 *
5238 * Note that PS/WM thread counts depend on the WIZ hashing
5239 * disable bit, which we don't touch here, but it's good
5240 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
8d85d272
VS
5241 */
5242 I915_WRITE(GEN6_GT_MODE,
5243 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5244
017636cc 5245 ilk_init_lp_watermarks(dev);
6f1d69b0 5246
6f1d69b0 5247 I915_WRITE(CACHE_MODE_0,
50743298 5248 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
6f1d69b0
ED
5249
5250 I915_WRITE(GEN6_UCGCTL1,
5251 I915_READ(GEN6_UCGCTL1) |
5252 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5253 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5254
5255 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5256 * gating disable must be set. Failure to set it results in
5257 * flickering pixels due to Z write ordering failures after
5258 * some amount of runtime in the Mesa "fire" demo, and Unigine
5259 * Sanctuary and Tropics, and apparently anything else with
5260 * alpha test or pixel discard.
5261 *
5262 * According to the spec, bit 11 (RCCUNIT) must also be set,
5263 * but we didn't debug actual testcases to find it out.
0f846f81 5264 *
ef59318c
VS
5265 * WaDisableRCCUnitClockGating:snb
5266 * WaDisableRCPBUnitClockGating:snb
6f1d69b0
ED
5267 */
5268 I915_WRITE(GEN6_UCGCTL2,
5269 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5270 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5271
5eb146dd 5272 /* WaStripsFansDisableFastClipPerformanceFix:snb */
743b57d8
VS
5273 I915_WRITE(_3D_CHICKEN3,
5274 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
6f1d69b0 5275
e927ecde
VS
5276 /*
5277 * Bspec says:
5278 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5279 * 3DSTATE_SF number of SF output attributes is more than 16."
5280 */
5281 I915_WRITE(_3D_CHICKEN3,
5282 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5283
6f1d69b0
ED
5284 /*
5285 * According to the spec the following bits should be
5286 * set in order to enable memory self-refresh and fbc:
5287 * The bit21 and bit22 of 0x42000
5288 * The bit21 and bit22 of 0x42004
5289 * The bit5 and bit7 of 0x42020
5290 * The bit14 of 0x70180
5291 * The bit14 of 0x71180
4bb35334
DL
5292 *
5293 * WaFbcAsynchFlipDisableFbcQueue:snb
6f1d69b0
ED
5294 */
5295 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5296 I915_READ(ILK_DISPLAY_CHICKEN1) |
5297 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5298 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5299 I915_READ(ILK_DISPLAY_CHICKEN2) |
5300 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
231e54f6
DL
5301 I915_WRITE(ILK_DSPCLK_GATE_D,
5302 I915_READ(ILK_DSPCLK_GATE_D) |
5303 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5304 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
6f1d69b0 5305
0e088b8f 5306 g4x_disable_trickle_feed(dev);
f8f2ac9a 5307
3107bd48 5308 cpt_init_clock_gating(dev);
1d7aaa0c
DV
5309
5310 gen6_check_mch_setup(dev);
6f1d69b0
ED
5311}
5312
5313static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5314{
5315 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5316
3aad9059 5317 /*
46680e0a 5318 * WaVSThreadDispatchOverride:ivb,vlv
3aad9059
VS
5319 *
5320 * This actually overrides the dispatch
5321 * mode for all thread types.
5322 */
6f1d69b0
ED
5323 reg &= ~GEN7_FF_SCHED_MASK;
5324 reg |= GEN7_FF_TS_SCHED_HW;
5325 reg |= GEN7_FF_VS_SCHED_HW;
5326 reg |= GEN7_FF_DS_SCHED_HW;
5327
5328 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5329}
5330
17a303ec
PZ
5331static void lpt_init_clock_gating(struct drm_device *dev)
5332{
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334
5335 /*
5336 * TODO: this bit should only be enabled when really needed, then
5337 * disabled when not needed anymore in order to save power.
5338 */
5339 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5340 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5341 I915_READ(SOUTH_DSPCLK_GATE_D) |
5342 PCH_LP_PARTITION_LEVEL_DISABLE);
0a790cdb
PZ
5343
5344 /* WADPOClockGatingDisable:hsw */
5345 I915_WRITE(_TRANSA_CHICKEN1,
5346 I915_READ(_TRANSA_CHICKEN1) |
5347 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
17a303ec
PZ
5348}
5349
7d708ee4
ID
5350static void lpt_suspend_hw(struct drm_device *dev)
5351{
5352 struct drm_i915_private *dev_priv = dev->dev_private;
5353
5354 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5355 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5356
5357 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5358 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5359 }
5360}
5361
1020a5c2
BW
5362static void gen8_init_clock_gating(struct drm_device *dev)
5363{
5364 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 5365 enum pipe pipe;
1020a5c2
BW
5366
5367 I915_WRITE(WM3_LP_ILK, 0);
5368 I915_WRITE(WM2_LP_ILK, 0);
5369 I915_WRITE(WM1_LP_ILK, 0);
50ed5fbd
BW
5370
5371 /* FIXME(BDW): Check all the w/a, some might only apply to
5372 * pre-production hw. */
5373
c8966e10
KG
5374 /* WaDisablePartialInstShootdown:bdw */
5375 I915_WRITE(GEN8_ROW_CHICKEN,
5376 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
5377
1411e6a5
KG
5378 /* WaDisableThreadStallDopClockGating:bdw */
5379 /* FIXME: Unclear whether we really need this on production bdw. */
5380 I915_WRITE(GEN8_ROW_CHICKEN,
5381 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
5382
4167e32c
DL
5383 /*
5384 * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
5385 * pre-production hardware
5386 */
fd392b60
BW
5387 I915_WRITE(HALF_SLICE_CHICKEN3,
5388 _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
bf66347c
BW
5389 I915_WRITE(HALF_SLICE_CHICKEN3,
5390 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
4afe8d33
BW
5391 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5392
7f88da0c 5393 I915_WRITE(_3D_CHICKEN3,
b3f9ad93 5394 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
7f88da0c 5395
a75f3628
BW
5396 I915_WRITE(COMMON_SLICE_CHICKEN2,
5397 _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
5398
4c2e7a5f
BW
5399 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5400 _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
5401
242a4018
BW
5402 /* WaDisableDopClockGating:bdw May not be needed for production */
5403 I915_WRITE(GEN7_ROW_CHICKEN2,
5404 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5405
ab57fff1 5406 /* WaSwitchSolVfFArbitrationPriority:bdw */
50ed5fbd 5407 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
fe4ab3ce 5408
ab57fff1 5409 /* WaPsrDPAMaskVBlankInSRD:bdw */
fe4ab3ce
BW
5410 I915_WRITE(CHICKEN_PAR1_1,
5411 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5412
ab57fff1 5413 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
07d27e20
DL
5414 for_each_pipe(pipe) {
5415 I915_WRITE(CHICKEN_PIPESL_1(pipe),
c7c65622 5416 I915_READ(CHICKEN_PIPESL_1(pipe)) |
8f670bb1 5417 BDW_DPRS_MASK_VBLANK_SRD);
fe4ab3ce 5418 }
63801f21
BW
5419
5420 /* Use Force Non-Coherent whenever executing a 3D context. This is a
5421 * workaround for for a possible hang in the unlikely event a TLB
5422 * invalidation occurs during a PSD flush.
5423 */
5424 I915_WRITE(HDC_CHICKEN0,
5425 I915_READ(HDC_CHICKEN0) |
5426 _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
ab57fff1
BW
5427
5428 /* WaVSRefCountFullforceMissDisable:bdw */
5429 /* WaDSRefCountFullforceMissDisable:bdw */
5430 I915_WRITE(GEN7_FF_THREAD_MODE,
5431 I915_READ(GEN7_FF_THREAD_MODE) &
5432 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
36075a4c
VS
5433
5434 /*
5435 * BSpec recommends 8x4 when MSAA is used,
5436 * however in practice 16x4 seems fastest.
c5c98a58
VS
5437 *
5438 * Note that PS/WM thread counts depend on the WIZ hashing
5439 * disable bit, which we don't touch here, but it's good
5440 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
36075a4c
VS
5441 */
5442 I915_WRITE(GEN7_GT_MODE,
5443 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
295e8bb7
VS
5444
5445 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5446 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
4f1ca9e9
VS
5447
5448 /* WaDisableSDEUnitClockGating:bdw */
5449 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5450 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
5d708680
DL
5451
5452 /* Wa4x4STCOptimizationDisable:bdw */
5453 I915_WRITE(CACHE_MODE_1,
5454 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
1020a5c2
BW
5455}
5456
cad2a2d7
ED
5457static void haswell_init_clock_gating(struct drm_device *dev)
5458{
5459 struct drm_i915_private *dev_priv = dev->dev_private;
cad2a2d7 5460
017636cc 5461 ilk_init_lp_watermarks(dev);
cad2a2d7 5462
f3fc4884
FJ
5463 /* L3 caching of data atomics doesn't work -- disable it. */
5464 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5465 I915_WRITE(HSW_ROW_CHICKEN3,
5466 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5467
ecdb4eb7 5468 /* This is required by WaCatErrorRejectionIssue:hsw */
cad2a2d7
ED
5469 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5470 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5471 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5472
e36ea7ff
VS
5473 /* WaVSRefCountFullforceMissDisable:hsw */
5474 I915_WRITE(GEN7_FF_THREAD_MODE,
5475 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
cad2a2d7 5476
4e04632e
AG
5477 /* WaDisable_RenderCache_OperationalFlush:hsw */
5478 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5479
fe27c606
CW
5480 /* enable HiZ Raw Stall Optimization */
5481 I915_WRITE(CACHE_MODE_0_GEN7,
5482 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5483
ecdb4eb7 5484 /* WaDisable4x2SubspanOptimization:hsw */
cad2a2d7
ED
5485 I915_WRITE(CACHE_MODE_1,
5486 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
1544d9d5 5487
a12c4967
VS
5488 /*
5489 * BSpec recommends 8x4 when MSAA is used,
5490 * however in practice 16x4 seems fastest.
c5c98a58
VS
5491 *
5492 * Note that PS/WM thread counts depend on the WIZ hashing
5493 * disable bit, which we don't touch here, but it's good
5494 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a12c4967
VS
5495 */
5496 I915_WRITE(GEN7_GT_MODE,
5497 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5498
ecdb4eb7 5499 /* WaSwitchSolVfFArbitrationPriority:hsw */
e3dff585
BW
5500 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5501
90a88643
PZ
5502 /* WaRsPkgCStateDisplayPMReq:hsw */
5503 I915_WRITE(CHICKEN_PAR1_1,
5504 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
1544d9d5 5505
17a303ec 5506 lpt_init_clock_gating(dev);
cad2a2d7
ED
5507}
5508
1fa61106 5509static void ivybridge_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5510{
5511 struct drm_i915_private *dev_priv = dev->dev_private;
20848223 5512 uint32_t snpcr;
6f1d69b0 5513
017636cc 5514 ilk_init_lp_watermarks(dev);
6f1d69b0 5515
231e54f6 5516 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 5517
ecdb4eb7 5518 /* WaDisableEarlyCull:ivb */
87f8020e
JB
5519 I915_WRITE(_3D_CHICKEN3,
5520 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5521
ecdb4eb7 5522 /* WaDisableBackToBackFlipFix:ivb */
6f1d69b0
ED
5523 I915_WRITE(IVB_CHICKEN3,
5524 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5525 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5526
ecdb4eb7 5527 /* WaDisablePSDDualDispatchEnable:ivb */
12f3382b
JB
5528 if (IS_IVB_GT1(dev))
5529 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5530 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 5531
4e04632e
AG
5532 /* WaDisable_RenderCache_OperationalFlush:ivb */
5533 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5534
ecdb4eb7 5535 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
6f1d69b0
ED
5536 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5537 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5538
ecdb4eb7 5539 /* WaApplyL3ControlAndL3ChickenMode:ivb */
6f1d69b0
ED
5540 I915_WRITE(GEN7_L3CNTLREG1,
5541 GEN7_WA_FOR_GEN7_L3_CONTROL);
5542 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
8ab43976
JB
5543 GEN7_WA_L3_CHICKEN_MODE);
5544 if (IS_IVB_GT1(dev))
5545 I915_WRITE(GEN7_ROW_CHICKEN2,
5546 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2
VS
5547 else {
5548 /* must write both registers */
5549 I915_WRITE(GEN7_ROW_CHICKEN2,
5550 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
8ab43976
JB
5551 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5552 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
412236c2 5553 }
6f1d69b0 5554
ecdb4eb7 5555 /* WaForceL3Serialization:ivb */
61939d97
JB
5556 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5557 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5558
1b80a19a 5559 /*
0f846f81 5560 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 5561 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
0f846f81
JB
5562 */
5563 I915_WRITE(GEN6_UCGCTL2,
28acf3b2 5564 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 5565
ecdb4eb7 5566 /* This is required by WaCatErrorRejectionIssue:ivb */
6f1d69b0
ED
5567 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5568 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5569 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5570
0e088b8f 5571 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
5572
5573 gen7_setup_fixed_func_scheduler(dev_priv);
97e1930f 5574
22721343
CW
5575 if (0) { /* causes HiZ corruption on ivb:gt1 */
5576 /* enable HiZ Raw Stall Optimization */
5577 I915_WRITE(CACHE_MODE_0_GEN7,
5578 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5579 }
116f2b6d 5580
ecdb4eb7 5581 /* WaDisable4x2SubspanOptimization:ivb */
97e1930f
DV
5582 I915_WRITE(CACHE_MODE_1,
5583 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
20848223 5584
a607c1a4
VS
5585 /*
5586 * BSpec recommends 8x4 when MSAA is used,
5587 * however in practice 16x4 seems fastest.
c5c98a58
VS
5588 *
5589 * Note that PS/WM thread counts depend on the WIZ hashing
5590 * disable bit, which we don't touch here, but it's good
5591 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
a607c1a4
VS
5592 */
5593 I915_WRITE(GEN7_GT_MODE,
5594 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5595
20848223
BW
5596 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5597 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5598 snpcr |= GEN6_MBC_SNPCR_MED;
5599 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3107bd48 5600
ab5c608b
BW
5601 if (!HAS_PCH_NOP(dev))
5602 cpt_init_clock_gating(dev);
1d7aaa0c
DV
5603
5604 gen6_check_mch_setup(dev);
6f1d69b0
ED
5605}
5606
1fa61106 5607static void valleyview_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5608{
5609 struct drm_i915_private *dev_priv = dev->dev_private;
85b1d7b3
JB
5610 u32 val;
5611
5612 mutex_lock(&dev_priv->rps.hw_lock);
5613 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5614 mutex_unlock(&dev_priv->rps.hw_lock);
5615 switch ((val >> 6) & 3) {
5616 case 0:
f64a28a7 5617 case 1:
f6d51948 5618 dev_priv->mem_freq = 800;
85b1d7b3 5619 break;
f64a28a7 5620 case 2:
f6d51948 5621 dev_priv->mem_freq = 1066;
85b1d7b3 5622 break;
f64a28a7 5623 case 3:
2325991e 5624 dev_priv->mem_freq = 1333;
f64a28a7 5625 break;
85b1d7b3
JB
5626 }
5627 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
6f1d69b0 5628
d7fe0cc0 5629 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6f1d69b0 5630
ecdb4eb7 5631 /* WaDisableEarlyCull:vlv */
87f8020e
JB
5632 I915_WRITE(_3D_CHICKEN3,
5633 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5634
ecdb4eb7 5635 /* WaDisableBackToBackFlipFix:vlv */
6f1d69b0
ED
5636 I915_WRITE(IVB_CHICKEN3,
5637 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5638 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5639
fad7d36e 5640 /* WaPsdDispatchEnable:vlv */
ecdb4eb7 5641 /* WaDisablePSDDualDispatchEnable:vlv */
12f3382b 5642 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
d3bc0303
JB
5643 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5644 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
12f3382b 5645
4e04632e
AG
5646 /* WaDisable_RenderCache_OperationalFlush:vlv */
5647 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5648
ecdb4eb7 5649 /* WaForceL3Serialization:vlv */
61939d97
JB
5650 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5651 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5652
ecdb4eb7 5653 /* WaDisableDopClockGating:vlv */
8ab43976
JB
5654 I915_WRITE(GEN7_ROW_CHICKEN2,
5655 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5656
ecdb4eb7 5657 /* This is required by WaCatErrorRejectionIssue:vlv */
6f1d69b0
ED
5658 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5659 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5660 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5661
46680e0a
VS
5662 gen7_setup_fixed_func_scheduler(dev_priv);
5663
3c0edaeb 5664 /*
0f846f81 5665 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
ecdb4eb7 5666 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
0f846f81
JB
5667 */
5668 I915_WRITE(GEN6_UCGCTL2,
3c0edaeb 5669 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
0f846f81 5670
c98f5062
AG
5671 /* WaDisableL3Bank2xClockGate:vlv
5672 * Disabling L3 clock gating- MMIO 940c[25] = 1
5673 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5674 I915_WRITE(GEN7_UCGCTL4,
5675 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
e3f33d46 5676
e0d8d59b 5677 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6f1d69b0 5678
afd58e79
VS
5679 /*
5680 * BSpec says this must be set, even though
5681 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5682 */
6b26c86d
DV
5683 I915_WRITE(CACHE_MODE_1,
5684 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
7983117f 5685
031994ee
VS
5686 /*
5687 * WaIncreaseL3CreditsForVLVB0:vlv
5688 * This is the hardware default actually.
5689 */
5690 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5691
2d809570 5692 /*
ecdb4eb7 5693 * WaDisableVLVClockGating_VBIIssue:vlv
2d809570
JB
5694 * Disable clock gating on th GCFG unit to prevent a delay
5695 * in the reporting of vblank events.
5696 */
7a0d1eed 5697 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
6f1d69b0
ED
5698}
5699
a4565da8
VS
5700static void cherryview_init_clock_gating(struct drm_device *dev)
5701{
5702 struct drm_i915_private *dev_priv = dev->dev_private;
67c3bf6f
D
5703 u32 val;
5704
5705 mutex_lock(&dev_priv->rps.hw_lock);
5706 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
5707 mutex_unlock(&dev_priv->rps.hw_lock);
5708 switch ((val >> 2) & 0x7) {
5709 case 0:
5710 case 1:
5711 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_200;
5712 dev_priv->mem_freq = 1600;
5713 break;
5714 case 2:
5715 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_267;
5716 dev_priv->mem_freq = 1600;
5717 break;
5718 case 3:
5719 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_333;
5720 dev_priv->mem_freq = 2000;
5721 break;
5722 case 4:
5723 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_320;
5724 dev_priv->mem_freq = 1600;
5725 break;
5726 case 5:
5727 dev_priv->rps.cz_freq = CHV_CZ_CLOCK_FREQ_MODE_400;
5728 dev_priv->mem_freq = 1600;
5729 break;
5730 }
5731 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
a4565da8
VS
5732
5733 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5734
5735 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
dd811e70
VS
5736
5737 /* WaDisablePartialInstShootdown:chv */
5738 I915_WRITE(GEN8_ROW_CHICKEN,
5739 _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
a7068025
VS
5740
5741 /* WaDisableThreadStallDopClockGating:chv */
5742 I915_WRITE(GEN8_ROW_CHICKEN,
5743 _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
232ce337
VS
5744
5745 /* WaVSRefCountFullforceMissDisable:chv */
5746 /* WaDSRefCountFullforceMissDisable:chv */
5747 I915_WRITE(GEN7_FF_THREAD_MODE,
5748 I915_READ(GEN7_FF_THREAD_MODE) &
5749 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
acea6f95
VS
5750
5751 /* WaDisableSemaphoreAndSyncFlipWait:chv */
5752 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5753 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
0846697c
VS
5754
5755 /* WaDisableCSUnitClockGating:chv */
5756 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5757 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
c631780f
VS
5758
5759 /* WaDisableSDEUnitClockGating:chv */
5760 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5761 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
e0d34ce7
RB
5762
5763 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
5764 I915_WRITE(HALF_SLICE_CHICKEN3,
5765 _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
e4443e45
VS
5766
5767 /* WaDisableGunitClockGating:chv (pre-production hw) */
5768 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
5769 GINT_DIS);
5770
5771 /* WaDisableFfDopClockGating:chv (pre-production hw) */
5772 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5773 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
5774
5775 /* WaDisableDopClockGating:chv (pre-production hw) */
5776 I915_WRITE(GEN7_ROW_CHICKEN2,
5777 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5778 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
5779 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
a4565da8
VS
5780}
5781
1fa61106 5782static void g4x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5783{
5784 struct drm_i915_private *dev_priv = dev->dev_private;
5785 uint32_t dspclk_gate;
5786
5787 I915_WRITE(RENCLK_GATE_D1, 0);
5788 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5789 GS_UNIT_CLOCK_GATE_DISABLE |
5790 CL_UNIT_CLOCK_GATE_DISABLE);
5791 I915_WRITE(RAMCLK_GATE_D, 0);
5792 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5793 OVRUNIT_CLOCK_GATE_DISABLE |
5794 OVCUNIT_CLOCK_GATE_DISABLE;
5795 if (IS_GM45(dev))
5796 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5797 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
4358a374
DV
5798
5799 /* WaDisableRenderCachePipelinedFlush */
5800 I915_WRITE(CACHE_MODE_0,
5801 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
de1aa629 5802
4e04632e
AG
5803 /* WaDisable_RenderCache_OperationalFlush:g4x */
5804 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5805
0e088b8f 5806 g4x_disable_trickle_feed(dev);
6f1d69b0
ED
5807}
5808
1fa61106 5809static void crestline_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5810{
5811 struct drm_i915_private *dev_priv = dev->dev_private;
5812
5813 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5814 I915_WRITE(RENCLK_GATE_D2, 0);
5815 I915_WRITE(DSPCLK_GATE_D, 0);
5816 I915_WRITE(RAMCLK_GATE_D, 0);
5817 I915_WRITE16(DEUC, 0);
20f94967
VS
5818 I915_WRITE(MI_ARB_STATE,
5819 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
5820
5821 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5822 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
5823}
5824
1fa61106 5825static void broadwater_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5826{
5827 struct drm_i915_private *dev_priv = dev->dev_private;
5828
5829 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5830 I965_RCC_CLOCK_GATE_DISABLE |
5831 I965_RCPB_CLOCK_GATE_DISABLE |
5832 I965_ISC_CLOCK_GATE_DISABLE |
5833 I965_FBC_CLOCK_GATE_DISABLE);
5834 I915_WRITE(RENCLK_GATE_D2, 0);
20f94967
VS
5835 I915_WRITE(MI_ARB_STATE,
5836 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
4e04632e
AG
5837
5838 /* WaDisable_RenderCache_OperationalFlush:gen4 */
5839 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6f1d69b0
ED
5840}
5841
1fa61106 5842static void gen3_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5843{
5844 struct drm_i915_private *dev_priv = dev->dev_private;
5845 u32 dstate = I915_READ(D_STATE);
5846
5847 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5848 DSTATE_DOT_CLOCK_GATING;
5849 I915_WRITE(D_STATE, dstate);
13a86b85
CW
5850
5851 if (IS_PINEVIEW(dev))
5852 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
974a3b0f
DV
5853
5854 /* IIR "flip pending" means done if this bit is set */
5855 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
12fabbcb
VS
5856
5857 /* interrupts should cause a wake up from C3 */
3299254f 5858 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
dbb42748
VS
5859
5860 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
5861 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
6f1d69b0
ED
5862}
5863
1fa61106 5864static void i85x_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5865{
5866 struct drm_i915_private *dev_priv = dev->dev_private;
5867
5868 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
54e472ae
VS
5869
5870 /* interrupts should cause a wake up from C3 */
5871 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
5872 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
6f1d69b0
ED
5873}
5874
1fa61106 5875static void i830_init_clock_gating(struct drm_device *dev)
6f1d69b0
ED
5876{
5877 struct drm_i915_private *dev_priv = dev->dev_private;
5878
5879 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5880}
5881
6f1d69b0
ED
5882void intel_init_clock_gating(struct drm_device *dev)
5883{
5884 struct drm_i915_private *dev_priv = dev->dev_private;
5885
5886 dev_priv->display.init_clock_gating(dev);
6f1d69b0
ED
5887}
5888
7d708ee4
ID
5889void intel_suspend_hw(struct drm_device *dev)
5890{
5891 if (HAS_PCH_LPT(dev))
5892 lpt_suspend_hw(dev);
5893}
5894
c1ca727f
ID
5895#define for_each_power_well(i, power_well, domain_mask, power_domains) \
5896 for (i = 0; \
5897 i < (power_domains)->power_well_count && \
5898 ((power_well) = &(power_domains)->power_wells[i]); \
5899 i++) \
5900 if ((power_well)->domains & (domain_mask))
5901
5902#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
5903 for (i = (power_domains)->power_well_count - 1; \
5904 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
5905 i--) \
5906 if ((power_well)->domains & (domain_mask))
5907
15d199ea
PZ
5908/**
5909 * We should only use the power well if we explicitly asked the hardware to
5910 * enable it, so check if it's enabled and also check if we've requested it to
5911 * be enabled.
5912 */
da7e29bd 5913static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
c1ca727f
ID
5914 struct i915_power_well *power_well)
5915{
c1ca727f
ID
5916 return I915_READ(HSW_PWR_WELL_DRIVER) ==
5917 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
5918}
5919
bfafe93a
ID
5920bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
5921 enum intel_display_power_domain domain)
ddf9c536 5922{
ddf9c536 5923 struct i915_power_domains *power_domains;
b8c000d9
ID
5924 struct i915_power_well *power_well;
5925 bool is_enabled;
5926 int i;
5927
5928 if (dev_priv->pm.suspended)
5929 return false;
ddf9c536
ID
5930
5931 power_domains = &dev_priv->power_domains;
bfafe93a 5932
b8c000d9 5933 is_enabled = true;
bfafe93a 5934
b8c000d9
ID
5935 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
5936 if (power_well->always_on)
5937 continue;
ddf9c536 5938
bfafe93a 5939 if (!power_well->hw_enabled) {
b8c000d9
ID
5940 is_enabled = false;
5941 break;
5942 }
5943 }
bfafe93a 5944
b8c000d9 5945 return is_enabled;
ddf9c536
ID
5946}
5947
da7e29bd 5948bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
b97186f0 5949 enum intel_display_power_domain domain)
15d199ea 5950{
c1ca727f 5951 struct i915_power_domains *power_domains;
bfafe93a 5952 bool ret;
882244a3 5953
c1ca727f
ID
5954 power_domains = &dev_priv->power_domains;
5955
c1ca727f 5956 mutex_lock(&power_domains->lock);
bfafe93a 5957 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
c1ca727f
ID
5958 mutex_unlock(&power_domains->lock);
5959
bfafe93a 5960 return ret;
15d199ea
PZ
5961}
5962
93c73e8c
ID
5963/*
5964 * Starting with Haswell, we have a "Power Down Well" that can be turned off
5965 * when not needed anymore. We have 4 registers that can request the power well
5966 * to be enabled, and it will only be disabled if none of the registers is
5967 * requesting it to be enabled.
5968 */
d5e8fdc8
PZ
5969static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
5970{
5971 struct drm_device *dev = dev_priv->dev;
5972 unsigned long irqflags;
5973
f9dcb0df
PZ
5974 /*
5975 * After we re-enable the power well, if we touch VGA register 0x3d5
5976 * we'll get unclaimed register interrupts. This stops after we write
5977 * anything to the VGA MSR register. The vgacon module uses this
5978 * register all the time, so if we unbind our driver and, as a
5979 * consequence, bind vgacon, we'll get stuck in an infinite loop at
5980 * console_unlock(). So make here we touch the VGA MSR register, making
5981 * sure vgacon can keep working normally without triggering interrupts
5982 * and error messages.
5983 */
5984 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
5985 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
5986 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
5987
d5e8fdc8
PZ
5988 if (IS_BROADWELL(dev)) {
5989 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5990 I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_B),
5991 dev_priv->de_irq_mask[PIPE_B]);
5992 I915_WRITE(GEN8_DE_PIPE_IER(PIPE_B),
5993 ~dev_priv->de_irq_mask[PIPE_B] |
5994 GEN8_PIPE_VBLANK);
5995 I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_C),
5996 dev_priv->de_irq_mask[PIPE_C]);
5997 I915_WRITE(GEN8_DE_PIPE_IER(PIPE_C),
5998 ~dev_priv->de_irq_mask[PIPE_C] |
5999 GEN8_PIPE_VBLANK);
6000 POSTING_READ(GEN8_DE_PIPE_IER(PIPE_C));
6001 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6002 }
6003}
6004
da7e29bd 6005static void hsw_set_power_well(struct drm_i915_private *dev_priv,
c1ca727f 6006 struct i915_power_well *power_well, bool enable)
d0d3e513 6007{
fa42e23c
PZ
6008 bool is_enabled, enable_requested;
6009 uint32_t tmp;
d0d3e513 6010
fa42e23c 6011 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
6aedd1f5
PZ
6012 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6013 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
d0d3e513 6014
fa42e23c
PZ
6015 if (enable) {
6016 if (!enable_requested)
6aedd1f5
PZ
6017 I915_WRITE(HSW_PWR_WELL_DRIVER,
6018 HSW_PWR_WELL_ENABLE_REQUEST);
d0d3e513 6019
fa42e23c
PZ
6020 if (!is_enabled) {
6021 DRM_DEBUG_KMS("Enabling power well\n");
6022 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
6aedd1f5 6023 HSW_PWR_WELL_STATE_ENABLED), 20))
fa42e23c
PZ
6024 DRM_ERROR("Timeout enabling power well\n");
6025 }
596cc11e 6026
d5e8fdc8 6027 hsw_power_well_post_enable(dev_priv);
fa42e23c
PZ
6028 } else {
6029 if (enable_requested) {
6030 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
9dbd8feb 6031 POSTING_READ(HSW_PWR_WELL_DRIVER);
fa42e23c 6032 DRM_DEBUG_KMS("Requesting to disable the power well\n");
d0d3e513
ED
6033 }
6034 }
fa42e23c 6035}
d0d3e513 6036
c6cb582e
ID
6037static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6038 struct i915_power_well *power_well)
6039{
6040 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6041
6042 /*
6043 * We're taking over the BIOS, so clear any requests made by it since
6044 * the driver is in charge now.
6045 */
6046 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6047 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6048}
6049
6050static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6051 struct i915_power_well *power_well)
6052{
c6cb582e
ID
6053 hsw_set_power_well(dev_priv, power_well, true);
6054}
6055
6056static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6057 struct i915_power_well *power_well)
6058{
6059 hsw_set_power_well(dev_priv, power_well, false);
c6cb582e
ID
6060}
6061
a45f4466
ID
6062static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6063 struct i915_power_well *power_well)
6064{
6065}
6066
6067static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6068 struct i915_power_well *power_well)
6069{
6070 return true;
6071}
6072
d2011dc8
VS
6073static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6074 struct i915_power_well *power_well, bool enable)
77961eb9 6075{
d2011dc8 6076 enum punit_power_well power_well_id = power_well->data;
77961eb9
ID
6077 u32 mask;
6078 u32 state;
6079 u32 ctrl;
6080
6081 mask = PUNIT_PWRGT_MASK(power_well_id);
6082 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6083 PUNIT_PWRGT_PWR_GATE(power_well_id);
6084
6085 mutex_lock(&dev_priv->rps.hw_lock);
6086
6087#define COND \
6088 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6089
6090 if (COND)
6091 goto out;
6092
6093 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6094 ctrl &= ~mask;
6095 ctrl |= state;
6096 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6097
6098 if (wait_for(COND, 100))
6099 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6100 state,
6101 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6102
6103#undef COND
6104
6105out:
6106 mutex_unlock(&dev_priv->rps.hw_lock);
6107}
6108
6109static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6110 struct i915_power_well *power_well)
6111{
6112 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6113}
6114
6115static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6116 struct i915_power_well *power_well)
6117{
6118 vlv_set_power_well(dev_priv, power_well, true);
6119}
6120
6121static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6122 struct i915_power_well *power_well)
6123{
6124 vlv_set_power_well(dev_priv, power_well, false);
6125}
6126
6127static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6128 struct i915_power_well *power_well)
6129{
6130 int power_well_id = power_well->data;
6131 bool enabled = false;
6132 u32 mask;
6133 u32 state;
6134 u32 ctrl;
6135
6136 mask = PUNIT_PWRGT_MASK(power_well_id);
6137 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6138
6139 mutex_lock(&dev_priv->rps.hw_lock);
6140
6141 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6142 /*
6143 * We only ever set the power-on and power-gate states, anything
6144 * else is unexpected.
6145 */
6146 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6147 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6148 if (state == ctrl)
6149 enabled = true;
6150
6151 /*
6152 * A transient state at this point would mean some unexpected party
6153 * is poking at the power controls too.
6154 */
6155 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6156 WARN_ON(ctrl != state);
6157
6158 mutex_unlock(&dev_priv->rps.hw_lock);
6159
6160 return enabled;
6161}
6162
6163static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6164 struct i915_power_well *power_well)
6165{
6166 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6167
6168 vlv_set_power_well(dev_priv, power_well, true);
6169
6170 spin_lock_irq(&dev_priv->irq_lock);
6171 valleyview_enable_display_irqs(dev_priv);
6172 spin_unlock_irq(&dev_priv->irq_lock);
6173
6174 /*
0d116a29
ID
6175 * During driver initialization/resume we can avoid restoring the
6176 * part of the HW/SW state that will be inited anyway explicitly.
77961eb9 6177 */
0d116a29
ID
6178 if (dev_priv->power_domains.initializing)
6179 return;
6180
6181 intel_hpd_init(dev_priv->dev);
77961eb9
ID
6182
6183 i915_redisable_vga_power_on(dev_priv->dev);
6184}
6185
6186static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6187 struct i915_power_well *power_well)
6188{
77961eb9
ID
6189 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6190
6191 spin_lock_irq(&dev_priv->irq_lock);
77961eb9
ID
6192 valleyview_disable_display_irqs(dev_priv);
6193 spin_unlock_irq(&dev_priv->irq_lock);
6194
77961eb9
ID
6195 vlv_set_power_well(dev_priv, power_well, false);
6196}
6197
aa519f23
VS
6198static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6199 struct i915_power_well *power_well)
6200{
6201 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6202
6203 /*
6204 * Enable the CRI clock source so we can get at the
6205 * display and the reference clock for VGA
6206 * hotplug / manual detection.
6207 */
6208 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6209 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6210 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6211
6212 vlv_set_power_well(dev_priv, power_well, true);
6213
6214 /*
6215 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6216 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6217 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6218 * b. The other bits such as sfr settings / modesel may all
6219 * be set to 0.
6220 *
6221 * This should only be done on init and resume from S3 with
6222 * both PLLs disabled, or we risk losing DPIO and PLL
6223 * synchronization.
6224 */
6225 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6226}
6227
6228static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6229 struct i915_power_well *power_well)
6230{
6231 struct drm_device *dev = dev_priv->dev;
6232 enum pipe pipe;
6233
6234 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6235
6236 for_each_pipe(pipe)
6237 assert_pll_disabled(dev_priv, pipe);
6238
6239 /* Assert common reset */
6240 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6241
6242 vlv_set_power_well(dev_priv, power_well, false);
6243}
6244
25eaa003
ID
6245static void check_power_well_state(struct drm_i915_private *dev_priv,
6246 struct i915_power_well *power_well)
6247{
6248 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6249
6250 if (power_well->always_on || !i915.disable_power_well) {
6251 if (!enabled)
6252 goto mismatch;
6253
6254 return;
6255 }
6256
6257 if (enabled != (power_well->count > 0))
6258 goto mismatch;
6259
6260 return;
6261
6262mismatch:
6263 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6264 power_well->name, power_well->always_on, enabled,
6265 power_well->count, i915.disable_power_well);
6266}
6267
da7e29bd 6268void intel_display_power_get(struct drm_i915_private *dev_priv,
6765625e
VS
6269 enum intel_display_power_domain domain)
6270{
83c00f55 6271 struct i915_power_domains *power_domains;
c1ca727f
ID
6272 struct i915_power_well *power_well;
6273 int i;
6765625e 6274
9e6ea71a
PZ
6275 intel_runtime_pm_get(dev_priv);
6276
83c00f55
ID
6277 power_domains = &dev_priv->power_domains;
6278
6279 mutex_lock(&power_domains->lock);
1da51581 6280
25eaa003
ID
6281 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6282 if (!power_well->count++) {
6283 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
c6cb582e 6284 power_well->ops->enable(dev_priv, power_well);
bfafe93a 6285 power_well->hw_enabled = true;
25eaa003
ID
6286 }
6287
6288 check_power_well_state(dev_priv, power_well);
6289 }
1da51581 6290
ddf9c536
ID
6291 power_domains->domain_use_count[domain]++;
6292
83c00f55 6293 mutex_unlock(&power_domains->lock);
6765625e
VS
6294}
6295
da7e29bd 6296void intel_display_power_put(struct drm_i915_private *dev_priv,
6765625e
VS
6297 enum intel_display_power_domain domain)
6298{
83c00f55 6299 struct i915_power_domains *power_domains;
c1ca727f
ID
6300 struct i915_power_well *power_well;
6301 int i;
6765625e 6302
83c00f55
ID
6303 power_domains = &dev_priv->power_domains;
6304
6305 mutex_lock(&power_domains->lock);
1da51581 6306
1da51581
ID
6307 WARN_ON(!power_domains->domain_use_count[domain]);
6308 power_domains->domain_use_count[domain]--;
ddf9c536 6309
70bf407c
ID
6310 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6311 WARN_ON(!power_well->count);
6312
25eaa003
ID
6313 if (!--power_well->count && i915.disable_power_well) {
6314 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
bfafe93a 6315 power_well->hw_enabled = false;
c6cb582e 6316 power_well->ops->disable(dev_priv, power_well);
25eaa003
ID
6317 }
6318
6319 check_power_well_state(dev_priv, power_well);
70bf407c 6320 }
1da51581 6321
83c00f55 6322 mutex_unlock(&power_domains->lock);
9e6ea71a
PZ
6323
6324 intel_runtime_pm_put(dev_priv);
6765625e
VS
6325}
6326
83c00f55 6327static struct i915_power_domains *hsw_pwr;
a38911a3
WX
6328
6329/* Display audio driver power well request */
74b0c2d7 6330int i915_request_power_well(void)
a38911a3 6331{
b4ed4484
ID
6332 struct drm_i915_private *dev_priv;
6333
74b0c2d7
TI
6334 if (!hsw_pwr)
6335 return -ENODEV;
a38911a3 6336
b4ed4484
ID
6337 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6338 power_domains);
da7e29bd 6339 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
74b0c2d7 6340 return 0;
a38911a3
WX
6341}
6342EXPORT_SYMBOL_GPL(i915_request_power_well);
6343
6344/* Display audio driver power well release */
74b0c2d7 6345int i915_release_power_well(void)
a38911a3 6346{
b4ed4484
ID
6347 struct drm_i915_private *dev_priv;
6348
74b0c2d7
TI
6349 if (!hsw_pwr)
6350 return -ENODEV;
a38911a3 6351
b4ed4484
ID
6352 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6353 power_domains);
da7e29bd 6354 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
74b0c2d7 6355 return 0;
a38911a3
WX
6356}
6357EXPORT_SYMBOL_GPL(i915_release_power_well);
6358
c149dcb5
JN
6359/*
6360 * Private interface for the audio driver to get CDCLK in kHz.
6361 *
6362 * Caller must request power well using i915_request_power_well() prior to
6363 * making the call.
6364 */
6365int i915_get_cdclk_freq(void)
6366{
6367 struct drm_i915_private *dev_priv;
6368
6369 if (!hsw_pwr)
6370 return -ENODEV;
6371
6372 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6373 power_domains);
6374
6375 return intel_ddi_get_cdclk_freq(dev_priv);
6376}
6377EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6378
6379
efcad917
ID
6380#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6381
6382#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6383 BIT(POWER_DOMAIN_PIPE_A) | \
f5938f36 6384 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
319be8ae
ID
6385 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6386 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6387 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6388 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6389 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6390 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6391 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6392 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6393 BIT(POWER_DOMAIN_PORT_CRT) | \
bd2bb1b9 6394 BIT(POWER_DOMAIN_PLLS) | \
f5938f36 6395 BIT(POWER_DOMAIN_INIT))
efcad917
ID
6396#define HSW_DISPLAY_POWER_DOMAINS ( \
6397 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6398 BIT(POWER_DOMAIN_INIT))
6399
6400#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6401 HSW_ALWAYS_ON_POWER_DOMAINS | \
6402 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6403#define BDW_DISPLAY_POWER_DOMAINS ( \
6404 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6405 BIT(POWER_DOMAIN_INIT))
6406
77961eb9
ID
6407#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6408#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6409
6410#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6411 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6412 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6413 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6414 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6415 BIT(POWER_DOMAIN_PORT_CRT) | \
6416 BIT(POWER_DOMAIN_INIT))
6417
6418#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6419 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6420 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6421 BIT(POWER_DOMAIN_INIT))
6422
6423#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6424 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6425 BIT(POWER_DOMAIN_INIT))
6426
6427#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6428 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6429 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6430 BIT(POWER_DOMAIN_INIT))
6431
6432#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6433 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6434 BIT(POWER_DOMAIN_INIT))
6435
a45f4466
ID
6436static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6437 .sync_hw = i9xx_always_on_power_well_noop,
6438 .enable = i9xx_always_on_power_well_noop,
6439 .disable = i9xx_always_on_power_well_noop,
6440 .is_enabled = i9xx_always_on_power_well_enabled,
6441};
c6cb582e 6442
1c2256df
ID
6443static struct i915_power_well i9xx_always_on_power_well[] = {
6444 {
6445 .name = "always-on",
6446 .always_on = 1,
6447 .domains = POWER_DOMAIN_MASK,
c6cb582e 6448 .ops = &i9xx_always_on_power_well_ops,
1c2256df
ID
6449 },
6450};
6451
c6cb582e
ID
6452static const struct i915_power_well_ops hsw_power_well_ops = {
6453 .sync_hw = hsw_power_well_sync_hw,
6454 .enable = hsw_power_well_enable,
6455 .disable = hsw_power_well_disable,
6456 .is_enabled = hsw_power_well_enabled,
6457};
6458
c1ca727f 6459static struct i915_power_well hsw_power_wells[] = {
6f3ef5dd
ID
6460 {
6461 .name = "always-on",
6462 .always_on = 1,
6463 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
c6cb582e 6464 .ops = &i9xx_always_on_power_well_ops,
6f3ef5dd 6465 },
c1ca727f
ID
6466 {
6467 .name = "display",
efcad917 6468 .domains = HSW_DISPLAY_POWER_DOMAINS,
c6cb582e 6469 .ops = &hsw_power_well_ops,
c1ca727f
ID
6470 },
6471};
6472
6473static struct i915_power_well bdw_power_wells[] = {
6f3ef5dd
ID
6474 {
6475 .name = "always-on",
6476 .always_on = 1,
6477 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
c6cb582e 6478 .ops = &i9xx_always_on_power_well_ops,
6f3ef5dd 6479 },
c1ca727f
ID
6480 {
6481 .name = "display",
efcad917 6482 .domains = BDW_DISPLAY_POWER_DOMAINS,
c6cb582e 6483 .ops = &hsw_power_well_ops,
c1ca727f
ID
6484 },
6485};
6486
77961eb9
ID
6487static const struct i915_power_well_ops vlv_display_power_well_ops = {
6488 .sync_hw = vlv_power_well_sync_hw,
6489 .enable = vlv_display_power_well_enable,
6490 .disable = vlv_display_power_well_disable,
6491 .is_enabled = vlv_power_well_enabled,
6492};
6493
aa519f23
VS
6494static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6495 .sync_hw = vlv_power_well_sync_hw,
6496 .enable = vlv_dpio_cmn_power_well_enable,
6497 .disable = vlv_dpio_cmn_power_well_disable,
6498 .is_enabled = vlv_power_well_enabled,
6499};
6500
77961eb9
ID
6501static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6502 .sync_hw = vlv_power_well_sync_hw,
6503 .enable = vlv_power_well_enable,
6504 .disable = vlv_power_well_disable,
6505 .is_enabled = vlv_power_well_enabled,
6506};
6507
6508static struct i915_power_well vlv_power_wells[] = {
6509 {
6510 .name = "always-on",
6511 .always_on = 1,
6512 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6513 .ops = &i9xx_always_on_power_well_ops,
6514 },
6515 {
6516 .name = "display",
6517 .domains = VLV_DISPLAY_POWER_DOMAINS,
6518 .data = PUNIT_POWER_WELL_DISP2D,
6519 .ops = &vlv_display_power_well_ops,
6520 },
77961eb9
ID
6521 {
6522 .name = "dpio-tx-b-01",
6523 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6524 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6525 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6526 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6527 .ops = &vlv_dpio_power_well_ops,
6528 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
6529 },
6530 {
6531 .name = "dpio-tx-b-23",
6532 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6533 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6534 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6535 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6536 .ops = &vlv_dpio_power_well_ops,
6537 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
6538 },
6539 {
6540 .name = "dpio-tx-c-01",
6541 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6542 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6543 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6544 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6545 .ops = &vlv_dpio_power_well_ops,
6546 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
6547 },
6548 {
6549 .name = "dpio-tx-c-23",
6550 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
6551 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
6552 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
6553 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
6554 .ops = &vlv_dpio_power_well_ops,
6555 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
6556 },
f099a3c6
JB
6557 {
6558 .name = "dpio-common",
6559 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
6560 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
aa519f23 6561 .ops = &vlv_dpio_cmn_power_well_ops,
f099a3c6 6562 },
77961eb9
ID
6563};
6564
d2011dc8
VS
6565static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
6566 enum punit_power_well power_well_id)
6567{
6568 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6569 struct i915_power_well *power_well;
6570 int i;
6571
6572 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
6573 if (power_well->data == power_well_id)
6574 return power_well;
6575 }
6576
6577 return NULL;
6578}
6579
c1ca727f
ID
6580#define set_power_wells(power_domains, __power_wells) ({ \
6581 (power_domains)->power_wells = (__power_wells); \
6582 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
6583})
6584
da7e29bd 6585int intel_power_domains_init(struct drm_i915_private *dev_priv)
a38911a3 6586{
83c00f55 6587 struct i915_power_domains *power_domains = &dev_priv->power_domains;
c1ca727f 6588
83c00f55 6589 mutex_init(&power_domains->lock);
a38911a3 6590
c1ca727f
ID
6591 /*
6592 * The enabling order will be from lower to higher indexed wells,
6593 * the disabling order is reversed.
6594 */
da7e29bd 6595 if (IS_HASWELL(dev_priv->dev)) {
c1ca727f
ID
6596 set_power_wells(power_domains, hsw_power_wells);
6597 hsw_pwr = power_domains;
da7e29bd 6598 } else if (IS_BROADWELL(dev_priv->dev)) {
c1ca727f
ID
6599 set_power_wells(power_domains, bdw_power_wells);
6600 hsw_pwr = power_domains;
77961eb9
ID
6601 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
6602 set_power_wells(power_domains, vlv_power_wells);
c1ca727f 6603 } else {
1c2256df 6604 set_power_wells(power_domains, i9xx_always_on_power_well);
c1ca727f 6605 }
a38911a3
WX
6606
6607 return 0;
6608}
6609
da7e29bd 6610void intel_power_domains_remove(struct drm_i915_private *dev_priv)
a38911a3
WX
6611{
6612 hsw_pwr = NULL;
6613}
6614
da7e29bd 6615static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
9cdb826c 6616{
83c00f55
ID
6617 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6618 struct i915_power_well *power_well;
c1ca727f 6619 int i;
9cdb826c 6620
83c00f55 6621 mutex_lock(&power_domains->lock);
bfafe93a 6622 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
a45f4466 6623 power_well->ops->sync_hw(dev_priv, power_well);
bfafe93a
ID
6624 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
6625 power_well);
6626 }
83c00f55 6627 mutex_unlock(&power_domains->lock);
a38911a3
WX
6628}
6629
d2011dc8
VS
6630static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
6631{
6632 struct i915_power_well *cmn =
6633 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
6634 struct i915_power_well *disp2d =
6635 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
6636
6637 /* nothing to do if common lane is already off */
6638 if (!cmn->ops->is_enabled(dev_priv, cmn))
6639 return;
6640
6641 /* If the display might be already active skip this */
6642 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
6643 I915_READ(DPIO_CTL) & DPIO_CMNRST)
6644 return;
6645
6646 DRM_DEBUG_KMS("toggling display PHY side reset\n");
6647
6648 /* cmnlane needs DPLL registers */
6649 disp2d->ops->enable(dev_priv, disp2d);
6650
6651 /*
6652 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
6653 * Need to assert and de-assert PHY SB reset by gating the
6654 * common lane power, then un-gating it.
6655 * Simply ungating isn't enough to reset the PHY enough to get
6656 * ports and lanes running.
6657 */
6658 cmn->ops->disable(dev_priv, cmn);
6659}
6660
da7e29bd 6661void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
d0d3e513 6662{
d2011dc8 6663 struct drm_device *dev = dev_priv->dev;
0d116a29
ID
6664 struct i915_power_domains *power_domains = &dev_priv->power_domains;
6665
6666 power_domains->initializing = true;
d2011dc8
VS
6667
6668 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
6669 mutex_lock(&power_domains->lock);
6670 vlv_cmnlane_wa(dev_priv);
6671 mutex_unlock(&power_domains->lock);
6672 }
6673
fa42e23c 6674 /* For now, we need the power well to be always enabled. */
da7e29bd
ID
6675 intel_display_set_init_power(dev_priv, true);
6676 intel_power_domains_resume(dev_priv);
0d116a29 6677 power_domains->initializing = false;
d0d3e513
ED
6678}
6679
c67a470b
PZ
6680void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
6681{
d361ae26 6682 intel_runtime_pm_get(dev_priv);
c67a470b
PZ
6683}
6684
6685void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
6686{
d361ae26 6687 intel_runtime_pm_put(dev_priv);
c67a470b
PZ
6688}
6689
8a187455
PZ
6690void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
6691{
6692 struct drm_device *dev = dev_priv->dev;
6693 struct device *device = &dev->pdev->dev;
6694
6695 if (!HAS_RUNTIME_PM(dev))
6696 return;
6697
6698 pm_runtime_get_sync(device);
6699 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
6700}
6701
c6df39b5
ID
6702void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
6703{
6704 struct drm_device *dev = dev_priv->dev;
6705 struct device *device = &dev->pdev->dev;
6706
6707 if (!HAS_RUNTIME_PM(dev))
6708 return;
6709
6710 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
6711 pm_runtime_get_noresume(device);
6712}
6713
8a187455
PZ
6714void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
6715{
6716 struct drm_device *dev = dev_priv->dev;
6717 struct device *device = &dev->pdev->dev;
6718
6719 if (!HAS_RUNTIME_PM(dev))
6720 return;
6721
6722 pm_runtime_mark_last_busy(device);
6723 pm_runtime_put_autosuspend(device);
6724}
6725
6726void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
6727{
6728 struct drm_device *dev = dev_priv->dev;
6729 struct device *device = &dev->pdev->dev;
6730
8a187455
PZ
6731 if (!HAS_RUNTIME_PM(dev))
6732 return;
6733
6734 pm_runtime_set_active(device);
6735
aeab0b5a
ID
6736 /*
6737 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
6738 * requirement.
6739 */
6740 if (!intel_enable_rc6(dev)) {
6741 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
6742 return;
6743 }
6744
8a187455
PZ
6745 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
6746 pm_runtime_mark_last_busy(device);
6747 pm_runtime_use_autosuspend(device);
ba0239e0
PZ
6748
6749 pm_runtime_put_autosuspend(device);
8a187455
PZ
6750}
6751
6752void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
6753{
6754 struct drm_device *dev = dev_priv->dev;
6755 struct device *device = &dev->pdev->dev;
6756
6757 if (!HAS_RUNTIME_PM(dev))
6758 return;
6759
aeab0b5a
ID
6760 if (!intel_enable_rc6(dev))
6761 return;
6762
8a187455
PZ
6763 /* Make sure we're not suspended first. */
6764 pm_runtime_get_sync(device);
6765 pm_runtime_disable(device);
6766}
6767
1fa61106
ED
6768/* Set up chip specific power management-related functions */
6769void intel_init_pm(struct drm_device *dev)
6770{
6771 struct drm_i915_private *dev_priv = dev->dev_private;
6772
3a77c4c4 6773 if (HAS_FBC(dev)) {
40045465 6774 if (INTEL_INFO(dev)->gen >= 7) {
1fa61106 6775 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
40045465
VS
6776 dev_priv->display.enable_fbc = gen7_enable_fbc;
6777 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6778 } else if (INTEL_INFO(dev)->gen >= 5) {
6779 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6780 dev_priv->display.enable_fbc = ironlake_enable_fbc;
1fa61106
ED
6781 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6782 } else if (IS_GM45(dev)) {
6783 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6784 dev_priv->display.enable_fbc = g4x_enable_fbc;
6785 dev_priv->display.disable_fbc = g4x_disable_fbc;
40045465 6786 } else {
1fa61106
ED
6787 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6788 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6789 dev_priv->display.disable_fbc = i8xx_disable_fbc;
993495ae
VS
6790
6791 /* This value was pulled out of someone's hat */
6792 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
1fa61106 6793 }
1fa61106
ED
6794 }
6795
c921aba8
DV
6796 /* For cxsr */
6797 if (IS_PINEVIEW(dev))
6798 i915_pineview_get_mem_freq(dev);
6799 else if (IS_GEN5(dev))
6800 i915_ironlake_get_mem_freq(dev);
6801
1fa61106
ED
6802 /* For FIFO watermark updates */
6803 if (HAS_PCH_SPLIT(dev)) {
fa50ad61 6804 ilk_setup_wm_latency(dev);
53615a5e 6805
bd602544
VS
6806 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6807 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6808 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6809 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6810 dev_priv->display.update_wm = ilk_update_wm;
6811 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
6812 } else {
6813 DRM_DEBUG_KMS("Failed to read display plane latency. "
6814 "Disable CxSR\n");
6815 }
6816
6817 if (IS_GEN5(dev))
1fa61106 6818 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
bd602544 6819 else if (IS_GEN6(dev))
1fa61106 6820 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
bd602544 6821 else if (IS_IVYBRIDGE(dev))
1fa61106 6822 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
bd602544 6823 else if (IS_HASWELL(dev))
cad2a2d7 6824 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
bd602544 6825 else if (INTEL_INFO(dev)->gen == 8)
1020a5c2 6826 dev_priv->display.init_clock_gating = gen8_init_clock_gating;
a4565da8
VS
6827 } else if (IS_CHERRYVIEW(dev)) {
6828 dev_priv->display.update_wm = valleyview_update_wm;
6829 dev_priv->display.init_clock_gating =
6830 cherryview_init_clock_gating;
1fa61106
ED
6831 } else if (IS_VALLEYVIEW(dev)) {
6832 dev_priv->display.update_wm = valleyview_update_wm;
6833 dev_priv->display.init_clock_gating =
6834 valleyview_init_clock_gating;
1fa61106
ED
6835 } else if (IS_PINEVIEW(dev)) {
6836 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6837 dev_priv->is_ddr3,
6838 dev_priv->fsb_freq,
6839 dev_priv->mem_freq)) {
6840 DRM_INFO("failed to find known CxSR latency "
6841 "(found ddr%s fsb freq %d, mem freq %d), "
6842 "disabling CxSR\n",
6843 (dev_priv->is_ddr3 == 1) ? "3" : "2",
6844 dev_priv->fsb_freq, dev_priv->mem_freq);
6845 /* Disable CxSR and never update its watermark again */
5209b1f4 6846 intel_set_memory_cxsr(dev_priv, false);
1fa61106
ED
6847 dev_priv->display.update_wm = NULL;
6848 } else
6849 dev_priv->display.update_wm = pineview_update_wm;
6850 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
6851 } else if (IS_G4X(dev)) {
6852 dev_priv->display.update_wm = g4x_update_wm;
6853 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
6854 } else if (IS_GEN4(dev)) {
6855 dev_priv->display.update_wm = i965_update_wm;
6856 if (IS_CRESTLINE(dev))
6857 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
6858 else if (IS_BROADWATER(dev))
6859 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
6860 } else if (IS_GEN3(dev)) {
6861 dev_priv->display.update_wm = i9xx_update_wm;
6862 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6863 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
feb56b93
DV
6864 } else if (IS_GEN2(dev)) {
6865 if (INTEL_INFO(dev)->num_pipes == 1) {
6866 dev_priv->display.update_wm = i845_update_wm;
1fa61106 6867 dev_priv->display.get_fifo_size = i845_get_fifo_size;
feb56b93
DV
6868 } else {
6869 dev_priv->display.update_wm = i9xx_update_wm;
1fa61106 6870 dev_priv->display.get_fifo_size = i830_get_fifo_size;
feb56b93
DV
6871 }
6872
6873 if (IS_I85X(dev) || IS_I865G(dev))
6874 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
6875 else
6876 dev_priv->display.init_clock_gating = i830_init_clock_gating;
6877 } else {
6878 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
1fa61106
ED
6879 }
6880}
6881
42c0526c
BW
6882int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
6883{
4fc688ce 6884 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6885
6886 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6887 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
6888 return -EAGAIN;
6889 }
6890
6891 I915_WRITE(GEN6_PCODE_DATA, *val);
6892 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6893
6894 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6895 500)) {
6896 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
6897 return -ETIMEDOUT;
6898 }
6899
6900 *val = I915_READ(GEN6_PCODE_DATA);
6901 I915_WRITE(GEN6_PCODE_DATA, 0);
6902
6903 return 0;
6904}
6905
6906int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
6907{
4fc688ce 6908 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
42c0526c
BW
6909
6910 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6911 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
6912 return -EAGAIN;
6913 }
6914
6915 I915_WRITE(GEN6_PCODE_DATA, val);
6916 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6917
6918 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6919 500)) {
6920 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
6921 return -ETIMEDOUT;
6922 }
6923
6924 I915_WRITE(GEN6_PCODE_DATA, 0);
6925
6926 return 0;
6927}
a0e4e199 6928
2ec3815f 6929int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
855ba3be 6930{
07ab118b 6931 int div;
855ba3be 6932
07ab118b 6933 /* 4 x czclk */
2ec3815f 6934 switch (dev_priv->mem_freq) {
855ba3be 6935 case 800:
07ab118b 6936 div = 10;
855ba3be
JB
6937 break;
6938 case 1066:
07ab118b 6939 div = 12;
855ba3be
JB
6940 break;
6941 case 1333:
07ab118b 6942 div = 16;
855ba3be
JB
6943 break;
6944 default:
6945 return -1;
6946 }
6947
2ec3815f 6948 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
855ba3be
JB
6949}
6950
2ec3815f 6951int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
855ba3be 6952{
07ab118b 6953 int mul;
855ba3be 6954
07ab118b 6955 /* 4 x czclk */
2ec3815f 6956 switch (dev_priv->mem_freq) {
855ba3be 6957 case 800:
07ab118b 6958 mul = 10;
855ba3be
JB
6959 break;
6960 case 1066:
07ab118b 6961 mul = 12;
855ba3be
JB
6962 break;
6963 case 1333:
07ab118b 6964 mul = 16;
855ba3be
JB
6965 break;
6966 default:
6967 return -1;
6968 }
6969
2ec3815f 6970 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
855ba3be
JB
6971}
6972
f742a552 6973void intel_pm_setup(struct drm_device *dev)
907b28c5
CW
6974{
6975 struct drm_i915_private *dev_priv = dev->dev_private;
6976
f742a552
DV
6977 mutex_init(&dev_priv->rps.hw_lock);
6978
907b28c5
CW
6979 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
6980 intel_gen6_powersave_work);
5d584b2e 6981
33688d95 6982 dev_priv->pm.suspended = false;
5d584b2e 6983 dev_priv->pm.irqs_disabled = false;
907b28c5 6984}