]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/net/wireless/iwlwifi/pcie/trans.c
iwlwifi: remove unused IDI code stubs
[mirror_ubuntu-zesty-kernel.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
6468a01a 76#include "internal.h"
6238b008 77/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 78#include "dvm/commands.h"
0439bb62 79
c6f600fc 80#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 81 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
82 (~(1<<(trans_pcie)->cmd_queue)))
83
5a878bf6 84static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 85{
20d3b647 86 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 87 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1042db2a 88 struct device *dev = trans->dev;
c85eb619 89
5a878bf6 90 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
91
92 spin_lock_init(&rxq->lock);
c85eb619
EG
93
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
98 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
100 if (!rxq->bd)
101 goto err_bd;
c85eb619
EG
102
103 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
106 if (!rxq->rb_stts)
107 goto err_rb_stts;
c85eb619
EG
108
109 return 0;
110
111err_rb_stts:
a0f6b0a2 112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
20d3b647 113 rxq->bd, rxq->bd_dma);
c85eb619
EG
114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
5a878bf6 120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 121{
20d3b647 122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 124 int i;
c85eb619
EG
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
1042db2a 131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
20d3b647
JB
132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
790428b6 134 __free_pages(rxq->pool[i].page,
b2cf410c 135 trans_pcie->rx_page_order);
c85eb619
EG
136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
a0f6b0a2
EG
140}
141
fd656935 142static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
ab697a9f
EG
143 struct iwl_rx_queue *rxq)
144{
b2cf410c 145 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
146 u32 rb_size;
147 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 148 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 149
b2cf410c 150 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
1042db2a 156 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
157
158 /* Reset driver's Rx queue write index */
1042db2a 159 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
160
161 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
1042db2a 166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
1042db2a 177 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 186 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
187}
188
5a878bf6 189static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 190{
20d3b647 191 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6
EG
192 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
193
a0f6b0a2
EG
194 int i, err;
195 unsigned long flags;
196
197 if (!rxq->bd) {
5a878bf6 198 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
199 if (err)
200 return err;
201 }
202
203 spin_lock_irqsave(&rxq->lock, flags);
204 INIT_LIST_HEAD(&rxq->rx_free);
205 INIT_LIST_HEAD(&rxq->rx_used);
206
5a878bf6 207 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
208
209 for (i = 0; i < RX_QUEUE_SIZE; i++)
210 rxq->queue[i] = NULL;
211
212 /* Set us so that we have processed and used all buffers, but have
213 * not restocked the Rx queue with fresh buffers */
214 rxq->read = rxq->write = 0;
215 rxq->write_actual = 0;
216 rxq->free_count = 0;
217 spin_unlock_irqrestore(&rxq->lock, flags);
218
5a878bf6 219 iwlagn_rx_replenish(trans);
ab697a9f 220
fd656935 221 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 222
7b11488f 223 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 224 rxq->need_update = 1;
5a878bf6 225 iwl_rx_queue_update_write_ptr(trans, rxq);
7b11488f 226 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 227
c85eb619
EG
228 return 0;
229}
230
5a878bf6 231static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 232{
20d3b647 233 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 234 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2
EG
235 unsigned long flags;
236
237 /*if rxq->bd is NULL, it means that nothing has been allocated,
238 * exit now */
239 if (!rxq->bd) {
5a878bf6 240 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
241 return;
242 }
243
244 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 245 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
246 spin_unlock_irqrestore(&rxq->lock, flags);
247
1042db2a 248 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
249 rxq->bd, rxq->bd_dma);
250 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
251 rxq->bd = NULL;
252
253 if (rxq->rb_stts)
1042db2a 254 dma_free_coherent(trans->dev,
a0f6b0a2
EG
255 sizeof(struct iwl_rb_status),
256 rxq->rb_stts, rxq->rb_stts_dma);
257 else
5a878bf6 258 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
259 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
260 rxq->rb_stts = NULL;
261}
262
6d8f6eeb 263static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
264{
265
266 /* stop Rx DMA */
1042db2a
EG
267 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
268 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
20d3b647 269 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
c2c52e8b
EG
270}
271
20d3b647
JB
272static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
273 struct iwl_dma_ptr *ptr, size_t size)
02aca585
EG
274{
275 if (WARN_ON(ptr->addr))
276 return -EINVAL;
277
1042db2a 278 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
279 &ptr->dma, GFP_KERNEL);
280 if (!ptr->addr)
281 return -ENOMEM;
282 ptr->size = size;
283 return 0;
284}
285
20d3b647
JB
286static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
287 struct iwl_dma_ptr *ptr)
1359ca4f
EG
288{
289 if (unlikely(!ptr->addr))
290 return;
291
1042db2a 292 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
293 memset(ptr, 0, sizeof(*ptr));
294}
295
7c5ba4a8
JB
296static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
297{
298 struct iwl_tx_queue *txq = (void *)data;
e9d364de 299 struct iwl_queue *q = &txq->q;
7c5ba4a8
JB
300 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
301 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
f22d3328
EG
302 u32 scd_sram_addr = trans_pcie->scd_base_addr +
303 SCD_TX_STTS_MEM_LOWER_BOUND + (16 * txq->q.id);
304 u8 buf[16];
305 int i;
7c5ba4a8
JB
306
307 spin_lock(&txq->lock);
308 /* check if triggered erroneously */
309 if (txq->q.read_ptr == txq->q.write_ptr) {
310 spin_unlock(&txq->lock);
311 return;
312 }
313 spin_unlock(&txq->lock);
314
7c5ba4a8
JB
315 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
316 jiffies_to_msecs(trans_pcie->wd_timeout));
317 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
318 txq->q.read_ptr, txq->q.write_ptr);
7c5ba4a8 319
f22d3328
EG
320 iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
321
322 iwl_print_hex_error(trans, buf, sizeof(buf));
323
324 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
325 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
326 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
327
12af0468
EG
328 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
329 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
330 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
331 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
332 u32 tbl_dw =
333 iwl_read_targ_mem(trans,
334 trans_pcie->scd_base_addr +
335 SCD_TRANS_TBL_OFFSET_QUEUE(i));
336
337 if (i & 0x1)
338 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
339 else
340 tbl_dw = tbl_dw & 0x0000FFFF;
341
342 IWL_ERR(trans,
343 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
344 i, active ? "" : "in", fifo, tbl_dw,
345 iwl_read_prph(trans,
346 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
347 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
348 }
7c5ba4a8 349
e9d364de
EG
350 for (i = q->read_ptr; i != q->write_ptr;
351 i = iwl_queue_inc_wrap(i, q->n_bd)) {
352 struct iwl_tx_cmd *tx_cmd =
353 (struct iwl_tx_cmd *)txq->entries[i].cmd->payload;
354 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
355 get_unaligned_le32(&tx_cmd->scratch));
356 }
357
7c5ba4a8
JB
358 iwl_op_mode_nic_error(trans->op_mode);
359}
360
6d8f6eeb 361static int iwl_trans_txq_alloc(struct iwl_trans *trans,
20d3b647
JB
362 struct iwl_tx_queue *txq, int slots_num,
363 u32 txq_id)
02aca585 364{
20d3b647 365 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab9e212e 366 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585
EG
367 int i;
368
bf8440e6 369 if (WARN_ON(txq->entries || txq->tfds))
02aca585
EG
370 return -EINVAL;
371
7c5ba4a8
JB
372 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
373 (unsigned long)txq);
374 txq->trans_pcie = trans_pcie;
375
1359ca4f
EG
376 txq->q.n_window = slots_num;
377
bf8440e6
JB
378 txq->entries = kcalloc(slots_num,
379 sizeof(struct iwl_pcie_tx_queue_entry),
380 GFP_KERNEL);
02aca585 381
bf8440e6 382 if (!txq->entries)
02aca585
EG
383 goto error;
384
c6f600fc 385 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 386 for (i = 0; i < slots_num; i++) {
bf8440e6
JB
387 txq->entries[i].cmd =
388 kmalloc(sizeof(struct iwl_device_cmd),
389 GFP_KERNEL);
390 if (!txq->entries[i].cmd)
dfa2bdba
EG
391 goto error;
392 }
02aca585 393
02aca585
EG
394 /* Circular buffer of transmit frame descriptors (TFDs),
395 * shared with device */
1042db2a 396 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 397 &txq->q.dma_addr, GFP_KERNEL);
02aca585 398 if (!txq->tfds) {
6d8f6eeb 399 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
400 goto error;
401 }
402 txq->q.id = txq_id;
403
404 return 0;
405error:
bf8440e6 406 if (txq->entries && txq_id == trans_pcie->cmd_queue)
02aca585 407 for (i = 0; i < slots_num; i++)
bf8440e6
JB
408 kfree(txq->entries[i].cmd);
409 kfree(txq->entries);
410 txq->entries = NULL;
02aca585
EG
411
412 return -ENOMEM;
413
414}
415
6d8f6eeb 416static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
9eae88fa 417 int slots_num, u32 txq_id)
02aca585
EG
418{
419 int ret;
420
421 txq->need_update = 0;
02aca585 422
02aca585
EG
423 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
424 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
425 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
426
427 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 428 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
429 txq_id);
430 if (ret)
431 return ret;
432
015c15e1
JB
433 spin_lock_init(&txq->lock);
434
02aca585
EG
435 /*
436 * Tell nic where to find circular buffer of Tx Frame Descriptors for
437 * given Tx queue, and enable the DMA channel used for that queue.
438 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 439 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
440 txq->q.dma_addr >> 8);
441
442 return 0;
443}
444
c170b867
EG
445/**
446 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
447 */
6d8f6eeb 448static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 449{
8ad71bef
EG
450 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
451 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
c170b867 452 struct iwl_queue *q = &txq->q;
39644e9a 453 enum dma_data_direction dma_dir;
c170b867
EG
454
455 if (!q->n_bd)
456 return;
457
39644e9a
EG
458 /* In the command queue, all the TBs are mapped as BIDI
459 * so unmap them as such.
460 */
c6f600fc 461 if (txq_id == trans_pcie->cmd_queue)
39644e9a 462 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 463 else
39644e9a
EG
464 dma_dir = DMA_TO_DEVICE;
465
015c15e1 466 spin_lock_bh(&txq->lock);
c170b867 467 while (q->write_ptr != q->read_ptr) {
bc2529c3 468 iwl_txq_free_tfd(trans, txq, dma_dir);
c170b867
EG
469 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
470 }
015c15e1 471 spin_unlock_bh(&txq->lock);
c170b867
EG
472}
473
1359ca4f
EG
474/**
475 * iwl_tx_queue_free - Deallocate DMA queue.
476 * @txq: Transmit queue to deallocate.
477 *
478 * Empty queue by removing and destroying all BD's.
479 * Free all buffers.
480 * 0-fill, but do not free "txq" descriptor structure.
481 */
6d8f6eeb 482static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 483{
8ad71bef
EG
484 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
485 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1042db2a 486 struct device *dev = trans->dev;
1359ca4f 487 int i;
20d3b647 488
1359ca4f
EG
489 if (WARN_ON(!txq))
490 return;
491
6d8f6eeb 492 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
493
494 /* De-alloc array of command/tx buffers */
c6f600fc 495 if (txq_id == trans_pcie->cmd_queue)
96791422 496 for (i = 0; i < txq->q.n_window; i++) {
bf8440e6 497 kfree(txq->entries[i].cmd);
96791422
EG
498 kfree(txq->entries[i].copy_cmd);
499 }
1359ca4f
EG
500
501 /* De-alloc circular buffer of TFDs */
502 if (txq->q.n_bd) {
ab9e212e 503 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
504 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
505 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
506 }
507
bf8440e6
JB
508 kfree(txq->entries);
509 txq->entries = NULL;
1359ca4f 510
7c5ba4a8
JB
511 del_timer_sync(&txq->stuck_timer);
512
1359ca4f
EG
513 /* 0-fill queue descriptor structure */
514 memset(txq, 0, sizeof(*txq));
515}
516
517/**
518 * iwl_trans_tx_free - Free TXQ Context
519 *
520 * Destroy all TX DMA queues and structures
521 */
6d8f6eeb 522static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
523{
524 int txq_id;
8ad71bef 525 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
526
527 /* Tx queues */
8ad71bef 528 if (trans_pcie->txq) {
d6189124 529 for (txq_id = 0;
035f7ff2 530 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
6d8f6eeb 531 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
532 }
533
8ad71bef
EG
534 kfree(trans_pcie->txq);
535 trans_pcie->txq = NULL;
1359ca4f 536
9d6b2cb1 537 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 538
6d8f6eeb 539 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
540}
541
02aca585
EG
542/**
543 * iwl_trans_tx_alloc - allocate TX context
544 * Allocate all Tx DMA structures and initialize them
545 *
546 * @param priv
547 * @return error code
548 */
6d8f6eeb 549static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
550{
551 int ret;
552 int txq_id, slots_num;
8ad71bef 553 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 554
035f7ff2 555 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
556 sizeof(struct iwlagn_scd_bc_tbl);
557
02aca585
EG
558 /*It is not allowed to alloc twice, so warn when this happens.
559 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 560 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
561 ret = -EINVAL;
562 goto error;
563 }
564
6d8f6eeb 565 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 566 scd_bc_tbls_size);
02aca585 567 if (ret) {
6d8f6eeb 568 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
569 goto error;
570 }
571
572 /* Alloc keep-warm buffer */
9d6b2cb1 573 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 574 if (ret) {
6d8f6eeb 575 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
576 goto error;
577 }
578
035f7ff2 579 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
7f90dce1 580 sizeof(struct iwl_tx_queue), GFP_KERNEL);
8ad71bef 581 if (!trans_pcie->txq) {
6d8f6eeb 582 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
583 ret = ENOMEM;
584 goto error;
585 }
586
587 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 588 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 589 txq_id++) {
9ba1947a 590 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 591 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
592 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
593 slots_num, txq_id);
02aca585 594 if (ret) {
6d8f6eeb 595 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
596 goto error;
597 }
598 }
599
600 return 0;
601
602error:
ae2c30bf 603 iwl_trans_pcie_tx_free(trans);
02aca585
EG
604
605 return ret;
606}
6d8f6eeb 607static int iwl_tx_init(struct iwl_trans *trans)
02aca585 608{
20d3b647 609 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585
EG
610 int ret;
611 int txq_id, slots_num;
612 unsigned long flags;
613 bool alloc = false;
614
8ad71bef 615 if (!trans_pcie->txq) {
6d8f6eeb 616 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
617 if (ret)
618 goto error;
619 alloc = true;
620 }
621
7b11488f 622 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
623
624 /* Turn off all Tx DMA fifos */
1042db2a 625 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
626
627 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 628 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 629 trans_pcie->kw.dma >> 4);
02aca585 630
7b11488f 631 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
632
633 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 634 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 635 txq_id++) {
9ba1947a 636 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 637 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
638 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
639 slots_num, txq_id);
02aca585 640 if (ret) {
6d8f6eeb 641 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
642 goto error;
643 }
644 }
645
646 return 0;
647error:
648 /*Upon error, free only if we allocated something */
649 if (alloc)
ae2c30bf 650 iwl_trans_pcie_tx_free(trans);
02aca585
EG
651 return ret;
652}
653
3e10caeb 654static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
655{
656/*
657 * (for documentation purposes)
658 * to set power to V_AUX, do:
659
660 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 661 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
662 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
663 ~APMG_PS_CTRL_MSK_PWR_SRC);
664 */
665
1042db2a 666 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
667 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
668 ~APMG_PS_CTRL_MSK_PWR_SRC);
669}
670
af634bee
EG
671/* PCI registers */
672#define PCI_CFG_RETRY_TIMEOUT 0x041
673#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
674#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
675
676static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
677{
20d3b647 678 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
af634bee
EG
679 int pos;
680 u16 pci_lnk_ctl;
af634bee
EG
681
682 struct pci_dev *pci_dev = trans_pcie->pci_dev;
683
684 pos = pci_pcie_cap(pci_dev);
685 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
686 return pci_lnk_ctl;
687}
688
689static void iwl_apm_config(struct iwl_trans *trans)
690{
691 /*
692 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
693 * Check if BIOS (or OS) enabled L1-ASPM on this device.
694 * If so (likely), disable L0S, so device moves directly L0->L1;
695 * costs negligible amount of power savings.
696 * If not (unlikely), enable L0S, so there is at least some
697 * power savings, even without L1.
698 */
699 u16 lctl = iwl_pciexp_link_ctrl(trans);
700
701 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
702 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
703 /* L1-ASPM enabled; disable(!) L0S */
704 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
705 dev_printk(KERN_INFO, trans->dev,
706 "L1 Enabled; Disabling L0S\n");
707 } else {
708 /* L1-ASPM disabled; enable(!) L0S */
709 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
710 dev_printk(KERN_INFO, trans->dev,
711 "L1 Disabled; Enabling L0S\n");
712 }
f6d0e9be 713 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
714}
715
a6c684ee
EG
716/*
717 * Start up NIC's basic functionality after it has been reset
718 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
719 * NOTE: This does not load uCode nor start the embedded processor
720 */
721static int iwl_apm_init(struct iwl_trans *trans)
722{
83626404 723 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
724 int ret = 0;
725 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
726
727 /*
728 * Use "set_bit" below rather than "write", to preserve any hardware
729 * bits already set by default after reset.
730 */
731
732 /* Disable L0S exit timer (platform NMI Work/Around) */
733 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 734 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
735
736 /*
737 * Disable L0s without affecting L1;
738 * don't wait for ICH L0s (ICH bug W/A)
739 */
740 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 741 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
742
743 /* Set FH wait threshold to maximum (HW error during stress W/A) */
744 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
745
746 /*
747 * Enable HAP INTA (interrupt from management bus) to
748 * wake device's PCI Express link L1a -> L0s
749 */
750 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 751 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 752
af634bee 753 iwl_apm_config(trans);
a6c684ee
EG
754
755 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 756 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 757 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 758 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
759
760 /*
761 * Set "initialization complete" bit to move adapter from
762 * D0U* --> D0A* (powered-up active) state.
763 */
764 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
765
766 /*
767 * Wait for clock stabilization; once stabilized, access to
768 * device-internal resources is supported, e.g. iwl_write_prph()
769 * and accesses to uCode SRAM.
770 */
771 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
772 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
773 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
774 if (ret < 0) {
775 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
776 goto out;
777 }
778
779 /*
780 * Enable DMA clock and wait for it to stabilize.
781 *
782 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
783 * do not disable clocks. This preserves any hardware bits already
784 * set by default in "CLK_CTRL_REG" after reset.
785 */
786 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
787 udelay(20);
788
789 /* Disable L1-Active */
790 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
791 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
792
83626404 793 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
794
795out:
796 return ret;
797}
798
cc56feb2
EG
799static int iwl_apm_stop_master(struct iwl_trans *trans)
800{
801 int ret = 0;
802
803 /* stop device's busmaster DMA activity */
804 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
805
806 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
807 CSR_RESET_REG_FLAG_MASTER_DISABLED,
808 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
809 if (ret)
810 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
811
812 IWL_DEBUG_INFO(trans, "stop master\n");
813
814 return ret;
815}
816
817static void iwl_apm_stop(struct iwl_trans *trans)
818{
83626404 819 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
820 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
821
83626404 822 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
823
824 /* Stop device's DMA activity */
825 iwl_apm_stop_master(trans);
826
827 /* Reset the entire device */
828 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
829
830 udelay(10);
831
832 /*
833 * Clear "initialization complete" bit to move adapter from
834 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
835 */
836 iwl_clear_bit(trans, CSR_GP_CNTRL,
837 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
838}
839
6d8f6eeb 840static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 841{
7b11488f 842 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
843 unsigned long flags;
844
845 /* nic_init */
7b11488f 846 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 847 iwl_apm_init(trans);
392f8b78
EG
848
849 /* Set interrupt coalescing calibration timer to default (512 usecs) */
20d3b647 850 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 851
7b11488f 852 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 853
3e10caeb 854 iwl_set_pwr_vmain(trans);
392f8b78 855
ecdb975c 856 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
857
858 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 859 iwl_rx_init(trans);
392f8b78
EG
860
861 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 862 if (iwl_tx_init(trans))
392f8b78
EG
863 return -ENOMEM;
864
035f7ff2 865 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 866 /* enable shadow regs in HW */
20d3b647 867 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 868 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
869 }
870
392f8b78
EG
871 return 0;
872}
873
874#define HW_READY_TIMEOUT (50)
875
876/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 877static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
878{
879 int ret;
880
1042db2a 881 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 882 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
883
884 /* See if we got it */
1042db2a 885 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
886 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
887 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
888 HW_READY_TIMEOUT);
392f8b78 889
6d8f6eeb 890 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
891 return ret;
892}
893
894/* Note: returns standard 0/-ERROR code */
ebb7678d 895static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
896{
897 int ret;
289e5501 898 int t = 0;
392f8b78 899
6d8f6eeb 900 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 901
6d8f6eeb 902 ret = iwl_set_hw_ready(trans);
ebb7678d 903 /* If the card is ready, exit 0 */
392f8b78
EG
904 if (ret >= 0)
905 return 0;
906
907 /* If HW is not ready, prepare the conditions to check again */
1042db2a 908 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 909 CSR_HW_IF_CONFIG_REG_PREPARE);
392f8b78 910
289e5501
EG
911 do {
912 ret = iwl_set_hw_ready(trans);
913 if (ret >= 0)
914 return 0;
392f8b78 915
289e5501
EG
916 usleep_range(200, 1000);
917 t += 200;
918 } while (t < 150000);
392f8b78 919
392f8b78
EG
920 return ret;
921}
922
cf614297
EG
923/*
924 * ucode
925 */
6dfa8d01
DS
926static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
927 const struct fw_desc *section)
cf614297 928{
13df1aab 929 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
6dfa8d01
DS
930 dma_addr_t phy_addr = section->p_addr;
931 u32 byte_cnt = section->len;
932 u32 dst_addr = section->offset;
cf614297
EG
933 int ret;
934
13df1aab 935 trans_pcie->ucode_write_complete = false;
cf614297
EG
936
937 iwl_write_direct32(trans,
20d3b647
JB
938 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
939 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
940
941 iwl_write_direct32(trans,
20d3b647
JB
942 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
943 dst_addr);
cf614297
EG
944
945 iwl_write_direct32(trans,
946 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
947 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
948
949 iwl_write_direct32(trans,
20d3b647
JB
950 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
951 (iwl_get_dma_hi_addr(phy_addr)
952 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
953
954 iwl_write_direct32(trans,
20d3b647
JB
955 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
956 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
957 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
958 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
959
960 iwl_write_direct32(trans,
20d3b647
JB
961 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
962 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
963 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
964 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 965
6dfa8d01
DS
966 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
967 section_num);
13df1aab
JB
968 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
969 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 970 if (!ret) {
6dfa8d01
DS
971 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
972 section_num);
cf614297
EG
973 return -ETIMEDOUT;
974 }
975
976 return 0;
977}
978
0692fe41
JB
979static int iwl_load_given_ucode(struct iwl_trans *trans,
980 const struct fw_img *image)
cf614297
EG
981{
982 int ret = 0;
6dfa8d01 983 int i;
cf614297 984
6dfa8d01
DS
985 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
986 if (!image->sec[i].p_addr)
987 break;
cf614297 988
6dfa8d01
DS
989 ret = iwl_load_section(trans, i, &image->sec[i]);
990 if (ret)
991 return ret;
992 }
cf614297
EG
993
994 /* Remove all resets to allow NIC to operate */
995 iwl_write32(trans, CSR_RESET, 0);
996
997 return 0;
998}
999
0692fe41
JB
1000static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1001 const struct fw_img *fw)
392f8b78
EG
1002{
1003 int ret;
c9eec95c 1004 bool hw_rfkill;
392f8b78 1005
496bab39
JB
1006 /* This may fail if AMT took ownership of the device */
1007 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 1008 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
1009 return -EIO;
1010 }
1011
8c46bb70
EG
1012 iwl_enable_rfkill_int(trans);
1013
392f8b78 1014 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 1015 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1016 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8c46bb70 1017 if (hw_rfkill)
392f8b78 1018 return -ERFKILL;
392f8b78 1019
1042db2a 1020 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 1021
6d8f6eeb 1022 ret = iwl_nic_init(trans);
392f8b78 1023 if (ret) {
6d8f6eeb 1024 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
1025 return ret;
1026 }
1027
1028 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1029 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1030 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1031 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1032
1033 /* clear (again), then enable host interrupts */
1042db2a 1034 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1035 iwl_enable_interrupts(trans);
392f8b78
EG
1036
1037 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1038 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1039 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1040
cf614297 1041 /* Load the given image to the HW */
9441b85d 1042 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1043}
1044
b3c2ce13
EG
1045/*
1046 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
b3c2ce13 1047 */
6d8f6eeb 1048static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1049{
7b11488f
JB
1050 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1051 IWL_TRANS_GET_PCIE_TRANS(trans);
1052
1042db2a 1053 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1054}
1055
ed6a3803 1056static void iwl_tx_start(struct iwl_trans *trans)
b3c2ce13 1057{
9eae88fa 1058 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13 1059 u32 a;
b04db9ac 1060 int chan;
b3c2ce13
EG
1061 u32 reg_val;
1062
fc248615
EG
1063 /* make sure all queue are not stopped/used */
1064 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1065 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1066
83ed9015 1067 trans_pcie->scd_base_addr =
1042db2a 1068 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
105183b1 1069 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1070 /* reset conext data memory */
105183b1 1071 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1072 a += 4)
1042db2a 1073 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1074 /* reset tx status memory */
105183b1 1075 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1076 a += 4)
1042db2a 1077 iwl_write_targ_mem(trans, a, 0);
105183b1 1078 for (; a < trans_pcie->scd_base_addr +
1745e440 1079 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1080 trans->cfg->base_params->num_of_queues);
d6189124 1081 a += 4)
1042db2a 1082 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1083
1042db2a 1084 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1085 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13 1086
d012d04e
EG
1087 /* The chain extension of the SCD doesn't work well. This feature is
1088 * enabled by default by the HW, so we need to disable it manually.
1089 */
1090 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
1091
b04db9ac
EG
1092 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
1093 trans_pcie->cmd_fifo);
b3c2ce13 1094
fc248615
EG
1095 /* Activate all Tx DMA/FIFO channels */
1096 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1097
b3c2ce13
EG
1098 /* Enable DMA channel */
1099 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1042db2a 1100 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
fc248615
EG
1101 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1102 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
b3c2ce13
EG
1103
1104 /* Update FH chicken bits */
1042db2a
EG
1105 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1106 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
1107 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1108
b3c2ce13 1109 /* Enable L1-Active */
1042db2a 1110 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
20d3b647 1111 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b3c2ce13
EG
1112}
1113
ed6a3803
EG
1114static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1115{
1116 iwl_reset_ict(trans);
1117 iwl_tx_start(trans);
1118}
1119
c170b867
EG
1120/**
1121 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1122 */
6d8f6eeb 1123static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1124{
20d3b647 1125 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c2945f39 1126 int ch, txq_id, ret;
c170b867
EG
1127 unsigned long flags;
1128
1129 /* Turn off all Tx DMA fifos */
7b11488f 1130 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1131
6d8f6eeb 1132 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1133
1134 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1135 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1136 iwl_write_direct32(trans,
6d8f6eeb 1137 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1138 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
20d3b647 1139 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
c2945f39 1140 if (ret < 0)
20d3b647 1141 IWL_ERR(trans,
d6f1c316 1142 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
20d3b647
JB
1143 ch,
1144 iwl_read_direct32(trans,
1145 FH_TSSR_TX_STATUS_REG));
c170b867 1146 }
7b11488f 1147 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1148
8ad71bef 1149 if (!trans_pcie->txq) {
d6f1c316
JB
1150 IWL_WARN(trans,
1151 "Stopping tx queues that aren't allocated...\n");
c170b867
EG
1152 return 0;
1153 }
1154
1155 /* Unmap DMA from host system and free skb's */
035f7ff2 1156 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1157 txq_id++)
6d8f6eeb 1158 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
1159
1160 return 0;
1161}
1162
43e58856 1163static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 1164{
43e58856 1165 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
20d3b647 1166 unsigned long flags;
ae2c30bf 1167
43e58856 1168 /* tell the device to stop sending interrupts */
7b11488f 1169 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1170 iwl_disable_interrupts(trans);
7b11488f 1171 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1172
ab6cf8e8 1173 /* device going down, Stop using ICT table */
6d8f6eeb 1174 iwl_disable_ict(trans);
ab6cf8e8
EG
1175
1176 /*
1177 * If a HW restart happens during firmware loading,
1178 * then the firmware loading might call this function
1179 * and later it might be called again due to the
1180 * restart. So don't process again if the device is
1181 * already dead.
1182 */
83626404 1183 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb
EG
1184 iwl_trans_tx_stop(trans);
1185 iwl_trans_rx_stop(trans);
6379103e 1186
ab6cf8e8 1187 /* Power-down device's busmaster DMA clocks */
1042db2a 1188 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1189 APMG_CLK_VAL_DMA_CLK_RQT);
1190 udelay(5);
1191 }
1192
1193 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1194 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 1195 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1196
1197 /* Stop the device, and put it in low power state */
cc56feb2 1198 iwl_apm_stop(trans);
43e58856
EG
1199
1200 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1201 * Clean again the interrupt here
1202 */
7b11488f 1203 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1204 iwl_disable_interrupts(trans);
7b11488f 1205 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 1206
218733cf
EG
1207 iwl_enable_rfkill_int(trans);
1208
43e58856 1209 /* wait to make sure we flush pending tasklet*/
75595536 1210 synchronize_irq(trans_pcie->irq);
43e58856
EG
1211 tasklet_kill(&trans_pcie->irq_tasklet);
1212
1ee158d8
JB
1213 cancel_work_sync(&trans_pcie->rx_replenish);
1214
43e58856 1215 /* stop and reset the on-board processor */
1042db2a 1216 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1217
1218 /* clear all status bits */
1219 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1220 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1221 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1222 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
ab6cf8e8
EG
1223}
1224
2dd4f9f7
JB
1225static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1226{
1227 /* let the ucode operate on its own */
1228 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1229 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1230
1231 iwl_disable_interrupts(trans);
1232 iwl_clear_bit(trans, CSR_GP_CNTRL,
1233 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1234}
1235
e13c0c59 1236static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1237 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1238{
e13c0c59
EG
1239 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1240 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1241 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1242 struct iwl_cmd_meta *out_meta;
e13c0c59
EG
1243 struct iwl_tx_queue *txq;
1244 struct iwl_queue *q;
47c1b496
EG
1245 dma_addr_t phys_addr = 0;
1246 dma_addr_t txcmd_phys;
1247 dma_addr_t scratch_phys;
1248 u16 len, firstlen, secondlen;
1249 u8 wait_write_ptr = 0;
e13c0c59 1250 __le16 fc = hdr->frame_control;
47c1b496 1251 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1252 u16 __maybe_unused wifi_seq;
47c1b496 1253
8ad71bef 1254 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1255 q = &txq->q;
1256
9eae88fa
JB
1257 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1258 WARN_ON_ONCE(1);
1259 return -EINVAL;
1260 }
015c15e1 1261
9eae88fa 1262 spin_lock(&txq->lock);
631b84c5 1263
7bc057ff
EG
1264 /* In AGG mode, the index in the ring must correspond to the WiFi
1265 * sequence number. This is a HW requirements to help the SCD to parse
1266 * the BA.
1267 * Check here that the packets are in the right place on the ring.
1268 */
1269#ifdef CONFIG_IWLWIFI_DEBUG
1270 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1271 WARN_ONCE((iwl_read_prph(trans, SCD_AGGR_SEL) & BIT(txq_id)) &&
1272 ((wifi_seq & 0xff) != q->write_ptr),
1273 "Q: %d WiFi Seq %d tfdNum %d",
1274 txq_id, wifi_seq, q->write_ptr);
1275#endif
1276
47c1b496 1277 /* Set up driver data for this TFD */
bf8440e6
JB
1278 txq->entries[q->write_ptr].skb = skb;
1279 txq->entries[q->write_ptr].cmd = dev_cmd;
dfa2bdba
EG
1280
1281 dev_cmd->hdr.cmd = REPLY_TX;
20d3b647
JB
1282 dev_cmd->hdr.sequence =
1283 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1284 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1285
1286 /* Set up first empty entry in queue's array of Tx/cmd buffers */
bf8440e6 1287 out_meta = &txq->entries[q->write_ptr].meta;
47c1b496
EG
1288
1289 /*
1290 * Use the first empty entry in this queue's command buffer array
1291 * to contain the Tx command and MAC header concatenated together
1292 * (payload data will be in another buffer).
1293 * Size of this varies, due to varying MAC header length.
1294 * If end is not dword aligned, we'll have 2 extra bytes at the end
1295 * of the MAC header (device reads on dword boundaries).
1296 * We'll tell device about this padding later.
1297 */
1298 len = sizeof(struct iwl_tx_cmd) +
1299 sizeof(struct iwl_cmd_header) + hdr_len;
1300 firstlen = (len + 3) & ~3;
1301
1302 /* Tell NIC about any 2-byte padding after MAC header */
1303 if (firstlen != len)
1304 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1305
1306 /* Physical address of this Tx command's header (not MAC header!),
1307 * within command buffer array. */
1042db2a 1308 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1309 &dev_cmd->hdr, firstlen,
1310 DMA_BIDIRECTIONAL);
1042db2a 1311 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1312 goto out_err;
47c1b496
EG
1313 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1314 dma_unmap_len_set(out_meta, len, firstlen);
1315
1316 if (!ieee80211_has_morefrags(fc)) {
1317 txq->need_update = 1;
1318 } else {
1319 wait_write_ptr = 1;
1320 txq->need_update = 0;
1321 }
1322
1323 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1324 * if any (802.11 null frames have no payload). */
1325 secondlen = skb->len - hdr_len;
1326 if (secondlen > 0) {
1042db2a 1327 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1328 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1329 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1330 dma_unmap_single(trans->dev,
47c1b496
EG
1331 dma_unmap_addr(out_meta, mapping),
1332 dma_unmap_len(out_meta, len),
1333 DMA_BIDIRECTIONAL);
015c15e1 1334 goto out_err;
47c1b496
EG
1335 }
1336 }
1337
1338 /* Attach buffers to TFD */
e13c0c59 1339 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1340 if (secondlen > 0)
e13c0c59 1341 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
47c1b496
EG
1342 secondlen, 0);
1343
1344 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1345 offsetof(struct iwl_tx_cmd, scratch);
1346
1347 /* take back ownership of DMA buffer to enable update */
1042db2a 1348 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
20d3b647 1349 DMA_BIDIRECTIONAL);
47c1b496
EG
1350 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1351 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1352
e13c0c59 1353 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1354 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1355 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1356
1357 /* Set up entry for this TFD in Tx byte-count array */
96f1f05a 1358 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1359
1042db2a 1360 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
20d3b647 1361 DMA_BIDIRECTIONAL);
47c1b496 1362
6c1011e1 1363 trace_iwlwifi_dev_tx(trans->dev,
2c208890 1364 &txq->tfds[txq->q.write_ptr],
47c1b496
EG
1365 sizeof(struct iwl_tfd),
1366 &dev_cmd->hdr, firstlen,
1367 skb->data + hdr_len, secondlen);
1368
7c5ba4a8 1369 /* start timer if queue currently empty */
49a4fc20
EG
1370 if (txq->need_update && q->read_ptr == q->write_ptr &&
1371 trans_pcie->wd_timeout)
7c5ba4a8
JB
1372 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1373
47c1b496
EG
1374 /* Tell device the write index *just past* this latest filled TFD */
1375 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
e13c0c59
EG
1376 iwl_txq_update_write_ptr(trans, txq);
1377
47c1b496
EG
1378 /*
1379 * At this point the frame is "transmitted" successfully
1380 * and we will get a TX status notification eventually,
1381 * regardless of the value of ret. "ret" only indicates
1382 * whether or not we should update the write pointer.
1383 */
a0eaad71 1384 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1385 if (wait_write_ptr) {
1386 txq->need_update = 1;
e13c0c59 1387 iwl_txq_update_write_ptr(trans, txq);
47c1b496 1388 } else {
bada991b 1389 iwl_stop_queue(trans, txq);
47c1b496
EG
1390 }
1391 }
015c15e1 1392 spin_unlock(&txq->lock);
47c1b496 1393 return 0;
015c15e1
JB
1394 out_err:
1395 spin_unlock(&txq->lock);
1396 return -1;
47c1b496
EG
1397}
1398
57a1dc89 1399static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1400{
20d3b647 1401 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1402 int err;
c9eec95c 1403 bool hw_rfkill;
e6bb4c9c 1404
0c325769
EG
1405 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1406
57a1dc89
EG
1407 if (!trans_pcie->irq_requested) {
1408 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1409 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1410
57a1dc89 1411 iwl_alloc_isr_ict(trans);
e6bb4c9c 1412
75595536 1413 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
20d3b647 1414 DRV_NAME, trans);
57a1dc89
EG
1415 if (err) {
1416 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1417 trans_pcie->irq);
ebb7678d 1418 goto error;
57a1dc89
EG
1419 }
1420
1421 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1422 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1423 }
1424
ebb7678d
EG
1425 err = iwl_prepare_card_hw(trans);
1426 if (err) {
d6f1c316 1427 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
f057ac4e 1428 goto err_free_irq;
ebb7678d 1429 }
a6c684ee
EG
1430
1431 iwl_apm_init(trans);
1432
226c02ca
EG
1433 /* From now on, the op_mode will be kept updated about RF kill state */
1434 iwl_enable_rfkill_int(trans);
1435
8d425517 1436 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1437 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1438
ebb7678d
EG
1439 return err;
1440
f057ac4e 1441err_free_irq:
75595536 1442 free_irq(trans_pcie->irq, trans);
ebb7678d
EG
1443error:
1444 iwl_free_isr_ict(trans);
1445 tasklet_kill(&trans_pcie->irq_tasklet);
1446 return err;
e6bb4c9c
EG
1447}
1448
218733cf
EG
1449static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1450 bool op_mode_leaving)
cc56feb2 1451{
20d3b647 1452 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1453 bool hw_rfkill;
218733cf 1454 unsigned long flags;
d23f78e6 1455
cc56feb2
EG
1456 iwl_apm_stop(trans);
1457
218733cf
EG
1458 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1459 iwl_disable_interrupts(trans);
1460 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 1461
218733cf 1462 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
d23f78e6 1463
218733cf
EG
1464 if (!op_mode_leaving) {
1465 /*
1466 * Even if we stop the HW, we still want the RF kill
1467 * interrupt
1468 */
1469 iwl_enable_rfkill_int(trans);
1470
1471 /*
1472 * Check again since the RF kill state may have changed while
1473 * all the interrupts were disabled, in this case we couldn't
1474 * receive the RF kill interrupt and update the state in the
1475 * op_mode.
1476 */
1477 hw_rfkill = iwl_is_rfkill_set(trans);
1478 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1479 }
cc56feb2
EG
1480}
1481
9eae88fa
JB
1482static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1483 struct sk_buff_head *skbs)
464021ff 1484{
8ad71bef
EG
1485 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1486 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1487 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1488 int tfd_num = ssn & (txq->q.n_bd - 1);
464021ff 1489 int freed = 0;
a0eaad71 1490
015c15e1
JB
1491 spin_lock(&txq->lock);
1492
a0eaad71 1493 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1494 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1495 txq_id, txq->q.read_ptr, tfd_num, ssn);
464021ff 1496 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1497 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1498 iwl_wake_queue(trans, txq);
a0eaad71 1499 }
015c15e1
JB
1500
1501 spin_unlock(&txq->lock);
a0eaad71
EG
1502}
1503
03905495
EG
1504static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1505{
05f5b97e 1506 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1507}
1508
1509static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1510{
05f5b97e 1511 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1512}
1513
1514static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1515{
05f5b97e 1516 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1517}
1518
c6f600fc 1519static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1520 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1521{
1522 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1523
1524 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 1525 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
1526 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1527 trans_pcie->n_no_reclaim_cmds = 0;
1528 else
1529 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1530 if (trans_pcie->n_no_reclaim_cmds)
1531 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1532 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 1533
b2cf410c
JB
1534 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1535 if (trans_pcie->rx_buf_size_8k)
1536 trans_pcie->rx_page_order = get_order(8 * 1024);
1537 else
1538 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1539
1540 trans_pcie->wd_timeout =
1541 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1542
1543 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1544}
1545
d1ff5253 1546void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1547{
20d3b647 1548 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 1549
ae2c30bf
EG
1550 iwl_trans_pcie_tx_free(trans);
1551 iwl_trans_pcie_rx_free(trans);
6379103e 1552
57a1dc89 1553 if (trans_pcie->irq_requested == true) {
75595536 1554 free_irq(trans_pcie->irq, trans);
57a1dc89
EG
1555 iwl_free_isr_ict(trans);
1556 }
a42a1844
EG
1557
1558 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1559 iounmap(trans_pcie->hw_base);
a42a1844
EG
1560 pci_release_regions(trans_pcie->pci_dev);
1561 pci_disable_device(trans_pcie->pci_dev);
59c647b6 1562 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 1563
6d8f6eeb 1564 kfree(trans);
34c1b7ba
EG
1565}
1566
47107e84
DF
1567static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1568{
1569 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1570
1571 if (state)
01d651d4 1572 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1573 else
01d651d4 1574 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1575}
1576
c01a4047 1577#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1578static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1579{
57210f7c
EG
1580 return 0;
1581}
1582
1583static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1584{
c9eec95c 1585 bool hw_rfkill;
57210f7c 1586
8c46bb70
EG
1587 iwl_enable_rfkill_int(trans);
1588
8d425517 1589 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 1590 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 1591
8c46bb70 1592 if (!hw_rfkill)
8722c899
SG
1593 iwl_enable_interrupts(trans);
1594
57210f7c
EG
1595 return 0;
1596}
c01a4047 1597#endif /* CONFIG_PM_SLEEP */
57210f7c 1598
5f178cd2
EG
1599#define IWL_FLUSH_WAIT_MS 2000
1600
1601static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1602{
8ad71bef 1603 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5f178cd2
EG
1604 struct iwl_tx_queue *txq;
1605 struct iwl_queue *q;
1606 int cnt;
1607 unsigned long now = jiffies;
1608 int ret = 0;
1609
1610 /* waiting for all the tx frames complete might take a while */
035f7ff2 1611 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1612 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1613 continue;
8ad71bef 1614 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1615 q = &txq->q;
1616 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1617 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1618 msleep(1);
1619
1620 if (q->read_ptr != q->write_ptr) {
1621 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1622 ret = -ETIMEDOUT;
1623 break;
1624 }
1625 }
1626 return ret;
1627}
1628
ff620849
EG
1629static const char *get_fh_string(int cmd)
1630{
d9fb6465 1631#define IWL_CMD(x) case x: return #x
ff620849
EG
1632 switch (cmd) {
1633 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1634 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1635 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1636 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1637 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1638 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1639 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1640 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1641 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1642 default:
1643 return "UNKNOWN";
1644 }
d9fb6465 1645#undef IWL_CMD
ff620849
EG
1646}
1647
1648int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1649{
1650 int i;
1651#ifdef CONFIG_IWLWIFI_DEBUG
1652 int pos = 0;
1653 size_t bufsz = 0;
1654#endif
1655 static const u32 fh_tbl[] = {
1656 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1657 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1658 FH_RSCSR_CHNL0_WPTR,
1659 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1660 FH_MEM_RSSR_SHARED_CTRL_REG,
1661 FH_MEM_RSSR_RX_STATUS_REG,
1662 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1663 FH_TSSR_TX_STATUS_REG,
1664 FH_TSSR_TX_ERROR_REG
1665 };
1666#ifdef CONFIG_IWLWIFI_DEBUG
1667 if (display) {
1668 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1669 *buf = kmalloc(bufsz, GFP_KERNEL);
1670 if (!*buf)
1671 return -ENOMEM;
1672 pos += scnprintf(*buf + pos, bufsz - pos,
1673 "FH register values:\n");
1674 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1675 pos += scnprintf(*buf + pos, bufsz - pos,
1676 " %34s: 0X%08x\n",
1677 get_fh_string(fh_tbl[i]),
1042db2a 1678 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1679 }
1680 return pos;
1681 }
1682#endif
1683 IWL_ERR(trans, "FH register values:\n");
1684 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1685 IWL_ERR(trans, " %34s: 0X%08x\n",
1686 get_fh_string(fh_tbl[i]),
1042db2a 1687 iwl_read_direct32(trans, fh_tbl[i]));
ff620849
EG
1688 }
1689 return 0;
1690}
1691
1692static const char *get_csr_string(int cmd)
1693{
d9fb6465 1694#define IWL_CMD(x) case x: return #x
ff620849
EG
1695 switch (cmd) {
1696 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1697 IWL_CMD(CSR_INT_COALESCING);
1698 IWL_CMD(CSR_INT);
1699 IWL_CMD(CSR_INT_MASK);
1700 IWL_CMD(CSR_FH_INT_STATUS);
1701 IWL_CMD(CSR_GPIO_IN);
1702 IWL_CMD(CSR_RESET);
1703 IWL_CMD(CSR_GP_CNTRL);
1704 IWL_CMD(CSR_HW_REV);
1705 IWL_CMD(CSR_EEPROM_REG);
1706 IWL_CMD(CSR_EEPROM_GP);
1707 IWL_CMD(CSR_OTP_GP_REG);
1708 IWL_CMD(CSR_GIO_REG);
1709 IWL_CMD(CSR_GP_UCODE_REG);
1710 IWL_CMD(CSR_GP_DRIVER_REG);
1711 IWL_CMD(CSR_UCODE_DRV_GP1);
1712 IWL_CMD(CSR_UCODE_DRV_GP2);
1713 IWL_CMD(CSR_LED_REG);
1714 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1715 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1716 IWL_CMD(CSR_ANA_PLL_CFG);
1717 IWL_CMD(CSR_HW_REV_WA_REG);
1718 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1719 default:
1720 return "UNKNOWN";
1721 }
d9fb6465 1722#undef IWL_CMD
ff620849
EG
1723}
1724
1725void iwl_dump_csr(struct iwl_trans *trans)
1726{
1727 int i;
1728 static const u32 csr_tbl[] = {
1729 CSR_HW_IF_CONFIG_REG,
1730 CSR_INT_COALESCING,
1731 CSR_INT,
1732 CSR_INT_MASK,
1733 CSR_FH_INT_STATUS,
1734 CSR_GPIO_IN,
1735 CSR_RESET,
1736 CSR_GP_CNTRL,
1737 CSR_HW_REV,
1738 CSR_EEPROM_REG,
1739 CSR_EEPROM_GP,
1740 CSR_OTP_GP_REG,
1741 CSR_GIO_REG,
1742 CSR_GP_UCODE_REG,
1743 CSR_GP_DRIVER_REG,
1744 CSR_UCODE_DRV_GP1,
1745 CSR_UCODE_DRV_GP2,
1746 CSR_LED_REG,
1747 CSR_DRAM_INT_TBL_REG,
1748 CSR_GIO_CHICKEN_BITS,
1749 CSR_ANA_PLL_CFG,
1750 CSR_HW_REV_WA_REG,
1751 CSR_DBG_HPET_MEM_REG
1752 };
1753 IWL_ERR(trans, "CSR values:\n");
1754 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1755 "CSR_INT_PERIODIC_REG)\n");
1756 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1757 IWL_ERR(trans, " %25s: 0X%08x\n",
1758 get_csr_string(csr_tbl[i]),
1042db2a 1759 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1760 }
1761}
1762
87e5666c
EG
1763#ifdef CONFIG_IWLWIFI_DEBUGFS
1764/* create and remove of files */
1765#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1766 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1767 &iwl_dbgfs_##name##_ops)) \
9da987ac 1768 goto err; \
87e5666c
EG
1769} while (0)
1770
1771/* file operation */
1772#define DEBUGFS_READ_FUNC(name) \
1773static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1774 char __user *user_buf, \
1775 size_t count, loff_t *ppos);
1776
1777#define DEBUGFS_WRITE_FUNC(name) \
1778static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1779 const char __user *user_buf, \
1780 size_t count, loff_t *ppos);
1781
1782
87e5666c
EG
1783#define DEBUGFS_READ_FILE_OPS(name) \
1784 DEBUGFS_READ_FUNC(name); \
1785static const struct file_operations iwl_dbgfs_##name##_ops = { \
1786 .read = iwl_dbgfs_##name##_read, \
234e3405 1787 .open = simple_open, \
87e5666c
EG
1788 .llseek = generic_file_llseek, \
1789};
1790
16db88ba
EG
1791#define DEBUGFS_WRITE_FILE_OPS(name) \
1792 DEBUGFS_WRITE_FUNC(name); \
1793static const struct file_operations iwl_dbgfs_##name##_ops = { \
1794 .write = iwl_dbgfs_##name##_write, \
234e3405 1795 .open = simple_open, \
16db88ba
EG
1796 .llseek = generic_file_llseek, \
1797};
1798
87e5666c
EG
1799#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1800 DEBUGFS_READ_FUNC(name); \
1801 DEBUGFS_WRITE_FUNC(name); \
1802static const struct file_operations iwl_dbgfs_##name##_ops = { \
1803 .write = iwl_dbgfs_##name##_write, \
1804 .read = iwl_dbgfs_##name##_read, \
234e3405 1805 .open = simple_open, \
87e5666c
EG
1806 .llseek = generic_file_llseek, \
1807};
1808
87e5666c 1809static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1810 char __user *user_buf,
1811 size_t count, loff_t *ppos)
8ad71bef 1812{
5a878bf6 1813 struct iwl_trans *trans = file->private_data;
8ad71bef 1814 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1815 struct iwl_tx_queue *txq;
1816 struct iwl_queue *q;
1817 char *buf;
1818 int pos = 0;
1819 int cnt;
1820 int ret;
1745e440
WYG
1821 size_t bufsz;
1822
035f7ff2 1823 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1824
f9e75447 1825 if (!trans_pcie->txq)
87e5666c 1826 return -EAGAIN;
f9e75447 1827
87e5666c
EG
1828 buf = kzalloc(bufsz, GFP_KERNEL);
1829 if (!buf)
1830 return -ENOMEM;
1831
035f7ff2 1832 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1833 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1834 q = &txq->q;
1835 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1836 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1837 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1838 !!test_bit(cnt, trans_pcie->queue_used),
1839 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1840 }
1841 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1842 kfree(buf);
1843 return ret;
1844}
1845
1846static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1847 char __user *user_buf,
1848 size_t count, loff_t *ppos)
1849{
5a878bf6 1850 struct iwl_trans *trans = file->private_data;
20d3b647 1851 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
5a878bf6 1852 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1853 char buf[256];
1854 int pos = 0;
1855 const size_t bufsz = sizeof(buf);
1856
1857 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1858 rxq->read);
1859 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1860 rxq->write);
1861 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1862 rxq->free_count);
1863 if (rxq->rb_stts) {
1864 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1865 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1866 } else {
1867 pos += scnprintf(buf + pos, bufsz - pos,
1868 "closed_rb_num: Not Allocated\n");
1869 }
1870 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1871}
1872
1f7b6172
EG
1873static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1874 char __user *user_buf,
20d3b647
JB
1875 size_t count, loff_t *ppos)
1876{
1f7b6172 1877 struct iwl_trans *trans = file->private_data;
20d3b647 1878 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1879 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1880
1881 int pos = 0;
1882 char *buf;
1883 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1884 ssize_t ret;
1885
1886 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1887 if (!buf)
1f7b6172 1888 return -ENOMEM;
1f7b6172
EG
1889
1890 pos += scnprintf(buf + pos, bufsz - pos,
1891 "Interrupt Statistics Report:\n");
1892
1893 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1894 isr_stats->hw);
1895 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1896 isr_stats->sw);
1897 if (isr_stats->sw || isr_stats->hw) {
1898 pos += scnprintf(buf + pos, bufsz - pos,
1899 "\tLast Restarting Code: 0x%X\n",
1900 isr_stats->err_code);
1901 }
1902#ifdef CONFIG_IWLWIFI_DEBUG
1903 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1904 isr_stats->sch);
1905 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1906 isr_stats->alive);
1907#endif
1908 pos += scnprintf(buf + pos, bufsz - pos,
1909 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1910
1911 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1912 isr_stats->ctkill);
1913
1914 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1915 isr_stats->wakeup);
1916
1917 pos += scnprintf(buf + pos, bufsz - pos,
1918 "Rx command responses:\t\t %u\n", isr_stats->rx);
1919
1920 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1921 isr_stats->tx);
1922
1923 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1924 isr_stats->unhandled);
1925
1926 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1927 kfree(buf);
1928 return ret;
1929}
1930
1931static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1932 const char __user *user_buf,
1933 size_t count, loff_t *ppos)
1934{
1935 struct iwl_trans *trans = file->private_data;
20d3b647 1936 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1937 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1938
1939 char buf[8];
1940 int buf_size;
1941 u32 reset_flag;
1942
1943 memset(buf, 0, sizeof(buf));
1944 buf_size = min(count, sizeof(buf) - 1);
1945 if (copy_from_user(buf, user_buf, buf_size))
1946 return -EFAULT;
1947 if (sscanf(buf, "%x", &reset_flag) != 1)
1948 return -EFAULT;
1949 if (reset_flag == 0)
1950 memset(isr_stats, 0, sizeof(*isr_stats));
1951
1952 return count;
1953}
1954
16db88ba 1955static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1956 const char __user *user_buf,
1957 size_t count, loff_t *ppos)
16db88ba
EG
1958{
1959 struct iwl_trans *trans = file->private_data;
1960 char buf[8];
1961 int buf_size;
1962 int csr;
1963
1964 memset(buf, 0, sizeof(buf));
1965 buf_size = min(count, sizeof(buf) - 1);
1966 if (copy_from_user(buf, user_buf, buf_size))
1967 return -EFAULT;
1968 if (sscanf(buf, "%d", &csr) != 1)
1969 return -EFAULT;
1970
1971 iwl_dump_csr(trans);
1972
1973 return count;
1974}
1975
16db88ba 1976static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
1977 char __user *user_buf,
1978 size_t count, loff_t *ppos)
16db88ba
EG
1979{
1980 struct iwl_trans *trans = file->private_data;
1981 char *buf;
1982 int pos = 0;
1983 ssize_t ret = -EFAULT;
1984
1985 ret = pos = iwl_dump_fh(trans, &buf, true);
1986 if (buf) {
1987 ret = simple_read_from_buffer(user_buf,
1988 count, ppos, buf, pos);
1989 kfree(buf);
1990 }
1991
1992 return ret;
1993}
1994
48dffd39
JB
1995static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1996 const char __user *user_buf,
1997 size_t count, loff_t *ppos)
1998{
1999 struct iwl_trans *trans = file->private_data;
2000
2001 if (!trans->op_mode)
2002 return -EAGAIN;
2003
24172f39 2004 local_bh_disable();
48dffd39 2005 iwl_op_mode_nic_error(trans->op_mode);
24172f39 2006 local_bh_enable();
48dffd39
JB
2007
2008 return count;
2009}
2010
1f7b6172 2011DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2012DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2013DEBUGFS_READ_FILE_OPS(rx_queue);
2014DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2015DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2016DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2017
2018/*
2019 * Create the debugfs files and directories
2020 *
2021 */
2022static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 2023 struct dentry *dir)
87e5666c 2024{
87e5666c
EG
2025 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2026 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2027 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2028 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2029 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2030 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c 2031 return 0;
9da987ac
MV
2032
2033err:
2034 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2035 return -ENOMEM;
87e5666c
EG
2036}
2037#else
2038static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
2039 struct dentry *dir)
2040{
2041 return 0;
2042}
87e5666c
EG
2043#endif /*CONFIG_IWLWIFI_DEBUGFS */
2044
d1ff5253 2045static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2046 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2047 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2048 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2049 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2050 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2051
2dd4f9f7
JB
2052 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2053
e6bb4c9c 2054 .send_cmd = iwl_trans_pcie_send_cmd,
c85eb619 2055
e6bb4c9c 2056 .tx = iwl_trans_pcie_tx,
a0eaad71 2057 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2058
d0624be6 2059 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 2060 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 2061
87e5666c 2062 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2
EG
2063
2064 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2065
c01a4047 2066#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2067 .suspend = iwl_trans_pcie_suspend,
2068 .resume = iwl_trans_pcie_resume,
c01a4047 2069#endif
03905495
EG
2070 .write8 = iwl_trans_pcie_write8,
2071 .write32 = iwl_trans_pcie_write32,
2072 .read32 = iwl_trans_pcie_read32,
c6f600fc 2073 .configure = iwl_trans_pcie_configure,
47107e84 2074 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2075};
a42a1844 2076
87ce05a2 2077struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2078 const struct pci_device_id *ent,
2079 const struct iwl_cfg *cfg)
a42a1844 2080{
a42a1844
EG
2081 struct iwl_trans_pcie *trans_pcie;
2082 struct iwl_trans *trans;
2083 u16 pci_cmd;
2084 int err;
2085
2086 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 2087 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
a42a1844
EG
2088
2089 if (WARN_ON(!trans))
2090 return NULL;
2091
2092 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2093
2094 trans->ops = &trans_ops_pcie;
035f7ff2 2095 trans->cfg = cfg;
a42a1844 2096 trans_pcie->trans = trans;
7b11488f 2097 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2098 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2099
2100 /* W/A - seems to solve weird behavior. We need to remove this if we
2101 * don't want to stay in L1 all the time. This wastes a lot of power */
2102 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
20d3b647 2103 PCIE_LINK_STATE_CLKPM);
a42a1844
EG
2104
2105 if (pci_enable_device(pdev)) {
2106 err = -ENODEV;
2107 goto out_no_pci;
2108 }
2109
2110 pci_set_master(pdev);
2111
2112 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2113 if (!err)
2114 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2115 if (err) {
2116 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2117 if (!err)
2118 err = pci_set_consistent_dma_mask(pdev,
20d3b647 2119 DMA_BIT_MASK(32));
a42a1844
EG
2120 /* both attempts failed: */
2121 if (err) {
2122 dev_printk(KERN_ERR, &pdev->dev,
2123 "No suitable DMA available.\n");
2124 goto out_pci_disable_device;
2125 }
2126 }
2127
2128 err = pci_request_regions(pdev, DRV_NAME);
2129 if (err) {
d6f1c316
JB
2130 dev_printk(KERN_ERR, &pdev->dev,
2131 "pci_request_regions failed\n");
a42a1844
EG
2132 goto out_pci_disable_device;
2133 }
2134
05f5b97e 2135 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2136 if (!trans_pcie->hw_base) {
d6f1c316 2137 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
2138 err = -ENODEV;
2139 goto out_pci_release_regions;
2140 }
2141
a42a1844 2142 dev_printk(KERN_INFO, &pdev->dev,
20d3b647
JB
2143 "pci_resource_len = 0x%08llx\n",
2144 (unsigned long long) pci_resource_len(pdev, 0));
a42a1844 2145 dev_printk(KERN_INFO, &pdev->dev,
20d3b647 2146 "pci_resource_base = %p\n", trans_pcie->hw_base);
a42a1844
EG
2147
2148 dev_printk(KERN_INFO, &pdev->dev,
20d3b647 2149 "HW Revision ID = 0x%X\n", pdev->revision);
a42a1844
EG
2150
2151 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2152 * PCI Tx retries from interfering with C3 CPU state */
2153 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2154
2155 err = pci_enable_msi(pdev);
2156 if (err)
2157 dev_printk(KERN_ERR, &pdev->dev,
d6f1c316 2158 "pci_enable_msi failed(0X%x)\n", err);
a42a1844
EG
2159
2160 trans->dev = &pdev->dev;
75595536 2161 trans_pcie->irq = pdev->irq;
a42a1844 2162 trans_pcie->pci_dev = pdev;
08079a49 2163 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2164 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2165 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2166 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844
EG
2167
2168 /* TODO: Move this away, not needed if not MSI */
2169 /* enable rfkill interrupt: hw bug w/a */
2170 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2171 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2172 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2173 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2174 }
2175
69a10b29
MV
2176 /* Initialize the wait queue for commands */
2177 init_waitqueue_head(&trans->wait_command_queue);
8b5bed90 2178 spin_lock_init(&trans->reg_lock);
69a10b29 2179
3ec45882
JB
2180 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2181 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
2182
2183 trans->dev_cmd_headroom = 0;
2184 trans->dev_cmd_pool =
3ec45882 2185 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
2186 sizeof(struct iwl_device_cmd)
2187 + trans->dev_cmd_headroom,
2188 sizeof(void *),
2189 SLAB_HWCACHE_ALIGN,
2190 NULL);
2191
2192 if (!trans->dev_cmd_pool)
2193 goto out_pci_disable_msi;
2194
a42a1844
EG
2195 return trans;
2196
59c647b6
EG
2197out_pci_disable_msi:
2198 pci_disable_msi(pdev);
a42a1844
EG
2199out_pci_release_regions:
2200 pci_release_regions(pdev);
2201out_pci_disable_device:
2202 pci_disable_device(pdev);
2203out_no_pci:
2204 kfree(trans);
2205 return NULL;
2206}