]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/pci/pci.c
PCI: Introduce platform_pci_power_manageable function
[mirror_ubuntu-bionic-kernel.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
1da177e4
LT
15#include <linux/module.h>
16#include <linux/spinlock.h>
4e57b681 17#include <linux/string.h>
229f5afd 18#include <linux/log2.h>
7d715a6c 19#include <linux/pci-aspm.h>
1da177e4 20#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 21#include "pci.h"
1da177e4 22
ffadcc2f 23unsigned int pci_pm_d3_delay = 10;
1da177e4 24
32a2eea7
JG
25#ifdef CONFIG_PCI_DOMAINS
26int pci_domains_supported = 1;
27#endif
28
4516a618
AN
29#define DEFAULT_CARDBUS_IO_SIZE (256)
30#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
31/* pci=cbmemsize=nnM,cbiosize=nn can override this */
32unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
33unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
34
1da177e4
LT
35/**
36 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
37 * @bus: pointer to PCI bus structure to search
38 *
39 * Given a PCI bus, returns the highest PCI bus number present in the set
40 * including the given PCI bus and its list of child PCI buses.
41 */
96bde06a 42unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
43{
44 struct list_head *tmp;
45 unsigned char max, n;
46
b82db5ce 47 max = bus->subordinate;
1da177e4
LT
48 list_for_each(tmp, &bus->children) {
49 n = pci_bus_max_busnr(pci_bus_b(tmp));
50 if(n > max)
51 max = n;
52 }
53 return max;
54}
b82db5ce 55EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 56
b82db5ce 57#if 0
1da177e4
LT
58/**
59 * pci_max_busnr - returns maximum PCI bus number
60 *
61 * Returns the highest PCI bus number present in the system global list of
62 * PCI buses.
63 */
64unsigned char __devinit
65pci_max_busnr(void)
66{
67 struct pci_bus *bus = NULL;
68 unsigned char max, n;
69
70 max = 0;
71 while ((bus = pci_find_next_bus(bus)) != NULL) {
72 n = pci_bus_max_busnr(bus);
73 if(n > max)
74 max = n;
75 }
76 return max;
77}
78
54c762fe
AB
79#endif /* 0 */
80
687d5fe3
ME
81#define PCI_FIND_CAP_TTL 48
82
83static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
84 u8 pos, int cap, int *ttl)
24a4e377
RD
85{
86 u8 id;
24a4e377 87
687d5fe3 88 while ((*ttl)--) {
24a4e377
RD
89 pci_bus_read_config_byte(bus, devfn, pos, &pos);
90 if (pos < 0x40)
91 break;
92 pos &= ~3;
93 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
94 &id);
95 if (id == 0xff)
96 break;
97 if (id == cap)
98 return pos;
99 pos += PCI_CAP_LIST_NEXT;
100 }
101 return 0;
102}
103
687d5fe3
ME
104static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
105 u8 pos, int cap)
106{
107 int ttl = PCI_FIND_CAP_TTL;
108
109 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
110}
111
24a4e377
RD
112int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
113{
114 return __pci_find_next_cap(dev->bus, dev->devfn,
115 pos + PCI_CAP_LIST_NEXT, cap);
116}
117EXPORT_SYMBOL_GPL(pci_find_next_capability);
118
d3bac118
ME
119static int __pci_bus_find_cap_start(struct pci_bus *bus,
120 unsigned int devfn, u8 hdr_type)
1da177e4
LT
121{
122 u16 status;
1da177e4
LT
123
124 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
125 if (!(status & PCI_STATUS_CAP_LIST))
126 return 0;
127
128 switch (hdr_type) {
129 case PCI_HEADER_TYPE_NORMAL:
130 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 131 return PCI_CAPABILITY_LIST;
1da177e4 132 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 133 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
134 default:
135 return 0;
136 }
d3bac118
ME
137
138 return 0;
1da177e4
LT
139}
140
141/**
142 * pci_find_capability - query for devices' capabilities
143 * @dev: PCI device to query
144 * @cap: capability code
145 *
146 * Tell if a device supports a given PCI capability.
147 * Returns the address of the requested capability structure within the
148 * device's PCI configuration space or 0 in case the device does not
149 * support it. Possible values for @cap:
150 *
151 * %PCI_CAP_ID_PM Power Management
152 * %PCI_CAP_ID_AGP Accelerated Graphics Port
153 * %PCI_CAP_ID_VPD Vital Product Data
154 * %PCI_CAP_ID_SLOTID Slot Identification
155 * %PCI_CAP_ID_MSI Message Signalled Interrupts
156 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
157 * %PCI_CAP_ID_PCIX PCI-X
158 * %PCI_CAP_ID_EXP PCI Express
159 */
160int pci_find_capability(struct pci_dev *dev, int cap)
161{
d3bac118
ME
162 int pos;
163
164 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
165 if (pos)
166 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
167
168 return pos;
1da177e4
LT
169}
170
171/**
172 * pci_bus_find_capability - query for devices' capabilities
173 * @bus: the PCI bus to query
174 * @devfn: PCI device to query
175 * @cap: capability code
176 *
177 * Like pci_find_capability() but works for pci devices that do not have a
178 * pci_dev structure set up yet.
179 *
180 * Returns the address of the requested capability structure within the
181 * device's PCI configuration space or 0 in case the device does not
182 * support it.
183 */
184int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
185{
d3bac118 186 int pos;
1da177e4
LT
187 u8 hdr_type;
188
189 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
190
d3bac118
ME
191 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
192 if (pos)
193 pos = __pci_find_next_cap(bus, devfn, pos, cap);
194
195 return pos;
1da177e4
LT
196}
197
198/**
199 * pci_find_ext_capability - Find an extended capability
200 * @dev: PCI device to query
201 * @cap: capability code
202 *
203 * Returns the address of the requested extended capability structure
204 * within the device's PCI configuration space or 0 if the device does
205 * not support it. Possible values for @cap:
206 *
207 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
208 * %PCI_EXT_CAP_ID_VC Virtual Channel
209 * %PCI_EXT_CAP_ID_DSN Device Serial Number
210 * %PCI_EXT_CAP_ID_PWR Power Budgeting
211 */
212int pci_find_ext_capability(struct pci_dev *dev, int cap)
213{
214 u32 header;
215 int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
216 int pos = 0x100;
217
218 if (dev->cfg_size <= 256)
219 return 0;
220
221 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
222 return 0;
223
224 /*
225 * If we have no capabilities, this is indicated by cap ID,
226 * cap version and next pointer all being 0.
227 */
228 if (header == 0)
229 return 0;
230
231 while (ttl-- > 0) {
232 if (PCI_EXT_CAP_ID(header) == cap)
233 return pos;
234
235 pos = PCI_EXT_CAP_NEXT(header);
236 if (pos < 0x100)
237 break;
238
239 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
240 break;
241 }
242
243 return 0;
244}
3a720d72 245EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 246
687d5fe3
ME
247static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
248{
249 int rc, ttl = PCI_FIND_CAP_TTL;
250 u8 cap, mask;
251
252 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
253 mask = HT_3BIT_CAP_MASK;
254 else
255 mask = HT_5BIT_CAP_MASK;
256
257 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
258 PCI_CAP_ID_HT, &ttl);
259 while (pos) {
260 rc = pci_read_config_byte(dev, pos + 3, &cap);
261 if (rc != PCIBIOS_SUCCESSFUL)
262 return 0;
263
264 if ((cap & mask) == ht_cap)
265 return pos;
266
47a4d5be
BG
267 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
268 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
269 PCI_CAP_ID_HT, &ttl);
270 }
271
272 return 0;
273}
274/**
275 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
276 * @dev: PCI device to query
277 * @pos: Position from which to continue searching
278 * @ht_cap: Hypertransport capability code
279 *
280 * To be used in conjunction with pci_find_ht_capability() to search for
281 * all capabilities matching @ht_cap. @pos should always be a value returned
282 * from pci_find_ht_capability().
283 *
284 * NB. To be 100% safe against broken PCI devices, the caller should take
285 * steps to avoid an infinite loop.
286 */
287int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
288{
289 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
290}
291EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
292
293/**
294 * pci_find_ht_capability - query a device's Hypertransport capabilities
295 * @dev: PCI device to query
296 * @ht_cap: Hypertransport capability code
297 *
298 * Tell if a device supports a given Hypertransport capability.
299 * Returns an address within the device's PCI configuration space
300 * or 0 in case the device does not support the request capability.
301 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
302 * which has a Hypertransport capability matching @ht_cap.
303 */
304int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
305{
306 int pos;
307
308 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
309 if (pos)
310 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
311
312 return pos;
313}
314EXPORT_SYMBOL_GPL(pci_find_ht_capability);
315
1da177e4
LT
316/**
317 * pci_find_parent_resource - return resource region of parent bus of given region
318 * @dev: PCI device structure contains resources to be searched
319 * @res: child resource record for which parent is sought
320 *
321 * For given resource region of given device, return the resource
322 * region of parent bus the given region is contained in or where
323 * it should be allocated from.
324 */
325struct resource *
326pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
327{
328 const struct pci_bus *bus = dev->bus;
329 int i;
330 struct resource *best = NULL;
331
332 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
333 struct resource *r = bus->resource[i];
334 if (!r)
335 continue;
336 if (res->start && !(res->start >= r->start && res->end <= r->end))
337 continue; /* Not contained */
338 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
339 continue; /* Wrong type */
340 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
341 return r; /* Exact match */
342 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
343 best = r; /* Approximating prefetchable by non-prefetchable */
344 }
345 return best;
346}
347
064b53db
JL
348/**
349 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
350 * @dev: PCI device to have its BARs restored
351 *
352 * Restore the BAR values for a given device, so as to make it
353 * accessible by its driver.
354 */
ad668599 355static void
064b53db
JL
356pci_restore_bars(struct pci_dev *dev)
357{
358 int i, numres;
359
360 switch (dev->hdr_type) {
361 case PCI_HEADER_TYPE_NORMAL:
362 numres = 6;
363 break;
364 case PCI_HEADER_TYPE_BRIDGE:
365 numres = 2;
366 break;
367 case PCI_HEADER_TYPE_CARDBUS:
368 numres = 1;
369 break;
370 default:
371 /* Should never get here, but just in case... */
372 return;
373 }
374
375 for (i = 0; i < numres; i ++)
376 pci_update_resource(dev, &dev->resource[i], i);
377}
378
961d9120
RW
379static struct pci_platform_pm_ops *pci_platform_pm;
380
381int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
382{
383 if (!ops->is_manageable || !ops->set_state || !ops->choose_state)
384 return -EINVAL;
385 pci_platform_pm = ops;
386 return 0;
387}
388
389static inline bool platform_pci_power_manageable(struct pci_dev *dev)
390{
391 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
392}
393
394static inline int platform_pci_set_power_state(struct pci_dev *dev,
395 pci_power_t t)
396{
397 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
398}
399
400static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
401{
402 return pci_platform_pm ?
403 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
404}
8f7020d3 405
1da177e4
LT
406/**
407 * pci_set_power_state - Set the power state of a PCI device
408 * @dev: PCI device to be suspended
409 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
410 *
411 * Transition a device to a new power state, using the Power Management
412 * Capabilities in the device's config space.
413 *
414 * RETURN VALUE:
415 * -EINVAL if trying to enter a lower state than we're already in.
416 * 0 if we're already in the requested state.
417 * -EIO if device does not support PCI PM.
418 * 0 if we can successfully change the power state.
419 */
1da177e4
LT
420int
421pci_set_power_state(struct pci_dev *dev, pci_power_t state)
422{
064b53db 423 int pm, need_restore = 0;
1da177e4
LT
424 u16 pmcsr, pmc;
425
426 /* bound the state we're entering */
427 if (state > PCI_D3hot)
428 state = PCI_D3hot;
429
e36c455c
PM
430 /*
431 * If the device or the parent bridge can't support PCI PM, ignore
432 * the request if we're doing anything besides putting it into D0
433 * (which would only happen on boot).
434 */
435 if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
436 return 0;
437
cca03dec
AL
438 /* find PCI PM capability in list */
439 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
440
441 /* abort if the device doesn't support PM capabilities */
442 if (!pm)
443 return -EIO;
444
1da177e4
LT
445 /* Validate current state:
446 * Can enter D0 from any state, but if we can only go deeper
447 * to sleep if we're already in a low power state
448 */
02669492 449 if (state != PCI_D0 && dev->current_state > state) {
80ccba11
BH
450 dev_err(&dev->dev, "invalid power transition "
451 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 452 return -EINVAL;
02669492 453 } else if (dev->current_state == state)
1da177e4
LT
454 return 0; /* we're already there */
455
ffadcc2f 456
1da177e4 457 pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
3fe9d19f 458 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
80ccba11
BH
459 dev_printk(KERN_DEBUG, &dev->dev, "unsupported PM cap regs "
460 "version (%u)\n", pmc & PCI_PM_CAP_VER_MASK);
1da177e4
LT
461 return -EIO;
462 }
463
464 /* check if this device supports the desired state */
3fe9d19f
DR
465 if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
466 return -EIO;
467 else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
468 return -EIO;
1da177e4 469
064b53db
JL
470 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
471
32a36585 472 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
473 * This doesn't affect PME_Status, disables PME_En, and
474 * sets PowerState to 0.
475 */
32a36585 476 switch (dev->current_state) {
d3535fbb
JL
477 case PCI_D0:
478 case PCI_D1:
479 case PCI_D2:
480 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
481 pmcsr |= state;
482 break;
32a36585
JL
483 case PCI_UNKNOWN: /* Boot-up */
484 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
485 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
064b53db 486 need_restore = 1;
32a36585 487 /* Fall-through: force to D0 */
32a36585 488 default:
d3535fbb 489 pmcsr = 0;
32a36585 490 break;
1da177e4
LT
491 }
492
493 /* enter specified state */
494 pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
495
496 /* Mandatory power management transition delays */
497 /* see PCI PM 1.1 5.6.1 table 18 */
498 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
ffadcc2f 499 msleep(pci_pm_d3_delay);
1da177e4
LT
500 else if (state == PCI_D2 || dev->current_state == PCI_D2)
501 udelay(200);
1da177e4 502
b913100d
DSL
503 /*
504 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
d6e05edc 505 * Firmware method after native method ?
b913100d 506 */
961d9120 507 platform_pci_set_power_state(dev, state);
b913100d
DSL
508
509 dev->current_state = state;
064b53db
JL
510
511 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
512 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
513 * from D3hot to D0 _may_ perform an internal reset, thereby
514 * going to "D0 Uninitialized" rather than "D0 Initialized".
515 * For example, at least some versions of the 3c905B and the
516 * 3c556B exhibit this behaviour.
517 *
518 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
519 * devices in a D3hot state at boot. Consequently, we need to
520 * restore at least the BARs so that the device will be
521 * accessible to its driver.
522 */
523 if (need_restore)
524 pci_restore_bars(dev);
525
7d715a6c
SL
526 if (dev->bus->self)
527 pcie_aspm_pm_state_change(dev->bus->self);
528
1da177e4
LT
529 return 0;
530}
531
532/**
533 * pci_choose_state - Choose the power state of a PCI device
534 * @dev: PCI device to be suspended
535 * @state: target sleep state for the whole system. This is the value
536 * that is passed to suspend() function.
537 *
538 * Returns PCI power state suitable for given device and given system
539 * message.
540 */
541
542pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
543{
ab826ca4 544 pci_power_t ret;
0f64474b 545
1da177e4
LT
546 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
547 return PCI_D0;
548
961d9120
RW
549 ret = platform_pci_choose_state(dev);
550 if (ret != PCI_POWER_ERROR)
551 return ret;
ca078bae
PM
552
553 switch (state.event) {
554 case PM_EVENT_ON:
555 return PCI_D0;
556 case PM_EVENT_FREEZE:
b887d2e6
DB
557 case PM_EVENT_PRETHAW:
558 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 559 case PM_EVENT_SUSPEND:
3a2d5b70 560 case PM_EVENT_HIBERNATE:
ca078bae 561 return PCI_D3hot;
1da177e4 562 default:
80ccba11
BH
563 dev_info(&dev->dev, "unrecognized suspend event %d\n",
564 state.event);
1da177e4
LT
565 BUG();
566 }
567 return PCI_D0;
568}
569
570EXPORT_SYMBOL(pci_choose_state);
571
b56a5a23
MT
572static int pci_save_pcie_state(struct pci_dev *dev)
573{
574 int pos, i = 0;
575 struct pci_cap_saved_state *save_state;
576 u16 *cap;
017fc480 577 int found = 0;
b56a5a23
MT
578
579 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
580 if (pos <= 0)
581 return 0;
582
9f35575d
EB
583 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
584 if (!save_state)
585 save_state = kzalloc(sizeof(*save_state) + sizeof(u16) * 4, GFP_KERNEL);
017fc480
SL
586 else
587 found = 1;
b56a5a23 588 if (!save_state) {
80ccba11 589 dev_err(&dev->dev, "out of memory in pci_save_pcie_state\n");
b56a5a23
MT
590 return -ENOMEM;
591 }
592 cap = (u16 *)&save_state->data[0];
593
594 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
595 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
596 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
597 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
ec0a3a27 598 save_state->cap_nr = PCI_CAP_ID_EXP;
017fc480
SL
599 if (!found)
600 pci_add_saved_cap(dev, save_state);
b56a5a23
MT
601 return 0;
602}
603
604static void pci_restore_pcie_state(struct pci_dev *dev)
605{
606 int i = 0, pos;
607 struct pci_cap_saved_state *save_state;
608 u16 *cap;
609
610 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
611 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
612 if (!save_state || pos <= 0)
613 return;
614 cap = (u16 *)&save_state->data[0];
615
616 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
617 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
618 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
619 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
b56a5a23
MT
620}
621
cc692a5f
SH
622
623static int pci_save_pcix_state(struct pci_dev *dev)
624{
625 int pos, i = 0;
626 struct pci_cap_saved_state *save_state;
627 u16 *cap;
017fc480 628 int found = 0;
cc692a5f
SH
629
630 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
631 if (pos <= 0)
632 return 0;
633
f34303de 634 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
9f35575d
EB
635 if (!save_state)
636 save_state = kzalloc(sizeof(*save_state) + sizeof(u16), GFP_KERNEL);
017fc480
SL
637 else
638 found = 1;
cc692a5f 639 if (!save_state) {
80ccba11 640 dev_err(&dev->dev, "out of memory in pci_save_pcie_state\n");
cc692a5f
SH
641 return -ENOMEM;
642 }
643 cap = (u16 *)&save_state->data[0];
644
645 pci_read_config_word(dev, pos + PCI_X_CMD, &cap[i++]);
ec0a3a27 646 save_state->cap_nr = PCI_CAP_ID_PCIX;
017fc480
SL
647 if (!found)
648 pci_add_saved_cap(dev, save_state);
cc692a5f
SH
649 return 0;
650}
651
652static void pci_restore_pcix_state(struct pci_dev *dev)
653{
654 int i = 0, pos;
655 struct pci_cap_saved_state *save_state;
656 u16 *cap;
657
658 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
659 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
660 if (!save_state || pos <= 0)
661 return;
662 cap = (u16 *)&save_state->data[0];
663
664 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
665}
666
667
1da177e4
LT
668/**
669 * pci_save_state - save the PCI configuration space of a device before suspending
670 * @dev: - PCI device that we're dealing with
1da177e4
LT
671 */
672int
673pci_save_state(struct pci_dev *dev)
674{
675 int i;
676 /* XXX: 100% dword access ok here? */
677 for (i = 0; i < 16; i++)
678 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
b56a5a23
MT
679 if ((i = pci_save_pcie_state(dev)) != 0)
680 return i;
cc692a5f
SH
681 if ((i = pci_save_pcix_state(dev)) != 0)
682 return i;
1da177e4
LT
683 return 0;
684}
685
686/**
687 * pci_restore_state - Restore the saved state of a PCI device
688 * @dev: - PCI device that we're dealing with
1da177e4
LT
689 */
690int
691pci_restore_state(struct pci_dev *dev)
692{
693 int i;
b4482a4b 694 u32 val;
1da177e4 695
b56a5a23
MT
696 /* PCI Express register must be restored first */
697 pci_restore_pcie_state(dev);
698
8b8c8d28
YL
699 /*
700 * The Base Address register should be programmed before the command
701 * register(s)
702 */
703 for (i = 15; i >= 0; i--) {
04d9c1a1
DJ
704 pci_read_config_dword(dev, i * 4, &val);
705 if (val != dev->saved_config_space[i]) {
80ccba11
BH
706 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
707 "space at offset %#x (was %#x, writing %#x)\n",
708 i, val, (int)dev->saved_config_space[i]);
04d9c1a1
DJ
709 pci_write_config_dword(dev,i * 4,
710 dev->saved_config_space[i]);
711 }
712 }
cc692a5f 713 pci_restore_pcix_state(dev);
41017f0c 714 pci_restore_msi_state(dev);
8fed4b65 715
1da177e4
LT
716 return 0;
717}
718
38cc1302
HS
719static int do_pci_enable_device(struct pci_dev *dev, int bars)
720{
721 int err;
722
723 err = pci_set_power_state(dev, PCI_D0);
724 if (err < 0 && err != -EIO)
725 return err;
726 err = pcibios_enable_device(dev, bars);
727 if (err < 0)
728 return err;
729 pci_fixup_device(pci_fixup_enable, dev);
730
731 return 0;
732}
733
734/**
0b62e13b 735 * pci_reenable_device - Resume abandoned device
38cc1302
HS
736 * @dev: PCI device to be resumed
737 *
738 * Note this function is a backend of pci_default_resume and is not supposed
739 * to be called by normal code, write proper resume handler and use it instead.
740 */
0b62e13b 741int pci_reenable_device(struct pci_dev *dev)
38cc1302
HS
742{
743 if (atomic_read(&dev->enable_cnt))
744 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
745 return 0;
746}
747
b718989d
BH
748static int __pci_enable_device_flags(struct pci_dev *dev,
749 resource_size_t flags)
1da177e4
LT
750{
751 int err;
b718989d 752 int i, bars = 0;
1da177e4 753
9fb625c3
HS
754 if (atomic_add_return(1, &dev->enable_cnt) > 1)
755 return 0; /* already enabled */
756
b718989d
BH
757 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
758 if (dev->resource[i].flags & flags)
759 bars |= (1 << i);
760
38cc1302 761 err = do_pci_enable_device(dev, bars);
95a62965 762 if (err < 0)
38cc1302 763 atomic_dec(&dev->enable_cnt);
9fb625c3 764 return err;
1da177e4
LT
765}
766
b718989d
BH
767/**
768 * pci_enable_device_io - Initialize a device for use with IO space
769 * @dev: PCI device to be initialized
770 *
771 * Initialize device before it's used by a driver. Ask low-level code
772 * to enable I/O resources. Wake up the device if it was suspended.
773 * Beware, this function can fail.
774 */
775int pci_enable_device_io(struct pci_dev *dev)
776{
777 return __pci_enable_device_flags(dev, IORESOURCE_IO);
778}
779
780/**
781 * pci_enable_device_mem - Initialize a device for use with Memory space
782 * @dev: PCI device to be initialized
783 *
784 * Initialize device before it's used by a driver. Ask low-level code
785 * to enable Memory resources. Wake up the device if it was suspended.
786 * Beware, this function can fail.
787 */
788int pci_enable_device_mem(struct pci_dev *dev)
789{
790 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
791}
792
bae94d02
IPG
793/**
794 * pci_enable_device - Initialize device before it's used by a driver.
795 * @dev: PCI device to be initialized
796 *
797 * Initialize device before it's used by a driver. Ask low-level code
798 * to enable I/O and memory. Wake up the device if it was suspended.
799 * Beware, this function can fail.
800 *
801 * Note we don't actually enable the device many times if we call
802 * this function repeatedly (we just increment the count).
803 */
804int pci_enable_device(struct pci_dev *dev)
805{
b718989d 806 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
807}
808
9ac7849e
TH
809/*
810 * Managed PCI resources. This manages device on/off, intx/msi/msix
811 * on/off and BAR regions. pci_dev itself records msi/msix status, so
812 * there's no need to track it separately. pci_devres is initialized
813 * when a device is enabled using managed PCI device enable interface.
814 */
815struct pci_devres {
7f375f32
TH
816 unsigned int enabled:1;
817 unsigned int pinned:1;
9ac7849e
TH
818 unsigned int orig_intx:1;
819 unsigned int restore_intx:1;
820 u32 region_mask;
821};
822
823static void pcim_release(struct device *gendev, void *res)
824{
825 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
826 struct pci_devres *this = res;
827 int i;
828
829 if (dev->msi_enabled)
830 pci_disable_msi(dev);
831 if (dev->msix_enabled)
832 pci_disable_msix(dev);
833
834 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
835 if (this->region_mask & (1 << i))
836 pci_release_region(dev, i);
837
838 if (this->restore_intx)
839 pci_intx(dev, this->orig_intx);
840
7f375f32 841 if (this->enabled && !this->pinned)
9ac7849e
TH
842 pci_disable_device(dev);
843}
844
845static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
846{
847 struct pci_devres *dr, *new_dr;
848
849 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
850 if (dr)
851 return dr;
852
853 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
854 if (!new_dr)
855 return NULL;
856 return devres_get(&pdev->dev, new_dr, NULL, NULL);
857}
858
859static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
860{
861 if (pci_is_managed(pdev))
862 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
863 return NULL;
864}
865
866/**
867 * pcim_enable_device - Managed pci_enable_device()
868 * @pdev: PCI device to be initialized
869 *
870 * Managed pci_enable_device().
871 */
872int pcim_enable_device(struct pci_dev *pdev)
873{
874 struct pci_devres *dr;
875 int rc;
876
877 dr = get_pci_dr(pdev);
878 if (unlikely(!dr))
879 return -ENOMEM;
b95d58ea
TH
880 if (dr->enabled)
881 return 0;
9ac7849e
TH
882
883 rc = pci_enable_device(pdev);
884 if (!rc) {
885 pdev->is_managed = 1;
7f375f32 886 dr->enabled = 1;
9ac7849e
TH
887 }
888 return rc;
889}
890
891/**
892 * pcim_pin_device - Pin managed PCI device
893 * @pdev: PCI device to pin
894 *
895 * Pin managed PCI device @pdev. Pinned device won't be disabled on
896 * driver detach. @pdev must have been enabled with
897 * pcim_enable_device().
898 */
899void pcim_pin_device(struct pci_dev *pdev)
900{
901 struct pci_devres *dr;
902
903 dr = find_pci_dr(pdev);
7f375f32 904 WARN_ON(!dr || !dr->enabled);
9ac7849e 905 if (dr)
7f375f32 906 dr->pinned = 1;
9ac7849e
TH
907}
908
1da177e4
LT
909/**
910 * pcibios_disable_device - disable arch specific PCI resources for device dev
911 * @dev: the PCI device to disable
912 *
913 * Disables architecture specific PCI resources for the device. This
914 * is the default implementation. Architecture implementations can
915 * override this.
916 */
917void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
918
919/**
920 * pci_disable_device - Disable PCI device after use
921 * @dev: PCI device to be disabled
922 *
923 * Signal to the system that the PCI device is not in use by the system
924 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
925 *
926 * Note we don't actually disable the device until all callers of
927 * pci_device_enable() have called pci_device_disable().
1da177e4
LT
928 */
929void
930pci_disable_device(struct pci_dev *dev)
931{
9ac7849e 932 struct pci_devres *dr;
1da177e4 933 u16 pci_command;
99dc804d 934
9ac7849e
TH
935 dr = find_pci_dr(dev);
936 if (dr)
7f375f32 937 dr->enabled = 0;
9ac7849e 938
bae94d02
IPG
939 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
940 return;
941
1da177e4
LT
942 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
943 if (pci_command & PCI_COMMAND_MASTER) {
944 pci_command &= ~PCI_COMMAND_MASTER;
945 pci_write_config_word(dev, PCI_COMMAND, pci_command);
946 }
ceb43744 947 dev->is_busmaster = 0;
1da177e4
LT
948
949 pcibios_disable_device(dev);
950}
951
f7bdd12d
BK
952/**
953 * pcibios_set_pcie_reset_state - set reset state for device dev
954 * @dev: the PCI-E device reset
955 * @state: Reset state to enter into
956 *
957 *
958 * Sets the PCI-E reset state for the device. This is the default
959 * implementation. Architecture implementations can override this.
960 */
961int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
962 enum pcie_reset_state state)
963{
964 return -EINVAL;
965}
966
967/**
968 * pci_set_pcie_reset_state - set reset state for device dev
969 * @dev: the PCI-E device reset
970 * @state: Reset state to enter into
971 *
972 *
973 * Sets the PCI reset state for the device.
974 */
975int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
976{
977 return pcibios_set_pcie_reset_state(dev, state);
978}
979
1da177e4 980/**
075c1771
DB
981 * pci_enable_wake - enable PCI device as wakeup event source
982 * @dev: PCI device affected
983 * @state: PCI state from which device will issue wakeup events
984 * @enable: True to enable event generation; false to disable
985 *
986 * This enables the device as a wakeup event source, or disables it.
987 * When such events involves platform-specific hooks, those hooks are
988 * called automatically by this routine.
989 *
990 * Devices with legacy power management (no standard PCI PM capabilities)
991 * always require such platform hooks. Depending on the platform, devices
992 * supporting the standard PCI PME# signal may require such platform hooks;
993 * they always update bits in config space to allow PME# generation.
994 *
995 * -EIO is returned if the device can't ever be a wakeup event source.
996 * -EINVAL is returned if the device can't generate wakeup events from
997 * the specified PCI state. Returns zero if the operation is successful.
1da177e4
LT
998 */
999int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
1000{
1001 int pm;
075c1771 1002 int status;
1da177e4
LT
1003 u16 value;
1004
075c1771
DB
1005 /* Note that drivers should verify device_may_wakeup(&dev->dev)
1006 * before calling this function. Platform code should report
1007 * errors when drivers try to enable wakeup on devices that
1008 * can't issue wakeups, or on which wakeups were disabled by
1009 * userspace updating the /sys/devices.../power/wakeup file.
1010 */
1011
1012 status = call_platform_enable_wakeup(&dev->dev, enable);
1013
1da177e4
LT
1014 /* find PCI PM capability in list */
1015 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1016
075c1771
DB
1017 /* If device doesn't support PM Capabilities, but caller wants to
1018 * disable wake events, it's a NOP. Otherwise fail unless the
1019 * platform hooks handled this legacy device already.
1020 */
1021 if (!pm)
1022 return enable ? status : 0;
1da177e4
LT
1023
1024 /* Check device's ability to generate PME# */
1025 pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
1026
1027 value &= PCI_PM_CAP_PME_MASK;
1028 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
1029
1030 /* Check if it can generate PME# from requested state. */
075c1771
DB
1031 if (!value || !(value & (1 << state))) {
1032 /* if it can't, revert what the platform hook changed,
1033 * always reporting the base "EINVAL, can't PME#" error
1034 */
1035 if (enable)
1036 call_platform_enable_wakeup(&dev->dev, 0);
1da177e4 1037 return enable ? -EINVAL : 0;
075c1771 1038 }
1da177e4
LT
1039
1040 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
1041
1042 /* Clear PME_Status by writing 1 to it and enable PME# */
1043 value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1044
1045 if (!enable)
1046 value &= ~PCI_PM_CTRL_PME_ENABLE;
1047
1048 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
075c1771 1049
1da177e4
LT
1050 return 0;
1051}
1052
1053int
1054pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1055{
1056 u8 pin;
1057
514d207d 1058 pin = dev->pin;
1da177e4
LT
1059 if (!pin)
1060 return -1;
1061 pin--;
1062 while (dev->bus->self) {
1063 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1064 dev = dev->bus->self;
1065 }
1066 *bridge = dev;
1067 return pin;
1068}
1069
1070/**
1071 * pci_release_region - Release a PCI bar
1072 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1073 * @bar: BAR to release
1074 *
1075 * Releases the PCI I/O and memory resources previously reserved by a
1076 * successful call to pci_request_region. Call this function only
1077 * after all use of the PCI regions has ceased.
1078 */
1079void pci_release_region(struct pci_dev *pdev, int bar)
1080{
9ac7849e
TH
1081 struct pci_devres *dr;
1082
1da177e4
LT
1083 if (pci_resource_len(pdev, bar) == 0)
1084 return;
1085 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1086 release_region(pci_resource_start(pdev, bar),
1087 pci_resource_len(pdev, bar));
1088 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1089 release_mem_region(pci_resource_start(pdev, bar),
1090 pci_resource_len(pdev, bar));
9ac7849e
TH
1091
1092 dr = find_pci_dr(pdev);
1093 if (dr)
1094 dr->region_mask &= ~(1 << bar);
1da177e4
LT
1095}
1096
1097/**
1098 * pci_request_region - Reserved PCI I/O and memory resource
1099 * @pdev: PCI device whose resources are to be reserved
1100 * @bar: BAR to be reserved
1101 * @res_name: Name to be associated with resource.
1102 *
1103 * Mark the PCI region associated with PCI device @pdev BR @bar as
1104 * being reserved by owner @res_name. Do not access any
1105 * address inside the PCI regions unless this call returns
1106 * successfully.
1107 *
1108 * Returns 0 on success, or %EBUSY on error. A warning
1109 * message is also printed on failure.
1110 */
3c990e92 1111int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1da177e4 1112{
9ac7849e
TH
1113 struct pci_devres *dr;
1114
1da177e4
LT
1115 if (pci_resource_len(pdev, bar) == 0)
1116 return 0;
1117
1118 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1119 if (!request_region(pci_resource_start(pdev, bar),
1120 pci_resource_len(pdev, bar), res_name))
1121 goto err_out;
1122 }
1123 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
1124 if (!request_mem_region(pci_resource_start(pdev, bar),
1125 pci_resource_len(pdev, bar), res_name))
1126 goto err_out;
1127 }
9ac7849e
TH
1128
1129 dr = find_pci_dr(pdev);
1130 if (dr)
1131 dr->region_mask |= 1 << bar;
1132
1da177e4
LT
1133 return 0;
1134
1135err_out:
80ccba11 1136 dev_warn(&pdev->dev, "BAR %d: can't reserve %s region [%#llx-%#llx]\n",
e4ec7a00
JB
1137 bar,
1138 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
1139 (unsigned long long)pci_resource_start(pdev, bar),
1140 (unsigned long long)pci_resource_end(pdev, bar));
1da177e4
LT
1141 return -EBUSY;
1142}
1143
c87deff7
HS
1144/**
1145 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1146 * @pdev: PCI device whose resources were previously reserved
1147 * @bars: Bitmask of BARs to be released
1148 *
1149 * Release selected PCI I/O and memory resources previously reserved.
1150 * Call this function only after all use of the PCI regions has ceased.
1151 */
1152void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1153{
1154 int i;
1155
1156 for (i = 0; i < 6; i++)
1157 if (bars & (1 << i))
1158 pci_release_region(pdev, i);
1159}
1160
1161/**
1162 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1163 * @pdev: PCI device whose resources are to be reserved
1164 * @bars: Bitmask of BARs to be requested
1165 * @res_name: Name to be associated with resource
1166 */
1167int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1168 const char *res_name)
1169{
1170 int i;
1171
1172 for (i = 0; i < 6; i++)
1173 if (bars & (1 << i))
1174 if(pci_request_region(pdev, i, res_name))
1175 goto err_out;
1176 return 0;
1177
1178err_out:
1179 while(--i >= 0)
1180 if (bars & (1 << i))
1181 pci_release_region(pdev, i);
1182
1183 return -EBUSY;
1184}
1da177e4
LT
1185
1186/**
1187 * pci_release_regions - Release reserved PCI I/O and memory resources
1188 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1189 *
1190 * Releases all PCI I/O and memory resources previously reserved by a
1191 * successful call to pci_request_regions. Call this function only
1192 * after all use of the PCI regions has ceased.
1193 */
1194
1195void pci_release_regions(struct pci_dev *pdev)
1196{
c87deff7 1197 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
1198}
1199
1200/**
1201 * pci_request_regions - Reserved PCI I/O and memory resources
1202 * @pdev: PCI device whose resources are to be reserved
1203 * @res_name: Name to be associated with resource.
1204 *
1205 * Mark all PCI regions associated with PCI device @pdev as
1206 * being reserved by owner @res_name. Do not access any
1207 * address inside the PCI regions unless this call returns
1208 * successfully.
1209 *
1210 * Returns 0 on success, or %EBUSY on error. A warning
1211 * message is also printed on failure.
1212 */
3c990e92 1213int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 1214{
c87deff7 1215 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
1216}
1217
1218/**
1219 * pci_set_master - enables bus-mastering for device dev
1220 * @dev: the PCI device to enable
1221 *
1222 * Enables bus-mastering on the device and calls pcibios_set_master()
1223 * to do the needed arch specific settings.
1224 */
1225void
1226pci_set_master(struct pci_dev *dev)
1227{
1228 u16 cmd;
1229
1230 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1231 if (! (cmd & PCI_COMMAND_MASTER)) {
80ccba11 1232 dev_dbg(&dev->dev, "enabling bus mastering\n");
1da177e4
LT
1233 cmd |= PCI_COMMAND_MASTER;
1234 pci_write_config_word(dev, PCI_COMMAND, cmd);
1235 }
1236 dev->is_busmaster = 1;
1237 pcibios_set_master(dev);
1238}
1239
edb2d97e
MW
1240#ifdef PCI_DISABLE_MWI
1241int pci_set_mwi(struct pci_dev *dev)
1242{
1243 return 0;
1244}
1245
694625c0
RD
1246int pci_try_set_mwi(struct pci_dev *dev)
1247{
1248 return 0;
1249}
1250
edb2d97e
MW
1251void pci_clear_mwi(struct pci_dev *dev)
1252{
1253}
1254
1255#else
ebf5a248
MW
1256
1257#ifndef PCI_CACHE_LINE_BYTES
1258#define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1259#endif
1260
1da177e4 1261/* This can be overridden by arch code. */
ebf5a248
MW
1262/* Don't forget this is measured in 32-bit words, not bytes */
1263u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1da177e4
LT
1264
1265/**
edb2d97e
MW
1266 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1267 * @dev: the PCI device for which MWI is to be enabled
1da177e4 1268 *
edb2d97e
MW
1269 * Helper function for pci_set_mwi.
1270 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
1271 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1272 *
1273 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1274 */
1275static int
edb2d97e 1276pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
1277{
1278 u8 cacheline_size;
1279
1280 if (!pci_cache_line_size)
1281 return -EINVAL; /* The system doesn't support MWI. */
1282
1283 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1284 equal to or multiple of the right value. */
1285 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1286 if (cacheline_size >= pci_cache_line_size &&
1287 (cacheline_size % pci_cache_line_size) == 0)
1288 return 0;
1289
1290 /* Write the correct value. */
1291 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1292 /* Read it back. */
1293 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1294 if (cacheline_size == pci_cache_line_size)
1295 return 0;
1296
80ccba11
BH
1297 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
1298 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
1299
1300 return -EINVAL;
1301}
1da177e4
LT
1302
1303/**
1304 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1305 * @dev: the PCI device for which MWI is enabled
1306 *
694625c0 1307 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
1308 *
1309 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1310 */
1311int
1312pci_set_mwi(struct pci_dev *dev)
1313{
1314 int rc;
1315 u16 cmd;
1316
edb2d97e 1317 rc = pci_set_cacheline_size(dev);
1da177e4
LT
1318 if (rc)
1319 return rc;
1320
1321 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1322 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 1323 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
1324 cmd |= PCI_COMMAND_INVALIDATE;
1325 pci_write_config_word(dev, PCI_COMMAND, cmd);
1326 }
1327
1328 return 0;
1329}
1330
694625c0
RD
1331/**
1332 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1333 * @dev: the PCI device for which MWI is enabled
1334 *
1335 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1336 * Callers are not required to check the return value.
1337 *
1338 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1339 */
1340int pci_try_set_mwi(struct pci_dev *dev)
1341{
1342 int rc = pci_set_mwi(dev);
1343 return rc;
1344}
1345
1da177e4
LT
1346/**
1347 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1348 * @dev: the PCI device to disable
1349 *
1350 * Disables PCI Memory-Write-Invalidate transaction on the device
1351 */
1352void
1353pci_clear_mwi(struct pci_dev *dev)
1354{
1355 u16 cmd;
1356
1357 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1358 if (cmd & PCI_COMMAND_INVALIDATE) {
1359 cmd &= ~PCI_COMMAND_INVALIDATE;
1360 pci_write_config_word(dev, PCI_COMMAND, cmd);
1361 }
1362}
edb2d97e 1363#endif /* ! PCI_DISABLE_MWI */
1da177e4 1364
a04ce0ff
BR
1365/**
1366 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
1367 * @pdev: the PCI device to operate on
1368 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
1369 *
1370 * Enables/disables PCI INTx for device dev
1371 */
1372void
1373pci_intx(struct pci_dev *pdev, int enable)
1374{
1375 u16 pci_command, new;
1376
1377 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1378
1379 if (enable) {
1380 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1381 } else {
1382 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1383 }
1384
1385 if (new != pci_command) {
9ac7849e
TH
1386 struct pci_devres *dr;
1387
2fd9d74b 1388 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
1389
1390 dr = find_pci_dr(pdev);
1391 if (dr && !dr->restore_intx) {
1392 dr->restore_intx = 1;
1393 dr->orig_intx = !enable;
1394 }
a04ce0ff
BR
1395 }
1396}
1397
f5f2b131
EB
1398/**
1399 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 1400 * @dev: the PCI device to operate on
f5f2b131
EB
1401 *
1402 * If you want to use msi see pci_enable_msi and friends.
1403 * This is a lower level primitive that allows us to disable
1404 * msi operation at the device level.
1405 */
1406void pci_msi_off(struct pci_dev *dev)
1407{
1408 int pos;
1409 u16 control;
1410
1411 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1412 if (pos) {
1413 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1414 control &= ~PCI_MSI_FLAGS_ENABLE;
1415 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1416 }
1417 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1418 if (pos) {
1419 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1420 control &= ~PCI_MSIX_FLAGS_ENABLE;
1421 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1422 }
1423}
1424
1da177e4
LT
1425#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1426/*
1427 * These can be overridden by arch-specific implementations
1428 */
1429int
1430pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1431{
1432 if (!pci_dma_supported(dev, mask))
1433 return -EIO;
1434
1435 dev->dma_mask = mask;
1436
1437 return 0;
1438}
1439
1da177e4
LT
1440int
1441pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1442{
1443 if (!pci_dma_supported(dev, mask))
1444 return -EIO;
1445
1446 dev->dev.coherent_dma_mask = mask;
1447
1448 return 0;
1449}
1450#endif
c87deff7 1451
4d57cdfa
FT
1452#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1453int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
1454{
1455 return dma_set_max_seg_size(&dev->dev, size);
1456}
1457EXPORT_SYMBOL(pci_set_dma_max_seg_size);
1458#endif
1459
59fc67de
FT
1460#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1461int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
1462{
1463 return dma_set_seg_boundary(&dev->dev, mask);
1464}
1465EXPORT_SYMBOL(pci_set_dma_seg_boundary);
1466#endif
1467
d556ad4b
PO
1468/**
1469 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
1470 * @dev: PCI device to query
1471 *
1472 * Returns mmrbc: maximum designed memory read count in bytes
1473 * or appropriate error value.
1474 */
1475int pcix_get_max_mmrbc(struct pci_dev *dev)
1476{
b7b095c1 1477 int err, cap;
d556ad4b
PO
1478 u32 stat;
1479
1480 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1481 if (!cap)
1482 return -EINVAL;
1483
1484 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1485 if (err)
1486 return -EINVAL;
1487
b7b095c1 1488 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
d556ad4b
PO
1489}
1490EXPORT_SYMBOL(pcix_get_max_mmrbc);
1491
1492/**
1493 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
1494 * @dev: PCI device to query
1495 *
1496 * Returns mmrbc: maximum memory read count in bytes
1497 * or appropriate error value.
1498 */
1499int pcix_get_mmrbc(struct pci_dev *dev)
1500{
1501 int ret, cap;
1502 u32 cmd;
1503
1504 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1505 if (!cap)
1506 return -EINVAL;
1507
1508 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1509 if (!ret)
1510 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
1511
1512 return ret;
1513}
1514EXPORT_SYMBOL(pcix_get_mmrbc);
1515
1516/**
1517 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
1518 * @dev: PCI device to query
1519 * @mmrbc: maximum memory read count in bytes
1520 * valid values are 512, 1024, 2048, 4096
1521 *
1522 * If possible sets maximum memory read byte count, some bridges have erratas
1523 * that prevent this.
1524 */
1525int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
1526{
1527 int cap, err = -EINVAL;
1528 u32 stat, cmd, v, o;
1529
229f5afd 1530 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
d556ad4b
PO
1531 goto out;
1532
1533 v = ffs(mmrbc) - 10;
1534
1535 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1536 if (!cap)
1537 goto out;
1538
1539 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1540 if (err)
1541 goto out;
1542
1543 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
1544 return -E2BIG;
1545
1546 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1547 if (err)
1548 goto out;
1549
1550 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
1551 if (o != v) {
1552 if (v > o && dev->bus &&
1553 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
1554 return -EIO;
1555
1556 cmd &= ~PCI_X_CMD_MAX_READ;
1557 cmd |= v << 2;
1558 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
1559 }
1560out:
1561 return err;
1562}
1563EXPORT_SYMBOL(pcix_set_mmrbc);
1564
1565/**
1566 * pcie_get_readrq - get PCI Express read request size
1567 * @dev: PCI device to query
1568 *
1569 * Returns maximum memory read request in bytes
1570 * or appropriate error value.
1571 */
1572int pcie_get_readrq(struct pci_dev *dev)
1573{
1574 int ret, cap;
1575 u16 ctl;
1576
1577 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1578 if (!cap)
1579 return -EINVAL;
1580
1581 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1582 if (!ret)
1583 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
1584
1585 return ret;
1586}
1587EXPORT_SYMBOL(pcie_get_readrq);
1588
1589/**
1590 * pcie_set_readrq - set PCI Express maximum memory read request
1591 * @dev: PCI device to query
42e61f4a 1592 * @rq: maximum memory read count in bytes
d556ad4b
PO
1593 * valid values are 128, 256, 512, 1024, 2048, 4096
1594 *
1595 * If possible sets maximum read byte count
1596 */
1597int pcie_set_readrq(struct pci_dev *dev, int rq)
1598{
1599 int cap, err = -EINVAL;
1600 u16 ctl, v;
1601
229f5afd 1602 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
1603 goto out;
1604
1605 v = (ffs(rq) - 8) << 12;
1606
1607 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1608 if (!cap)
1609 goto out;
1610
1611 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1612 if (err)
1613 goto out;
1614
1615 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
1616 ctl &= ~PCI_EXP_DEVCTL_READRQ;
1617 ctl |= v;
1618 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
1619 }
1620
1621out:
1622 return err;
1623}
1624EXPORT_SYMBOL(pcie_set_readrq);
1625
c87deff7
HS
1626/**
1627 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 1628 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
1629 * @flags: resource type mask to be selected
1630 *
1631 * This helper routine makes bar mask from the type of resource.
1632 */
1633int pci_select_bars(struct pci_dev *dev, unsigned long flags)
1634{
1635 int i, bars = 0;
1636 for (i = 0; i < PCI_NUM_RESOURCES; i++)
1637 if (pci_resource_flags(dev, i) & flags)
1638 bars |= (1 << i);
1639 return bars;
1640}
1641
32a2eea7
JG
1642static void __devinit pci_no_domains(void)
1643{
1644#ifdef CONFIG_PCI_DOMAINS
1645 pci_domains_supported = 0;
1646#endif
1647}
1648
1da177e4
LT
1649static int __devinit pci_init(void)
1650{
1651 struct pci_dev *dev = NULL;
1652
1653 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
1654 pci_fixup_device(pci_fixup_final, dev);
1655 }
1656 return 0;
1657}
1658
1659static int __devinit pci_setup(char *str)
1660{
1661 while (str) {
1662 char *k = strchr(str, ',');
1663 if (k)
1664 *k++ = 0;
1665 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
1666 if (!strcmp(str, "nomsi")) {
1667 pci_no_msi();
7f785763
RD
1668 } else if (!strcmp(str, "noaer")) {
1669 pci_no_aer();
32a2eea7
JG
1670 } else if (!strcmp(str, "nodomains")) {
1671 pci_no_domains();
4516a618
AN
1672 } else if (!strncmp(str, "cbiosize=", 9)) {
1673 pci_cardbus_io_size = memparse(str + 9, &str);
1674 } else if (!strncmp(str, "cbmemsize=", 10)) {
1675 pci_cardbus_mem_size = memparse(str + 10, &str);
309e57df
MW
1676 } else {
1677 printk(KERN_ERR "PCI: Unknown option `%s'\n",
1678 str);
1679 }
1da177e4
LT
1680 }
1681 str = k;
1682 }
0637a70a 1683 return 0;
1da177e4 1684}
0637a70a 1685early_param("pci", pci_setup);
1da177e4
LT
1686
1687device_initcall(pci_init);
1da177e4 1688
0b62e13b 1689EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
1690EXPORT_SYMBOL(pci_enable_device_io);
1691EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 1692EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
1693EXPORT_SYMBOL(pcim_enable_device);
1694EXPORT_SYMBOL(pcim_pin_device);
1da177e4 1695EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
1696EXPORT_SYMBOL(pci_find_capability);
1697EXPORT_SYMBOL(pci_bus_find_capability);
1698EXPORT_SYMBOL(pci_release_regions);
1699EXPORT_SYMBOL(pci_request_regions);
1700EXPORT_SYMBOL(pci_release_region);
1701EXPORT_SYMBOL(pci_request_region);
c87deff7
HS
1702EXPORT_SYMBOL(pci_release_selected_regions);
1703EXPORT_SYMBOL(pci_request_selected_regions);
1da177e4
LT
1704EXPORT_SYMBOL(pci_set_master);
1705EXPORT_SYMBOL(pci_set_mwi);
694625c0 1706EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 1707EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 1708EXPORT_SYMBOL_GPL(pci_intx);
1da177e4 1709EXPORT_SYMBOL(pci_set_dma_mask);
1da177e4
LT
1710EXPORT_SYMBOL(pci_set_consistent_dma_mask);
1711EXPORT_SYMBOL(pci_assign_resource);
1712EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 1713EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
1714
1715EXPORT_SYMBOL(pci_set_power_state);
1716EXPORT_SYMBOL(pci_save_state);
1717EXPORT_SYMBOL(pci_restore_state);
1718EXPORT_SYMBOL(pci_enable_wake);
f7bdd12d 1719EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
1da177e4 1720