]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/pci/probe.c
PCI: Make current and maximum bus speeds part of the PCI core
[mirror_ubuntu-artful-kernel.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
05843961 13#include <acpi/acpi_hest.h>
bc56b9e0 14#include "pci.h"
1da177e4
LT
15
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
1da177e4
LT
18
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
70308923
GKH
23
24static int find_anything(struct device *dev, void *data)
25{
26 return 1;
27}
1da177e4 28
ed4aaadb
ZY
29/*
30 * Some device drivers need know if pci is initiated.
31 * Basically, we think pci is not initiated when there
70308923 32 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
33 */
34int no_pci_devices(void)
35{
70308923
GKH
36 struct device *dev;
37 int no_devices;
ed4aaadb 38
70308923
GKH
39 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
40 no_devices = (dev == NULL);
41 put_device(dev);
42 return no_devices;
43}
ed4aaadb
ZY
44EXPORT_SYMBOL(no_pci_devices);
45
1da177e4
LT
46/*
47 * PCI Bus Class Devices
48 */
fd7d1ced 49static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
39106dcf 50 int type,
fd7d1ced 51 struct device_attribute *attr,
4327edf6 52 char *buf)
1da177e4 53{
1da177e4 54 int ret;
588235bb 55 const struct cpumask *cpumask;
1da177e4 56
588235bb 57 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
39106dcf 58 ret = type?
588235bb
MT
59 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
60 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
39106dcf
MT
61 buf[ret++] = '\n';
62 buf[ret] = '\0';
1da177e4
LT
63 return ret;
64}
39106dcf
MT
65
66static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
67 struct device_attribute *attr,
68 char *buf)
69{
70 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
71}
72
73static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
74 struct device_attribute *attr,
75 char *buf)
76{
77 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
78}
79
80DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
81DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
1da177e4
LT
82
83/*
84 * PCI Bus Class
85 */
fd7d1ced 86static void release_pcibus_dev(struct device *dev)
1da177e4 87{
fd7d1ced 88 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
89
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
92 kfree(pci_bus);
93}
94
95static struct class pcibus_class = {
96 .name = "pci_bus",
fd7d1ced 97 .dev_release = &release_pcibus_dev,
1da177e4
LT
98};
99
100static int __init pcibus_class_init(void)
101{
102 return class_register(&pcibus_class);
103}
104postcore_initcall(pcibus_class_init);
105
106/*
107 * Translate the low bits of the PCI base
108 * to the resource type
109 */
110static inline unsigned int pci_calc_resource_flags(unsigned int flags)
111{
112 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
113 return IORESOURCE_IO;
114
115 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
116 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
117
118 return IORESOURCE_MEM;
119}
120
6ac665c6 121static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 122{
6ac665c6 123 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
124 if (!size)
125 return 0;
126
127 /* Get the lowest of them to find the decode size, and
128 from that the extent. */
129 size = (size & ~(size-1)) - 1;
130
131 /* base == maxbase can be valid only if the BAR has
132 already been programmed with all 1s. */
133 if (base == maxbase && ((base | size) & mask) != mask)
134 return 0;
135
136 return size;
137}
138
6ac665c6
MW
139static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
140{
141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
142 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 return pci_bar_io;
144 }
07eddf3d 145
6ac665c6 146 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
07eddf3d 147
e354597c 148 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
6ac665c6
MW
149 return pci_bar_mem64;
150 return pci_bar_mem32;
07eddf3d
YL
151}
152
0b400c7e
YZ
153/**
154 * pci_read_base - read a PCI BAR
155 * @dev: the PCI device
156 * @type: type of the BAR
157 * @res: resource buffer to be filled in
158 * @pos: BAR position in the config space
159 *
160 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 161 */
0b400c7e 162int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 163 struct resource *res, unsigned int pos)
07eddf3d 164{
6ac665c6
MW
165 u32 l, sz, mask;
166
1ed67439 167 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6
MW
168
169 res->name = pci_name(dev);
170
171 pci_read_config_dword(dev, pos, &l);
1ed67439 172 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
173 pci_read_config_dword(dev, pos, &sz);
174 pci_write_config_dword(dev, pos, l);
175
176 /*
177 * All bits set in sz means the device isn't working properly.
178 * If the BAR isn't implemented, all bits must be 0. If it's a
179 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
180 * 1 must be clear.
181 */
182 if (!sz || sz == 0xffffffff)
183 goto fail;
184
185 /*
186 * I don't know how l can have all bits set. Copied from old code.
187 * Maybe it fixes a bug on some ancient platform.
188 */
189 if (l == 0xffffffff)
190 l = 0;
191
192 if (type == pci_bar_unknown) {
193 type = decode_bar(res, l);
194 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
195 if (type == pci_bar_io) {
196 l &= PCI_BASE_ADDRESS_IO_MASK;
1f82de10 197 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
6ac665c6
MW
198 } else {
199 l &= PCI_BASE_ADDRESS_MEM_MASK;
200 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
201 }
202 } else {
203 res->flags |= (l & IORESOURCE_ROM_ENABLE);
204 l &= PCI_ROM_ADDRESS_MASK;
205 mask = (u32)PCI_ROM_ADDRESS_MASK;
206 }
207
208 if (type == pci_bar_mem64) {
209 u64 l64 = l;
210 u64 sz64 = sz;
211 u64 mask64 = mask | (u64)~0 << 32;
212
213 pci_read_config_dword(dev, pos + 4, &l);
214 pci_write_config_dword(dev, pos + 4, ~0);
215 pci_read_config_dword(dev, pos + 4, &sz);
216 pci_write_config_dword(dev, pos + 4, l);
217
218 l64 |= ((u64)l << 32);
219 sz64 |= ((u64)sz << 32);
220
221 sz64 = pci_size(l64, sz64, mask64);
222
223 if (!sz64)
224 goto fail;
225
cc5499c3 226 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
865df576
BH
227 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
228 pos);
6ac665c6 229 goto fail;
c7dabef8
BH
230 }
231
232 res->flags |= IORESOURCE_MEM_64;
233 if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
234 /* Address above 32-bit boundary; disable the BAR */
235 pci_write_config_dword(dev, pos, 0);
236 pci_write_config_dword(dev, pos + 4, 0);
237 res->start = 0;
238 res->end = sz64;
239 } else {
240 res->start = l64;
241 res->end = l64 + sz64;
c7dabef8 242 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
a369c791 243 pos, res);
6ac665c6
MW
244 }
245 } else {
246 sz = pci_size(l, sz, mask);
247
248 if (!sz)
249 goto fail;
250
251 res->start = l;
252 res->end = l + sz;
f393d9b1 253
c7dabef8 254 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
6ac665c6
MW
255 }
256
257 out:
258 return (type == pci_bar_mem64) ? 1 : 0;
259 fail:
260 res->flags = 0;
261 goto out;
07eddf3d
YL
262}
263
1da177e4
LT
264static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
265{
6ac665c6 266 unsigned int pos, reg;
07eddf3d 267
6ac665c6
MW
268 for (pos = 0; pos < howmany; pos++) {
269 struct resource *res = &dev->resource[pos];
1da177e4 270 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 271 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 272 }
6ac665c6 273
1da177e4 274 if (rom) {
6ac665c6 275 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 276 dev->rom_base_reg = rom;
6ac665c6
MW
277 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
278 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
279 IORESOURCE_SIZEALIGN;
280 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
281 }
282}
283
0ab2b57f 284void __devinit pci_read_bridge_bases(struct pci_bus *child)
1da177e4
LT
285{
286 struct pci_dev *dev = child->self;
287 u8 io_base_lo, io_limit_lo;
288 u16 mem_base_lo, mem_limit_lo;
289 unsigned long base, limit;
290 struct resource *res;
291 int i;
292
9fc39256 293 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
1da177e4
LT
294 return;
295
865df576
BH
296 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
297 child->secondary, child->subordinate,
298 dev->transparent ? " (subtractive decode)": "");
299
1da177e4 300 if (dev->transparent) {
90b54929
IK
301 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
302 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
303 }
304
1da177e4
LT
305 res = child->resource[0];
306 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
307 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
308 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
309 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
310
311 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
312 u16 io_base_hi, io_limit_hi;
313 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
314 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
315 base |= (io_base_hi << 16);
316 limit |= (io_limit_hi << 16);
317 }
318
319 if (base <= limit) {
320 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
321 if (!res->start)
322 res->start = base;
323 if (!res->end)
324 res->end = limit + 0xfff;
c7dabef8 325 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
326 }
327
328 res = child->resource[1];
329 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
330 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
331 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
332 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
333 if (base <= limit) {
334 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
335 res->start = base;
336 res->end = limit + 0xfffff;
c7dabef8 337 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
338 }
339
340 res = child->resource[2];
341 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
342 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
343 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
344 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
345
346 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
347 u32 mem_base_hi, mem_limit_hi;
348 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
349 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
350
351 /*
352 * Some bridges set the base > limit by default, and some
353 * (broken) BIOSes do not initialize them. If we find
354 * this, just assume they are not being used.
355 */
356 if (mem_base_hi <= mem_limit_hi) {
357#if BITS_PER_LONG == 64
358 base |= ((long) mem_base_hi) << 32;
359 limit |= ((long) mem_limit_hi) << 32;
360#else
361 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
362 dev_err(&dev->dev, "can't handle 64-bit "
363 "address space for bridge\n");
1da177e4
LT
364 return;
365 }
366#endif
367 }
368 }
369 if (base <= limit) {
1f82de10
YL
370 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
371 IORESOURCE_MEM | IORESOURCE_PREFETCH;
372 if (res->flags & PCI_PREF_RANGE_TYPE_64)
373 res->flags |= IORESOURCE_MEM_64;
1da177e4
LT
374 res->start = base;
375 res->end = limit + 0xfffff;
c7dabef8 376 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
377 }
378}
379
96bde06a 380static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
381{
382 struct pci_bus *b;
383
f5afe806 384 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 385 if (b) {
1da177e4
LT
386 INIT_LIST_HEAD(&b->node);
387 INIT_LIST_HEAD(&b->children);
388 INIT_LIST_HEAD(&b->devices);
f46753c5 389 INIT_LIST_HEAD(&b->slots);
3749c51a
MW
390 b->max_bus_speed = PCI_SPEED_UNKNOWN;
391 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
392 }
393 return b;
394}
395
3749c51a
MW
396static unsigned char pcie_link_speed[] = {
397 PCI_SPEED_UNKNOWN, /* 0 */
398 PCIE_SPEED_2_5GT, /* 1 */
399 PCIE_SPEED_5_0GT, /* 2 */
400 PCI_SPEED_UNKNOWN, /* 3 */
401 PCI_SPEED_UNKNOWN, /* 4 */
402 PCI_SPEED_UNKNOWN, /* 5 */
403 PCI_SPEED_UNKNOWN, /* 6 */
404 PCI_SPEED_UNKNOWN, /* 7 */
405 PCI_SPEED_UNKNOWN, /* 8 */
406 PCI_SPEED_UNKNOWN, /* 9 */
407 PCI_SPEED_UNKNOWN, /* A */
408 PCI_SPEED_UNKNOWN, /* B */
409 PCI_SPEED_UNKNOWN, /* C */
410 PCI_SPEED_UNKNOWN, /* D */
411 PCI_SPEED_UNKNOWN, /* E */
412 PCI_SPEED_UNKNOWN /* F */
413};
414
415void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
416{
417 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
418}
419EXPORT_SYMBOL_GPL(pcie_update_link_speed);
420
cbd4e055
AB
421static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
422 struct pci_dev *bridge, int busnr)
1da177e4
LT
423{
424 struct pci_bus *child;
425 int i;
426
427 /*
428 * Allocate a new bus, and inherit stuff from the parent..
429 */
430 child = pci_alloc_bus();
431 if (!child)
432 return NULL;
433
1da177e4
LT
434 child->parent = parent;
435 child->ops = parent->ops;
436 child->sysdata = parent->sysdata;
6e325a62 437 child->bus_flags = parent->bus_flags;
1da177e4 438
fd7d1ced
GKH
439 /* initialize some portions of the bus device, but don't register it
440 * now as the parent is not properly set up yet. This device will get
441 * registered later in pci_bus_add_devices()
442 */
443 child->dev.class = &pcibus_class;
1a927133 444 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
445
446 /*
447 * Set up the primary, secondary and subordinate
448 * bus numbers.
449 */
450 child->number = child->secondary = busnr;
451 child->primary = parent->secondary;
452 child->subordinate = 0xff;
453
3789fa8a
YZ
454 if (!bridge)
455 return child;
456
457 child->self = bridge;
458 child->bridge = get_device(&bridge->dev);
459
1da177e4 460 /* Set up default resource pointers and names.. */
fde09c6d 461 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
462 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
463 child->resource[i]->name = child->name;
464 }
465 bridge->subordinate = child;
466
467 return child;
468}
469
451124a7 470struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
471{
472 struct pci_bus *child;
473
474 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 475 if (child) {
d71374da 476 down_write(&pci_bus_sem);
1da177e4 477 list_add_tail(&child->node, &parent->children);
d71374da 478 up_write(&pci_bus_sem);
e4ea9bb7 479 }
1da177e4
LT
480 return child;
481}
482
96bde06a 483static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
484{
485 struct pci_bus *parent = child->parent;
12f44f46
IK
486
487 /* Attempts to fix that up are really dangerous unless
488 we're going to re-assign all bus numbers. */
489 if (!pcibios_assign_all_busses())
490 return;
491
26f674ae
GKH
492 while (parent->parent && parent->subordinate < max) {
493 parent->subordinate = max;
494 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
495 parent = parent->parent;
496 }
497}
498
1da177e4
LT
499/*
500 * If it's a bridge, configure it and scan the bus behind it.
501 * For CardBus bridges, we don't scan behind as the devices will
502 * be handled by the bridge driver itself.
503 *
504 * We need to process bridges in two passes -- first we scan those
505 * already configured by the BIOS and after we are done with all of
506 * them, we proceed to assigning numbers to the remaining buses in
507 * order to avoid overlaps between old and new bus numbers.
508 */
0ab2b57f 509int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
510{
511 struct pci_bus *child;
512 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 513 u32 buses, i, j = 0;
1da177e4 514 u16 bctl;
a1c19894 515 int broken = 0;
1da177e4
LT
516
517 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
518
80ccba11
BH
519 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
520 buses & 0xffffff, pass);
1da177e4 521
a1c19894
BH
522 /* Check if setup is sensible at all */
523 if (!pass &&
524 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
525 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
526 broken = 1;
527 }
528
1da177e4
LT
529 /* Disable MasterAbortMode during probing to avoid reporting
530 of bus errors (in some architectures) */
531 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
532 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
533 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
534
a1c19894 535 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
1da177e4
LT
536 unsigned int cmax, busnr;
537 /*
538 * Bus already configured by firmware, process it in the first
539 * pass and just note the configuration.
540 */
541 if (pass)
bbe8f9a3 542 goto out;
1da177e4
LT
543 busnr = (buses >> 8) & 0xFF;
544
545 /*
546 * If we already got to this bus through a different bridge,
74710ded
AC
547 * don't re-add it. This can happen with the i450NX chipset.
548 *
549 * However, we continue to descend down the hierarchy and
550 * scan remaining child buses.
1da177e4 551 */
74710ded
AC
552 child = pci_find_bus(pci_domain_nr(bus), busnr);
553 if (!child) {
554 child = pci_add_new_bus(bus, dev, busnr);
555 if (!child)
556 goto out;
557 child->primary = buses & 0xFF;
558 child->subordinate = (buses >> 16) & 0xFF;
559 child->bridge_ctl = bctl;
1da177e4
LT
560 }
561
1da177e4
LT
562 cmax = pci_scan_child_bus(child);
563 if (cmax > max)
564 max = cmax;
565 if (child->subordinate > max)
566 max = child->subordinate;
567 } else {
568 /*
569 * We need to assign a number to this bus which we always
570 * do in the second pass.
571 */
12f44f46 572 if (!pass) {
a1c19894 573 if (pcibios_assign_all_busses() || broken)
12f44f46
IK
574 /* Temporarily disable forwarding of the
575 configuration cycles on all bridges in
576 this bus segment to avoid possible
577 conflicts in the second pass between two
578 bridges programmed with overlapping
579 bus ranges. */
580 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
581 buses & ~0xffffff);
bbe8f9a3 582 goto out;
12f44f46 583 }
1da177e4
LT
584
585 /* Clear errors */
586 pci_write_config_word(dev, PCI_STATUS, 0xffff);
587
cc57450f
RS
588 /* Prevent assigning a bus number that already exists.
589 * This can happen when a bridge is hot-plugged */
590 if (pci_find_bus(pci_domain_nr(bus), max+1))
bbe8f9a3 591 goto out;
6ef6f0e3 592 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
593 buses = (buses & 0xff000000)
594 | ((unsigned int)(child->primary) << 0)
595 | ((unsigned int)(child->secondary) << 8)
596 | ((unsigned int)(child->subordinate) << 16);
597
598 /*
599 * yenta.c forces a secondary latency timer of 176.
600 * Copy that behaviour here.
601 */
602 if (is_cardbus) {
603 buses &= ~0xff000000;
604 buses |= CARDBUS_LATENCY_TIMER << 24;
605 }
606
607 /*
608 * We need to blast all three values with a single write.
609 */
610 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
611
612 if (!is_cardbus) {
11949255 613 child->bridge_ctl = bctl;
26f674ae
GKH
614 /*
615 * Adjust subordinate busnr in parent buses.
616 * We do this before scanning for children because
617 * some devices may not be detected if the bios
618 * was lazy.
619 */
620 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
621 /* Now we can scan all subordinate buses... */
622 max = pci_scan_child_bus(child);
e3ac86d8
KA
623 /*
624 * now fix it up again since we have found
625 * the real value of max.
626 */
627 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
628 } else {
629 /*
630 * For CardBus bridges, we leave 4 bus numbers
631 * as cards with a PCI-to-PCI bridge can be
632 * inserted later.
633 */
49887941
DB
634 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
635 struct pci_bus *parent = bus;
cc57450f
RS
636 if (pci_find_bus(pci_domain_nr(bus),
637 max+i+1))
638 break;
49887941
DB
639 while (parent->parent) {
640 if ((!pcibios_assign_all_busses()) &&
641 (parent->subordinate > max) &&
642 (parent->subordinate <= max+i)) {
643 j = 1;
644 }
645 parent = parent->parent;
646 }
647 if (j) {
648 /*
649 * Often, there are two cardbus bridges
650 * -- try to leave one valid bus number
651 * for each one.
652 */
653 i /= 2;
654 break;
655 }
656 }
cc57450f 657 max += i;
26f674ae 658 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
659 }
660 /*
661 * Set the subordinate bus number to its real value.
662 */
663 child->subordinate = max;
664 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
665 }
666
cb3576fa
GH
667 sprintf(child->name,
668 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
669 pci_domain_nr(bus), child->number);
1da177e4 670
d55bef51 671 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941
DB
672 while (bus->parent) {
673 if ((child->subordinate > bus->subordinate) ||
674 (child->number > bus->subordinate) ||
675 (child->number < bus->number) ||
676 (child->subordinate < bus->number)) {
865df576
BH
677 dev_info(&child->dev, "[bus %02x-%02x] %s "
678 "hidden behind%s bridge %s [bus %02x-%02x]\n",
d55bef51
BK
679 child->number, child->subordinate,
680 (bus->number > child->subordinate &&
681 bus->subordinate < child->number) ?
a6f29a98
JP
682 "wholly" : "partially",
683 bus->self->transparent ? " transparent" : "",
865df576 684 dev_name(&bus->dev),
d55bef51 685 bus->number, bus->subordinate);
49887941
DB
686 }
687 bus = bus->parent;
688 }
689
bbe8f9a3
RB
690out:
691 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
692
1da177e4
LT
693 return max;
694}
695
696/*
697 * Read interrupt line and base address registers.
698 * The architecture-dependent code can tweak these, of course.
699 */
700static void pci_read_irq(struct pci_dev *dev)
701{
702 unsigned char irq;
703
704 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 705 dev->pin = irq;
1da177e4
LT
706 if (irq)
707 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
708 dev->irq = irq;
709}
710
bb209c82 711void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
712{
713 int pos;
714 u16 reg16;
715
716 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
717 if (!pos)
718 return;
719 pdev->is_pcie = 1;
0efea000 720 pdev->pcie_cap = pos;
480b93b7
YZ
721 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
722 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
723}
724
bb209c82 725void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489
EB
726{
727 int pos;
728 u16 reg16;
729 u32 reg32;
730
06a1cbaf 731 pos = pci_pcie_cap(pdev);
28760489
EB
732 if (!pos)
733 return;
734 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
735 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
736 return;
737 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
738 if (reg32 & PCI_EXP_SLTCAP_HPC)
739 pdev->is_hotplug_bridge = 1;
740}
741
05843961
MD
742static void set_pci_aer_firmware_first(struct pci_dev *pdev)
743{
744 if (acpi_hest_firmware_first_pci(pdev))
745 pdev->aer_firmware_first = 1;
746}
747
01abc2aa 748#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 749
1da177e4
LT
750/**
751 * pci_setup_device - fill in class and map information of a device
752 * @dev: the device structure to fill
753 *
754 * Initialize the device structure with information about the device's
755 * vendor,class,memory and IO-space addresses,IRQ lines etc.
756 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
757 * Returns 0 on success and negative if unknown type of device (not normal,
758 * bridge or CardBus).
1da177e4 759 */
480b93b7 760int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
761{
762 u32 class;
480b93b7
YZ
763 u8 hdr_type;
764 struct pci_slot *slot;
bc577d2b 765 int pos = 0;
480b93b7
YZ
766
767 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
768 return -EIO;
769
770 dev->sysdata = dev->bus->sysdata;
771 dev->dev.parent = dev->bus->bridge;
772 dev->dev.bus = &pci_bus_type;
773 dev->hdr_type = hdr_type & 0x7f;
774 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
775 dev->error_state = pci_channel_io_normal;
776 set_pcie_port_type(dev);
05843961 777 set_pci_aer_firmware_first(dev);
480b93b7
YZ
778
779 list_for_each_entry(slot, &dev->bus->slots, list)
780 if (PCI_SLOT(dev->devfn) == slot->number)
781 dev->slot = slot;
782
783 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
784 set this higher, assuming the system even supports it. */
785 dev->dma_mask = 0xffffffff;
1da177e4 786
eebfcfb5
GKH
787 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
788 dev->bus->number, PCI_SLOT(dev->devfn),
789 PCI_FUNC(dev->devfn));
1da177e4
LT
790
791 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 792 dev->revision = class & 0xff;
1da177e4
LT
793 class >>= 8; /* upper 3 bytes */
794 dev->class = class;
795 class >>= 8;
796
34a2e15e 797 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
1da177e4
LT
798 dev->vendor, dev->device, class, dev->hdr_type);
799
853346e4
YZ
800 /* need to have dev->class ready */
801 dev->cfg_size = pci_cfg_space_size(dev);
802
1da177e4 803 /* "Unknown power state" */
3fe9d19f 804 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
805
806 /* Early fixups, before probing the BARs */
807 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
808 /* device class may be changed after fixup */
809 class = dev->class >> 8;
1da177e4
LT
810
811 switch (dev->hdr_type) { /* header type */
812 case PCI_HEADER_TYPE_NORMAL: /* standard header */
813 if (class == PCI_CLASS_BRIDGE_PCI)
814 goto bad;
815 pci_read_irq(dev);
816 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
817 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
818 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
819
820 /*
821 * Do the ugly legacy mode stuff here rather than broken chip
822 * quirk code. Legacy mode ATA controllers have fixed
823 * addresses. These are not always echoed in BAR0-3, and
824 * BAR0-3 in a few cases contain junk!
825 */
826 if (class == PCI_CLASS_STORAGE_IDE) {
827 u8 progif;
828 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
829 if ((progif & 1) == 0) {
af1bff4f
LT
830 dev->resource[0].start = 0x1F0;
831 dev->resource[0].end = 0x1F7;
832 dev->resource[0].flags = LEGACY_IO_RESOURCE;
833 dev->resource[1].start = 0x3F6;
834 dev->resource[1].end = 0x3F6;
835 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
836 }
837 if ((progif & 4) == 0) {
af1bff4f
LT
838 dev->resource[2].start = 0x170;
839 dev->resource[2].end = 0x177;
840 dev->resource[2].flags = LEGACY_IO_RESOURCE;
841 dev->resource[3].start = 0x376;
842 dev->resource[3].end = 0x376;
843 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
844 }
845 }
1da177e4
LT
846 break;
847
848 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
849 if (class != PCI_CLASS_BRIDGE_PCI)
850 goto bad;
851 /* The PCI-to-PCI bridge spec requires that subtractive
852 decoding (i.e. transparent) bridge must have programming
853 interface code of 0x01. */
3efd273b 854 pci_read_irq(dev);
1da177e4
LT
855 dev->transparent = ((dev->class & 0xff) == 1);
856 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 857 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
858 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
859 if (pos) {
860 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
861 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
862 }
1da177e4
LT
863 break;
864
865 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
866 if (class != PCI_CLASS_BRIDGE_CARDBUS)
867 goto bad;
868 pci_read_irq(dev);
869 pci_read_bases(dev, 1, 0);
870 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
871 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
872 break;
873
874 default: /* unknown header */
80ccba11
BH
875 dev_err(&dev->dev, "unknown header type %02x, "
876 "ignoring device\n", dev->hdr_type);
480b93b7 877 return -EIO;
1da177e4
LT
878
879 bad:
80ccba11
BH
880 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
881 "type %02x)\n", class, dev->hdr_type);
1da177e4
LT
882 dev->class = PCI_CLASS_NOT_DEFINED;
883 }
884
885 /* We found a fine healthy device, go go go... */
886 return 0;
887}
888
201de56e
ZY
889static void pci_release_capabilities(struct pci_dev *dev)
890{
891 pci_vpd_release(dev);
d1b054da 892 pci_iov_release(dev);
201de56e
ZY
893}
894
1da177e4
LT
895/**
896 * pci_release_dev - free a pci device structure when all users of it are finished.
897 * @dev: device that's been disconnected
898 *
899 * Will be called only by the device core when all users of this pci device are
900 * done.
901 */
902static void pci_release_dev(struct device *dev)
903{
904 struct pci_dev *pci_dev;
905
906 pci_dev = to_pci_dev(dev);
201de56e 907 pci_release_capabilities(pci_dev);
1da177e4
LT
908 kfree(pci_dev);
909}
910
911/**
912 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 913 * @dev: PCI device
1da177e4
LT
914 *
915 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
916 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
917 * access it. Maybe we don't have a way to generate extended config space
918 * accesses, or the device is behind a reverse Express bridge. So we try
919 * reading the dword at 0x100 which must either be 0 or a valid extended
920 * capability header.
921 */
70b9f7dc 922int pci_cfg_space_size_ext(struct pci_dev *dev)
1da177e4 923{
1da177e4 924 u32 status;
557848c3 925 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 926
557848c3 927 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
70b9f7dc
YL
928 goto fail;
929 if (status == 0xffffffff)
930 goto fail;
931
932 return PCI_CFG_SPACE_EXP_SIZE;
933
934 fail:
935 return PCI_CFG_SPACE_SIZE;
936}
937
938int pci_cfg_space_size(struct pci_dev *dev)
939{
940 int pos;
941 u32 status;
dfadd9ed
YL
942 u16 class;
943
944 class = dev->class >> 8;
945 if (class == PCI_CLASS_BRIDGE_HOST)
946 return pci_cfg_space_size_ext(dev);
57741a77 947
06a1cbaf 948 pos = pci_pcie_cap(dev);
1da177e4
LT
949 if (!pos) {
950 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
951 if (!pos)
952 goto fail;
953
954 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
955 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
956 goto fail;
957 }
958
70b9f7dc 959 return pci_cfg_space_size_ext(dev);
1da177e4
LT
960
961 fail:
962 return PCI_CFG_SPACE_SIZE;
963}
964
965static void pci_release_bus_bridge_dev(struct device *dev)
966{
967 kfree(dev);
968}
969
65891215
ME
970struct pci_dev *alloc_pci_dev(void)
971{
972 struct pci_dev *dev;
973
974 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
975 if (!dev)
976 return NULL;
977
65891215
ME
978 INIT_LIST_HEAD(&dev->bus_list);
979
980 return dev;
981}
982EXPORT_SYMBOL(alloc_pci_dev);
983
1da177e4
LT
984/*
985 * Read the config data for a PCI device, sanity-check it
986 * and fill in the dev structure...
987 */
7f7b5de2 988static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1da177e4
LT
989{
990 struct pci_dev *dev;
991 u32 l;
1da177e4
LT
992 int delay = 1;
993
994 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
995 return NULL;
996
997 /* some broken boards return 0 or ~0 if a slot is empty: */
998 if (l == 0xffffffff || l == 0x00000000 ||
999 l == 0x0000ffff || l == 0xffff0000)
1000 return NULL;
1001
1002 /* Configuration request Retry Status */
1003 while (l == 0xffff0001) {
1004 msleep(delay);
1005 delay *= 2;
1006 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1007 return NULL;
1008 /* Card hasn't responded in 60 seconds? Must be stuck. */
1009 if (delay > 60 * 1000) {
80ccba11 1010 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
1011 "responding\n", pci_domain_nr(bus),
1012 bus->number, PCI_SLOT(devfn),
1013 PCI_FUNC(devfn));
1014 return NULL;
1015 }
1016 }
1017
bab41e9b 1018 dev = alloc_pci_dev();
1da177e4
LT
1019 if (!dev)
1020 return NULL;
1021
1da177e4 1022 dev->bus = bus;
1da177e4 1023 dev->devfn = devfn;
1da177e4
LT
1024 dev->vendor = l & 0xffff;
1025 dev->device = (l >> 16) & 0xffff;
cef354db 1026
480b93b7 1027 if (pci_setup_device(dev)) {
1da177e4
LT
1028 kfree(dev);
1029 return NULL;
1030 }
1da177e4
LT
1031
1032 return dev;
1033}
1034
201de56e
ZY
1035static void pci_init_capabilities(struct pci_dev *dev)
1036{
1037 /* MSI/MSI-X list */
1038 pci_msi_init_pci_dev(dev);
1039
63f4898a
RW
1040 /* Buffers for saving PCIe and PCI-X capabilities */
1041 pci_allocate_cap_save_buffers(dev);
1042
201de56e
ZY
1043 /* Power Management */
1044 pci_pm_init(dev);
eb9c39d0 1045 platform_pci_wakeup_init(dev);
201de56e
ZY
1046
1047 /* Vital Product Data */
1048 pci_vpd_pci22_init(dev);
58c3a727
YZ
1049
1050 /* Alternative Routing-ID Forwarding */
1051 pci_enable_ari(dev);
d1b054da
YZ
1052
1053 /* Single Root I/O Virtualization */
1054 pci_iov_init(dev);
ae21ee65
AK
1055
1056 /* Enable ACS P2P upstream forwarding */
5d990b62 1057 pci_enable_acs(dev);
201de56e
ZY
1058}
1059
96bde06a 1060void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1061{
cdb9b9f7
PM
1062 device_initialize(&dev->dev);
1063 dev->dev.release = pci_release_dev;
1064 pci_dev_get(dev);
1da177e4 1065
cdb9b9f7 1066 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1067 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1068 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1069
4d57cdfa 1070 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1071 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1072
1da177e4
LT
1073 /* Fix up broken headers */
1074 pci_fixup_device(pci_fixup_header, dev);
1075
4b77b0a2
RW
1076 /* Clear the state_saved flag. */
1077 dev->state_saved = false;
1078
201de56e
ZY
1079 /* Initialize various capabilities */
1080 pci_init_capabilities(dev);
eb9d0fe4 1081
1da177e4
LT
1082 /*
1083 * Add the device to our list of discovered devices
1084 * and the bus list for fixup functions, etc.
1085 */
d71374da 1086 down_write(&pci_bus_sem);
1da177e4 1087 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1088 up_write(&pci_bus_sem);
cdb9b9f7
PM
1089}
1090
451124a7 1091struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1092{
1093 struct pci_dev *dev;
1094
90bdb311
TP
1095 dev = pci_get_slot(bus, devfn);
1096 if (dev) {
1097 pci_dev_put(dev);
1098 return dev;
1099 }
1100
cdb9b9f7
PM
1101 dev = pci_scan_device(bus, devfn);
1102 if (!dev)
1103 return NULL;
1104
1105 pci_device_add(dev, bus);
1da177e4
LT
1106
1107 return dev;
1108}
b73e9687 1109EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1110
f07852d6
MW
1111static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1112{
1113 u16 cap;
1114 unsigned pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1115 if (!pos)
1116 return 0;
1117 pci_read_config_word(dev, pos + 4, &cap);
1118 return cap >> 8;
1119}
1120
1121static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1122{
1123 return (fn + 1) % 8;
1124}
1125
1126static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1127{
1128 return 0;
1129}
1130
1131static int only_one_child(struct pci_bus *bus)
1132{
1133 struct pci_dev *parent = bus->self;
1134 if (!parent || !pci_is_pcie(parent))
1135 return 0;
1136 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1137 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1138 return 1;
1139 return 0;
1140}
1141
1da177e4
LT
1142/**
1143 * pci_scan_slot - scan a PCI slot on a bus for devices.
1144 * @bus: PCI bus to scan
1145 * @devfn: slot number to scan (must have zero function.)
1146 *
1147 * Scan a PCI slot on the specified PCI bus for devices, adding
1148 * discovered devices to the @bus->devices list. New devices
8a1bc901 1149 * will not have is_added set.
1b69dfc6
TP
1150 *
1151 * Returns the number of new devices found.
1da177e4 1152 */
96bde06a 1153int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1154{
f07852d6 1155 unsigned fn, nr = 0;
1b69dfc6 1156 struct pci_dev *dev;
f07852d6
MW
1157 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1158
1159 if (only_one_child(bus) && (devfn > 0))
1160 return 0; /* Already scanned the entire slot */
1da177e4 1161
1b69dfc6
TP
1162 dev = pci_scan_single_device(bus, devfn);
1163 if (dev && !dev->is_added) /* new device? */
1164 nr++;
1165
f07852d6
MW
1166 if (pci_ari_enabled(bus))
1167 next_fn = next_ari_fn;
1168 else if (dev && dev->multifunction)
1169 next_fn = next_trad_fn;
1170
1171 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1172 dev = pci_scan_single_device(bus, devfn + fn);
1173 if (dev) {
1174 if (!dev->is_added)
1175 nr++;
1176 dev->multifunction = 1;
1da177e4
LT
1177 }
1178 }
7d715a6c 1179
149e1637
SL
1180 /* only one slot has pcie device */
1181 if (bus->self && nr)
7d715a6c
SL
1182 pcie_aspm_init_link_state(bus->self);
1183
1da177e4
LT
1184 return nr;
1185}
1186
0ab2b57f 1187unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1188{
1189 unsigned int devfn, pass, max = bus->secondary;
1190 struct pci_dev *dev;
1191
0207c356 1192 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1193
1194 /* Go find them, Rover! */
1195 for (devfn = 0; devfn < 0x100; devfn += 8)
1196 pci_scan_slot(bus, devfn);
1197
a28724b0
YZ
1198 /* Reserve buses for SR-IOV capability. */
1199 max += pci_iov_bus_range(bus);
1200
1da177e4
LT
1201 /*
1202 * After performing arch-dependent fixup of the bus, look behind
1203 * all PCI-to-PCI bridges on this bus.
1204 */
74710ded 1205 if (!bus->is_added) {
0207c356 1206 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded
AC
1207 pcibios_fixup_bus(bus);
1208 if (pci_is_root_bus(bus))
1209 bus->is_added = 1;
1210 }
1211
1da177e4
LT
1212 for (pass=0; pass < 2; pass++)
1213 list_for_each_entry(dev, &bus->devices, bus_list) {
1214 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1215 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1216 max = pci_scan_bridge(bus, dev, max, pass);
1217 }
1218
1219 /*
1220 * We've scanned the bus and so we know all about what's on
1221 * the other side of any bridges that may be on this bus plus
1222 * any devices.
1223 *
1224 * Return how far we've got finding sub-buses.
1225 */
0207c356 1226 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1227 return max;
1228}
1229
96bde06a 1230struct pci_bus * pci_create_bus(struct device *parent,
cdb9b9f7 1231 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
1232{
1233 int error;
0207c356 1234 struct pci_bus *b, *b2;
1da177e4
LT
1235 struct device *dev;
1236
1237 b = pci_alloc_bus();
1238 if (!b)
1239 return NULL;
1240
6a3b3e26 1241 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1da177e4
LT
1242 if (!dev){
1243 kfree(b);
1244 return NULL;
1245 }
1246
1247 b->sysdata = sysdata;
1248 b->ops = ops;
1249
0207c356
BH
1250 b2 = pci_find_bus(pci_domain_nr(b), bus);
1251 if (b2) {
1da177e4 1252 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1253 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1254 goto err_out;
1255 }
d71374da
ZY
1256
1257 down_write(&pci_bus_sem);
1da177e4 1258 list_add_tail(&b->node, &pci_root_buses);
d71374da 1259 up_write(&pci_bus_sem);
1da177e4 1260
1da177e4
LT
1261 dev->parent = parent;
1262 dev->release = pci_release_bus_bridge_dev;
1a927133 1263 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1da177e4
LT
1264 error = device_register(dev);
1265 if (error)
1266 goto dev_reg_err;
1267 b->bridge = get_device(dev);
1268
0d358f22
YL
1269 if (!parent)
1270 set_dev_node(b->bridge, pcibus_to_node(b));
1271
fd7d1ced
GKH
1272 b->dev.class = &pcibus_class;
1273 b->dev.parent = b->bridge;
1a927133 1274 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1275 error = device_register(&b->dev);
1da177e4
LT
1276 if (error)
1277 goto class_dev_reg_err;
fd7d1ced 1278 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
1da177e4 1279 if (error)
fd7d1ced 1280 goto dev_create_file_err;
1da177e4
LT
1281
1282 /* Create legacy_io and legacy_mem files for this bus */
1283 pci_create_legacy_files(b);
1284
1da177e4
LT
1285 b->number = b->secondary = bus;
1286 b->resource[0] = &ioport_resource;
1287 b->resource[1] = &iomem_resource;
1288
1da177e4
LT
1289 return b;
1290
fd7d1ced
GKH
1291dev_create_file_err:
1292 device_unregister(&b->dev);
1da177e4
LT
1293class_dev_reg_err:
1294 device_unregister(dev);
1295dev_reg_err:
d71374da 1296 down_write(&pci_bus_sem);
1da177e4 1297 list_del(&b->node);
d71374da 1298 up_write(&pci_bus_sem);
1da177e4
LT
1299err_out:
1300 kfree(dev);
1301 kfree(b);
1302 return NULL;
1303}
cdb9b9f7 1304
0ab2b57f 1305struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1306 int bus, struct pci_ops *ops, void *sysdata)
1307{
1308 struct pci_bus *b;
1309
1310 b = pci_create_bus(parent, bus, ops, sysdata);
1311 if (b)
1312 b->subordinate = pci_scan_child_bus(b);
1313 return b;
1314}
1da177e4
LT
1315EXPORT_SYMBOL(pci_scan_bus_parented);
1316
1317#ifdef CONFIG_HOTPLUG
3ed4fd96
AC
1318/**
1319 * pci_rescan_bus - scan a PCI bus for devices.
1320 * @bus: PCI bus to scan
1321 *
1322 * Scan a PCI bus and child buses for new devices, adds them,
1323 * and enables them.
1324 *
1325 * Returns the max number of subordinate bus discovered.
1326 */
5446a6bd 1327unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
3ed4fd96
AC
1328{
1329 unsigned int max;
1330 struct pci_dev *dev;
1331
1332 max = pci_scan_child_bus(bus);
1333
705b1aaa 1334 down_read(&pci_bus_sem);
3ed4fd96
AC
1335 list_for_each_entry(dev, &bus->devices, bus_list)
1336 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1337 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1338 if (dev->subordinate)
1339 pci_bus_size_bridges(dev->subordinate);
705b1aaa 1340 up_read(&pci_bus_sem);
3ed4fd96
AC
1341
1342 pci_bus_assign_resources(bus);
1343 pci_enable_bridges(bus);
1344 pci_bus_add_devices(bus);
1345
1346 return max;
1347}
1348EXPORT_SYMBOL_GPL(pci_rescan_bus);
1349
1da177e4 1350EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1351EXPORT_SYMBOL(pci_scan_slot);
1352EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1353EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1354#endif
6b4b78fe 1355
99178b03 1356static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 1357{
99178b03
GKH
1358 const struct pci_dev *a = to_pci_dev(d_a);
1359 const struct pci_dev *b = to_pci_dev(d_b);
1360
6b4b78fe
MD
1361 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1362 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1363
1364 if (a->bus->number < b->bus->number) return -1;
1365 else if (a->bus->number > b->bus->number) return 1;
1366
1367 if (a->devfn < b->devfn) return -1;
1368 else if (a->devfn > b->devfn) return 1;
1369
1370 return 0;
1371}
1372
5ff580c1 1373void __init pci_sort_breadthfirst(void)
6b4b78fe 1374{
99178b03 1375 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 1376}