]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/rtc/rtc-cmos.c
rtc: add hym8563 rtc-driver
[mirror_ubuntu-bionic-kernel.git] / drivers / rtc / rtc-cmos.c
CommitLineData
7be2c7c9
DB
1/*
2 * RTC class driver for "CMOS RTC": PCs, ACPI, etc
3 *
4 * Copyright (C) 1996 Paul Gortmaker (drivers/char/rtc.c)
5 * Copyright (C) 2006 David Brownell (convert to new framework)
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
13/*
14 * The original "cmos clock" chip was an MC146818 chip, now obsolete.
15 * That defined the register interface now provided by all PCs, some
16 * non-PC systems, and incorporated into ACPI. Modern PC chipsets
17 * integrate an MC146818 clone in their southbridge, and boards use
18 * that instead of discrete clones like the DS12887 or M48T86. There
19 * are also clones that connect using the LPC bus.
20 *
21 * That register API is also used directly by various other drivers
22 * (notably for integrated NVRAM), infrastructure (x86 has code to
23 * bypass the RTC framework, directly reading the RTC during boot
24 * and updating minutes/seconds for systems using NTP synch) and
25 * utilities (like userspace 'hwclock', if no /dev node exists).
26 *
27 * So **ALL** calls to CMOS_READ and CMOS_WRITE must be done with
28 * interrupts disabled, holding the global rtc_lock, to exclude those
29 * other drivers and utilities on correctly configured systems.
30 */
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/init.h>
34#include <linux/interrupt.h>
35#include <linux/spinlock.h>
36#include <linux/platform_device.h>
5d2a5037 37#include <linux/log2.h>
2fb08e6c 38#include <linux/pm.h>
3bcbaf6e
SAS
39#include <linux/of.h>
40#include <linux/of_platform.h>
d5a1c7e3 41#include <linux/dmi.h>
7be2c7c9
DB
42
43/* this is for "generic access to PC-style RTC" using CMOS_READ/CMOS_WRITE */
44#include <asm-generic/rtc.h>
45
7be2c7c9
DB
46struct cmos_rtc {
47 struct rtc_device *rtc;
48 struct device *dev;
49 int irq;
50 struct resource *iomem;
51
87ac84f4
DB
52 void (*wake_on)(struct device *);
53 void (*wake_off)(struct device *);
54
55 u8 enabled_wake;
7be2c7c9
DB
56 u8 suspend_ctrl;
57
58 /* newer hardware extends the original register set */
59 u8 day_alrm;
60 u8 mon_alrm;
61 u8 century;
62};
63
64/* both platform and pnp busses use negative numbers for invalid irqs */
2fac6674 65#define is_valid_irq(n) ((n) > 0)
7be2c7c9
DB
66
67static const char driver_name[] = "rtc_cmos";
68
bcd9b89c
DB
69/* The RTC_INTR register may have e.g. RTC_PF set even if RTC_PIE is clear;
70 * always mask it against the irq enable bits in RTC_CONTROL. Bit values
71 * are the same: PF==PIE, AF=AIE, UF=UIE; so RTC_IRQMASK works with both.
72 */
73#define RTC_IRQMASK (RTC_PF | RTC_AF | RTC_UF)
74
75static inline int is_intr(u8 rtc_intr)
76{
77 if (!(rtc_intr & RTC_IRQF))
78 return 0;
79 return rtc_intr & RTC_IRQMASK;
80}
81
7be2c7c9
DB
82/*----------------------------------------------------------------*/
83
35d3fdd5
DB
84/* Much modern x86 hardware has HPETs (10+ MHz timers) which, because
85 * many BIOS programmers don't set up "sane mode" IRQ routing, are mostly
86 * used in a broken "legacy replacement" mode. The breakage includes
87 * HPET #1 hijacking the IRQ for this RTC, and being unavailable for
88 * other (better) use.
89 *
90 * When that broken mode is in use, platform glue provides a partial
91 * emulation of hardware RTC IRQ facilities using HPET #1. We don't
92 * want to use HPET for anything except those IRQs though...
93 */
94#ifdef CONFIG_HPET_EMULATE_RTC
95#include <asm/hpet.h>
96#else
97
98static inline int is_hpet_enabled(void)
99{
100 return 0;
101}
102
103static inline int hpet_mask_rtc_irq_bit(unsigned long mask)
104{
105 return 0;
106}
107
108static inline int hpet_set_rtc_irq_bit(unsigned long mask)
109{
110 return 0;
111}
112
113static inline int
114hpet_set_alarm_time(unsigned char hrs, unsigned char min, unsigned char sec)
115{
116 return 0;
117}
118
119static inline int hpet_set_periodic_freq(unsigned long freq)
120{
121 return 0;
122}
123
124static inline int hpet_rtc_dropped_irq(void)
125{
126 return 0;
127}
128
129static inline int hpet_rtc_timer_init(void)
130{
131 return 0;
132}
133
134extern irq_handler_t hpet_rtc_interrupt;
135
136static inline int hpet_register_irq_handler(irq_handler_t handler)
137{
138 return 0;
139}
140
141static inline int hpet_unregister_irq_handler(irq_handler_t handler)
142{
143 return 0;
144}
145
146#endif
147
148/*----------------------------------------------------------------*/
149
c8fc40cd
DB
150#ifdef RTC_PORT
151
152/* Most newer x86 systems have two register banks, the first used
153 * for RTC and NVRAM and the second only for NVRAM. Caller must
154 * own rtc_lock ... and we won't worry about access during NMI.
155 */
156#define can_bank2 true
157
158static inline unsigned char cmos_read_bank2(unsigned char addr)
159{
160 outb(addr, RTC_PORT(2));
161 return inb(RTC_PORT(3));
162}
163
164static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
165{
166 outb(addr, RTC_PORT(2));
b43c1ea4 167 outb(val, RTC_PORT(3));
c8fc40cd
DB
168}
169
170#else
171
172#define can_bank2 false
173
174static inline unsigned char cmos_read_bank2(unsigned char addr)
175{
176 return 0;
177}
178
179static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
180{
181}
182
183#endif
184
185/*----------------------------------------------------------------*/
186
7be2c7c9
DB
187static int cmos_read_time(struct device *dev, struct rtc_time *t)
188{
189 /* REVISIT: if the clock has a "century" register, use
190 * that instead of the heuristic in get_rtc_time().
191 * That'll make Y3K compatility (year > 2070) easy!
192 */
193 get_rtc_time(t);
194 return 0;
195}
196
197static int cmos_set_time(struct device *dev, struct rtc_time *t)
198{
199 /* REVISIT: set the "century" register if available
200 *
201 * NOTE: this ignores the issue whereby updating the seconds
202 * takes effect exactly 500ms after we write the register.
203 * (Also queueing and other delays before we get this far.)
204 */
205 return set_rtc_time(t);
206}
207
208static int cmos_read_alarm(struct device *dev, struct rtc_wkalrm *t)
209{
210 struct cmos_rtc *cmos = dev_get_drvdata(dev);
211 unsigned char rtc_control;
212
213 if (!is_valid_irq(cmos->irq))
214 return -EIO;
215
216 /* Basic alarms only support hour, minute, and seconds fields.
217 * Some also support day and month, for alarms up to a year in
218 * the future.
219 */
220 t->time.tm_mday = -1;
221 t->time.tm_mon = -1;
222
223 spin_lock_irq(&rtc_lock);
224 t->time.tm_sec = CMOS_READ(RTC_SECONDS_ALARM);
225 t->time.tm_min = CMOS_READ(RTC_MINUTES_ALARM);
226 t->time.tm_hour = CMOS_READ(RTC_HOURS_ALARM);
227
228 if (cmos->day_alrm) {
615bb29c
ML
229 /* ignore upper bits on readback per ACPI spec */
230 t->time.tm_mday = CMOS_READ(cmos->day_alrm) & 0x3f;
7be2c7c9
DB
231 if (!t->time.tm_mday)
232 t->time.tm_mday = -1;
233
234 if (cmos->mon_alrm) {
235 t->time.tm_mon = CMOS_READ(cmos->mon_alrm);
236 if (!t->time.tm_mon)
237 t->time.tm_mon = -1;
238 }
239 }
240
241 rtc_control = CMOS_READ(RTC_CONTROL);
242 spin_unlock_irq(&rtc_lock);
243
3804a89b
AP
244 if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
245 if (((unsigned)t->time.tm_sec) < 0x60)
246 t->time.tm_sec = bcd2bin(t->time.tm_sec);
7be2c7c9 247 else
3804a89b
AP
248 t->time.tm_sec = -1;
249 if (((unsigned)t->time.tm_min) < 0x60)
250 t->time.tm_min = bcd2bin(t->time.tm_min);
251 else
252 t->time.tm_min = -1;
253 if (((unsigned)t->time.tm_hour) < 0x24)
254 t->time.tm_hour = bcd2bin(t->time.tm_hour);
255 else
256 t->time.tm_hour = -1;
257
258 if (cmos->day_alrm) {
259 if (((unsigned)t->time.tm_mday) <= 0x31)
260 t->time.tm_mday = bcd2bin(t->time.tm_mday);
7be2c7c9 261 else
3804a89b
AP
262 t->time.tm_mday = -1;
263
264 if (cmos->mon_alrm) {
265 if (((unsigned)t->time.tm_mon) <= 0x12)
266 t->time.tm_mon = bcd2bin(t->time.tm_mon)-1;
267 else
268 t->time.tm_mon = -1;
269 }
7be2c7c9
DB
270 }
271 }
272 t->time.tm_year = -1;
273
274 t->enabled = !!(rtc_control & RTC_AIE);
275 t->pending = 0;
276
277 return 0;
278}
279
7e2a31da
DB
280static void cmos_checkintr(struct cmos_rtc *cmos, unsigned char rtc_control)
281{
282 unsigned char rtc_intr;
283
284 /* NOTE after changing RTC_xIE bits we always read INTR_FLAGS;
285 * allegedly some older rtcs need that to handle irqs properly
286 */
287 rtc_intr = CMOS_READ(RTC_INTR_FLAGS);
288
289 if (is_hpet_enabled())
290 return;
291
292 rtc_intr &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
293 if (is_intr(rtc_intr))
294 rtc_update_irq(cmos->rtc, 1, rtc_intr);
295}
296
297static void cmos_irq_enable(struct cmos_rtc *cmos, unsigned char mask)
298{
299 unsigned char rtc_control;
300
301 /* flush any pending IRQ status, notably for update irqs,
302 * before we enable new IRQs
303 */
304 rtc_control = CMOS_READ(RTC_CONTROL);
305 cmos_checkintr(cmos, rtc_control);
306
307 rtc_control |= mask;
308 CMOS_WRITE(rtc_control, RTC_CONTROL);
309 hpet_set_rtc_irq_bit(mask);
310
311 cmos_checkintr(cmos, rtc_control);
312}
313
314static void cmos_irq_disable(struct cmos_rtc *cmos, unsigned char mask)
315{
316 unsigned char rtc_control;
317
318 rtc_control = CMOS_READ(RTC_CONTROL);
319 rtc_control &= ~mask;
320 CMOS_WRITE(rtc_control, RTC_CONTROL);
321 hpet_mask_rtc_irq_bit(mask);
322
323 cmos_checkintr(cmos, rtc_control);
324}
325
7be2c7c9
DB
326static int cmos_set_alarm(struct device *dev, struct rtc_wkalrm *t)
327{
328 struct cmos_rtc *cmos = dev_get_drvdata(dev);
5e8599d2 329 unsigned char mon, mday, hrs, min, sec, rtc_control;
7be2c7c9
DB
330
331 if (!is_valid_irq(cmos->irq))
332 return -EIO;
333
2b653e06 334 mon = t->time.tm_mon + 1;
7be2c7c9 335 mday = t->time.tm_mday;
7be2c7c9 336 hrs = t->time.tm_hour;
7be2c7c9 337 min = t->time.tm_min;
7be2c7c9 338 sec = t->time.tm_sec;
3804a89b
AP
339
340 rtc_control = CMOS_READ(RTC_CONTROL);
341 if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
342 /* Writing 0xff means "don't care" or "match all". */
343 mon = (mon <= 12) ? bin2bcd(mon) : 0xff;
344 mday = (mday >= 1 && mday <= 31) ? bin2bcd(mday) : 0xff;
345 hrs = (hrs < 24) ? bin2bcd(hrs) : 0xff;
346 min = (min < 60) ? bin2bcd(min) : 0xff;
347 sec = (sec < 60) ? bin2bcd(sec) : 0xff;
348 }
7be2c7c9
DB
349
350 spin_lock_irq(&rtc_lock);
351
352 /* next rtc irq must not be from previous alarm setting */
7e2a31da 353 cmos_irq_disable(cmos, RTC_AIE);
7be2c7c9
DB
354
355 /* update alarm */
356 CMOS_WRITE(hrs, RTC_HOURS_ALARM);
357 CMOS_WRITE(min, RTC_MINUTES_ALARM);
358 CMOS_WRITE(sec, RTC_SECONDS_ALARM);
359
360 /* the system may support an "enhanced" alarm */
361 if (cmos->day_alrm) {
362 CMOS_WRITE(mday, cmos->day_alrm);
363 if (cmos->mon_alrm)
364 CMOS_WRITE(mon, cmos->mon_alrm);
365 }
366
35d3fdd5
DB
367 /* FIXME the HPET alarm glue currently ignores day_alrm
368 * and mon_alrm ...
369 */
370 hpet_set_alarm_time(t->time.tm_hour, t->time.tm_min, t->time.tm_sec);
371
7e2a31da
DB
372 if (t->enabled)
373 cmos_irq_enable(cmos, RTC_AIE);
7be2c7c9
DB
374
375 spin_unlock_irq(&rtc_lock);
376
377 return 0;
378}
379
d5a1c7e3
BP
380/*
381 * Do not disable RTC alarm on shutdown - workaround for b0rked BIOSes.
382 */
383static bool alarm_disable_quirk;
384
385static int __init set_alarm_disable_quirk(const struct dmi_system_id *id)
386{
387 alarm_disable_quirk = true;
388 pr_info("rtc-cmos: BIOS has alarm-disable quirk. ");
389 pr_info("RTC alarms disabled\n");
390 return 0;
391}
392
393static const struct dmi_system_id rtc_quirks[] __initconst = {
394 /* https://bugzilla.novell.com/show_bug.cgi?id=805740 */
395 {
396 .callback = set_alarm_disable_quirk,
397 .ident = "IBM Truman",
398 .matches = {
399 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
400 DMI_MATCH(DMI_PRODUCT_NAME, "4852570"),
401 },
402 },
403 /* https://bugzilla.novell.com/show_bug.cgi?id=812592 */
404 {
405 .callback = set_alarm_disable_quirk,
406 .ident = "Gigabyte GA-990XA-UD3",
407 .matches = {
408 DMI_MATCH(DMI_SYS_VENDOR,
409 "Gigabyte Technology Co., Ltd."),
410 DMI_MATCH(DMI_PRODUCT_NAME, "GA-990XA-UD3"),
411 },
412 },
413 /* http://permalink.gmane.org/gmane.linux.kernel/1604474 */
414 {
415 .callback = set_alarm_disable_quirk,
416 .ident = "Toshiba Satellite L300",
417 .matches = {
418 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
419 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite L300"),
420 },
421 },
422 {}
423};
424
a8462ef6 425static int cmos_alarm_irq_enable(struct device *dev, unsigned int enabled)
7be2c7c9
DB
426{
427 struct cmos_rtc *cmos = dev_get_drvdata(dev);
7be2c7c9
DB
428 unsigned long flags;
429
a8462ef6
HRK
430 if (!is_valid_irq(cmos->irq))
431 return -EINVAL;
7be2c7c9 432
d5a1c7e3
BP
433 if (alarm_disable_quirk)
434 return 0;
435
7be2c7c9 436 spin_lock_irqsave(&rtc_lock, flags);
a8462ef6
HRK
437
438 if (enabled)
7e2a31da 439 cmos_irq_enable(cmos, RTC_AIE);
a8462ef6
HRK
440 else
441 cmos_irq_disable(cmos, RTC_AIE);
442
7be2c7c9
DB
443 spin_unlock_irqrestore(&rtc_lock, flags);
444 return 0;
445}
446
7be2c7c9
DB
447#if defined(CONFIG_RTC_INTF_PROC) || defined(CONFIG_RTC_INTF_PROC_MODULE)
448
449static int cmos_procfs(struct device *dev, struct seq_file *seq)
450{
451 struct cmos_rtc *cmos = dev_get_drvdata(dev);
452 unsigned char rtc_control, valid;
453
454 spin_lock_irq(&rtc_lock);
455 rtc_control = CMOS_READ(RTC_CONTROL);
456 valid = CMOS_READ(RTC_VALID);
457 spin_unlock_irq(&rtc_lock);
458
459 /* NOTE: at least ICH6 reports battery status using a different
460 * (non-RTC) bit; and SQWE is ignored on many current systems.
461 */
462 return seq_printf(seq,
463 "periodic_IRQ\t: %s\n"
464 "update_IRQ\t: %s\n"
c8626a1d 465 "HPET_emulated\t: %s\n"
7be2c7c9 466 // "square_wave\t: %s\n"
3804a89b 467 "BCD\t\t: %s\n"
7be2c7c9
DB
468 "DST_enable\t: %s\n"
469 "periodic_freq\t: %d\n"
470 "batt_status\t: %s\n",
471 (rtc_control & RTC_PIE) ? "yes" : "no",
472 (rtc_control & RTC_UIE) ? "yes" : "no",
c8626a1d 473 is_hpet_enabled() ? "yes" : "no",
7be2c7c9 474 // (rtc_control & RTC_SQWE) ? "yes" : "no",
3804a89b 475 (rtc_control & RTC_DM_BINARY) ? "no" : "yes",
7be2c7c9
DB
476 (rtc_control & RTC_DST_EN) ? "yes" : "no",
477 cmos->rtc->irq_freq,
478 (valid & RTC_VRT) ? "okay" : "dead");
479}
480
481#else
482#define cmos_procfs NULL
483#endif
484
485static const struct rtc_class_ops cmos_rtc_ops = {
a8462ef6
HRK
486 .read_time = cmos_read_time,
487 .set_time = cmos_set_time,
488 .read_alarm = cmos_read_alarm,
489 .set_alarm = cmos_set_alarm,
490 .proc = cmos_procfs,
a8462ef6 491 .alarm_irq_enable = cmos_alarm_irq_enable,
7be2c7c9
DB
492};
493
494/*----------------------------------------------------------------*/
495
e07e232c
DB
496/*
497 * All these chips have at least 64 bytes of address space, shared by
498 * RTC registers and NVRAM. Most of those bytes of NVRAM are used
499 * by boot firmware. Modern chips have 128 or 256 bytes.
500 */
501
502#define NVRAM_OFFSET (RTC_REG_D + 1)
503
504static ssize_t
2c3c8bea
CW
505cmos_nvram_read(struct file *filp, struct kobject *kobj,
506 struct bin_attribute *attr,
e07e232c
DB
507 char *buf, loff_t off, size_t count)
508{
509 int retval;
510
511 if (unlikely(off >= attr->size))
512 return 0;
c8fc40cd
DB
513 if (unlikely(off < 0))
514 return -EINVAL;
e07e232c
DB
515 if ((off + count) > attr->size)
516 count = attr->size - off;
517
c8fc40cd 518 off += NVRAM_OFFSET;
e07e232c 519 spin_lock_irq(&rtc_lock);
c8fc40cd
DB
520 for (retval = 0; count; count--, off++, retval++) {
521 if (off < 128)
522 *buf++ = CMOS_READ(off);
523 else if (can_bank2)
524 *buf++ = cmos_read_bank2(off);
525 else
526 break;
527 }
e07e232c
DB
528 spin_unlock_irq(&rtc_lock);
529
530 return retval;
531}
532
533static ssize_t
2c3c8bea
CW
534cmos_nvram_write(struct file *filp, struct kobject *kobj,
535 struct bin_attribute *attr,
e07e232c
DB
536 char *buf, loff_t off, size_t count)
537{
538 struct cmos_rtc *cmos;
539 int retval;
540
541 cmos = dev_get_drvdata(container_of(kobj, struct device, kobj));
542 if (unlikely(off >= attr->size))
543 return -EFBIG;
c8fc40cd
DB
544 if (unlikely(off < 0))
545 return -EINVAL;
e07e232c
DB
546 if ((off + count) > attr->size)
547 count = attr->size - off;
548
549 /* NOTE: on at least PCs and Ataris, the boot firmware uses a
550 * checksum on part of the NVRAM data. That's currently ignored
551 * here. If userspace is smart enough to know what fields of
552 * NVRAM to update, updating checksums is also part of its job.
553 */
c8fc40cd 554 off += NVRAM_OFFSET;
e07e232c 555 spin_lock_irq(&rtc_lock);
c8fc40cd 556 for (retval = 0; count; count--, off++, retval++) {
e07e232c
DB
557 /* don't trash RTC registers */
558 if (off == cmos->day_alrm
559 || off == cmos->mon_alrm
560 || off == cmos->century)
561 buf++;
c8fc40cd 562 else if (off < 128)
e07e232c 563 CMOS_WRITE(*buf++, off);
c8fc40cd
DB
564 else if (can_bank2)
565 cmos_write_bank2(*buf++, off);
566 else
567 break;
e07e232c
DB
568 }
569 spin_unlock_irq(&rtc_lock);
570
571 return retval;
572}
573
574static struct bin_attribute nvram = {
575 .attr = {
576 .name = "nvram",
577 .mode = S_IRUGO | S_IWUSR,
e07e232c
DB
578 },
579
580 .read = cmos_nvram_read,
581 .write = cmos_nvram_write,
582 /* size gets set up later */
583};
584
585/*----------------------------------------------------------------*/
586
7be2c7c9
DB
587static struct cmos_rtc cmos_rtc;
588
589static irqreturn_t cmos_interrupt(int irq, void *p)
590{
591 u8 irqstat;
8a0bdfd7 592 u8 rtc_control;
7be2c7c9
DB
593
594 spin_lock(&rtc_lock);
35d3fdd5
DB
595
596 /* When the HPET interrupt handler calls us, the interrupt
597 * status is passed as arg1 instead of the irq number. But
598 * always clear irq status, even when HPET is in the way.
599 *
600 * Note that HPET and RTC are almost certainly out of phase,
601 * giving different IRQ status ...
9d8af78b 602 */
35d3fdd5
DB
603 irqstat = CMOS_READ(RTC_INTR_FLAGS);
604 rtc_control = CMOS_READ(RTC_CONTROL);
9d8af78b
BW
605 if (is_hpet_enabled())
606 irqstat = (unsigned long)irq & 0xF0;
998a0605
DB
607
608 /* If we were suspended, RTC_CONTROL may not be accurate since the
609 * bios may have cleared it.
610 */
611 if (!cmos_rtc.suspend_ctrl)
612 irqstat &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
613 else
614 irqstat &= (cmos_rtc.suspend_ctrl & RTC_IRQMASK) | RTC_IRQF;
8a0bdfd7
DB
615
616 /* All Linux RTC alarms should be treated as if they were oneshot.
617 * Similar code may be needed in system wakeup paths, in case the
618 * alarm woke the system.
619 */
620 if (irqstat & RTC_AIE) {
998a0605 621 cmos_rtc.suspend_ctrl &= ~RTC_AIE;
8a0bdfd7
DB
622 rtc_control &= ~RTC_AIE;
623 CMOS_WRITE(rtc_control, RTC_CONTROL);
35d3fdd5 624 hpet_mask_rtc_irq_bit(RTC_AIE);
8a0bdfd7
DB
625 CMOS_READ(RTC_INTR_FLAGS);
626 }
7be2c7c9
DB
627 spin_unlock(&rtc_lock);
628
bcd9b89c 629 if (is_intr(irqstat)) {
7be2c7c9
DB
630 rtc_update_irq(p, 1, irqstat);
631 return IRQ_HANDLED;
632 } else
633 return IRQ_NONE;
634}
635
41ac8df9 636#ifdef CONFIG_PNP
7be2c7c9
DB
637#define INITSECTION
638
639#else
7be2c7c9
DB
640#define INITSECTION __init
641#endif
642
643static int INITSECTION
644cmos_do_probe(struct device *dev, struct resource *ports, int rtc_irq)
645{
97a92e77 646 struct cmos_rtc_board_info *info = dev_get_platdata(dev);
7be2c7c9
DB
647 int retval = 0;
648 unsigned char rtc_control;
e07e232c 649 unsigned address_space;
7be2c7c9
DB
650
651 /* there can be only one ... */
652 if (cmos_rtc.dev)
653 return -EBUSY;
654
655 if (!ports)
656 return -ENODEV;
657
05440dfc
DB
658 /* Claim I/O ports ASAP, minimizing conflict with legacy driver.
659 *
660 * REVISIT non-x86 systems may instead use memory space resources
661 * (needing ioremap etc), not i/o space resources like this ...
662 */
663 ports = request_region(ports->start,
28f65c11 664 resource_size(ports),
05440dfc
DB
665 driver_name);
666 if (!ports) {
667 dev_dbg(dev, "i/o registers already in use\n");
668 return -EBUSY;
669 }
670
7be2c7c9
DB
671 cmos_rtc.irq = rtc_irq;
672 cmos_rtc.iomem = ports;
673
e07e232c
DB
674 /* Heuristic to deduce NVRAM size ... do what the legacy NVRAM
675 * driver did, but don't reject unknown configs. Old hardware
c8fc40cd
DB
676 * won't address 128 bytes. Newer chips have multiple banks,
677 * though they may not be listed in one I/O resource.
e07e232c
DB
678 */
679#if defined(CONFIG_ATARI)
680 address_space = 64;
95abd0df 681#elif defined(__i386__) || defined(__x86_64__) || defined(__arm__) \
8cb7c71b
SK
682 || defined(__sparc__) || defined(__mips__) \
683 || defined(__powerpc__)
e07e232c
DB
684 address_space = 128;
685#else
686#warning Assuming 128 bytes of RTC+NVRAM address space, not 64 bytes.
687 address_space = 128;
688#endif
c8fc40cd
DB
689 if (can_bank2 && ports->end > (ports->start + 1))
690 address_space = 256;
e07e232c 691
87ac84f4
DB
692 /* For ACPI systems extension info comes from the FADT. On others,
693 * board specific setup provides it as appropriate. Systems where
694 * the alarm IRQ isn't automatically a wakeup IRQ (like ACPI, and
695 * some almost-clones) can provide hooks to make that behave.
e07e232c
DB
696 *
697 * Note that ACPI doesn't preclude putting these registers into
698 * "extended" areas of the chip, including some that we won't yet
699 * expect CMOS_READ and friends to handle.
7be2c7c9
DB
700 */
701 if (info) {
e07e232c
DB
702 if (info->rtc_day_alarm && info->rtc_day_alarm < 128)
703 cmos_rtc.day_alrm = info->rtc_day_alarm;
704 if (info->rtc_mon_alarm && info->rtc_mon_alarm < 128)
705 cmos_rtc.mon_alrm = info->rtc_mon_alarm;
706 if (info->rtc_century && info->rtc_century < 128)
707 cmos_rtc.century = info->rtc_century;
87ac84f4
DB
708
709 if (info->wake_on && info->wake_off) {
710 cmos_rtc.wake_on = info->wake_on;
711 cmos_rtc.wake_off = info->wake_off;
712 }
7be2c7c9
DB
713 }
714
6ba8bcd4
DC
715 cmos_rtc.dev = dev;
716 dev_set_drvdata(dev, &cmos_rtc);
717
7be2c7c9
DB
718 cmos_rtc.rtc = rtc_device_register(driver_name, dev,
719 &cmos_rtc_ops, THIS_MODULE);
05440dfc
DB
720 if (IS_ERR(cmos_rtc.rtc)) {
721 retval = PTR_ERR(cmos_rtc.rtc);
722 goto cleanup0;
723 }
7be2c7c9 724
d4afc76c 725 rename_region(ports, dev_name(&cmos_rtc.rtc->dev));
7be2c7c9
DB
726
727 spin_lock_irq(&rtc_lock);
728
729 /* force periodic irq to CMOS reset default of 1024Hz;
730 *
731 * REVISIT it's been reported that at least one x86_64 ALI mobo
732 * doesn't use 32KHz here ... for portability we might need to
733 * do something about other clock frequencies.
734 */
7be2c7c9 735 cmos_rtc.rtc->irq_freq = 1024;
35d3fdd5
DB
736 hpet_set_periodic_freq(cmos_rtc.rtc->irq_freq);
737 CMOS_WRITE(RTC_REF_CLCK_32KHZ | 0x06, RTC_FREQ_SELECT);
7be2c7c9 738
7e2a31da
DB
739 /* disable irqs */
740 cmos_irq_disable(&cmos_rtc, RTC_PIE | RTC_AIE | RTC_UIE);
35d3fdd5 741
7e2a31da 742 rtc_control = CMOS_READ(RTC_CONTROL);
7be2c7c9
DB
743
744 spin_unlock_irq(&rtc_lock);
745
3804a89b 746 /* FIXME:
7be2c7c9
DB
747 * <asm-generic/rtc.h> doesn't know 12-hour mode either.
748 */
5e8599d2 749 if (is_valid_irq(rtc_irq) && !(rtc_control & RTC_24H)) {
3804a89b 750 dev_warn(dev, "only 24-hr supported\n");
7be2c7c9
DB
751 retval = -ENXIO;
752 goto cleanup1;
753 }
754
9d8af78b
BW
755 if (is_valid_irq(rtc_irq)) {
756 irq_handler_t rtc_cmos_int_handler;
757
758 if (is_hpet_enabled()) {
759 int err;
760
761 rtc_cmos_int_handler = hpet_rtc_interrupt;
762 err = hpet_register_irq_handler(cmos_interrupt);
763 if (err != 0) {
ee443357 764 dev_warn(dev, "hpet_register_irq_handler "
9d8af78b
BW
765 " failed in rtc_init().");
766 goto cleanup1;
767 }
768 } else
769 rtc_cmos_int_handler = cmos_interrupt;
770
771 retval = request_irq(rtc_irq, rtc_cmos_int_handler,
2f6e5f94 772 0, dev_name(&cmos_rtc.rtc->dev),
ab6a2d70 773 cmos_rtc.rtc);
9d8af78b
BW
774 if (retval < 0) {
775 dev_dbg(dev, "IRQ %d is already in use\n", rtc_irq);
776 goto cleanup1;
777 }
7be2c7c9 778 }
9d8af78b 779 hpet_rtc_timer_init();
7be2c7c9 780
e07e232c
DB
781 /* export at least the first block of NVRAM */
782 nvram.size = address_space - NVRAM_OFFSET;
783 retval = sysfs_create_bin_file(&dev->kobj, &nvram);
784 if (retval < 0) {
785 dev_dbg(dev, "can't create nvram file? %d\n", retval);
786 goto cleanup2;
787 }
7be2c7c9 788
ee443357 789 dev_info(dev, "%s%s, %zd bytes nvram%s\n",
6d029b64
KH
790 !is_valid_irq(rtc_irq) ? "no alarms" :
791 cmos_rtc.mon_alrm ? "alarms up to one year" :
792 cmos_rtc.day_alrm ? "alarms up to one month" :
793 "alarms up to one day",
794 cmos_rtc.century ? ", y3k" : "",
795 nvram.size,
796 is_hpet_enabled() ? ", hpet irqs" : "");
7be2c7c9
DB
797
798 return 0;
799
e07e232c
DB
800cleanup2:
801 if (is_valid_irq(rtc_irq))
802 free_irq(rtc_irq, cmos_rtc.rtc);
7be2c7c9 803cleanup1:
05440dfc 804 cmos_rtc.dev = NULL;
7be2c7c9 805 rtc_device_unregister(cmos_rtc.rtc);
05440dfc 806cleanup0:
28f65c11 807 release_region(ports->start, resource_size(ports));
7be2c7c9
DB
808 return retval;
809}
810
811static void cmos_do_shutdown(void)
812{
7be2c7c9 813 spin_lock_irq(&rtc_lock);
7e2a31da 814 cmos_irq_disable(&cmos_rtc, RTC_IRQMASK);
7be2c7c9
DB
815 spin_unlock_irq(&rtc_lock);
816}
817
818static void __exit cmos_do_remove(struct device *dev)
819{
820 struct cmos_rtc *cmos = dev_get_drvdata(dev);
05440dfc 821 struct resource *ports;
7be2c7c9
DB
822
823 cmos_do_shutdown();
824
e07e232c
DB
825 sysfs_remove_bin_file(&dev->kobj, &nvram);
826
9d8af78b 827 if (is_valid_irq(cmos->irq)) {
05440dfc 828 free_irq(cmos->irq, cmos->rtc);
9d8af78b
BW
829 hpet_unregister_irq_handler(cmos_interrupt);
830 }
7be2c7c9 831
05440dfc
DB
832 rtc_device_unregister(cmos->rtc);
833 cmos->rtc = NULL;
7be2c7c9 834
05440dfc 835 ports = cmos->iomem;
28f65c11 836 release_region(ports->start, resource_size(ports));
05440dfc
DB
837 cmos->iomem = NULL;
838
839 cmos->dev = NULL;
7be2c7c9
DB
840}
841
842#ifdef CONFIG_PM
843
2fb08e6c 844static int cmos_suspend(struct device *dev)
7be2c7c9
DB
845{
846 struct cmos_rtc *cmos = dev_get_drvdata(dev);
bcd9b89c 847 unsigned char tmp;
7be2c7c9
DB
848
849 /* only the alarm might be a wakeup event source */
850 spin_lock_irq(&rtc_lock);
851 cmos->suspend_ctrl = tmp = CMOS_READ(RTC_CONTROL);
852 if (tmp & (RTC_PIE|RTC_AIE|RTC_UIE)) {
35d3fdd5 853 unsigned char mask;
bcd9b89c 854
74c4633d 855 if (device_may_wakeup(dev))
35d3fdd5 856 mask = RTC_IRQMASK & ~RTC_AIE;
7be2c7c9 857 else
35d3fdd5
DB
858 mask = RTC_IRQMASK;
859 tmp &= ~mask;
7be2c7c9 860 CMOS_WRITE(tmp, RTC_CONTROL);
e005715e 861 hpet_mask_rtc_irq_bit(mask);
35d3fdd5 862
7e2a31da 863 cmos_checkintr(cmos, tmp);
bcd9b89c 864 }
7be2c7c9
DB
865 spin_unlock_irq(&rtc_lock);
866
87ac84f4
DB
867 if (tmp & RTC_AIE) {
868 cmos->enabled_wake = 1;
869 if (cmos->wake_on)
870 cmos->wake_on(dev);
871 else
872 enable_irq_wake(cmos->irq);
873 }
7be2c7c9 874
ee443357 875 dev_dbg(dev, "suspend%s, ctrl %02x\n",
7be2c7c9
DB
876 (tmp & RTC_AIE) ? ", alarm may wake" : "",
877 tmp);
878
879 return 0;
880}
881
74c4633d
RW
882/* We want RTC alarms to wake us from e.g. ACPI G2/S5 "soft off", even
883 * after a detour through G3 "mechanical off", although the ACPI spec
884 * says wakeup should only work from G1/S4 "hibernate". To most users,
885 * distinctions between S4 and S5 are pointless. So when the hardware
886 * allows, don't draw that distinction.
887 */
888static inline int cmos_poweroff(struct device *dev)
889{
2fb08e6c 890 return cmos_suspend(dev);
74c4633d
RW
891}
892
7be2c7c9
DB
893static int cmos_resume(struct device *dev)
894{
895 struct cmos_rtc *cmos = dev_get_drvdata(dev);
998a0605
DB
896 unsigned char tmp;
897
898 if (cmos->enabled_wake) {
899 if (cmos->wake_off)
900 cmos->wake_off(dev);
901 else
902 disable_irq_wake(cmos->irq);
903 cmos->enabled_wake = 0;
904 }
7be2c7c9 905
998a0605
DB
906 spin_lock_irq(&rtc_lock);
907 tmp = cmos->suspend_ctrl;
908 cmos->suspend_ctrl = 0;
7be2c7c9 909 /* re-enable any irqs previously active */
35d3fdd5
DB
910 if (tmp & RTC_IRQMASK) {
911 unsigned char mask;
7be2c7c9 912
ebf8d6c8
DB
913 if (device_may_wakeup(dev))
914 hpet_rtc_timer_init();
915
35d3fdd5
DB
916 do {
917 CMOS_WRITE(tmp, RTC_CONTROL);
918 hpet_set_rtc_irq_bit(tmp & RTC_IRQMASK);
919
920 mask = CMOS_READ(RTC_INTR_FLAGS);
921 mask &= (tmp & RTC_IRQMASK) | RTC_IRQF;
7e2a31da 922 if (!is_hpet_enabled() || !is_intr(mask))
35d3fdd5
DB
923 break;
924
925 /* force one-shot behavior if HPET blocked
926 * the wake alarm's irq
927 */
928 rtc_update_irq(cmos->rtc, 1, mask);
929 tmp &= ~RTC_AIE;
930 hpet_mask_rtc_irq_bit(RTC_AIE);
931 } while (mask & RTC_AIE);
7be2c7c9 932 }
998a0605 933 spin_unlock_irq(&rtc_lock);
7be2c7c9 934
ee443357 935 dev_dbg(dev, "resume, ctrl %02x\n", tmp);
7be2c7c9
DB
936
937 return 0;
938}
939
2fb08e6c
PF
940static SIMPLE_DEV_PM_OPS(cmos_pm_ops, cmos_suspend, cmos_resume);
941
7be2c7c9 942#else
74c4633d
RW
943
944static inline int cmos_poweroff(struct device *dev)
945{
946 return -ENOSYS;
947}
948
7be2c7c9
DB
949#endif
950
951/*----------------------------------------------------------------*/
952
e07e232c
DB
953/* On non-x86 systems, a "CMOS" RTC lives most naturally on platform_bus.
954 * ACPI systems always list these as PNPACPI devices, and pre-ACPI PCs
955 * probably list them in similar PNPBIOS tables; so PNP is more common.
956 *
957 * We don't use legacy "poke at the hardware" probing. Ancient PCs that
958 * predate even PNPBIOS should set up platform_bus devices.
7be2c7c9
DB
959 */
960
a474aaed
BH
961#ifdef CONFIG_ACPI
962
963#include <linux/acpi.h>
964
a474aaed
BH
965static u32 rtc_handler(void *context)
966{
b2201e54
DD
967 struct device *dev = context;
968
969 pm_wakeup_event(dev, 0);
a474aaed
BH
970 acpi_clear_event(ACPI_EVENT_RTC);
971 acpi_disable_event(ACPI_EVENT_RTC, 0);
972 return ACPI_INTERRUPT_HANDLED;
973}
974
b2201e54 975static inline void rtc_wake_setup(struct device *dev)
a474aaed 976{
b2201e54 977 acpi_install_fixed_event_handler(ACPI_EVENT_RTC, rtc_handler, dev);
a474aaed
BH
978 /*
979 * After the RTC handler is installed, the Fixed_RTC event should
980 * be disabled. Only when the RTC alarm is set will it be enabled.
981 */
982 acpi_clear_event(ACPI_EVENT_RTC);
983 acpi_disable_event(ACPI_EVENT_RTC, 0);
984}
985
986static void rtc_wake_on(struct device *dev)
987{
988 acpi_clear_event(ACPI_EVENT_RTC);
989 acpi_enable_event(ACPI_EVENT_RTC, 0);
990}
991
992static void rtc_wake_off(struct device *dev)
993{
994 acpi_disable_event(ACPI_EVENT_RTC, 0);
995}
a474aaed
BH
996
997/* Every ACPI platform has a mc146818 compatible "cmos rtc". Here we find
998 * its device node and pass extra config data. This helps its driver use
999 * capabilities that the now-obsolete mc146818 didn't have, and informs it
1000 * that this board's RTC is wakeup-capable (per ACPI spec).
1001 */
1002static struct cmos_rtc_board_info acpi_rtc_info;
1003
5a167f45 1004static void cmos_wake_setup(struct device *dev)
a474aaed
BH
1005{
1006 if (acpi_disabled)
1007 return;
1008
b2201e54 1009 rtc_wake_setup(dev);
a474aaed
BH
1010 acpi_rtc_info.wake_on = rtc_wake_on;
1011 acpi_rtc_info.wake_off = rtc_wake_off;
1012
1013 /* workaround bug in some ACPI tables */
1014 if (acpi_gbl_FADT.month_alarm && !acpi_gbl_FADT.day_alarm) {
1015 dev_dbg(dev, "bogus FADT month_alarm (%d)\n",
1016 acpi_gbl_FADT.month_alarm);
1017 acpi_gbl_FADT.month_alarm = 0;
1018 }
1019
1020 acpi_rtc_info.rtc_day_alarm = acpi_gbl_FADT.day_alarm;
1021 acpi_rtc_info.rtc_mon_alarm = acpi_gbl_FADT.month_alarm;
1022 acpi_rtc_info.rtc_century = acpi_gbl_FADT.century;
1023
1024 /* NOTE: S4_RTC_WAKE is NOT currently useful to Linux */
1025 if (acpi_gbl_FADT.flags & ACPI_FADT_S4_RTC_WAKE)
1026 dev_info(dev, "RTC can wake from S4\n");
1027
1028 dev->platform_data = &acpi_rtc_info;
1029
1030 /* RTC always wakes from S1/S2/S3, and often S4/STD */
1031 device_init_wakeup(dev, 1);
1032}
1033
1034#else
1035
5a167f45 1036static void cmos_wake_setup(struct device *dev)
a474aaed
BH
1037{
1038}
1039
1040#endif
1041
41ac8df9 1042#ifdef CONFIG_PNP
7be2c7c9
DB
1043
1044#include <linux/pnp.h>
1045
5a167f45 1046static int cmos_pnp_probe(struct pnp_dev *pnp, const struct pnp_device_id *id)
7be2c7c9 1047{
a474aaed
BH
1048 cmos_wake_setup(&pnp->dev);
1049
5e8599d2 1050 if (pnp_port_start(pnp, 0) == 0x70 && !pnp_irq_valid(pnp, 0))
6cd8fa87
MG
1051 /* Some machines contain a PNP entry for the RTC, but
1052 * don't define the IRQ. It should always be safe to
1053 * hardcode it in these cases
1054 */
8766ad0c
BH
1055 return cmos_do_probe(&pnp->dev,
1056 pnp_get_resource(pnp, IORESOURCE_IO, 0), 8);
6cd8fa87
MG
1057 else
1058 return cmos_do_probe(&pnp->dev,
8766ad0c
BH
1059 pnp_get_resource(pnp, IORESOURCE_IO, 0),
1060 pnp_irq(pnp, 0));
7be2c7c9
DB
1061}
1062
1063static void __exit cmos_pnp_remove(struct pnp_dev *pnp)
1064{
1065 cmos_do_remove(&pnp->dev);
1066}
1067
004731b2 1068static void cmos_pnp_shutdown(struct pnp_dev *pnp)
74c4633d 1069{
004731b2 1070 if (system_state == SYSTEM_POWER_OFF && !cmos_poweroff(&pnp->dev))
74c4633d
RW
1071 return;
1072
1073 cmos_do_shutdown();
1074}
7be2c7c9
DB
1075
1076static const struct pnp_device_id rtc_ids[] = {
1077 { .id = "PNP0b00", },
1078 { .id = "PNP0b01", },
1079 { .id = "PNP0b02", },
1080 { },
1081};
1082MODULE_DEVICE_TABLE(pnp, rtc_ids);
1083
1084static struct pnp_driver cmos_pnp_driver = {
1085 .name = (char *) driver_name,
1086 .id_table = rtc_ids,
1087 .probe = cmos_pnp_probe,
1088 .remove = __exit_p(cmos_pnp_remove),
004731b2 1089 .shutdown = cmos_pnp_shutdown,
7be2c7c9
DB
1090
1091 /* flag ensures resume() gets called, and stops syslog spam */
1092 .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
a8a3808b
SK
1093#ifdef CONFIG_PM_SLEEP
1094 .driver = {
1095 .pm = &cmos_pm_ops,
1096 },
1097#endif
7be2c7c9
DB
1098};
1099
1da2e3d6 1100#endif /* CONFIG_PNP */
7be2c7c9 1101
3bcbaf6e
SAS
1102#ifdef CONFIG_OF
1103static const struct of_device_id of_cmos_match[] = {
1104 {
1105 .compatible = "motorola,mc146818",
1106 },
1107 { },
1108};
1109MODULE_DEVICE_TABLE(of, of_cmos_match);
1110
1111static __init void cmos_of_init(struct platform_device *pdev)
1112{
1113 struct device_node *node = pdev->dev.of_node;
1114 struct rtc_time time;
1115 int ret;
1116 const __be32 *val;
1117
1118 if (!node)
1119 return;
1120
1121 val = of_get_property(node, "ctrl-reg", NULL);
1122 if (val)
1123 CMOS_WRITE(be32_to_cpup(val), RTC_CONTROL);
1124
1125 val = of_get_property(node, "freq-reg", NULL);
1126 if (val)
1127 CMOS_WRITE(be32_to_cpup(val), RTC_FREQ_SELECT);
1128
1129 get_rtc_time(&time);
1130 ret = rtc_valid_tm(&time);
1131 if (ret) {
1132 struct rtc_time def_time = {
1133 .tm_year = 1,
1134 .tm_mday = 1,
1135 };
1136 set_rtc_time(&def_time);
1137 }
1138}
1139#else
1140static inline void cmos_of_init(struct platform_device *pdev) {}
3bcbaf6e 1141#endif
7be2c7c9
DB
1142/*----------------------------------------------------------------*/
1143
41ac8df9 1144/* Platform setup should have set up an RTC device, when PNP is
bcd9b89c 1145 * unavailable ... this could happen even on (older) PCs.
7be2c7c9
DB
1146 */
1147
1148static int __init cmos_platform_probe(struct platform_device *pdev)
1149{
3bcbaf6e 1150 cmos_of_init(pdev);
a474aaed 1151 cmos_wake_setup(&pdev->dev);
7be2c7c9
DB
1152 return cmos_do_probe(&pdev->dev,
1153 platform_get_resource(pdev, IORESOURCE_IO, 0),
1154 platform_get_irq(pdev, 0));
1155}
1156
1157static int __exit cmos_platform_remove(struct platform_device *pdev)
1158{
1159 cmos_do_remove(&pdev->dev);
1160 return 0;
1161}
1162
1163static void cmos_platform_shutdown(struct platform_device *pdev)
1164{
74c4633d
RW
1165 if (system_state == SYSTEM_POWER_OFF && !cmos_poweroff(&pdev->dev))
1166 return;
1167
7be2c7c9
DB
1168 cmos_do_shutdown();
1169}
1170
ad28a07b
KS
1171/* work with hotplug and coldplug */
1172MODULE_ALIAS("platform:rtc_cmos");
1173
7be2c7c9
DB
1174static struct platform_driver cmos_platform_driver = {
1175 .remove = __exit_p(cmos_platform_remove),
1176 .shutdown = cmos_platform_shutdown,
1177 .driver = {
1178 .name = (char *) driver_name,
2fb08e6c
PF
1179#ifdef CONFIG_PM
1180 .pm = &cmos_pm_ops,
1181#endif
c8a6046e 1182 .of_match_table = of_match_ptr(of_cmos_match),
7be2c7c9
DB
1183 }
1184};
1185
65909814
TLSC
1186#ifdef CONFIG_PNP
1187static bool pnp_driver_registered;
1188#endif
1189static bool platform_driver_registered;
1190
7be2c7c9
DB
1191static int __init cmos_init(void)
1192{
72f22b1e
BH
1193 int retval = 0;
1194
1da2e3d6 1195#ifdef CONFIG_PNP
65909814
TLSC
1196 retval = pnp_register_driver(&cmos_pnp_driver);
1197 if (retval == 0)
1198 pnp_driver_registered = true;
72f22b1e
BH
1199#endif
1200
65909814 1201 if (!cmos_rtc.dev) {
72f22b1e
BH
1202 retval = platform_driver_probe(&cmos_platform_driver,
1203 cmos_platform_probe);
65909814
TLSC
1204 if (retval == 0)
1205 platform_driver_registered = true;
1206 }
72f22b1e 1207
d5a1c7e3
BP
1208 dmi_check_system(rtc_quirks);
1209
72f22b1e
BH
1210 if (retval == 0)
1211 return 0;
1212
1213#ifdef CONFIG_PNP
65909814
TLSC
1214 if (pnp_driver_registered)
1215 pnp_unregister_driver(&cmos_pnp_driver);
72f22b1e
BH
1216#endif
1217 return retval;
7be2c7c9
DB
1218}
1219module_init(cmos_init);
1220
1221static void __exit cmos_exit(void)
1222{
1da2e3d6 1223#ifdef CONFIG_PNP
65909814
TLSC
1224 if (pnp_driver_registered)
1225 pnp_unregister_driver(&cmos_pnp_driver);
72f22b1e 1226#endif
65909814
TLSC
1227 if (platform_driver_registered)
1228 platform_driver_unregister(&cmos_platform_driver);
7be2c7c9
DB
1229}
1230module_exit(cmos_exit);
1231
1232
7be2c7c9
DB
1233MODULE_AUTHOR("David Brownell");
1234MODULE_DESCRIPTION("Driver for PC-style 'CMOS' RTCs");
1235MODULE_LICENSE("GPL");