]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/scsi/ipr.h
[SCSI] ipr: Add new CCIN definition for new hardware support
[mirror_ubuntu-zesty-kernel.git] / drivers / scsi / ipr.h
CommitLineData
1da177e4
LT
1/*
2 * ipr.h -- driver for IBM Power Linux RAID adapters
3 *
4 * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
5 *
6 * Copyright (C) 2003, 2004 IBM Corporation
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
fa195afe 22 * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
1da177e4
LT
23 * that broke 64bit platforms.
24 */
25
26#ifndef _IPR_H
27#define _IPR_H
28
46d74563 29#include <asm/unaligned.h>
1da177e4
LT
30#include <linux/types.h>
31#include <linux/completion.h>
35a39691 32#include <linux/libata.h>
1da177e4
LT
33#include <linux/list.h>
34#include <linux/kref.h>
b53d124a 35#include <linux/blk-iopoll.h>
1da177e4
LT
36#include <scsi/scsi.h>
37#include <scsi/scsi_cmnd.h>
38
39/*
40 * Literals
41 */
4415e445 42#define IPR_DRIVER_VERSION "2.6.0"
43#define IPR_DRIVER_DATE "(November 16, 2012)"
1da177e4 44
1da177e4
LT
45/*
46 * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
47 * ops per device for devices not running tagged command queuing.
48 * This can be adjusted at runtime through sysfs device attributes.
49 */
50#define IPR_MAX_CMD_PER_LUN 6
b5145d25 51#define IPR_MAX_CMD_PER_ATA_LUN 1
1da177e4
LT
52
53/*
54 * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
55 * ops the mid-layer can send to the adapter.
56 */
89aad428 57#define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
1da177e4 58
60e7486b 59#define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
d7b4627f
WB
60
61#define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
cd9b3d04 62#define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
60e7486b 63
1da177e4
LT
64#define IPR_SUBS_DEV_ID_2780 0x0264
65#define IPR_SUBS_DEV_ID_5702 0x0266
66#define IPR_SUBS_DEV_ID_5703 0x0278
b0f56d3d
WB
67#define IPR_SUBS_DEV_ID_572E 0x028D
68#define IPR_SUBS_DEV_ID_573E 0x02D3
69#define IPR_SUBS_DEV_ID_573D 0x02D4
1da177e4
LT
70#define IPR_SUBS_DEV_ID_571A 0x02C0
71#define IPR_SUBS_DEV_ID_571B 0x02BE
b0f56d3d 72#define IPR_SUBS_DEV_ID_571E 0x02BF
86f51436
BK
73#define IPR_SUBS_DEV_ID_571F 0x02D5
74#define IPR_SUBS_DEV_ID_572A 0x02C1
75#define IPR_SUBS_DEV_ID_572B 0x02C2
60e7486b 76#define IPR_SUBS_DEV_ID_572F 0x02C3
185eb31c 77#define IPR_SUBS_DEV_ID_574E 0x030A
86f51436 78#define IPR_SUBS_DEV_ID_575B 0x030D
60e7486b 79#define IPR_SUBS_DEV_ID_575C 0x0338
185eb31c 80#define IPR_SUBS_DEV_ID_57B3 0x033A
60e7486b
BK
81#define IPR_SUBS_DEV_ID_57B7 0x0360
82#define IPR_SUBS_DEV_ID_57B8 0x02C2
1da177e4 83
d7b4627f
WB
84#define IPR_SUBS_DEV_ID_57B4 0x033B
85#define IPR_SUBS_DEV_ID_57B2 0x035F
b8d5d568 86#define IPR_SUBS_DEV_ID_57C0 0x0352
5a918353 87#define IPR_SUBS_DEV_ID_57C3 0x0353
32622bde 88#define IPR_SUBS_DEV_ID_57C4 0x0354
d7b4627f 89#define IPR_SUBS_DEV_ID_57C6 0x0357
b0f56d3d 90#define IPR_SUBS_DEV_ID_57CC 0x035C
d7b4627f
WB
91
92#define IPR_SUBS_DEV_ID_57B5 0x033C
93#define IPR_SUBS_DEV_ID_57CE 0x035E
94#define IPR_SUBS_DEV_ID_57B1 0x0355
95
96#define IPR_SUBS_DEV_ID_574D 0x0356
cd9b3d04 97#define IPR_SUBS_DEV_ID_57C8 0x035D
d7b4627f 98
b8d5d568 99#define IPR_SUBS_DEV_ID_57D5 0x03FB
100#define IPR_SUBS_DEV_ID_57D6 0x03FC
101#define IPR_SUBS_DEV_ID_57D7 0x03FF
102#define IPR_SUBS_DEV_ID_57D8 0x03FE
43c5fdaf 103#define IPR_SUBS_DEV_ID_57D9 0x046D
f94d9964 104#define IPR_SUBS_DEV_ID_57DA 0x04CA
43c5fdaf 105#define IPR_SUBS_DEV_ID_57EB 0x0474
106#define IPR_SUBS_DEV_ID_57EC 0x0475
107#define IPR_SUBS_DEV_ID_57ED 0x0499
108#define IPR_SUBS_DEV_ID_57EE 0x049A
109#define IPR_SUBS_DEV_ID_57EF 0x049B
110#define IPR_SUBS_DEV_ID_57F0 0x049C
1da177e4
LT
111#define IPR_NAME "ipr"
112
113/*
114 * Return codes
115 */
116#define IPR_RC_JOB_CONTINUE 1
117#define IPR_RC_JOB_RETURN 2
118
119/*
120 * IOASCs
121 */
122#define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
65f56475 123#define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
1da177e4
LT
124#define IPR_IOASC_SYNC_REQUIRED 0x023f0000
125#define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
126#define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
127#define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
128#define IPR_IOASC_IOASC_MASK 0xFFFFFF00
129#define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
dfed823e 130#define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
1da177e4 131#define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
b0df54bb
BK
132#define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
133#define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
1da177e4
LT
134#define IPR_IOASC_BUS_WAS_RESET 0x06290000
135#define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
136#define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
137
138#define IPR_FIRST_DRIVER_IOASC 0x10000000
139#define IPR_IOASC_IOA_WAS_RESET 0x10000001
140#define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
141
5469cb5b
BK
142/* Driver data flags */
143#define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
463fc696 144#define IPR_USE_PCI_WARM_RESET 0x00000002
5469cb5b 145
ac719aba 146#define IPR_DEFAULT_MAX_ERROR_DUMP 984
1da177e4
LT
147#define IPR_NUM_LOG_HCAMS 2
148#define IPR_NUM_CFG_CHG_HCAMS 2
149#define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
3e7ebdfa
WB
150
151#define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
152#define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
153
d71a8b0c 154#define IPR_MAX_NUM_TARGETS_PER_BUS 256
1da177e4
LT
155#define IPR_MAX_NUM_LUNS_PER_TARGET 256
156#define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
157#define IPR_VSET_BUS 0xff
158#define IPR_IOA_BUS 0xff
159#define IPR_IOA_TARGET 0xff
160#define IPR_IOA_LUN 0xff
b5145d25 161#define IPR_MAX_NUM_BUSES 16
1da177e4
LT
162#define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
163
164#define IPR_NUM_RESET_RELOAD_RETRIES 3
165
166/* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
167#define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
f72919ec 168 ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
1da177e4 169
89aad428 170#define IPR_MAX_COMMANDS 100
1da177e4
LT
171#define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
172 IPR_NUM_INTERNAL_CMD_BLKS)
173
174#define IPR_MAX_PHYSICAL_DEVS 192
3e7ebdfa
WB
175#define IPR_DEFAULT_SIS64_DEVS 1024
176#define IPR_MAX_SIS64_DEVS 4096
1da177e4
LT
177
178#define IPR_MAX_SGLIST 64
179#define IPR_IOA_MAX_SECTORS 32767
180#define IPR_VSET_MAX_SECTORS 512
181#define IPR_MAX_CDB_LEN 16
3feeb89d 182#define IPR_MAX_HRRQ_RETRIES 3
1da177e4
LT
183
184#define IPR_DEFAULT_BUS_WIDTH 16
185#define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
186#define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
187#define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
188#define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
189
190#define IPR_IOA_RES_HANDLE 0xffffffff
1121b794 191#define IPR_INVALID_RES_HANDLE 0
1da177e4
LT
192#define IPR_IOA_RES_ADDR 0x00ffffff
193
194/*
195 * Adapter Commands
196 */
197#define IPR_QUERY_RSRC_STATE 0xC2
198#define IPR_RESET_DEVICE 0xC3
199#define IPR_RESET_TYPE_SELECT 0x80
200#define IPR_LUN_RESET 0x40
201#define IPR_TARGET_RESET 0x20
202#define IPR_BUS_RESET 0x10
b5145d25 203#define IPR_ATA_PHY_RESET 0x80
1da177e4
LT
204#define IPR_ID_HOST_RR_Q 0xC4
205#define IPR_QUERY_IOA_CONFIG 0xC5
206#define IPR_CANCEL_ALL_REQUESTS 0xCE
207#define IPR_HOST_CONTROLLED_ASYNC 0xCF
208#define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
209#define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
210#define IPR_SET_SUPPORTED_DEVICES 0xFB
3e7ebdfa 211#define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
1da177e4
LT
212#define IPR_IOA_SHUTDOWN 0xF7
213#define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
214
215/*
216 * Timeouts
217 */
218#define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
219#define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
220#define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
ac09c349 221#define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
1da177e4
LT
222#define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
223#define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
224#define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
225#define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
14ed9cc7 226#define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
1da177e4
LT
227#define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
228#define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
229#define IPR_OPERATIONAL_TIMEOUT (5 * 60)
5469cb5b 230#define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
1da177e4
LT
231#define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
232#define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
233#define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
463fc696 234#define IPR_PCI_RESET_TIMEOUT (HZ / 2)
4d4dd706
KSS
235#define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
236#define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
110def85
WB
237#define IPR_DUMP_DELAY_SECONDS 4
238#define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
1da177e4
LT
239
240/*
241 * SCSI Literals
242 */
243#define IPR_VENDOR_ID_LEN 8
244#define IPR_PROD_ID_LEN 16
245#define IPR_SERIAL_NUM_LEN 8
246
247/*
248 * Hardware literals
249 */
250#define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
251#define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
252#define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
253#define IPR_GET_FMT2_BAR_SEL(mbx) \
254(((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
255#define IPR_SDT_FMT2_BAR0_SEL 0x0
256#define IPR_SDT_FMT2_BAR1_SEL 0x1
257#define IPR_SDT_FMT2_BAR2_SEL 0x2
258#define IPR_SDT_FMT2_BAR3_SEL 0x3
259#define IPR_SDT_FMT2_BAR4_SEL 0x4
260#define IPR_SDT_FMT2_BAR5_SEL 0x5
261#define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
262#define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
dcbad00e 263#define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
1da177e4 264#define IPR_DOORBELL 0x82800000
3d1d0da6 265#define IPR_RUNTIME_RESET 0x40000000
1da177e4 266
214777ba 267#define IPR_IPL_INIT_MIN_STAGE_TIME 5
438b0331 268#define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
214777ba
WB
269#define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
270#define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
271#define IPR_IPL_INIT_STAGE_MASK 0xff000000
272#define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
273#define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
274
1da177e4
LT
275#define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
276#define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
277#define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
278#define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
279#define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
280#define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
281#define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
282#define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
283#define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
284#define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
285#define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
286
287#define IPR_PCII_ERROR_INTERRUPTS \
288(IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
289IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
290
291#define IPR_PCII_OPER_INTERRUPTS \
292(IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
293
294#define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
295#define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
cb237ef7 296#define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
1da177e4
LT
297
298#define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
299#define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
300
301/*
302 * Dump literals
303 */
4d4dd706 304#define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
95d8a25b 305#define IPR_FMT3_MAX_IOA_DUMP_SIZE (80 * 1024 * 1024)
4d4dd706
KSS
306#define IPR_FMT2_NUM_SDT_ENTRIES 511
307#define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
308#define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
309#define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
1da177e4
LT
310
311/*
312 * Misc literals
313 */
314#define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
6634ff7c 315#define IPR_MAX_MSIX_VECTORS 0x10
05a6538a 316#define IPR_MAX_HRRQ_NUM 0x10
317#define IPR_INIT_HRRQ 0x0
1da177e4
LT
318
319/*
320 * Adapter interface types
321 */
322
323struct ipr_res_addr {
324 u8 reserved;
325 u8 bus;
326 u8 target;
327 u8 lun;
328#define IPR_GET_PHYS_LOC(res_addr) \
329 (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
330}__attribute__((packed, aligned (4)));
331
332struct ipr_std_inq_vpids {
333 u8 vendor_id[IPR_VENDOR_ID_LEN];
334 u8 product_id[IPR_PROD_ID_LEN];
335}__attribute__((packed));
336
cfc32139
BK
337struct ipr_vpd {
338 struct ipr_std_inq_vpids vpids;
339 u8 sn[IPR_SERIAL_NUM_LEN];
340}__attribute__((packed));
341
ee0f05b8
BK
342struct ipr_ext_vpd {
343 struct ipr_vpd vpd;
344 __be32 wwid[2];
345}__attribute__((packed));
346
7262026f
WB
347struct ipr_ext_vpd64 {
348 struct ipr_vpd vpd;
349 __be32 wwid[4];
350}__attribute__((packed));
351
1da177e4
LT
352struct ipr_std_inq_data {
353 u8 peri_qual_dev_type;
354#define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
355#define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
356
357 u8 removeable_medium_rsvd;
358#define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
359
360#define IPR_IS_DASD_DEVICE(std_inq) \
361((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
362!(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
363
364#define IPR_IS_SES_DEVICE(std_inq) \
365(IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
366
367 u8 version;
368 u8 aen_naca_fmt;
369 u8 additional_len;
370 u8 sccs_rsvd;
371 u8 bq_enc_multi;
372 u8 sync_cmdq_flags;
373
374 struct ipr_std_inq_vpids vpids;
375
376 u8 ros_rsvd_ram_rsvd[4];
377
378 u8 serial_num[IPR_SERIAL_NUM_LEN];
379}__attribute__ ((packed));
380
3e7ebdfa
WB
381#define IPR_RES_TYPE_AF_DASD 0x00
382#define IPR_RES_TYPE_GENERIC_SCSI 0x01
383#define IPR_RES_TYPE_VOLUME_SET 0x02
384#define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
385#define IPR_RES_TYPE_GENERIC_ATA 0x04
386#define IPR_RES_TYPE_ARRAY 0x05
387#define IPR_RES_TYPE_IOAFP 0xff
388
1da177e4 389struct ipr_config_table_entry {
b5145d25
BK
390 u8 proto;
391#define IPR_PROTO_SATA 0x02
392#define IPR_PROTO_SATA_ATAPI 0x03
393#define IPR_PROTO_SAS_STP 0x06
3e7ebdfa 394#define IPR_PROTO_SAS_STP_ATAPI 0x07
1da177e4
LT
395 u8 array_id;
396 u8 flags;
3e7ebdfa 397#define IPR_IS_IOA_RESOURCE 0x80
1da177e4 398 u8 rsvd_subtype;
3e7ebdfa
WB
399
400#define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
401#define IPR_QUEUE_FROZEN_MODEL 0
ee0a90fa
BK
402#define IPR_QUEUE_NACA_MODEL 1
403
1da177e4
LT
404 struct ipr_res_addr res_addr;
405 __be32 res_handle;
46d74563 406 __be32 lun_wwn[2];
1da177e4
LT
407 struct ipr_std_inq_data std_inq_data;
408}__attribute__ ((packed, aligned (4)));
409
3e7ebdfa
WB
410struct ipr_config_table_entry64 {
411 u8 res_type;
412 u8 proto;
413 u8 vset_num;
414 u8 array_id;
415 __be16 flags;
416 __be16 res_flags;
417#define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
418 __be32 res_handle;
419 u8 dev_id_type;
420 u8 reserved[3];
421 __be64 dev_id;
422 __be64 lun;
423 __be64 lun_wwn[2];
b3b3b407 424#define IPR_MAX_RES_PATH_LENGTH 48
3e7ebdfa
WB
425 __be64 res_path;
426 struct ipr_std_inq_data std_inq_data;
427 u8 reserved2[4];
7262026f 428 __be64 reserved3[2];
3e7ebdfa
WB
429 u8 reserved4[8];
430}__attribute__ ((packed, aligned (8)));
431
1da177e4
LT
432struct ipr_config_table_hdr {
433 u8 num_entries;
434 u8 flags;
435#define IPR_UCODE_DOWNLOAD_REQ 0x10
436 __be16 reserved;
437}__attribute__((packed, aligned (4)));
438
3e7ebdfa
WB
439struct ipr_config_table_hdr64 {
440 __be16 num_entries;
441 __be16 reserved;
442 u8 flags;
443 u8 reserved2[11];
444}__attribute__((packed, aligned (4)));
445
1da177e4
LT
446struct ipr_config_table {
447 struct ipr_config_table_hdr hdr;
3e7ebdfa 448 struct ipr_config_table_entry dev[0];
1da177e4
LT
449}__attribute__((packed, aligned (4)));
450
3e7ebdfa
WB
451struct ipr_config_table64 {
452 struct ipr_config_table_hdr64 hdr64;
453 struct ipr_config_table_entry64 dev[0];
454}__attribute__((packed, aligned (8)));
455
456struct ipr_config_table_entry_wrapper {
457 union {
458 struct ipr_config_table_entry *cfgte;
459 struct ipr_config_table_entry64 *cfgte64;
460 } u;
461};
462
1da177e4 463struct ipr_hostrcb_cfg_ch_not {
3e7ebdfa
WB
464 union {
465 struct ipr_config_table_entry cfgte;
466 struct ipr_config_table_entry64 cfgte64;
467 } u;
1da177e4
LT
468 u8 reserved[936];
469}__attribute__((packed, aligned (4)));
470
471struct ipr_supported_device {
472 __be16 data_length;
473 u8 reserved;
474 u8 num_records;
475 struct ipr_std_inq_vpids vpids;
476 u8 reserved2[16];
477}__attribute__((packed, aligned (4)));
478
05a6538a 479struct ipr_hrr_queue {
480 struct ipr_ioa_cfg *ioa_cfg;
481 __be32 *host_rrq;
482 dma_addr_t host_rrq_dma;
483#define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
484#define IPR_HRRQ_RESP_BIT_SET 0x00000002
485#define IPR_HRRQ_TOGGLE_BIT 0x00000001
486#define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
487#define IPR_ID_HRRQ_SELE_ENABLE 0x02
488 volatile __be32 *hrrq_start;
489 volatile __be32 *hrrq_end;
490 volatile __be32 *hrrq_curr;
491
492 struct list_head hrrq_free_q;
493 struct list_head hrrq_pending_q;
56d6aa33 494 spinlock_t _lock;
495 spinlock_t *lock;
05a6538a 496
497 volatile u32 toggle_bit;
498 u32 size;
499 u32 min_cmd_id;
500 u32 max_cmd_id;
56d6aa33 501 u8 allow_interrupts:1;
502 u8 ioa_is_dead:1;
503 u8 allow_cmds:1;
bfae7820 504 u8 removing_ioa:1;
b53d124a 505
506 struct blk_iopoll iopoll;
05a6538a 507};
508
1da177e4
LT
509/* Command packet structure */
510struct ipr_cmd_pkt {
05a6538a 511 u8 reserved; /* Reserved by IOA */
512 u8 hrrq_id;
1da177e4
LT
513 u8 request_type;
514#define IPR_RQTYPE_SCSICDB 0x00
515#define IPR_RQTYPE_IOACMD 0x01
516#define IPR_RQTYPE_HCAM 0x02
b5145d25 517#define IPR_RQTYPE_ATA_PASSTHRU 0x04
1da177e4 518
a32c055f 519 u8 reserved2;
1da177e4
LT
520
521 u8 flags_hi;
522#define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
523#define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
524#define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
525#define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
526#define IPR_FLAGS_HI_NO_LINK_DESC 0x04
527
528 u8 flags_lo;
529#define IPR_FLAGS_LO_ALIGNED_BFR 0x20
ab6c10b1 530#define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
1da177e4
LT
531#define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
532#define IPR_FLAGS_LO_SIMPLE_TASK 0x02
533#define IPR_FLAGS_LO_ORDERED_TASK 0x04
534#define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
535#define IPR_FLAGS_LO_ACA_TASK 0x08
536
537 u8 cdb[16];
538 __be16 timeout;
539}__attribute__ ((packed, aligned(4)));
540
a32c055f 541struct ipr_ioarcb_ata_regs { /* 22 bytes */
b5145d25
BK
542 u8 flags;
543#define IPR_ATA_FLAG_PACKET_CMD 0x80
544#define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
545#define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
546 u8 reserved[3];
547
548 __be16 data;
549 u8 feature;
550 u8 nsect;
551 u8 lbal;
552 u8 lbam;
553 u8 lbah;
554 u8 device;
555 u8 command;
556 u8 reserved2[3];
557 u8 hob_feature;
558 u8 hob_nsect;
559 u8 hob_lbal;
560 u8 hob_lbam;
561 u8 hob_lbah;
562 u8 ctl;
1ac7c26d 563}__attribute__ ((packed, aligned(2)));
b5145d25 564
51b1c7e1
BK
565struct ipr_ioadl_desc {
566 __be32 flags_and_data_len;
567#define IPR_IOADL_FLAGS_MASK 0xff000000
568#define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
569#define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
570#define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
571#define IPR_IOADL_FLAGS_READ 0x48000000
572#define IPR_IOADL_FLAGS_READ_LAST 0x49000000
573#define IPR_IOADL_FLAGS_WRITE 0x68000000
574#define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
575#define IPR_IOADL_FLAGS_LAST 0x01000000
576
577 __be32 address;
578}__attribute__((packed, aligned (8)));
579
a32c055f
WB
580struct ipr_ioadl64_desc {
581 __be32 flags;
582 __be32 data_len;
583 __be64 address;
584}__attribute__((packed, aligned (16)));
585
586struct ipr_ata64_ioadl {
587 struct ipr_ioarcb_ata_regs regs;
588 u16 reserved[5];
589 struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
590}__attribute__((packed, aligned (16)));
591
b5145d25
BK
592struct ipr_ioarcb_add_data {
593 union {
594 struct ipr_ioarcb_ata_regs regs;
51b1c7e1 595 struct ipr_ioadl_desc ioadl[5];
b5145d25 596 __be32 add_cmd_parms[10];
a32c055f
WB
597 } u;
598}__attribute__ ((packed, aligned (4)));
599
600struct ipr_ioarcb_sis64_add_addr_ecb {
601 __be64 ioasa_host_pci_addr;
602 __be64 data_ioadl_addr;
603 __be64 reserved;
604 __be32 ext_control_buf[4];
605}__attribute__((packed, aligned (8)));
b5145d25 606
1da177e4
LT
607/* IOA Request Control Block 128 bytes */
608struct ipr_ioarcb {
a32c055f
WB
609 union {
610 __be32 ioarcb_host_pci_addr;
611 __be64 ioarcb_host_pci_addr64;
612 } a;
1da177e4
LT
613 __be32 res_handle;
614 __be32 host_response_handle;
615 __be32 reserved1;
616 __be32 reserved2;
617 __be32 reserved3;
618
a32c055f 619 __be32 data_transfer_length;
1da177e4
LT
620 __be32 read_data_transfer_length;
621 __be32 write_ioadl_addr;
a32c055f 622 __be32 ioadl_len;
1da177e4
LT
623 __be32 read_ioadl_addr;
624 __be32 read_ioadl_len;
625
626 __be32 ioasa_host_pci_addr;
627 __be16 ioasa_len;
628 __be16 reserved4;
629
630 struct ipr_cmd_pkt cmd_pkt;
631
a32c055f
WB
632 __be16 add_cmd_parms_offset;
633 __be16 add_cmd_parms_len;
634
635 union {
636 struct ipr_ioarcb_add_data add_data;
637 struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
638 } u;
639
1da177e4
LT
640}__attribute__((packed, aligned (4)));
641
1da177e4
LT
642struct ipr_ioasa_vset {
643 __be32 failing_lba_hi;
644 __be32 failing_lba_lo;
c8f74892 645 __be32 reserved;
1da177e4
LT
646}__attribute__((packed, aligned (4)));
647
648struct ipr_ioasa_af_dasd {
649 __be32 failing_lba;
c8f74892 650 __be32 reserved[2];
1da177e4
LT
651}__attribute__((packed, aligned (4)));
652
653struct ipr_ioasa_gpdd {
654 u8 end_state;
655 u8 bus_phase;
656 __be16 reserved;
c8f74892 657 __be32 ioa_data[2];
1da177e4
LT
658}__attribute__((packed, aligned (4)));
659
b5145d25
BK
660struct ipr_ioasa_gata {
661 u8 error;
662 u8 nsect; /* Interrupt reason */
663 u8 lbal;
664 u8 lbam;
665 u8 lbah;
666 u8 device;
667 u8 status;
668 u8 alt_status; /* ATA CTL */
669 u8 hob_nsect;
670 u8 hob_lbal;
671 u8 hob_lbam;
672 u8 hob_lbah;
673}__attribute__((packed, aligned (4)));
674
c8f74892
BK
675struct ipr_auto_sense {
676 __be16 auto_sense_len;
677 __be16 ioa_data_len;
678 __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
679};
1da177e4 680
96d21f00 681struct ipr_ioasa_hdr {
1da177e4
LT
682 __be32 ioasc;
683#define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
684#define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
685#define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
686#define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
687
688 __be16 ret_stat_len; /* Length of the returned IOASA */
689
690 __be16 avail_stat_len; /* Total Length of status available. */
691
692 __be32 residual_data_len; /* number of bytes in the host data */
693 /* buffers that were not used by the IOARCB command. */
694
695 __be32 ilid;
696#define IPR_NO_ILID 0
697#define IPR_DRIVER_ILID 0xffffffff
698
699 __be32 fd_ioasc;
700
701 __be32 fd_phys_locator;
702
703 __be32 fd_res_handle;
704
705 __be32 ioasc_specific; /* status code specific field */
c8f74892
BK
706#define IPR_ADDITIONAL_STATUS_FMT 0x80000000
707#define IPR_AUTOSENSE_VALID 0x40000000
b5145d25 708#define IPR_ATA_DEVICE_WAS_RESET 0x20000000
1da177e4
LT
709#define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
710#define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
711#define IPR_FIELD_POINTER_MASK 0x0000ffff
712
96d21f00
WB
713}__attribute__((packed, aligned (4)));
714
715struct ipr_ioasa {
716 struct ipr_ioasa_hdr hdr;
717
718 union {
719 struct ipr_ioasa_vset vset;
720 struct ipr_ioasa_af_dasd dasd;
721 struct ipr_ioasa_gpdd gpdd;
722 struct ipr_ioasa_gata gata;
723 } u;
724
725 struct ipr_auto_sense auto_sense;
726}__attribute__((packed, aligned (4)));
727
728struct ipr_ioasa64 {
729 struct ipr_ioasa_hdr hdr;
730 u8 fd_res_path[8];
731
1da177e4
LT
732 union {
733 struct ipr_ioasa_vset vset;
734 struct ipr_ioasa_af_dasd dasd;
735 struct ipr_ioasa_gpdd gpdd;
b5145d25 736 struct ipr_ioasa_gata gata;
1da177e4 737 } u;
c8f74892
BK
738
739 struct ipr_auto_sense auto_sense;
1da177e4
LT
740}__attribute__((packed, aligned (4)));
741
742struct ipr_mode_parm_hdr {
743 u8 length;
744 u8 medium_type;
745 u8 device_spec_parms;
746 u8 block_desc_len;
747}__attribute__((packed));
748
749struct ipr_mode_pages {
750 struct ipr_mode_parm_hdr hdr;
751 u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
752}__attribute__((packed));
753
754struct ipr_mode_page_hdr {
755 u8 ps_page_code;
756#define IPR_MODE_PAGE_PS 0x80
757#define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
758 u8 page_length;
759}__attribute__ ((packed));
760
761struct ipr_dev_bus_entry {
762 struct ipr_res_addr res_addr;
763 u8 flags;
764#define IPR_SCSI_ATTR_ENABLE_QAS 0x80
765#define IPR_SCSI_ATTR_DISABLE_QAS 0x40
766#define IPR_SCSI_ATTR_QAS_MASK 0xC0
767#define IPR_SCSI_ATTR_ENABLE_TM 0x20
768#define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
769#define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
770#define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
771
772 u8 scsi_id;
773 u8 bus_width;
774 u8 extended_reset_delay;
775#define IPR_EXTENDED_RESET_DELAY 7
776
777 __be32 max_xfer_rate;
778
779 u8 spinup_delay;
780 u8 reserved3;
781 __be16 reserved4;
782}__attribute__((packed, aligned (4)));
783
784struct ipr_mode_page28 {
785 struct ipr_mode_page_hdr hdr;
786 u8 num_entries;
787 u8 entry_length;
788 struct ipr_dev_bus_entry bus[0];
789}__attribute__((packed));
790
ac09c349
BK
791struct ipr_mode_page24 {
792 struct ipr_mode_page_hdr hdr;
793 u8 flags;
794#define IPR_ENABLE_DUAL_IOA_AF 0x80
795}__attribute__((packed));
796
1da177e4
LT
797struct ipr_ioa_vpd {
798 struct ipr_std_inq_data std_inq_data;
799 u8 ascii_part_num[12];
800 u8 reserved[40];
801 u8 ascii_plant_code[4];
802}__attribute__((packed));
803
804struct ipr_inquiry_page3 {
805 u8 peri_qual_dev_type;
806 u8 page_code;
807 u8 reserved1;
808 u8 page_length;
809 u8 ascii_len;
810 u8 reserved2[3];
811 u8 load_id[4];
812 u8 major_release;
813 u8 card_type;
814 u8 minor_release[2];
815 u8 ptf_number[4];
816 u8 patch_number[4];
817}__attribute__((packed));
818
ac09c349
BK
819struct ipr_inquiry_cap {
820 u8 peri_qual_dev_type;
821 u8 page_code;
822 u8 reserved1;
823 u8 page_length;
824 u8 ascii_len;
825 u8 reserved2;
826 u8 sis_version[2];
827 u8 cap;
828#define IPR_CAP_DUAL_IOA_RAID 0x80
829 u8 reserved3[15];
830}__attribute__((packed));
831
62275040
BK
832#define IPR_INQUIRY_PAGE0_ENTRIES 20
833struct ipr_inquiry_page0 {
834 u8 peri_qual_dev_type;
835 u8 page_code;
836 u8 reserved1;
837 u8 len;
838 u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
839}__attribute__((packed));
840
1da177e4 841struct ipr_hostrcb_device_data_entry {
cfc32139 842 struct ipr_vpd vpd;
1da177e4 843 struct ipr_res_addr dev_res_addr;
cfc32139
BK
844 struct ipr_vpd new_vpd;
845 struct ipr_vpd ioa_last_with_dev_vpd;
846 struct ipr_vpd cfc_last_with_dev_vpd;
1da177e4
LT
847 __be32 ioa_data[5];
848}__attribute__((packed, aligned (4)));
849
ee0f05b8
BK
850struct ipr_hostrcb_device_data_entry_enhanced {
851 struct ipr_ext_vpd vpd;
852 u8 ccin[4];
853 struct ipr_res_addr dev_res_addr;
854 struct ipr_ext_vpd new_vpd;
855 u8 new_ccin[4];
856 struct ipr_ext_vpd ioa_last_with_dev_vpd;
857 struct ipr_ext_vpd cfc_last_with_dev_vpd;
858}__attribute__((packed, aligned (4)));
859
4565e370
WB
860struct ipr_hostrcb64_device_data_entry_enhanced {
861 struct ipr_ext_vpd vpd;
862 u8 ccin[4];
863 u8 res_path[8];
864 struct ipr_ext_vpd new_vpd;
865 u8 new_ccin[4];
866 struct ipr_ext_vpd ioa_last_with_dev_vpd;
867 struct ipr_ext_vpd cfc_last_with_dev_vpd;
868}__attribute__((packed, aligned (4)));
869
1da177e4 870struct ipr_hostrcb_array_data_entry {
cfc32139 871 struct ipr_vpd vpd;
1da177e4
LT
872 struct ipr_res_addr expected_dev_res_addr;
873 struct ipr_res_addr dev_res_addr;
874}__attribute__((packed, aligned (4)));
875
4565e370
WB
876struct ipr_hostrcb64_array_data_entry {
877 struct ipr_ext_vpd vpd;
878 u8 ccin[4];
879 u8 expected_res_path[8];
880 u8 res_path[8];
881}__attribute__((packed, aligned (4)));
882
ee0f05b8
BK
883struct ipr_hostrcb_array_data_entry_enhanced {
884 struct ipr_ext_vpd vpd;
885 u8 ccin[4];
886 struct ipr_res_addr expected_dev_res_addr;
887 struct ipr_res_addr dev_res_addr;
888}__attribute__((packed, aligned (4)));
889
1da177e4 890struct ipr_hostrcb_type_ff_error {
438b0331 891 __be32 ioa_data[758];
1da177e4
LT
892}__attribute__((packed, aligned (4)));
893
894struct ipr_hostrcb_type_01_error {
895 __be32 seek_counter;
896 __be32 read_counter;
897 u8 sense_data[32];
898 __be32 ioa_data[236];
899}__attribute__((packed, aligned (4)));
900
901struct ipr_hostrcb_type_02_error {
cfc32139
BK
902 struct ipr_vpd ioa_vpd;
903 struct ipr_vpd cfc_vpd;
904 struct ipr_vpd ioa_last_attached_to_cfc_vpd;
905 struct ipr_vpd cfc_last_attached_to_ioa_vpd;
1da177e4 906 __be32 ioa_data[3];
1da177e4
LT
907}__attribute__((packed, aligned (4)));
908
ee0f05b8
BK
909struct ipr_hostrcb_type_12_error {
910 struct ipr_ext_vpd ioa_vpd;
911 struct ipr_ext_vpd cfc_vpd;
912 struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
913 struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
914 __be32 ioa_data[3];
915}__attribute__((packed, aligned (4)));
916
1da177e4 917struct ipr_hostrcb_type_03_error {
cfc32139
BK
918 struct ipr_vpd ioa_vpd;
919 struct ipr_vpd cfc_vpd;
1da177e4
LT
920 __be32 errors_detected;
921 __be32 errors_logged;
922 u8 ioa_data[12];
cfc32139 923 struct ipr_hostrcb_device_data_entry dev[3];
1da177e4
LT
924}__attribute__((packed, aligned (4)));
925
ee0f05b8
BK
926struct ipr_hostrcb_type_13_error {
927 struct ipr_ext_vpd ioa_vpd;
928 struct ipr_ext_vpd cfc_vpd;
929 __be32 errors_detected;
930 __be32 errors_logged;
931 struct ipr_hostrcb_device_data_entry_enhanced dev[3];
932}__attribute__((packed, aligned (4)));
933
4565e370
WB
934struct ipr_hostrcb_type_23_error {
935 struct ipr_ext_vpd ioa_vpd;
936 struct ipr_ext_vpd cfc_vpd;
937 __be32 errors_detected;
938 __be32 errors_logged;
939 struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
940}__attribute__((packed, aligned (4)));
941
1da177e4 942struct ipr_hostrcb_type_04_error {
cfc32139
BK
943 struct ipr_vpd ioa_vpd;
944 struct ipr_vpd cfc_vpd;
1da177e4
LT
945 u8 ioa_data[12];
946 struct ipr_hostrcb_array_data_entry array_member[10];
947 __be32 exposed_mode_adn;
948 __be32 array_id;
cfc32139 949 struct ipr_vpd incomp_dev_vpd;
1da177e4
LT
950 __be32 ioa_data2;
951 struct ipr_hostrcb_array_data_entry array_member2[8];
952 struct ipr_res_addr last_func_vset_res_addr;
953 u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
954 u8 protection_level[8];
1da177e4
LT
955}__attribute__((packed, aligned (4)));
956
ee0f05b8
BK
957struct ipr_hostrcb_type_14_error {
958 struct ipr_ext_vpd ioa_vpd;
959 struct ipr_ext_vpd cfc_vpd;
960 __be32 exposed_mode_adn;
961 __be32 array_id;
962 struct ipr_res_addr last_func_vset_res_addr;
963 u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
964 u8 protection_level[8];
965 __be32 num_entries;
966 struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
967}__attribute__((packed, aligned (4)));
968
4565e370
WB
969struct ipr_hostrcb_type_24_error {
970 struct ipr_ext_vpd ioa_vpd;
971 struct ipr_ext_vpd cfc_vpd;
972 u8 reserved[2];
973 u8 exposed_mode_adn;
974#define IPR_INVALID_ARRAY_DEV_NUM 0xff
975 u8 array_id;
976 u8 last_res_path[8];
977 u8 protection_level[8];
7262026f 978 struct ipr_ext_vpd64 array_vpd;
4565e370
WB
979 u8 description[16];
980 u8 reserved2[3];
981 u8 num_entries;
982 struct ipr_hostrcb64_array_data_entry array_member[32];
983}__attribute__((packed, aligned (4)));
984
b0df54bb
BK
985struct ipr_hostrcb_type_07_error {
986 u8 failure_reason[64];
987 struct ipr_vpd vpd;
988 u32 data[222];
989}__attribute__((packed, aligned (4)));
990
ee0f05b8
BK
991struct ipr_hostrcb_type_17_error {
992 u8 failure_reason[64];
993 struct ipr_ext_vpd vpd;
994 u32 data[476];
995}__attribute__((packed, aligned (4)));
996
49dc6a18
BK
997struct ipr_hostrcb_config_element {
998 u8 type_status;
999#define IPR_PATH_CFG_TYPE_MASK 0xF0
1000#define IPR_PATH_CFG_NOT_EXIST 0x00
1001#define IPR_PATH_CFG_IOA_PORT 0x10
1002#define IPR_PATH_CFG_EXP_PORT 0x20
1003#define IPR_PATH_CFG_DEVICE_PORT 0x30
1004#define IPR_PATH_CFG_DEVICE_LUN 0x40
1005
1006#define IPR_PATH_CFG_STATUS_MASK 0x0F
1007#define IPR_PATH_CFG_NO_PROB 0x00
1008#define IPR_PATH_CFG_DEGRADED 0x01
1009#define IPR_PATH_CFG_FAILED 0x02
1010#define IPR_PATH_CFG_SUSPECT 0x03
1011#define IPR_PATH_NOT_DETECTED 0x04
1012#define IPR_PATH_INCORRECT_CONN 0x05
1013
1014 u8 cascaded_expander;
1015 u8 phy;
1016 u8 link_rate;
1017#define IPR_PHY_LINK_RATE_MASK 0x0F
1018
1019 __be32 wwid[2];
1020}__attribute__((packed, aligned (4)));
1021
4565e370
WB
1022struct ipr_hostrcb64_config_element {
1023 __be16 length;
1024 u8 descriptor_id;
1025#define IPR_DESCRIPTOR_MASK 0xC0
1026#define IPR_DESCRIPTOR_SIS64 0x00
1027
1028 u8 reserved;
1029 u8 type_status;
1030
1031 u8 reserved2[2];
1032 u8 link_rate;
1033
1034 u8 res_path[8];
1035 __be32 wwid[2];
1036}__attribute__((packed, aligned (8)));
1037
49dc6a18
BK
1038struct ipr_hostrcb_fabric_desc {
1039 __be16 length;
1040 u8 ioa_port;
1041 u8 cascaded_expander;
1042 u8 phy;
1043 u8 path_state;
1044#define IPR_PATH_ACTIVE_MASK 0xC0
1045#define IPR_PATH_NO_INFO 0x00
1046#define IPR_PATH_ACTIVE 0x40
1047#define IPR_PATH_NOT_ACTIVE 0x80
1048
1049#define IPR_PATH_STATE_MASK 0x0F
1050#define IPR_PATH_STATE_NO_INFO 0x00
1051#define IPR_PATH_HEALTHY 0x01
1052#define IPR_PATH_DEGRADED 0x02
1053#define IPR_PATH_FAILED 0x03
1054
1055 __be16 num_entries;
1056 struct ipr_hostrcb_config_element elem[1];
1057}__attribute__((packed, aligned (4)));
1058
4565e370
WB
1059struct ipr_hostrcb64_fabric_desc {
1060 __be16 length;
1061 u8 descriptor_id;
1062
8701f185 1063 u8 reserved[2];
4565e370
WB
1064 u8 path_state;
1065
1066 u8 reserved2[2];
1067 u8 res_path[8];
1068 u8 reserved3[6];
1069 __be16 num_entries;
1070 struct ipr_hostrcb64_config_element elem[1];
1071}__attribute__((packed, aligned (8)));
1072
56d6aa33 1073#define for_each_hrrq(hrrq, ioa_cfg) \
1074 for (hrrq = (ioa_cfg)->hrrq; \
1075 hrrq < ((ioa_cfg)->hrrq + (ioa_cfg)->hrrq_num); hrrq++)
1076
49dc6a18
BK
1077#define for_each_fabric_cfg(fabric, cfg) \
1078 for (cfg = (fabric)->elem; \
1079 cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
1080 cfg++)
1081
1082struct ipr_hostrcb_type_20_error {
1083 u8 failure_reason[64];
1084 u8 reserved[3];
1085 u8 num_entries;
1086 struct ipr_hostrcb_fabric_desc desc[1];
1087}__attribute__((packed, aligned (4)));
1088
4565e370
WB
1089struct ipr_hostrcb_type_30_error {
1090 u8 failure_reason[64];
1091 u8 reserved[3];
1092 u8 num_entries;
1093 struct ipr_hostrcb64_fabric_desc desc[1];
1094}__attribute__((packed, aligned (4)));
1095
1da177e4 1096struct ipr_hostrcb_error {
4565e370
WB
1097 __be32 fd_ioasc;
1098 struct ipr_res_addr fd_res_addr;
1099 __be32 fd_res_handle;
1da177e4
LT
1100 __be32 prc;
1101 union {
1102 struct ipr_hostrcb_type_ff_error type_ff_error;
1103 struct ipr_hostrcb_type_01_error type_01_error;
1104 struct ipr_hostrcb_type_02_error type_02_error;
1105 struct ipr_hostrcb_type_03_error type_03_error;
1106 struct ipr_hostrcb_type_04_error type_04_error;
b0df54bb 1107 struct ipr_hostrcb_type_07_error type_07_error;
ee0f05b8
BK
1108 struct ipr_hostrcb_type_12_error type_12_error;
1109 struct ipr_hostrcb_type_13_error type_13_error;
1110 struct ipr_hostrcb_type_14_error type_14_error;
1111 struct ipr_hostrcb_type_17_error type_17_error;
49dc6a18 1112 struct ipr_hostrcb_type_20_error type_20_error;
1da177e4
LT
1113 } u;
1114}__attribute__((packed, aligned (4)));
1115
4565e370
WB
1116struct ipr_hostrcb64_error {
1117 __be32 fd_ioasc;
1118 __be32 ioa_fw_level;
1119 __be32 fd_res_handle;
1120 __be32 prc;
1121 __be64 fd_dev_id;
1122 __be64 fd_lun;
1123 u8 fd_res_path[8];
1124 __be64 time_stamp;
8701f185 1125 u8 reserved[16];
4565e370
WB
1126 union {
1127 struct ipr_hostrcb_type_ff_error type_ff_error;
1128 struct ipr_hostrcb_type_12_error type_12_error;
1129 struct ipr_hostrcb_type_17_error type_17_error;
1130 struct ipr_hostrcb_type_23_error type_23_error;
1131 struct ipr_hostrcb_type_24_error type_24_error;
1132 struct ipr_hostrcb_type_30_error type_30_error;
1133 } u;
1134}__attribute__((packed, aligned (8)));
1135
1da177e4
LT
1136struct ipr_hostrcb_raw {
1137 __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
1138}__attribute__((packed, aligned (4)));
1139
1140struct ipr_hcam {
1141 u8 op_code;
1142#define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
1143#define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
1144
1145 u8 notify_type;
1146#define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
1147#define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
1148#define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
1149#define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
1150#define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
1151
1152 u8 notifications_lost;
1153#define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
1154#define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
1155
1156 u8 flags;
1157#define IPR_HOSTRCB_INTERNAL_OPER 0x80
1158#define IPR_HOSTRCB_ERR_RESP_SENT 0x40
1159
1160 u8 overlay_id;
1161#define IPR_HOST_RCB_OVERLAY_ID_1 0x01
1162#define IPR_HOST_RCB_OVERLAY_ID_2 0x02
1163#define IPR_HOST_RCB_OVERLAY_ID_3 0x03
1164#define IPR_HOST_RCB_OVERLAY_ID_4 0x04
1165#define IPR_HOST_RCB_OVERLAY_ID_6 0x06
b0df54bb 1166#define IPR_HOST_RCB_OVERLAY_ID_7 0x07
ee0f05b8
BK
1167#define IPR_HOST_RCB_OVERLAY_ID_12 0x12
1168#define IPR_HOST_RCB_OVERLAY_ID_13 0x13
1169#define IPR_HOST_RCB_OVERLAY_ID_14 0x14
1170#define IPR_HOST_RCB_OVERLAY_ID_16 0x16
1171#define IPR_HOST_RCB_OVERLAY_ID_17 0x17
49dc6a18 1172#define IPR_HOST_RCB_OVERLAY_ID_20 0x20
4565e370
WB
1173#define IPR_HOST_RCB_OVERLAY_ID_23 0x23
1174#define IPR_HOST_RCB_OVERLAY_ID_24 0x24
1175#define IPR_HOST_RCB_OVERLAY_ID_26 0x26
1176#define IPR_HOST_RCB_OVERLAY_ID_30 0x30
1177#define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
1da177e4
LT
1178
1179 u8 reserved1[3];
1180 __be32 ilid;
1181 __be32 time_since_last_ioa_reset;
1182 __be32 reserved2;
1183 __be32 length;
1184
1185 union {
1186 struct ipr_hostrcb_error error;
4565e370 1187 struct ipr_hostrcb64_error error64;
1da177e4
LT
1188 struct ipr_hostrcb_cfg_ch_not ccn;
1189 struct ipr_hostrcb_raw raw;
1190 } u;
1191}__attribute__((packed, aligned (4)));
1192
1193struct ipr_hostrcb {
1194 struct ipr_hcam hcam;
1195 dma_addr_t hostrcb_dma;
1196 struct list_head queue;
49dc6a18 1197 struct ipr_ioa_cfg *ioa_cfg;
4565e370 1198 char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
1da177e4
LT
1199};
1200
1201/* IPR smart dump table structures */
1202struct ipr_sdt_entry {
dcbad00e
WB
1203 __be32 start_token;
1204 __be32 end_token;
1205 u8 reserved[4];
1da177e4
LT
1206
1207 u8 flags;
1208#define IPR_SDT_ENDIAN 0x80
1209#define IPR_SDT_VALID_ENTRY 0x20
1210
1211 u8 resv;
1212 __be16 priority;
1213}__attribute__((packed, aligned (4)));
1214
1215struct ipr_sdt_header {
1216 __be32 state;
1217 __be32 num_entries;
1218 __be32 num_entries_used;
1219 __be32 dump_size;
1220}__attribute__((packed, aligned (4)));
1221
1222struct ipr_sdt {
1223 struct ipr_sdt_header hdr;
4d4dd706 1224 struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
1da177e4
LT
1225}__attribute__((packed, aligned (4)));
1226
1227struct ipr_uc_sdt {
1228 struct ipr_sdt_header hdr;
1229 struct ipr_sdt_entry entry[1];
1230}__attribute__((packed, aligned (4)));
1231
1232/*
1233 * Driver types
1234 */
1235struct ipr_bus_attributes {
1236 u8 bus;
1237 u8 qas_enabled;
1238 u8 bus_width;
1239 u8 reserved;
1240 u32 max_xfer_rate;
1241};
1242
35a39691
BK
1243struct ipr_sata_port {
1244 struct ipr_ioa_cfg *ioa_cfg;
1245 struct ata_port *ap;
1246 struct ipr_resource_entry *res;
1247 struct ipr_ioasa_gata ioasa;
1248};
1249
1da177e4 1250struct ipr_resource_entry {
1da177e4
LT
1251 u8 needs_sync_complete:1;
1252 u8 in_erp:1;
1253 u8 add_to_ml:1;
1254 u8 del_from_ml:1;
1255 u8 resetting_device:1;
0b1f8d44 1256 u8 reset_occurred:1;
1da177e4 1257
3e7ebdfa
WB
1258 u32 bus; /* AKA channel */
1259 u32 target; /* AKA id */
1260 u32 lun;
1261#define IPR_ARRAY_VIRTUAL_BUS 0x1
1262#define IPR_VSET_VIRTUAL_BUS 0x2
1263#define IPR_IOAFP_VIRTUAL_BUS 0x3
1264
1265#define IPR_GET_RES_PHYS_LOC(res) \
1266 (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
1267
1268 u8 ata_class;
1269
1270 u8 flags;
1271 __be16 res_flags;
1272
7be96900 1273 u8 type;
3e7ebdfa
WB
1274
1275 u8 qmodel;
1276 struct ipr_std_inq_data std_inq_data;
1277
1278 __be32 res_handle;
1279 __be64 dev_id;
46d74563 1280 __be64 lun_wwn;
3e7ebdfa
WB
1281 struct scsi_lun dev_lun;
1282 u8 res_path[8];
1283
1284 struct ipr_ioa_cfg *ioa_cfg;
1da177e4 1285 struct scsi_device *sdev;
35a39691 1286 struct ipr_sata_port *sata_port;
1da177e4 1287 struct list_head queue;
3e7ebdfa 1288}; /* struct ipr_resource_entry */
1da177e4
LT
1289
1290struct ipr_resource_hdr {
1291 u16 num_entries;
1292 u16 reserved;
1293};
1294
1da177e4
LT
1295struct ipr_misc_cbs {
1296 struct ipr_ioa_vpd ioa_vpd;
62275040 1297 struct ipr_inquiry_page0 page0_data;
1da177e4 1298 struct ipr_inquiry_page3 page3_data;
ac09c349 1299 struct ipr_inquiry_cap cap;
1da177e4
LT
1300 struct ipr_mode_pages mode_pages;
1301 struct ipr_supported_device supp_dev;
1302};
1303
1304struct ipr_interrupt_offsets {
1305 unsigned long set_interrupt_mask_reg;
1306 unsigned long clr_interrupt_mask_reg;
214777ba 1307 unsigned long clr_interrupt_mask_reg32;
1da177e4 1308 unsigned long sense_interrupt_mask_reg;
214777ba 1309 unsigned long sense_interrupt_mask_reg32;
1da177e4 1310 unsigned long clr_interrupt_reg;
214777ba 1311 unsigned long clr_interrupt_reg32;
1da177e4
LT
1312
1313 unsigned long sense_interrupt_reg;
214777ba 1314 unsigned long sense_interrupt_reg32;
1da177e4
LT
1315 unsigned long ioarrin_reg;
1316 unsigned long sense_uproc_interrupt_reg;
214777ba 1317 unsigned long sense_uproc_interrupt_reg32;
1da177e4 1318 unsigned long set_uproc_interrupt_reg;
214777ba 1319 unsigned long set_uproc_interrupt_reg32;
1da177e4 1320 unsigned long clr_uproc_interrupt_reg;
214777ba
WB
1321 unsigned long clr_uproc_interrupt_reg32;
1322
1323 unsigned long init_feedback_reg;
dcbad00e
WB
1324
1325 unsigned long dump_addr_reg;
1326 unsigned long dump_data_reg;
8701f185 1327
4289a086 1328#define IPR_ENDIAN_SWAP_KEY 0x00080800
8701f185 1329 unsigned long endian_swap_reg;
1da177e4
LT
1330};
1331
1332struct ipr_interrupts {
1333 void __iomem *set_interrupt_mask_reg;
1334 void __iomem *clr_interrupt_mask_reg;
214777ba 1335 void __iomem *clr_interrupt_mask_reg32;
1da177e4 1336 void __iomem *sense_interrupt_mask_reg;
214777ba 1337 void __iomem *sense_interrupt_mask_reg32;
1da177e4 1338 void __iomem *clr_interrupt_reg;
214777ba 1339 void __iomem *clr_interrupt_reg32;
1da177e4
LT
1340
1341 void __iomem *sense_interrupt_reg;
214777ba 1342 void __iomem *sense_interrupt_reg32;
1da177e4
LT
1343 void __iomem *ioarrin_reg;
1344 void __iomem *sense_uproc_interrupt_reg;
214777ba 1345 void __iomem *sense_uproc_interrupt_reg32;
1da177e4 1346 void __iomem *set_uproc_interrupt_reg;
214777ba 1347 void __iomem *set_uproc_interrupt_reg32;
1da177e4 1348 void __iomem *clr_uproc_interrupt_reg;
214777ba
WB
1349 void __iomem *clr_uproc_interrupt_reg32;
1350
1351 void __iomem *init_feedback_reg;
dcbad00e
WB
1352
1353 void __iomem *dump_addr_reg;
1354 void __iomem *dump_data_reg;
8701f185
WB
1355
1356 void __iomem *endian_swap_reg;
1da177e4
LT
1357};
1358
1359struct ipr_chip_cfg_t {
1360 u32 mailbox;
89aad428 1361 u16 max_cmds;
1da177e4 1362 u8 cache_line_size;
7dd21308 1363 u8 clear_isr;
b53d124a 1364 u32 iopoll_weight;
1da177e4
LT
1365 struct ipr_interrupt_offsets regs;
1366};
1367
1368struct ipr_chip_t {
1369 u16 vendor;
1370 u16 device;
1be7bd82
WB
1371 u16 intr_type;
1372#define IPR_USE_LSI 0x00
1373#define IPR_USE_MSI 0x01
05a6538a 1374#define IPR_USE_MSIX 0x02
a32c055f
WB
1375 u16 sis_type;
1376#define IPR_SIS32 0x00
1377#define IPR_SIS64 0x01
cb237ef7
WB
1378 u16 bist_method;
1379#define IPR_PCI_CFG 0x00
1380#define IPR_MMIO 0x01
1da177e4
LT
1381 const struct ipr_chip_cfg_t *cfg;
1382};
1383
1384enum ipr_shutdown_type {
1385 IPR_SHUTDOWN_NORMAL = 0x00,
1386 IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
1387 IPR_SHUTDOWN_ABBREV = 0x80,
1388 IPR_SHUTDOWN_NONE = 0x100
1389};
1390
1391struct ipr_trace_entry {
1392 u32 time;
1393
1394 u8 op_code;
35a39691 1395 u8 ata_op_code;
1da177e4
LT
1396 u8 type;
1397#define IPR_TRACE_START 0x00
1398#define IPR_TRACE_FINISH 0xff
35a39691 1399 u8 cmd_index;
1da177e4
LT
1400
1401 __be32 res_handle;
1402 union {
1403 u32 ioasc;
1404 u32 add_data;
1405 u32 res_addr;
1406 } u;
1407};
1408
1409struct ipr_sglist {
1410 u32 order;
1411 u32 num_sg;
12baa420 1412 u32 num_dma_sg;
1da177e4
LT
1413 u32 buffer_len;
1414 struct scatterlist scatterlist[1];
1415};
1416
1417enum ipr_sdt_state {
1418 INACTIVE,
1419 WAIT_FOR_DUMP,
1420 GET_DUMP,
41e9a696 1421 READ_DUMP,
1da177e4
LT
1422 ABORT_DUMP,
1423 DUMP_OBTAINED
1424};
1425
1426/* Per-controller data */
1427struct ipr_ioa_cfg {
1428 char eye_catcher[8];
1429#define IPR_EYECATCHER "iprcfg"
1430
1431 struct list_head queue;
1432
1da177e4
LT
1433 u8 in_reset_reload:1;
1434 u8 in_ioa_bringdown:1;
1435 u8 ioa_unit_checked:1;
1da177e4 1436 u8 dump_taken:1;
1da177e4 1437 u8 allow_ml_add_del:1;
ce155cce 1438 u8 needs_hard_reset:1;
ac09c349 1439 u8 dual_raid:1;
463fc696 1440 u8 needs_warm_reset:1;
95fecd90 1441 u8 msi_received:1;
a32c055f 1442 u8 sis64:1;
4c647e90 1443 u8 dump_timeout:1;
fb51ccbf 1444 u8 cfg_locked:1;
7dd21308 1445 u8 clear_isr:1;
463fc696
BK
1446
1447 u8 revid;
1da177e4 1448
3e7ebdfa
WB
1449 /*
1450 * Bitmaps for SIS64 generated target values
1451 */
222ab594 1452 unsigned long target_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
1453 unsigned long array_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
1454 unsigned long vset_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
3e7ebdfa 1455
1da177e4
LT
1456 u16 type; /* CCIN of the card */
1457
1458 u8 log_level;
1459#define IPR_MAX_LOG_LEVEL 4
1460#define IPR_DEFAULT_LOG_LEVEL 2
1461
1462#define IPR_NUM_TRACE_INDEX_BITS 8
1463#define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
1464#define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
1465 char trace_start[8];
1466#define IPR_TRACE_START_LABEL "trace"
1467 struct ipr_trace_entry *trace;
56d6aa33 1468 atomic_t trace_index;
1da177e4 1469
1da177e4
LT
1470 char cfg_table_start[8];
1471#define IPR_CFG_TBL_START "cfg"
3e7ebdfa
WB
1472 union {
1473 struct ipr_config_table *cfg_table;
1474 struct ipr_config_table64 *cfg_table64;
1475 } u;
1da177e4 1476 dma_addr_t cfg_table_dma;
3e7ebdfa
WB
1477 u32 cfg_table_size;
1478 u32 max_devs_supported;
1da177e4
LT
1479
1480 char resource_table_label[8];
1481#define IPR_RES_TABLE_LABEL "res_tbl"
1482 struct ipr_resource_entry *res_entries;
1483 struct list_head free_res_q;
1484 struct list_head used_res_q;
1485
1486 char ipr_hcam_label[8];
1487#define IPR_HCAM_LABEL "hcams"
1488 struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
1489 dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
1490 struct list_head hostrcb_free_q;
1491 struct list_head hostrcb_pending_q;
1492
05a6538a 1493 struct ipr_hrr_queue hrrq[IPR_MAX_HRRQ_NUM];
1494 u32 hrrq_num;
56d6aa33 1495 atomic_t hrrq_index;
1496 u16 identify_hrrq_index;
1da177e4
LT
1497
1498 struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
1499
5469cb5b 1500 unsigned int transop_timeout;
1da177e4 1501 const struct ipr_chip_cfg_t *chip_cfg;
1be7bd82 1502 const struct ipr_chip_t *ipr_chip;
1da177e4
LT
1503
1504 void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
1505 unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
1506 void __iomem *ioa_mailbox;
1507 struct ipr_interrupts regs;
1508
1509 u16 saved_pcix_cmd_reg;
1510 u16 reset_retries;
1511
1512 u32 errors_logged;
3d1d0da6 1513 u32 doorbell;
1da177e4
LT
1514
1515 struct Scsi_Host *host;
1516 struct pci_dev *pdev;
1517 struct ipr_sglist *ucode_sglist;
1da177e4
LT
1518 u8 saved_mode_page_len;
1519
1520 struct work_struct work_q;
1521
1522 wait_queue_head_t reset_wait_q;
95fecd90 1523 wait_queue_head_t msi_wait_q;
1da177e4
LT
1524
1525 struct ipr_dump *dump;
1526 enum ipr_sdt_state sdt_state;
1527
1528 struct ipr_misc_cbs *vpd_cbs;
1529 dma_addr_t vpd_cbs_dma;
1530
1531 struct pci_pool *ipr_cmd_pool;
1532
1533 struct ipr_cmnd *reset_cmd;
463fc696 1534 int (*reset) (struct ipr_cmnd *);
1da177e4 1535
35a39691 1536 struct ata_host ata_host;
1da177e4 1537 char ipr_cmd_label[8];
0124ca9d 1538#define IPR_CMD_LABEL "ipr_cmd"
89aad428
BK
1539 u32 max_cmds;
1540 struct ipr_cmnd **ipr_cmnd_list;
1541 dma_addr_t *ipr_cmnd_list_dma;
05a6538a 1542
1543 u16 intr_flag;
1544 unsigned int nvectors;
1545
1546 struct {
1547 unsigned short vec;
1548 char desc[22];
1549 } vectors_info[IPR_MAX_MSIX_VECTORS];
1550
b53d124a 1551 u32 iopoll_weight;
1552
3e7ebdfa 1553}; /* struct ipr_ioa_cfg */
1da177e4
LT
1554
1555struct ipr_cmnd {
1556 struct ipr_ioarcb ioarcb;
a32c055f
WB
1557 union {
1558 struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
1559 struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
1560 struct ipr_ata64_ioadl ata_ioadl;
1561 } i;
96d21f00
WB
1562 union {
1563 struct ipr_ioasa ioasa;
1564 struct ipr_ioasa64 ioasa64;
1565 } s;
1da177e4
LT
1566 struct list_head queue;
1567 struct scsi_cmnd *scsi_cmd;
35a39691 1568 struct ata_queued_cmd *qc;
1da177e4
LT
1569 struct completion completion;
1570 struct timer_list timer;
172cd6e1 1571 void (*fast_done) (struct ipr_cmnd *);
1da177e4
LT
1572 void (*done) (struct ipr_cmnd *);
1573 int (*job_step) (struct ipr_cmnd *);
dfed823e 1574 int (*job_step_failed) (struct ipr_cmnd *);
1da177e4
LT
1575 u16 cmd_index;
1576 u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
1577 dma_addr_t sense_buffer_dma;
1578 unsigned short dma_use_sg;
a32c055f 1579 dma_addr_t dma_addr;
1da177e4
LT
1580 struct ipr_cmnd *sibling;
1581 union {
1582 enum ipr_shutdown_type shutdown_type;
1583 struct ipr_hostrcb *hostrcb;
1584 unsigned long time_left;
1585 unsigned long scratch;
1586 struct ipr_resource_entry *res;
1587 struct scsi_device *sdev;
1588 } u;
1589
05a6538a 1590 struct ipr_hrr_queue *hrrq;
1da177e4
LT
1591 struct ipr_ioa_cfg *ioa_cfg;
1592};
1593
1594struct ipr_ses_table_entry {
1595 char product_id[17];
1596 char compare_product_id_byte[17];
1597 u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
1598};
1599
1600struct ipr_dump_header {
1601 u32 eye_catcher;
1602#define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
1603 u32 len;
1604 u32 num_entries;
1605 u32 first_entry_offset;
1606 u32 status;
1607#define IPR_DUMP_STATUS_SUCCESS 0
1608#define IPR_DUMP_STATUS_QUAL_SUCCESS 2
1609#define IPR_DUMP_STATUS_FAILED 0xffffffff
1610 u32 os;
1611#define IPR_DUMP_OS_LINUX 0x4C4E5558
1612 u32 driver_name;
1613#define IPR_DUMP_DRIVER_NAME 0x49505232
1614}__attribute__((packed, aligned (4)));
1615
1616struct ipr_dump_entry_header {
1617 u32 eye_catcher;
1618#define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
1619 u32 len;
1620 u32 num_elems;
1621 u32 offset;
1622 u32 data_type;
1623#define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
1624#define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
1625 u32 id;
1626#define IPR_DUMP_IOA_DUMP_ID 0x494F4131
1627#define IPR_DUMP_LOCATION_ID 0x4C4F4341
1628#define IPR_DUMP_TRACE_ID 0x54524143
1629#define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
1630#define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
1631#define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
1632#define IPR_DUMP_PEND_OPS 0x414F5053
1633 u32 status;
1634}__attribute__((packed, aligned (4)));
1635
1636struct ipr_dump_location_entry {
1637 struct ipr_dump_entry_header hdr;
71610f55 1638 u8 location[20];
1da177e4
LT
1639}__attribute__((packed));
1640
1641struct ipr_dump_trace_entry {
1642 struct ipr_dump_entry_header hdr;
1643 u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
1644}__attribute__((packed, aligned (4)));
1645
1646struct ipr_dump_version_entry {
1647 struct ipr_dump_entry_header hdr;
1648 u8 version[sizeof(IPR_DRIVER_VERSION)];
1649};
1650
1651struct ipr_dump_ioa_type_entry {
1652 struct ipr_dump_entry_header hdr;
1653 u32 type;
1654 u32 fw_version;
1655};
1656
1657struct ipr_driver_dump {
1658 struct ipr_dump_header hdr;
1659 struct ipr_dump_version_entry version_entry;
1660 struct ipr_dump_location_entry location_entry;
1661 struct ipr_dump_ioa_type_entry ioa_type_entry;
1662 struct ipr_dump_trace_entry trace_entry;
1663}__attribute__((packed));
1664
1665struct ipr_ioa_dump {
1666 struct ipr_dump_entry_header hdr;
1667 struct ipr_sdt sdt;
4d4dd706 1668 __be32 **ioa_data;
1da177e4
LT
1669 u32 reserved;
1670 u32 next_page_index;
1671 u32 page_offset;
1672 u32 format;
1da177e4
LT
1673}__attribute__((packed, aligned (4)));
1674
1675struct ipr_dump {
1676 struct kref kref;
1677 struct ipr_ioa_cfg *ioa_cfg;
1678 struct ipr_driver_dump driver_dump;
1679 struct ipr_ioa_dump ioa_dump;
1680};
1681
1682struct ipr_error_table_t {
1683 u32 ioasc;
1684 int log_ioasa;
1685 int log_hcam;
1686 char *error;
1687};
1688
1689struct ipr_software_inq_lid_info {
1690 __be32 load_id;
1691 __be32 timestamp[3];
1692}__attribute__((packed, aligned (4)));
1693
1694struct ipr_ucode_image_header {
1695 __be32 header_length;
1696 __be32 lid_table_offset;
1697 u8 major_release;
1698 u8 card_type;
1699 u8 minor_release[2];
1700 u8 reserved[20];
1701 char eyecatcher[16];
1702 __be32 num_lids;
1703 struct ipr_software_inq_lid_info lid[1];
1704}__attribute__((packed, aligned (4)));
1705
1706/*
1707 * Macros
1708 */
d3c74871 1709#define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
1da177e4
LT
1710
1711#ifdef CONFIG_SCSI_IPR_TRACE
1712#define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
1713#define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
1714#else
1715#define ipr_create_trace_file(kobj, attr) 0
1716#define ipr_remove_trace_file(kobj, attr) do { } while(0)
1717#endif
1718
1719#ifdef CONFIG_SCSI_IPR_DUMP
1720#define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
1721#define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
1722#else
1723#define ipr_create_dump_file(kobj, attr) 0
1724#define ipr_remove_dump_file(kobj, attr) do { } while(0)
1725#endif
1726
1727/*
1728 * Error logging macros
1729 */
1730#define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
1731#define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
1da177e4
LT
1732#define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
1733
3e7ebdfa
WB
1734#define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
1735 printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
1736 bus, target, lun, ##__VA_ARGS__)
1737
1738#define ipr_res_err(ioa_cfg, res, fmt, ...) \
1739 ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
1740
fb3ed3cb
BK
1741#define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
1742 printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
1743 (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
1da177e4 1744
fb3ed3cb
BK
1745#define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
1746 ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
1da177e4 1747
fa15b1f6
BK
1748#define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
1749{ \
1750 if ((res).bus >= IPR_MAX_NUM_BUSES) { \
1751 ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
1752 } else { \
1753 ipr_err(fmt": %d:%d:%d:%d\n", \
1754 ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
1755 (res).bus, (res).target, (res).lun); \
1756 } \
1757}
1758
49dc6a18 1759#define ipr_hcam_err(hostrcb, fmt, ...) \
4565e370
WB
1760{ \
1761 if (ipr_is_device(hostrcb)) { \
1762 if ((hostrcb)->ioa_cfg->sis64) { \
1763 printk(KERN_ERR IPR_NAME ": %s: " fmt, \
b3b3b407
BK
1764 ipr_format_res_path(hostrcb->ioa_cfg, \
1765 hostrcb->hcam.u.error64.fd_res_path, \
5adcbeb3
WB
1766 hostrcb->rp_buffer, \
1767 sizeof(hostrcb->rp_buffer)), \
4565e370
WB
1768 __VA_ARGS__); \
1769 } else { \
1770 ipr_ra_err((hostrcb)->ioa_cfg, \
1771 (hostrcb)->hcam.u.error.fd_res_addr, \
1772 fmt, __VA_ARGS__); \
1773 } \
1774 } else { \
1775 dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
1776 } \
49dc6a18
BK
1777}
1778
1da177e4 1779#define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
cadbd4a5 1780 __FILE__, __func__, __LINE__)
1da177e4 1781
cadbd4a5
HH
1782#define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
1783#define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
1da177e4
LT
1784
1785#define ipr_err_separator \
1786ipr_err("----------------------------------------------------------\n")
1787
1788
1789/*
1790 * Inlines
1791 */
1792
1793/**
1794 * ipr_is_ioa_resource - Determine if a resource is the IOA
1795 * @res: resource entry struct
1796 *
1797 * Return value:
1798 * 1 if IOA / 0 if not IOA
1799 **/
1800static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
1801{
3e7ebdfa 1802 return res->type == IPR_RES_TYPE_IOAFP;
1da177e4
LT
1803}
1804
1805/**
1806 * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
1807 * @res: resource entry struct
1808 *
1809 * Return value:
1810 * 1 if AF DASD / 0 if not AF DASD
1811 **/
1812static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
1813{
3e7ebdfa
WB
1814 return res->type == IPR_RES_TYPE_AF_DASD ||
1815 res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
1da177e4
LT
1816}
1817
1818/**
1819 * ipr_is_vset_device - Determine if a resource is a VSET
1820 * @res: resource entry struct
1821 *
1822 * Return value:
1823 * 1 if VSET / 0 if not VSET
1824 **/
1825static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
1826{
3e7ebdfa 1827 return res->type == IPR_RES_TYPE_VOLUME_SET;
1da177e4
LT
1828}
1829
1830/**
1831 * ipr_is_gscsi - Determine if a resource is a generic scsi resource
1832 * @res: resource entry struct
1833 *
1834 * Return value:
1835 * 1 if GSCSI / 0 if not GSCSI
1836 **/
1837static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
1838{
3e7ebdfa 1839 return res->type == IPR_RES_TYPE_GENERIC_SCSI;
1da177e4
LT
1840}
1841
e4fbf44e
BK
1842/**
1843 * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
1844 * @res: resource entry struct
1845 *
1846 * Return value:
1847 * 1 if SCSI disk / 0 if not SCSI disk
1848 **/
1849static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
1850{
1851 if (ipr_is_af_dasd_device(res) ||
3e7ebdfa 1852 (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
e4fbf44e
BK
1853 return 1;
1854 else
1855 return 0;
1856}
1857
b5145d25
BK
1858/**
1859 * ipr_is_gata - Determine if a resource is a generic ATA resource
1860 * @res: resource entry struct
1861 *
1862 * Return value:
1863 * 1 if GATA / 0 if not GATA
1864 **/
1865static inline int ipr_is_gata(struct ipr_resource_entry *res)
1866{
3e7ebdfa 1867 return res->type == IPR_RES_TYPE_GENERIC_ATA;
b5145d25
BK
1868}
1869
ee0a90fa
BK
1870/**
1871 * ipr_is_naca_model - Determine if a resource is using NACA queueing model
1872 * @res: resource entry struct
1873 *
1874 * Return value:
1875 * 1 if NACA queueing model / 0 if not NACA queueing model
1876 **/
1877static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
1878{
3e7ebdfa 1879 if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
ee0a90fa
BK
1880 return 1;
1881 return 0;
1882}
1883
1da177e4 1884/**
4565e370
WB
1885 * ipr_is_device - Determine if the hostrcb structure is related to a device
1886 * @hostrcb: host resource control blocks struct
1da177e4
LT
1887 *
1888 * Return value:
1889 * 1 if AF / 0 if not AF
1890 **/
4565e370 1891static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
1da177e4 1892{
4565e370
WB
1893 struct ipr_res_addr *res_addr;
1894 u8 *res_path;
1895
1896 if (hostrcb->ioa_cfg->sis64) {
1897 res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
1898 if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
1899 res_path[0] == 0x81) && res_path[2] != 0xFF)
1900 return 1;
1901 } else {
1902 res_addr = &hostrcb->hcam.u.error.fd_res_addr;
1903
1904 if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
1905 (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
1906 return 1;
1907 }
1da177e4
LT
1908 return 0;
1909}
1910
1911/**
1912 * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
1913 * @sdt_word: SDT address
1914 *
1915 * Return value:
1916 * 1 if format 2 / 0 if not
1917 **/
1918static inline int ipr_sdt_is_fmt2(u32 sdt_word)
1919{
1920 u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
1921
1922 switch (bar_sel) {
1923 case IPR_SDT_FMT2_BAR0_SEL:
1924 case IPR_SDT_FMT2_BAR1_SEL:
1925 case IPR_SDT_FMT2_BAR2_SEL:
1926 case IPR_SDT_FMT2_BAR3_SEL:
1927 case IPR_SDT_FMT2_BAR4_SEL:
1928 case IPR_SDT_FMT2_BAR5_SEL:
1929 case IPR_SDT_FMT2_EXP_ROM_SEL:
1930 return 1;
1931 };
1932
1933 return 0;
1934}
1935
c5f10187
WB
1936#ifndef writeq
1937static inline void writeq(u64 val, void __iomem *addr)
1938{
1939 writel(((u32) (val >> 32)), addr);
1940 writel(((u32) (val)), (addr + 4));
1941}
1da177e4 1942#endif
c5f10187
WB
1943
1944#endif /* _IPR_H */