]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: Correct print format for edc ql_log() calls.
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
07e264b7 3 * Copyright (c) 2003-2011 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
9a069e19 34#include <scsi/scsi_bsg_fc.h>
1da177e4 35
6e98016c 36#include "qla_bsg.h"
a9083016 37#include "qla_nx.h"
6a03b4cd
HZ
38#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
cb63067a 40
1da177e4
LT
41/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 47#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
48#define MAILBOX_REGISTER_COUNT 32
49
50#define QLA2200A_RISC_ROM_VER 4
51#define FPM_2300 6
52#define FPM_2310 7
53
54#include "qla_settings.h"
55
fa2a1ce5 56/*
1da177e4
LT
57 * Data bit definitions
58 */
59#define BIT_0 0x1
60#define BIT_1 0x2
61#define BIT_2 0x4
62#define BIT_3 0x8
63#define BIT_4 0x10
64#define BIT_5 0x20
65#define BIT_6 0x40
66#define BIT_7 0x80
67#define BIT_8 0x100
68#define BIT_9 0x200
69#define BIT_10 0x400
70#define BIT_11 0x800
71#define BIT_12 0x1000
72#define BIT_13 0x2000
73#define BIT_14 0x4000
74#define BIT_15 0x8000
75#define BIT_16 0x10000
76#define BIT_17 0x20000
77#define BIT_18 0x40000
78#define BIT_19 0x80000
79#define BIT_20 0x100000
80#define BIT_21 0x200000
81#define BIT_22 0x400000
82#define BIT_23 0x800000
83#define BIT_24 0x1000000
84#define BIT_25 0x2000000
85#define BIT_26 0x4000000
86#define BIT_27 0x8000000
87#define BIT_28 0x10000000
88#define BIT_29 0x20000000
89#define BIT_30 0x40000000
90#define BIT_31 0x80000000
91
92#define LSB(x) ((uint8_t)(x))
93#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
94
95#define LSW(x) ((uint16_t)(x))
96#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
97
98#define LSD(x) ((uint32_t)((uint64_t)(x)))
99#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
100
2afa19a9 101#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
102
103/*
104 * I/O register
105*/
106
107#define RD_REG_BYTE(addr) readb(addr)
108#define RD_REG_WORD(addr) readw(addr)
109#define RD_REG_DWORD(addr) readl(addr)
110#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
111#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
112#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
113#define WRT_REG_BYTE(addr, data) writeb(data,addr)
114#define WRT_REG_WORD(addr, data) writew(data,addr)
115#define WRT_REG_DWORD(addr, data) writel(data,addr)
116
f6df144c
AV
117/*
118 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
119 * 133Mhz slot.
120 */
121#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
122#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
123
1da177e4
LT
124/*
125 * Fibre Channel device definitions.
126 */
127#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
128#define MAX_FIBRE_DEVICES 512
cc4731f5 129#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
130#define MAX_RSCN_COUNT 32
131#define MAX_HOST_COUNT 16
132
133/*
134 * Host adapter default definitions.
135 */
136#define MAX_BUSES 1 /* We only have one bus today */
137#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
138#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
1da177e4
LT
139#define MIN_LUNS 8
140#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
141#define MAX_CMDS_PER_LUN 255
142
1da177e4
LT
143/*
144 * Fibre Channel device definitions.
145 */
146#define SNS_LAST_LOOP_ID_2100 0xfe
147#define SNS_LAST_LOOP_ID_2300 0x7ff
148
149#define LAST_LOCAL_LOOP_ID 0x7d
150#define SNS_FL_PORT 0x7e
151#define FABRIC_CONTROLLER 0x7f
152#define SIMPLE_NAME_SERVER 0x80
153#define SNS_FIRST_LOOP_ID 0x81
154#define MANAGEMENT_SERVER 0xfe
155#define BROADCAST 0xff
156
3d71644c
AV
157/*
158 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
159 * valid range of an N-PORT id is 0 through 0x7ef.
160 */
161#define NPH_LAST_HANDLE 0x7ef
cca5335c 162#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
163#define NPH_SNS 0x7fc /* FFFFFC */
164#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
165#define NPH_F_PORT 0x7fe /* FFFFFE */
166#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
167
168#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
169#include "qla_fw.h"
1da177e4
LT
170
171/*
172 * Timeout timer counts in seconds
173 */
8482e118 174#define PORT_RETRY_TIME 1
1da177e4
LT
175#define LOOP_DOWN_TIMEOUT 60
176#define LOOP_DOWN_TIME 255 /* 240 */
177#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
178
179/* Maximum outstanding commands in ISP queues (1-65535) */
180#define MAX_OUTSTANDING_COMMANDS 1024
181
182/* ISP request and response entry counts (37-65535) */
183#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
184#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 185#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
186#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
187#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 188#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
1da177e4 189
17d98630
AC
190struct req_que;
191
bad75002
AE
192/*
193 * (sd.h is not exported, hence local inclusion)
194 * Data Integrity Field tuple.
195 */
196struct sd_dif_tuple {
197 __be16 guard_tag; /* Checksum */
198 __be16 app_tag; /* Opaque storage */
199 __be32 ref_tag; /* Target LBA or indirect LBA */
200};
201
1da177e4 202/*
fa2a1ce5 203 * SCSI Request Block
1da177e4 204 */
9ba56b95 205struct srb_cmd {
1da177e4 206 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4
LT
207 uint32_t request_sense_length;
208 uint8_t *request_sense_ptr;
cf53b069 209 void *ctx;
9ba56b95 210};
1da177e4
LT
211
212/*
213 * SRB flag definitions
214 */
bad75002
AE
215#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
216#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
217#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
218#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
219#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
220
221/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
222#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 223
ac280b67
AV
224/*
225 * SRB extensions.
226 */
4916392b
MI
227struct srb_iocb {
228 union {
229 struct {
230 uint16_t flags;
231#define SRB_LOGIN_RETRIED BIT_0
232#define SRB_LOGIN_COND_PLOGI BIT_1
233#define SRB_LOGIN_SKIP_PRLI BIT_2
234 uint16_t data[2];
235 } logio;
3822263e
MI
236 struct {
237 /*
238 * Values for flags field below are as
239 * defined in tsk_mgmt_entry struct
240 * for control_flags field in qla_fw.h.
241 */
242 uint32_t flags;
243 uint32_t lun;
244 uint32_t data;
245 } tmf;
4916392b 246 } u;
99b0bec7 247
ac280b67 248 struct timer_list timer;
9ba56b95 249 void (*timeout)(void *);
ac280b67
AV
250};
251
4916392b
MI
252/* Values for srb_ctx type */
253#define SRB_LOGIN_CMD 1
254#define SRB_LOGOUT_CMD 2
255#define SRB_ELS_CMD_RPT 3
256#define SRB_ELS_CMD_HST 4
257#define SRB_CT_CMD 5
258#define SRB_ADISC_CMD 6
3822263e 259#define SRB_TM_CMD 7
9ba56b95 260#define SRB_SCSI_CMD 8
ac280b67 261
9ba56b95
GM
262typedef struct srb {
263 atomic_t ref_count;
264 struct fc_port *fcport;
265 uint32_t handle;
266 uint16_t flags;
9a069e19 267 uint16_t type;
4916392b 268 char *name;
5780790e 269 int iocbs;
4916392b 270 union {
9ba56b95 271 struct srb_iocb iocb_cmd;
4916392b 272 struct fc_bsg_job *bsg_job;
9ba56b95 273 struct srb_cmd scmd;
4916392b 274 } u;
9ba56b95
GM
275 void (*done)(void *, void *, int);
276 void (*free)(void *, void *);
277} srb_t;
278
279#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
280#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
281#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
282
283#define GET_CMD_SENSE_LEN(sp) \
284 (sp->u.scmd.request_sense_length)
285#define SET_CMD_SENSE_LEN(sp, len) \
286 (sp->u.scmd.request_sense_length = len)
287#define GET_CMD_SENSE_PTR(sp) \
288 (sp->u.scmd.request_sense_ptr)
289#define SET_CMD_SENSE_PTR(sp, ptr) \
290 (sp->u.scmd.request_sense_ptr = ptr)
9a069e19
GM
291
292struct msg_echo_lb {
293 dma_addr_t send_dma;
294 dma_addr_t rcv_dma;
295 uint16_t req_sg_cnt;
296 uint16_t rsp_sg_cnt;
297 uint16_t options;
298 uint32_t transfer_size;
299};
300
1da177e4
LT
301/*
302 * ISP I/O Register Set structure definitions.
303 */
3d71644c
AV
304struct device_reg_2xxx {
305 uint16_t flash_address; /* Flash BIOS address */
306 uint16_t flash_data; /* Flash BIOS data */
1da177e4 307 uint16_t unused_1[1]; /* Gap */
3d71644c 308 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 309#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
310#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
311#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
312
3d71644c 313 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
314#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
315#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
316
3d71644c 317 uint16_t istatus; /* Interrupt status */
1da177e4
LT
318#define ISR_RISC_INT BIT_3 /* RISC interrupt */
319
3d71644c
AV
320 uint16_t semaphore; /* Semaphore */
321 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
322#define NVR_DESELECT 0
323#define NVR_BUSY BIT_15
324#define NVR_WRT_ENABLE BIT_14 /* Write enable */
325#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
326#define NVR_DATA_IN BIT_3
327#define NVR_DATA_OUT BIT_2
328#define NVR_SELECT BIT_1
329#define NVR_CLOCK BIT_0
330
45aeaf1e
RA
331#define NVR_WAIT_CNT 20000
332
1da177e4
LT
333 union {
334 struct {
3d71644c
AV
335 uint16_t mailbox0;
336 uint16_t mailbox1;
337 uint16_t mailbox2;
338 uint16_t mailbox3;
339 uint16_t mailbox4;
340 uint16_t mailbox5;
341 uint16_t mailbox6;
342 uint16_t mailbox7;
343 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
344 } __attribute__((packed)) isp2100;
345 struct {
3d71644c
AV
346 /* Request Queue */
347 uint16_t req_q_in; /* In-Pointer */
348 uint16_t req_q_out; /* Out-Pointer */
349 /* Response Queue */
350 uint16_t rsp_q_in; /* In-Pointer */
351 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
352
353 /* RISC to Host Status */
fa2a1ce5 354 uint32_t host_status;
1da177e4
LT
355#define HSR_RISC_INT BIT_15 /* RISC interrupt */
356#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
357
358 /* Host to Host Semaphore */
fa2a1ce5 359 uint16_t host_semaphore;
3d71644c
AV
360 uint16_t unused_3[17]; /* Gap */
361 uint16_t mailbox0;
362 uint16_t mailbox1;
363 uint16_t mailbox2;
364 uint16_t mailbox3;
365 uint16_t mailbox4;
366 uint16_t mailbox5;
367 uint16_t mailbox6;
368 uint16_t mailbox7;
369 uint16_t mailbox8;
370 uint16_t mailbox9;
371 uint16_t mailbox10;
372 uint16_t mailbox11;
373 uint16_t mailbox12;
374 uint16_t mailbox13;
375 uint16_t mailbox14;
376 uint16_t mailbox15;
377 uint16_t mailbox16;
378 uint16_t mailbox17;
379 uint16_t mailbox18;
380 uint16_t mailbox19;
381 uint16_t mailbox20;
382 uint16_t mailbox21;
383 uint16_t mailbox22;
384 uint16_t mailbox23;
385 uint16_t mailbox24;
386 uint16_t mailbox25;
387 uint16_t mailbox26;
388 uint16_t mailbox27;
389 uint16_t mailbox28;
390 uint16_t mailbox29;
391 uint16_t mailbox30;
392 uint16_t mailbox31;
393 uint16_t fb_cmd;
394 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
395 } __attribute__((packed)) isp2300;
396 } u;
397
3d71644c 398 uint16_t fpm_diag_config;
c81d04c9
AV
399 uint16_t unused_5[0x4]; /* Gap */
400 uint16_t risc_hw;
401 uint16_t unused_5_1; /* Gap */
3d71644c 402 uint16_t pcr; /* Processor Control Register. */
1da177e4 403 uint16_t unused_6[0x5]; /* Gap */
3d71644c 404 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 405 uint16_t unused_7[0x3]; /* Gap */
3d71644c 406 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 407 uint16_t unused_8[0x3]; /* Gap */
3d71644c 408 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
409#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
410#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
411 /* HCCR commands */
412#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
413#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
414#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
415#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
416#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
417#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
418#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
419#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
420
421 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
422 uint16_t gpiod; /* GPIO Data register. */
423 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
424#define GPIO_LED_MASK 0x00C0
425#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
426#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
427#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
428#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
429#define GPIO_LED_ALL_OFF 0x0000
430#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
431#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
432
433 union {
434 struct {
3d71644c
AV
435 uint16_t unused_10[8]; /* Gap */
436 uint16_t mailbox8;
437 uint16_t mailbox9;
438 uint16_t mailbox10;
439 uint16_t mailbox11;
440 uint16_t mailbox12;
441 uint16_t mailbox13;
442 uint16_t mailbox14;
443 uint16_t mailbox15;
444 uint16_t mailbox16;
445 uint16_t mailbox17;
446 uint16_t mailbox18;
447 uint16_t mailbox19;
448 uint16_t mailbox20;
449 uint16_t mailbox21;
450 uint16_t mailbox22;
451 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
452 } __attribute__((packed)) isp2200;
453 } u_end;
3d71644c
AV
454};
455
73208dfd 456struct device_reg_25xxmq {
08029990
AV
457 uint32_t req_q_in;
458 uint32_t req_q_out;
459 uint32_t rsp_q_in;
460 uint32_t rsp_q_out;
73208dfd
AC
461};
462
9a168bdd 463typedef union {
3d71644c
AV
464 struct device_reg_2xxx isp;
465 struct device_reg_24xx isp24;
73208dfd 466 struct device_reg_25xxmq isp25mq;
a9083016 467 struct device_reg_82xx isp82;
1da177e4
LT
468} device_reg_t;
469
470#define ISP_REQ_Q_IN(ha, reg) \
471 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
472 &(reg)->u.isp2100.mailbox4 : \
473 &(reg)->u.isp2300.req_q_in)
474#define ISP_REQ_Q_OUT(ha, reg) \
475 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
476 &(reg)->u.isp2100.mailbox4 : \
477 &(reg)->u.isp2300.req_q_out)
478#define ISP_RSP_Q_IN(ha, reg) \
479 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
480 &(reg)->u.isp2100.mailbox5 : \
481 &(reg)->u.isp2300.rsp_q_in)
482#define ISP_RSP_Q_OUT(ha, reg) \
483 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
484 &(reg)->u.isp2100.mailbox5 : \
485 &(reg)->u.isp2300.rsp_q_out)
486
487#define MAILBOX_REG(ha, reg, num) \
488 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
489 (num < 8 ? \
490 &(reg)->u.isp2100.mailbox0 + (num) : \
491 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
492 &(reg)->u.isp2300.mailbox0 + (num))
493#define RD_MAILBOX_REG(ha, reg, num) \
494 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
495#define WRT_MAILBOX_REG(ha, reg, num, data) \
496 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
497
498#define FB_CMD_REG(ha, reg) \
499 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
500 &(reg)->fb_cmd_2100 : \
501 &(reg)->u.isp2300.fb_cmd)
502#define RD_FB_CMD_REG(ha, reg) \
503 RD_REG_WORD(FB_CMD_REG(ha, reg))
504#define WRT_FB_CMD_REG(ha, reg, data) \
505 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
506
507typedef struct {
508 uint32_t out_mb; /* outbound from driver */
509 uint32_t in_mb; /* Incoming from RISC */
510 uint16_t mb[MAILBOX_REGISTER_COUNT];
511 long buf_size;
512 void *bufp;
513 uint32_t tov;
514 uint8_t flags;
515#define MBX_DMA_IN BIT_0
516#define MBX_DMA_OUT BIT_1
517#define IOCTL_CMD BIT_2
518} mbx_cmd_t;
519
520#define MBX_TOV_SECONDS 30
521
522/*
523 * ISP product identification definitions in mailboxes after reset.
524 */
525#define PROD_ID_1 0x4953
526#define PROD_ID_2 0x0000
527#define PROD_ID_2a 0x5020
528#define PROD_ID_3 0x2020
529
530/*
531 * ISP mailbox Self-Test status codes
532 */
533#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
534#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
535#define MBS_BUSY 4 /* Busy. */
536
537/*
538 * ISP mailbox command complete status codes
539 */
540#define MBS_COMMAND_COMPLETE 0x4000
541#define MBS_INVALID_COMMAND 0x4001
542#define MBS_HOST_INTERFACE_ERROR 0x4002
543#define MBS_TEST_FAILED 0x4003
544#define MBS_COMMAND_ERROR 0x4005
545#define MBS_COMMAND_PARAMETER_ERROR 0x4006
546#define MBS_PORT_ID_USED 0x4007
547#define MBS_LOOP_ID_USED 0x4008
548#define MBS_ALL_IDS_IN_USE 0x4009
549#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
550#define MBS_LINK_DOWN_ERROR 0x400B
551#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
552
553/*
554 * ISP mailbox asynchronous event status codes
555 */
556#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
557#define MBA_RESET 0x8001 /* Reset Detected. */
558#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
559#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
560#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
561#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
562#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
563 /* occurred. */
564#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
565#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
566#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
567#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
568#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
569#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
570#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
571#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
572#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
573#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
574#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
575#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
576#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
577#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
578#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
579#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
580 /* used. */
45ebeb56 581#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
582#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
583#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
584#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
585#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
586#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
587#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
588#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
589#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
590#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
591#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
592#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
593#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
594#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
595
9a069e19
GM
596/* ISP mailbox loopback echo diagnostic error code */
597#define MBS_LB_RESET 0x17
1da177e4
LT
598/*
599 * Firmware options 1, 2, 3.
600 */
601#define FO1_AE_ON_LIPF8 BIT_0
602#define FO1_AE_ALL_LIP_RESET BIT_1
603#define FO1_CTIO_RETRY BIT_3
604#define FO1_DISABLE_LIP_F7_SW BIT_4
605#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 606#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
607#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
608#define FO1_SET_EMPHASIS_SWING BIT_8
609#define FO1_AE_AUTO_BYPASS BIT_9
610#define FO1_ENABLE_PURE_IOCB BIT_10
611#define FO1_AE_PLOGI_RJT BIT_11
612#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
613#define FO1_AE_QUEUE_FULL BIT_13
614
615#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
616#define FO2_REV_LOOPBACK BIT_1
617
618#define FO3_ENABLE_EMERG_IOCB BIT_0
619#define FO3_AE_RND_ERROR BIT_1
620
3d71644c
AV
621/* 24XX additional firmware options */
622#define ADD_FO_COUNT 3
623#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
624#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
625
626#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
627
628#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
629
1da177e4
LT
630/*
631 * ISP mailbox commands
632 */
633#define MBC_LOAD_RAM 1 /* Load RAM. */
634#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
635#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
636#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
637#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
638#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
639#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
640#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
641#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
642#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
643#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
644#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
645#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
646#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 647#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
648#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
649#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
650#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
651#define MBC_RESET 0x18 /* Reset. */
652#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
653#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
654#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
655#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
656#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
657#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
658#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
659#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
660#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
661#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
662#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
663#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
664#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
665#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 666#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
667#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
668#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
669#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
670#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
671#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
672#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
673#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
674#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
675 /* Initialization Procedure */
676#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
677#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
678#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
679#define MBC_TARGET_RESET 0x66 /* Target Reset. */
680#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
681#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
682#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
683#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
684#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
685#define MBC_LIP_RESET 0x6c /* LIP reset. */
686#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
687 /* commandd. */
688#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
689#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
690#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
691#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
692#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
693#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
694#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
695#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
696#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
697#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
698#define MBC_LUN_RESET 0x7E /* Send LUN reset */
699
3d71644c
AV
700/*
701 * ISP24xx mailbox commands
702 */
703#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
704#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 705#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 706#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 707#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 708#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 709#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 710#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c
AV
711#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
712#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
713#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
714#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
715#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
716#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
717#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
718#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
23f2ebd1
SR
719#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
720#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 721
b1d46989
MI
722/*
723 * ISP81xx mailbox commands
724 */
725#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
726
1da177e4
LT
727/* Firmware return data sizes */
728#define FCAL_MAP_SIZE 128
729
730/* Mailbox bit definitions for out_mb and in_mb */
731#define MBX_31 BIT_31
732#define MBX_30 BIT_30
733#define MBX_29 BIT_29
734#define MBX_28 BIT_28
735#define MBX_27 BIT_27
736#define MBX_26 BIT_26
737#define MBX_25 BIT_25
738#define MBX_24 BIT_24
739#define MBX_23 BIT_23
740#define MBX_22 BIT_22
741#define MBX_21 BIT_21
742#define MBX_20 BIT_20
743#define MBX_19 BIT_19
744#define MBX_18 BIT_18
745#define MBX_17 BIT_17
746#define MBX_16 BIT_16
747#define MBX_15 BIT_15
748#define MBX_14 BIT_14
749#define MBX_13 BIT_13
750#define MBX_12 BIT_12
751#define MBX_11 BIT_11
752#define MBX_10 BIT_10
753#define MBX_9 BIT_9
754#define MBX_8 BIT_8
755#define MBX_7 BIT_7
756#define MBX_6 BIT_6
757#define MBX_5 BIT_5
758#define MBX_4 BIT_4
759#define MBX_3 BIT_3
760#define MBX_2 BIT_2
761#define MBX_1 BIT_1
762#define MBX_0 BIT_0
763
764/*
765 * Firmware state codes from get firmware state mailbox command
766 */
767#define FSTATE_CONFIG_WAIT 0
768#define FSTATE_WAIT_AL_PA 1
769#define FSTATE_WAIT_LOGIN 2
770#define FSTATE_READY 3
771#define FSTATE_LOSS_OF_SYNC 4
772#define FSTATE_ERROR 5
773#define FSTATE_REINIT 6
774#define FSTATE_NON_PART 7
775
776#define FSTATE_CONFIG_CORRECT 0
777#define FSTATE_P2P_RCV_LIP 1
778#define FSTATE_P2P_CHOOSE_LOOP 2
779#define FSTATE_P2P_RCV_UNIDEN_LIP 3
780#define FSTATE_FATAL_ERROR 4
781#define FSTATE_LOOP_BACK_CONN 5
782
783/*
784 * Port Database structure definition
785 * Little endian except where noted.
786 */
787#define PORT_DATABASE_SIZE 128 /* bytes */
788typedef struct {
789 uint8_t options;
790 uint8_t control;
791 uint8_t master_state;
792 uint8_t slave_state;
793 uint8_t reserved[2];
794 uint8_t hard_address;
795 uint8_t reserved_1;
796 uint8_t port_id[4];
797 uint8_t node_name[WWN_SIZE];
798 uint8_t port_name[WWN_SIZE];
799 uint16_t execution_throttle;
800 uint16_t execution_count;
801 uint8_t reset_count;
802 uint8_t reserved_2;
803 uint16_t resource_allocation;
804 uint16_t current_allocation;
805 uint16_t queue_head;
806 uint16_t queue_tail;
807 uint16_t transmit_execution_list_next;
808 uint16_t transmit_execution_list_previous;
809 uint16_t common_features;
810 uint16_t total_concurrent_sequences;
811 uint16_t RO_by_information_category;
812 uint8_t recipient;
813 uint8_t initiator;
814 uint16_t receive_data_size;
815 uint16_t concurrent_sequences;
816 uint16_t open_sequences_per_exchange;
817 uint16_t lun_abort_flags;
818 uint16_t lun_stop_flags;
819 uint16_t stop_queue_head;
820 uint16_t stop_queue_tail;
821 uint16_t port_retry_timer;
822 uint16_t next_sequence_id;
823 uint16_t frame_count;
824 uint16_t PRLI_payload_length;
825 uint8_t prli_svc_param_word_0[2]; /* Big endian */
826 /* Bits 15-0 of word 0 */
827 uint8_t prli_svc_param_word_3[2]; /* Big endian */
828 /* Bits 15-0 of word 3 */
829 uint16_t loop_id;
830 uint16_t extended_lun_info_list_pointer;
831 uint16_t extended_lun_stop_list_pointer;
832} port_database_t;
833
834/*
835 * Port database slave/master states
836 */
837#define PD_STATE_DISCOVERY 0
838#define PD_STATE_WAIT_DISCOVERY_ACK 1
839#define PD_STATE_PORT_LOGIN 2
840#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
841#define PD_STATE_PROCESS_LOGIN 4
842#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
843#define PD_STATE_PORT_LOGGED_IN 6
844#define PD_STATE_PORT_UNAVAILABLE 7
845#define PD_STATE_PROCESS_LOGOUT 8
846#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
847#define PD_STATE_PORT_LOGOUT 10
848#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
849
850
4fdfefe5
AV
851#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
852#define QLA_ZIO_DISABLED 0
853#define QLA_ZIO_DEFAULT_TIMER 2
854
1da177e4
LT
855/*
856 * ISP Initialization Control Block.
857 * Little endian except where noted.
858 */
859#define ICB_VERSION 1
860typedef struct {
861 uint8_t version;
862 uint8_t reserved_1;
863
864 /*
865 * LSB BIT 0 = Enable Hard Loop Id
866 * LSB BIT 1 = Enable Fairness
867 * LSB BIT 2 = Enable Full-Duplex
868 * LSB BIT 3 = Enable Fast Posting
869 * LSB BIT 4 = Enable Target Mode
870 * LSB BIT 5 = Disable Initiator Mode
871 * LSB BIT 6 = Enable ADISC
872 * LSB BIT 7 = Enable Target Inquiry Data
873 *
874 * MSB BIT 0 = Enable PDBC Notify
875 * MSB BIT 1 = Non Participating LIP
876 * MSB BIT 2 = Descending Loop ID Search
877 * MSB BIT 3 = Acquire Loop ID in LIPA
878 * MSB BIT 4 = Stop PortQ on Full Status
879 * MSB BIT 5 = Full Login after LIP
880 * MSB BIT 6 = Node Name Option
881 * MSB BIT 7 = Ext IFWCB enable bit
882 */
883 uint8_t firmware_options[2];
884
885 uint16_t frame_payload_size;
886 uint16_t max_iocb_allocation;
887 uint16_t execution_throttle;
888 uint8_t retry_count;
889 uint8_t retry_delay; /* unused */
890 uint8_t port_name[WWN_SIZE]; /* Big endian. */
891 uint16_t hard_address;
892 uint8_t inquiry_data;
893 uint8_t login_timeout;
894 uint8_t node_name[WWN_SIZE]; /* Big endian. */
895
896 uint16_t request_q_outpointer;
897 uint16_t response_q_inpointer;
898 uint16_t request_q_length;
899 uint16_t response_q_length;
900 uint32_t request_q_address[2];
901 uint32_t response_q_address[2];
902
903 uint16_t lun_enables;
904 uint8_t command_resource_count;
905 uint8_t immediate_notify_resource_count;
906 uint16_t timeout;
907 uint8_t reserved_2[2];
908
909 /*
910 * LSB BIT 0 = Timer Operation mode bit 0
911 * LSB BIT 1 = Timer Operation mode bit 1
912 * LSB BIT 2 = Timer Operation mode bit 2
913 * LSB BIT 3 = Timer Operation mode bit 3
914 * LSB BIT 4 = Init Config Mode bit 0
915 * LSB BIT 5 = Init Config Mode bit 1
916 * LSB BIT 6 = Init Config Mode bit 2
917 * LSB BIT 7 = Enable Non part on LIHA failure
918 *
919 * MSB BIT 0 = Enable class 2
920 * MSB BIT 1 = Enable ACK0
921 * MSB BIT 2 =
922 * MSB BIT 3 =
923 * MSB BIT 4 = FC Tape Enable
924 * MSB BIT 5 = Enable FC Confirm
925 * MSB BIT 6 = Enable command queuing in target mode
926 * MSB BIT 7 = No Logo On Link Down
927 */
928 uint8_t add_firmware_options[2];
929
930 uint8_t response_accumulation_timer;
931 uint8_t interrupt_delay_timer;
932
933 /*
934 * LSB BIT 0 = Enable Read xfr_rdy
935 * LSB BIT 1 = Soft ID only
936 * LSB BIT 2 =
937 * LSB BIT 3 =
938 * LSB BIT 4 = FCP RSP Payload [0]
939 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
940 * LSB BIT 6 = Enable Out-of-Order frame handling
941 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
942 *
943 * MSB BIT 0 = Sbus enable - 2300
944 * MSB BIT 1 =
945 * MSB BIT 2 =
946 * MSB BIT 3 =
06c22bd1 947 * MSB BIT 4 = LED mode
1da177e4
LT
948 * MSB BIT 5 = enable 50 ohm termination
949 * MSB BIT 6 = Data Rate (2300 only)
950 * MSB BIT 7 = Data Rate (2300 only)
951 */
952 uint8_t special_options[2];
953
954 uint8_t reserved_3[26];
955} init_cb_t;
956
957/*
958 * Get Link Status mailbox command return buffer.
959 */
3d71644c
AV
960#define GLSO_SEND_RPS BIT_0
961#define GLSO_USE_DID BIT_3
962
43ef0580
AV
963struct link_statistics {
964 uint32_t link_fail_cnt;
965 uint32_t loss_sync_cnt;
966 uint32_t loss_sig_cnt;
967 uint32_t prim_seq_err_cnt;
968 uint32_t inval_xmit_word_cnt;
969 uint32_t inval_crc_cnt;
032d8dd7
HZ
970 uint32_t lip_cnt;
971 uint32_t unused1[0x1a];
43ef0580
AV
972 uint32_t tx_frames;
973 uint32_t rx_frames;
974 uint32_t dumped_frames;
975 uint32_t unused2[2];
976 uint32_t nos_rcvd;
977};
1da177e4
LT
978
979/*
980 * NVRAM Command values.
981 */
982#define NV_START_BIT BIT_2
983#define NV_WRITE_OP (BIT_26+BIT_24)
984#define NV_READ_OP (BIT_26+BIT_25)
985#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
986#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
987#define NV_DELAY_COUNT 10
988
989/*
990 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
991 */
992typedef struct {
993 /*
994 * NVRAM header
995 */
996 uint8_t id[4];
997 uint8_t nvram_version;
998 uint8_t reserved_0;
999
1000 /*
1001 * NVRAM RISC parameter block
1002 */
1003 uint8_t parameter_block_version;
1004 uint8_t reserved_1;
1005
1006 /*
1007 * LSB BIT 0 = Enable Hard Loop Id
1008 * LSB BIT 1 = Enable Fairness
1009 * LSB BIT 2 = Enable Full-Duplex
1010 * LSB BIT 3 = Enable Fast Posting
1011 * LSB BIT 4 = Enable Target Mode
1012 * LSB BIT 5 = Disable Initiator Mode
1013 * LSB BIT 6 = Enable ADISC
1014 * LSB BIT 7 = Enable Target Inquiry Data
1015 *
1016 * MSB BIT 0 = Enable PDBC Notify
1017 * MSB BIT 1 = Non Participating LIP
1018 * MSB BIT 2 = Descending Loop ID Search
1019 * MSB BIT 3 = Acquire Loop ID in LIPA
1020 * MSB BIT 4 = Stop PortQ on Full Status
1021 * MSB BIT 5 = Full Login after LIP
1022 * MSB BIT 6 = Node Name Option
1023 * MSB BIT 7 = Ext IFWCB enable bit
1024 */
1025 uint8_t firmware_options[2];
1026
1027 uint16_t frame_payload_size;
1028 uint16_t max_iocb_allocation;
1029 uint16_t execution_throttle;
1030 uint8_t retry_count;
1031 uint8_t retry_delay; /* unused */
1032 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1033 uint16_t hard_address;
1034 uint8_t inquiry_data;
1035 uint8_t login_timeout;
1036 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1037
1038 /*
1039 * LSB BIT 0 = Timer Operation mode bit 0
1040 * LSB BIT 1 = Timer Operation mode bit 1
1041 * LSB BIT 2 = Timer Operation mode bit 2
1042 * LSB BIT 3 = Timer Operation mode bit 3
1043 * LSB BIT 4 = Init Config Mode bit 0
1044 * LSB BIT 5 = Init Config Mode bit 1
1045 * LSB BIT 6 = Init Config Mode bit 2
1046 * LSB BIT 7 = Enable Non part on LIHA failure
1047 *
1048 * MSB BIT 0 = Enable class 2
1049 * MSB BIT 1 = Enable ACK0
1050 * MSB BIT 2 =
1051 * MSB BIT 3 =
1052 * MSB BIT 4 = FC Tape Enable
1053 * MSB BIT 5 = Enable FC Confirm
1054 * MSB BIT 6 = Enable command queuing in target mode
1055 * MSB BIT 7 = No Logo On Link Down
1056 */
1057 uint8_t add_firmware_options[2];
1058
1059 uint8_t response_accumulation_timer;
1060 uint8_t interrupt_delay_timer;
1061
1062 /*
1063 * LSB BIT 0 = Enable Read xfr_rdy
1064 * LSB BIT 1 = Soft ID only
1065 * LSB BIT 2 =
1066 * LSB BIT 3 =
1067 * LSB BIT 4 = FCP RSP Payload [0]
1068 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1069 * LSB BIT 6 = Enable Out-of-Order frame handling
1070 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1071 *
1072 * MSB BIT 0 = Sbus enable - 2300
1073 * MSB BIT 1 =
1074 * MSB BIT 2 =
1075 * MSB BIT 3 =
06c22bd1 1076 * MSB BIT 4 = LED mode
1da177e4
LT
1077 * MSB BIT 5 = enable 50 ohm termination
1078 * MSB BIT 6 = Data Rate (2300 only)
1079 * MSB BIT 7 = Data Rate (2300 only)
1080 */
1081 uint8_t special_options[2];
1082
1083 /* Reserved for expanded RISC parameter block */
1084 uint8_t reserved_2[22];
1085
1086 /*
1087 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1088 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1089 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1090 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1091 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1092 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1093 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1094 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1095 *
1da177e4
LT
1096 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1097 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1098 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1099 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1100 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1101 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1102 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1103 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1104 *
1105 * LSB BIT 0 = Output Swing 1G bit 0
1106 * LSB BIT 1 = Output Swing 1G bit 1
1107 * LSB BIT 2 = Output Swing 1G bit 2
1108 * LSB BIT 3 = Output Emphasis 1G bit 0
1109 * LSB BIT 4 = Output Emphasis 1G bit 1
1110 * LSB BIT 5 = Output Swing 2G bit 0
1111 * LSB BIT 6 = Output Swing 2G bit 1
1112 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1113 *
1da177e4
LT
1114 * MSB BIT 0 = Output Emphasis 2G bit 0
1115 * MSB BIT 1 = Output Emphasis 2G bit 1
1116 * MSB BIT 2 = Output Enable
1117 * MSB BIT 3 =
1118 * MSB BIT 4 =
1119 * MSB BIT 5 =
1120 * MSB BIT 6 =
1121 * MSB BIT 7 =
1122 */
1123 uint8_t seriallink_options[4];
1124
1125 /*
1126 * NVRAM host parameter block
1127 *
1128 * LSB BIT 0 = Enable spinup delay
1129 * LSB BIT 1 = Disable BIOS
1130 * LSB BIT 2 = Enable Memory Map BIOS
1131 * LSB BIT 3 = Enable Selectable Boot
1132 * LSB BIT 4 = Disable RISC code load
1133 * LSB BIT 5 = Set cache line size 1
1134 * LSB BIT 6 = PCI Parity Disable
1135 * LSB BIT 7 = Enable extended logging
1136 *
1137 * MSB BIT 0 = Enable 64bit addressing
1138 * MSB BIT 1 = Enable lip reset
1139 * MSB BIT 2 = Enable lip full login
1140 * MSB BIT 3 = Enable target reset
1141 * MSB BIT 4 = Enable database storage
1142 * MSB BIT 5 = Enable cache flush read
1143 * MSB BIT 6 = Enable database load
1144 * MSB BIT 7 = Enable alternate WWN
1145 */
1146 uint8_t host_p[2];
1147
1148 uint8_t boot_node_name[WWN_SIZE];
1149 uint8_t boot_lun_number;
1150 uint8_t reset_delay;
1151 uint8_t port_down_retry_count;
1152 uint8_t boot_id_number;
1153 uint16_t max_luns_per_target;
1154 uint8_t fcode_boot_port_name[WWN_SIZE];
1155 uint8_t alternate_port_name[WWN_SIZE];
1156 uint8_t alternate_node_name[WWN_SIZE];
1157
1158 /*
1159 * BIT 0 = Selective Login
1160 * BIT 1 = Alt-Boot Enable
1161 * BIT 2 =
1162 * BIT 3 = Boot Order List
1163 * BIT 4 =
1164 * BIT 5 = Selective LUN
1165 * BIT 6 =
1166 * BIT 7 = unused
1167 */
1168 uint8_t efi_parameters;
1169
1170 uint8_t link_down_timeout;
1171
cca5335c 1172 uint8_t adapter_id[16];
1da177e4
LT
1173
1174 uint8_t alt1_boot_node_name[WWN_SIZE];
1175 uint16_t alt1_boot_lun_number;
1176 uint8_t alt2_boot_node_name[WWN_SIZE];
1177 uint16_t alt2_boot_lun_number;
1178 uint8_t alt3_boot_node_name[WWN_SIZE];
1179 uint16_t alt3_boot_lun_number;
1180 uint8_t alt4_boot_node_name[WWN_SIZE];
1181 uint16_t alt4_boot_lun_number;
1182 uint8_t alt5_boot_node_name[WWN_SIZE];
1183 uint16_t alt5_boot_lun_number;
1184 uint8_t alt6_boot_node_name[WWN_SIZE];
1185 uint16_t alt6_boot_lun_number;
1186 uint8_t alt7_boot_node_name[WWN_SIZE];
1187 uint16_t alt7_boot_lun_number;
1188
1189 uint8_t reserved_3[2];
1190
1191 /* Offset 200-215 : Model Number */
1192 uint8_t model_number[16];
1193
1194 /* OEM related items */
1195 uint8_t oem_specific[16];
1196
1197 /*
1198 * NVRAM Adapter Features offset 232-239
1199 *
1200 * LSB BIT 0 = External GBIC
1201 * LSB BIT 1 = Risc RAM parity
1202 * LSB BIT 2 = Buffer Plus Module
1203 * LSB BIT 3 = Multi Chip Adapter
1204 * LSB BIT 4 = Internal connector
1205 * LSB BIT 5 =
1206 * LSB BIT 6 =
1207 * LSB BIT 7 =
1208 *
1209 * MSB BIT 0 =
1210 * MSB BIT 1 =
1211 * MSB BIT 2 =
1212 * MSB BIT 3 =
1213 * MSB BIT 4 =
1214 * MSB BIT 5 =
1215 * MSB BIT 6 =
1216 * MSB BIT 7 =
1217 */
1218 uint8_t adapter_features[2];
1219
1220 uint8_t reserved_4[16];
1221
1222 /* Subsystem vendor ID for ISP2200 */
1223 uint16_t subsystem_vendor_id_2200;
1224
1225 /* Subsystem device ID for ISP2200 */
1226 uint16_t subsystem_device_id_2200;
1227
1228 uint8_t reserved_5;
1229 uint8_t checksum;
1230} nvram_t;
1231
1232/*
1233 * ISP queue - response queue entry definition.
1234 */
1235typedef struct {
1236 uint8_t data[60];
1237 uint32_t signature;
1238#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1239} response_t;
1240
1241typedef union {
1242 uint16_t extended;
1243 struct {
1244 uint8_t reserved;
1245 uint8_t standard;
1246 } id;
1247} target_id_t;
1248
1249#define SET_TARGET_ID(ha, to, from) \
1250do { \
1251 if (HAS_EXTENDED_IDS(ha)) \
1252 to.extended = cpu_to_le16(from); \
1253 else \
1254 to.id.standard = (uint8_t)from; \
1255} while (0)
1256
1257/*
1258 * ISP queue - command entry structure definition.
1259 */
1260#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1261typedef struct {
1262 uint8_t entry_type; /* Entry type. */
1263 uint8_t entry_count; /* Entry count. */
1264 uint8_t sys_define; /* System defined. */
1265 uint8_t entry_status; /* Entry Status. */
1266 uint32_t handle; /* System handle. */
1267 target_id_t target; /* SCSI ID */
1268 uint16_t lun; /* SCSI LUN */
1269 uint16_t control_flags; /* Control flags. */
1270#define CF_WRITE BIT_6
1271#define CF_READ BIT_5
1272#define CF_SIMPLE_TAG BIT_3
1273#define CF_ORDERED_TAG BIT_2
1274#define CF_HEAD_TAG BIT_1
1275 uint16_t reserved_1;
1276 uint16_t timeout; /* Command timeout. */
1277 uint16_t dseg_count; /* Data segment count. */
1278 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1279 uint32_t byte_count; /* Total byte count. */
1280 uint32_t dseg_0_address; /* Data segment 0 address. */
1281 uint32_t dseg_0_length; /* Data segment 0 length. */
1282 uint32_t dseg_1_address; /* Data segment 1 address. */
1283 uint32_t dseg_1_length; /* Data segment 1 length. */
1284 uint32_t dseg_2_address; /* Data segment 2 address. */
1285 uint32_t dseg_2_length; /* Data segment 2 length. */
1286} cmd_entry_t;
1287
1288/*
1289 * ISP queue - 64-Bit addressing, command entry structure definition.
1290 */
1291#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1292typedef struct {
1293 uint8_t entry_type; /* Entry type. */
1294 uint8_t entry_count; /* Entry count. */
1295 uint8_t sys_define; /* System defined. */
1296 uint8_t entry_status; /* Entry Status. */
1297 uint32_t handle; /* System handle. */
1298 target_id_t target; /* SCSI ID */
1299 uint16_t lun; /* SCSI LUN */
1300 uint16_t control_flags; /* Control flags. */
1301 uint16_t reserved_1;
1302 uint16_t timeout; /* Command timeout. */
1303 uint16_t dseg_count; /* Data segment count. */
1304 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1305 uint32_t byte_count; /* Total byte count. */
1306 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1307 uint32_t dseg_0_length; /* Data segment 0 length. */
1308 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1309 uint32_t dseg_1_length; /* Data segment 1 length. */
1310} cmd_a64_entry_t, request_t;
1311
1312/*
1313 * ISP queue - continuation entry structure definition.
1314 */
1315#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1316typedef struct {
1317 uint8_t entry_type; /* Entry type. */
1318 uint8_t entry_count; /* Entry count. */
1319 uint8_t sys_define; /* System defined. */
1320 uint8_t entry_status; /* Entry Status. */
1321 uint32_t reserved;
1322 uint32_t dseg_0_address; /* Data segment 0 address. */
1323 uint32_t dseg_0_length; /* Data segment 0 length. */
1324 uint32_t dseg_1_address; /* Data segment 1 address. */
1325 uint32_t dseg_1_length; /* Data segment 1 length. */
1326 uint32_t dseg_2_address; /* Data segment 2 address. */
1327 uint32_t dseg_2_length; /* Data segment 2 length. */
1328 uint32_t dseg_3_address; /* Data segment 3 address. */
1329 uint32_t dseg_3_length; /* Data segment 3 length. */
1330 uint32_t dseg_4_address; /* Data segment 4 address. */
1331 uint32_t dseg_4_length; /* Data segment 4 length. */
1332 uint32_t dseg_5_address; /* Data segment 5 address. */
1333 uint32_t dseg_5_length; /* Data segment 5 length. */
1334 uint32_t dseg_6_address; /* Data segment 6 address. */
1335 uint32_t dseg_6_length; /* Data segment 6 length. */
1336} cont_entry_t;
1337
1338/*
1339 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1340 */
1341#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1342typedef struct {
1343 uint8_t entry_type; /* Entry type. */
1344 uint8_t entry_count; /* Entry count. */
1345 uint8_t sys_define; /* System defined. */
1346 uint8_t entry_status; /* Entry Status. */
1347 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1348 uint32_t dseg_0_length; /* Data segment 0 length. */
1349 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1350 uint32_t dseg_1_length; /* Data segment 1 length. */
1351 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1352 uint32_t dseg_2_length; /* Data segment 2 length. */
1353 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1354 uint32_t dseg_3_length; /* Data segment 3 length. */
1355 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1356 uint32_t dseg_4_length; /* Data segment 4 length. */
1357} cont_a64_entry_t;
1358
bad75002
AE
1359#define PO_MODE_DIF_INSERT 0
1360#define PO_MODE_DIF_REMOVE BIT_0
1361#define PO_MODE_DIF_PASS BIT_1
1362#define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1)
1363#define PO_ENABLE_DIF_BUNDLING BIT_8
1364#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1365#define PO_DISABLE_INCR_REF_TAG BIT_5
1366#define PO_DISABLE_GUARD_CHECK BIT_4
1367/*
1368 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1369 */
1370struct crc_context {
1371 uint32_t handle; /* System handle. */
1372 uint32_t ref_tag;
1373 uint16_t app_tag;
1374 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1375 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1376 uint16_t guard_seed; /* Initial Guard Seed */
1377 uint16_t prot_opts; /* Requested Data Protection Mode */
1378 uint16_t blk_size; /* Data size in bytes */
1379 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1380 * only) */
1381 uint32_t byte_count; /* Total byte count/ total data
1382 * transfer count */
1383 union {
1384 struct {
1385 uint32_t reserved_1;
1386 uint16_t reserved_2;
1387 uint16_t reserved_3;
1388 uint32_t reserved_4;
1389 uint32_t data_address[2];
1390 uint32_t data_length;
1391 uint32_t reserved_5[2];
1392 uint32_t reserved_6;
1393 } nobundling;
1394 struct {
1395 uint32_t dif_byte_count; /* Total DIF byte
1396 * count */
1397 uint16_t reserved_1;
1398 uint16_t dseg_count; /* Data segment count */
1399 uint32_t reserved_2;
1400 uint32_t data_address[2];
1401 uint32_t data_length;
1402 uint32_t dif_address[2];
1403 uint32_t dif_length; /* Data segment 0
1404 * length */
1405 } bundling;
1406 } u;
1407
1408 struct fcp_cmnd fcp_cmnd;
1409 dma_addr_t crc_ctx_dma;
1410 /* List of DMA context transfers */
1411 struct list_head dsd_list;
1412
1413 /* This structure should not exceed 512 bytes */
1414};
1415
1416#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1417#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1418
1da177e4
LT
1419/*
1420 * ISP queue - status entry structure definition.
1421 */
1422#define STATUS_TYPE 0x03 /* Status entry. */
1423typedef struct {
1424 uint8_t entry_type; /* Entry type. */
1425 uint8_t entry_count; /* Entry count. */
1426 uint8_t sys_define; /* System defined. */
1427 uint8_t entry_status; /* Entry Status. */
1428 uint32_t handle; /* System handle. */
1429 uint16_t scsi_status; /* SCSI status. */
1430 uint16_t comp_status; /* Completion status. */
1431 uint16_t state_flags; /* State flags. */
1432 uint16_t status_flags; /* Status flags. */
1433 uint16_t rsp_info_len; /* Response Info Length. */
1434 uint16_t req_sense_length; /* Request sense data length. */
1435 uint32_t residual_length; /* Residual transfer length. */
1436 uint8_t rsp_info[8]; /* FCP response information. */
1437 uint8_t req_sense_data[32]; /* Request sense data. */
1438} sts_entry_t;
1439
1440/*
1441 * Status entry entry status
1442 */
3d71644c 1443#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1444#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1445#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1446#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1447#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1448#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1449#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1450 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1451#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1452 RF_INV_E_TYPE)
1da177e4
LT
1453
1454/*
1455 * Status entry SCSI status bit definitions.
1456 */
1457#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1458#define SS_RESIDUAL_UNDER BIT_11
1459#define SS_RESIDUAL_OVER BIT_10
1460#define SS_SENSE_LEN_VALID BIT_9
1461#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1462
1463#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1464#define SS_BUSY_CONDITION BIT_3
1465#define SS_CONDITION_MET BIT_2
1466#define SS_CHECK_CONDITION BIT_1
1467
1468/*
1469 * Status entry completion status
1470 */
1471#define CS_COMPLETE 0x0 /* No errors */
1472#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1473#define CS_DMA 0x2 /* A DMA direction error. */
1474#define CS_TRANSPORT 0x3 /* Transport error. */
1475#define CS_RESET 0x4 /* SCSI bus reset occurred */
1476#define CS_ABORTED 0x5 /* System aborted command. */
1477#define CS_TIMEOUT 0x6 /* Timeout error. */
1478#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1479#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1480
1481#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1482#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1483#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1484 /* (selection timeout) */
1485#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1486#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1487#define CS_PORT_BUSY 0x2B /* Port Busy */
1488#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1489#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1490#define CS_UNKNOWN 0x81 /* Driver defined */
1491#define CS_RETRY 0x82 /* Driver defined */
1492#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1493
1494/*
1495 * Status entry status flags
1496 */
1497#define SF_ABTS_TERMINATED BIT_10
1498#define SF_LOGOUT_SENT BIT_13
1499
1500/*
1501 * ISP queue - status continuation entry structure definition.
1502 */
1503#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1504typedef struct {
1505 uint8_t entry_type; /* Entry type. */
1506 uint8_t entry_count; /* Entry count. */
1507 uint8_t sys_define; /* System defined. */
1508 uint8_t entry_status; /* Entry Status. */
1509 uint8_t data[60]; /* data */
1510} sts_cont_entry_t;
1511
1512/*
1513 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1514 * structure definition.
1515 */
1516#define STATUS_TYPE_21 0x21 /* Status entry. */
1517typedef struct {
1518 uint8_t entry_type; /* Entry type. */
1519 uint8_t entry_count; /* Entry count. */
1520 uint8_t handle_count; /* Handle count. */
1521 uint8_t entry_status; /* Entry Status. */
1522 uint32_t handle[15]; /* System handles. */
1523} sts21_entry_t;
1524
1525/*
1526 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1527 * structure definition.
1528 */
1529#define STATUS_TYPE_22 0x22 /* Status entry. */
1530typedef struct {
1531 uint8_t entry_type; /* Entry type. */
1532 uint8_t entry_count; /* Entry count. */
1533 uint8_t handle_count; /* Handle count. */
1534 uint8_t entry_status; /* Entry Status. */
1535 uint16_t handle[30]; /* System handles. */
1536} sts22_entry_t;
1537
1538/*
1539 * ISP queue - marker entry structure definition.
1540 */
1541#define MARKER_TYPE 0x04 /* Marker entry. */
1542typedef struct {
1543 uint8_t entry_type; /* Entry type. */
1544 uint8_t entry_count; /* Entry count. */
1545 uint8_t handle_count; /* Handle count. */
1546 uint8_t entry_status; /* Entry Status. */
1547 uint32_t sys_define_2; /* System defined. */
1548 target_id_t target; /* SCSI ID */
1549 uint8_t modifier; /* Modifier (7-0). */
1550#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1551#define MK_SYNC_ID 1 /* Synchronize ID */
1552#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1553#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1554 /* clear port changed, */
1555 /* use sequence number. */
1556 uint8_t reserved_1;
1557 uint16_t sequence_number; /* Sequence number of event */
1558 uint16_t lun; /* SCSI LUN */
1559 uint8_t reserved_2[48];
1560} mrk_entry_t;
1561
1562/*
1563 * ISP queue - Management Server entry structure definition.
1564 */
1565#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1566typedef struct {
1567 uint8_t entry_type; /* Entry type. */
1568 uint8_t entry_count; /* Entry count. */
1569 uint8_t handle_count; /* Handle count. */
1570 uint8_t entry_status; /* Entry Status. */
1571 uint32_t handle1; /* System handle. */
1572 target_id_t loop_id;
1573 uint16_t status;
1574 uint16_t control_flags; /* Control flags. */
1575 uint16_t reserved2;
1576 uint16_t timeout;
1577 uint16_t cmd_dsd_count;
1578 uint16_t total_dsd_count;
1579 uint8_t type;
1580 uint8_t r_ctl;
1581 uint16_t rx_id;
1582 uint16_t reserved3;
1583 uint32_t handle2;
1584 uint32_t rsp_bytecount;
1585 uint32_t req_bytecount;
1586 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1587 uint32_t dseg_req_length; /* Data segment 0 length. */
1588 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1589 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1590} ms_iocb_entry_t;
1591
1592
1593/*
1594 * ISP queue - Mailbox Command entry structure definition.
1595 */
1596#define MBX_IOCB_TYPE 0x39
1597struct mbx_entry {
1598 uint8_t entry_type;
1599 uint8_t entry_count;
1600 uint8_t sys_define1;
1601 /* Use sys_define1 for source type */
1602#define SOURCE_SCSI 0x00
1603#define SOURCE_IP 0x01
1604#define SOURCE_VI 0x02
1605#define SOURCE_SCTP 0x03
1606#define SOURCE_MP 0x04
1607#define SOURCE_MPIOCTL 0x05
1608#define SOURCE_ASYNC_IOCB 0x07
1609
1610 uint8_t entry_status;
1611
1612 uint32_t handle;
1613 target_id_t loop_id;
1614
1615 uint16_t status;
1616 uint16_t state_flags;
1617 uint16_t status_flags;
1618
1619 uint32_t sys_define2[2];
1620
1621 uint16_t mb0;
1622 uint16_t mb1;
1623 uint16_t mb2;
1624 uint16_t mb3;
1625 uint16_t mb6;
1626 uint16_t mb7;
1627 uint16_t mb9;
1628 uint16_t mb10;
1629 uint32_t reserved_2[2];
1630 uint8_t node_name[WWN_SIZE];
1631 uint8_t port_name[WWN_SIZE];
1632};
1633
1634/*
1635 * ISP request and response queue entry sizes
1636 */
1637#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1638#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1639
1640
1641/*
1642 * 24 bit port ID type definition.
1643 */
1644typedef union {
1645 uint32_t b24 : 24;
1646
1647 struct {
b889d531
MN
1648#ifdef __BIG_ENDIAN
1649 uint8_t domain;
1650 uint8_t area;
1651 uint8_t al_pa;
0fd30f77 1652#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1653 uint8_t al_pa;
1654 uint8_t area;
1655 uint8_t domain;
b889d531
MN
1656#else
1657#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1658#endif
1da177e4
LT
1659 uint8_t rsvd_1;
1660 } b;
1661} port_id_t;
1662#define INVALID_PORT_ID 0xFFFFFF
1663
1664/*
1665 * Switch info gathering structure.
1666 */
1667typedef struct {
1668 port_id_t d_id;
1669 uint8_t node_name[WWN_SIZE];
1670 uint8_t port_name[WWN_SIZE];
d8b45213 1671 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1672 uint16_t fp_speed;
e8c72ba5 1673 uint8_t fc4_type;
1da177e4
LT
1674} sw_info_t;
1675
e8c72ba5
CD
1676/* FCP-4 types */
1677#define FC4_TYPE_FCP_SCSI 0x08
1678#define FC4_TYPE_OTHER 0x0
1679#define FC4_TYPE_UNKNOWN 0xff
1680
1da177e4
LT
1681/*
1682 * Fibre channel port type.
1683 */
1684 typedef enum {
1685 FCT_UNKNOWN,
1686 FCT_RSCN,
1687 FCT_SWITCH,
1688 FCT_BROADCAST,
1689 FCT_INITIATOR,
1690 FCT_TARGET
1691} fc_port_type_t;
1692
1693/*
1694 * Fibre channel port structure.
1695 */
1696typedef struct fc_port {
1697 struct list_head list;
7b867cf7 1698 struct scsi_qla_host *vha;
1da177e4
LT
1699
1700 uint8_t node_name[WWN_SIZE];
1701 uint8_t port_name[WWN_SIZE];
1702 port_id_t d_id;
1703 uint16_t loop_id;
1704 uint16_t old_loop_id;
1705
09ff701a
SR
1706 uint8_t fcp_prio;
1707
d8b45213
AV
1708 uint8_t fabric_port_name[WWN_SIZE];
1709 uint16_t fp_speed;
1710
1da177e4
LT
1711 fc_port_type_t port_type;
1712
1713 atomic_t state;
1714 uint32_t flags;
1715
1da177e4 1716 int login_retry;
1da177e4 1717
d97994dc 1718 struct fc_rport *rport, *drport;
ad3e0eda 1719 u32 supported_classes;
df7baa50 1720
2c3dfe3f 1721 uint16_t vp_idx;
e8c72ba5 1722 uint8_t fc4_type;
1da177e4
LT
1723} fc_port_t;
1724
1725/*
1726 * Fibre channel port/lun states.
1727 */
1728#define FCS_UNCONFIGURED 1
1729#define FCS_DEVICE_DEAD 2
1730#define FCS_DEVICE_LOST 3
1731#define FCS_ONLINE 4
1da177e4 1732
ec426e10
CD
1733static const char * const port_state_str[] = {
1734 "Unknown",
1735 "UNCONFIGURED",
1736 "DEAD",
1737 "LOST",
1738 "ONLINE"
1739};
1740
1da177e4
LT
1741/*
1742 * FC port flags.
1743 */
1744#define FCF_FABRIC_DEVICE BIT_0
1745#define FCF_LOGIN_NEEDED BIT_1
f08b7251 1746#define FCF_FCP2_DEVICE BIT_2
5ff1d584 1747#define FCF_ASYNC_SENT BIT_3
1da177e4
LT
1748
1749/* No loop ID flag. */
1750#define FC_NO_LOOP_ID 0x1000
1751
1da177e4
LT
1752/*
1753 * FC-CT interface
1754 *
1755 * NOTE: All structures are big-endian in form.
1756 */
1757
1758#define CT_REJECT_RESPONSE 0x8001
1759#define CT_ACCEPT_RESPONSE 0x8002
4346b149 1760#define CT_REASON_INVALID_COMMAND_CODE 0x01
cca5335c 1761#define CT_REASON_CANNOT_PERFORM 0x09
3fe7cfb9 1762#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
cca5335c 1763#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1764
1765#define NS_N_PORT_TYPE 0x01
1766#define NS_NL_PORT_TYPE 0x02
1767#define NS_NX_PORT_TYPE 0x7F
1768
1769#define GA_NXT_CMD 0x100
1770#define GA_NXT_REQ_SIZE (16 + 4)
1771#define GA_NXT_RSP_SIZE (16 + 620)
1772
1773#define GID_PT_CMD 0x1A1
1774#define GID_PT_REQ_SIZE (16 + 4)
1775#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1776
1777#define GPN_ID_CMD 0x112
1778#define GPN_ID_REQ_SIZE (16 + 4)
1779#define GPN_ID_RSP_SIZE (16 + 8)
1780
1781#define GNN_ID_CMD 0x113
1782#define GNN_ID_REQ_SIZE (16 + 4)
1783#define GNN_ID_RSP_SIZE (16 + 8)
1784
1785#define GFT_ID_CMD 0x117
1786#define GFT_ID_REQ_SIZE (16 + 4)
1787#define GFT_ID_RSP_SIZE (16 + 32)
1788
1789#define RFT_ID_CMD 0x217
1790#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1791#define RFT_ID_RSP_SIZE 16
1792
1793#define RFF_ID_CMD 0x21F
1794#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1795#define RFF_ID_RSP_SIZE 16
1796
1797#define RNN_ID_CMD 0x213
1798#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1799#define RNN_ID_RSP_SIZE 16
1800
1801#define RSNN_NN_CMD 0x239
1802#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1803#define RSNN_NN_RSP_SIZE 16
1804
d8b45213
AV
1805#define GFPN_ID_CMD 0x11C
1806#define GFPN_ID_REQ_SIZE (16 + 4)
1807#define GFPN_ID_RSP_SIZE (16 + 8)
1808
1809#define GPSC_CMD 0x127
1810#define GPSC_REQ_SIZE (16 + 8)
1811#define GPSC_RSP_SIZE (16 + 2 + 2)
1812
e8c72ba5
CD
1813#define GFF_ID_CMD 0x011F
1814#define GFF_ID_REQ_SIZE (16 + 4)
1815#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 1816
cca5335c
AV
1817/*
1818 * HBA attribute types.
1819 */
1820#define FDMI_HBA_ATTR_COUNT 9
1821#define FDMI_HBA_NODE_NAME 1
1822#define FDMI_HBA_MANUFACTURER 2
1823#define FDMI_HBA_SERIAL_NUMBER 3
1824#define FDMI_HBA_MODEL 4
1825#define FDMI_HBA_MODEL_DESCRIPTION 5
1826#define FDMI_HBA_HARDWARE_VERSION 6
1827#define FDMI_HBA_DRIVER_VERSION 7
1828#define FDMI_HBA_OPTION_ROM_VERSION 8
1829#define FDMI_HBA_FIRMWARE_VERSION 9
1830#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1831#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1832
1833struct ct_fdmi_hba_attr {
1834 uint16_t type;
1835 uint16_t len;
1836 union {
1837 uint8_t node_name[WWN_SIZE];
1838 uint8_t manufacturer[32];
1839 uint8_t serial_num[8];
1840 uint8_t model[16];
1841 uint8_t model_desc[80];
1842 uint8_t hw_version[16];
1843 uint8_t driver_version[32];
1844 uint8_t orom_version[16];
1845 uint8_t fw_version[16];
1846 uint8_t os_version[128];
1847 uint8_t max_ct_len[4];
1848 } a;
1849};
1850
1851struct ct_fdmi_hba_attributes {
1852 uint32_t count;
1853 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1854};
1855
1856/*
1857 * Port attribute types.
1858 */
8a85e171 1859#define FDMI_PORT_ATTR_COUNT 6
cca5335c
AV
1860#define FDMI_PORT_FC4_TYPES 1
1861#define FDMI_PORT_SUPPORT_SPEED 2
1862#define FDMI_PORT_CURRENT_SPEED 3
1863#define FDMI_PORT_MAX_FRAME_SIZE 4
1864#define FDMI_PORT_OS_DEVICE_NAME 5
1865#define FDMI_PORT_HOST_NAME 6
1866
5881569b
AV
1867#define FDMI_PORT_SPEED_1GB 0x1
1868#define FDMI_PORT_SPEED_2GB 0x2
1869#define FDMI_PORT_SPEED_10GB 0x4
1870#define FDMI_PORT_SPEED_4GB 0x8
1871#define FDMI_PORT_SPEED_8GB 0x10
1872#define FDMI_PORT_SPEED_16GB 0x20
1873#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1874
cca5335c
AV
1875struct ct_fdmi_port_attr {
1876 uint16_t type;
1877 uint16_t len;
1878 union {
1879 uint8_t fc4_types[32];
1880 uint32_t sup_speed;
1881 uint32_t cur_speed;
1882 uint32_t max_frame_size;
1883 uint8_t os_dev_name[32];
1884 uint8_t host_name[32];
1885 } a;
1886};
1887
1888/*
1889 * Port Attribute Block.
1890 */
1891struct ct_fdmi_port_attributes {
1892 uint32_t count;
1893 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1894};
1895
1896/* FDMI definitions. */
1897#define GRHL_CMD 0x100
1898#define GHAT_CMD 0x101
1899#define GRPL_CMD 0x102
1900#define GPAT_CMD 0x110
1901
1902#define RHBA_CMD 0x200
1903#define RHBA_RSP_SIZE 16
1904
1905#define RHAT_CMD 0x201
1906#define RPRT_CMD 0x210
1907
1908#define RPA_CMD 0x211
1909#define RPA_RSP_SIZE 16
1910
1911#define DHBA_CMD 0x300
1912#define DHBA_REQ_SIZE (16 + 8)
1913#define DHBA_RSP_SIZE 16
1914
1915#define DHAT_CMD 0x301
1916#define DPRT_CMD 0x310
1917#define DPA_CMD 0x311
1918
1da177e4
LT
1919/* CT command header -- request/response common fields */
1920struct ct_cmd_hdr {
1921 uint8_t revision;
1922 uint8_t in_id[3];
1923 uint8_t gs_type;
1924 uint8_t gs_subtype;
1925 uint8_t options;
1926 uint8_t reserved;
1927};
1928
1929/* CT command request */
1930struct ct_sns_req {
1931 struct ct_cmd_hdr header;
1932 uint16_t command;
1933 uint16_t max_rsp_size;
1934 uint8_t fragment_id;
1935 uint8_t reserved[3];
1936
1937 union {
d8b45213 1938 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
1939 struct {
1940 uint8_t reserved;
1941 uint8_t port_id[3];
1942 } port_id;
1943
1944 struct {
1945 uint8_t port_type;
1946 uint8_t domain;
1947 uint8_t area;
1948 uint8_t reserved;
1949 } gid_pt;
1950
1951 struct {
1952 uint8_t reserved;
1953 uint8_t port_id[3];
1954 uint8_t fc4_types[32];
1955 } rft_id;
1956
1957 struct {
1958 uint8_t reserved;
1959 uint8_t port_id[3];
1960 uint16_t reserved2;
1961 uint8_t fc4_feature;
1962 uint8_t fc4_type;
1963 } rff_id;
1964
1965 struct {
1966 uint8_t reserved;
1967 uint8_t port_id[3];
1968 uint8_t node_name[8];
1969 } rnn_id;
1970
1971 struct {
1972 uint8_t node_name[8];
1973 uint8_t name_len;
1974 uint8_t sym_node_name[255];
1975 } rsnn_nn;
cca5335c
AV
1976
1977 struct {
1978 uint8_t hba_indentifier[8];
1979 } ghat;
1980
1981 struct {
1982 uint8_t hba_identifier[8];
1983 uint32_t entry_count;
1984 uint8_t port_name[8];
1985 struct ct_fdmi_hba_attributes attrs;
1986 } rhba;
1987
1988 struct {
1989 uint8_t hba_identifier[8];
1990 struct ct_fdmi_hba_attributes attrs;
1991 } rhat;
1992
1993 struct {
1994 uint8_t port_name[8];
1995 struct ct_fdmi_port_attributes attrs;
1996 } rpa;
1997
1998 struct {
1999 uint8_t port_name[8];
2000 } dhba;
2001
2002 struct {
2003 uint8_t port_name[8];
2004 } dhat;
2005
2006 struct {
2007 uint8_t port_name[8];
2008 } dprt;
2009
2010 struct {
2011 uint8_t port_name[8];
2012 } dpa;
d8b45213
AV
2013
2014 struct {
2015 uint8_t port_name[8];
2016 } gpsc;
e8c72ba5
CD
2017
2018 struct {
2019 uint8_t reserved;
2020 uint8_t port_name[3];
2021 } gff_id;
1da177e4
LT
2022 } req;
2023};
2024
2025/* CT command response header */
2026struct ct_rsp_hdr {
2027 struct ct_cmd_hdr header;
2028 uint16_t response;
2029 uint16_t residual;
2030 uint8_t fragment_id;
2031 uint8_t reason_code;
2032 uint8_t explanation_code;
2033 uint8_t vendor_unique;
2034};
2035
2036struct ct_sns_gid_pt_data {
2037 uint8_t control_byte;
2038 uint8_t port_id[3];
2039};
2040
2041struct ct_sns_rsp {
2042 struct ct_rsp_hdr header;
2043
2044 union {
2045 struct {
2046 uint8_t port_type;
2047 uint8_t port_id[3];
2048 uint8_t port_name[8];
2049 uint8_t sym_port_name_len;
2050 uint8_t sym_port_name[255];
2051 uint8_t node_name[8];
2052 uint8_t sym_node_name_len;
2053 uint8_t sym_node_name[255];
2054 uint8_t init_proc_assoc[8];
2055 uint8_t node_ip_addr[16];
2056 uint8_t class_of_service[4];
2057 uint8_t fc4_types[32];
2058 uint8_t ip_address[16];
2059 uint8_t fabric_port_name[8];
2060 uint8_t reserved;
2061 uint8_t hard_address[3];
2062 } ga_nxt;
2063
2064 struct {
2065 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
2066 } gid_pt;
2067
2068 struct {
2069 uint8_t port_name[8];
2070 } gpn_id;
2071
2072 struct {
2073 uint8_t node_name[8];
2074 } gnn_id;
2075
2076 struct {
2077 uint8_t fc4_types[32];
2078 } gft_id;
cca5335c
AV
2079
2080 struct {
2081 uint32_t entry_count;
2082 uint8_t port_name[8];
2083 struct ct_fdmi_hba_attributes attrs;
2084 } ghat;
d8b45213
AV
2085
2086 struct {
2087 uint8_t port_name[8];
2088 } gfpn_id;
2089
2090 struct {
2091 uint16_t speeds;
2092 uint16_t speed;
2093 } gpsc;
e8c72ba5
CD
2094
2095#define GFF_FCP_SCSI_OFFSET 7
2096 struct {
2097 uint8_t fc4_features[128];
2098 } gff_id;
1da177e4
LT
2099 } rsp;
2100};
2101
2102struct ct_sns_pkt {
2103 union {
2104 struct ct_sns_req req;
2105 struct ct_sns_rsp rsp;
2106 } p;
2107};
2108
2109/*
25985edc 2110 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
2111 */
2112#define RFT_ID_SNS_SCMD_LEN 22
2113#define RFT_ID_SNS_CMD_SIZE 60
2114#define RFT_ID_SNS_DATA_SIZE 16
2115
2116#define RNN_ID_SNS_SCMD_LEN 10
2117#define RNN_ID_SNS_CMD_SIZE 36
2118#define RNN_ID_SNS_DATA_SIZE 16
2119
2120#define GA_NXT_SNS_SCMD_LEN 6
2121#define GA_NXT_SNS_CMD_SIZE 28
2122#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2123
2124#define GID_PT_SNS_SCMD_LEN 6
2125#define GID_PT_SNS_CMD_SIZE 28
2126#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
2127
2128#define GPN_ID_SNS_SCMD_LEN 6
2129#define GPN_ID_SNS_CMD_SIZE 28
2130#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2131
2132#define GNN_ID_SNS_SCMD_LEN 6
2133#define GNN_ID_SNS_CMD_SIZE 28
2134#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2135
2136struct sns_cmd_pkt {
2137 union {
2138 struct {
2139 uint16_t buffer_length;
2140 uint16_t reserved_1;
2141 uint32_t buffer_address[2];
2142 uint16_t subcommand_length;
2143 uint16_t reserved_2;
2144 uint16_t subcommand;
2145 uint16_t size;
2146 uint32_t reserved_3;
2147 uint8_t param[36];
2148 } cmd;
2149
2150 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2151 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2152 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2153 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2154 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2155 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2156 } p;
2157};
2158
5433383e
AV
2159struct fw_blob {
2160 char *name;
2161 uint32_t segs[4];
2162 const struct firmware *fw;
2163};
2164
1da177e4
LT
2165/* Return data from MBC_GET_ID_LIST call. */
2166struct gid_list_info {
2167 uint8_t al_pa;
2168 uint8_t area;
fa2a1ce5 2169 uint8_t domain;
1da177e4
LT
2170 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2171 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2172 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4
LT
2173};
2174#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
2175
2c3dfe3f
SJ
2176/* NPIV */
2177typedef struct vport_info {
2178 uint8_t port_name[WWN_SIZE];
2179 uint8_t node_name[WWN_SIZE];
2180 int vp_id;
2181 uint16_t loop_id;
2182 unsigned long host_no;
2183 uint8_t port_id[3];
2184 int loop_state;
2185} vport_info_t;
2186
2187typedef struct vport_params {
2188 uint8_t port_name[WWN_SIZE];
2189 uint8_t node_name[WWN_SIZE];
2190 uint32_t options;
2191#define VP_OPTS_RETRY_ENABLE BIT_0
2192#define VP_OPTS_VP_DISABLE BIT_1
2193} vport_params_t;
2194
2195/* NPIV - return codes of VP create and modify */
2196#define VP_RET_CODE_OK 0
2197#define VP_RET_CODE_FATAL 1
2198#define VP_RET_CODE_WRONG_ID 2
2199#define VP_RET_CODE_WWPN 3
2200#define VP_RET_CODE_RESOURCES 4
2201#define VP_RET_CODE_NO_MEM 5
2202#define VP_RET_CODE_NOT_FOUND 6
2203
7b867cf7 2204struct qla_hw_data;
2afa19a9 2205struct rsp_que;
abbd8870
AV
2206/*
2207 * ISP operations
2208 */
2209struct isp_operations {
2210
2211 int (*pci_config) (struct scsi_qla_host *);
2212 void (*reset_chip) (struct scsi_qla_host *);
2213 int (*chip_diag) (struct scsi_qla_host *);
2214 void (*config_rings) (struct scsi_qla_host *);
2215 void (*reset_adapter) (struct scsi_qla_host *);
2216 int (*nvram_config) (struct scsi_qla_host *);
2217 void (*update_fw_options) (struct scsi_qla_host *);
2218 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2219
2220 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2221 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2222
7d12e780 2223 irq_handler_t intr_handler;
7b867cf7
AC
2224 void (*enable_intrs) (struct qla_hw_data *);
2225 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2226
2afa19a9
AC
2227 int (*abort_command) (srb_t *);
2228 int (*target_reset) (struct fc_port *, unsigned int, int);
2229 int (*lun_reset) (struct fc_port *, unsigned int, int);
abbd8870
AV
2230 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2231 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2232 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2233 uint8_t, uint8_t);
abbd8870
AV
2234
2235 uint16_t (*calc_req_entries) (uint16_t);
2236 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2237 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2238 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2239 uint32_t);
abbd8870
AV
2240
2241 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2242 uint32_t, uint32_t);
2243 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2244 uint32_t);
2245
2246 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
2247
2248 int (*beacon_on) (struct scsi_qla_host *);
2249 int (*beacon_off) (struct scsi_qla_host *);
2250 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2251
2252 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2253 uint32_t, uint32_t);
2254 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2255 uint32_t);
30c47662
AV
2256
2257 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2258 int (*start_scsi) (srb_t *);
a9083016 2259 int (*abort_isp) (struct scsi_qla_host *);
706f457d 2260 int (*iospace_config)(struct qla_hw_data*);
abbd8870
AV
2261};
2262
a8488abe
AV
2263/* MSI-X Support *************************************************************/
2264
2265#define QLA_MSIX_CHIP_REV_24XX 3
2266#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2267#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2268
2269#define QLA_MSIX_DEFAULT 0x00
2270#define QLA_MSIX_RSP_Q 0x01
2271
a8488abe
AV
2272#define QLA_MIDX_DEFAULT 0
2273#define QLA_MIDX_RSP_Q 1
73208dfd 2274#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 2275#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
2276
2277struct scsi_qla_host;
2278
2279struct qla_msix_entry {
2280 int have_irq;
73208dfd
AC
2281 uint32_t vector;
2282 uint16_t entry;
2283 struct rsp_que *rsp;
a8488abe
AV
2284};
2285
2c3dfe3f
SJ
2286#define WATCH_INTERVAL 1 /* number of seconds */
2287
0971de7f
AV
2288/* Work events. */
2289enum qla_work_type {
2290 QLA_EVT_AEN,
8a659571 2291 QLA_EVT_IDC_ACK,
ac280b67
AV
2292 QLA_EVT_ASYNC_LOGIN,
2293 QLA_EVT_ASYNC_LOGIN_DONE,
2294 QLA_EVT_ASYNC_LOGOUT,
2295 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584
AV
2296 QLA_EVT_ASYNC_ADISC,
2297 QLA_EVT_ASYNC_ADISC_DONE,
3420d36c 2298 QLA_EVT_UEVENT,
0971de7f
AV
2299};
2300
2301
2302struct qla_work_evt {
2303 struct list_head list;
2304 enum qla_work_type type;
2305 u32 flags;
2306#define QLA_EVT_FLAG_FREE 0x1
2307
2308 union {
2309 struct {
2310 enum fc_host_event_code code;
2311 u32 data;
2312 } aen;
8a659571
AV
2313 struct {
2314#define QLA_IDC_ACK_REGS 7
2315 uint16_t mb[QLA_IDC_ACK_REGS];
2316 } idc_ack;
ac280b67
AV
2317 struct {
2318 struct fc_port *fcport;
2319#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2320 u16 data[2];
2321 } logio;
3420d36c
AV
2322 struct {
2323 u32 code;
2324#define QLA_UEVENT_CODE_FW_DUMP 0
2325 } uevent;
0971de7f
AV
2326 } u;
2327};
2328
4d4df193
HK
2329struct qla_chip_state_84xx {
2330 struct list_head list;
2331 struct kref kref;
2332
2333 void *bus;
2334 spinlock_t access_lock;
2335 struct mutex fw_update_mutex;
2336 uint32_t fw_update;
2337 uint32_t op_fw_version;
2338 uint32_t op_fw_size;
2339 uint32_t op_fw_seq_size;
2340 uint32_t diag_fw_version;
2341 uint32_t gold_fw_version;
2342};
2343
e5f5f6f7
HZ
2344struct qla_statistics {
2345 uint32_t total_isp_aborts;
49fd462a
HZ
2346 uint64_t input_bytes;
2347 uint64_t output_bytes;
e5f5f6f7
HZ
2348};
2349
73208dfd
AC
2350/* Multi queue support */
2351#define MBC_INITIALIZE_MULTIQ 0x1f
2352#define QLA_QUE_PAGE 0X1000
2353#define QLA_MQ_SIZE 32
73208dfd
AC
2354#define QLA_MAX_QUEUES 256
2355#define ISP_QUE_REG(ha, id) \
6246b8a1 2356 ((ha->mqenable || IS_QLA83XX(ha)) ? \
73208dfd
AC
2357 ((void *)(ha->mqiobase) +\
2358 (QLA_QUE_PAGE * id)) :\
2359 ((void *)(ha->iobase)))
2360#define QLA_REQ_QUE_ID(tag) \
2361 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2362#define QLA_DEFAULT_QUE_QOS 5
2363#define QLA_PRECONFIG_VPORTS 32
2364#define QLA_MAX_VPORTS_QLA24XX 128
2365#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2366/* Response queue data structure */
2367struct rsp_que {
2368 dma_addr_t dma;
2369 response_t *ring;
2370 response_t *ring_ptr;
08029990
AV
2371 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2372 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2373 uint16_t ring_index;
2374 uint16_t out_ptr;
2375 uint16_t length;
2376 uint16_t options;
7b867cf7 2377 uint16_t rid;
73208dfd
AC
2378 uint16_t id;
2379 uint16_t vp_idx;
7b867cf7 2380 struct qla_hw_data *hw;
73208dfd
AC
2381 struct qla_msix_entry *msix;
2382 struct req_que *req;
2afa19a9 2383 srb_t *status_srb; /* status continuation entry */
68ca949c 2384 struct work_struct q_work;
7b867cf7 2385};
1da177e4 2386
7b867cf7
AC
2387/* Request queue data structure */
2388struct req_que {
2389 dma_addr_t dma;
2390 request_t *ring;
2391 request_t *ring_ptr;
08029990
AV
2392 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2393 uint32_t __iomem *req_q_out;
7b867cf7
AC
2394 uint16_t ring_index;
2395 uint16_t in_ptr;
2396 uint16_t cnt;
2397 uint16_t length;
2398 uint16_t options;
2399 uint16_t rid;
73208dfd 2400 uint16_t id;
7b867cf7
AC
2401 uint16_t qos;
2402 uint16_t vp_idx;
73208dfd 2403 struct rsp_que *rsp;
7b867cf7
AC
2404 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2405 uint32_t current_outstanding_cmd;
2406 int max_q_depth;
2407};
1da177e4 2408
9a069e19
GM
2409/* Place holder for FW buffer parameters */
2410struct qlfc_fw {
2411 void *fw_buf;
2412 dma_addr_t fw_dma;
2413 uint32_t len;
2414};
2415
7b867cf7
AC
2416/*
2417 * Qlogic host adapter specific data structure.
2418*/
2419struct qla_hw_data {
2420 struct pci_dev *pdev;
2421 /* SRB cache. */
2422#define SRB_MIN_REQ 128
2423 mempool_t *srb_mempool;
1da177e4
LT
2424
2425 volatile struct {
1da177e4
LT
2426 uint32_t mbox_int :1;
2427 uint32_t mbox_busy :1;
1da177e4
LT
2428 uint32_t disable_risc_code_load :1;
2429 uint32_t enable_64bit_addressing :1;
2430 uint32_t enable_lip_reset :1;
1da177e4 2431 uint32_t enable_target_reset :1;
7b867cf7 2432 uint32_t enable_lip_full_login :1;
1da177e4 2433 uint32_t enable_led_scheme :1;
7190575f 2434
3d71644c
AV
2435 uint32_t msi_enabled :1;
2436 uint32_t msix_enabled :1;
d4c760c2 2437 uint32_t disable_serdes :1;
4346b149 2438 uint32_t gpsc_supported :1;
2c3dfe3f 2439 uint32_t npiv_supported :1;
85880801 2440 uint32_t pci_channel_io_perm_failure :1;
df613b96 2441 uint32_t fce_enabled :1;
1d2874de 2442 uint32_t fac_supported :1;
7190575f 2443
2533cf67 2444 uint32_t chip_reset_done :1;
e5b68a61 2445 uint32_t port0 :1;
cbc8eb67 2446 uint32_t running_gold_fw :1;
85880801 2447 uint32_t eeh_busy :1;
7163ea81 2448 uint32_t cpu_affinity_enabled :1;
3155754a 2449 uint32_t disable_msix_handshake :1;
09ff701a 2450 uint32_t fcp_prio_enabled :1;
7190575f
GM
2451 uint32_t isp82xx_fw_hung:1;
2452
2453 uint32_t quiesce_owner:1;
794a5691 2454 uint32_t thermal_supported:1;
7190575f 2455 uint32_t isp82xx_reset_hdlr_active:1;
08de2844
GM
2456 uint32_t isp82xx_reset_owner:1;
2457 /* 28 bits */
1da177e4
LT
2458 } flags;
2459
fa2a1ce5 2460 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2461 * acquire it before doing any IO to the card, eg with RD_REG*() and
2462 * WRT_REG*() for the duration of your entire commandtransaction.
2463 *
2464 * This spinlock is of lower priority than the io request lock.
2465 */
1da177e4 2466
7b867cf7 2467 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2468 int bars;
09483916 2469 int mem_only;
7b867cf7 2470 device_reg_t __iomem *iobase; /* Base I/O address */
3776541d 2471 resource_size_t pio_address;
fa2a1ce5 2472
7b867cf7 2473#define MIN_IOBASE_LEN 0x100
73208dfd 2474/* Multi queue data structs */
08029990 2475 device_reg_t __iomem *mqiobase;
6246b8a1 2476 device_reg_t __iomem *msixbase;
73208dfd
AC
2477 uint16_t msix_count;
2478 uint8_t mqenable;
2479 struct req_que **req_q_map;
2480 struct rsp_que **rsp_q_map;
2481 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2482 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2483 uint8_t max_req_queues;
2484 uint8_t max_rsp_queues;
73208dfd
AC
2485 struct qla_npiv_entry *npiv_info;
2486 uint16_t nvram_npiv_size;
1da177e4 2487
7b867cf7
AC
2488 uint16_t switch_cap;
2489#define FLOGI_SEQ_DEL BIT_8
2490#define FLOGI_MID_SUPPORT BIT_10
2491#define FLOGI_VSAN_SUPPORT BIT_12
2492#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2493
2494 uint8_t port_no; /* Physical port of adapter */
2495
7b867cf7
AC
2496 /* Timeout timers. */
2497 uint8_t loop_down_abort_time; /* port down timer */
2498 atomic_t loop_down_timer; /* loop down timer */
2499 uint8_t link_down_timeout; /* link down timeout */
2500 uint16_t max_loop_id;
1da177e4 2501
1da177e4 2502 uint16_t fb_rev;
7b867cf7 2503 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 2504
d8b45213 2505#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
2506#define PORT_SPEED_1GB 0x00
2507#define PORT_SPEED_2GB 0x01
2508#define PORT_SPEED_4GB 0x03
2509#define PORT_SPEED_8GB 0x04
6246b8a1 2510#define PORT_SPEED_16GB 0x05
3a03eb79 2511#define PORT_SPEED_10GB 0x13
7b867cf7 2512 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
2513
2514 uint8_t current_topology;
2515 uint8_t prev_topology;
2516#define ISP_CFG_NL 1
2517#define ISP_CFG_N 2
2518#define ISP_CFG_FL 4
2519#define ISP_CFG_F 8
2520
7b867cf7 2521 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
2522#define LOOP 0
2523#define P2P 1
2524#define LOOP_P2P 2
2525#define P2P_LOOP 3
1da177e4 2526 uint8_t interrupts_on;
7b867cf7
AC
2527 uint32_t isp_abort_cnt;
2528
2529#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2530#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 2531#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
2532#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
2533#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
7b867cf7
AC
2534 uint32_t device_type;
2535#define DT_ISP2100 BIT_0
2536#define DT_ISP2200 BIT_1
2537#define DT_ISP2300 BIT_2
2538#define DT_ISP2312 BIT_3
2539#define DT_ISP2322 BIT_4
2540#define DT_ISP6312 BIT_5
2541#define DT_ISP6322 BIT_6
2542#define DT_ISP2422 BIT_7
2543#define DT_ISP2432 BIT_8
2544#define DT_ISP5422 BIT_9
2545#define DT_ISP5432 BIT_10
2546#define DT_ISP2532 BIT_11
2547#define DT_ISP8432 BIT_12
3a03eb79 2548#define DT_ISP8001 BIT_13
a9083016 2549#define DT_ISP8021 BIT_14
6246b8a1
GM
2550#define DT_ISP2031 BIT_15
2551#define DT_ISP8031 BIT_16
2552#define DT_ISP_LAST (DT_ISP8031 << 1)
7b867cf7 2553
e02587d7 2554#define DT_T10_PI BIT_25
7b867cf7
AC
2555#define DT_IIDMA BIT_26
2556#define DT_FWI2 BIT_27
2557#define DT_ZIO_SUPPORTED BIT_28
2558#define DT_OEM_001 BIT_29
2559#define DT_ISP2200A BIT_30
2560#define DT_EXTENDED_IDS BIT_31
2561#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2562#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2563#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2564#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2565#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2566#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2567#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2568#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2569#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2570#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2571#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2572#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2573#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2574#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 2575#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 2576#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 2577#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
6246b8a1
GM
2578#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
2579#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
7b867cf7
AC
2580
2581#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2582 IS_QLA6312(ha) || IS_QLA6322(ha))
2583#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2584#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2585#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 2586#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7
AC
2587#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2588#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2589 IS_QLA84XX(ha))
6246b8a1
GM
2590#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
2591 IS_QLA8031(ha))
7b867cf7 2592#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 2593 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
6246b8a1
GM
2594 IS_QLA82XX(ha) || IS_QLA83XX(ha))
2595#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2596#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2597 IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
2598#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2599#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
ac280b67 2600#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 2601
e02587d7 2602#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
2603#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2604#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2605#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2606#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2607#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1
GM
2608#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
2609#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
1da177e4
LT
2610
2611 /* HBA serial number */
2612 uint8_t serial0;
2613 uint8_t serial1;
2614 uint8_t serial2;
2615
2616 /* NVRAM configuration data */
7b867cf7
AC
2617#define MAX_NVRAM_SIZE 4096
2618#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 2619 uint16_t nvram_size;
1da177e4 2620 uint16_t nvram_base;
281afe19 2621 void *nvram;
6f641790
AV
2622 uint16_t vpd_size;
2623 uint16_t vpd_base;
281afe19 2624 void *vpd;
1da177e4
LT
2625
2626 uint16_t loop_reset_delay;
1da177e4
LT
2627 uint8_t retry_count;
2628 uint8_t login_timeout;
2629 uint16_t r_a_tov;
2630 int port_down_retry_count;
1da177e4 2631 uint8_t mbx_count;
1da177e4 2632
7b867cf7 2633 uint32_t login_retry_count;
1da177e4
LT
2634 /* SNS command interfaces. */
2635 ms_iocb_entry_t *ms_iocb;
2636 dma_addr_t ms_iocb_dma;
2637 struct ct_sns_pkt *ct_sns;
2638 dma_addr_t ct_sns_dma;
2639 /* SNS command interfaces for 2200. */
2640 struct sns_cmd_pkt *sns_cmd;
2641 dma_addr_t sns_cmd_dma;
2642
7b867cf7
AC
2643#define SFP_DEV_SIZE 256
2644#define SFP_BLOCK_SIZE 64
2645 void *sfp_data;
2646 dma_addr_t sfp_data_dma;
88729e53 2647
ad0ecd61
JC
2648 uint8_t *edc_data;
2649 dma_addr_t edc_data_dma;
2650 uint16_t edc_data_len;
2651
b5d0329f 2652#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
2653 void *xgmac_data;
2654 dma_addr_t xgmac_data_dma;
2655
b5d0329f 2656#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
2657 void *dcbx_tlv;
2658 dma_addr_t dcbx_tlv_dma;
2659
39a11240 2660 struct task_struct *dpc_thread;
1da177e4
LT
2661 uint8_t dpc_active; /* DPC routine is active */
2662
1da177e4
LT
2663 dma_addr_t gid_list_dma;
2664 struct gid_list_info *gid_list;
abbd8870 2665 int gid_list_info_size;
1da177e4 2666
fa2a1ce5 2667 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 2668#define DMA_POOL_SIZE 256
1da177e4
LT
2669 struct dma_pool *s_dma_pool;
2670
2671 dma_addr_t init_cb_dma;
3d71644c
AV
2672 init_cb_t *init_cb;
2673 int init_cb_size;
b64b0e8f
AV
2674 dma_addr_t ex_init_cb_dma;
2675 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 2676
5ff1d584
AV
2677 void *async_pd;
2678 dma_addr_t async_pd_dma;
2679
1da177e4
LT
2680 /* These are used by mailbox operations. */
2681 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2682
2683 mbx_cmd_t *mcp;
2684 unsigned long mbx_cmd_flags;
7b867cf7
AC
2685#define MBX_INTERRUPT 1
2686#define MBX_INTR_WAIT 2
1da177e4
LT
2687#define MBX_UPDATE_FLASH_ACTIVE 3
2688
7b867cf7 2689 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 2690 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
7b867cf7 2691 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 2692 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1
SR
2693 struct completion dcbx_comp; /* For set port config notification */
2694 int notify_dcbx_comp;
1da177e4 2695
1da177e4 2696 /* Basic firmware related information. */
1da177e4
LT
2697 uint16_t fw_major_version;
2698 uint16_t fw_minor_version;
2699 uint16_t fw_subminor_version;
2700 uint16_t fw_attributes;
6246b8a1
GM
2701 uint16_t fw_attributes_h;
2702 uint16_t fw_attributes_ext[2];
1da177e4
LT
2703 uint32_t fw_memory_size;
2704 uint32_t fw_transfer_size;
441d1072
AV
2705 uint32_t fw_srisc_address;
2706#define RISC_START_ADDRESS_2100 0x1000
2707#define RISC_START_ADDRESS_2300 0x800
2708#define RISC_START_ADDRESS_2400 0x100000
24a08138 2709 uint16_t fw_xcb_count;
1da177e4 2710
7b867cf7 2711 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 2712 uint8_t fw_seriallink_options[4];
3d71644c 2713 uint16_t fw_seriallink_options24[4];
1da177e4 2714
55a96158 2715 uint8_t mpi_version[3];
3a03eb79 2716 uint32_t mpi_capabilities;
55a96158 2717 uint8_t phy_version[3];
3a03eb79 2718
1da177e4 2719 /* Firmware dump information. */
a7a167bf
AV
2720 struct qla2xxx_fw_dump *fw_dump;
2721 uint32_t fw_dump_len;
d4e3e04d 2722 int fw_dumped;
1da177e4 2723 int fw_dump_reading;
a7a167bf
AV
2724 dma_addr_t eft_dma;
2725 void *eft;
1da177e4 2726
bb99de67 2727 uint32_t chain_offset;
df613b96
AV
2728 struct dentry *dfs_dir;
2729 struct dentry *dfs_fce;
2730 dma_addr_t fce_dma;
2731 void *fce;
2732 uint32_t fce_bufs;
2733 uint16_t fce_mb[8];
2734 uint64_t fce_wr, fce_rd;
2735 struct mutex fce_mutex;
2736
3d71644c 2737 uint32_t pci_attr;
a8488abe 2738 uint16_t chip_revision;
1da177e4
LT
2739
2740 uint16_t product_id[4];
2741
2742 uint8_t model_number[16+1];
2743#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 2744 char model_desc[80];
cca5335c 2745 uint8_t adapter_id[16+1];
1da177e4 2746
854165f4
AV
2747 /* Option ROM information. */
2748 char *optrom_buffer;
2749 uint32_t optrom_size;
2750 int optrom_state;
2751#define QLA_SWAITING 0
2752#define QLA_SREADING 1
2753#define QLA_SWRITING 2
b7cc176c
JC
2754 uint32_t optrom_region_start;
2755 uint32_t optrom_region_size;
854165f4 2756
7b867cf7 2757/* PCI expansion ROM image information. */
30c47662
AV
2758#define ROM_CODE_TYPE_BIOS 0
2759#define ROM_CODE_TYPE_FCODE 1
2760#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
2761 uint8_t bios_revision[2];
2762 uint8_t efi_revision[2];
2763 uint8_t fcode_revision[16];
30c47662
AV
2764 uint32_t fw_revision[4];
2765
0f2d962f
MI
2766 uint32_t gold_fw_version[4];
2767
3a03eb79
AV
2768 /* Offsets for flash/nvram access (set to ~0 if not used). */
2769 uint32_t flash_conf_off;
2770 uint32_t flash_data_off;
2771 uint32_t nvram_conf_off;
2772 uint32_t nvram_data_off;
2773
7d232c74
AV
2774 uint32_t fdt_wrt_disable;
2775 uint32_t fdt_erase_cmd;
2776 uint32_t fdt_block_size;
2777 uint32_t fdt_unprotect_sec_cmd;
2778 uint32_t fdt_protect_sec_cmd;
2779
7b867cf7
AC
2780 uint32_t flt_region_flt;
2781 uint32_t flt_region_fdt;
2782 uint32_t flt_region_boot;
2783 uint32_t flt_region_fw;
2784 uint32_t flt_region_vpd_nvram;
3d79038f
AV
2785 uint32_t flt_region_vpd;
2786 uint32_t flt_region_nvram;
7b867cf7 2787 uint32_t flt_region_npiv_conf;
cbc8eb67 2788 uint32_t flt_region_gold_fw;
09ff701a 2789 uint32_t flt_region_fcp_prio;
a9083016 2790 uint32_t flt_region_bootload;
c00d8994 2791
1da177e4 2792 /* Needed for BEACON */
7b867cf7
AC
2793 uint16_t beacon_blink_led;
2794 uint8_t beacon_color_state;
f6df144c
AV
2795#define QLA_LED_GRN_ON 0x01
2796#define QLA_LED_YLW_ON 0x02
2797#define QLA_LED_ABR_ON 0x04
2798#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2799 /* ISP2322: red, green, amber. */
7b867cf7
AC
2800 uint16_t zio_mode;
2801 uint16_t zio_timer;
392e2f65 2802 struct fc_host_statistics fc_host_stat;
a8488abe 2803
73208dfd 2804 struct qla_msix_entry *msix_entries;
2c3dfe3f 2805
7b867cf7
AC
2806 struct list_head vp_list; /* list of VP */
2807 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2808 sizeof(unsigned long)];
2809 uint16_t num_vhosts; /* number of vports created */
2810 uint16_t num_vsans; /* number of vsan created */
2811 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2812 int cur_vport_count;
2813
2814 struct qla_chip_state_84xx *cs84xx;
2815 struct qla_statistics qla_stats;
2816 struct isp_operations *isp_ops;
68ca949c 2817 struct workqueue_struct *wq;
9a069e19 2818 struct qlfc_fw fw_buf;
09ff701a
SR
2819
2820 /* FCP_CMND priority support */
2821 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
2822
2823 struct dma_pool *dl_dma_pool;
2824#define DSD_LIST_DMA_POOL_SIZE 512
2825
2826 struct dma_pool *fcp_cmnd_dma_pool;
2827 mempool_t *ctx_mempool;
2828#define FCP_CMND_DMA_POOL_SIZE 512
2829
2830 unsigned long nx_pcibase; /* Base I/O address */
2831 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2832 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
2833
2834 uint32_t crb_win;
2835 uint32_t curr_window;
2836 uint32_t ddr_mn_window;
2837 unsigned long mn_win_crb;
2838 unsigned long ms_win_crb;
2839 int qdr_sn_window;
2840 uint32_t nx_dev_init_timeout;
2841 uint32_t nx_reset_timeout;
2842 rwlock_t hw_lock;
2843 uint16_t portnum; /* port number */
2844 int link_width;
2845 struct fw_blob *hablob;
2846 struct qla82xx_legacy_intr_set nx_legacy_intr;
2847
2848 uint16_t gbl_dsd_inuse;
2849 uint16_t gbl_dsd_avail;
2850 struct list_head gbl_dsd_list;
2851#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
2852
2853 uint8_t fw_type;
2854 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
2855
2856 uint32_t md_template_size;
2857 void *md_tmplt_hdr;
2858 dma_addr_t md_tmplt_hdr_dma;
2859 void *md_dump;
2860 uint32_t md_dump_size;
7b867cf7
AC
2861};
2862
2863/*
2864 * Qlogic scsi host structure
2865 */
2866typedef struct scsi_qla_host {
2867 struct list_head list;
2868 struct list_head vp_fcports; /* list of fcports */
2869 struct list_head work_list;
f999f4c1
AV
2870 spinlock_t work_lock;
2871
7b867cf7
AC
2872 /* Commonly used flags and state information. */
2873 struct Scsi_Host *host;
2874 unsigned long host_no;
2875 uint8_t host_str[16];
2876
2877 volatile struct {
2878 uint32_t init_done :1;
2879 uint32_t online :1;
2880 uint32_t rscn_queue_overflow :1;
2881 uint32_t reset_active :1;
2882
2883 uint32_t management_server_logged_in :1;
2884 uint32_t process_response_queue :1;
bad75002 2885 uint32_t difdix_supported:1;
feafb7b1 2886 uint32_t delete_progress:1;
7b867cf7
AC
2887 } flags;
2888
2889 atomic_t loop_state;
2890#define LOOP_TIMEOUT 1
2891#define LOOP_DOWN 2
2892#define LOOP_UP 3
2893#define LOOP_UPDATE 4
2894#define LOOP_READY 5
2895#define LOOP_DEAD 6
2896
2897 unsigned long dpc_flags;
2898#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2899#define RESET_ACTIVE 1
2900#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2901#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2902#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2903#define LOOP_RESYNC_ACTIVE 5
2904#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2905#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
2906#define RELOGIN_NEEDED 8
2907#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2908#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2909#define BEACON_BLINK_NEEDED 11
2910#define REGISTER_FDMI_NEEDED 12
2911#define FCPORT_UPDATE_NEEDED 13
2912#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2913#define UNLOADING 15
2914#define NPIV_CONFIG_NEEDED 16
a9083016
GM
2915#define ISP_UNRECOVERABLE 17
2916#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 2917#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 2918#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
7b867cf7
AC
2919
2920 uint32_t device_flags;
ddb9b126
SS
2921#define SWITCH_FOUND BIT_0
2922#define DFLG_NO_CABLE BIT_1
a9083016 2923#define DFLG_DEV_FAILED BIT_5
7b867cf7 2924
7b867cf7
AC
2925 /* ISP configuration data. */
2926 uint16_t loop_id; /* Host adapter loop id */
2927
2928 port_id_t d_id; /* Host adapter port id */
2929 uint8_t marker_needed;
2930 uint16_t mgmt_svr_loop_id;
2931
2932
2933
2934 /* RSCN queue. */
2935 uint32_t rscn_queue[MAX_RSCN_COUNT];
2936 uint8_t rscn_in_ptr;
2937 uint8_t rscn_out_ptr;
2938
2939 /* Timeout timers. */
2940 uint8_t loop_down_abort_time; /* port down timer */
2941 atomic_t loop_down_timer; /* loop down timer */
2942 uint8_t link_down_timeout; /* link down timeout */
2943
2944 uint32_t timer_active;
2945 struct timer_list timer;
2946
2947 uint8_t node_name[WWN_SIZE];
2948 uint8_t port_name[WWN_SIZE];
2949 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
2950
2951 uint16_t fcoe_vlan_id;
2952 uint16_t fcoe_fcf_idx;
2953 uint8_t fcoe_vn_port_mac[6];
2954
7b867cf7
AC
2955 uint32_t vp_abort_cnt;
2956
2c3dfe3f 2957 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
2958 uint16_t vp_idx; /* vport ID */
2959
2c3dfe3f 2960 unsigned long vp_flags;
2c3dfe3f
SJ
2961#define VP_IDX_ACQUIRED 0 /* bit no 0 */
2962#define VP_CREATE_NEEDED 1
2963#define VP_BIND_NEEDED 2
2964#define VP_DELETE_NEEDED 3
2965#define VP_SCR_NEEDED 4 /* State Change Request registration */
2966 atomic_t vp_state;
2967#define VP_OFFLINE 0
2968#define VP_ACTIVE 1
2969#define VP_FAILED 2
2970// #define VP_DISABLE 3
2971 uint16_t vp_err_state;
2972 uint16_t vp_prev_err_state;
2973#define VP_ERR_UNKWN 0
2974#define VP_ERR_PORTDWN 1
2975#define VP_ERR_FAB_UNSUPPORTED 2
2976#define VP_ERR_FAB_NORESOURCES 3
2977#define VP_ERR_FAB_LOGOUT 4
2978#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 2979 struct qla_hw_data *hw;
2afa19a9 2980 struct req_que *req;
a9083016
GM
2981 int fw_heartbeat_counter;
2982 int seconds_since_last_heartbeat;
feafb7b1
AE
2983
2984 atomic_t vref_count;
1da177e4
LT
2985} scsi_qla_host_t;
2986
1da177e4
LT
2987/*
2988 * Macros to help code, maintain, etc.
2989 */
2990#define LOOP_TRANSITION(ha) \
2991 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 2992 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 2993 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 2994
feafb7b1
AE
2995#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
2996 atomic_inc(&__vha->vref_count); \
2997 mb(); \
2998 if (__vha->flags.delete_progress) { \
2999 atomic_dec(&__vha->vref_count); \
3000 __bail = 1; \
3001 } else { \
3002 __bail = 0; \
3003 } \
3004} while (0)
3005
3006#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3007 atomic_dec(&__vha->vref_count); \
3008} while (0)
3009
1da177e4
LT
3010/*
3011 * qla2x00 local function return status codes
3012 */
3013#define MBS_MASK 0x3fff
3014
3015#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3016#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3017#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3018#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3019#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3020#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3021#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3022#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3023#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3024#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3025
3026#define QLA_FUNCTION_TIMEOUT 0x100
3027#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3028#define QLA_FUNCTION_FAILED 0x102
3029#define QLA_MEMORY_ALLOC_FAILED 0x103
3030#define QLA_LOCK_TIMEOUT 0x104
3031#define QLA_ABORTED 0x105
3032#define QLA_SUSPENDED 0x106
3033#define QLA_BUSY 0x107
3034#define QLA_RSCNS_HANDLED 0x108
cca5335c 3035#define QLA_ALREADY_REGISTERED 0x109
1da177e4 3036
1da177e4
LT
3037#define NVRAM_DELAY() udelay(10)
3038
3039#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
3040
3041/*
3042 * Flash support definitions
3043 */
854165f4
AV
3044#define OPTROM_SIZE_2300 0x20000
3045#define OPTROM_SIZE_2322 0x100000
3046#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 3047#define OPTROM_SIZE_25XX 0x200000
3a03eb79 3048#define OPTROM_SIZE_81XX 0x400000
a9083016 3049#define OPTROM_SIZE_82XX 0x800000
6246b8a1 3050#define OPTROM_SIZE_83XX 0x1000000
a9083016
GM
3051
3052#define OPTROM_BURST_SIZE 0x1000
3053#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 3054
bad75002
AE
3055#define QLA_DSDS_PER_IOCB 37
3056
4d78c973
GM
3057#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3058
58548cb5
GM
3059#define QLA_SG_ALL 1024
3060
4d78c973
GM
3061enum nexus_wait_type {
3062 WAIT_HOST = 0,
3063 WAIT_TARGET,
3064 WAIT_LUN,
3065};
3066
1da177e4
LT
3067#include "qla_gbl.h"
3068#include "qla_dbg.h"
3069#include "qla_inline.h"
1da177e4 3070#endif