]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-omap2-mcspi.c
spi: omap2-mcspi: Remove unnecessary delay
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-omap2-mcspi.c
CommitLineData
ccdc7bf9
SO
1/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
1a5d8190 6 * Juha Yrj�l� <juha.yrjola@nokia.com>
ccdc7bf9
SO
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
ccdc7bf9
SO
17 */
18
19#include <linux/kernel.h>
ccdc7bf9
SO
20#include <linux/interrupt.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/delay.h>
24#include <linux/dma-mapping.h>
53741ed8
RK
25#include <linux/dmaengine.h>
26#include <linux/omap-dma.h>
ccdc7bf9
SO
27#include <linux/platform_device.h>
28#include <linux/err.h>
29#include <linux/clk.h>
30#include <linux/io.h>
5a0e3ad6 31#include <linux/slab.h>
1f1a4384 32#include <linux/pm_runtime.h>
d5a80031
BC
33#include <linux/of.h>
34#include <linux/of_device.h>
d33f473d 35#include <linux/gcd.h>
ccdc7bf9
SO
36
37#include <linux/spi/spi.h>
bc7f9bbc 38#include <linux/gpio.h>
ccdc7bf9 39
2203747c 40#include <linux/platform_data/spi-omap2-mcspi.h>
ccdc7bf9
SO
41
42#define OMAP2_MCSPI_MAX_FREQ 48000000
faee9b05 43#define OMAP2_MCSPI_MAX_DIVIDER 4096
d33f473d
IS
44#define OMAP2_MCSPI_MAX_FIFODEPTH 64
45#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
27b5284c 46#define SPI_AUTOSUSPEND_TIMEOUT 2000
ccdc7bf9
SO
47
48#define OMAP2_MCSPI_REVISION 0x00
ccdc7bf9
SO
49#define OMAP2_MCSPI_SYSSTATUS 0x14
50#define OMAP2_MCSPI_IRQSTATUS 0x18
51#define OMAP2_MCSPI_IRQENABLE 0x1c
52#define OMAP2_MCSPI_WAKEUPENABLE 0x20
53#define OMAP2_MCSPI_SYST 0x24
54#define OMAP2_MCSPI_MODULCTRL 0x28
d33f473d 55#define OMAP2_MCSPI_XFERLEVEL 0x7c
ccdc7bf9
SO
56
57/* per-channel banks, 0x14 bytes each, first is: */
58#define OMAP2_MCSPI_CHCONF0 0x2c
59#define OMAP2_MCSPI_CHSTAT0 0x30
60#define OMAP2_MCSPI_CHCTRL0 0x34
61#define OMAP2_MCSPI_TX0 0x38
62#define OMAP2_MCSPI_RX0 0x3c
63
64/* per-register bitmasks: */
d33f473d 65#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
ccdc7bf9 66
7a8fa725
JH
67#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
68#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
69#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
ccdc7bf9 70
7a8fa725
JH
71#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
72#define OMAP2_MCSPI_CHCONF_POL BIT(1)
ccdc7bf9 73#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
7a8fa725 74#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
ccdc7bf9 75#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
7a8fa725
JH
76#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
77#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
ccdc7bf9 78#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
7a8fa725
JH
79#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
80#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
81#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
82#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
83#define OMAP2_MCSPI_CHCONF_IS BIT(18)
84#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
85#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
d33f473d
IS
86#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
87#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
faee9b05 88#define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
ccdc7bf9 89
7a8fa725
JH
90#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
91#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
92#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
d33f473d 93#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
ccdc7bf9 94
7a8fa725 95#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
faee9b05 96#define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
ccdc7bf9 97
7a8fa725 98#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
ccdc7bf9
SO
99
100/* We have 2 DMA channels per CS, one for RX and one for TX */
101struct omap2_mcspi_dma {
53741ed8
RK
102 struct dma_chan *dma_tx;
103 struct dma_chan *dma_rx;
ccdc7bf9
SO
104
105 int dma_tx_sync_dev;
106 int dma_rx_sync_dev;
107
108 struct completion dma_tx_completion;
109 struct completion dma_rx_completion;
74f3aaad
MP
110
111 char dma_rx_ch_name[14];
112 char dma_tx_ch_name[14];
ccdc7bf9
SO
113};
114
115/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
116 * cache operations; better heuristics consider wordsize and bitrate.
117 */
8b66c134 118#define DMA_MIN_BYTES 160
ccdc7bf9
SO
119
120
1bd897f8
BC
121/*
122 * Used for context save and restore, structure members to be updated whenever
123 * corresponding registers are modified.
124 */
125struct omap2_mcspi_regs {
126 u32 modulctrl;
127 u32 wakeupenable;
128 struct list_head cs;
129};
130
ccdc7bf9 131struct omap2_mcspi {
ccdc7bf9 132 struct spi_master *master;
ccdc7bf9
SO
133 /* Virtual base address of the controller */
134 void __iomem *base;
e5480b73 135 unsigned long phys;
ccdc7bf9
SO
136 /* SPI1 has 4 channels, while SPI2 has 2 */
137 struct omap2_mcspi_dma *dma_channels;
1bd897f8 138 struct device *dev;
1bd897f8 139 struct omap2_mcspi_regs ctx;
d33f473d 140 int fifo_depth;
0384e90b 141 unsigned int pin_dir:1;
ccdc7bf9
SO
142};
143
144struct omap2_mcspi_cs {
145 void __iomem *base;
e5480b73 146 unsigned long phys;
ccdc7bf9 147 int word_len;
97ca0d6c 148 u16 mode;
89c05372 149 struct list_head node;
a41ae1ad 150 /* Context save and restore shadow register */
faee9b05 151 u32 chconf0, chctrl0;
a41ae1ad
H
152};
153
ccdc7bf9
SO
154static inline void mcspi_write_reg(struct spi_master *master,
155 int idx, u32 val)
156{
157 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
158
21b2ce5e 159 writel_relaxed(val, mcspi->base + idx);
ccdc7bf9
SO
160}
161
162static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
163{
164 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
165
21b2ce5e 166 return readl_relaxed(mcspi->base + idx);
ccdc7bf9
SO
167}
168
169static inline void mcspi_write_cs_reg(const struct spi_device *spi,
170 int idx, u32 val)
171{
172 struct omap2_mcspi_cs *cs = spi->controller_state;
173
21b2ce5e 174 writel_relaxed(val, cs->base + idx);
ccdc7bf9
SO
175}
176
177static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
178{
179 struct omap2_mcspi_cs *cs = spi->controller_state;
180
21b2ce5e 181 return readl_relaxed(cs->base + idx);
ccdc7bf9
SO
182}
183
a41ae1ad
H
184static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
185{
186 struct omap2_mcspi_cs *cs = spi->controller_state;
187
188 return cs->chconf0;
189}
190
191static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
192{
193 struct omap2_mcspi_cs *cs = spi->controller_state;
194
195 cs->chconf0 = val;
196 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
a330ce20 197 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
a41ae1ad
H
198}
199
56cd5c15
IS
200static inline int mcspi_bytes_per_word(int word_len)
201{
202 if (word_len <= 8)
203 return 1;
204 else if (word_len <= 16)
205 return 2;
206 else /* word_len <= 32 */
207 return 4;
208}
209
ccdc7bf9
SO
210static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
211 int is_read, int enable)
212{
213 u32 l, rw;
214
a41ae1ad 215 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
216
217 if (is_read) /* 1 is read, 0 write */
218 rw = OMAP2_MCSPI_CHCONF_DMAR;
219 else
220 rw = OMAP2_MCSPI_CHCONF_DMAW;
221
af4e944d
S
222 if (enable)
223 l |= rw;
224 else
225 l &= ~rw;
226
a41ae1ad 227 mcspi_write_chconf0(spi, l);
ccdc7bf9
SO
228}
229
230static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
231{
faee9b05 232 struct omap2_mcspi_cs *cs = spi->controller_state;
ccdc7bf9
SO
233 u32 l;
234
faee9b05
SS
235 l = cs->chctrl0;
236 if (enable)
237 l |= OMAP2_MCSPI_CHCTRL_EN;
238 else
239 l &= ~OMAP2_MCSPI_CHCTRL_EN;
240 cs->chctrl0 = l;
241 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
4743a0f8
RT
242 /* Flash post-writes */
243 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
ccdc7bf9
SO
244}
245
ddcad7e9 246static void omap2_mcspi_set_cs(struct spi_device *spi, bool enable)
ccdc7bf9
SO
247{
248 u32 l;
249
ddcad7e9
MW
250 if (spi->controller_state) {
251 l = mcspi_cached_chconf0(spi);
af4e944d 252
ddcad7e9
MW
253 if (enable)
254 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
255 else
256 l |= OMAP2_MCSPI_CHCONF_FORCE;
257
258 mcspi_write_chconf0(spi, l);
259 }
ccdc7bf9
SO
260}
261
262static void omap2_mcspi_set_master_mode(struct spi_master *master)
263{
1bd897f8
BC
264 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
265 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
266 u32 l;
267
1bd897f8
BC
268 /*
269 * Setup when switching from (reset default) slave mode
ccdc7bf9
SO
270 * to single-channel master mode
271 */
272 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
af4e944d
S
273 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
274 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
ccdc7bf9 275 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
a41ae1ad 276
1bd897f8 277 ctx->modulctrl = l;
a41ae1ad
H
278}
279
d33f473d
IS
280static void omap2_mcspi_set_fifo(const struct spi_device *spi,
281 struct spi_transfer *t, int enable)
282{
283 struct spi_master *master = spi->master;
284 struct omap2_mcspi_cs *cs = spi->controller_state;
285 struct omap2_mcspi *mcspi;
286 unsigned int wcnt;
5db542ed 287 int max_fifo_depth, fifo_depth, bytes_per_word;
d33f473d
IS
288 u32 chconf, xferlevel;
289
290 mcspi = spi_master_get_devdata(master);
291
292 chconf = mcspi_cached_chconf0(spi);
293 if (enable) {
294 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
295 if (t->len % bytes_per_word != 0)
296 goto disable_fifo;
297
5db542ed
IS
298 if (t->rx_buf != NULL && t->tx_buf != NULL)
299 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2;
300 else
301 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH;
302
303 fifo_depth = gcd(t->len, max_fifo_depth);
d33f473d
IS
304 if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
305 goto disable_fifo;
306
307 wcnt = t->len / bytes_per_word;
308 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
309 goto disable_fifo;
310
311 xferlevel = wcnt << 16;
312 if (t->rx_buf != NULL) {
313 chconf |= OMAP2_MCSPI_CHCONF_FFER;
314 xferlevel |= (fifo_depth - 1) << 8;
5db542ed
IS
315 }
316 if (t->tx_buf != NULL) {
d33f473d
IS
317 chconf |= OMAP2_MCSPI_CHCONF_FFET;
318 xferlevel |= fifo_depth - 1;
319 }
320
321 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
322 mcspi_write_chconf0(spi, chconf);
323 mcspi->fifo_depth = fifo_depth;
324
325 return;
326 }
327
328disable_fifo:
329 if (t->rx_buf != NULL)
330 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
3d0763c0
JV
331
332 if (t->tx_buf != NULL)
d33f473d
IS
333 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
334
335 mcspi_write_chconf0(spi, chconf);
336 mcspi->fifo_depth = 0;
337}
338
a41ae1ad
H
339static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
340{
1bd897f8
BC
341 struct spi_master *spi_cntrl = mcspi->master;
342 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
343 struct omap2_mcspi_cs *cs;
a41ae1ad
H
344
345 /* McSPI: context restore */
1bd897f8
BC
346 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
347 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
a41ae1ad 348
1bd897f8 349 list_for_each_entry(cs, &ctx->cs, node)
21b2ce5e 350 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
a41ae1ad 351}
ccdc7bf9 352
2764c500
IK
353static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
354{
355 unsigned long timeout;
356
357 timeout = jiffies + msecs_to_jiffies(1000);
21b2ce5e 358 while (!(readl_relaxed(reg) & bit)) {
ff23fa3b 359 if (time_after(jiffies, timeout)) {
21b2ce5e 360 if (!(readl_relaxed(reg) & bit))
ff23fa3b
SAS
361 return -ETIMEDOUT;
362 else
363 return 0;
364 }
2764c500
IK
365 cpu_relax();
366 }
367 return 0;
368}
369
53741ed8
RK
370static void omap2_mcspi_rx_callback(void *data)
371{
372 struct spi_device *spi = data;
373 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
374 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
375
53741ed8
RK
376 /* We must disable the DMA RX request */
377 omap2_mcspi_set_dma_req(spi, 1, 0);
830379e0
FB
378
379 complete(&mcspi_dma->dma_rx_completion);
53741ed8
RK
380}
381
382static void omap2_mcspi_tx_callback(void *data)
383{
384 struct spi_device *spi = data;
385 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
386 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
387
53741ed8
RK
388 /* We must disable the DMA TX request */
389 omap2_mcspi_set_dma_req(spi, 0, 0);
830379e0
FB
390
391 complete(&mcspi_dma->dma_tx_completion);
53741ed8
RK
392}
393
d7b4394e
S
394static void omap2_mcspi_tx_dma(struct spi_device *spi,
395 struct spi_transfer *xfer,
396 struct dma_slave_config cfg)
ccdc7bf9
SO
397{
398 struct omap2_mcspi *mcspi;
ccdc7bf9 399 struct omap2_mcspi_dma *mcspi_dma;
8c7494a5 400 unsigned int count;
ccdc7bf9
SO
401
402 mcspi = spi_master_get_devdata(spi->master);
403 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
d7b4394e 404 count = xfer->len;
ccdc7bf9 405
d7b4394e 406 if (mcspi_dma->dma_tx) {
53741ed8
RK
407 struct dma_async_tx_descriptor *tx;
408 struct scatterlist sg;
409
410 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
411
412 sg_init_table(&sg, 1);
413 sg_dma_address(&sg) = xfer->tx_dma;
414 sg_dma_len(&sg) = xfer->len;
415
416 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
d7b4394e 417 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
53741ed8
RK
418 if (tx) {
419 tx->callback = omap2_mcspi_tx_callback;
420 tx->callback_param = spi;
421 dmaengine_submit(tx);
422 } else {
423 /* FIXME: fall back to PIO? */
424 }
425 }
d7b4394e
S
426 dma_async_issue_pending(mcspi_dma->dma_tx);
427 omap2_mcspi_set_dma_req(spi, 0, 1);
428
d7b4394e 429}
53741ed8 430
d7b4394e
S
431static unsigned
432omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
433 struct dma_slave_config cfg,
434 unsigned es)
435{
436 struct omap2_mcspi *mcspi;
437 struct omap2_mcspi_dma *mcspi_dma;
d33f473d 438 unsigned int count, dma_count;
d7b4394e
S
439 u32 l;
440 int elements = 0;
441 int word_len, element_count;
442 struct omap2_mcspi_cs *cs = spi->controller_state;
443 mcspi = spi_master_get_devdata(spi->master);
444 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
445 count = xfer->len;
d33f473d
IS
446 dma_count = xfer->len;
447
448 if (mcspi->fifo_depth == 0)
449 dma_count -= es;
450
d7b4394e
S
451 word_len = cs->word_len;
452 l = mcspi_cached_chconf0(spi);
53741ed8 453
d7b4394e
S
454 if (word_len <= 8)
455 element_count = count;
456 else if (word_len <= 16)
457 element_count = count >> 1;
458 else /* word_len <= 32 */
459 element_count = count >> 2;
460
461 if (mcspi_dma->dma_rx) {
53741ed8
RK
462 struct dma_async_tx_descriptor *tx;
463 struct scatterlist sg;
53741ed8
RK
464
465 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
466
d33f473d
IS
467 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
468 dma_count -= es;
53741ed8
RK
469
470 sg_init_table(&sg, 1);
471 sg_dma_address(&sg) = xfer->rx_dma;
d33f473d 472 sg_dma_len(&sg) = dma_count;
53741ed8
RK
473
474 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
d7b4394e
S
475 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
476 DMA_CTRL_ACK);
53741ed8
RK
477 if (tx) {
478 tx->callback = omap2_mcspi_rx_callback;
479 tx->callback_param = spi;
480 dmaengine_submit(tx);
481 } else {
d7b4394e 482 /* FIXME: fall back to PIO? */
2764c500 483 }
ccdc7bf9
SO
484 }
485
d7b4394e
S
486 dma_async_issue_pending(mcspi_dma->dma_rx);
487 omap2_mcspi_set_dma_req(spi, 1, 1);
4743a0f8 488
d7b4394e
S
489 wait_for_completion(&mcspi_dma->dma_rx_completion);
490 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
491 DMA_FROM_DEVICE);
d33f473d
IS
492
493 if (mcspi->fifo_depth > 0)
494 return count;
495
d7b4394e 496 omap2_mcspi_set_enable(spi, 0);
53741ed8 497
d7b4394e 498 elements = element_count - 1;
4743a0f8 499
d7b4394e
S
500 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
501 elements--;
4743a0f8 502
57c5c28d 503 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
d7b4394e 504 & OMAP2_MCSPI_CHSTAT_RXS)) {
57c5c28d
EN
505 u32 w;
506
507 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
508 if (word_len <= 8)
d7b4394e 509 ((u8 *)xfer->rx_buf)[elements++] = w;
57c5c28d 510 else if (word_len <= 16)
d7b4394e 511 ((u16 *)xfer->rx_buf)[elements++] = w;
57c5c28d 512 else /* word_len <= 32 */
d7b4394e 513 ((u32 *)xfer->rx_buf)[elements++] = w;
57c5c28d 514 } else {
56cd5c15 515 int bytes_per_word = mcspi_bytes_per_word(word_len);
a1829d2b 516 dev_err(&spi->dev, "DMA RX penultimate word empty\n");
56cd5c15 517 count -= (bytes_per_word << 1);
d7b4394e
S
518 omap2_mcspi_set_enable(spi, 1);
519 return count;
57c5c28d 520 }
ccdc7bf9 521 }
d7b4394e
S
522 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
523 & OMAP2_MCSPI_CHSTAT_RXS)) {
524 u32 w;
525
526 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
527 if (word_len <= 8)
528 ((u8 *)xfer->rx_buf)[elements] = w;
529 else if (word_len <= 16)
530 ((u16 *)xfer->rx_buf)[elements] = w;
531 else /* word_len <= 32 */
532 ((u32 *)xfer->rx_buf)[elements] = w;
533 } else {
a1829d2b 534 dev_err(&spi->dev, "DMA RX last word empty\n");
56cd5c15 535 count -= mcspi_bytes_per_word(word_len);
d7b4394e
S
536 }
537 omap2_mcspi_set_enable(spi, 1);
538 return count;
539}
540
541static unsigned
542omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
543{
544 struct omap2_mcspi *mcspi;
545 struct omap2_mcspi_cs *cs = spi->controller_state;
546 struct omap2_mcspi_dma *mcspi_dma;
547 unsigned int count;
548 u32 l;
549 u8 *rx;
550 const u8 *tx;
551 struct dma_slave_config cfg;
552 enum dma_slave_buswidth width;
553 unsigned es;
d33f473d 554 u32 burst;
e47a682a 555 void __iomem *chstat_reg;
d33f473d
IS
556 void __iomem *irqstat_reg;
557 int wait_res;
d7b4394e
S
558
559 mcspi = spi_master_get_devdata(spi->master);
560 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
561 l = mcspi_cached_chconf0(spi);
562
563
564 if (cs->word_len <= 8) {
565 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
566 es = 1;
567 } else if (cs->word_len <= 16) {
568 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
569 es = 2;
570 } else {
571 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
572 es = 4;
573 }
574
d33f473d
IS
575 count = xfer->len;
576 burst = 1;
577
578 if (mcspi->fifo_depth > 0) {
579 if (count > mcspi->fifo_depth)
580 burst = mcspi->fifo_depth / es;
581 else
582 burst = count / es;
583 }
584
d7b4394e
S
585 memset(&cfg, 0, sizeof(cfg));
586 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
587 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
588 cfg.src_addr_width = width;
589 cfg.dst_addr_width = width;
d33f473d
IS
590 cfg.src_maxburst = burst;
591 cfg.dst_maxburst = burst;
d7b4394e
S
592
593 rx = xfer->rx_buf;
594 tx = xfer->tx_buf;
595
d7b4394e
S
596 if (tx != NULL)
597 omap2_mcspi_tx_dma(spi, xfer, cfg);
598
599 if (rx != NULL)
e47a682a
S
600 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
601
602 if (tx != NULL) {
e47a682a
S
603 wait_for_completion(&mcspi_dma->dma_tx_completion);
604 dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
605 DMA_TO_DEVICE);
606
d33f473d
IS
607 if (mcspi->fifo_depth > 0) {
608 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
609
610 if (mcspi_wait_for_reg_bit(irqstat_reg,
611 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
612 dev_err(&spi->dev, "EOW timed out\n");
613
614 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
615 OMAP2_MCSPI_IRQSTATUS_EOW);
616 }
617
e47a682a
S
618 /* for TX_ONLY mode, be sure all words have shifted out */
619 if (rx == NULL) {
d33f473d
IS
620 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
621 if (mcspi->fifo_depth > 0) {
622 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
623 OMAP2_MCSPI_CHSTAT_TXFFE);
624 if (wait_res < 0)
625 dev_err(&spi->dev, "TXFFE timed out\n");
626 } else {
627 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
628 OMAP2_MCSPI_CHSTAT_TXS);
629 if (wait_res < 0)
630 dev_err(&spi->dev, "TXS timed out\n");
631 }
632 if (wait_res >= 0 &&
633 (mcspi_wait_for_reg_bit(chstat_reg,
634 OMAP2_MCSPI_CHSTAT_EOT) < 0))
e47a682a
S
635 dev_err(&spi->dev, "EOT timed out\n");
636 }
637 }
ccdc7bf9
SO
638 return count;
639}
640
ccdc7bf9
SO
641static unsigned
642omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
643{
644 struct omap2_mcspi *mcspi;
645 struct omap2_mcspi_cs *cs = spi->controller_state;
646 unsigned int count, c;
647 u32 l;
648 void __iomem *base = cs->base;
649 void __iomem *tx_reg;
650 void __iomem *rx_reg;
651 void __iomem *chstat_reg;
652 int word_len;
653
654 mcspi = spi_master_get_devdata(spi->master);
655 count = xfer->len;
656 c = count;
657 word_len = cs->word_len;
658
a41ae1ad 659 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
660
661 /* We store the pre-calculated register addresses on stack to speed
662 * up the transfer loop. */
663 tx_reg = base + OMAP2_MCSPI_TX0;
664 rx_reg = base + OMAP2_MCSPI_RX0;
665 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
666
adef658d
MJ
667 if (c < (word_len>>3))
668 return 0;
669
ccdc7bf9
SO
670 if (word_len <= 8) {
671 u8 *rx;
672 const u8 *tx;
673
674 rx = xfer->rx_buf;
675 tx = xfer->tx_buf;
676
677 do {
feed9bab 678 c -= 1;
ccdc7bf9
SO
679 if (tx != NULL) {
680 if (mcspi_wait_for_reg_bit(chstat_reg,
681 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
682 dev_err(&spi->dev, "TXS timed out\n");
683 goto out;
684 }
079a176d 685 dev_vdbg(&spi->dev, "write-%d %02x\n",
ccdc7bf9 686 word_len, *tx);
21b2ce5e 687 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
688 }
689 if (rx != NULL) {
690 if (mcspi_wait_for_reg_bit(chstat_reg,
691 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
692 dev_err(&spi->dev, "RXS timed out\n");
693 goto out;
694 }
4743a0f8
RT
695
696 if (c == 1 && tx == NULL &&
697 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
698 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 699 *rx++ = readl_relaxed(rx_reg);
079a176d 700 dev_vdbg(&spi->dev, "read-%d %02x\n",
4743a0f8 701 word_len, *(rx - 1));
4743a0f8
RT
702 if (mcspi_wait_for_reg_bit(chstat_reg,
703 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
704 dev_err(&spi->dev,
705 "RXS timed out\n");
706 goto out;
707 }
708 c = 0;
709 } else if (c == 0 && tx == NULL) {
710 omap2_mcspi_set_enable(spi, 0);
711 }
712
21b2ce5e 713 *rx++ = readl_relaxed(rx_reg);
079a176d 714 dev_vdbg(&spi->dev, "read-%d %02x\n",
ccdc7bf9 715 word_len, *(rx - 1));
ccdc7bf9 716 }
95c5c3ab 717 } while (c);
ccdc7bf9
SO
718 } else if (word_len <= 16) {
719 u16 *rx;
720 const u16 *tx;
721
722 rx = xfer->rx_buf;
723 tx = xfer->tx_buf;
724 do {
feed9bab 725 c -= 2;
ccdc7bf9
SO
726 if (tx != NULL) {
727 if (mcspi_wait_for_reg_bit(chstat_reg,
728 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
729 dev_err(&spi->dev, "TXS timed out\n");
730 goto out;
731 }
079a176d 732 dev_vdbg(&spi->dev, "write-%d %04x\n",
ccdc7bf9 733 word_len, *tx);
21b2ce5e 734 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
735 }
736 if (rx != NULL) {
737 if (mcspi_wait_for_reg_bit(chstat_reg,
738 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
739 dev_err(&spi->dev, "RXS timed out\n");
740 goto out;
741 }
4743a0f8
RT
742
743 if (c == 2 && tx == NULL &&
744 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
745 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 746 *rx++ = readl_relaxed(rx_reg);
079a176d 747 dev_vdbg(&spi->dev, "read-%d %04x\n",
4743a0f8 748 word_len, *(rx - 1));
4743a0f8
RT
749 if (mcspi_wait_for_reg_bit(chstat_reg,
750 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
751 dev_err(&spi->dev,
752 "RXS timed out\n");
753 goto out;
754 }
755 c = 0;
756 } else if (c == 0 && tx == NULL) {
757 omap2_mcspi_set_enable(spi, 0);
758 }
759
21b2ce5e 760 *rx++ = readl_relaxed(rx_reg);
079a176d 761 dev_vdbg(&spi->dev, "read-%d %04x\n",
ccdc7bf9 762 word_len, *(rx - 1));
ccdc7bf9 763 }
95c5c3ab 764 } while (c >= 2);
ccdc7bf9
SO
765 } else if (word_len <= 32) {
766 u32 *rx;
767 const u32 *tx;
768
769 rx = xfer->rx_buf;
770 tx = xfer->tx_buf;
771 do {
feed9bab 772 c -= 4;
ccdc7bf9
SO
773 if (tx != NULL) {
774 if (mcspi_wait_for_reg_bit(chstat_reg,
775 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
776 dev_err(&spi->dev, "TXS timed out\n");
777 goto out;
778 }
079a176d 779 dev_vdbg(&spi->dev, "write-%d %08x\n",
ccdc7bf9 780 word_len, *tx);
21b2ce5e 781 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
782 }
783 if (rx != NULL) {
784 if (mcspi_wait_for_reg_bit(chstat_reg,
785 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
786 dev_err(&spi->dev, "RXS timed out\n");
787 goto out;
788 }
4743a0f8
RT
789
790 if (c == 4 && tx == NULL &&
791 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
792 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 793 *rx++ = readl_relaxed(rx_reg);
079a176d 794 dev_vdbg(&spi->dev, "read-%d %08x\n",
4743a0f8 795 word_len, *(rx - 1));
4743a0f8
RT
796 if (mcspi_wait_for_reg_bit(chstat_reg,
797 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
798 dev_err(&spi->dev,
799 "RXS timed out\n");
800 goto out;
801 }
802 c = 0;
803 } else if (c == 0 && tx == NULL) {
804 omap2_mcspi_set_enable(spi, 0);
805 }
806
21b2ce5e 807 *rx++ = readl_relaxed(rx_reg);
079a176d 808 dev_vdbg(&spi->dev, "read-%d %08x\n",
ccdc7bf9 809 word_len, *(rx - 1));
ccdc7bf9 810 }
95c5c3ab 811 } while (c >= 4);
ccdc7bf9
SO
812 }
813
814 /* for TX_ONLY mode, be sure all words have shifted out */
815 if (xfer->rx_buf == NULL) {
816 if (mcspi_wait_for_reg_bit(chstat_reg,
817 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
818 dev_err(&spi->dev, "TXS timed out\n");
819 } else if (mcspi_wait_for_reg_bit(chstat_reg,
820 OMAP2_MCSPI_CHSTAT_EOT) < 0)
821 dev_err(&spi->dev, "EOT timed out\n");
e1993ed6
JW
822
823 /* disable chan to purge rx datas received in TX_ONLY transfer,
824 * otherwise these rx datas will affect the direct following
825 * RX_ONLY transfer.
826 */
827 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9
SO
828 }
829out:
4743a0f8 830 omap2_mcspi_set_enable(spi, 1);
ccdc7bf9
SO
831 return count - c;
832}
833
57d9c10d
HH
834static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
835{
836 u32 div;
837
838 for (div = 0; div < 15; div++)
839 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
840 return div;
841
842 return 15;
843}
844
ccdc7bf9
SO
845/* called only when no transfer is active to this device */
846static int omap2_mcspi_setup_transfer(struct spi_device *spi,
847 struct spi_transfer *t)
848{
849 struct omap2_mcspi_cs *cs = spi->controller_state;
850 struct omap2_mcspi *mcspi;
a41ae1ad 851 struct spi_master *spi_cntrl;
faee9b05 852 u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0;
ccdc7bf9 853 u8 word_len = spi->bits_per_word;
9bd4517d 854 u32 speed_hz = spi->max_speed_hz;
ccdc7bf9
SO
855
856 mcspi = spi_master_get_devdata(spi->master);
a41ae1ad 857 spi_cntrl = mcspi->master;
ccdc7bf9
SO
858
859 if (t != NULL && t->bits_per_word)
860 word_len = t->bits_per_word;
861
862 cs->word_len = word_len;
863
9bd4517d
SE
864 if (t && t->speed_hz)
865 speed_hz = t->speed_hz;
866
57d9c10d 867 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
faee9b05
SS
868 if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) {
869 clkd = omap2_mcspi_calc_divisor(speed_hz);
870 speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd;
871 clkg = 0;
872 } else {
873 div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz;
874 speed_hz = OMAP2_MCSPI_MAX_FREQ / div;
875 clkd = (div - 1) & 0xf;
876 extclk = (div - 1) >> 4;
877 clkg = OMAP2_MCSPI_CHCONF_CLKG;
878 }
ccdc7bf9 879
a41ae1ad 880 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
881
882 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
883 * REVISIT: this controller could support SPI_3WIRE mode.
884 */
2cd45179 885 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
0384e90b
DM
886 l &= ~OMAP2_MCSPI_CHCONF_IS;
887 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
888 l |= OMAP2_MCSPI_CHCONF_DPE0;
889 } else {
890 l |= OMAP2_MCSPI_CHCONF_IS;
891 l |= OMAP2_MCSPI_CHCONF_DPE1;
892 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
893 }
ccdc7bf9
SO
894
895 /* wordlength */
896 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
897 l |= (word_len - 1) << 7;
898
899 /* set chipselect polarity; manage with FORCE */
900 if (!(spi->mode & SPI_CS_HIGH))
901 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
902 else
903 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
904
905 /* set clock divisor */
906 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
faee9b05
SS
907 l |= clkd << 2;
908
909 /* set clock granularity */
910 l &= ~OMAP2_MCSPI_CHCONF_CLKG;
911 l |= clkg;
912 if (clkg) {
913 cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK;
914 cs->chctrl0 |= extclk << 8;
915 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
916 }
ccdc7bf9
SO
917
918 /* set SPI mode 0..3 */
919 if (spi->mode & SPI_CPOL)
920 l |= OMAP2_MCSPI_CHCONF_POL;
921 else
922 l &= ~OMAP2_MCSPI_CHCONF_POL;
923 if (spi->mode & SPI_CPHA)
924 l |= OMAP2_MCSPI_CHCONF_PHA;
925 else
926 l &= ~OMAP2_MCSPI_CHCONF_PHA;
927
a41ae1ad 928 mcspi_write_chconf0(spi, l);
ccdc7bf9 929
97ca0d6c
MG
930 cs->mode = spi->mode;
931
ccdc7bf9 932 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
faee9b05 933 speed_hz,
ccdc7bf9
SO
934 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
935 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
936
937 return 0;
938}
939
ddc5cdf1
TL
940/*
941 * Note that we currently allow DMA only if we get a channel
942 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
943 */
ccdc7bf9
SO
944static int omap2_mcspi_request_dma(struct spi_device *spi)
945{
946 struct spi_master *master = spi->master;
947 struct omap2_mcspi *mcspi;
948 struct omap2_mcspi_dma *mcspi_dma;
53741ed8
RK
949 dma_cap_mask_t mask;
950 unsigned sig;
ccdc7bf9
SO
951
952 mcspi = spi_master_get_devdata(master);
953 mcspi_dma = mcspi->dma_channels + spi->chip_select;
954
53741ed8
RK
955 init_completion(&mcspi_dma->dma_rx_completion);
956 init_completion(&mcspi_dma->dma_tx_completion);
957
958 dma_cap_zero(mask);
959 dma_cap_set(DMA_SLAVE, mask);
53741ed8 960 sig = mcspi_dma->dma_rx_sync_dev;
74f3aaad
MP
961
962 mcspi_dma->dma_rx =
963 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
964 &sig, &master->dev,
965 mcspi_dma->dma_rx_ch_name);
ddc5cdf1
TL
966 if (!mcspi_dma->dma_rx)
967 goto no_dma;
ccdc7bf9 968
53741ed8 969 sig = mcspi_dma->dma_tx_sync_dev;
74f3aaad
MP
970 mcspi_dma->dma_tx =
971 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
972 &sig, &master->dev,
973 mcspi_dma->dma_tx_ch_name);
974
53741ed8 975 if (!mcspi_dma->dma_tx) {
53741ed8
RK
976 dma_release_channel(mcspi_dma->dma_rx);
977 mcspi_dma->dma_rx = NULL;
ddc5cdf1 978 goto no_dma;
ccdc7bf9
SO
979 }
980
ccdc7bf9 981 return 0;
ddc5cdf1
TL
982
983no_dma:
984 dev_warn(&spi->dev, "not using DMA for McSPI\n");
985 return -EAGAIN;
ccdc7bf9
SO
986}
987
ccdc7bf9
SO
988static int omap2_mcspi_setup(struct spi_device *spi)
989{
990 int ret;
1bd897f8
BC
991 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
992 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
993 struct omap2_mcspi_dma *mcspi_dma;
994 struct omap2_mcspi_cs *cs = spi->controller_state;
995
ccdc7bf9
SO
996 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
997
998 if (!cs) {
10aa5a35 999 cs = kzalloc(sizeof *cs, GFP_KERNEL);
ccdc7bf9
SO
1000 if (!cs)
1001 return -ENOMEM;
1002 cs->base = mcspi->base + spi->chip_select * 0x14;
e5480b73 1003 cs->phys = mcspi->phys + spi->chip_select * 0x14;
97ca0d6c 1004 cs->mode = 0;
a41ae1ad 1005 cs->chconf0 = 0;
faee9b05 1006 cs->chctrl0 = 0;
ccdc7bf9 1007 spi->controller_state = cs;
89c05372 1008 /* Link this to context save list */
1bd897f8 1009 list_add_tail(&cs->node, &ctx->cs);
ccdc7bf9
SO
1010 }
1011
8c7494a5 1012 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
ccdc7bf9 1013 ret = omap2_mcspi_request_dma(spi);
ddc5cdf1 1014 if (ret < 0 && ret != -EAGAIN)
ccdc7bf9
SO
1015 return ret;
1016 }
1017
bc7f9bbc
MW
1018 if (gpio_is_valid(spi->cs_gpio)) {
1019 if (gpio_request(spi->cs_gpio, dev_name(&spi->dev)) == 0)
1020 gpio_direction_output(spi->cs_gpio,
1021 !(spi->mode & SPI_CS_HIGH));
1022 }
1023
034d3dc9 1024 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1025 if (ret < 0)
1026 return ret;
a41ae1ad 1027
86eeb6fe 1028 ret = omap2_mcspi_setup_transfer(spi, NULL);
034d3dc9
S
1029 pm_runtime_mark_last_busy(mcspi->dev);
1030 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1031
1032 return ret;
1033}
1034
1035static void omap2_mcspi_cleanup(struct spi_device *spi)
1036{
1037 struct omap2_mcspi *mcspi;
1038 struct omap2_mcspi_dma *mcspi_dma;
89c05372 1039 struct omap2_mcspi_cs *cs;
ccdc7bf9
SO
1040
1041 mcspi = spi_master_get_devdata(spi->master);
ccdc7bf9 1042
5e774943
SE
1043 if (spi->controller_state) {
1044 /* Unlink controller state from context save list */
1045 cs = spi->controller_state;
1046 list_del(&cs->node);
89c05372 1047
10aa5a35 1048 kfree(cs);
5e774943 1049 }
ccdc7bf9 1050
99f1a43f
SE
1051 if (spi->chip_select < spi->master->num_chipselect) {
1052 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1053
53741ed8
RK
1054 if (mcspi_dma->dma_rx) {
1055 dma_release_channel(mcspi_dma->dma_rx);
1056 mcspi_dma->dma_rx = NULL;
99f1a43f 1057 }
53741ed8
RK
1058 if (mcspi_dma->dma_tx) {
1059 dma_release_channel(mcspi_dma->dma_tx);
1060 mcspi_dma->dma_tx = NULL;
99f1a43f 1061 }
ccdc7bf9 1062 }
bc7f9bbc
MW
1063
1064 if (gpio_is_valid(spi->cs_gpio))
1065 gpio_free(spi->cs_gpio);
ccdc7bf9
SO
1066}
1067
b28cb941
MW
1068static int omap2_mcspi_work_one(struct omap2_mcspi *mcspi,
1069 struct spi_device *spi, struct spi_transfer *t)
ccdc7bf9 1070{
ccdc7bf9
SO
1071
1072 /* We only enable one channel at a time -- the one whose message is
5fda88f5 1073 * -- although this controller would gladly
ccdc7bf9
SO
1074 * arbitrate among multiple channels. This corresponds to "single
1075 * channel" master mode. As a side effect, we need to manage the
1076 * chipselect with the FORCE bit ... CS != channel enable.
1077 */
ccdc7bf9 1078
5cbc7ca9 1079 struct spi_master *master;
ddc5cdf1 1080 struct omap2_mcspi_dma *mcspi_dma;
5fda88f5
S
1081 struct omap2_mcspi_cs *cs;
1082 struct omap2_mcspi_device_config *cd;
1083 int par_override = 0;
1084 int status = 0;
1085 u32 chconf;
ccdc7bf9 1086
5cbc7ca9 1087 master = spi->master;
ddc5cdf1 1088 mcspi_dma = mcspi->dma_channels + spi->chip_select;
5fda88f5
S
1089 cs = spi->controller_state;
1090 cd = spi->controller_data;
ccdc7bf9 1091
97ca0d6c
MG
1092 /*
1093 * The slave driver could have changed spi->mode in which case
1094 * it will be different from cs->mode (the current hardware setup).
1095 * If so, set par_override (even though its not a parity issue) so
1096 * omap2_mcspi_setup_transfer will be called to configure the hardware
1097 * with the correct mode on the first iteration of the loop below.
1098 */
1099 if (spi->mode != cs->mode)
1100 par_override = 1;
1101
d33f473d 1102 omap2_mcspi_set_enable(spi, 0);
4743a0f8 1103
b28cb941
MW
1104 if (par_override ||
1105 (t->speed_hz != spi->max_speed_hz) ||
1106 (t->bits_per_word != spi->bits_per_word)) {
1107 par_override = 1;
1108 status = omap2_mcspi_setup_transfer(spi, t);
1109 if (status < 0)
1110 goto out;
1111 if (t->speed_hz == spi->max_speed_hz &&
1112 t->bits_per_word == spi->bits_per_word)
1113 par_override = 0;
1114 }
1115 if (cd && cd->cs_per_word) {
1116 chconf = mcspi->ctx.modulctrl;
1117 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1118 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1119 mcspi->ctx.modulctrl =
1120 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1121 }
4743a0f8 1122
b28cb941
MW
1123 chconf = mcspi_cached_chconf0(spi);
1124 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1125 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1126
1127 if (t->tx_buf == NULL)
1128 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1129 else if (t->rx_buf == NULL)
1130 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1131
1132 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1133 /* Turbo mode is for more than one word */
1134 if (t->len > ((cs->word_len + 7) >> 3))
1135 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1136 }
ccdc7bf9 1137
b28cb941 1138 mcspi_write_chconf0(spi, chconf);
ccdc7bf9 1139
b28cb941
MW
1140 if (t->len) {
1141 unsigned count;
5fda88f5 1142
b28cb941
MW
1143 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1144 (t->len >= DMA_MIN_BYTES))
1145 omap2_mcspi_set_fifo(spi, t, 1);
d33f473d 1146
b28cb941 1147 omap2_mcspi_set_enable(spi, 1);
d33f473d 1148
b28cb941
MW
1149 /* RX_ONLY mode needs dummy data in TX reg */
1150 if (t->tx_buf == NULL)
1151 writel_relaxed(0, cs->base
1152 + OMAP2_MCSPI_TX0);
ccdc7bf9 1153
b28cb941
MW
1154 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1155 (t->len >= DMA_MIN_BYTES))
1156 count = omap2_mcspi_txrx_dma(spi, t);
1157 else
1158 count = omap2_mcspi_txrx_pio(spi, t);
ccdc7bf9 1159
b28cb941
MW
1160 if (count != t->len) {
1161 status = -EIO;
1162 goto out;
ccdc7bf9 1163 }
b28cb941 1164 }
ccdc7bf9 1165
b28cb941 1166 omap2_mcspi_set_enable(spi, 0);
d33f473d 1167
b28cb941
MW
1168 if (mcspi->fifo_depth > 0)
1169 omap2_mcspi_set_fifo(spi, t, 0);
1170
1171out:
5fda88f5
S
1172 /* Restore defaults if they were overriden */
1173 if (par_override) {
1174 par_override = 0;
1175 status = omap2_mcspi_setup_transfer(spi, NULL);
1176 }
ccdc7bf9 1177
5cbc7ca9
MB
1178 if (cd && cd->cs_per_word) {
1179 chconf = mcspi->ctx.modulctrl;
1180 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1181 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1182 mcspi->ctx.modulctrl =
1183 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1184 }
1185
5fda88f5 1186 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9 1187
d33f473d
IS
1188 if (mcspi->fifo_depth > 0 && t)
1189 omap2_mcspi_set_fifo(spi, t, 0);
1f1a4384 1190
b28cb941 1191 return status;
ccdc7bf9
SO
1192}
1193
b28cb941
MW
1194static int omap2_mcspi_transfer_one(struct spi_master *master,
1195 struct spi_device *spi, struct spi_transfer *t)
ccdc7bf9
SO
1196{
1197 struct omap2_mcspi *mcspi;
ddc5cdf1 1198 struct omap2_mcspi_dma *mcspi_dma;
b28cb941
MW
1199 const void *tx_buf = t->tx_buf;
1200 void *rx_buf = t->rx_buf;
1201 unsigned len = t->len;
ccdc7bf9 1202
5fda88f5 1203 mcspi = spi_master_get_devdata(master);
ddc5cdf1 1204 mcspi_dma = mcspi->dma_channels + spi->chip_select;
ccdc7bf9 1205
b28cb941
MW
1206 if ((len && !(rx_buf || tx_buf))) {
1207 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
1208 t->speed_hz,
1209 len,
1210 tx_buf ? "tx" : "",
1211 rx_buf ? "rx" : "",
1212 t->bits_per_word);
1213 return -EINVAL;
1214 }
1215
1216 if (len < DMA_MIN_BYTES)
1217 goto skip_dma_map;
1218
1219 if (mcspi_dma->dma_tx && tx_buf != NULL) {
1220 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
1221 len, DMA_TO_DEVICE);
1222 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1223 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
1224 'T', len);
1225 return -EINVAL;
ccdc7bf9 1226 }
b28cb941
MW
1227 }
1228 if (mcspi_dma->dma_rx && rx_buf != NULL) {
1229 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
1230 DMA_FROM_DEVICE);
1231 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1232 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
1233 'R', len);
1234 if (tx_buf != NULL)
1235 dma_unmap_single(mcspi->dev, t->tx_dma,
1236 len, DMA_TO_DEVICE);
1237 return -EINVAL;
ccdc7bf9
SO
1238 }
1239 }
1240
b28cb941
MW
1241skip_dma_map:
1242 return omap2_mcspi_work_one(mcspi, spi, t);
ccdc7bf9
SO
1243}
1244
fd4a319b 1245static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
ccdc7bf9
SO
1246{
1247 struct spi_master *master = mcspi->master;
1bd897f8 1248 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1bd897f8 1249 int ret = 0;
ccdc7bf9 1250
034d3dc9 1251 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1252 if (ret < 0)
1253 return ret;
ddb22195 1254
39f8052d 1255 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
18dd6199 1256 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
39f8052d 1257 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
ccdc7bf9
SO
1258
1259 omap2_mcspi_set_master_mode(master);
034d3dc9
S
1260 pm_runtime_mark_last_busy(mcspi->dev);
1261 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1262 return 0;
1263}
1264
1f1a4384
G
1265static int omap_mcspi_runtime_resume(struct device *dev)
1266{
1267 struct omap2_mcspi *mcspi;
1268 struct spi_master *master;
1269
1270 master = dev_get_drvdata(dev);
1271 mcspi = spi_master_get_devdata(master);
1272 omap2_mcspi_restore_ctx(mcspi);
1273
1274 return 0;
1275}
1276
d5a80031
BC
1277static struct omap2_mcspi_platform_config omap2_pdata = {
1278 .regs_offset = 0,
1279};
1280
1281static struct omap2_mcspi_platform_config omap4_pdata = {
1282 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1283};
1284
1285static const struct of_device_id omap_mcspi_of_match[] = {
1286 {
1287 .compatible = "ti,omap2-mcspi",
1288 .data = &omap2_pdata,
1289 },
1290 {
1291 .compatible = "ti,omap4-mcspi",
1292 .data = &omap4_pdata,
1293 },
1294 { },
1295};
1296MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
ccc7baed 1297
fd4a319b 1298static int omap2_mcspi_probe(struct platform_device *pdev)
ccdc7bf9
SO
1299{
1300 struct spi_master *master;
83a01e72 1301 const struct omap2_mcspi_platform_config *pdata;
ccdc7bf9
SO
1302 struct omap2_mcspi *mcspi;
1303 struct resource *r;
1304 int status = 0, i;
d5a80031
BC
1305 u32 regs_offset = 0;
1306 static int bus_num = 1;
1307 struct device_node *node = pdev->dev.of_node;
1308 const struct of_device_id *match;
ccdc7bf9
SO
1309
1310 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1311 if (master == NULL) {
1312 dev_dbg(&pdev->dev, "master allocation failed\n");
1313 return -ENOMEM;
1314 }
1315
e7db06b5
DB
1316 /* the spi->mode bits understood by this driver: */
1317 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
24778be2 1318 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
ccdc7bf9 1319 master->setup = omap2_mcspi_setup;
f0278a1a 1320 master->auto_runtime_pm = true;
b28cb941 1321 master->transfer_one = omap2_mcspi_transfer_one;
ddcad7e9 1322 master->set_cs = omap2_mcspi_set_cs;
ccdc7bf9 1323 master->cleanup = omap2_mcspi_cleanup;
d5a80031 1324 master->dev.of_node = node;
aca0924b
AL
1325 master->max_speed_hz = OMAP2_MCSPI_MAX_FREQ;
1326 master->min_speed_hz = OMAP2_MCSPI_MAX_FREQ >> 15;
d5a80031 1327
24b5a82c 1328 platform_set_drvdata(pdev, master);
0384e90b
DM
1329
1330 mcspi = spi_master_get_devdata(master);
1331 mcspi->master = master;
1332
d5a80031
BC
1333 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1334 if (match) {
1335 u32 num_cs = 1; /* default number of chipselect */
1336 pdata = match->data;
1337
1338 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1339 master->num_chipselect = num_cs;
1340 master->bus_num = bus_num++;
2cd45179
DM
1341 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1342 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
d5a80031 1343 } else {
8074cf06 1344 pdata = dev_get_platdata(&pdev->dev);
d5a80031
BC
1345 master->num_chipselect = pdata->num_cs;
1346 if (pdev->id != -1)
1347 master->bus_num = pdev->id;
0384e90b 1348 mcspi->pin_dir = pdata->pin_dir;
d5a80031
BC
1349 }
1350 regs_offset = pdata->regs_offset;
ccdc7bf9 1351
ccdc7bf9
SO
1352 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1353 if (r == NULL) {
1354 status = -ENODEV;
39f1b565 1355 goto free_master;
ccdc7bf9 1356 }
1458d160 1357
d5a80031
BC
1358 r->start += regs_offset;
1359 r->end += regs_offset;
1458d160 1360 mcspi->phys = r->start;
ccdc7bf9 1361
b0ee5605
TR
1362 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1363 if (IS_ERR(mcspi->base)) {
1364 status = PTR_ERR(mcspi->base);
1a77b127 1365 goto free_master;
55c381e4 1366 }
ccdc7bf9 1367
1f1a4384 1368 mcspi->dev = &pdev->dev;
ccdc7bf9 1369
1bd897f8 1370 INIT_LIST_HEAD(&mcspi->ctx.cs);
ccdc7bf9 1371
a6f936db
AL
1372 mcspi->dma_channels = devm_kcalloc(&pdev->dev, master->num_chipselect,
1373 sizeof(struct omap2_mcspi_dma),
1374 GFP_KERNEL);
1375 if (mcspi->dma_channels == NULL) {
1376 status = -ENOMEM;
1a77b127 1377 goto free_master;
a6f936db 1378 }
ccdc7bf9 1379
1a5d8190 1380 for (i = 0; i < master->num_chipselect; i++) {
74f3aaad
MP
1381 char *dma_rx_ch_name = mcspi->dma_channels[i].dma_rx_ch_name;
1382 char *dma_tx_ch_name = mcspi->dma_channels[i].dma_tx_ch_name;
1a5d8190
C
1383 struct resource *dma_res;
1384
74f3aaad
MP
1385 sprintf(dma_rx_ch_name, "rx%d", i);
1386 if (!pdev->dev.of_node) {
1387 dma_res =
1388 platform_get_resource_byname(pdev,
1389 IORESOURCE_DMA,
1390 dma_rx_ch_name);
1391 if (!dma_res) {
1392 dev_dbg(&pdev->dev,
1393 "cannot get DMA RX channel\n");
1394 status = -ENODEV;
1395 break;
1396 }
1a5d8190 1397
74f3aaad
MP
1398 mcspi->dma_channels[i].dma_rx_sync_dev =
1399 dma_res->start;
1a5d8190 1400 }
74f3aaad
MP
1401 sprintf(dma_tx_ch_name, "tx%d", i);
1402 if (!pdev->dev.of_node) {
1403 dma_res =
1404 platform_get_resource_byname(pdev,
1405 IORESOURCE_DMA,
1406 dma_tx_ch_name);
1407 if (!dma_res) {
1408 dev_dbg(&pdev->dev,
1409 "cannot get DMA TX channel\n");
1410 status = -ENODEV;
1411 break;
1412 }
1a5d8190 1413
74f3aaad
MP
1414 mcspi->dma_channels[i].dma_tx_sync_dev =
1415 dma_res->start;
1416 }
ccdc7bf9
SO
1417 }
1418
39f1b565 1419 if (status < 0)
a6f936db 1420 goto free_master;
39f1b565 1421
27b5284c
S
1422 pm_runtime_use_autosuspend(&pdev->dev);
1423 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
1f1a4384
G
1424 pm_runtime_enable(&pdev->dev);
1425
142e07be
WY
1426 status = omap2_mcspi_master_setup(mcspi);
1427 if (status < 0)
39f1b565 1428 goto disable_pm;
ccdc7bf9 1429
b95e02b7 1430 status = devm_spi_register_master(&pdev->dev, master);
ccdc7bf9 1431 if (status < 0)
37a2d84a 1432 goto disable_pm;
ccdc7bf9
SO
1433
1434 return status;
1435
39f1b565 1436disable_pm:
751c925c 1437 pm_runtime_disable(&pdev->dev);
39f1b565 1438free_master:
37a2d84a 1439 spi_master_put(master);
ccdc7bf9
SO
1440 return status;
1441}
1442
fd4a319b 1443static int omap2_mcspi_remove(struct platform_device *pdev)
ccdc7bf9 1444{
a6f936db
AL
1445 struct spi_master *master = platform_get_drvdata(pdev);
1446 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
ccdc7bf9 1447
a93a2029 1448 pm_runtime_put_sync(mcspi->dev);
751c925c 1449 pm_runtime_disable(&pdev->dev);
ccdc7bf9 1450
ccdc7bf9
SO
1451 return 0;
1452}
1453
7e38c3c4
KS
1454/* work with hotplug and coldplug */
1455MODULE_ALIAS("platform:omap2_mcspi");
1456
42ce7fd6
GC
1457#ifdef CONFIG_SUSPEND
1458/*
1459 * When SPI wake up from off-mode, CS is in activate state. If it was in
1460 * unactive state when driver was suspend, then force it to unactive state at
1461 * wake up.
1462 */
1463static int omap2_mcspi_resume(struct device *dev)
1464{
1465 struct spi_master *master = dev_get_drvdata(dev);
1466 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1bd897f8
BC
1467 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1468 struct omap2_mcspi_cs *cs;
42ce7fd6 1469
034d3dc9 1470 pm_runtime_get_sync(mcspi->dev);
1bd897f8 1471 list_for_each_entry(cs, &ctx->cs, node) {
42ce7fd6 1472 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
42ce7fd6
GC
1473 /*
1474 * We need to toggle CS state for OMAP take this
1475 * change in account.
1476 */
af4e944d 1477 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1478 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
af4e944d 1479 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1480 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
42ce7fd6
GC
1481 }
1482 }
034d3dc9
S
1483 pm_runtime_mark_last_busy(mcspi->dev);
1484 pm_runtime_put_autosuspend(mcspi->dev);
42ce7fd6
GC
1485 return 0;
1486}
1487#else
1488#define omap2_mcspi_resume NULL
1489#endif
1490
1491static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1492 .resume = omap2_mcspi_resume,
1f1a4384 1493 .runtime_resume = omap_mcspi_runtime_resume,
42ce7fd6
GC
1494};
1495
ccdc7bf9
SO
1496static struct platform_driver omap2_mcspi_driver = {
1497 .driver = {
1498 .name = "omap2_mcspi",
d5a80031
BC
1499 .pm = &omap2_mcspi_pm_ops,
1500 .of_match_table = omap_mcspi_of_match,
ccdc7bf9 1501 },
7d6b6d83 1502 .probe = omap2_mcspi_probe,
fd4a319b 1503 .remove = omap2_mcspi_remove,
ccdc7bf9
SO
1504};
1505
9fdca9df 1506module_platform_driver(omap2_mcspi_driver);
ccdc7bf9 1507MODULE_LICENSE("GPL");