]> git.proxmox.com Git - mirror_qemu.git/blame - hw/m68k/q800.c
q800: add missing space after parent object in GLUEState
[mirror_qemu.git] / hw / m68k / q800.c
CommitLineData
04e7ca8d
LV
1/*
2 * QEMU Motorla 680x0 Macintosh hardware System Emulator
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a copy
5 * of this software and associated documentation files (the "Software"), to deal
6 * in the Software without restriction, including without limitation the rights
7 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
8 * copies of the Software, and to permit persons to whom the Software is
9 * furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
19 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
20 * THE SOFTWARE.
21 */
22
23#include "qemu/osdep.h"
24#include "qemu/units.h"
2c65db5e 25#include "qemu/datadir.h"
693869a6 26#include "qemu/guest-random.h"
04e7ca8d
LV
27#include "sysemu/sysemu.h"
28#include "cpu.h"
04e7ca8d 29#include "hw/boards.h"
95264861 30#include "hw/or-irq.h"
3ea74abe 31#include "hw/nmi.h"
04e7ca8d
LV
32#include "elf.h"
33#include "hw/loader.h"
34#include "ui/console.h"
04e7ca8d
LV
35#include "hw/char/escc.h"
36#include "hw/sysbus.h"
37#include "hw/scsi/esp.h"
382d71af
LV
38#include "standard-headers/asm-m68k/bootinfo.h"
39#include "standard-headers/asm-m68k/bootinfo-mac.h"
04e7ca8d
LV
40#include "bootinfo.h"
41#include "hw/misc/mac_via.h"
42#include "hw/input/adb.h"
43#include "hw/nubus/mac-nubus-bridge.h"
44#include "hw/display/macfb.h"
45#include "hw/block/swim.h"
46#include "net/net.h"
47#include "qapi/error.h"
cc37d98b 48#include "qemu/error-report.h"
04e7ca8d
LV
49#include "sysemu/qtest.h"
50#include "sysemu/runstate.h"
51#include "sysemu/reset.h"
07e39012 52#include "migration/vmstate.h"
04e7ca8d 53
e24e58e8 54#define MACROM_ADDR 0x40800000
04e7ca8d
LV
55#define MACROM_SIZE 0x00100000
56
57#define MACROM_FILENAME "MacROM.bin"
58
653901ca
LV
59#define IO_BASE 0x50000000
60#define IO_SLICE 0x00040000
61#define IO_SIZE 0x04000000
62
63#define VIA_BASE (IO_BASE + 0x00000)
64#define SONIC_PROM_BASE (IO_BASE + 0x08000)
65#define SONIC_BASE (IO_BASE + 0x0a000)
66#define SCC_BASE (IO_BASE + 0x0c020)
67#define ESP_BASE (IO_BASE + 0x10000)
68#define ESP_PDMA (IO_BASE + 0x10100)
69#define ASC_BASE (IO_BASE + 0x14000)
70#define SWIM_BASE (IO_BASE + 0x1E000)
71
408c5733
MCA
72#define SONIC_PROM_SIZE 0x1000
73
04e7ca8d
LV
74/*
75 * the video base, whereas it a Nubus address,
76 * is needed by the kernel to have early display and
77 * thus provided by the bootloader
78 */
df8abbba 79#define VIDEO_BASE 0xf9000000
04e7ca8d
LV
80
81#define MAC_CLOCK 3686418
82
5ef25141
MCA
83/*
84 * Slot 0x9 is reserved for use by the in-built framebuffer whilst only
85 * slots 0xc, 0xd and 0xe physically exist on the Quadra 800
86 */
87#define Q800_NUBUS_SLOTS_AVAILABLE (BIT(0x9) | BIT(0xc) | BIT(0xd) | \
88 BIT(0xe))
89
04e7ca8d
LV
90/*
91 * The GLUE (General Logic Unit) is an Apple custom integrated circuit chip
92 * that performs a variety of functions (RAM management, clock generation, ...).
93 * The GLUE chip receives interrupt requests from various devices,
94 * assign priority to each, and asserts one or more interrupt line to the
95 * CPU.
96 */
97
07e39012
PM
98#define TYPE_GLUE "q800-glue"
99OBJECT_DECLARE_SIMPLE_TYPE(GLUEState, GLUE)
100
101struct GLUEState {
102 SysBusDevice parent_obj;
cbba1243 103
04e7ca8d
LV
104 M68kCPU *cpu;
105 uint8_t ipr;
a85d18aa 106 uint8_t auxmode;
f7c6e12e 107 qemu_irq irqs[1];
3ea74abe 108 QEMUTimer *nmi_release;
07e39012 109};
04e7ca8d 110
91ff5e4d
MCA
111#define GLUE_IRQ_IN_VIA1 0
112#define GLUE_IRQ_IN_VIA2 1
113#define GLUE_IRQ_IN_SONIC 2
114#define GLUE_IRQ_IN_ESCC 3
3ea74abe 115#define GLUE_IRQ_IN_NMI 4
91ff5e4d 116
f7c6e12e
MCA
117#define GLUE_IRQ_NUBUS_9 0
118
c7710c1e
MCA
119/*
120 * The GLUE logic on the Quadra 800 supports 2 different IRQ routing modes
121 * controlled from the VIA1 auxmode GPIO (port B bit 6) which are documented
122 * in NetBSD as follows:
123 *
124 * A/UX mode (Linux, NetBSD, auxmode GPIO low)
125 *
126 * Level 0: Spurious: ignored
127 * Level 1: Software
128 * Level 2: VIA2 (except ethernet, sound)
129 * Level 3: Ethernet
130 * Level 4: Serial (SCC)
131 * Level 5: Sound
132 * Level 6: VIA1
133 * Level 7: NMIs: parity errors, RESET button, YANCC error
134 *
135 * Classic mode (default: used by MacOS, A/UX 3.0.1, auxmode GPIO high)
136 *
137 * Level 0: Spurious: ignored
138 * Level 1: VIA1 (clock, ADB)
139 * Level 2: VIA2 (NuBus, SCSI)
140 * Level 3:
141 * Level 4: Serial (SCC)
142 * Level 5:
143 * Level 6:
144 * Level 7: Non-maskable: parity errors, RESET button
145 *
146 * Note that despite references to A/UX mode in Linux and NetBSD, at least
147 * A/UX 3.0.1 still uses Classic mode.
148 */
149
04e7ca8d
LV
150static void GLUE_set_irq(void *opaque, int irq, int level)
151{
152 GLUEState *s = opaque;
153 int i;
154
f7c6e12e
MCA
155 if (s->auxmode) {
156 /* Classic mode */
157 switch (irq) {
c7710c1e
MCA
158 case GLUE_IRQ_IN_VIA1:
159 irq = 0;
160 break;
161
162 case GLUE_IRQ_IN_VIA2:
163 irq = 1;
164 break;
165
f7c6e12e
MCA
166 case GLUE_IRQ_IN_SONIC:
167 /* Route to VIA2 instead */
168 qemu_set_irq(s->irqs[GLUE_IRQ_NUBUS_9], level);
169 return;
c7710c1e
MCA
170
171 case GLUE_IRQ_IN_ESCC:
172 irq = 3;
173 break;
174
3ea74abe
MCA
175 case GLUE_IRQ_IN_NMI:
176 irq = 6;
177 break;
178
c7710c1e
MCA
179 default:
180 g_assert_not_reached();
f7c6e12e
MCA
181 }
182 } else {
183 /* A/UX mode */
184 switch (irq) {
185 case GLUE_IRQ_IN_VIA1:
186 irq = 5;
187 break;
188
189 case GLUE_IRQ_IN_VIA2:
190 irq = 1;
191 break;
192
193 case GLUE_IRQ_IN_SONIC:
194 irq = 2;
195 break;
196
197 case GLUE_IRQ_IN_ESCC:
198 irq = 3;
199 break;
c7710c1e 200
3ea74abe
MCA
201 case GLUE_IRQ_IN_NMI:
202 irq = 6;
203 break;
204
c7710c1e
MCA
205 default:
206 g_assert_not_reached();
f7c6e12e 207 }
91ff5e4d
MCA
208 }
209
04e7ca8d
LV
210 if (level) {
211 s->ipr |= 1 << irq;
212 } else {
213 s->ipr &= ~(1 << irq);
214 }
215
216 for (i = 7; i >= 0; i--) {
217 if ((s->ipr >> i) & 1) {
218 m68k_set_irq_level(s->cpu, i + 1, i + 25);
219 return;
220 }
221 }
222 m68k_set_irq_level(s->cpu, 0, 0);
223}
224
a85d18aa
MCA
225static void glue_auxmode_set_irq(void *opaque, int irq, int level)
226{
227 GLUEState *s = GLUE(opaque);
228
229 s->auxmode = level;
230}
231
3ea74abe
MCA
232static void glue_nmi(NMIState *n, int cpu_index, Error **errp)
233{
234 GLUEState *s = GLUE(n);
235
236 /* Hold NMI active for 100ms */
237 GLUE_set_irq(s, GLUE_IRQ_IN_NMI, 1);
238 timer_mod(s->nmi_release, qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 100);
239}
240
241static void glue_nmi_release(void *opaque)
242{
243 GLUEState *s = GLUE(opaque);
244
245 GLUE_set_irq(s, GLUE_IRQ_IN_NMI, 0);
246}
247
07e39012
PM
248static void glue_reset(DeviceState *dev)
249{
250 GLUEState *s = GLUE(dev);
251
252 s->ipr = 0;
a85d18aa 253 s->auxmode = 0;
3ea74abe
MCA
254
255 timer_del(s->nmi_release);
07e39012
PM
256}
257
258static const VMStateDescription vmstate_glue = {
259 .name = "q800-glue",
260 .version_id = 0,
261 .minimum_version_id = 0,
262 .fields = (VMStateField[]) {
263 VMSTATE_UINT8(ipr, GLUEState),
a85d18aa 264 VMSTATE_UINT8(auxmode, GLUEState),
3ea74abe 265 VMSTATE_TIMER_PTR(nmi_release, GLUEState),
07e39012
PM
266 VMSTATE_END_OF_LIST(),
267 },
268};
269
270/*
271 * If the m68k CPU implemented its inbound irq lines as GPIO lines
272 * rather than via the m68k_set_irq_level() function we would not need
273 * this cpu link property and could instead provide outbound IRQ lines
274 * that the board could wire up to the CPU.
275 */
276static Property glue_properties[] = {
277 DEFINE_PROP_LINK("cpu", GLUEState, cpu, TYPE_M68K_CPU, M68kCPU *),
278 DEFINE_PROP_END_OF_LIST(),
279};
280
3ea74abe
MCA
281static void glue_finalize(Object *obj)
282{
283 GLUEState *s = GLUE(obj);
284
285 timer_free(s->nmi_release);
286}
287
07e39012
PM
288static void glue_init(Object *obj)
289{
290 DeviceState *dev = DEVICE(obj);
f7c6e12e 291 GLUEState *s = GLUE(dev);
07e39012
PM
292
293 qdev_init_gpio_in(dev, GLUE_set_irq, 8);
a85d18aa 294 qdev_init_gpio_in_named(dev, glue_auxmode_set_irq, "auxmode", 1);
f7c6e12e
MCA
295
296 qdev_init_gpio_out(dev, s->irqs, 1);
3ea74abe
MCA
297
298 /* NMI release timer */
299 s->nmi_release = timer_new_ms(QEMU_CLOCK_VIRTUAL, glue_nmi_release, s);
07e39012
PM
300}
301
302static void glue_class_init(ObjectClass *klass, void *data)
303{
304 DeviceClass *dc = DEVICE_CLASS(klass);
3ea74abe 305 NMIClass *nc = NMI_CLASS(klass);
07e39012
PM
306
307 dc->vmsd = &vmstate_glue;
308 dc->reset = glue_reset;
309 device_class_set_props(dc, glue_properties);
3ea74abe 310 nc->nmi_monitor_handler = glue_nmi;
07e39012
PM
311}
312
313static const TypeInfo glue_info = {
314 .name = TYPE_GLUE,
315 .parent = TYPE_SYS_BUS_DEVICE,
316 .instance_size = sizeof(GLUEState),
317 .instance_init = glue_init,
3ea74abe 318 .instance_finalize = glue_finalize,
07e39012 319 .class_init = glue_class_init,
3ea74abe
MCA
320 .interfaces = (InterfaceInfo[]) {
321 { TYPE_NMI },
322 { }
323 },
07e39012
PM
324};
325
04e7ca8d
LV
326static void main_cpu_reset(void *opaque)
327{
fbbbe7eb 328 M68kCPU *cpu = opaque;
04e7ca8d
LV
329 CPUState *cs = CPU(cpu);
330
331 cpu_reset(cs);
332 cpu->env.aregs[7] = ldl_phys(cs->as, 0);
333 cpu->env.pc = ldl_phys(cs->as, 4);
334}
335
fbbbe7eb
JD
336static void rerandomize_rng_seed(void *opaque)
337{
338 struct bi_record *rng_seed = opaque;
339 qemu_guest_getrandom_nofail((void *)rng_seed->data + 2,
340 be16_to_cpu(*(uint16_t *)rng_seed->data));
341}
342
e24e58e8
JD
343static uint8_t fake_mac_rom[] = {
344 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
345
346 /* offset: 0xa - mac_reset */
347
348 /* via2[vDirB] |= VIA2B_vPower */
349 0x20, 0x7C, 0x50, 0xF0, 0x24, 0x00, /* moveal VIA2_BASE+vDirB,%a0 */
350 0x10, 0x10, /* moveb %a0@,%d0 */
351 0x00, 0x00, 0x00, 0x04, /* orib #4,%d0 */
352 0x10, 0x80, /* moveb %d0,%a0@ */
353
354 /* via2[vBufB] &= ~VIA2B_vPower */
355 0x20, 0x7C, 0x50, 0xF0, 0x20, 0x00, /* moveal VIA2_BASE+vBufB,%a0 */
356 0x10, 0x10, /* moveb %a0@,%d0 */
357 0x02, 0x00, 0xFF, 0xFB, /* andib #-5,%d0 */
358 0x10, 0x80, /* moveb %d0,%a0@ */
359
360 /* while (true) ; */
361 0x60, 0xFE /* bras [self] */
362};
363
04e7ca8d
LV
364static void q800_init(MachineState *machine)
365{
366 M68kCPU *cpu = NULL;
367 int linux_boot;
368 int32_t kernel_size;
369 uint64_t elf_entry;
370 char *filename;
371 int bios_size;
372 ram_addr_t initrd_base;
373 int32_t initrd_size;
374 MemoryRegion *rom;
653901ca 375 MemoryRegion *io;
408c5733
MCA
376 MemoryRegion *dp8393x_prom = g_new(MemoryRegion, 1);
377 uint8_t *prom;
653901ca 378 const int io_slice_nb = (IO_SIZE / IO_SLICE) - 1;
408c5733 379 int i, checksum;
df8abbba 380 MacFbMode *macfb_mode;
04e7ca8d
LV
381 ram_addr_t ram_size = machine->ram_size;
382 const char *kernel_filename = machine->kernel_filename;
383 const char *initrd_filename = machine->initrd_filename;
384 const char *kernel_cmdline = machine->kernel_cmdline;
1684273c 385 const char *bios_name = machine->firmware ?: MACROM_FILENAME;
04e7ca8d
LV
386 hwaddr parameters_base;
387 CPUState *cs;
388 DeviceState *dev;
02a68a3e 389 DeviceState *via1_dev, *via2_dev;
95264861 390 DeviceState *escc_orgate;
04e7ca8d
LV
391 SysBusESPState *sysbus_esp;
392 ESPState *esp;
393 SysBusDevice *sysbus;
394 BusState *adb_bus;
395 NubusBus *nubus;
07e39012 396 DeviceState *glue;
eb064db9 397 DriveInfo *dinfo;
693869a6 398 uint8_t rng_seed[32];
04e7ca8d
LV
399
400 linux_boot = (kernel_filename != NULL);
401
402 if (ram_size > 1 * GiB) {
403 error_report("Too much memory for this machine: %" PRId64 " MiB, "
404 "maximum 1024 MiB", ram_size / MiB);
405 exit(1);
406 }
407
408 /* init CPUs */
409 cpu = M68K_CPU(cpu_create(machine->cpu_type));
fbbbe7eb 410 qemu_register_reset(main_cpu_reset, cpu);
04e7ca8d 411
653901ca 412 /* RAM */
8591a179 413 memory_region_add_subregion(get_system_memory(), 0, machine->ram);
04e7ca8d 414
653901ca
LV
415 /*
416 * Memory from IO_BASE to IO_BASE + IO_SLICE is repeated
417 * from IO_BASE + IO_SLICE to IO_BASE + IO_SIZE
418 */
419 io = g_new(MemoryRegion, io_slice_nb);
420 for (i = 0; i < io_slice_nb; i++) {
421 char *name = g_strdup_printf("mac_m68k.io[%d]", i + 1);
422
423 memory_region_init_alias(&io[i], NULL, name, get_system_memory(),
424 IO_BASE, IO_SLICE);
425 memory_region_add_subregion(get_system_memory(),
426 IO_BASE + (i + 1) * IO_SLICE, &io[i]);
427 g_free(name);
428 }
429
04e7ca8d 430 /* IRQ Glue */
07e39012
PM
431 glue = qdev_new(TYPE_GLUE);
432 object_property_set_link(OBJECT(glue), "cpu", OBJECT(cpu), &error_abort);
433 sysbus_realize_and_unref(SYS_BUS_DEVICE(glue), &error_fatal);
04e7ca8d 434
02a68a3e
MCA
435 /* VIA 1 */
436 via1_dev = qdev_new(TYPE_MOS6522_Q800_VIA1);
eb064db9
LV
437 dinfo = drive_get(IF_MTD, 0, 0);
438 if (dinfo) {
02a68a3e 439 qdev_prop_set_drive(via1_dev, "drive", blk_by_legacy_dinfo(dinfo));
eb064db9 440 }
02a68a3e 441 sysbus = SYS_BUS_DEVICE(via1_dev);
3c6ef471 442 sysbus_realize_and_unref(sysbus, &error_fatal);
02a68a3e 443 sysbus_mmio_map(sysbus, 1, VIA_BASE);
91ff5e4d 444 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(glue, GLUE_IRQ_IN_VIA1));
a85d18aa
MCA
445 /* A/UX mode */
446 qdev_connect_gpio_out(via1_dev, 0,
447 qdev_get_gpio_in_named(glue, "auxmode", 0));
02a68a3e
MCA
448
449 adb_bus = qdev_get_child_bus(via1_dev, "adb.0");
3e80f690
MA
450 dev = qdev_new(TYPE_ADB_KEYBOARD);
451 qdev_realize_and_unref(dev, adb_bus, &error_fatal);
452 dev = qdev_new(TYPE_ADB_MOUSE);
453 qdev_realize_and_unref(dev, adb_bus, &error_fatal);
04e7ca8d 454
02a68a3e
MCA
455 /* VIA 2 */
456 via2_dev = qdev_new(TYPE_MOS6522_Q800_VIA2);
457 sysbus = SYS_BUS_DEVICE(via2_dev);
458 sysbus_realize_and_unref(sysbus, &error_fatal);
459 sysbus_mmio_map(sysbus, 1, VIA_BASE + VIA_SIZE);
91ff5e4d 460 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(glue, GLUE_IRQ_IN_VIA2));
02a68a3e 461
04e7ca8d
LV
462 /* MACSONIC */
463
464 if (nb_nics > 1) {
465 error_report("q800 can only have one ethernet interface");
466 exit(1);
467 }
468
469 qemu_check_nic_model(&nd_table[0], "dp83932");
470
471 /*
472 * MacSonic driver needs an Apple MAC address
473 * Valid prefix are:
474 * 00:05:02 Apple
475 * 00:80:19 Dayna Communications, Inc.
476 * 00:A0:40 Apple
477 * 08:00:07 Apple
478 * (Q800 use the last one)
479 */
480 nd_table[0].macaddr.a[0] = 0x08;
481 nd_table[0].macaddr.a[1] = 0x00;
482 nd_table[0].macaddr.a[2] = 0x07;
483
3e80f690 484 dev = qdev_new("dp8393x");
04e7ca8d
LV
485 qdev_set_nic_properties(dev, &nd_table[0]);
486 qdev_prop_set_uint8(dev, "it_shift", 2);
487 qdev_prop_set_bit(dev, "big_endian", true);
5325cc34
MA
488 object_property_set_link(OBJECT(dev), "dma_mr",
489 OBJECT(get_system_memory()), &error_abort);
04e7ca8d 490 sysbus = SYS_BUS_DEVICE(dev);
3c6ef471 491 sysbus_realize_and_unref(sysbus, &error_fatal);
04e7ca8d 492 sysbus_mmio_map(sysbus, 0, SONIC_BASE);
91ff5e4d 493 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(glue, GLUE_IRQ_IN_SONIC));
04e7ca8d 494
408c5733
MCA
495 memory_region_init_rom(dp8393x_prom, NULL, "dp8393x-q800.prom",
496 SONIC_PROM_SIZE, &error_fatal);
497 memory_region_add_subregion(get_system_memory(), SONIC_PROM_BASE,
498 dp8393x_prom);
499
500 /* Add MAC address with valid checksum to PROM */
501 prom = memory_region_get_ram_ptr(dp8393x_prom);
502 checksum = 0;
503 for (i = 0; i < 6; i++) {
2f0e10a4 504 prom[i] = revbit8(nd_table[0].macaddr.a[i]);
846feac2 505 checksum ^= prom[i];
408c5733
MCA
506 }
507 prom[7] = 0xff - checksum;
508
04e7ca8d
LV
509 /* SCC */
510
3e80f690 511 dev = qdev_new(TYPE_ESCC);
04e7ca8d
LV
512 qdev_prop_set_uint32(dev, "disabled", 0);
513 qdev_prop_set_uint32(dev, "frequency", MAC_CLOCK);
514 qdev_prop_set_uint32(dev, "it_shift", 1);
515 qdev_prop_set_bit(dev, "bit_swap", true);
516 qdev_prop_set_chr(dev, "chrA", serial_hd(0));
517 qdev_prop_set_chr(dev, "chrB", serial_hd(1));
518 qdev_prop_set_uint32(dev, "chnBtype", 0);
519 qdev_prop_set_uint32(dev, "chnAtype", 0);
04e7ca8d 520 sysbus = SYS_BUS_DEVICE(dev);
3c6ef471 521 sysbus_realize_and_unref(sysbus, &error_fatal);
95264861
PM
522
523 /* Logically OR both its IRQs together */
524 escc_orgate = DEVICE(object_new(TYPE_OR_IRQ));
525 object_property_set_int(OBJECT(escc_orgate), "num-lines", 2, &error_fatal);
526 qdev_realize_and_unref(escc_orgate, NULL, &error_fatal);
527 sysbus_connect_irq(sysbus, 0, qdev_get_gpio_in(escc_orgate, 0));
528 sysbus_connect_irq(sysbus, 1, qdev_get_gpio_in(escc_orgate, 1));
7d5b0d68 529 qdev_connect_gpio_out(escc_orgate, 0,
91ff5e4d 530 qdev_get_gpio_in(glue, GLUE_IRQ_IN_ESCC));
04e7ca8d
LV
531 sysbus_mmio_map(sysbus, 0, SCC_BASE);
532
533 /* SCSI */
534
84fbefed
MCA
535 dev = qdev_new(TYPE_SYSBUS_ESP);
536 sysbus_esp = SYSBUS_ESP(dev);
04e7ca8d
LV
537 esp = &sysbus_esp->esp;
538 esp->dma_memory_read = NULL;
539 esp->dma_memory_write = NULL;
540 esp->dma_opaque = NULL;
541 sysbus_esp->it_shift = 4;
542 esp->dma_enabled = 1;
04e7ca8d
LV
543
544 sysbus = SYS_BUS_DEVICE(dev);
3c6ef471 545 sysbus_realize_and_unref(sysbus, &error_fatal);
b793b4ef
MCA
546 /* SCSI and SCSI data IRQs are negative edge triggered */
547 sysbus_connect_irq(sysbus, 0, qemu_irq_invert(qdev_get_gpio_in(via2_dev,
548 VIA2_IRQ_SCSI_BIT)));
549 sysbus_connect_irq(sysbus, 1, qemu_irq_invert(qdev_get_gpio_in(via2_dev,
550 VIA2_IRQ_SCSI_DATA_BIT)));
04e7ca8d
LV
551 sysbus_mmio_map(sysbus, 0, ESP_BASE);
552 sysbus_mmio_map(sysbus, 1, ESP_PDMA);
553
554 scsi_bus_legacy_handle_cmdline(&esp->bus);
555
556 /* SWIM floppy controller */
557
3e80f690 558 dev = qdev_new(TYPE_SWIM);
3c6ef471 559 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
04e7ca8d
LV
560 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, SWIM_BASE);
561
562 /* NuBus */
563
3e80f690 564 dev = qdev_new(TYPE_MAC_NUBUS_BRIDGE);
5ef25141
MCA
565 qdev_prop_set_uint32(dev, "slot-available-mask",
566 Q800_NUBUS_SLOTS_AVAILABLE);
3c6ef471 567 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
62437f90
MCA
568 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0,
569 MAC_NUBUS_FIRST_SLOT * NUBUS_SUPER_SLOT_SIZE);
570 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, NUBUS_SLOT_BASE +
571 MAC_NUBUS_FIRST_SLOT * NUBUS_SLOT_SIZE);
efd0c37e
MCA
572 qdev_connect_gpio_out(dev, 9,
573 qdev_get_gpio_in_named(via2_dev, "nubus-irq",
574 VIA2_NUBUS_IRQ_INTVIDEO));
575 for (i = 1; i < VIA2_NUBUS_IRQ_NB; i++) {
b297843e
MCA
576 qdev_connect_gpio_out(dev, 9 + i,
577 qdev_get_gpio_in_named(via2_dev, "nubus-irq",
578 VIA2_NUBUS_IRQ_9 + i));
579 }
580
f7c6e12e
MCA
581 /*
582 * Since the framebuffer in slot 0x9 uses a separate IRQ, wire the unused
583 * IRQ via GLUE for use by SONIC Ethernet in classic mode
584 */
585 qdev_connect_gpio_out(glue, GLUE_IRQ_NUBUS_9,
586 qdev_get_gpio_in_named(via2_dev, "nubus-irq",
587 VIA2_NUBUS_IRQ_9));
588
d585d89d 589 nubus = &NUBUS_BRIDGE(dev)->bus;
04e7ca8d
LV
590
591 /* framebuffer in nubus slot #9 */
592
3e80f690 593 dev = qdev_new(TYPE_NUBUS_MACFB);
efd0c37e 594 qdev_prop_set_uint32(dev, "slot", 9);
04e7ca8d
LV
595 qdev_prop_set_uint32(dev, "width", graphic_width);
596 qdev_prop_set_uint32(dev, "height", graphic_height);
597 qdev_prop_set_uint8(dev, "depth", graphic_depth);
a56c12fb 598 if (graphic_width == 1152 && graphic_height == 870) {
4317c518
MCA
599 qdev_prop_set_uint8(dev, "display", MACFB_DISPLAY_APPLE_21_COLOR);
600 } else {
601 qdev_prop_set_uint8(dev, "display", MACFB_DISPLAY_VGA);
602 }
3e80f690 603 qdev_realize_and_unref(dev, BUS(nubus), &error_fatal);
04e7ca8d 604
df8abbba
MCA
605 macfb_mode = (NUBUS_MACFB(dev)->macfb).mode;
606
04e7ca8d
LV
607 cs = CPU(cpu);
608 if (linux_boot) {
609 uint64_t high;
281ac13e
JD
610 void *param_blob, *param_ptr, *param_rng_seed;
611
612 if (kernel_cmdline) {
613 param_blob = g_malloc(strlen(kernel_cmdline) + 1024);
614 } else {
615 param_blob = g_malloc(1024);
616 }
617
04e7ca8d 618 kernel_size = load_elf(kernel_filename, NULL, NULL, NULL,
6cdda0ff 619 &elf_entry, NULL, &high, NULL, 1,
04e7ca8d
LV
620 EM_68K, 0, 0);
621 if (kernel_size < 0) {
622 error_report("could not load kernel '%s'", kernel_filename);
623 exit(1);
624 }
625 stl_phys(cs->as, 4, elf_entry); /* reset initial PC */
626 parameters_base = (high + 1) & ~1;
281ac13e
JD
627 param_ptr = param_blob;
628
629 BOOTINFO1(param_ptr, BI_MACHTYPE, MACH_MAC);
630 BOOTINFO1(param_ptr, BI_FPUTYPE, FPU_68040);
631 BOOTINFO1(param_ptr, BI_MMUTYPE, MMU_68040);
632 BOOTINFO1(param_ptr, BI_CPUTYPE, CPU_68040);
633 BOOTINFO1(param_ptr, BI_MAC_CPUID, CPUB_68040);
634 BOOTINFO1(param_ptr, BI_MAC_MODEL, MAC_MODEL_Q800);
635 BOOTINFO1(param_ptr,
04e7ca8d 636 BI_MAC_MEMSIZE, ram_size >> 20); /* in MB */
281ac13e
JD
637 BOOTINFO2(param_ptr, BI_MEMCHUNK, 0, ram_size);
638 BOOTINFO1(param_ptr, BI_MAC_VADDR,
df8abbba 639 VIDEO_BASE + macfb_mode->offset);
281ac13e
JD
640 BOOTINFO1(param_ptr, BI_MAC_VDEPTH, graphic_depth);
641 BOOTINFO1(param_ptr, BI_MAC_VDIM,
04e7ca8d 642 (graphic_height << 16) | graphic_width);
281ac13e
JD
643 BOOTINFO1(param_ptr, BI_MAC_VROW, macfb_mode->stride);
644 BOOTINFO1(param_ptr, BI_MAC_SCCBASE, SCC_BASE);
04e7ca8d 645
e24e58e8
JD
646 rom = g_malloc(sizeof(*rom));
647 memory_region_init_ram_ptr(rom, NULL, "m68k_fake_mac.rom",
648 sizeof(fake_mac_rom), fake_mac_rom);
649 memory_region_set_readonly(rom, true);
650 memory_region_add_subregion(get_system_memory(), MACROM_ADDR, rom);
651
04e7ca8d 652 if (kernel_cmdline) {
281ac13e 653 BOOTINFOSTR(param_ptr, BI_COMMAND_LINE,
04e7ca8d
LV
654 kernel_cmdline);
655 }
656
693869a6 657 /* Pass seed to RNG. */
281ac13e 658 param_rng_seed = param_ptr;
693869a6 659 qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
281ac13e 660 BOOTINFODATA(param_ptr, BI_RNG_SEED,
693869a6
JD
661 rng_seed, sizeof(rng_seed));
662
04e7ca8d
LV
663 /* load initrd */
664 if (initrd_filename) {
665 initrd_size = get_image_size(initrd_filename);
666 if (initrd_size < 0) {
667 error_report("could not load initial ram disk '%s'",
668 initrd_filename);
669 exit(1);
670 }
671
672 initrd_base = (ram_size - initrd_size) & TARGET_PAGE_MASK;
673 load_image_targphys(initrd_filename, initrd_base,
674 ram_size - initrd_base);
281ac13e 675 BOOTINFO2(param_ptr, BI_RAMDISK, initrd_base,
04e7ca8d
LV
676 initrd_size);
677 } else {
678 initrd_base = 0;
679 initrd_size = 0;
680 }
281ac13e
JD
681 BOOTINFO0(param_ptr, BI_LAST);
682 rom_add_blob_fixed_as("bootinfo", param_blob, param_ptr - param_blob,
683 parameters_base, cs->as);
fbbbe7eb
JD
684 qemu_register_reset_nosnapshotload(rerandomize_rng_seed,
685 rom_ptr_for_as(cs->as, parameters_base,
686 param_ptr - param_blob) +
687 (param_rng_seed - param_blob));
281ac13e 688 g_free(param_blob);
04e7ca8d
LV
689 } else {
690 uint8_t *ptr;
691 /* allocate and load BIOS */
692 rom = g_malloc(sizeof(*rom));
9400f343 693 memory_region_init_rom(rom, NULL, "m68k_mac.rom", MACROM_SIZE,
04e7ca8d 694 &error_abort);
04e7ca8d 695 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
04e7ca8d
LV
696 memory_region_add_subregion(get_system_memory(), MACROM_ADDR, rom);
697
698 /* Load MacROM binary */
699 if (filename) {
700 bios_size = load_image_targphys(filename, MACROM_ADDR, MACROM_SIZE);
701 g_free(filename);
702 } else {
703 bios_size = -1;
704 }
705
706 /* Remove qtest_enabled() check once firmware files are in the tree */
707 if (!qtest_enabled()) {
0969e00b 708 if (bios_size <= 0 || bios_size > MACROM_SIZE) {
04e7ca8d
LV
709 error_report("could not load MacROM '%s'", bios_name);
710 exit(1);
711 }
712
0969e00b
LV
713 ptr = rom_ptr(MACROM_ADDR, bios_size);
714 assert(ptr != NULL);
04e7ca8d
LV
715 stl_phys(cs->as, 0, ldl_p(ptr)); /* reset initial SP */
716 stl_phys(cs->as, 4,
717 MACROM_ADDR + ldl_p(ptr + 4)); /* reset initial PC */
718 }
719 }
720}
721
f3582410 722static GlobalProperty hw_compat_q800[] = {
26fcbf00 723 { "scsi-hd", "quirk_mode_page_vendor_specific_apple", "on" },
0fc37ada
MCA
724 { "scsi-hd", "vendor", " SEAGATE" },
725 { "scsi-hd", "product", " ST225N" },
726 { "scsi-hd", "ver", "1.0 " },
26fcbf00
MCA
727 { "scsi-cd", "quirk_mode_page_apple_vendor", "on" },
728 { "scsi-cd", "quirk_mode_sense_rom_use_dbd", "on" },
729 { "scsi-cd", "quirk_mode_page_vendor_specific_apple", "on" },
730 { "scsi-cd", "quirk_mode_page_truncated", "on" },
74518fb6
MCA
731 { "scsi-cd", "vendor", "MATSHITA" },
732 { "scsi-cd", "product", "CD-ROM CR-8005" },
733 { "scsi-cd", "ver", "1.0k" },
f3582410
MCA
734};
735static const size_t hw_compat_q800_len = G_N_ELEMENTS(hw_compat_q800);
736
04e7ca8d
LV
737static void q800_machine_class_init(ObjectClass *oc, void *data)
738{
739 MachineClass *mc = MACHINE_CLASS(oc);
740 mc->desc = "Macintosh Quadra 800";
741 mc->init = q800_init;
742 mc->default_cpu_type = M68K_CPU_TYPE_NAME("m68040");
743 mc->max_cpus = 1;
04e7ca8d 744 mc->block_default_type = IF_SCSI;
8591a179 745 mc->default_ram_id = "m68k_mac.ram";
f3582410 746 compat_props_add(mc->compat_props, hw_compat_q800, hw_compat_q800_len);
04e7ca8d
LV
747}
748
749static const TypeInfo q800_machine_typeinfo = {
750 .name = MACHINE_TYPE_NAME("q800"),
751 .parent = TYPE_MACHINE,
752 .class_init = q800_machine_class_init,
753};
754
755static void q800_machine_register_types(void)
756{
757 type_register_static(&q800_machine_typeinfo);
07e39012 758 type_register_static(&glue_info);
04e7ca8d
LV
759}
760
761type_init(q800_machine_register_types)