]> git.proxmox.com Git - qemu.git/blame - hw/omap.h
hw/omap2.c : separate sdrc (sdram controller)
[qemu.git] / hw / omap.h
CommitLineData
c3d2689d
AZ
1/*
2 * Texas Instruments OMAP processors.
3 *
b4e3104b 4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
c3d2689d
AZ
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
827df9f3
AZ
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
c3d2689d
AZ
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
fad6cb1a 16 * You should have received a copy of the GNU General Public License along
8167ee88 17 * with this program; if not, see <http://www.gnu.org/licenses/>.
c3d2689d
AZ
18 */
19#ifndef hw_omap_h
20# define hw_omap_h "omap.h"
21
22# define OMAP_EMIFS_BASE 0x00000000
827df9f3 23# define OMAP2_Q0_BASE 0x00000000
c3d2689d
AZ
24# define OMAP_CS0_BASE 0x00000000
25# define OMAP_CS1_BASE 0x04000000
26# define OMAP_CS2_BASE 0x08000000
27# define OMAP_CS3_BASE 0x0c000000
28# define OMAP_EMIFF_BASE 0x10000000
29# define OMAP_IMIF_BASE 0x20000000
30# define OMAP_LOCALBUS_BASE 0x30000000
827df9f3
AZ
31# define OMAP2_Q1_BASE 0x40000000
32# define OMAP2_L4_BASE 0x48000000
33# define OMAP2_SRAM_BASE 0x40200000
34# define OMAP2_L3_BASE 0x68000000
35# define OMAP2_Q2_BASE 0x80000000
36# define OMAP2_Q3_BASE 0xc0000000
c3d2689d
AZ
37# define OMAP_MPUI_BASE 0xe1000000
38
39# define OMAP730_SRAM_SIZE 0x00032000
40# define OMAP15XX_SRAM_SIZE 0x00030000
41# define OMAP16XX_SRAM_SIZE 0x00004000
42# define OMAP1611_SRAM_SIZE 0x0003e800
827df9f3
AZ
43# define OMAP242X_SRAM_SIZE 0x000a0000
44# define OMAP243X_SRAM_SIZE 0x00010000
c3d2689d
AZ
45# define OMAP_CS0_SIZE 0x04000000
46# define OMAP_CS1_SIZE 0x04000000
47# define OMAP_CS2_SIZE 0x04000000
48# define OMAP_CS3_SIZE 0x04000000
49
827df9f3 50/* omap_clk.c */
c3d2689d
AZ
51struct omap_mpu_state_s;
52typedef struct clk *omap_clk;
53omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
54void omap_clk_init(struct omap_mpu_state_s *mpu);
55void omap_clk_adduser(struct clk *clk, qemu_irq user);
56void omap_clk_get(omap_clk clk);
57void omap_clk_put(omap_clk clk);
58void omap_clk_onoff(omap_clk clk, int on);
59void omap_clk_canidle(omap_clk clk, int can);
60void omap_clk_setrate(omap_clk clk, int divide, int multiply);
61int64_t omap_clk_getrate(omap_clk clk);
62void omap_clk_reparent(omap_clk clk, omap_clk parent);
63
b4e3104b 64/* omap[123].c */
827df9f3 65struct omap_l4_s;
c227f099 66struct omap_l4_s *omap_l4_init(target_phys_addr_t base, int ta_num);
827df9f3
AZ
67
68struct omap_target_agent_s;
69struct omap_target_agent_s *omap_l4ta_get(struct omap_l4_s *bus, int cs);
c227f099 70target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
827df9f3 71 int iotype);
c66fb5bc 72# define l4_register_io_memory cpu_register_io_memory
827df9f3 73
c3d2689d 74struct omap_intr_handler_s;
c227f099 75struct omap_intr_handler_s *omap_inth_init(target_phys_addr_t base,
827df9f3 76 unsigned long size, unsigned char nbanks, qemu_irq **pins,
106627d0 77 qemu_irq parent_irq, qemu_irq parent_fiq, omap_clk clk);
c227f099 78struct omap_intr_handler_s *omap2_inth_init(target_phys_addr_t base,
827df9f3
AZ
79 int size, int nbanks, qemu_irq **pins,
80 qemu_irq parent_irq, qemu_irq parent_fiq,
81 omap_clk fclk, omap_clk iclk);
82void omap_inth_reset(struct omap_intr_handler_s *s);
83
84struct omap_prcm_s;
85struct omap_prcm_s *omap_prcm_init(struct omap_target_agent_s *ta,
86 qemu_irq mpu_int, qemu_irq dsp_int, qemu_irq iva_int,
87 struct omap_mpu_state_s *mpu);
88
89struct omap_sysctl_s;
90struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
91 omap_clk iclk, struct omap_mpu_state_s *mpu);
92
0bf43016 93/* OMAP2 SDRAM controller */
827df9f3 94struct omap_sdrc_s;
c227f099 95struct omap_sdrc_s *omap_sdrc_init(target_phys_addr_t base);
0bf43016 96void omap_sdrc_reset(struct omap_sdrc_s *s);
827df9f3 97
f3354b0e 98/* OMAP2 general purpose memory controller */
827df9f3 99struct omap_gpmc_s;
c227f099 100struct omap_gpmc_s *omap_gpmc_init(target_phys_addr_t base, qemu_irq irq);
f3354b0e 101void omap_gpmc_reset(struct omap_gpmc_s *s);
827df9f3 102void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, int iomemtype,
c227f099 103 void (*base_upd)(void *opaque, target_phys_addr_t new),
827df9f3 104 void (*unmap)(void *opaque), void *opaque);
29885477 105
c3d2689d
AZ
106/*
107 * Common IRQ numbers for level 1 interrupt handler
108 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
109 */
110# define OMAP_INT_CAMERA 1
111# define OMAP_INT_FIQ 3
112# define OMAP_INT_RTDX 6
113# define OMAP_INT_DSP_MMU_ABORT 7
114# define OMAP_INT_HOST 8
115# define OMAP_INT_ABORT 9
116# define OMAP_INT_BRIDGE_PRIV 13
117# define OMAP_INT_GPIO_BANK1 14
118# define OMAP_INT_UART3 15
119# define OMAP_INT_TIMER3 16
120# define OMAP_INT_DMA_CH0_6 19
121# define OMAP_INT_DMA_CH1_7 20
122# define OMAP_INT_DMA_CH2_8 21
123# define OMAP_INT_DMA_CH3 22
124# define OMAP_INT_DMA_CH4 23
125# define OMAP_INT_DMA_CH5 24
126# define OMAP_INT_DMA_LCD 25
127# define OMAP_INT_TIMER1 26
128# define OMAP_INT_WD_TIMER 27
129# define OMAP_INT_BRIDGE_PUB 28
130# define OMAP_INT_TIMER2 30
131# define OMAP_INT_LCD_CTRL 31
132
133/*
134 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
135 */
136# define OMAP_INT_15XX_IH2_IRQ 0
137# define OMAP_INT_15XX_LB_MMU 17
138# define OMAP_INT_15XX_LOCAL_BUS 29
139
140/*
141 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
142 */
143# define OMAP_INT_1510_SPI_TX 4
144# define OMAP_INT_1510_SPI_RX 5
145# define OMAP_INT_1510_DSP_MAILBOX1 10
146# define OMAP_INT_1510_DSP_MAILBOX2 11
147
148/*
149 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
150 */
151# define OMAP_INT_310_McBSP2_TX 4
152# define OMAP_INT_310_McBSP2_RX 5
153# define OMAP_INT_310_HSB_MAILBOX1 12
154# define OMAP_INT_310_HSAB_MMU 18
155
156/*
157 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
158 */
159# define OMAP_INT_1610_IH2_IRQ 0
160# define OMAP_INT_1610_IH2_FIQ 2
161# define OMAP_INT_1610_McBSP2_TX 4
162# define OMAP_INT_1610_McBSP2_RX 5
163# define OMAP_INT_1610_DSP_MAILBOX1 10
164# define OMAP_INT_1610_DSP_MAILBOX2 11
165# define OMAP_INT_1610_LCD_LINE 12
166# define OMAP_INT_1610_GPTIMER1 17
167# define OMAP_INT_1610_GPTIMER2 18
168# define OMAP_INT_1610_SSR_FIFO_0 29
169
170/*
171 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
172 */
173# define OMAP_INT_730_IH2_FIQ 0
174# define OMAP_INT_730_IH2_IRQ 1
175# define OMAP_INT_730_USB_NON_ISO 2
176# define OMAP_INT_730_USB_ISO 3
177# define OMAP_INT_730_ICR 4
178# define OMAP_INT_730_EAC 5
179# define OMAP_INT_730_GPIO_BANK1 6
180# define OMAP_INT_730_GPIO_BANK2 7
181# define OMAP_INT_730_GPIO_BANK3 8
182# define OMAP_INT_730_McBSP2TX 10
183# define OMAP_INT_730_McBSP2RX 11
184# define OMAP_INT_730_McBSP2RX_OVF 12
185# define OMAP_INT_730_LCD_LINE 14
186# define OMAP_INT_730_GSM_PROTECT 15
187# define OMAP_INT_730_TIMER3 16
188# define OMAP_INT_730_GPIO_BANK5 17
189# define OMAP_INT_730_GPIO_BANK6 18
190# define OMAP_INT_730_SPGIO_WR 29
191
192/*
193 * Common IRQ numbers for level 2 interrupt handler
194 */
195# define OMAP_INT_KEYBOARD 1
196# define OMAP_INT_uWireTX 2
197# define OMAP_INT_uWireRX 3
198# define OMAP_INT_I2C 4
199# define OMAP_INT_MPUIO 5
200# define OMAP_INT_USB_HHC_1 6
201# define OMAP_INT_McBSP3TX 10
202# define OMAP_INT_McBSP3RX 11
203# define OMAP_INT_McBSP1TX 12
204# define OMAP_INT_McBSP1RX 13
205# define OMAP_INT_UART1 14
206# define OMAP_INT_UART2 15
207# define OMAP_INT_USB_W2FC 20
208# define OMAP_INT_1WIRE 21
209# define OMAP_INT_OS_TIMER 22
b30bb3a2 210# define OMAP_INT_OQN 23
c3d2689d
AZ
211# define OMAP_INT_GAUGE_32K 24
212# define OMAP_INT_RTC_TIMER 25
213# define OMAP_INT_RTC_ALARM 26
214# define OMAP_INT_DSP_MMU 28
215
216/*
217 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
218 */
219# define OMAP_INT_1510_BT_MCSI1TX 16
220# define OMAP_INT_1510_BT_MCSI1RX 17
221# define OMAP_INT_1510_SoSSI_MATCH 19
222# define OMAP_INT_1510_MEM_STICK 27
223# define OMAP_INT_1510_COM_SPI_RO 31
224
225/*
226 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
227 */
228# define OMAP_INT_310_FAC 0
229# define OMAP_INT_310_USB_HHC_2 7
230# define OMAP_INT_310_MCSI1_FE 16
231# define OMAP_INT_310_MCSI2_FE 17
232# define OMAP_INT_310_USB_W2FC_ISO 29
233# define OMAP_INT_310_USB_W2FC_NON_ISO 30
234# define OMAP_INT_310_McBSP2RX_OF 31
235
236/*
237 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
238 */
239# define OMAP_INT_1610_FAC 0
240# define OMAP_INT_1610_USB_HHC_2 7
241# define OMAP_INT_1610_USB_OTG 8
242# define OMAP_INT_1610_SoSSI 9
243# define OMAP_INT_1610_BT_MCSI1TX 16
244# define OMAP_INT_1610_BT_MCSI1RX 17
245# define OMAP_INT_1610_SoSSI_MATCH 19
246# define OMAP_INT_1610_MEM_STICK 27
247# define OMAP_INT_1610_McBSP2RX_OF 31
248# define OMAP_INT_1610_STI 32
249# define OMAP_INT_1610_STI_WAKEUP 33
250# define OMAP_INT_1610_GPTIMER3 34
251# define OMAP_INT_1610_GPTIMER4 35
252# define OMAP_INT_1610_GPTIMER5 36
253# define OMAP_INT_1610_GPTIMER6 37
254# define OMAP_INT_1610_GPTIMER7 38
255# define OMAP_INT_1610_GPTIMER8 39
256# define OMAP_INT_1610_GPIO_BANK2 40
257# define OMAP_INT_1610_GPIO_BANK3 41
258# define OMAP_INT_1610_MMC2 42
259# define OMAP_INT_1610_CF 43
260# define OMAP_INT_1610_WAKE_UP_REQ 46
261# define OMAP_INT_1610_GPIO_BANK4 48
262# define OMAP_INT_1610_SPI 49
263# define OMAP_INT_1610_DMA_CH6 53
264# define OMAP_INT_1610_DMA_CH7 54
265# define OMAP_INT_1610_DMA_CH8 55
266# define OMAP_INT_1610_DMA_CH9 56
267# define OMAP_INT_1610_DMA_CH10 57
268# define OMAP_INT_1610_DMA_CH11 58
269# define OMAP_INT_1610_DMA_CH12 59
270# define OMAP_INT_1610_DMA_CH13 60
271# define OMAP_INT_1610_DMA_CH14 61
272# define OMAP_INT_1610_DMA_CH15 62
273# define OMAP_INT_1610_NAND 63
274
275/*
276 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
277 */
278# define OMAP_INT_730_HW_ERRORS 0
279# define OMAP_INT_730_NFIQ_PWR_FAIL 1
280# define OMAP_INT_730_CFCD 2
281# define OMAP_INT_730_CFIREQ 3
282# define OMAP_INT_730_I2C 4
283# define OMAP_INT_730_PCC 5
284# define OMAP_INT_730_MPU_EXT_NIRQ 6
285# define OMAP_INT_730_SPI_100K_1 7
286# define OMAP_INT_730_SYREN_SPI 8
287# define OMAP_INT_730_VLYNQ 9
288# define OMAP_INT_730_GPIO_BANK4 10
289# define OMAP_INT_730_McBSP1TX 11
290# define OMAP_INT_730_McBSP1RX 12
291# define OMAP_INT_730_McBSP1RX_OF 13
292# define OMAP_INT_730_UART_MODEM_IRDA_2 14
293# define OMAP_INT_730_UART_MODEM_1 15
294# define OMAP_INT_730_MCSI 16
295# define OMAP_INT_730_uWireTX 17
296# define OMAP_INT_730_uWireRX 18
297# define OMAP_INT_730_SMC_CD 19
298# define OMAP_INT_730_SMC_IREQ 20
299# define OMAP_INT_730_HDQ_1WIRE 21
300# define OMAP_INT_730_TIMER32K 22
301# define OMAP_INT_730_MMC_SDIO 23
302# define OMAP_INT_730_UPLD 24
303# define OMAP_INT_730_USB_HHC_1 27
304# define OMAP_INT_730_USB_HHC_2 28
305# define OMAP_INT_730_USB_GENI 29
306# define OMAP_INT_730_USB_OTG 30
307# define OMAP_INT_730_CAMERA_IF 31
308# define OMAP_INT_730_RNG 32
309# define OMAP_INT_730_DUAL_MODE_TIMER 33
310# define OMAP_INT_730_DBB_RF_EN 34
311# define OMAP_INT_730_MPUIO_KEYPAD 35
312# define OMAP_INT_730_SHA1_MD5 36
313# define OMAP_INT_730_SPI_100K_2 37
314# define OMAP_INT_730_RNG_IDLE 38
315# define OMAP_INT_730_MPUIO 39
316# define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
317# define OMAP_INT_730_LLPC_OE_FALLING 41
318# define OMAP_INT_730_LLPC_OE_RISING 42
319# define OMAP_INT_730_LLPC_VSYNC 43
320# define OMAP_INT_730_WAKE_UP_REQ 46
321# define OMAP_INT_730_DMA_CH6 53
322# define OMAP_INT_730_DMA_CH7 54
323# define OMAP_INT_730_DMA_CH8 55
324# define OMAP_INT_730_DMA_CH9 56
325# define OMAP_INT_730_DMA_CH10 57
326# define OMAP_INT_730_DMA_CH11 58
327# define OMAP_INT_730_DMA_CH12 59
328# define OMAP_INT_730_DMA_CH13 60
329# define OMAP_INT_730_DMA_CH14 61
330# define OMAP_INT_730_DMA_CH15 62
331# define OMAP_INT_730_NAND 63
332
333/*
334 * OMAP-24xx common IRQ numbers
335 */
54585ffe 336# define OMAP_INT_24XX_STI 4
c3d2689d 337# define OMAP_INT_24XX_SYS_NIRQ 7
827df9f3
AZ
338# define OMAP_INT_24XX_L3_IRQ 10
339# define OMAP_INT_24XX_PRCM_MPU_IRQ 11
c3d2689d
AZ
340# define OMAP_INT_24XX_SDMA_IRQ0 12
341# define OMAP_INT_24XX_SDMA_IRQ1 13
342# define OMAP_INT_24XX_SDMA_IRQ2 14
343# define OMAP_INT_24XX_SDMA_IRQ3 15
827df9f3
AZ
344# define OMAP_INT_243X_MCBSP2_IRQ 16
345# define OMAP_INT_243X_MCBSP3_IRQ 17
346# define OMAP_INT_243X_MCBSP4_IRQ 18
347# define OMAP_INT_243X_MCBSP5_IRQ 19
348# define OMAP_INT_24XX_GPMC_IRQ 20
349# define OMAP_INT_24XX_GUFFAW_IRQ 21
350# define OMAP_INT_24XX_IVA_IRQ 22
351# define OMAP_INT_24XX_EAC_IRQ 23
c3d2689d
AZ
352# define OMAP_INT_24XX_CAM_IRQ 24
353# define OMAP_INT_24XX_DSS_IRQ 25
354# define OMAP_INT_24XX_MAIL_U0_MPU 26
355# define OMAP_INT_24XX_DSP_UMA 27
356# define OMAP_INT_24XX_DSP_MMU 28
357# define OMAP_INT_24XX_GPIO_BANK1 29
358# define OMAP_INT_24XX_GPIO_BANK2 30
359# define OMAP_INT_24XX_GPIO_BANK3 31
360# define OMAP_INT_24XX_GPIO_BANK4 32
827df9f3 361# define OMAP_INT_243X_GPIO_BANK5 33
c3d2689d 362# define OMAP_INT_24XX_MAIL_U3_MPU 34
827df9f3
AZ
363# define OMAP_INT_24XX_WDT3 35
364# define OMAP_INT_24XX_WDT4 36
c3d2689d
AZ
365# define OMAP_INT_24XX_GPTIMER1 37
366# define OMAP_INT_24XX_GPTIMER2 38
367# define OMAP_INT_24XX_GPTIMER3 39
368# define OMAP_INT_24XX_GPTIMER4 40
369# define OMAP_INT_24XX_GPTIMER5 41
370# define OMAP_INT_24XX_GPTIMER6 42
371# define OMAP_INT_24XX_GPTIMER7 43
372# define OMAP_INT_24XX_GPTIMER8 44
373# define OMAP_INT_24XX_GPTIMER9 45
374# define OMAP_INT_24XX_GPTIMER10 46
375# define OMAP_INT_24XX_GPTIMER11 47
376# define OMAP_INT_24XX_GPTIMER12 48
827df9f3
AZ
377# define OMAP_INT_24XX_PKA_IRQ 50
378# define OMAP_INT_24XX_SHA1MD5_IRQ 51
379# define OMAP_INT_24XX_RNG_IRQ 52
380# define OMAP_INT_24XX_MG_IRQ 53
381# define OMAP_INT_24XX_I2C1_IRQ 56
382# define OMAP_INT_24XX_I2C2_IRQ 57
c3d2689d
AZ
383# define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
384# define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
385# define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
386# define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
827df9f3
AZ
387# define OMAP_INT_243X_MCBSP1_IRQ 64
388# define OMAP_INT_24XX_MCSPI1_IRQ 65
389# define OMAP_INT_24XX_MCSPI2_IRQ 66
390# define OMAP_INT_24XX_SSI1_IRQ0 67
391# define OMAP_INT_24XX_SSI1_IRQ1 68
392# define OMAP_INT_24XX_SSI2_IRQ0 69
393# define OMAP_INT_24XX_SSI2_IRQ1 70
394# define OMAP_INT_24XX_SSI_GDD_IRQ 71
c3d2689d
AZ
395# define OMAP_INT_24XX_UART1_IRQ 72
396# define OMAP_INT_24XX_UART2_IRQ 73
397# define OMAP_INT_24XX_UART3_IRQ 74
398# define OMAP_INT_24XX_USB_IRQ_GEN 75
399# define OMAP_INT_24XX_USB_IRQ_NISO 76
400# define OMAP_INT_24XX_USB_IRQ_ISO 77
401# define OMAP_INT_24XX_USB_IRQ_HGEN 78
402# define OMAP_INT_24XX_USB_IRQ_HSOF 79
403# define OMAP_INT_24XX_USB_IRQ_OTG 80
827df9f3 404# define OMAP_INT_24XX_VLYNQ_IRQ 81
c3d2689d 405# define OMAP_INT_24XX_MMC_IRQ 83
827df9f3
AZ
406# define OMAP_INT_24XX_MS_IRQ 84
407# define OMAP_INT_24XX_FAC_IRQ 85
408# define OMAP_INT_24XX_MCSPI3_IRQ 91
c3d2689d
AZ
409# define OMAP_INT_243X_HS_USB_MC 92
410# define OMAP_INT_243X_HS_USB_DMA 93
411# define OMAP_INT_243X_CARKIT 94
827df9f3 412# define OMAP_INT_34XX_GPTIMER12 95
c3d2689d 413
b4e3104b 414/* omap_dma.c */
089b7c0a 415enum omap_dma_model {
b4e3104b
AZ
416 omap_dma_3_0,
417 omap_dma_3_1,
418 omap_dma_3_2,
419 omap_dma_4,
089b7c0a
AZ
420};
421
afbb5194 422struct soc_dma_s;
c227f099 423struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
089b7c0a
AZ
424 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
425 enum omap_dma_model model);
c227f099 426struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
827df9f3
AZ
427 struct omap_mpu_state_s *mpu, int fifo,
428 int chans, omap_clk iclk, omap_clk fclk);
afbb5194 429void omap_dma_reset(struct soc_dma_s *s);
c3d2689d 430
b4e3104b
AZ
431struct dma_irq_map {
432 int ih;
433 int intr;
434};
435
436/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
437enum omap_dma_port {
438 emiff = 0,
439 emifs,
089b7c0a 440 imif, /* omap16xx: ocp_t1 */
c3d2689d 441 tipb,
089b7c0a 442 local, /* omap16xx: ocp_t2 */
c3d2689d 443 tipb_mpui,
827df9f3 444 __omap_dma_port_last,
c3d2689d
AZ
445};
446
089b7c0a
AZ
447typedef enum {
448 constant = 0,
449 post_incremented,
450 single_index,
451 double_index,
c227f099 452} omap_dma_addressing_t;
089b7c0a 453
b4e3104b 454/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
455struct omap_dma_lcd_channel_s {
456 enum omap_dma_port src;
c227f099
AL
457 target_phys_addr_t src_f1_top;
458 target_phys_addr_t src_f1_bottom;
459 target_phys_addr_t src_f2_top;
460 target_phys_addr_t src_f2_bottom;
089b7c0a
AZ
461
462 /* Used in OMAP DMA 3.2 gigacell */
463 unsigned char brust_f1;
464 unsigned char pack_f1;
465 unsigned char data_type_f1;
466 unsigned char brust_f2;
467 unsigned char pack_f2;
468 unsigned char data_type_f2;
469 unsigned char end_prog;
470 unsigned char repeat;
471 unsigned char auto_init;
472 unsigned char priority;
473 unsigned char fs;
474 unsigned char running;
475 unsigned char bs;
476 unsigned char omap_3_1_compatible_disable;
477 unsigned char dst;
478 unsigned char lch_type;
479 int16_t element_index_f1;
480 int16_t element_index_f2;
481 int32_t frame_index_f1;
482 int32_t frame_index_f2;
483 uint16_t elements_f1;
484 uint16_t frames_f1;
485 uint16_t elements_f2;
486 uint16_t frames_f2;
c227f099
AL
487 omap_dma_addressing_t mode_f1;
488 omap_dma_addressing_t mode_f2;
089b7c0a 489
c3d2689d
AZ
490 /* Destination port is fixed. */
491 int interrupts;
492 int condition;
493 int dual;
494
495 int current_frame;
c227f099 496 target_phys_addr_t phys_framebuffer[2];
c3d2689d
AZ
497 qemu_irq irq;
498 struct omap_mpu_state_s *mpu;
afbb5194 499} *omap_dma_get_lcdch(struct soc_dma_s *s);
c3d2689d
AZ
500
501/*
502 * DMA request numbers for OMAP1
503 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
504 */
505# define OMAP_DMA_NO_DEVICE 0
506# define OMAP_DMA_MCSI1_TX 1
507# define OMAP_DMA_MCSI1_RX 2
508# define OMAP_DMA_I2C_RX 3
509# define OMAP_DMA_I2C_TX 4
510# define OMAP_DMA_EXT_NDMA_REQ0 5
511# define OMAP_DMA_EXT_NDMA_REQ1 6
512# define OMAP_DMA_UWIRE_TX 7
513# define OMAP_DMA_MCBSP1_TX 8
514# define OMAP_DMA_MCBSP1_RX 9
515# define OMAP_DMA_MCBSP3_TX 10
516# define OMAP_DMA_MCBSP3_RX 11
517# define OMAP_DMA_UART1_TX 12
518# define OMAP_DMA_UART1_RX 13
519# define OMAP_DMA_UART2_TX 14
520# define OMAP_DMA_UART2_RX 15
521# define OMAP_DMA_MCBSP2_TX 16
522# define OMAP_DMA_MCBSP2_RX 17
523# define OMAP_DMA_UART3_TX 18
524# define OMAP_DMA_UART3_RX 19
525# define OMAP_DMA_CAMERA_IF_RX 20
526# define OMAP_DMA_MMC_TX 21
527# define OMAP_DMA_MMC_RX 22
528# define OMAP_DMA_NAND 23 /* Not in OMAP310 */
529# define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
530# define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
531# define OMAP_DMA_USB_W2FC_RX0 26
532# define OMAP_DMA_USB_W2FC_RX1 27
533# define OMAP_DMA_USB_W2FC_RX2 28
534# define OMAP_DMA_USB_W2FC_TX0 29
535# define OMAP_DMA_USB_W2FC_TX1 30
536# define OMAP_DMA_USB_W2FC_TX2 31
537
538/* These are only for 1610 */
539# define OMAP_DMA_CRYPTO_DES_IN 32
540# define OMAP_DMA_SPI_TX 33
541# define OMAP_DMA_SPI_RX 34
542# define OMAP_DMA_CRYPTO_HASH 35
543# define OMAP_DMA_CCP_ATTN 36
544# define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
545# define OMAP_DMA_CMT_APE_TX_CHAN_0 38
546# define OMAP_DMA_CMT_APE_RV_CHAN_0 39
547# define OMAP_DMA_CMT_APE_TX_CHAN_1 40
548# define OMAP_DMA_CMT_APE_RV_CHAN_1 41
549# define OMAP_DMA_CMT_APE_TX_CHAN_2 42
550# define OMAP_DMA_CMT_APE_RV_CHAN_2 43
551# define OMAP_DMA_CMT_APE_TX_CHAN_3 44
552# define OMAP_DMA_CMT_APE_RV_CHAN_3 45
553# define OMAP_DMA_CMT_APE_TX_CHAN_4 46
554# define OMAP_DMA_CMT_APE_RV_CHAN_4 47
555# define OMAP_DMA_CMT_APE_TX_CHAN_5 48
556# define OMAP_DMA_CMT_APE_RV_CHAN_5 49
557# define OMAP_DMA_CMT_APE_TX_CHAN_6 50
558# define OMAP_DMA_CMT_APE_RV_CHAN_6 51
559# define OMAP_DMA_CMT_APE_TX_CHAN_7 52
560# define OMAP_DMA_CMT_APE_RV_CHAN_7 53
561# define OMAP_DMA_MMC2_TX 54
562# define OMAP_DMA_MMC2_RX 55
563# define OMAP_DMA_CRYPTO_DES_OUT 56
564
827df9f3
AZ
565/*
566 * DMA request numbers for the OMAP2
567 */
568# define OMAP24XX_DMA_NO_DEVICE 0
569# define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
570# define OMAP24XX_DMA_EXT_DMAREQ0 2
571# define OMAP24XX_DMA_EXT_DMAREQ1 3
572# define OMAP24XX_DMA_GPMC 4
573# define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
574# define OMAP24XX_DMA_DSS 6
575# define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
576# define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
577# define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
578# define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
579# define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
580# define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
581# define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
582# define OMAP24XX_DMA_EXT_DMAREQ2 14
583# define OMAP24XX_DMA_EXT_DMAREQ3 15
584# define OMAP24XX_DMA_EXT_DMAREQ4 16
585# define OMAP24XX_DMA_EAC_AC_RD 17
586# define OMAP24XX_DMA_EAC_AC_WR 18
587# define OMAP24XX_DMA_EAC_MD_UL_RD 19
588# define OMAP24XX_DMA_EAC_MD_UL_WR 20
589# define OMAP24XX_DMA_EAC_MD_DL_RD 21
590# define OMAP24XX_DMA_EAC_MD_DL_WR 22
591# define OMAP24XX_DMA_EAC_BT_UL_RD 23
592# define OMAP24XX_DMA_EAC_BT_UL_WR 24
593# define OMAP24XX_DMA_EAC_BT_DL_RD 25
594# define OMAP24XX_DMA_EAC_BT_DL_WR 26
595# define OMAP24XX_DMA_I2C1_TX 27
596# define OMAP24XX_DMA_I2C1_RX 28
597# define OMAP24XX_DMA_I2C2_TX 29
598# define OMAP24XX_DMA_I2C2_RX 30
599# define OMAP24XX_DMA_MCBSP1_TX 31
600# define OMAP24XX_DMA_MCBSP1_RX 32
601# define OMAP24XX_DMA_MCBSP2_TX 33
602# define OMAP24XX_DMA_MCBSP2_RX 34
603# define OMAP24XX_DMA_SPI1_TX0 35
604# define OMAP24XX_DMA_SPI1_RX0 36
605# define OMAP24XX_DMA_SPI1_TX1 37
606# define OMAP24XX_DMA_SPI1_RX1 38
607# define OMAP24XX_DMA_SPI1_TX2 39
608# define OMAP24XX_DMA_SPI1_RX2 40
609# define OMAP24XX_DMA_SPI1_TX3 41
610# define OMAP24XX_DMA_SPI1_RX3 42
611# define OMAP24XX_DMA_SPI2_TX0 43
612# define OMAP24XX_DMA_SPI2_RX0 44
613# define OMAP24XX_DMA_SPI2_TX1 45
614# define OMAP24XX_DMA_SPI2_RX1 46
615
616# define OMAP24XX_DMA_UART1_TX 49
617# define OMAP24XX_DMA_UART1_RX 50
618# define OMAP24XX_DMA_UART2_TX 51
619# define OMAP24XX_DMA_UART2_RX 52
620# define OMAP24XX_DMA_UART3_TX 53
621# define OMAP24XX_DMA_UART3_RX 54
622# define OMAP24XX_DMA_USB_W2FC_TX0 55
623# define OMAP24XX_DMA_USB_W2FC_RX0 56
624# define OMAP24XX_DMA_USB_W2FC_TX1 57
625# define OMAP24XX_DMA_USB_W2FC_RX1 58
626# define OMAP24XX_DMA_USB_W2FC_TX2 59
627# define OMAP24XX_DMA_USB_W2FC_RX2 60
628# define OMAP24XX_DMA_MMC1_TX 61
629# define OMAP24XX_DMA_MMC1_RX 62
630# define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
631# define OMAP24XX_DMA_EXT_DMAREQ5 64
632
b4e3104b 633/* omap[123].c */
c3d2689d 634struct omap_mpu_timer_s;
c227f099 635struct omap_mpu_timer_s *omap_mpu_timer_init(target_phys_addr_t base,
c3d2689d
AZ
636 qemu_irq irq, omap_clk clk);
637
c58d37cf 638/* OMAP2 gp timer */
827df9f3
AZ
639struct omap_gp_timer_s;
640struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
641 qemu_irq irq, omap_clk fclk, omap_clk iclk);
c58d37cf 642void omap_gp_timer_reset(struct omap_gp_timer_s *s);
827df9f3 643
c3d2689d 644struct omap_watchdog_timer_s;
c227f099 645struct omap_watchdog_timer_s *omap_wd_timer_init(target_phys_addr_t base,
c3d2689d
AZ
646 qemu_irq irq, omap_clk clk);
647
648struct omap_32khz_timer_s;
c227f099 649struct omap_32khz_timer_s *omap_os_timer_init(target_phys_addr_t base,
c3d2689d
AZ
650 qemu_irq irq, omap_clk clk);
651
011d87d0 652/* OMAP2 sysctimer */
653struct omap_synctimer_s;
654struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
827df9f3 655 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
011d87d0 656void omap_synctimer_reset(struct omap_synctimer_s *s);
827df9f3 657
c3d2689d 658struct omap_tipb_bridge_s;
c227f099 659struct omap_tipb_bridge_s *omap_tipb_bridge_init(target_phys_addr_t base,
c3d2689d
AZ
660 qemu_irq abort_irq, omap_clk clk);
661
662struct omap_uart_s;
c227f099 663struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
827df9f3
AZ
664 qemu_irq irq, omap_clk fclk, omap_clk iclk,
665 qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr);
666struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
667 qemu_irq irq, omap_clk fclk, omap_clk iclk,
668 qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr);
669void omap_uart_reset(struct omap_uart_s *s);
75554a3c 670void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
c3d2689d 671
fe71e81a 672struct omap_mpuio_s;
c227f099 673struct omap_mpuio_s *omap_mpuio_init(target_phys_addr_t base,
fe71e81a
AZ
674 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
675 omap_clk clk);
676qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
677void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
678void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
679
d82310f7 680/* omap1 gpio module interface */
64330148 681struct omap_gpio_s;
c227f099 682struct omap_gpio_s *omap_gpio_init(target_phys_addr_t base,
64330148 683 qemu_irq irq, omap_clk clk);
e5c6b25a 684void omap_gpio_reset(struct omap_gpio_s *s);
64330148
AZ
685qemu_irq *omap_gpio_in_get(struct omap_gpio_s *s);
686void omap_gpio_out_set(struct omap_gpio_s *s, int line, qemu_irq handler);
687
d82310f7 688/* omap2 gpio interface */
827df9f3
AZ
689struct omap_gpif_s;
690struct omap_gpif_s *omap2_gpio_init(struct omap_target_agent_s *ta,
691 qemu_irq *irq, omap_clk *fclk, omap_clk iclk, int modules);
d82310f7 692void omap_gpif_reset(struct omap_gpif_s *s);
827df9f3
AZ
693qemu_irq *omap2_gpio_in_get(struct omap_gpif_s *s, int start);
694void omap2_gpio_out_set(struct omap_gpif_s *s, int line, qemu_irq handler);
695
bc24a225 696struct uWireSlave {
d951f6ff
AZ
697 uint16_t (*receive)(void *opaque);
698 void (*send)(void *opaque, uint16_t data);
699 void *opaque;
700};
701struct omap_uwire_s;
c227f099 702struct omap_uwire_s *omap_uwire_init(target_phys_addr_t base,
d951f6ff
AZ
703 qemu_irq *irq, qemu_irq dma, omap_clk clk);
704void omap_uwire_attach(struct omap_uwire_s *s,
bc24a225 705 uWireSlave *slave, int chipselect);
d951f6ff 706
827df9f3
AZ
707struct omap_mcspi_s;
708struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
709 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
710void omap_mcspi_attach(struct omap_mcspi_s *s,
e927bb00 711 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
827df9f3
AZ
712 int chipselect);
713
5c1c390f 714struct omap_rtc_s;
c227f099 715struct omap_rtc_s *omap_rtc_init(target_phys_addr_t base,
5c1c390f
AZ
716 qemu_irq *irq, omap_clk clk);
717
bc24a225 718struct I2SCodec {
d8f699cb
AZ
719 void *opaque;
720
721 /* The CPU can call this if it is generating the clock signal on the
722 * i2s port. The CODEC can ignore it if it is set up as a clock
723 * master and generates its own clock. */
724 void (*set_rate)(void *opaque, int in, int out);
725
726 void (*tx_swallow)(void *opaque);
727 qemu_irq rx_swallow;
728 qemu_irq tx_start;
729
73560bc8
AZ
730 int tx_rate;
731 int cts;
732 int rx_rate;
733 int rts;
734
d8f699cb
AZ
735 struct i2s_fifo_s {
736 uint8_t *fifo;
737 int len;
738 int start;
739 int size;
740 } in, out;
741};
742struct omap_mcbsp_s;
c227f099 743struct omap_mcbsp_s *omap_mcbsp_init(target_phys_addr_t base,
d8f699cb 744 qemu_irq *irq, qemu_irq *dma, omap_clk clk);
bc24a225 745void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
d8f699cb 746
f9d43072 747struct omap_lpg_s;
c227f099 748struct omap_lpg_s *omap_lpg_init(target_phys_addr_t base, omap_clk clk);
f9d43072 749
827df9f3
AZ
750void omap_tap_init(struct omap_target_agent_s *ta,
751 struct omap_mpu_state_s *mpu);
752
99570a40
AZ
753struct omap_eac_s;
754struct omap_eac_s *omap_eac_init(struct omap_target_agent_s *ta,
755 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
756
c3d2689d
AZ
757/* omap_lcdc.c */
758struct omap_lcd_panel_s;
759void omap_lcdc_reset(struct omap_lcd_panel_s *s);
c227f099 760struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
3023f332 761 struct omap_dma_lcd_channel_s *dma,
c227f099 762 ram_addr_t imif_base, ram_addr_t emiff_base, omap_clk clk);
c3d2689d 763
827df9f3
AZ
764/* omap_dss.c */
765struct rfbi_chip_s {
766 void *opaque;
767 void (*write)(void *opaque, int dc, uint16_t value);
768 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
769 uint16_t (*read)(void *opaque, int dc);
770};
771struct omap_dss_s;
772void omap_dss_reset(struct omap_dss_s *s);
773struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
c227f099 774 target_phys_addr_t l3_base,
827df9f3
AZ
775 qemu_irq irq, qemu_irq drq,
776 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
777 omap_clk ick1, omap_clk ick2);
778void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
779
b30bb3a2
AZ
780/* omap_mmc.c */
781struct omap_mmc_s;
c227f099 782struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
87ecb68b 783 BlockDriverState *bd,
b30bb3a2 784 qemu_irq irq, qemu_irq dma[], omap_clk clk);
827df9f3
AZ
785struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
786 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
787 omap_clk fclk, omap_clk iclk);
b30bb3a2 788void omap_mmc_reset(struct omap_mmc_s *s);
8e129e07 789void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
827df9f3 790void omap_mmc_enable(struct omap_mmc_s *s, int enable);
b30bb3a2 791
02645926
AZ
792/* omap_i2c.c */
793struct omap_i2c_s;
c227f099 794struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
02645926 795 qemu_irq irq, qemu_irq *dma, omap_clk clk);
29885477
AZ
796struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
797 qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
02645926
AZ
798void omap_i2c_reset(struct omap_i2c_s *s);
799i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
800
c3d2689d
AZ
801# define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
802# define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
827df9f3
AZ
803# define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
804# define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
805# define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
806# define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
807# define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
808# define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
809
c3d2689d
AZ
810# define cpu_is_omap15xx(cpu) \
811 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
827df9f3
AZ
812# define cpu_is_omap16xx(cpu) \
813 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
814# define cpu_is_omap24xx(cpu) \
815 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
816
817# define cpu_class_omap1(cpu) \
818 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
819# define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
820# define cpu_class_omap3(cpu) cpu_is_omap3430(cpu)
c3d2689d
AZ
821
822struct omap_mpu_state_s {
827df9f3 823 enum omap_mpu_model {
c3d2689d
AZ
824 omap310,
825 omap1510,
827df9f3
AZ
826 omap1610,
827 omap1710,
828 omap2410,
829 omap2420,
830 omap2422,
831 omap2423,
832 omap2430,
833 omap3430,
c3d2689d
AZ
834 } mpu_model;
835
836 CPUState *env;
837
838 qemu_irq *irq[2];
839 qemu_irq *drq;
840
841 qemu_irq wakeup;
842
843 struct omap_dma_port_if_s {
5fafdf24 844 uint32_t (*read[3])(struct omap_mpu_state_s *s,
c227f099 845 target_phys_addr_t offset);
c3d2689d 846 void (*write[3])(struct omap_mpu_state_s *s,
c227f099 847 target_phys_addr_t offset, uint32_t value);
c3d2689d 848 int (*addr_valid)(struct omap_mpu_state_s *s,
c227f099 849 target_phys_addr_t addr);
827df9f3 850 } port[__omap_dma_port_last];
c3d2689d
AZ
851
852 unsigned long sdram_size;
853 unsigned long sram_size;
854
855 /* MPUI-TIPB peripherals */
d951f6ff
AZ
856 struct omap_uart_s *uart[3];
857
858 struct omap_gpio_s *gpio;
c3d2689d 859
d8f699cb
AZ
860 struct omap_mcbsp_s *mcbsp1;
861 struct omap_mcbsp_s *mcbsp3;
862
c3d2689d
AZ
863 /* MPU public TIPB peripherals */
864 struct omap_32khz_timer_s *os_timer;
865
b30bb3a2
AZ
866 struct omap_mmc_s *mmc;
867
d951f6ff
AZ
868 struct omap_mpuio_s *mpuio;
869
870 struct omap_uwire_s *microwire;
871
66450b15 872 struct {
66450b15
AZ
873 uint8_t output;
874 uint8_t level;
875 uint8_t enable;
876 int clk;
877 } pwl;
878
f34c417b 879 struct {
f34c417b
AZ
880 uint8_t frc;
881 uint8_t vrc;
882 uint8_t gcr;
883 omap_clk clk;
884 } pwt;
885
827df9f3 886 struct omap_i2c_s *i2c[2];
4a2c8ac2 887
02645926
AZ
888 struct omap_rtc_s *rtc;
889
d8f699cb
AZ
890 struct omap_mcbsp_s *mcbsp2;
891
f9d43072
AZ
892 struct omap_lpg_s *led[2];
893
c3d2689d
AZ
894 /* MPU private TIPB peripherals */
895 struct omap_intr_handler_s *ih[2];
896
afbb5194 897 struct soc_dma_s *dma;
c3d2689d
AZ
898
899 struct omap_mpu_timer_s *timer[3];
900 struct omap_watchdog_timer_s *wdt;
901
902 struct omap_lcd_panel_s *lcd;
903
c3d2689d
AZ
904 uint32_t ulpd_pm_regs[21];
905 int64_t ulpd_gauge_start;
906
c3d2689d
AZ
907 uint32_t func_mux_ctrl[14];
908 uint32_t comp_mode_ctrl[1];
909 uint32_t pull_dwn_ctrl[4];
910 uint32_t gate_inh_ctrl[1];
911 uint32_t voltage_ctrl[1];
912 uint32_t test_dbg_ctrl[1];
913 uint32_t mod_conf_ctrl[1];
914 int compat1509;
915
916 uint32_t mpui_ctrl;
c3d2689d
AZ
917
918 struct omap_tipb_bridge_s *private_tipb;
919 struct omap_tipb_bridge_s *public_tipb;
920
c3d2689d
AZ
921 uint32_t tcmi_regs[17];
922
923 struct dpll_ctl_s {
c3d2689d
AZ
924 uint16_t mode;
925 omap_clk dpll;
926 } dpll[3];
927
928 omap_clk clks;
929 struct {
c3d2689d
AZ
930 int cold_start;
931 int clocking_scheme;
932 uint16_t arm_ckctl;
933 uint16_t arm_idlect1;
934 uint16_t arm_idlect2;
935 uint16_t arm_ewupct;
936 uint16_t arm_rstct1;
937 uint16_t arm_rstct2;
938 uint16_t arm_ckout1;
939 int dpll1_mode;
940 uint16_t dsp_idlect1;
941 uint16_t dsp_idlect2;
942 uint16_t dsp_rstct2;
943 } clkm;
827df9f3
AZ
944
945 /* OMAP2-only peripherals */
946 struct omap_l4_s *l4;
947
948 struct omap_gp_timer_s *gptimer[12];
011d87d0 949 struct omap_synctimer_s *synctimer;
827df9f3
AZ
950
951 struct omap_prcm_s *prcm;
952 struct omap_sdrc_s *sdrc;
953 struct omap_gpmc_s *gpmc;
954 struct omap_sysctl_s *sysc;
955
956 struct omap_gpif_s *gpif;
957
958 struct omap_mcspi_s *mcspi[2];
959
960 struct omap_dss_s *dss;
99570a40
AZ
961
962 struct omap_eac_s *eac;
827df9f3
AZ
963};
964
965/* omap1.c */
966struct omap_mpu_state_s *omap310_mpu_init(unsigned long sdram_size,
3023f332 967 const char *core);
827df9f3
AZ
968
969/* omap2.c */
970struct omap_mpu_state_s *omap2420_mpu_init(unsigned long sdram_size,
3023f332 971 const char *core);
c3d2689d
AZ
972
973# if TARGET_PHYS_ADDR_BITS == 32
974# define OMAP_FMT_plx "%#08x"
975# elif TARGET_PHYS_ADDR_BITS == 64
976# define OMAP_FMT_plx "%#08" PRIx64
977# else
978# error TARGET_PHYS_ADDR_BITS undefined
979# endif
980
c227f099
AL
981uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
982void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
9596ebb7 983 uint32_t value);
c227f099
AL
984uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
985void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
b30bb3a2 986 uint32_t value);
c227f099
AL
987uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
988void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
b30bb3a2
AZ
989 uint32_t value);
990
827df9f3
AZ
991void omap_mpu_wakeup(void *opaque, int irq, int req);
992
c3d2689d 993# define OMAP_BAD_REG(paddr) \
827df9f3
AZ
994 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
995 __FUNCTION__, paddr)
c3d2689d 996# define OMAP_RO_REG(paddr) \
827df9f3 997 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
c3d2689d 998 __FUNCTION__, paddr)
b854bc19 999
827df9f3
AZ
1000/* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
1001 (Board-specifc tags are not here) */
1002#define OMAP_TAG_CLOCK 0x4f01
1003#define OMAP_TAG_MMC 0x4f02
1004#define OMAP_TAG_SERIAL_CONSOLE 0x4f03
1005#define OMAP_TAG_USB 0x4f04
1006#define OMAP_TAG_LCD 0x4f05
1007#define OMAP_TAG_GPIO_SWITCH 0x4f06
1008#define OMAP_TAG_UART 0x4f07
1009#define OMAP_TAG_FBMEM 0x4f08
1010#define OMAP_TAG_STI_CONSOLE 0x4f09
1011#define OMAP_TAG_CAMERA_SENSOR 0x4f0a
1012#define OMAP_TAG_PARTITION 0x4f0b
1013#define OMAP_TAG_TEA5761 0x4f10
1014#define OMAP_TAG_TMP105 0x4f11
1015#define OMAP_TAG_BOOT_REASON 0x4f80
1016#define OMAP_TAG_FLASH_PART_STR 0x4f81
1017#define OMAP_TAG_VERSION_STR 0x4f82
1018
e927bb00
AZ
1019enum {
1020 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
1021 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
1022 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
1023};
1024
1025#define OMAP_GPIOSW_INVERTED 0x0001
1026#define OMAP_GPIOSW_OUTPUT 0x0002
1027
b854bc19 1028# define TCMI_VERBOSE 1
d8f699cb 1029//# define MEM_VERBOSE 1
b854bc19
AZ
1030
1031# ifdef TCMI_VERBOSE
1032# define OMAP_8B_REG(paddr) \
827df9f3 1033 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
66450b15 1034 __FUNCTION__, paddr)
b854bc19 1035# define OMAP_16B_REG(paddr) \
827df9f3 1036 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1037 __FUNCTION__, paddr)
b854bc19 1038# define OMAP_32B_REG(paddr) \
827df9f3 1039 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1040 __FUNCTION__, paddr)
b854bc19
AZ
1041# else
1042# define OMAP_8B_REG(paddr)
1043# define OMAP_16B_REG(paddr)
1044# define OMAP_32B_REG(paddr)
1045# endif
c3d2689d 1046
cf965d24
AZ
1047# define OMAP_MPUI_REG_MASK 0x000007ff
1048
d8f699cb
AZ
1049# ifdef MEM_VERBOSE
1050struct io_fn {
d60efc6b
BS
1051 CPUReadMemoryFunc * const *mem_read;
1052 CPUWriteMemoryFunc * const *mem_write;
d8f699cb
AZ
1053 void *opaque;
1054 int in;
1055};
1056
c227f099 1057static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1058{
1059 struct io_fn *s = opaque;
1060 uint32_t ret;
1061
1062 s->in ++;
1063 ret = s->mem_read[0](s->opaque, addr);
1064 s->in --;
1065 if (!s->in)
1066 fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
1067 return ret;
1068}
c227f099 1069static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1070{
1071 struct io_fn *s = opaque;
1072 uint32_t ret;
1073
1074 s->in ++;
1075 ret = s->mem_read[1](s->opaque, addr);
1076 s->in --;
1077 if (!s->in)
1078 fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
1079 return ret;
1080}
c227f099 1081static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1082{
1083 struct io_fn *s = opaque;
1084 uint32_t ret;
1085
1086 s->in ++;
1087 ret = s->mem_read[2](s->opaque, addr);
1088 s->in --;
1089 if (!s->in)
1090 fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
1091 return ret;
1092}
c227f099 1093static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1094{
1095 struct io_fn *s = opaque;
1096
1097 if (!s->in)
1098 fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
1099 s->in ++;
1100 s->mem_write[0](s->opaque, addr, value);
1101 s->in --;
1102}
c227f099 1103static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1104{
1105 struct io_fn *s = opaque;
1106
1107 if (!s->in)
1108 fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
1109 s->in ++;
1110 s->mem_write[1](s->opaque, addr, value);
1111 s->in --;
1112}
c227f099 1113static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1114{
1115 struct io_fn *s = opaque;
1116
1117 if (!s->in)
1118 fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
1119 s->in ++;
1120 s->mem_write[2](s->opaque, addr, value);
1121 s->in --;
1122}
1123
d60efc6b
BS
1124static CPUReadMemoryFunc * const io_readfn[] = { io_readb, io_readh, io_readw, };
1125static CPUWriteMemoryFunc * const io_writefn[] = { io_writeb, io_writeh, io_writew, };
d8f699cb 1126
d60efc6b
BS
1127inline static int debug_register_io_memory(CPUReadMemoryFunc * const *mem_read,
1128 CPUWriteMemoryFunc * const *mem_write,
1129 void *opaque)
d8f699cb
AZ
1130{
1131 struct io_fn *s = qemu_malloc(sizeof(struct io_fn));
1132
1133 s->mem_read = mem_read;
1134 s->mem_write = mem_write;
1135 s->opaque = opaque;
1136 s->in = 0;
1eed09cb 1137 return cpu_register_io_memory(io_readfn, io_writefn, s);
d8f699cb
AZ
1138}
1139# define cpu_register_io_memory debug_register_io_memory
1140# endif
1141
c66fb5bc 1142/* Define when we want to reduce the number of IO regions registered. */
477b24ef 1143/*# define L4_MUX_HACK*/
c66fb5bc
AZ
1144
1145# ifdef L4_MUX_HACK
1146# undef l4_register_io_memory
d60efc6b
BS
1147int l4_register_io_memory(CPUReadMemoryFunc * const *mem_read,
1148 CPUWriteMemoryFunc * const *mem_write, void *opaque);
c66fb5bc
AZ
1149# endif
1150
c3d2689d 1151#endif /* hw_omap_h */