]>
Commit | Line | Data |
---|---|---|
9fdf0c29 DG |
1 | /* |
2 | * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator | |
3 | * | |
4 | * Copyright (c) 2004-2007 Fabrice Bellard | |
5 | * Copyright (c) 2007 Jocelyn Mayer | |
6 | * Copyright (c) 2010 David Gibson, IBM Corporation. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
9fdf0c29 | 25 | */ |
a8d25326 | 26 | |
0d75590d | 27 | #include "qemu/osdep.h" |
2c65db5e | 28 | #include "qemu/datadir.h" |
5df022cf | 29 | #include "qemu/memalign.h" |
da34e65c | 30 | #include "qapi/error.h" |
eb7f80fd | 31 | #include "qapi/qapi-events-machine.h" |
4b08cd56 | 32 | #include "qapi/qapi-events-qdev.h" |
fa98fbfc | 33 | #include "qapi/visitor.h" |
9c17d615 | 34 | #include "sysemu/sysemu.h" |
b58c5c2d | 35 | #include "sysemu/hostmem.h" |
e35704ba | 36 | #include "sysemu/numa.h" |
23ff81bd | 37 | #include "sysemu/qtest.h" |
71e8a915 | 38 | #include "sysemu/reset.h" |
54d31236 | 39 | #include "sysemu/runstate.h" |
03dd024f | 40 | #include "qemu/log.h" |
71461b0f | 41 | #include "hw/fw-path-provider.h" |
9fdf0c29 | 42 | #include "elf.h" |
1422e32d | 43 | #include "net/net.h" |
ad440b4a | 44 | #include "sysemu/device_tree.h" |
9c17d615 | 45 | #include "sysemu/cpus.h" |
b3946626 | 46 | #include "sysemu/hw_accel.h" |
e97c3636 | 47 | #include "kvm_ppc.h" |
c4b63b7c | 48 | #include "migration/misc.h" |
ca77ee28 | 49 | #include "migration/qemu-file-types.h" |
84a899de | 50 | #include "migration/global_state.h" |
f2a8f0a6 | 51 | #include "migration/register.h" |
2500fb42 | 52 | #include "migration/blocker.h" |
4be21d56 | 53 | #include "mmu-hash64.h" |
b4db5413 | 54 | #include "mmu-book3s-v3.h" |
7abd43ba | 55 | #include "cpu-models.h" |
2e5b09fd | 56 | #include "hw/core/cpu.h" |
9fdf0c29 | 57 | |
0d09e41a | 58 | #include "hw/ppc/ppc.h" |
9fdf0c29 DG |
59 | #include "hw/loader.h" |
60 | ||
7804c353 | 61 | #include "hw/ppc/fdt.h" |
0d09e41a PB |
62 | #include "hw/ppc/spapr.h" |
63 | #include "hw/ppc/spapr_vio.h" | |
a27bd6c7 | 64 | #include "hw/qdev-properties.h" |
0d09e41a | 65 | #include "hw/pci-host/spapr.h" |
a2cb15b0 | 66 | #include "hw/pci/msi.h" |
9fdf0c29 | 67 | |
83c9f4ca | 68 | #include "hw/pci/pci.h" |
71461b0f AK |
69 | #include "hw/scsi/scsi.h" |
70 | #include "hw/virtio/virtio-scsi.h" | |
c4e13492 | 71 | #include "hw/virtio/vhost-scsi-common.h" |
f61b4bed | 72 | |
2309832a | 73 | #include "exec/ram_addr.h" |
35139a59 | 74 | #include "hw/usb.h" |
1de7afc9 | 75 | #include "qemu/config-file.h" |
135a129a | 76 | #include "qemu/error-report.h" |
2a6593cb | 77 | #include "trace.h" |
34316482 | 78 | #include "hw/nmi.h" |
6449da45 | 79 | #include "hw/intc/intc.h" |
890c2b77 | 80 | |
94a94e4c | 81 | #include "hw/ppc/spapr_cpu_core.h" |
2cc0e2e8 | 82 | #include "hw/mem/memory-device.h" |
0fb6bd07 | 83 | #include "hw/ppc/spapr_tpm_proxy.h" |
ee3a71e3 | 84 | #include "hw/ppc/spapr_nvdimm.h" |
1eee9950 | 85 | #include "hw/ppc/spapr_numa.h" |
6c8ebe30 | 86 | #include "hw/ppc/pef.h" |
68a27b20 | 87 | |
f041d6af GK |
88 | #include "monitor/monitor.h" |
89 | ||
9fdf0c29 DG |
90 | #include <libfdt.h> |
91 | ||
4d8d5467 BH |
92 | /* SLOF memory layout: |
93 | * | |
94 | * SLOF raw image loaded at 0, copies its romfs right below the flat | |
95 | * device-tree, then position SLOF itself 31M below that | |
96 | * | |
97 | * So we set FW_OVERHEAD to 40MB which should account for all of that | |
98 | * and more | |
99 | * | |
100 | * We load our kernel at 4M, leaving space for SLOF initial image | |
101 | */ | |
4b98e72d | 102 | #define FDT_MAX_ADDR 0x80000000 /* FDT must stay below that */ |
a9f8ad8f DG |
103 | #define FW_MAX_SIZE 0x400000 |
104 | #define FW_FILE_NAME "slof.bin" | |
fc8c745d | 105 | #define FW_FILE_NAME_VOF "vof.bin" |
4d8d5467 BH |
106 | #define FW_OVERHEAD 0x2800000 |
107 | #define KERNEL_LOAD_ADDR FW_MAX_SIZE | |
a9f8ad8f | 108 | |
9943266e | 109 | #define MIN_RMA_SLOF (128 * MiB) |
9fdf0c29 | 110 | |
5c7adcf4 | 111 | #define PHANDLE_INTC 0x00001111 |
0c103f8e | 112 | |
5d0fb150 GK |
113 | /* These two functions implement the VCPU id numbering: one to compute them |
114 | * all and one to identify thread 0 of a VCORE. Any change to the first one | |
115 | * is likely to have an impact on the second one, so let's keep them close. | |
116 | */ | |
ce2918cb | 117 | static int spapr_vcpu_id(SpaprMachineState *spapr, int cpu_index) |
5d0fb150 | 118 | { |
fe6b6346 LX |
119 | MachineState *ms = MACHINE(spapr); |
120 | unsigned int smp_threads = ms->smp.threads; | |
121 | ||
1a5008fc | 122 | assert(spapr->vsmt); |
5d0fb150 GK |
123 | return |
124 | (cpu_index / smp_threads) * spapr->vsmt + cpu_index % smp_threads; | |
125 | } | |
ce2918cb | 126 | static bool spapr_is_thread0_in_vcore(SpaprMachineState *spapr, |
5d0fb150 GK |
127 | PowerPCCPU *cpu) |
128 | { | |
1a5008fc | 129 | assert(spapr->vsmt); |
5d0fb150 GK |
130 | return spapr_get_vcpu_id(cpu) % spapr->vsmt == 0; |
131 | } | |
132 | ||
46f7afa3 GK |
133 | static bool pre_2_10_vmstate_dummy_icp_needed(void *opaque) |
134 | { | |
135 | /* Dummy entries correspond to unused ICPState objects in older QEMUs, | |
136 | * and newer QEMUs don't even have them. In both cases, we don't want | |
137 | * to send anything on the wire. | |
138 | */ | |
139 | return false; | |
140 | } | |
141 | ||
142 | static const VMStateDescription pre_2_10_vmstate_dummy_icp = { | |
143 | .name = "icp/server", | |
144 | .version_id = 1, | |
145 | .minimum_version_id = 1, | |
146 | .needed = pre_2_10_vmstate_dummy_icp_needed, | |
147 | .fields = (VMStateField[]) { | |
148 | VMSTATE_UNUSED(4), /* uint32_t xirr */ | |
149 | VMSTATE_UNUSED(1), /* uint8_t pending_priority */ | |
150 | VMSTATE_UNUSED(1), /* uint8_t mfrr */ | |
151 | VMSTATE_END_OF_LIST() | |
152 | }, | |
153 | }; | |
154 | ||
155 | static void pre_2_10_vmstate_register_dummy_icp(int i) | |
156 | { | |
157 | vmstate_register(NULL, i, &pre_2_10_vmstate_dummy_icp, | |
158 | (void *)(uintptr_t) i); | |
159 | } | |
160 | ||
161 | static void pre_2_10_vmstate_unregister_dummy_icp(int i) | |
162 | { | |
163 | vmstate_unregister(NULL, &pre_2_10_vmstate_dummy_icp, | |
164 | (void *)(uintptr_t) i); | |
165 | } | |
166 | ||
ce2918cb | 167 | int spapr_max_server_number(SpaprMachineState *spapr) |
46f7afa3 | 168 | { |
fe6b6346 LX |
169 | MachineState *ms = MACHINE(spapr); |
170 | ||
1a5008fc | 171 | assert(spapr->vsmt); |
fe6b6346 | 172 | return DIV_ROUND_UP(ms->smp.max_cpus * spapr->vsmt, ms->smp.threads); |
46f7afa3 GK |
173 | } |
174 | ||
833d4668 AK |
175 | static int spapr_fixup_cpu_smt_dt(void *fdt, int offset, PowerPCCPU *cpu, |
176 | int smt_threads) | |
177 | { | |
178 | int i, ret = 0; | |
179 | uint32_t servers_prop[smt_threads]; | |
180 | uint32_t gservers_prop[smt_threads * 2]; | |
14bb4486 | 181 | int index = spapr_get_vcpu_id(cpu); |
833d4668 | 182 | |
d6e166c0 DG |
183 | if (cpu->compat_pvr) { |
184 | ret = fdt_setprop_cell(fdt, offset, "cpu-version", cpu->compat_pvr); | |
6d9412ea AK |
185 | if (ret < 0) { |
186 | return ret; | |
187 | } | |
188 | } | |
189 | ||
833d4668 AK |
190 | /* Build interrupt servers and gservers properties */ |
191 | for (i = 0; i < smt_threads; i++) { | |
192 | servers_prop[i] = cpu_to_be32(index + i); | |
193 | /* Hack, direct the group queues back to cpu 0 */ | |
194 | gservers_prop[i*2] = cpu_to_be32(index + i); | |
195 | gservers_prop[i*2 + 1] = 0; | |
196 | } | |
197 | ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-server#s", | |
198 | servers_prop, sizeof(servers_prop)); | |
199 | if (ret < 0) { | |
200 | return ret; | |
201 | } | |
202 | ret = fdt_setprop(fdt, offset, "ibm,ppc-interrupt-gserver#s", | |
203 | gservers_prop, sizeof(gservers_prop)); | |
204 | ||
205 | return ret; | |
206 | } | |
207 | ||
91335a5e DG |
208 | static void spapr_dt_pa_features(SpaprMachineState *spapr, |
209 | PowerPCCPU *cpu, | |
210 | void *fdt, int offset) | |
86d5771a SB |
211 | { |
212 | uint8_t pa_features_206[] = { 6, 0, | |
213 | 0xf6, 0x1f, 0xc7, 0x00, 0x80, 0xc0 }; | |
214 | uint8_t pa_features_207[] = { 24, 0, | |
215 | 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, | |
216 | 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, | |
217 | 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, | |
218 | 0x80, 0x00, 0x80, 0x00, 0x00, 0x00 }; | |
9fb4541f SB |
219 | uint8_t pa_features_300[] = { 66, 0, |
220 | /* 0: MMU|FPU|SLB|RUN|DABR|NX, 1: fri[nzpm]|DABRX|SPRG3|SLB0|PP110 */ | |
221 | /* 2: VPM|DS205|PPR|DS202|DS206, 3: LSD|URG, SSO, 5: LE|CFAR|EB|LSQ */ | |
222 | 0xf6, 0x1f, 0xc7, 0xc0, 0x80, 0xf0, /* 0 - 5 */ | |
223 | /* 6: DS207 */ | |
224 | 0x80, 0x00, 0x00, 0x00, 0x00, 0x00, /* 6 - 11 */ | |
225 | /* 16: Vector */ | |
86d5771a | 226 | 0x00, 0x00, 0x00, 0x00, 0x80, 0x00, /* 12 - 17 */ |
9fb4541f | 227 | /* 18: Vec. Scalar, 20: Vec. XOR, 22: HTM */ |
9bf502fe | 228 | 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 18 - 23 */ |
9fb4541f SB |
229 | /* 24: Ext. Dec, 26: 64 bit ftrs, 28: PM ftrs */ |
230 | 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 24 - 29 */ | |
231 | /* 30: MMR, 32: LE atomic, 34: EBB + ext EBB */ | |
232 | 0x80, 0x00, 0x80, 0x00, 0xC0, 0x00, /* 30 - 35 */ | |
233 | /* 36: SPR SO, 38: Copy/Paste, 40: Radix MMU */ | |
234 | 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 36 - 41 */ | |
235 | /* 42: PM, 44: PC RA, 46: SC vec'd */ | |
236 | 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 42 - 47 */ | |
237 | /* 48: SIMD, 50: QP BFP, 52: String */ | |
238 | 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 48 - 53 */ | |
239 | /* 54: DecFP, 56: DecI, 58: SHA */ | |
240 | 0x80, 0x00, 0x80, 0x00, 0x80, 0x00, /* 54 - 59 */ | |
241 | /* 60: NM atomic, 62: RNG */ | |
242 | 0x80, 0x00, 0x80, 0x00, 0x00, 0x00, /* 60 - 65 */ | |
243 | }; | |
7abd43ba | 244 | uint8_t *pa_features = NULL; |
86d5771a SB |
245 | size_t pa_size; |
246 | ||
7abd43ba | 247 | if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_06, 0, cpu->compat_pvr)) { |
86d5771a SB |
248 | pa_features = pa_features_206; |
249 | pa_size = sizeof(pa_features_206); | |
7abd43ba SJS |
250 | } |
251 | if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_2_07, 0, cpu->compat_pvr)) { | |
86d5771a SB |
252 | pa_features = pa_features_207; |
253 | pa_size = sizeof(pa_features_207); | |
7abd43ba SJS |
254 | } |
255 | if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0, cpu->compat_pvr)) { | |
86d5771a SB |
256 | pa_features = pa_features_300; |
257 | pa_size = sizeof(pa_features_300); | |
7abd43ba SJS |
258 | } |
259 | if (!pa_features) { | |
86d5771a SB |
260 | return; |
261 | } | |
262 | ||
26cd35b8 | 263 | if (ppc_hash64_has(cpu, PPC_HASH64_CI_LARGEPAGE)) { |
86d5771a SB |
264 | /* |
265 | * Note: we keep CI large pages off by default because a 64K capable | |
266 | * guest provisioned with large pages might otherwise try to map a qemu | |
267 | * framebuffer (or other kind of memory mapped PCI BAR) using 64K pages | |
268 | * even if that qemu runs on a 4k host. | |
269 | * We dd this bit back here if we are confident this is not an issue | |
270 | */ | |
271 | pa_features[3] |= 0x20; | |
272 | } | |
4e5fe368 | 273 | if ((spapr_get_cap(spapr, SPAPR_CAP_HTM) != 0) && pa_size > 24) { |
86d5771a SB |
274 | pa_features[24] |= 0x80; /* Transactional memory support */ |
275 | } | |
daa36379 | 276 | if (spapr->cas_pre_isa3_guest && pa_size > 40) { |
e957f6a9 SB |
277 | /* Workaround for broken kernels that attempt (guest) radix |
278 | * mode when they can't handle it, if they see the radix bit set | |
279 | * in pa-features. So hide it from them. */ | |
280 | pa_features[40 + 2] &= ~0x80; /* Radix MMU */ | |
281 | } | |
86d5771a SB |
282 | |
283 | _FDT((fdt_setprop(fdt, offset, "ibm,pa-features", pa_features, pa_size))); | |
284 | } | |
285 | ||
c86c1aff | 286 | static hwaddr spapr_node0_size(MachineState *machine) |
b082d65a | 287 | { |
aa570207 | 288 | if (machine->numa_state->num_nodes) { |
b082d65a | 289 | int i; |
aa570207 | 290 | for (i = 0; i < machine->numa_state->num_nodes; ++i) { |
7e721e7b TX |
291 | if (machine->numa_state->nodes[i].node_mem) { |
292 | return MIN(pow2floor(machine->numa_state->nodes[i].node_mem), | |
fb164994 | 293 | machine->ram_size); |
b082d65a AK |
294 | } |
295 | } | |
296 | } | |
fb164994 | 297 | return machine->ram_size; |
b082d65a AK |
298 | } |
299 | ||
a1d59c0f AK |
300 | static void add_str(GString *s, const gchar *s1) |
301 | { | |
302 | g_string_append_len(s, s1, strlen(s1) + 1); | |
303 | } | |
7f763a5d | 304 | |
f1aa45ff DHB |
305 | static int spapr_dt_memory_node(SpaprMachineState *spapr, void *fdt, int nodeid, |
306 | hwaddr start, hwaddr size) | |
26a8c353 | 307 | { |
26a8c353 AK |
308 | char mem_name[32]; |
309 | uint64_t mem_reg_property[2]; | |
310 | int off; | |
311 | ||
312 | mem_reg_property[0] = cpu_to_be64(start); | |
313 | mem_reg_property[1] = cpu_to_be64(size); | |
314 | ||
3a17e38f | 315 | sprintf(mem_name, "memory@%" HWADDR_PRIx, start); |
26a8c353 AK |
316 | off = fdt_add_subnode(fdt, 0, mem_name); |
317 | _FDT(off); | |
318 | _FDT((fdt_setprop_string(fdt, off, "device_type", "memory"))); | |
319 | _FDT((fdt_setprop(fdt, off, "reg", mem_reg_property, | |
320 | sizeof(mem_reg_property)))); | |
f1aa45ff | 321 | spapr_numa_write_associativity_dt(spapr, fdt, off, nodeid); |
03d196b7 | 322 | return off; |
26a8c353 AK |
323 | } |
324 | ||
f47bd1c8 IM |
325 | static uint32_t spapr_pc_dimm_node(MemoryDeviceInfoList *list, ram_addr_t addr) |
326 | { | |
327 | MemoryDeviceInfoList *info; | |
328 | ||
329 | for (info = list; info; info = info->next) { | |
330 | MemoryDeviceInfo *value = info->value; | |
331 | ||
332 | if (value && value->type == MEMORY_DEVICE_INFO_KIND_DIMM) { | |
333 | PCDIMMDeviceInfo *pcdimm_info = value->u.dimm.data; | |
334 | ||
ccc2cef8 | 335 | if (addr >= pcdimm_info->addr && |
f47bd1c8 IM |
336 | addr < (pcdimm_info->addr + pcdimm_info->size)) { |
337 | return pcdimm_info->node; | |
338 | } | |
339 | } | |
340 | } | |
341 | ||
342 | return -1; | |
343 | } | |
344 | ||
a324d6f1 BR |
345 | struct sPAPRDrconfCellV2 { |
346 | uint32_t seq_lmbs; | |
347 | uint64_t base_addr; | |
348 | uint32_t drc_index; | |
349 | uint32_t aa_index; | |
350 | uint32_t flags; | |
351 | } QEMU_PACKED; | |
352 | ||
353 | typedef struct DrconfCellQueue { | |
354 | struct sPAPRDrconfCellV2 cell; | |
355 | QSIMPLEQ_ENTRY(DrconfCellQueue) entry; | |
356 | } DrconfCellQueue; | |
357 | ||
358 | static DrconfCellQueue * | |
359 | spapr_get_drconf_cell(uint32_t seq_lmbs, uint64_t base_addr, | |
360 | uint32_t drc_index, uint32_t aa_index, | |
361 | uint32_t flags) | |
03d196b7 | 362 | { |
a324d6f1 BR |
363 | DrconfCellQueue *elem; |
364 | ||
365 | elem = g_malloc0(sizeof(*elem)); | |
366 | elem->cell.seq_lmbs = cpu_to_be32(seq_lmbs); | |
367 | elem->cell.base_addr = cpu_to_be64(base_addr); | |
368 | elem->cell.drc_index = cpu_to_be32(drc_index); | |
369 | elem->cell.aa_index = cpu_to_be32(aa_index); | |
370 | elem->cell.flags = cpu_to_be32(flags); | |
371 | ||
372 | return elem; | |
373 | } | |
374 | ||
91335a5e DG |
375 | static int spapr_dt_dynamic_memory_v2(SpaprMachineState *spapr, void *fdt, |
376 | int offset, MemoryDeviceInfoList *dimms) | |
a324d6f1 | 377 | { |
b0c14ec4 | 378 | MachineState *machine = MACHINE(spapr); |
cc941111 | 379 | uint8_t *int_buf, *cur_index; |
a324d6f1 BR |
380 | int ret; |
381 | uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE; | |
382 | uint64_t addr, cur_addr, size; | |
b0c14ec4 DH |
383 | uint32_t nr_boot_lmbs = (machine->device_memory->base / lmb_size); |
384 | uint64_t mem_end = machine->device_memory->base + | |
385 | memory_region_size(&machine->device_memory->mr); | |
cc941111 | 386 | uint32_t node, buf_len, nr_entries = 0; |
ce2918cb | 387 | SpaprDrc *drc; |
a324d6f1 BR |
388 | DrconfCellQueue *elem, *next; |
389 | MemoryDeviceInfoList *info; | |
390 | QSIMPLEQ_HEAD(, DrconfCellQueue) drconf_queue | |
391 | = QSIMPLEQ_HEAD_INITIALIZER(drconf_queue); | |
392 | ||
393 | /* Entry to cover RAM and the gap area */ | |
394 | elem = spapr_get_drconf_cell(nr_boot_lmbs, 0, 0, -1, | |
395 | SPAPR_LMB_FLAGS_RESERVED | | |
396 | SPAPR_LMB_FLAGS_DRC_INVALID); | |
397 | QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry); | |
398 | nr_entries++; | |
399 | ||
b0c14ec4 | 400 | cur_addr = machine->device_memory->base; |
a324d6f1 BR |
401 | for (info = dimms; info; info = info->next) { |
402 | PCDIMMDeviceInfo *di = info->value->u.dimm.data; | |
403 | ||
404 | addr = di->addr; | |
405 | size = di->size; | |
406 | node = di->node; | |
407 | ||
ee3a71e3 SB |
408 | /* |
409 | * The NVDIMM area is hotpluggable after the NVDIMM is unplugged. The | |
410 | * area is marked hotpluggable in the next iteration for the bigger | |
411 | * chunk including the NVDIMM occupied area. | |
412 | */ | |
413 | if (info->value->type == MEMORY_DEVICE_INFO_KIND_NVDIMM) | |
414 | continue; | |
415 | ||
a324d6f1 BR |
416 | /* Entry for hot-pluggable area */ |
417 | if (cur_addr < addr) { | |
418 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size); | |
419 | g_assert(drc); | |
420 | elem = spapr_get_drconf_cell((addr - cur_addr) / lmb_size, | |
421 | cur_addr, spapr_drc_index(drc), -1, 0); | |
422 | QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry); | |
423 | nr_entries++; | |
424 | } | |
425 | ||
426 | /* Entry for DIMM */ | |
427 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, addr / lmb_size); | |
428 | g_assert(drc); | |
429 | elem = spapr_get_drconf_cell(size / lmb_size, addr, | |
430 | spapr_drc_index(drc), node, | |
0911a60c LB |
431 | (SPAPR_LMB_FLAGS_ASSIGNED | |
432 | SPAPR_LMB_FLAGS_HOTREMOVABLE)); | |
a324d6f1 BR |
433 | QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry); |
434 | nr_entries++; | |
435 | cur_addr = addr + size; | |
436 | } | |
437 | ||
438 | /* Entry for remaining hotpluggable area */ | |
439 | if (cur_addr < mem_end) { | |
440 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, cur_addr / lmb_size); | |
441 | g_assert(drc); | |
442 | elem = spapr_get_drconf_cell((mem_end - cur_addr) / lmb_size, | |
443 | cur_addr, spapr_drc_index(drc), -1, 0); | |
444 | QSIMPLEQ_INSERT_TAIL(&drconf_queue, elem, entry); | |
445 | nr_entries++; | |
446 | } | |
447 | ||
448 | buf_len = nr_entries * sizeof(struct sPAPRDrconfCellV2) + sizeof(uint32_t); | |
449 | int_buf = cur_index = g_malloc0(buf_len); | |
450 | *(uint32_t *)int_buf = cpu_to_be32(nr_entries); | |
451 | cur_index += sizeof(nr_entries); | |
452 | ||
453 | QSIMPLEQ_FOREACH_SAFE(elem, &drconf_queue, entry, next) { | |
454 | memcpy(cur_index, &elem->cell, sizeof(elem->cell)); | |
455 | cur_index += sizeof(elem->cell); | |
456 | QSIMPLEQ_REMOVE(&drconf_queue, elem, DrconfCellQueue, entry); | |
457 | g_free(elem); | |
458 | } | |
459 | ||
460 | ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory-v2", int_buf, buf_len); | |
461 | g_free(int_buf); | |
462 | if (ret < 0) { | |
463 | return -1; | |
464 | } | |
465 | return 0; | |
466 | } | |
467 | ||
91335a5e | 468 | static int spapr_dt_dynamic_memory(SpaprMachineState *spapr, void *fdt, |
a324d6f1 BR |
469 | int offset, MemoryDeviceInfoList *dimms) |
470 | { | |
b0c14ec4 | 471 | MachineState *machine = MACHINE(spapr); |
a324d6f1 | 472 | int i, ret; |
03d196b7 | 473 | uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE; |
0c9269a5 | 474 | uint32_t device_lmb_start = machine->device_memory->base / lmb_size; |
b0c14ec4 DH |
475 | uint32_t nr_lmbs = (machine->device_memory->base + |
476 | memory_region_size(&machine->device_memory->mr)) / | |
d0e5a8f2 | 477 | lmb_size; |
03d196b7 | 478 | uint32_t *int_buf, *cur_index, buf_len; |
16c25aef | 479 | |
ef001f06 TH |
480 | /* |
481 | * Allocate enough buffer size to fit in ibm,dynamic-memory | |
ef001f06 | 482 | */ |
a324d6f1 | 483 | buf_len = (nr_lmbs * SPAPR_DR_LMB_LIST_ENTRY_SIZE + 1) * sizeof(uint32_t); |
03d196b7 | 484 | cur_index = int_buf = g_malloc0(buf_len); |
03d196b7 BR |
485 | int_buf[0] = cpu_to_be32(nr_lmbs); |
486 | cur_index++; | |
487 | for (i = 0; i < nr_lmbs; i++) { | |
d0e5a8f2 | 488 | uint64_t addr = i * lmb_size; |
03d196b7 BR |
489 | uint32_t *dynamic_memory = cur_index; |
490 | ||
0c9269a5 | 491 | if (i >= device_lmb_start) { |
ce2918cb | 492 | SpaprDrc *drc; |
d0e5a8f2 | 493 | |
fbf55397 | 494 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, i); |
d0e5a8f2 | 495 | g_assert(drc); |
d0e5a8f2 BR |
496 | |
497 | dynamic_memory[0] = cpu_to_be32(addr >> 32); | |
498 | dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff); | |
0b55aa91 | 499 | dynamic_memory[2] = cpu_to_be32(spapr_drc_index(drc)); |
d0e5a8f2 | 500 | dynamic_memory[3] = cpu_to_be32(0); /* reserved */ |
f47bd1c8 | 501 | dynamic_memory[4] = cpu_to_be32(spapr_pc_dimm_node(dimms, addr)); |
d0e5a8f2 BR |
502 | if (memory_region_present(get_system_memory(), addr)) { |
503 | dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_ASSIGNED); | |
504 | } else { | |
505 | dynamic_memory[5] = cpu_to_be32(0); | |
506 | } | |
03d196b7 | 507 | } else { |
d0e5a8f2 BR |
508 | /* |
509 | * LMB information for RMA, boot time RAM and gap b/n RAM and | |
0c9269a5 | 510 | * device memory region -- all these are marked as reserved |
d0e5a8f2 BR |
511 | * and as having no valid DRC. |
512 | */ | |
513 | dynamic_memory[0] = cpu_to_be32(addr >> 32); | |
514 | dynamic_memory[1] = cpu_to_be32(addr & 0xffffffff); | |
515 | dynamic_memory[2] = cpu_to_be32(0); | |
516 | dynamic_memory[3] = cpu_to_be32(0); /* reserved */ | |
517 | dynamic_memory[4] = cpu_to_be32(-1); | |
518 | dynamic_memory[5] = cpu_to_be32(SPAPR_LMB_FLAGS_RESERVED | | |
519 | SPAPR_LMB_FLAGS_DRC_INVALID); | |
03d196b7 BR |
520 | } |
521 | ||
522 | cur_index += SPAPR_DR_LMB_LIST_ENTRY_SIZE; | |
523 | } | |
524 | ret = fdt_setprop(fdt, offset, "ibm,dynamic-memory", int_buf, buf_len); | |
a324d6f1 | 525 | g_free(int_buf); |
03d196b7 | 526 | if (ret < 0) { |
a324d6f1 BR |
527 | return -1; |
528 | } | |
529 | return 0; | |
530 | } | |
531 | ||
532 | /* | |
533 | * Adds ibm,dynamic-reconfiguration-memory node. | |
534 | * Refer to docs/specs/ppc-spapr-hotplug.txt for the documentation | |
535 | * of this device tree node. | |
536 | */ | |
91335a5e DG |
537 | static int spapr_dt_dynamic_reconfiguration_memory(SpaprMachineState *spapr, |
538 | void *fdt) | |
a324d6f1 BR |
539 | { |
540 | MachineState *machine = MACHINE(spapr); | |
0ee52012 | 541 | int ret, offset; |
a324d6f1 | 542 | uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE; |
7abf9797 AB |
543 | uint32_t prop_lmb_size[] = {cpu_to_be32(lmb_size >> 32), |
544 | cpu_to_be32(lmb_size & 0xffffffff)}; | |
a324d6f1 BR |
545 | MemoryDeviceInfoList *dimms = NULL; |
546 | ||
547 | /* | |
0c9269a5 | 548 | * Don't create the node if there is no device memory |
a324d6f1 BR |
549 | */ |
550 | if (machine->ram_size == machine->maxram_size) { | |
551 | return 0; | |
552 | } | |
553 | ||
554 | offset = fdt_add_subnode(fdt, 0, "ibm,dynamic-reconfiguration-memory"); | |
555 | ||
556 | ret = fdt_setprop(fdt, offset, "ibm,lmb-size", prop_lmb_size, | |
557 | sizeof(prop_lmb_size)); | |
558 | if (ret < 0) { | |
559 | return ret; | |
560 | } | |
561 | ||
562 | ret = fdt_setprop_cell(fdt, offset, "ibm,memory-flags-mask", 0xff); | |
563 | if (ret < 0) { | |
564 | return ret; | |
565 | } | |
566 | ||
567 | ret = fdt_setprop_cell(fdt, offset, "ibm,memory-preservation-time", 0x0); | |
568 | if (ret < 0) { | |
569 | return ret; | |
570 | } | |
571 | ||
572 | /* ibm,dynamic-memory or ibm,dynamic-memory-v2 */ | |
2cc0e2e8 | 573 | dimms = qmp_memory_device_list(); |
a324d6f1 | 574 | if (spapr_ovec_test(spapr->ov5_cas, OV5_DRMEM_V2)) { |
91335a5e | 575 | ret = spapr_dt_dynamic_memory_v2(spapr, fdt, offset, dimms); |
a324d6f1 | 576 | } else { |
91335a5e | 577 | ret = spapr_dt_dynamic_memory(spapr, fdt, offset, dimms); |
a324d6f1 BR |
578 | } |
579 | qapi_free_MemoryDeviceInfoList(dimms); | |
580 | ||
581 | if (ret < 0) { | |
582 | return ret; | |
03d196b7 BR |
583 | } |
584 | ||
0ee52012 | 585 | ret = spapr_numa_write_assoc_lookup_arrays(spapr, fdt, offset); |
a324d6f1 | 586 | |
03d196b7 BR |
587 | return ret; |
588 | } | |
589 | ||
91335a5e | 590 | static int spapr_dt_memory(SpaprMachineState *spapr, void *fdt) |
6787d27b | 591 | { |
fa523f0d | 592 | MachineState *machine = MACHINE(spapr); |
ce2918cb | 593 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); |
fa523f0d DG |
594 | hwaddr mem_start, node_size; |
595 | int i, nb_nodes = machine->numa_state->num_nodes; | |
596 | NodeInfo *nodes = machine->numa_state->nodes; | |
597 | ||
598 | for (i = 0, mem_start = 0; i < nb_nodes; ++i) { | |
599 | if (!nodes[i].node_mem) { | |
600 | continue; | |
601 | } | |
602 | if (mem_start >= machine->ram_size) { | |
603 | node_size = 0; | |
604 | } else { | |
605 | node_size = nodes[i].node_mem; | |
606 | if (node_size > machine->ram_size - mem_start) { | |
607 | node_size = machine->ram_size - mem_start; | |
608 | } | |
609 | } | |
610 | if (!mem_start) { | |
611 | /* spapr_machine_init() checks for rma_size <= node0_size | |
612 | * already */ | |
f1aa45ff | 613 | spapr_dt_memory_node(spapr, fdt, i, 0, spapr->rma_size); |
fa523f0d DG |
614 | mem_start += spapr->rma_size; |
615 | node_size -= spapr->rma_size; | |
616 | } | |
617 | for ( ; node_size; ) { | |
618 | hwaddr sizetmp = pow2floor(node_size); | |
619 | ||
620 | /* mem_start != 0 here */ | |
621 | if (ctzl(mem_start) < ctzl(sizetmp)) { | |
622 | sizetmp = 1ULL << ctzl(mem_start); | |
623 | } | |
624 | ||
f1aa45ff | 625 | spapr_dt_memory_node(spapr, fdt, i, mem_start, sizetmp); |
fa523f0d DG |
626 | node_size -= sizetmp; |
627 | mem_start += sizetmp; | |
628 | } | |
629 | } | |
6787d27b MR |
630 | |
631 | /* Generate ibm,dynamic-reconfiguration-memory node if required */ | |
fa523f0d DG |
632 | if (spapr_ovec_test(spapr->ov5_cas, OV5_DRCONF_MEMORY)) { |
633 | int ret; | |
634 | ||
6787d27b | 635 | g_assert(smc->dr_lmb_enabled); |
91335a5e | 636 | ret = spapr_dt_dynamic_reconfiguration_memory(spapr, fdt); |
417ece33 | 637 | if (ret) { |
9b6c1da5 | 638 | return ret; |
417ece33 | 639 | } |
6787d27b MR |
640 | } |
641 | ||
fa523f0d DG |
642 | return 0; |
643 | } | |
644 | ||
91335a5e DG |
645 | static void spapr_dt_cpu(CPUState *cs, void *fdt, int offset, |
646 | SpaprMachineState *spapr) | |
fa523f0d DG |
647 | { |
648 | MachineState *ms = MACHINE(spapr); | |
649 | PowerPCCPU *cpu = POWERPC_CPU(cs); | |
650 | CPUPPCState *env = &cpu->env; | |
651 | PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cs); | |
652 | int index = spapr_get_vcpu_id(cpu); | |
653 | uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40), | |
654 | 0xffffffff, 0xffffffff}; | |
655 | uint32_t tbfreq = kvm_enabled() ? kvmppc_get_tbfreq() | |
656 | : SPAPR_TIMEBASE_FREQ; | |
657 | uint32_t cpufreq = kvm_enabled() ? kvmppc_get_clockfreq() : 1000000000; | |
658 | uint32_t page_sizes_prop[64]; | |
659 | size_t page_sizes_prop_size; | |
660 | unsigned int smp_threads = ms->smp.threads; | |
661 | uint32_t vcpus_per_socket = smp_threads * ms->smp.cores; | |
662 | uint32_t pft_size_prop[] = {0, cpu_to_be32(spapr->htab_shift)}; | |
663 | int compat_smt = MIN(smp_threads, ppc_compat_max_vthreads(cpu)); | |
664 | SpaprDrc *drc; | |
665 | int drc_index; | |
666 | uint32_t radix_AP_encodings[PPC_PAGE_SIZES_MAX_SZ]; | |
667 | int i; | |
668 | ||
669 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, index); | |
670 | if (drc) { | |
671 | drc_index = spapr_drc_index(drc); | |
672 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", drc_index))); | |
673 | } | |
674 | ||
675 | _FDT((fdt_setprop_cell(fdt, offset, "reg", index))); | |
676 | _FDT((fdt_setprop_string(fdt, offset, "device_type", "cpu"))); | |
677 | ||
678 | _FDT((fdt_setprop_cell(fdt, offset, "cpu-version", env->spr[SPR_PVR]))); | |
679 | _FDT((fdt_setprop_cell(fdt, offset, "d-cache-block-size", | |
680 | env->dcache_line_size))); | |
681 | _FDT((fdt_setprop_cell(fdt, offset, "d-cache-line-size", | |
682 | env->dcache_line_size))); | |
683 | _FDT((fdt_setprop_cell(fdt, offset, "i-cache-block-size", | |
684 | env->icache_line_size))); | |
685 | _FDT((fdt_setprop_cell(fdt, offset, "i-cache-line-size", | |
686 | env->icache_line_size))); | |
687 | ||
688 | if (pcc->l1_dcache_size) { | |
689 | _FDT((fdt_setprop_cell(fdt, offset, "d-cache-size", | |
690 | pcc->l1_dcache_size))); | |
691 | } else { | |
692 | warn_report("Unknown L1 dcache size for cpu"); | |
693 | } | |
694 | if (pcc->l1_icache_size) { | |
695 | _FDT((fdt_setprop_cell(fdt, offset, "i-cache-size", | |
696 | pcc->l1_icache_size))); | |
697 | } else { | |
698 | warn_report("Unknown L1 icache size for cpu"); | |
699 | } | |
700 | ||
701 | _FDT((fdt_setprop_cell(fdt, offset, "timebase-frequency", tbfreq))); | |
702 | _FDT((fdt_setprop_cell(fdt, offset, "clock-frequency", cpufreq))); | |
703 | _FDT((fdt_setprop_cell(fdt, offset, "slb-size", cpu->hash64_opts->slb_size))); | |
704 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,slb-size", cpu->hash64_opts->slb_size))); | |
705 | _FDT((fdt_setprop_string(fdt, offset, "status", "okay"))); | |
706 | _FDT((fdt_setprop(fdt, offset, "64-bit", NULL, 0))); | |
707 | ||
03282a3a | 708 | if (ppc_has_spr(cpu, SPR_PURR)) { |
fa523f0d DG |
709 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,purr", 1))); |
710 | } | |
03282a3a | 711 | if (ppc_has_spr(cpu, SPR_PURR)) { |
fa523f0d DG |
712 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,spurr", 1))); |
713 | } | |
a324d6f1 | 714 | |
fa523f0d DG |
715 | if (ppc_hash64_has(cpu, PPC_HASH64_1TSEG)) { |
716 | _FDT((fdt_setprop(fdt, offset, "ibm,processor-segment-sizes", | |
717 | segs, sizeof(segs)))); | |
a324d6f1 BR |
718 | } |
719 | ||
fa523f0d DG |
720 | /* Advertise VSX (vector extensions) if available |
721 | * 1 == VMX / Altivec available | |
722 | * 2 == VSX available | |
723 | * | |
724 | * Only CPUs for which we create core types in spapr_cpu_core.c | |
725 | * are possible, and all of those have VMX */ | |
2460e1d7 CLG |
726 | if (env->insns_flags & PPC_ALTIVEC) { |
727 | if (spapr_get_cap(spapr, SPAPR_CAP_VSX) != 0) { | |
728 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 2))); | |
729 | } else { | |
730 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,vmx", 1))); | |
731 | } | |
fa523f0d | 732 | } |
a324d6f1 | 733 | |
fa523f0d DG |
734 | /* Advertise DFP (Decimal Floating Point) if available |
735 | * 0 / no property == no DFP | |
736 | * 1 == DFP available */ | |
737 | if (spapr_get_cap(spapr, SPAPR_CAP_DFP) != 0) { | |
738 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,dfp", 1))); | |
a324d6f1 BR |
739 | } |
740 | ||
fa523f0d DG |
741 | page_sizes_prop_size = ppc_create_page_sizes_prop(cpu, page_sizes_prop, |
742 | sizeof(page_sizes_prop)); | |
743 | if (page_sizes_prop_size) { | |
744 | _FDT((fdt_setprop(fdt, offset, "ibm,segment-page-sizes", | |
745 | page_sizes_prop, page_sizes_prop_size))); | |
a324d6f1 BR |
746 | } |
747 | ||
91335a5e | 748 | spapr_dt_pa_features(spapr, cpu, fdt, offset); |
fa523f0d DG |
749 | |
750 | _FDT((fdt_setprop_cell(fdt, offset, "ibm,chip-id", | |
751 | cs->cpu_index / vcpus_per_socket))); | |
752 | ||
753 | _FDT((fdt_setprop(fdt, offset, "ibm,pft-size", | |
754 | pft_size_prop, sizeof(pft_size_prop)))); | |
755 | ||
756 | if (ms->numa_state->num_nodes > 1) { | |
8f86a408 | 757 | _FDT(spapr_numa_fixup_cpu_dt(spapr, fdt, offset, cpu)); |
a324d6f1 BR |
758 | } |
759 | ||
fa523f0d DG |
760 | _FDT(spapr_fixup_cpu_smt_dt(fdt, offset, cpu, compat_smt)); |
761 | ||
762 | if (pcc->radix_page_info) { | |
763 | for (i = 0; i < pcc->radix_page_info->count; i++) { | |
764 | radix_AP_encodings[i] = | |
765 | cpu_to_be32(pcc->radix_page_info->entries[i]); | |
766 | } | |
767 | _FDT((fdt_setprop(fdt, offset, "ibm,processor-radix-AP-encodings", | |
768 | radix_AP_encodings, | |
769 | pcc->radix_page_info->count * | |
770 | sizeof(radix_AP_encodings[0])))); | |
a324d6f1 | 771 | } |
a324d6f1 | 772 | |
fa523f0d DG |
773 | /* |
774 | * We set this property to let the guest know that it can use the large | |
775 | * decrementer and its width in bits. | |
776 | */ | |
777 | if (spapr_get_cap(spapr, SPAPR_CAP_LARGE_DECREMENTER) != SPAPR_CAP_OFF) | |
778 | _FDT((fdt_setprop_u32(fdt, offset, "ibm,dec-bits", | |
779 | pcc->lrg_decr_bits))); | |
780 | } | |
781 | ||
91335a5e | 782 | static void spapr_dt_cpus(void *fdt, SpaprMachineState *spapr) |
fa523f0d DG |
783 | { |
784 | CPUState **rev; | |
785 | CPUState *cs; | |
786 | int n_cpus; | |
787 | int cpus_offset; | |
fa523f0d DG |
788 | int i; |
789 | ||
790 | cpus_offset = fdt_add_subnode(fdt, 0, "cpus"); | |
791 | _FDT(cpus_offset); | |
792 | _FDT((fdt_setprop_cell(fdt, cpus_offset, "#address-cells", 0x1))); | |
793 | _FDT((fdt_setprop_cell(fdt, cpus_offset, "#size-cells", 0x0))); | |
794 | ||
795 | /* | |
796 | * We walk the CPUs in reverse order to ensure that CPU DT nodes | |
797 | * created by fdt_add_subnode() end up in the right order in FDT | |
798 | * for the guest kernel the enumerate the CPUs correctly. | |
799 | * | |
800 | * The CPU list cannot be traversed in reverse order, so we need | |
801 | * to do extra work. | |
802 | */ | |
803 | n_cpus = 0; | |
804 | rev = NULL; | |
805 | CPU_FOREACH(cs) { | |
806 | rev = g_renew(CPUState *, rev, n_cpus + 1); | |
807 | rev[n_cpus++] = cs; | |
03d196b7 BR |
808 | } |
809 | ||
fa523f0d DG |
810 | for (i = n_cpus - 1; i >= 0; i--) { |
811 | CPUState *cs = rev[i]; | |
812 | PowerPCCPU *cpu = POWERPC_CPU(cs); | |
813 | int index = spapr_get_vcpu_id(cpu); | |
814 | DeviceClass *dc = DEVICE_GET_CLASS(cs); | |
7265bc3e | 815 | g_autofree char *nodename = NULL; |
fa523f0d DG |
816 | int offset; |
817 | ||
818 | if (!spapr_is_thread0_in_vcore(spapr, cpu)) { | |
819 | continue; | |
820 | } | |
821 | ||
822 | nodename = g_strdup_printf("%s@%x", dc->fw_name, index); | |
823 | offset = fdt_add_subnode(fdt, cpus_offset, nodename); | |
fa523f0d | 824 | _FDT(offset); |
91335a5e | 825 | spapr_dt_cpu(cs, fdt, offset, spapr); |
03d196b7 | 826 | } |
a324d6f1 | 827 | |
fa523f0d | 828 | g_free(rev); |
03d196b7 BR |
829 | } |
830 | ||
91335a5e | 831 | static int spapr_dt_rng(void *fdt) |
6787d27b | 832 | { |
fa523f0d DG |
833 | int node; |
834 | int ret; | |
6787d27b | 835 | |
fa523f0d DG |
836 | node = qemu_fdt_add_subnode(fdt, "/ibm,platform-facilities"); |
837 | if (node <= 0) { | |
838 | return -1; | |
6787d27b | 839 | } |
fa523f0d DG |
840 | ret = fdt_setprop_string(fdt, node, "device_type", |
841 | "ibm,platform-facilities"); | |
842 | ret |= fdt_setprop_cell(fdt, node, "#address-cells", 0x1); | |
843 | ret |= fdt_setprop_cell(fdt, node, "#size-cells", 0x0); | |
6787d27b | 844 | |
fa523f0d DG |
845 | node = fdt_add_subnode(fdt, node, "ibm,random-v1"); |
846 | if (node <= 0) { | |
847 | return -1; | |
417ece33 | 848 | } |
fa523f0d DG |
849 | ret |= fdt_setprop_string(fdt, node, "compatible", "ibm,random"); |
850 | ||
851 | return ret ? -1 : 0; | |
6787d27b MR |
852 | } |
853 | ||
ce2918cb | 854 | static void spapr_dt_rtas(SpaprMachineState *spapr, void *fdt) |
3f5dabce | 855 | { |
fe6b6346 | 856 | MachineState *ms = MACHINE(spapr); |
3f5dabce DG |
857 | int rtas; |
858 | GString *hypertas = g_string_sized_new(256); | |
859 | GString *qemu_hypertas = g_string_sized_new(256); | |
0c9269a5 | 860 | uint64_t max_device_addr = MACHINE(spapr)->device_memory->base + |
b0c14ec4 | 861 | memory_region_size(&MACHINE(spapr)->device_memory->mr); |
3f5dabce | 862 | uint32_t lrdr_capacity[] = { |
0c9269a5 DH |
863 | cpu_to_be32(max_device_addr >> 32), |
864 | cpu_to_be32(max_device_addr & 0xffffffff), | |
7abf9797 AB |
865 | cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE >> 32), |
866 | cpu_to_be32(SPAPR_MEMORY_BLOCK_SIZE & 0xffffffff), | |
fe6b6346 | 867 | cpu_to_be32(ms->smp.max_cpus / ms->smp.threads), |
3f5dabce DG |
868 | }; |
869 | ||
870 | _FDT(rtas = fdt_add_subnode(fdt, 0, "rtas")); | |
871 | ||
872 | /* hypertas */ | |
873 | add_str(hypertas, "hcall-pft"); | |
874 | add_str(hypertas, "hcall-term"); | |
875 | add_str(hypertas, "hcall-dabr"); | |
876 | add_str(hypertas, "hcall-interrupt"); | |
877 | add_str(hypertas, "hcall-tce"); | |
878 | add_str(hypertas, "hcall-vio"); | |
879 | add_str(hypertas, "hcall-splpar"); | |
10741314 | 880 | add_str(hypertas, "hcall-join"); |
3f5dabce DG |
881 | add_str(hypertas, "hcall-bulk"); |
882 | add_str(hypertas, "hcall-set-mode"); | |
883 | add_str(hypertas, "hcall-sprg0"); | |
884 | add_str(hypertas, "hcall-copy"); | |
885 | add_str(hypertas, "hcall-debug"); | |
c24ba3d0 | 886 | add_str(hypertas, "hcall-vphn"); |
82123b75 BR |
887 | if (spapr_get_cap(spapr, SPAPR_CAP_RPT_INVALIDATE) == SPAPR_CAP_ON) { |
888 | add_str(hypertas, "hcall-rpt-invalidate"); | |
889 | } | |
890 | ||
3f5dabce DG |
891 | add_str(qemu_hypertas, "hcall-memop1"); |
892 | ||
893 | if (!kvm_enabled() || kvmppc_spapr_use_multitce()) { | |
894 | add_str(hypertas, "hcall-multi-tce"); | |
895 | } | |
30f4b05b DG |
896 | |
897 | if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) { | |
898 | add_str(hypertas, "hcall-hpt-resize"); | |
899 | } | |
900 | ||
3f5dabce DG |
901 | _FDT(fdt_setprop(fdt, rtas, "ibm,hypertas-functions", |
902 | hypertas->str, hypertas->len)); | |
903 | g_string_free(hypertas, TRUE); | |
904 | _FDT(fdt_setprop(fdt, rtas, "qemu,hypertas-functions", | |
905 | qemu_hypertas->str, qemu_hypertas->len)); | |
906 | g_string_free(qemu_hypertas, TRUE); | |
907 | ||
1eee9950 | 908 | spapr_numa_write_rtas_dt(spapr, fdt, rtas); |
da9f80fb | 909 | |
0e236d34 NP |
910 | /* |
911 | * FWNMI reserves RTAS_ERROR_LOG_MAX for the machine check error log, | |
912 | * and 16 bytes per CPU for system reset error log plus an extra 8 bytes. | |
913 | * | |
914 | * The system reset requirements are driven by existing Linux and PowerVM | |
915 | * implementation which (contrary to PAPR) saves r3 in the error log | |
916 | * structure like machine check, so Linux expects to find the saved r3 | |
917 | * value at the address in r3 upon FWNMI-enabled sreset interrupt (and | |
918 | * does not look at the error value). | |
919 | * | |
920 | * System reset interrupts are not subject to interlock like machine | |
921 | * check, so this memory area could be corrupted if the sreset is | |
922 | * interrupted by a machine check (or vice versa) if it was shared. To | |
923 | * prevent this, system reset uses per-CPU areas for the sreset save | |
924 | * area. A system reset that interrupts a system reset handler could | |
925 | * still overwrite this area, but Linux doesn't try to recover in that | |
926 | * case anyway. | |
927 | * | |
928 | * The extra 8 bytes is required because Linux's FWNMI error log check | |
929 | * is off-by-one. | |
7381c5d1 AK |
930 | * |
931 | * RTAS_MIN_SIZE is required for the RTAS blob itself. | |
0e236d34 | 932 | */ |
7381c5d1 AK |
933 | _FDT(fdt_setprop_cell(fdt, rtas, "rtas-size", RTAS_MIN_SIZE + |
934 | RTAS_ERROR_LOG_MAX + | |
935 | ms->smp.max_cpus * sizeof(uint64_t) * 2 + | |
936 | sizeof(uint64_t))); | |
3f5dabce DG |
937 | _FDT(fdt_setprop_cell(fdt, rtas, "rtas-error-log-max", |
938 | RTAS_ERROR_LOG_MAX)); | |
939 | _FDT(fdt_setprop_cell(fdt, rtas, "rtas-event-scan-rate", | |
940 | RTAS_EVENT_SCAN_RATE)); | |
941 | ||
4f441474 DG |
942 | g_assert(msi_nonbroken); |
943 | _FDT(fdt_setprop(fdt, rtas, "ibm,change-msix-capable", NULL, 0)); | |
3f5dabce DG |
944 | |
945 | /* | |
946 | * According to PAPR, rtas ibm,os-term does not guarantee a return | |
947 | * back to the guest cpu. | |
948 | * | |
949 | * While an additional ibm,extended-os-term property indicates | |
950 | * that rtas call return will always occur. Set this property. | |
951 | */ | |
952 | _FDT(fdt_setprop(fdt, rtas, "ibm,extended-os-term", NULL, 0)); | |
953 | ||
954 | _FDT(fdt_setprop(fdt, rtas, "ibm,lrdr-capacity", | |
955 | lrdr_capacity, sizeof(lrdr_capacity))); | |
956 | ||
957 | spapr_dt_rtas_tokens(fdt, rtas); | |
958 | } | |
959 | ||
db592b5b CLG |
960 | /* |
961 | * Prepare ibm,arch-vec-5-platform-support, which indicates the MMU | |
962 | * and the XIVE features that the guest may request and thus the valid | |
963 | * values for bytes 23..26 of option vector 5: | |
964 | */ | |
ce2918cb | 965 | static void spapr_dt_ov5_platform_support(SpaprMachineState *spapr, void *fdt, |
db592b5b | 966 | int chosen) |
9fb4541f | 967 | { |
545d6e2b SJS |
968 | PowerPCCPU *first_ppc_cpu = POWERPC_CPU(first_cpu); |
969 | ||
f2b14e3a | 970 | char val[2 * 4] = { |
ca62823b | 971 | 23, 0x00, /* XICS / XIVE mode */ |
9fb4541f SB |
972 | 24, 0x00, /* Hash/Radix, filled in below. */ |
973 | 25, 0x00, /* Hash options: Segment Tables == no, GTSE == no. */ | |
974 | 26, 0x40, /* Radix options: GTSE == yes. */ | |
975 | }; | |
976 | ||
ca62823b DG |
977 | if (spapr->irq->xics && spapr->irq->xive) { |
978 | val[1] = SPAPR_OV5_XIVE_BOTH; | |
979 | } else if (spapr->irq->xive) { | |
980 | val[1] = SPAPR_OV5_XIVE_EXPLOIT; | |
981 | } else { | |
982 | assert(spapr->irq->xics); | |
983 | val[1] = SPAPR_OV5_XIVE_LEGACY; | |
984 | } | |
985 | ||
7abd43ba SJS |
986 | if (!ppc_check_compat(first_ppc_cpu, CPU_POWERPC_LOGICAL_3_00, 0, |
987 | first_ppc_cpu->compat_pvr)) { | |
db592b5b CLG |
988 | /* |
989 | * If we're in a pre POWER9 compat mode then the guest should | |
990 | * do hash and use the legacy interrupt mode | |
991 | */ | |
ca62823b | 992 | val[1] = SPAPR_OV5_XIVE_LEGACY; /* XICS */ |
7abd43ba | 993 | val[3] = 0x00; /* Hash */ |
ab5add4c | 994 | spapr_check_mmu_mode(false); |
7abd43ba | 995 | } else if (kvm_enabled()) { |
9fb4541f | 996 | if (kvmppc_has_cap_mmu_radix() && kvmppc_has_cap_mmu_hash_v3()) { |
f2b14e3a | 997 | val[3] = 0x80; /* OV5_MMU_BOTH */ |
9fb4541f | 998 | } else if (kvmppc_has_cap_mmu_radix()) { |
f2b14e3a | 999 | val[3] = 0x40; /* OV5_MMU_RADIX_300 */ |
9fb4541f | 1000 | } else { |
f2b14e3a | 1001 | val[3] = 0x00; /* Hash */ |
9fb4541f SB |
1002 | } |
1003 | } else { | |
7abd43ba SJS |
1004 | /* V3 MMU supports both hash and radix in tcg (with dynamic switching) */ |
1005 | val[3] = 0xC0; | |
9fb4541f SB |
1006 | } |
1007 | _FDT(fdt_setprop(fdt, chosen, "ibm,arch-vec-5-platform-support", | |
1008 | val, sizeof(val))); | |
1009 | } | |
1010 | ||
1e0e1108 | 1011 | static void spapr_dt_chosen(SpaprMachineState *spapr, void *fdt, bool reset) |
7c866c6a DG |
1012 | { |
1013 | MachineState *machine = MACHINE(spapr); | |
6c3829a2 | 1014 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine); |
7c866c6a | 1015 | int chosen; |
7c866c6a DG |
1016 | |
1017 | _FDT(chosen = fdt_add_subnode(fdt, 0, "chosen")); | |
1018 | ||
1e0e1108 | 1019 | if (reset) { |
3bf0844f | 1020 | const char *boot_device = spapr->boot_device; |
aebb9b9c | 1021 | g_autofree char *stdout_path = spapr_vio_stdout_path(spapr->vio_bus); |
1e0e1108 | 1022 | size_t cb = 0; |
aebb9b9c | 1023 | g_autofree char *bootlist = get_boot_devices_list(&cb); |
1e0e1108 DG |
1024 | |
1025 | if (machine->kernel_cmdline && machine->kernel_cmdline[0]) { | |
1026 | _FDT(fdt_setprop_string(fdt, chosen, "bootargs", | |
1027 | machine->kernel_cmdline)); | |
1028 | } | |
7c866c6a | 1029 | |
1e0e1108 DG |
1030 | if (spapr->initrd_size) { |
1031 | _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-start", | |
1032 | spapr->initrd_base)); | |
1033 | _FDT(fdt_setprop_cell(fdt, chosen, "linux,initrd-end", | |
1034 | spapr->initrd_base + spapr->initrd_size)); | |
1035 | } | |
7c866c6a | 1036 | |
1e0e1108 DG |
1037 | if (spapr->kernel_size) { |
1038 | uint64_t kprop[2] = { cpu_to_be64(spapr->kernel_addr), | |
1039 | cpu_to_be64(spapr->kernel_size) }; | |
7c866c6a | 1040 | |
1e0e1108 | 1041 | _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel", |
7c866c6a | 1042 | &kprop, sizeof(kprop))); |
1e0e1108 DG |
1043 | if (spapr->kernel_le) { |
1044 | _FDT(fdt_setprop(fdt, chosen, "qemu,boot-kernel-le", NULL, 0)); | |
1045 | } | |
7c866c6a | 1046 | } |
97ec4d21 PB |
1047 | if (machine->boot_config.has_menu && machine->boot_config.menu) { |
1048 | _FDT((fdt_setprop_cell(fdt, chosen, "qemu,boot-menu", true))); | |
1e0e1108 DG |
1049 | } |
1050 | _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-width", graphic_width)); | |
1051 | _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-height", graphic_height)); | |
1052 | _FDT(fdt_setprop_cell(fdt, chosen, "qemu,graphic-depth", graphic_depth)); | |
7c866c6a | 1053 | |
1e0e1108 DG |
1054 | if (cb && bootlist) { |
1055 | int i; | |
7c866c6a | 1056 | |
1e0e1108 DG |
1057 | for (i = 0; i < cb; i++) { |
1058 | if (bootlist[i] == '\n') { | |
1059 | bootlist[i] = ' '; | |
1060 | } | |
7c866c6a | 1061 | } |
1e0e1108 | 1062 | _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-list", bootlist)); |
7c866c6a | 1063 | } |
7c866c6a | 1064 | |
1e0e1108 DG |
1065 | if (boot_device && strlen(boot_device)) { |
1066 | _FDT(fdt_setprop_string(fdt, chosen, "qemu,boot-device", boot_device)); | |
1067 | } | |
1068 | ||
f73eb948 | 1069 | if (spapr->want_stdout_path && stdout_path) { |
1e0e1108 DG |
1070 | /* |
1071 | * "linux,stdout-path" and "stdout" properties are | |
1072 | * deprecated by linux kernel. New platforms should only | |
1073 | * use the "stdout-path" property. Set the new property | |
1074 | * and continue using older property to remain compatible | |
1075 | * with the existing firmware. | |
1076 | */ | |
1077 | _FDT(fdt_setprop_string(fdt, chosen, "linux,stdout-path", stdout_path)); | |
1078 | _FDT(fdt_setprop_string(fdt, chosen, "stdout-path", stdout_path)); | |
1079 | } | |
7c866c6a | 1080 | |
90ee4e01 | 1081 | /* |
1e0e1108 DG |
1082 | * We can deal with BAR reallocation just fine, advertise it |
1083 | * to the guest | |
90ee4e01 | 1084 | */ |
1e0e1108 DG |
1085 | if (smc->linux_pci_probe) { |
1086 | _FDT(fdt_setprop_cell(fdt, chosen, "linux,pci-probe-only", 0)); | |
1087 | } | |
7c866c6a | 1088 | |
1e0e1108 | 1089 | spapr_dt_ov5_platform_support(spapr, fdt, chosen); |
1e0e1108 | 1090 | } |
9fb4541f | 1091 | |
91335a5e | 1092 | _FDT(spapr_dt_ovec(fdt, chosen, spapr->ov5_cas, "ibm,architecture-vec-5")); |
7c866c6a DG |
1093 | } |
1094 | ||
ce2918cb | 1095 | static void spapr_dt_hypervisor(SpaprMachineState *spapr, void *fdt) |
fca5f2dc DG |
1096 | { |
1097 | /* The /hypervisor node isn't in PAPR - this is a hack to allow PR | |
1098 | * KVM to work under pHyp with some guest co-operation */ | |
1099 | int hypervisor; | |
1100 | uint8_t hypercall[16]; | |
1101 | ||
1102 | _FDT(hypervisor = fdt_add_subnode(fdt, 0, "hypervisor")); | |
1103 | /* indicate KVM hypercall interface */ | |
1104 | _FDT(fdt_setprop_string(fdt, hypervisor, "compatible", "linux,kvm")); | |
1105 | if (kvmppc_has_cap_fixup_hcalls()) { | |
1106 | /* | |
1107 | * Older KVM versions with older guest kernels were broken | |
1108 | * with the magic page, don't allow the guest to map it. | |
1109 | */ | |
1110 | if (!kvmppc_get_hypercall(first_cpu->env_ptr, hypercall, | |
1111 | sizeof(hypercall))) { | |
1112 | _FDT(fdt_setprop(fdt, hypervisor, "hcall-instructions", | |
1113 | hypercall, sizeof(hypercall))); | |
1114 | } | |
1115 | } | |
1116 | } | |
1117 | ||
0c21e073 | 1118 | void *spapr_build_fdt(SpaprMachineState *spapr, bool reset, size_t space) |
a3467baa | 1119 | { |
c86c1aff | 1120 | MachineState *machine = MACHINE(spapr); |
3c0c47e3 | 1121 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
ce2918cb | 1122 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine); |
776e887f | 1123 | uint32_t root_drc_type_mask = 0; |
7c866c6a | 1124 | int ret; |
a3467baa | 1125 | void *fdt; |
ce2918cb | 1126 | SpaprPhbState *phb; |
398a0bd5 | 1127 | char *buf; |
a3467baa | 1128 | |
97b32a6a DG |
1129 | fdt = g_malloc0(space); |
1130 | _FDT((fdt_create_empty_tree(fdt, space))); | |
a3467baa | 1131 | |
398a0bd5 DG |
1132 | /* Root node */ |
1133 | _FDT(fdt_setprop_string(fdt, 0, "device_type", "chrp")); | |
1134 | _FDT(fdt_setprop_string(fdt, 0, "model", "IBM pSeries (emulated by qemu)")); | |
1135 | _FDT(fdt_setprop_string(fdt, 0, "compatible", "qemu,pseries")); | |
1136 | ||
0a794529 | 1137 | /* Guest UUID & Name*/ |
398a0bd5 | 1138 | buf = qemu_uuid_unparse_strdup(&qemu_uuid); |
398a0bd5 DG |
1139 | _FDT(fdt_setprop_string(fdt, 0, "vm,uuid", buf)); |
1140 | if (qemu_uuid_set) { | |
1141 | _FDT(fdt_setprop_string(fdt, 0, "system-id", buf)); | |
1142 | } | |
1143 | g_free(buf); | |
1144 | ||
1145 | if (qemu_get_vm_name()) { | |
1146 | _FDT(fdt_setprop_string(fdt, 0, "ibm,partition-name", | |
1147 | qemu_get_vm_name())); | |
1148 | } | |
1149 | ||
0a794529 DG |
1150 | /* Host Model & Serial Number */ |
1151 | if (spapr->host_model) { | |
1152 | _FDT(fdt_setprop_string(fdt, 0, "host-model", spapr->host_model)); | |
1153 | } else if (smc->broken_host_serial_model && kvmppc_get_host_model(&buf)) { | |
1154 | _FDT(fdt_setprop_string(fdt, 0, "host-model", buf)); | |
1155 | g_free(buf); | |
1156 | } | |
1157 | ||
1158 | if (spapr->host_serial) { | |
1159 | _FDT(fdt_setprop_string(fdt, 0, "host-serial", spapr->host_serial)); | |
1160 | } else if (smc->broken_host_serial_model && kvmppc_get_host_serial(&buf)) { | |
1161 | _FDT(fdt_setprop_string(fdt, 0, "host-serial", buf)); | |
1162 | g_free(buf); | |
1163 | } | |
1164 | ||
398a0bd5 DG |
1165 | _FDT(fdt_setprop_cell(fdt, 0, "#address-cells", 2)); |
1166 | _FDT(fdt_setprop_cell(fdt, 0, "#size-cells", 2)); | |
4040ab72 | 1167 | |
fc7e0765 | 1168 | /* /interrupt controller */ |
05289273 | 1169 | spapr_irq_dt(spapr, spapr_max_server_number(spapr), fdt, PHANDLE_INTC); |
fc7e0765 | 1170 | |
91335a5e | 1171 | ret = spapr_dt_memory(spapr, fdt); |
e8f986fc | 1172 | if (ret < 0) { |
ce9863b7 | 1173 | error_report("couldn't setup memory nodes in fdt"); |
e8f986fc | 1174 | exit(1); |
7f763a5d DG |
1175 | } |
1176 | ||
bf5a6696 DG |
1177 | /* /vdevice */ |
1178 | spapr_dt_vdevice(spapr->vio_bus, fdt); | |
4040ab72 | 1179 | |
4d9392be | 1180 | if (object_resolve_path_type("", TYPE_SPAPR_RNG, NULL)) { |
91335a5e | 1181 | ret = spapr_dt_rng(fdt); |
4d9392be | 1182 | if (ret < 0) { |
ce9863b7 | 1183 | error_report("could not set up rng device in the fdt"); |
4d9392be TH |
1184 | exit(1); |
1185 | } | |
1186 | } | |
1187 | ||
3384f95c | 1188 | QLIST_FOREACH(phb, &spapr->phbs, list) { |
8cbe71ec | 1189 | ret = spapr_dt_phb(spapr, phb, PHANDLE_INTC, fdt, NULL); |
da34fed7 TH |
1190 | if (ret < 0) { |
1191 | error_report("couldn't setup PCI devices in fdt"); | |
1192 | exit(1); | |
1193 | } | |
3384f95c DG |
1194 | } |
1195 | ||
91335a5e | 1196 | spapr_dt_cpus(fdt, spapr); |
6e806cc3 | 1197 | |
776e887f | 1198 | /* ibm,drc-indexes and friends */ |
c20d332a | 1199 | if (smc->dr_lmb_enabled) { |
776e887f GK |
1200 | root_drc_type_mask |= SPAPR_DR_CONNECTOR_TYPE_LMB; |
1201 | } | |
1202 | if (smc->dr_phb_enabled) { | |
1203 | root_drc_type_mask |= SPAPR_DR_CONNECTOR_TYPE_PHB; | |
1204 | } | |
1205 | if (mc->nvdimm_supported) { | |
1206 | root_drc_type_mask |= SPAPR_DR_CONNECTOR_TYPE_PMEM; | |
1207 | } | |
1208 | if (root_drc_type_mask) { | |
1209 | _FDT(spapr_dt_drc(fdt, 0, NULL, root_drc_type_mask)); | |
c20d332a BR |
1210 | } |
1211 | ||
c5514d0e | 1212 | if (mc->has_hotpluggable_cpus) { |
af81cf32 | 1213 | int offset = fdt_path_offset(fdt, "/cpus"); |
9e7d38e8 | 1214 | ret = spapr_dt_drc(fdt, offset, NULL, SPAPR_DR_CONNECTOR_TYPE_CPU); |
af81cf32 BR |
1215 | if (ret < 0) { |
1216 | error_report("Couldn't set up CPU DR device tree properties"); | |
1217 | exit(1); | |
1218 | } | |
1219 | } | |
1220 | ||
ffb1e275 | 1221 | /* /event-sources */ |
ffbb1705 | 1222 | spapr_dt_events(spapr, fdt); |
ffb1e275 | 1223 | |
3f5dabce DG |
1224 | /* /rtas */ |
1225 | spapr_dt_rtas(spapr, fdt); | |
1226 | ||
7c866c6a | 1227 | /* /chosen */ |
1e0e1108 | 1228 | spapr_dt_chosen(spapr, fdt, reset); |
cf6e5223 | 1229 | |
fca5f2dc DG |
1230 | /* /hypervisor */ |
1231 | if (kvm_enabled()) { | |
1232 | spapr_dt_hypervisor(spapr, fdt); | |
1233 | } | |
1234 | ||
cf6e5223 | 1235 | /* Build memory reserve map */ |
a49f62b9 AK |
1236 | if (reset) { |
1237 | if (spapr->kernel_size) { | |
87262806 AK |
1238 | _FDT((fdt_add_mem_rsv(fdt, spapr->kernel_addr, |
1239 | spapr->kernel_size))); | |
a49f62b9 AK |
1240 | } |
1241 | if (spapr->initrd_size) { | |
1242 | _FDT((fdt_add_mem_rsv(fdt, spapr->initrd_base, | |
1243 | spapr->initrd_size))); | |
1244 | } | |
cf6e5223 DG |
1245 | } |
1246 | ||
ee3a71e3 SB |
1247 | /* NVDIMM devices */ |
1248 | if (mc->nvdimm_supported) { | |
f1aa45ff | 1249 | spapr_dt_persistent_memory(spapr, fdt); |
ee3a71e3 SB |
1250 | } |
1251 | ||
997b6cfc | 1252 | return fdt; |
9fdf0c29 DG |
1253 | } |
1254 | ||
1255 | static uint64_t translate_kernel_address(void *opaque, uint64_t addr) | |
1256 | { | |
87262806 AK |
1257 | SpaprMachineState *spapr = opaque; |
1258 | ||
1259 | return (addr & 0x0fffffff) + spapr->kernel_addr; | |
9fdf0c29 DG |
1260 | } |
1261 | ||
1d1be34d DG |
1262 | static void emulate_spapr_hypercall(PPCVirtualHypervisor *vhyp, |
1263 | PowerPCCPU *cpu) | |
9fdf0c29 | 1264 | { |
1b14670a AF |
1265 | CPUPPCState *env = &cpu->env; |
1266 | ||
8d04fb55 JK |
1267 | /* The TCG path should also be holding the BQL at this point */ |
1268 | g_assert(qemu_mutex_iothread_locked()); | |
1269 | ||
120f738a NP |
1270 | g_assert(!vhyp_cpu_in_nested(cpu)); |
1271 | ||
d41ccf6e | 1272 | if (FIELD_EX64(env->msr, MSR, PR)) { |
efcb9383 DG |
1273 | hcall_dprintf("Hypercall made with MSR[PR]=1\n"); |
1274 | env->gpr[3] = H_PRIVILEGE; | |
1275 | } else { | |
aa100fa4 | 1276 | env->gpr[3] = spapr_hypercall(cpu, env->gpr[3], &env->gpr[4]); |
efcb9383 | 1277 | } |
9fdf0c29 DG |
1278 | } |
1279 | ||
00fd075e BH |
1280 | struct LPCRSyncState { |
1281 | target_ulong value; | |
1282 | target_ulong mask; | |
1283 | }; | |
1284 | ||
1285 | static void do_lpcr_sync(CPUState *cs, run_on_cpu_data arg) | |
1286 | { | |
1287 | struct LPCRSyncState *s = arg.host_ptr; | |
1288 | PowerPCCPU *cpu = POWERPC_CPU(cs); | |
1289 | CPUPPCState *env = &cpu->env; | |
1290 | target_ulong lpcr; | |
1291 | ||
1292 | cpu_synchronize_state(cs); | |
1293 | lpcr = env->spr[SPR_LPCR]; | |
1294 | lpcr &= ~s->mask; | |
1295 | lpcr |= s->value; | |
1296 | ppc_store_lpcr(cpu, lpcr); | |
1297 | } | |
1298 | ||
1299 | void spapr_set_all_lpcrs(target_ulong value, target_ulong mask) | |
1300 | { | |
1301 | CPUState *cs; | |
1302 | struct LPCRSyncState s = { | |
1303 | .value = value, | |
1304 | .mask = mask | |
1305 | }; | |
1306 | CPU_FOREACH(cs) { | |
1307 | run_on_cpu(cs, do_lpcr_sync, RUN_ON_CPU_HOST_PTR(&s)); | |
1308 | } | |
1309 | } | |
1310 | ||
f32d4ab4 NP |
1311 | static bool spapr_get_pate(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu, |
1312 | target_ulong lpid, ppc_v3_pate_t *entry) | |
9861bb3e | 1313 | { |
ce2918cb | 1314 | SpaprMachineState *spapr = SPAPR_MACHINE(vhyp); |
120f738a | 1315 | SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu); |
9861bb3e | 1316 | |
120f738a NP |
1317 | if (!spapr_cpu->in_nested) { |
1318 | assert(lpid == 0); | |
f32d4ab4 | 1319 | |
120f738a NP |
1320 | /* Copy PATE1:GR into PATE0:HR */ |
1321 | entry->dw0 = spapr->patb_entry & PATE0_HR; | |
1322 | entry->dw1 = spapr->patb_entry; | |
1323 | ||
1324 | } else { | |
1325 | uint64_t patb, pats; | |
1326 | ||
1327 | assert(lpid != 0); | |
1328 | ||
1329 | patb = spapr->nested_ptcr & PTCR_PATB; | |
1330 | pats = spapr->nested_ptcr & PTCR_PATS; | |
1331 | ||
1332 | /* Calculate number of entries */ | |
1333 | pats = 1ull << (pats + 12 - 4); | |
1334 | if (pats <= lpid) { | |
1335 | return false; | |
1336 | } | |
1337 | ||
1338 | /* Grab entry */ | |
1339 | patb += 16 * lpid; | |
1340 | entry->dw0 = ldq_phys(CPU(cpu)->as, patb); | |
1341 | entry->dw1 = ldq_phys(CPU(cpu)->as, patb + 8); | |
1342 | } | |
f32d4ab4 NP |
1343 | |
1344 | return true; | |
9861bb3e SJS |
1345 | } |
1346 | ||
e6b8fd24 SMJ |
1347 | #define HPTE(_table, _i) (void *)(((uint64_t *)(_table)) + ((_i) * 2)) |
1348 | #define HPTE_VALID(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_VALID) | |
1349 | #define HPTE_DIRTY(_hpte) (tswap64(*((uint64_t *)(_hpte))) & HPTE64_V_HPTE_DIRTY) | |
1350 | #define CLEAN_HPTE(_hpte) ((*(uint64_t *)(_hpte)) &= tswap64(~HPTE64_V_HPTE_DIRTY)) | |
1351 | #define DIRTY_HPTE(_hpte) ((*(uint64_t *)(_hpte)) |= tswap64(HPTE64_V_HPTE_DIRTY)) | |
1352 | ||
715c5407 DG |
1353 | /* |
1354 | * Get the fd to access the kernel htab, re-opening it if necessary | |
1355 | */ | |
ce2918cb | 1356 | static int get_htab_fd(SpaprMachineState *spapr) |
715c5407 | 1357 | { |
14b0d748 GK |
1358 | Error *local_err = NULL; |
1359 | ||
715c5407 DG |
1360 | if (spapr->htab_fd >= 0) { |
1361 | return spapr->htab_fd; | |
1362 | } | |
1363 | ||
14b0d748 | 1364 | spapr->htab_fd = kvmppc_get_htab_fd(false, 0, &local_err); |
715c5407 | 1365 | if (spapr->htab_fd < 0) { |
14b0d748 | 1366 | error_report_err(local_err); |
715c5407 DG |
1367 | } |
1368 | ||
1369 | return spapr->htab_fd; | |
1370 | } | |
1371 | ||
ce2918cb | 1372 | void close_htab_fd(SpaprMachineState *spapr) |
715c5407 DG |
1373 | { |
1374 | if (spapr->htab_fd >= 0) { | |
1375 | close(spapr->htab_fd); | |
1376 | } | |
1377 | spapr->htab_fd = -1; | |
1378 | } | |
1379 | ||
e57ca75c DG |
1380 | static hwaddr spapr_hpt_mask(PPCVirtualHypervisor *vhyp) |
1381 | { | |
ce2918cb | 1382 | SpaprMachineState *spapr = SPAPR_MACHINE(vhyp); |
e57ca75c DG |
1383 | |
1384 | return HTAB_SIZE(spapr) / HASH_PTEG_SIZE_64 - 1; | |
1385 | } | |
1386 | ||
1ec26c75 GK |
1387 | static target_ulong spapr_encode_hpt_for_kvm_pr(PPCVirtualHypervisor *vhyp) |
1388 | { | |
ce2918cb | 1389 | SpaprMachineState *spapr = SPAPR_MACHINE(vhyp); |
1ec26c75 GK |
1390 | |
1391 | assert(kvm_enabled()); | |
1392 | ||
1393 | if (!spapr->htab) { | |
1394 | return 0; | |
1395 | } | |
1396 | ||
1397 | return (target_ulong)(uintptr_t)spapr->htab | (spapr->htab_shift - 18); | |
1398 | } | |
1399 | ||
e57ca75c DG |
1400 | static const ppc_hash_pte64_t *spapr_map_hptes(PPCVirtualHypervisor *vhyp, |
1401 | hwaddr ptex, int n) | |
1402 | { | |
ce2918cb | 1403 | SpaprMachineState *spapr = SPAPR_MACHINE(vhyp); |
e57ca75c DG |
1404 | hwaddr pte_offset = ptex * HASH_PTE_SIZE_64; |
1405 | ||
1406 | if (!spapr->htab) { | |
1407 | /* | |
1408 | * HTAB is controlled by KVM. Fetch into temporary buffer | |
1409 | */ | |
1410 | ppc_hash_pte64_t *hptes = g_malloc(n * HASH_PTE_SIZE_64); | |
1411 | kvmppc_read_hptes(hptes, ptex, n); | |
1412 | return hptes; | |
1413 | } | |
1414 | ||
1415 | /* | |
1416 | * HTAB is controlled by QEMU. Just point to the internally | |
1417 | * accessible PTEG. | |
1418 | */ | |
1419 | return (const ppc_hash_pte64_t *)(spapr->htab + pte_offset); | |
1420 | } | |
1421 | ||
1422 | static void spapr_unmap_hptes(PPCVirtualHypervisor *vhyp, | |
1423 | const ppc_hash_pte64_t *hptes, | |
1424 | hwaddr ptex, int n) | |
1425 | { | |
ce2918cb | 1426 | SpaprMachineState *spapr = SPAPR_MACHINE(vhyp); |
e57ca75c DG |
1427 | |
1428 | if (!spapr->htab) { | |
1429 | g_free((void *)hptes); | |
1430 | } | |
1431 | ||
1432 | /* Nothing to do for qemu managed HPT */ | |
1433 | } | |
1434 | ||
a2dd4e83 BH |
1435 | void spapr_store_hpte(PowerPCCPU *cpu, hwaddr ptex, |
1436 | uint64_t pte0, uint64_t pte1) | |
e57ca75c | 1437 | { |
a2dd4e83 | 1438 | SpaprMachineState *spapr = SPAPR_MACHINE(cpu->vhyp); |
e57ca75c DG |
1439 | hwaddr offset = ptex * HASH_PTE_SIZE_64; |
1440 | ||
1441 | if (!spapr->htab) { | |
1442 | kvmppc_write_hpte(ptex, pte0, pte1); | |
1443 | } else { | |
3054b0ca | 1444 | if (pte0 & HPTE64_V_VALID) { |
7bf00dfb | 1445 | stq_p(spapr->htab + offset + HPTE64_DW1, pte1); |
3054b0ca BH |
1446 | /* |
1447 | * When setting valid, we write PTE1 first. This ensures | |
1448 | * proper synchronization with the reading code in | |
1449 | * ppc_hash64_pteg_search() | |
1450 | */ | |
1451 | smp_wmb(); | |
1452 | stq_p(spapr->htab + offset, pte0); | |
1453 | } else { | |
1454 | stq_p(spapr->htab + offset, pte0); | |
1455 | /* | |
1456 | * When clearing it we set PTE0 first. This ensures proper | |
1457 | * synchronization with the reading code in | |
1458 | * ppc_hash64_pteg_search() | |
1459 | */ | |
1460 | smp_wmb(); | |
7bf00dfb | 1461 | stq_p(spapr->htab + offset + HPTE64_DW1, pte1); |
3054b0ca | 1462 | } |
e57ca75c DG |
1463 | } |
1464 | } | |
1465 | ||
a2dd4e83 BH |
1466 | static void spapr_hpte_set_c(PPCVirtualHypervisor *vhyp, hwaddr ptex, |
1467 | uint64_t pte1) | |
1468 | { | |
7bf00dfb | 1469 | hwaddr offset = ptex * HASH_PTE_SIZE_64 + HPTE64_DW1_C; |
a2dd4e83 BH |
1470 | SpaprMachineState *spapr = SPAPR_MACHINE(vhyp); |
1471 | ||
1472 | if (!spapr->htab) { | |
1473 | /* There should always be a hash table when this is called */ | |
1474 | error_report("spapr_hpte_set_c called with no hash table !"); | |
1475 | return; | |
1476 | } | |
1477 | ||
1478 | /* The HW performs a non-atomic byte update */ | |
1479 | stb_p(spapr->htab + offset, (pte1 & 0xff) | 0x80); | |
1480 | } | |
1481 | ||
1482 | static void spapr_hpte_set_r(PPCVirtualHypervisor *vhyp, hwaddr ptex, | |
1483 | uint64_t pte1) | |
1484 | { | |
7bf00dfb | 1485 | hwaddr offset = ptex * HASH_PTE_SIZE_64 + HPTE64_DW1_R; |
a2dd4e83 BH |
1486 | SpaprMachineState *spapr = SPAPR_MACHINE(vhyp); |
1487 | ||
1488 | if (!spapr->htab) { | |
1489 | /* There should always be a hash table when this is called */ | |
1490 | error_report("spapr_hpte_set_r called with no hash table !"); | |
1491 | return; | |
1492 | } | |
1493 | ||
1494 | /* The HW performs a non-atomic byte update */ | |
1495 | stb_p(spapr->htab + offset, ((pte1 >> 8) & 0xff) | 0x01); | |
1496 | } | |
1497 | ||
0b0b8310 | 1498 | int spapr_hpt_shift_for_ramsize(uint64_t ramsize) |
8dfe8e7f DG |
1499 | { |
1500 | int shift; | |
1501 | ||
1502 | /* We aim for a hash table of size 1/128 the size of RAM (rounded | |
1503 | * up). The PAPR recommendation is actually 1/64 of RAM size, but | |
1504 | * that's much more than is needed for Linux guests */ | |
1505 | shift = ctz64(pow2ceil(ramsize)) - 7; | |
1506 | shift = MAX(shift, 18); /* Minimum architected size */ | |
1507 | shift = MIN(shift, 46); /* Maximum architected size */ | |
1508 | return shift; | |
1509 | } | |
1510 | ||
ce2918cb | 1511 | void spapr_free_hpt(SpaprMachineState *spapr) |
06ec79e8 BR |
1512 | { |
1513 | g_free(spapr->htab); | |
1514 | spapr->htab = NULL; | |
1515 | spapr->htab_shift = 0; | |
1516 | close_htab_fd(spapr); | |
1517 | } | |
1518 | ||
a4e3a7c0 | 1519 | int spapr_reallocate_hpt(SpaprMachineState *spapr, int shift, Error **errp) |
7f763a5d | 1520 | { |
c3e051ed | 1521 | ERRP_GUARD(); |
c5f54f3e DG |
1522 | long rc; |
1523 | ||
1524 | /* Clean up any HPT info from a previous boot */ | |
06ec79e8 | 1525 | spapr_free_hpt(spapr); |
c5f54f3e DG |
1526 | |
1527 | rc = kvmppc_reset_htab(shift); | |
f0638a0b FR |
1528 | |
1529 | if (rc == -EOPNOTSUPP) { | |
1530 | error_setg(errp, "HPT not supported in nested guests"); | |
a4e3a7c0 | 1531 | return -EOPNOTSUPP; |
f0638a0b FR |
1532 | } |
1533 | ||
c5f54f3e DG |
1534 | if (rc < 0) { |
1535 | /* kernel-side HPT needed, but couldn't allocate one */ | |
c3e051ed | 1536 | error_setg_errno(errp, errno, "Failed to allocate KVM HPT of order %d", |
c5f54f3e | 1537 | shift); |
c3e051ed | 1538 | error_append_hint(errp, "Try smaller maxmem?\n"); |
a4e3a7c0 | 1539 | return -errno; |
c5f54f3e DG |
1540 | } else if (rc > 0) { |
1541 | /* kernel-side HPT allocated */ | |
1542 | if (rc != shift) { | |
1543 | error_setg(errp, | |
c3e051ed | 1544 | "Requested order %d HPT, but kernel allocated order %ld", |
c5f54f3e | 1545 | shift, rc); |
c3e051ed | 1546 | error_append_hint(errp, "Try smaller maxmem?\n"); |
a4e3a7c0 | 1547 | return -ENOSPC; |
7735feda BR |
1548 | } |
1549 | ||
7f763a5d | 1550 | spapr->htab_shift = shift; |
c18ad9a5 | 1551 | spapr->htab = NULL; |
b817772a | 1552 | } else { |
c5f54f3e DG |
1553 | /* kernel-side HPT not needed, allocate in userspace instead */ |
1554 | size_t size = 1ULL << shift; | |
1555 | int i; | |
b817772a | 1556 | |
c5f54f3e | 1557 | spapr->htab = qemu_memalign(size, size); |
c5f54f3e DG |
1558 | memset(spapr->htab, 0, size); |
1559 | spapr->htab_shift = shift; | |
e6b8fd24 | 1560 | |
c5f54f3e DG |
1561 | for (i = 0; i < size / HASH_PTE_SIZE_64; i++) { |
1562 | DIRTY_HPTE(HPTE(spapr->htab, i)); | |
e6b8fd24 | 1563 | } |
7f763a5d | 1564 | } |
ee4d9ecc | 1565 | /* We're setting up a hash table, so that means we're not radix */ |
176dccee | 1566 | spapr->patb_entry = 0; |
00fd075e | 1567 | spapr_set_all_lpcrs(0, LPCR_HR | LPCR_UPRT); |
a4e3a7c0 | 1568 | return 0; |
9fdf0c29 DG |
1569 | } |
1570 | ||
8897ea5a | 1571 | void spapr_setup_hpt(SpaprMachineState *spapr) |
b4db5413 | 1572 | { |
2772cf6b DG |
1573 | int hpt_shift; |
1574 | ||
087820e3 | 1575 | if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) { |
2772cf6b DG |
1576 | hpt_shift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size); |
1577 | } else { | |
768a20f3 DG |
1578 | uint64_t current_ram_size; |
1579 | ||
1580 | current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size(); | |
1581 | hpt_shift = spapr_hpt_shift_for_ramsize(current_ram_size); | |
2772cf6b DG |
1582 | } |
1583 | spapr_reallocate_hpt(spapr, hpt_shift, &error_fatal); | |
1584 | ||
8897ea5a | 1585 | if (kvm_enabled()) { |
6a84737c DG |
1586 | hwaddr vrma_limit = kvmppc_vrma_limit(spapr->htab_shift); |
1587 | ||
8897ea5a DG |
1588 | /* Check our RMA fits in the possible VRMA */ |
1589 | if (vrma_limit < spapr->rma_size) { | |
1590 | error_report("Unable to create %" HWADDR_PRIu | |
1591 | "MiB RMA (VRMA only allows %" HWADDR_PRIu "MiB", | |
1592 | spapr->rma_size / MiB, vrma_limit / MiB); | |
1593 | exit(EXIT_FAILURE); | |
1594 | } | |
b4db5413 | 1595 | } |
b4db5413 SJS |
1596 | } |
1597 | ||
068479e1 FR |
1598 | void spapr_check_mmu_mode(bool guest_radix) |
1599 | { | |
1600 | if (guest_radix) { | |
1601 | if (kvm_enabled() && !kvmppc_has_cap_mmu_radix()) { | |
1602 | error_report("Guest requested unavailable MMU mode (radix)."); | |
1603 | exit(EXIT_FAILURE); | |
1604 | } | |
1605 | } else { | |
1606 | if (kvm_enabled() && kvmppc_has_cap_mmu_radix() | |
1607 | && !kvmppc_has_cap_mmu_hash_v3()) { | |
1608 | error_report("Guest requested unavailable MMU mode (hash)."); | |
1609 | exit(EXIT_FAILURE); | |
1610 | } | |
1611 | } | |
1612 | } | |
1613 | ||
a0628599 | 1614 | static void spapr_machine_reset(MachineState *machine) |
a3467baa | 1615 | { |
ce2918cb | 1616 | SpaprMachineState *spapr = SPAPR_MACHINE(machine); |
182735ef | 1617 | PowerPCCPU *first_ppc_cpu; |
744a928c | 1618 | hwaddr fdt_addr; |
997b6cfc DG |
1619 | void *fdt; |
1620 | int rc; | |
259186a7 | 1621 | |
6c8ebe30 | 1622 | pef_kvm_reset(machine->cgs, &error_fatal); |
9f6edd06 | 1623 | spapr_caps_apply(spapr); |
33face6b | 1624 | |
1481fe5f LV |
1625 | first_ppc_cpu = POWERPC_CPU(first_cpu); |
1626 | if (kvm_enabled() && kvmppc_has_cap_mmu_radix() && | |
ad99d04c DG |
1627 | ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0, |
1628 | spapr->max_compat_pvr)) { | |
79825f4d BH |
1629 | /* |
1630 | * If using KVM with radix mode available, VCPUs can be started | |
b4db5413 | 1631 | * without a HPT because KVM will start them in radix mode. |
79825f4d BH |
1632 | * Set the GR bit in PATE so that we know there is no HPT. |
1633 | */ | |
1634 | spapr->patb_entry = PATE1_GR; | |
00fd075e | 1635 | spapr_set_all_lpcrs(LPCR_HR | LPCR_UPRT, LPCR_HR | LPCR_UPRT); |
b4db5413 | 1636 | } else { |
8897ea5a | 1637 | spapr_setup_hpt(spapr); |
c5f54f3e | 1638 | } |
a3467baa | 1639 | |
25c9780d DG |
1640 | qemu_devices_reset(); |
1641 | ||
087820e3 GK |
1642 | spapr_ovec_cleanup(spapr->ov5_cas); |
1643 | spapr->ov5_cas = spapr_ovec_new(); | |
9012a53f | 1644 | |
087820e3 | 1645 | ppc_set_compat_all(spapr->max_compat_pvr, &error_fatal); |
9012a53f | 1646 | |
b2e22477 CLG |
1647 | /* |
1648 | * This is fixing some of the default configuration of the XIVE | |
1649 | * devices. To be called after the reset of the machine devices. | |
1650 | */ | |
1651 | spapr_irq_reset(spapr, &error_fatal); | |
1652 | ||
23ff81bd GK |
1653 | /* |
1654 | * There is no CAS under qtest. Simulate one to please the code that | |
1655 | * depends on spapr->ov5_cas. This is especially needed to test device | |
1656 | * unplug, so we do that before resetting the DRCs. | |
1657 | */ | |
1658 | if (qtest_enabled()) { | |
1659 | spapr_ovec_cleanup(spapr->ov5_cas); | |
1660 | spapr->ov5_cas = spapr_ovec_clone(spapr->ov5); | |
1661 | } | |
1662 | ||
b5513584 SB |
1663 | spapr_nvdimm_finish_flushes(); |
1664 | ||
82512483 GK |
1665 | /* DRC reset may cause a device to be unplugged. This will cause troubles |
1666 | * if this device is used by another device (eg, a running vhost backend | |
1667 | * will crash QEMU if the DIMM holding the vring goes away). To avoid such | |
1668 | * situations, we reset DRCs after all devices have been reset. | |
1669 | */ | |
11055041 | 1670 | spapr_drc_reset_all(spapr); |
82512483 | 1671 | |
56258174 | 1672 | spapr_clear_pending_events(spapr); |
a3467baa | 1673 | |
b7d1f77a | 1674 | /* |
4b98e72d | 1675 | * We place the device tree just below either the top of the RMA, |
df269271 | 1676 | * or just below 2GB, whichever is lower, so that it can be |
b7d1f77a BH |
1677 | * processed with 32-bit real mode code if necessary |
1678 | */ | |
4b98e72d | 1679 | fdt_addr = MIN(spapr->rma_size, FDT_MAX_ADDR) - FDT_MAX_SIZE; |
b7d1f77a | 1680 | |
97b32a6a | 1681 | fdt = spapr_build_fdt(spapr, true, FDT_MAX_SIZE); |
fc8c745d | 1682 | if (spapr->vof) { |
21bde1ec | 1683 | spapr_vof_reset(spapr, fdt, &error_fatal); |
fc8c745d AK |
1684 | /* |
1685 | * Do not pack the FDT as the client may change properties. | |
1686 | * VOF client does not expect the FDT so we do not load it to the VM. | |
1687 | */ | |
1688 | } else { | |
1689 | rc = fdt_pack(fdt); | |
1690 | /* Should only fail if we've built a corrupted tree */ | |
1691 | assert(rc == 0); | |
997b6cfc | 1692 | |
fc8c745d AK |
1693 | spapr_cpu_set_entry_state(first_ppc_cpu, SPAPR_ENTRY_POINT, |
1694 | 0, fdt_addr, 0); | |
1695 | cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt)); | |
1696 | } | |
997b6cfc | 1697 | qemu_fdt_dumpdtb(fdt, fdt_totalsize(fdt)); |
fc8c745d | 1698 | |
fea35ca4 AK |
1699 | g_free(spapr->fdt_blob); |
1700 | spapr->fdt_size = fdt_totalsize(fdt); | |
1701 | spapr->fdt_initial_size = spapr->fdt_size; | |
1702 | spapr->fdt_blob = fdt; | |
997b6cfc | 1703 | |
a3467baa | 1704 | /* Set up the entry state */ |
182735ef | 1705 | first_ppc_cpu->env.gpr[5] = 0; |
a3467baa | 1706 | |
edfdbf9c | 1707 | spapr->fwnmi_system_reset_addr = -1; |
8af7e1fe NP |
1708 | spapr->fwnmi_machine_check_addr = -1; |
1709 | spapr->fwnmi_machine_check_interlock = -1; | |
9ac703ac AP |
1710 | |
1711 | /* Signal all vCPUs waiting on this condition */ | |
8af7e1fe | 1712 | qemu_cond_broadcast(&spapr->fwnmi_machine_check_interlock_cond); |
2500fb42 AP |
1713 | |
1714 | migrate_del_blocker(spapr->fwnmi_migration_blocker); | |
a3467baa DG |
1715 | } |
1716 | ||
ce2918cb | 1717 | static void spapr_create_nvram(SpaprMachineState *spapr) |
639e8102 | 1718 | { |
3e80f690 | 1719 | DeviceState *dev = qdev_new("spapr-nvram"); |
3978b863 | 1720 | DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0); |
639e8102 | 1721 | |
3978b863 | 1722 | if (dinfo) { |
934df912 MA |
1723 | qdev_prop_set_drive_err(dev, "drive", blk_by_legacy_dinfo(dinfo), |
1724 | &error_fatal); | |
639e8102 DG |
1725 | } |
1726 | ||
3e80f690 | 1727 | qdev_realize_and_unref(dev, &spapr->vio_bus->bus, &error_fatal); |
639e8102 | 1728 | |
ce2918cb | 1729 | spapr->nvram = (struct SpaprNvram *)dev; |
639e8102 DG |
1730 | } |
1731 | ||
ce2918cb | 1732 | static void spapr_rtc_create(SpaprMachineState *spapr) |
28df36a1 | 1733 | { |
9fc7fc4d MA |
1734 | object_initialize_child_with_props(OBJECT(spapr), "rtc", &spapr->rtc, |
1735 | sizeof(spapr->rtc), TYPE_SPAPR_RTC, | |
1736 | &error_fatal, NULL); | |
ce189ab2 | 1737 | qdev_realize(DEVICE(&spapr->rtc), NULL, &error_fatal); |
147ff807 | 1738 | object_property_add_alias(OBJECT(spapr), "rtc-time", OBJECT(&spapr->rtc), |
d2623129 | 1739 | "date"); |
28df36a1 DG |
1740 | } |
1741 | ||
8c57b867 | 1742 | /* Returns whether we want to use VGA or not */ |
14c6a894 | 1743 | static bool spapr_vga_init(PCIBus *pci_bus, Error **errp) |
f28359d8 | 1744 | { |
f9bcb2d6 | 1745 | vga_interface_created = true; |
8c57b867 | 1746 | switch (vga_interface_type) { |
8c57b867 | 1747 | case VGA_NONE: |
7effdaa3 MW |
1748 | return false; |
1749 | case VGA_DEVICE: | |
1750 | return true; | |
1ddcae82 | 1751 | case VGA_STD: |
b798c190 | 1752 | case VGA_VIRTIO: |
6e66d0c6 | 1753 | case VGA_CIRRUS: |
1ddcae82 | 1754 | return pci_vga_init(pci_bus) != NULL; |
8c57b867 | 1755 | default: |
14c6a894 DG |
1756 | error_setg(errp, |
1757 | "Unsupported VGA mode, only -vga std or -vga virtio is supported"); | |
1758 | return false; | |
f28359d8 | 1759 | } |
f28359d8 LZ |
1760 | } |
1761 | ||
4e5fe368 SJS |
1762 | static int spapr_pre_load(void *opaque) |
1763 | { | |
1764 | int rc; | |
1765 | ||
1766 | rc = spapr_caps_pre_load(opaque); | |
1767 | if (rc) { | |
1768 | return rc; | |
1769 | } | |
1770 | ||
1771 | return 0; | |
1772 | } | |
1773 | ||
880ae7de DG |
1774 | static int spapr_post_load(void *opaque, int version_id) |
1775 | { | |
ce2918cb | 1776 | SpaprMachineState *spapr = (SpaprMachineState *)opaque; |
880ae7de DG |
1777 | int err = 0; |
1778 | ||
be85537d DG |
1779 | err = spapr_caps_post_migration(spapr); |
1780 | if (err) { | |
1781 | return err; | |
1782 | } | |
1783 | ||
e502202c CLG |
1784 | /* |
1785 | * In earlier versions, there was no separate qdev for the PAPR | |
880ae7de DG |
1786 | * RTC, so the RTC offset was stored directly in sPAPREnvironment. |
1787 | * So when migrating from those versions, poke the incoming offset | |
e502202c CLG |
1788 | * value into the RTC device |
1789 | */ | |
880ae7de | 1790 | if (version_id < 3) { |
147ff807 | 1791 | err = spapr_rtc_import_offset(&spapr->rtc, spapr->rtc_offset); |
e502202c CLG |
1792 | if (err) { |
1793 | return err; | |
1794 | } | |
880ae7de DG |
1795 | } |
1796 | ||
0c86b2df | 1797 | if (kvm_enabled() && spapr->patb_entry) { |
d39c90f5 | 1798 | PowerPCCPU *cpu = POWERPC_CPU(first_cpu); |
79825f4d | 1799 | bool radix = !!(spapr->patb_entry & PATE1_GR); |
d39c90f5 | 1800 | bool gtse = !!(cpu->env.spr[SPR_LPCR] & LPCR_GTSE); |
00fd075e BH |
1801 | |
1802 | /* | |
1803 | * Update LPCR:HR and UPRT as they may not be set properly in | |
1804 | * the stream | |
1805 | */ | |
1806 | spapr_set_all_lpcrs(radix ? (LPCR_HR | LPCR_UPRT) : 0, | |
1807 | LPCR_HR | LPCR_UPRT); | |
d39c90f5 BR |
1808 | |
1809 | err = kvmppc_configure_v3_mmu(cpu, radix, gtse, spapr->patb_entry); | |
1810 | if (err) { | |
1811 | error_report("Process table config unsupported by the host"); | |
1812 | return -EINVAL; | |
1813 | } | |
1814 | } | |
1815 | ||
1c53b06c CLG |
1816 | err = spapr_irq_post_load(spapr, version_id); |
1817 | if (err) { | |
1818 | return err; | |
1819 | } | |
1820 | ||
880ae7de DG |
1821 | return err; |
1822 | } | |
1823 | ||
4e5fe368 SJS |
1824 | static int spapr_pre_save(void *opaque) |
1825 | { | |
1826 | int rc; | |
1827 | ||
1828 | rc = spapr_caps_pre_save(opaque); | |
1829 | if (rc) { | |
1830 | return rc; | |
1831 | } | |
1832 | ||
1833 | return 0; | |
1834 | } | |
1835 | ||
880ae7de DG |
1836 | static bool version_before_3(void *opaque, int version_id) |
1837 | { | |
1838 | return version_id < 3; | |
1839 | } | |
1840 | ||
fd38804b DHB |
1841 | static bool spapr_pending_events_needed(void *opaque) |
1842 | { | |
ce2918cb | 1843 | SpaprMachineState *spapr = (SpaprMachineState *)opaque; |
fd38804b DHB |
1844 | return !QTAILQ_EMPTY(&spapr->pending_events); |
1845 | } | |
1846 | ||
1847 | static const VMStateDescription vmstate_spapr_event_entry = { | |
1848 | .name = "spapr_event_log_entry", | |
1849 | .version_id = 1, | |
1850 | .minimum_version_id = 1, | |
1851 | .fields = (VMStateField[]) { | |
ce2918cb DG |
1852 | VMSTATE_UINT32(summary, SpaprEventLogEntry), |
1853 | VMSTATE_UINT32(extended_length, SpaprEventLogEntry), | |
1854 | VMSTATE_VBUFFER_ALLOC_UINT32(extended_log, SpaprEventLogEntry, 0, | |
5341258e | 1855 | NULL, extended_length), |
fd38804b DHB |
1856 | VMSTATE_END_OF_LIST() |
1857 | }, | |
1858 | }; | |
1859 | ||
1860 | static const VMStateDescription vmstate_spapr_pending_events = { | |
1861 | .name = "spapr_pending_events", | |
1862 | .version_id = 1, | |
1863 | .minimum_version_id = 1, | |
1864 | .needed = spapr_pending_events_needed, | |
1865 | .fields = (VMStateField[]) { | |
ce2918cb DG |
1866 | VMSTATE_QTAILQ_V(pending_events, SpaprMachineState, 1, |
1867 | vmstate_spapr_event_entry, SpaprEventLogEntry, next), | |
fd38804b DHB |
1868 | VMSTATE_END_OF_LIST() |
1869 | }, | |
1870 | }; | |
1871 | ||
62ef3760 MR |
1872 | static bool spapr_ov5_cas_needed(void *opaque) |
1873 | { | |
ce2918cb DG |
1874 | SpaprMachineState *spapr = opaque; |
1875 | SpaprOptionVector *ov5_mask = spapr_ovec_new(); | |
62ef3760 MR |
1876 | bool cas_needed; |
1877 | ||
ce2918cb | 1878 | /* Prior to the introduction of SpaprOptionVector, we had two option |
62ef3760 MR |
1879 | * vectors we dealt with: OV5_FORM1_AFFINITY, and OV5_DRCONF_MEMORY. |
1880 | * Both of these options encode machine topology into the device-tree | |
1881 | * in such a way that the now-booted OS should still be able to interact | |
1882 | * appropriately with QEMU regardless of what options were actually | |
1883 | * negotiatied on the source side. | |
1884 | * | |
1885 | * As such, we can avoid migrating the CAS-negotiated options if these | |
1886 | * are the only options available on the current machine/platform. | |
1887 | * Since these are the only options available for pseries-2.7 and | |
1888 | * earlier, this allows us to maintain old->new/new->old migration | |
1889 | * compatibility. | |
1890 | * | |
1891 | * For QEMU 2.8+, there are additional CAS-negotiatable options available | |
1892 | * via default pseries-2.8 machines and explicit command-line parameters. | |
1893 | * Some of these options, like OV5_HP_EVT, *do* require QEMU to be aware | |
1894 | * of the actual CAS-negotiated values to continue working properly. For | |
1895 | * example, availability of memory unplug depends on knowing whether | |
1896 | * OV5_HP_EVT was negotiated via CAS. | |
1897 | * | |
1898 | * Thus, for any cases where the set of available CAS-negotiatable | |
1899 | * options extends beyond OV5_FORM1_AFFINITY and OV5_DRCONF_MEMORY, we | |
aef19c04 GK |
1900 | * include the CAS-negotiated options in the migration stream, unless |
1901 | * if they affect boot time behaviour only. | |
62ef3760 MR |
1902 | */ |
1903 | spapr_ovec_set(ov5_mask, OV5_FORM1_AFFINITY); | |
1904 | spapr_ovec_set(ov5_mask, OV5_DRCONF_MEMORY); | |
aef19c04 | 1905 | spapr_ovec_set(ov5_mask, OV5_DRMEM_V2); |
62ef3760 | 1906 | |
d1d32d62 DG |
1907 | /* We need extra information if we have any bits outside the mask |
1908 | * defined above */ | |
1909 | cas_needed = !spapr_ovec_subset(spapr->ov5, ov5_mask); | |
62ef3760 MR |
1910 | |
1911 | spapr_ovec_cleanup(ov5_mask); | |
62ef3760 MR |
1912 | |
1913 | return cas_needed; | |
1914 | } | |
1915 | ||
1916 | static const VMStateDescription vmstate_spapr_ov5_cas = { | |
1917 | .name = "spapr_option_vector_ov5_cas", | |
1918 | .version_id = 1, | |
1919 | .minimum_version_id = 1, | |
1920 | .needed = spapr_ov5_cas_needed, | |
1921 | .fields = (VMStateField[]) { | |
ce2918cb DG |
1922 | VMSTATE_STRUCT_POINTER_V(ov5_cas, SpaprMachineState, 1, |
1923 | vmstate_spapr_ovec, SpaprOptionVector), | |
62ef3760 MR |
1924 | VMSTATE_END_OF_LIST() |
1925 | }, | |
1926 | }; | |
1927 | ||
9861bb3e SJS |
1928 | static bool spapr_patb_entry_needed(void *opaque) |
1929 | { | |
ce2918cb | 1930 | SpaprMachineState *spapr = opaque; |
9861bb3e SJS |
1931 | |
1932 | return !!spapr->patb_entry; | |
1933 | } | |
1934 | ||
1935 | static const VMStateDescription vmstate_spapr_patb_entry = { | |
1936 | .name = "spapr_patb_entry", | |
1937 | .version_id = 1, | |
1938 | .minimum_version_id = 1, | |
1939 | .needed = spapr_patb_entry_needed, | |
1940 | .fields = (VMStateField[]) { | |
ce2918cb | 1941 | VMSTATE_UINT64(patb_entry, SpaprMachineState), |
9861bb3e SJS |
1942 | VMSTATE_END_OF_LIST() |
1943 | }, | |
1944 | }; | |
1945 | ||
82cffa2e CLG |
1946 | static bool spapr_irq_map_needed(void *opaque) |
1947 | { | |
ce2918cb | 1948 | SpaprMachineState *spapr = opaque; |
82cffa2e CLG |
1949 | |
1950 | return spapr->irq_map && !bitmap_empty(spapr->irq_map, spapr->irq_map_nr); | |
1951 | } | |
1952 | ||
1953 | static const VMStateDescription vmstate_spapr_irq_map = { | |
1954 | .name = "spapr_irq_map", | |
1955 | .version_id = 1, | |
1956 | .minimum_version_id = 1, | |
1957 | .needed = spapr_irq_map_needed, | |
1958 | .fields = (VMStateField[]) { | |
ce2918cb | 1959 | VMSTATE_BITMAP(irq_map, SpaprMachineState, 0, irq_map_nr), |
82cffa2e CLG |
1960 | VMSTATE_END_OF_LIST() |
1961 | }, | |
1962 | }; | |
1963 | ||
fea35ca4 AK |
1964 | static bool spapr_dtb_needed(void *opaque) |
1965 | { | |
ce2918cb | 1966 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(opaque); |
fea35ca4 AK |
1967 | |
1968 | return smc->update_dt_enabled; | |
1969 | } | |
1970 | ||
1971 | static int spapr_dtb_pre_load(void *opaque) | |
1972 | { | |
ce2918cb | 1973 | SpaprMachineState *spapr = (SpaprMachineState *)opaque; |
fea35ca4 AK |
1974 | |
1975 | g_free(spapr->fdt_blob); | |
1976 | spapr->fdt_blob = NULL; | |
1977 | spapr->fdt_size = 0; | |
1978 | ||
1979 | return 0; | |
1980 | } | |
1981 | ||
1982 | static const VMStateDescription vmstate_spapr_dtb = { | |
1983 | .name = "spapr_dtb", | |
1984 | .version_id = 1, | |
1985 | .minimum_version_id = 1, | |
1986 | .needed = spapr_dtb_needed, | |
1987 | .pre_load = spapr_dtb_pre_load, | |
1988 | .fields = (VMStateField[]) { | |
ce2918cb DG |
1989 | VMSTATE_UINT32(fdt_initial_size, SpaprMachineState), |
1990 | VMSTATE_UINT32(fdt_size, SpaprMachineState), | |
1991 | VMSTATE_VBUFFER_ALLOC_UINT32(fdt_blob, SpaprMachineState, 0, NULL, | |
fea35ca4 AK |
1992 | fdt_size), |
1993 | VMSTATE_END_OF_LIST() | |
1994 | }, | |
1995 | }; | |
1996 | ||
2500fb42 AP |
1997 | static bool spapr_fwnmi_needed(void *opaque) |
1998 | { | |
1999 | SpaprMachineState *spapr = (SpaprMachineState *)opaque; | |
2000 | ||
8af7e1fe | 2001 | return spapr->fwnmi_machine_check_addr != -1; |
2500fb42 AP |
2002 | } |
2003 | ||
2004 | static int spapr_fwnmi_pre_save(void *opaque) | |
2005 | { | |
2006 | SpaprMachineState *spapr = (SpaprMachineState *)opaque; | |
2007 | ||
2008 | /* | |
2009 | * Check if machine check handling is in progress and print a | |
2010 | * warning message. | |
2011 | */ | |
8af7e1fe | 2012 | if (spapr->fwnmi_machine_check_interlock != -1) { |
2500fb42 AP |
2013 | warn_report("A machine check is being handled during migration. The" |
2014 | "handler may run and log hardware error on the destination"); | |
2015 | } | |
2016 | ||
2017 | return 0; | |
2018 | } | |
2019 | ||
8af7e1fe NP |
2020 | static const VMStateDescription vmstate_spapr_fwnmi = { |
2021 | .name = "spapr_fwnmi", | |
2500fb42 AP |
2022 | .version_id = 1, |
2023 | .minimum_version_id = 1, | |
2024 | .needed = spapr_fwnmi_needed, | |
2025 | .pre_save = spapr_fwnmi_pre_save, | |
2026 | .fields = (VMStateField[]) { | |
edfdbf9c | 2027 | VMSTATE_UINT64(fwnmi_system_reset_addr, SpaprMachineState), |
8af7e1fe NP |
2028 | VMSTATE_UINT64(fwnmi_machine_check_addr, SpaprMachineState), |
2029 | VMSTATE_INT32(fwnmi_machine_check_interlock, SpaprMachineState), | |
2500fb42 AP |
2030 | VMSTATE_END_OF_LIST() |
2031 | }, | |
2032 | }; | |
2033 | ||
4be21d56 DG |
2034 | static const VMStateDescription vmstate_spapr = { |
2035 | .name = "spapr", | |
880ae7de | 2036 | .version_id = 3, |
4be21d56 | 2037 | .minimum_version_id = 1, |
4e5fe368 | 2038 | .pre_load = spapr_pre_load, |
880ae7de | 2039 | .post_load = spapr_post_load, |
4e5fe368 | 2040 | .pre_save = spapr_pre_save, |
3aff6c2f | 2041 | .fields = (VMStateField[]) { |
880ae7de DG |
2042 | /* used to be @next_irq */ |
2043 | VMSTATE_UNUSED_BUFFER(version_before_3, 0, 4), | |
4be21d56 DG |
2044 | |
2045 | /* RTC offset */ | |
ce2918cb | 2046 | VMSTATE_UINT64_TEST(rtc_offset, SpaprMachineState, version_before_3), |
880ae7de | 2047 | |
ce2918cb | 2048 | VMSTATE_PPC_TIMEBASE_V(tb, SpaprMachineState, 2), |
4be21d56 DG |
2049 | VMSTATE_END_OF_LIST() |
2050 | }, | |
62ef3760 MR |
2051 | .subsections = (const VMStateDescription*[]) { |
2052 | &vmstate_spapr_ov5_cas, | |
9861bb3e | 2053 | &vmstate_spapr_patb_entry, |
fd38804b | 2054 | &vmstate_spapr_pending_events, |
4e5fe368 SJS |
2055 | &vmstate_spapr_cap_htm, |
2056 | &vmstate_spapr_cap_vsx, | |
2057 | &vmstate_spapr_cap_dfp, | |
8f38eaf8 | 2058 | &vmstate_spapr_cap_cfpc, |
09114fd8 | 2059 | &vmstate_spapr_cap_sbbc, |
4be8d4e7 | 2060 | &vmstate_spapr_cap_ibs, |
64d4a534 | 2061 | &vmstate_spapr_cap_hpt_maxpagesize, |
82cffa2e | 2062 | &vmstate_spapr_irq_map, |
b9a477b7 | 2063 | &vmstate_spapr_cap_nested_kvm_hv, |
fea35ca4 | 2064 | &vmstate_spapr_dtb, |
c982f5cf | 2065 | &vmstate_spapr_cap_large_decr, |
8ff43ee4 | 2066 | &vmstate_spapr_cap_ccf_assist, |
9d953ce4 | 2067 | &vmstate_spapr_cap_fwnmi, |
8af7e1fe | 2068 | &vmstate_spapr_fwnmi, |
82123b75 | 2069 | &vmstate_spapr_cap_rpt_invalidate, |
62ef3760 MR |
2070 | NULL |
2071 | } | |
4be21d56 DG |
2072 | }; |
2073 | ||
4be21d56 DG |
2074 | static int htab_save_setup(QEMUFile *f, void *opaque) |
2075 | { | |
ce2918cb | 2076 | SpaprMachineState *spapr = opaque; |
4be21d56 | 2077 | |
4be21d56 | 2078 | /* "Iteration" header */ |
3a384297 BR |
2079 | if (!spapr->htab_shift) { |
2080 | qemu_put_be32(f, -1); | |
2081 | } else { | |
2082 | qemu_put_be32(f, spapr->htab_shift); | |
2083 | } | |
4be21d56 | 2084 | |
e68cb8b4 AK |
2085 | if (spapr->htab) { |
2086 | spapr->htab_save_index = 0; | |
2087 | spapr->htab_first_pass = true; | |
2088 | } else { | |
3a384297 BR |
2089 | if (spapr->htab_shift) { |
2090 | assert(kvm_enabled()); | |
2091 | } | |
e68cb8b4 AK |
2092 | } |
2093 | ||
2094 | ||
4be21d56 DG |
2095 | return 0; |
2096 | } | |
2097 | ||
ce2918cb | 2098 | static void htab_save_chunk(QEMUFile *f, SpaprMachineState *spapr, |
332f7721 GK |
2099 | int chunkstart, int n_valid, int n_invalid) |
2100 | { | |
2101 | qemu_put_be32(f, chunkstart); | |
2102 | qemu_put_be16(f, n_valid); | |
2103 | qemu_put_be16(f, n_invalid); | |
2104 | qemu_put_buffer(f, HPTE(spapr->htab, chunkstart), | |
2105 | HASH_PTE_SIZE_64 * n_valid); | |
2106 | } | |
2107 | ||
2108 | static void htab_save_end_marker(QEMUFile *f) | |
2109 | { | |
2110 | qemu_put_be32(f, 0); | |
2111 | qemu_put_be16(f, 0); | |
2112 | qemu_put_be16(f, 0); | |
2113 | } | |
2114 | ||
ce2918cb | 2115 | static void htab_save_first_pass(QEMUFile *f, SpaprMachineState *spapr, |
4be21d56 DG |
2116 | int64_t max_ns) |
2117 | { | |
378bc217 | 2118 | bool has_timeout = max_ns != -1; |
4be21d56 DG |
2119 | int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64; |
2120 | int index = spapr->htab_save_index; | |
bc72ad67 | 2121 | int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME); |
4be21d56 DG |
2122 | |
2123 | assert(spapr->htab_first_pass); | |
2124 | ||
2125 | do { | |
2126 | int chunkstart; | |
2127 | ||
2128 | /* Consume invalid HPTEs */ | |
2129 | while ((index < htabslots) | |
2130 | && !HPTE_VALID(HPTE(spapr->htab, index))) { | |
4be21d56 | 2131 | CLEAN_HPTE(HPTE(spapr->htab, index)); |
24ec2863 | 2132 | index++; |
4be21d56 DG |
2133 | } |
2134 | ||
2135 | /* Consume valid HPTEs */ | |
2136 | chunkstart = index; | |
338c25b6 | 2137 | while ((index < htabslots) && (index - chunkstart < USHRT_MAX) |
4be21d56 | 2138 | && HPTE_VALID(HPTE(spapr->htab, index))) { |
4be21d56 | 2139 | CLEAN_HPTE(HPTE(spapr->htab, index)); |
24ec2863 | 2140 | index++; |
4be21d56 DG |
2141 | } |
2142 | ||
2143 | if (index > chunkstart) { | |
2144 | int n_valid = index - chunkstart; | |
2145 | ||
332f7721 | 2146 | htab_save_chunk(f, spapr, chunkstart, n_valid, 0); |
4be21d56 | 2147 | |
378bc217 DG |
2148 | if (has_timeout && |
2149 | (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) { | |
4be21d56 DG |
2150 | break; |
2151 | } | |
2152 | } | |
2153 | } while ((index < htabslots) && !qemu_file_rate_limit(f)); | |
2154 | ||
2155 | if (index >= htabslots) { | |
2156 | assert(index == htabslots); | |
2157 | index = 0; | |
2158 | spapr->htab_first_pass = false; | |
2159 | } | |
2160 | spapr->htab_save_index = index; | |
2161 | } | |
2162 | ||
ce2918cb | 2163 | static int htab_save_later_pass(QEMUFile *f, SpaprMachineState *spapr, |
e68cb8b4 | 2164 | int64_t max_ns) |
4be21d56 DG |
2165 | { |
2166 | bool final = max_ns < 0; | |
2167 | int htabslots = HTAB_SIZE(spapr) / HASH_PTE_SIZE_64; | |
2168 | int examined = 0, sent = 0; | |
2169 | int index = spapr->htab_save_index; | |
bc72ad67 | 2170 | int64_t starttime = qemu_clock_get_ns(QEMU_CLOCK_REALTIME); |
4be21d56 DG |
2171 | |
2172 | assert(!spapr->htab_first_pass); | |
2173 | ||
2174 | do { | |
2175 | int chunkstart, invalidstart; | |
2176 | ||
2177 | /* Consume non-dirty HPTEs */ | |
2178 | while ((index < htabslots) | |
2179 | && !HPTE_DIRTY(HPTE(spapr->htab, index))) { | |
2180 | index++; | |
2181 | examined++; | |
2182 | } | |
2183 | ||
2184 | chunkstart = index; | |
2185 | /* Consume valid dirty HPTEs */ | |
338c25b6 | 2186 | while ((index < htabslots) && (index - chunkstart < USHRT_MAX) |
4be21d56 DG |
2187 | && HPTE_DIRTY(HPTE(spapr->htab, index)) |
2188 | && HPTE_VALID(HPTE(spapr->htab, index))) { | |
2189 | CLEAN_HPTE(HPTE(spapr->htab, index)); | |
2190 | index++; | |
2191 | examined++; | |
2192 | } | |
2193 | ||
2194 | invalidstart = index; | |
2195 | /* Consume invalid dirty HPTEs */ | |
338c25b6 | 2196 | while ((index < htabslots) && (index - invalidstart < USHRT_MAX) |
4be21d56 DG |
2197 | && HPTE_DIRTY(HPTE(spapr->htab, index)) |
2198 | && !HPTE_VALID(HPTE(spapr->htab, index))) { | |
2199 | CLEAN_HPTE(HPTE(spapr->htab, index)); | |
2200 | index++; | |
2201 | examined++; | |
2202 | } | |
2203 | ||
2204 | if (index > chunkstart) { | |
2205 | int n_valid = invalidstart - chunkstart; | |
2206 | int n_invalid = index - invalidstart; | |
2207 | ||
332f7721 | 2208 | htab_save_chunk(f, spapr, chunkstart, n_valid, n_invalid); |
4be21d56 DG |
2209 | sent += index - chunkstart; |
2210 | ||
bc72ad67 | 2211 | if (!final && (qemu_clock_get_ns(QEMU_CLOCK_REALTIME) - starttime) > max_ns) { |
4be21d56 DG |
2212 | break; |
2213 | } | |
2214 | } | |
2215 | ||
2216 | if (examined >= htabslots) { | |
2217 | break; | |
2218 | } | |
2219 | ||
2220 | if (index >= htabslots) { | |
2221 | assert(index == htabslots); | |
2222 | index = 0; | |
2223 | } | |
2224 | } while ((examined < htabslots) && (!qemu_file_rate_limit(f) || final)); | |
2225 | ||
2226 | if (index >= htabslots) { | |
2227 | assert(index == htabslots); | |
2228 | index = 0; | |
2229 | } | |
2230 | ||
2231 | spapr->htab_save_index = index; | |
2232 | ||
e68cb8b4 | 2233 | return (examined >= htabslots) && (sent == 0) ? 1 : 0; |
4be21d56 DG |
2234 | } |
2235 | ||
e68cb8b4 AK |
2236 | #define MAX_ITERATION_NS 5000000 /* 5 ms */ |
2237 | #define MAX_KVM_BUF_SIZE 2048 | |
2238 | ||
4be21d56 DG |
2239 | static int htab_save_iterate(QEMUFile *f, void *opaque) |
2240 | { | |
ce2918cb | 2241 | SpaprMachineState *spapr = opaque; |
715c5407 | 2242 | int fd; |
e68cb8b4 | 2243 | int rc = 0; |
4be21d56 DG |
2244 | |
2245 | /* Iteration header */ | |
3a384297 BR |
2246 | if (!spapr->htab_shift) { |
2247 | qemu_put_be32(f, -1); | |
e8cd4247 | 2248 | return 1; |
3a384297 BR |
2249 | } else { |
2250 | qemu_put_be32(f, 0); | |
2251 | } | |
4be21d56 | 2252 | |
e68cb8b4 AK |
2253 | if (!spapr->htab) { |
2254 | assert(kvm_enabled()); | |
2255 | ||
715c5407 DG |
2256 | fd = get_htab_fd(spapr); |
2257 | if (fd < 0) { | |
2258 | return fd; | |
01a57972 SMJ |
2259 | } |
2260 | ||
715c5407 | 2261 | rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, MAX_ITERATION_NS); |
e68cb8b4 AK |
2262 | if (rc < 0) { |
2263 | return rc; | |
2264 | } | |
2265 | } else if (spapr->htab_first_pass) { | |
4be21d56 DG |
2266 | htab_save_first_pass(f, spapr, MAX_ITERATION_NS); |
2267 | } else { | |
e68cb8b4 | 2268 | rc = htab_save_later_pass(f, spapr, MAX_ITERATION_NS); |
4be21d56 DG |
2269 | } |
2270 | ||
332f7721 | 2271 | htab_save_end_marker(f); |
4be21d56 | 2272 | |
e68cb8b4 | 2273 | return rc; |
4be21d56 DG |
2274 | } |
2275 | ||
2276 | static int htab_save_complete(QEMUFile *f, void *opaque) | |
2277 | { | |
ce2918cb | 2278 | SpaprMachineState *spapr = opaque; |
715c5407 | 2279 | int fd; |
4be21d56 DG |
2280 | |
2281 | /* Iteration header */ | |
3a384297 BR |
2282 | if (!spapr->htab_shift) { |
2283 | qemu_put_be32(f, -1); | |
2284 | return 0; | |
2285 | } else { | |
2286 | qemu_put_be32(f, 0); | |
2287 | } | |
4be21d56 | 2288 | |
e68cb8b4 AK |
2289 | if (!spapr->htab) { |
2290 | int rc; | |
2291 | ||
2292 | assert(kvm_enabled()); | |
2293 | ||
715c5407 DG |
2294 | fd = get_htab_fd(spapr); |
2295 | if (fd < 0) { | |
2296 | return fd; | |
01a57972 SMJ |
2297 | } |
2298 | ||
715c5407 | 2299 | rc = kvmppc_save_htab(f, fd, MAX_KVM_BUF_SIZE, -1); |
e68cb8b4 AK |
2300 | if (rc < 0) { |
2301 | return rc; | |
2302 | } | |
e68cb8b4 | 2303 | } else { |
378bc217 DG |
2304 | if (spapr->htab_first_pass) { |
2305 | htab_save_first_pass(f, spapr, -1); | |
2306 | } | |
e68cb8b4 AK |
2307 | htab_save_later_pass(f, spapr, -1); |
2308 | } | |
4be21d56 DG |
2309 | |
2310 | /* End marker */ | |
332f7721 | 2311 | htab_save_end_marker(f); |
4be21d56 DG |
2312 | |
2313 | return 0; | |
2314 | } | |
2315 | ||
2316 | static int htab_load(QEMUFile *f, void *opaque, int version_id) | |
2317 | { | |
ce2918cb | 2318 | SpaprMachineState *spapr = opaque; |
4be21d56 | 2319 | uint32_t section_hdr; |
e68cb8b4 | 2320 | int fd = -1; |
14b0d748 | 2321 | Error *local_err = NULL; |
4be21d56 DG |
2322 | |
2323 | if (version_id < 1 || version_id > 1) { | |
98a5d100 | 2324 | error_report("htab_load() bad version"); |
4be21d56 DG |
2325 | return -EINVAL; |
2326 | } | |
2327 | ||
2328 | section_hdr = qemu_get_be32(f); | |
2329 | ||
3a384297 BR |
2330 | if (section_hdr == -1) { |
2331 | spapr_free_hpt(spapr); | |
2332 | return 0; | |
2333 | } | |
2334 | ||
4be21d56 | 2335 | if (section_hdr) { |
a4e3a7c0 GK |
2336 | int ret; |
2337 | ||
c5f54f3e | 2338 | /* First section gives the htab size */ |
a4e3a7c0 GK |
2339 | ret = spapr_reallocate_hpt(spapr, section_hdr, &local_err); |
2340 | if (ret < 0) { | |
c5f54f3e | 2341 | error_report_err(local_err); |
a4e3a7c0 | 2342 | return ret; |
4be21d56 DG |
2343 | } |
2344 | return 0; | |
2345 | } | |
2346 | ||
e68cb8b4 AK |
2347 | if (!spapr->htab) { |
2348 | assert(kvm_enabled()); | |
2349 | ||
14b0d748 | 2350 | fd = kvmppc_get_htab_fd(true, 0, &local_err); |
e68cb8b4 | 2351 | if (fd < 0) { |
14b0d748 | 2352 | error_report_err(local_err); |
82be8e73 | 2353 | return fd; |
e68cb8b4 AK |
2354 | } |
2355 | } | |
2356 | ||
4be21d56 DG |
2357 | while (true) { |
2358 | uint32_t index; | |
2359 | uint16_t n_valid, n_invalid; | |
2360 | ||
2361 | index = qemu_get_be32(f); | |
2362 | n_valid = qemu_get_be16(f); | |
2363 | n_invalid = qemu_get_be16(f); | |
2364 | ||
2365 | if ((index == 0) && (n_valid == 0) && (n_invalid == 0)) { | |
2366 | /* End of Stream */ | |
2367 | break; | |
2368 | } | |
2369 | ||
e68cb8b4 | 2370 | if ((index + n_valid + n_invalid) > |
4be21d56 DG |
2371 | (HTAB_SIZE(spapr) / HASH_PTE_SIZE_64)) { |
2372 | /* Bad index in stream */ | |
98a5d100 DG |
2373 | error_report( |
2374 | "htab_load() bad index %d (%hd+%hd entries) in htab stream (htab_shift=%d)", | |
2375 | index, n_valid, n_invalid, spapr->htab_shift); | |
4be21d56 DG |
2376 | return -EINVAL; |
2377 | } | |
2378 | ||
e68cb8b4 AK |
2379 | if (spapr->htab) { |
2380 | if (n_valid) { | |
2381 | qemu_get_buffer(f, HPTE(spapr->htab, index), | |
2382 | HASH_PTE_SIZE_64 * n_valid); | |
2383 | } | |
2384 | if (n_invalid) { | |
2385 | memset(HPTE(spapr->htab, index + n_valid), 0, | |
2386 | HASH_PTE_SIZE_64 * n_invalid); | |
2387 | } | |
2388 | } else { | |
2389 | int rc; | |
2390 | ||
2391 | assert(fd >= 0); | |
2392 | ||
0a06e4d6 GK |
2393 | rc = kvmppc_load_htab_chunk(f, fd, index, n_valid, n_invalid, |
2394 | &local_err); | |
e68cb8b4 | 2395 | if (rc < 0) { |
0a06e4d6 | 2396 | error_report_err(local_err); |
e68cb8b4 AK |
2397 | return rc; |
2398 | } | |
4be21d56 DG |
2399 | } |
2400 | } | |
2401 | ||
e68cb8b4 AK |
2402 | if (!spapr->htab) { |
2403 | assert(fd >= 0); | |
2404 | close(fd); | |
2405 | } | |
2406 | ||
4be21d56 DG |
2407 | return 0; |
2408 | } | |
2409 | ||
70f794fc | 2410 | static void htab_save_cleanup(void *opaque) |
c573fc03 | 2411 | { |
ce2918cb | 2412 | SpaprMachineState *spapr = opaque; |
c573fc03 TH |
2413 | |
2414 | close_htab_fd(spapr); | |
2415 | } | |
2416 | ||
4be21d56 | 2417 | static SaveVMHandlers savevm_htab_handlers = { |
9907e842 | 2418 | .save_setup = htab_save_setup, |
4be21d56 | 2419 | .save_live_iterate = htab_save_iterate, |
a3e06c3d | 2420 | .save_live_complete_precopy = htab_save_complete, |
70f794fc | 2421 | .save_cleanup = htab_save_cleanup, |
4be21d56 DG |
2422 | .load_state = htab_load, |
2423 | }; | |
2424 | ||
5b2128d2 AG |
2425 | static void spapr_boot_set(void *opaque, const char *boot_device, |
2426 | Error **errp) | |
2427 | { | |
3bf0844f GK |
2428 | SpaprMachineState *spapr = SPAPR_MACHINE(opaque); |
2429 | ||
2430 | g_free(spapr->boot_device); | |
2431 | spapr->boot_device = g_strdup(boot_device); | |
5b2128d2 AG |
2432 | } |
2433 | ||
ce2918cb | 2434 | static void spapr_create_lmb_dr_connectors(SpaprMachineState *spapr) |
224245bf DG |
2435 | { |
2436 | MachineState *machine = MACHINE(spapr); | |
2437 | uint64_t lmb_size = SPAPR_MEMORY_BLOCK_SIZE; | |
e8f986fc | 2438 | uint32_t nr_lmbs = (machine->maxram_size - machine->ram_size)/lmb_size; |
224245bf DG |
2439 | int i; |
2440 | ||
2441 | for (i = 0; i < nr_lmbs; i++) { | |
224245bf DG |
2442 | uint64_t addr; |
2443 | ||
b0c14ec4 | 2444 | addr = i * lmb_size + machine->device_memory->base; |
6caf3ac6 DG |
2445 | spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_LMB, |
2446 | addr / lmb_size); | |
224245bf DG |
2447 | } |
2448 | } | |
2449 | ||
2450 | /* | |
2451 | * If RAM size, maxmem size and individual node mem sizes aren't aligned | |
2452 | * to SPAPR_MEMORY_BLOCK_SIZE(256MB), then refuse to start the guest | |
2453 | * since we can't support such unaligned sizes with DRCONF_MEMORY. | |
2454 | */ | |
7c150d6f | 2455 | static void spapr_validate_node_memory(MachineState *machine, Error **errp) |
224245bf DG |
2456 | { |
2457 | int i; | |
2458 | ||
7c150d6f DG |
2459 | if (machine->ram_size % SPAPR_MEMORY_BLOCK_SIZE) { |
2460 | error_setg(errp, "Memory size 0x" RAM_ADDR_FMT | |
ab3dd749 | 2461 | " is not aligned to %" PRIu64 " MiB", |
7c150d6f | 2462 | machine->ram_size, |
d23b6caa | 2463 | SPAPR_MEMORY_BLOCK_SIZE / MiB); |
7c150d6f DG |
2464 | return; |
2465 | } | |
2466 | ||
2467 | if (machine->maxram_size % SPAPR_MEMORY_BLOCK_SIZE) { | |
2468 | error_setg(errp, "Maximum memory size 0x" RAM_ADDR_FMT | |
ab3dd749 | 2469 | " is not aligned to %" PRIu64 " MiB", |
7c150d6f | 2470 | machine->ram_size, |
d23b6caa | 2471 | SPAPR_MEMORY_BLOCK_SIZE / MiB); |
7c150d6f | 2472 | return; |
224245bf DG |
2473 | } |
2474 | ||
aa570207 | 2475 | for (i = 0; i < machine->numa_state->num_nodes; i++) { |
7e721e7b | 2476 | if (machine->numa_state->nodes[i].node_mem % SPAPR_MEMORY_BLOCK_SIZE) { |
7c150d6f DG |
2477 | error_setg(errp, |
2478 | "Node %d memory size 0x%" PRIx64 | |
ab3dd749 | 2479 | " is not aligned to %" PRIu64 " MiB", |
7e721e7b | 2480 | i, machine->numa_state->nodes[i].node_mem, |
d23b6caa | 2481 | SPAPR_MEMORY_BLOCK_SIZE / MiB); |
7c150d6f | 2482 | return; |
224245bf DG |
2483 | } |
2484 | } | |
2485 | } | |
2486 | ||
535455fd IM |
2487 | /* find cpu slot in machine->possible_cpus by core_id */ |
2488 | static CPUArchId *spapr_find_cpu_slot(MachineState *ms, uint32_t id, int *idx) | |
2489 | { | |
fe6b6346 | 2490 | int index = id / ms->smp.threads; |
535455fd IM |
2491 | |
2492 | if (index >= ms->possible_cpus->len) { | |
2493 | return NULL; | |
2494 | } | |
2495 | if (idx) { | |
2496 | *idx = index; | |
2497 | } | |
2498 | return &ms->possible_cpus->cpus[index]; | |
2499 | } | |
2500 | ||
ce2918cb | 2501 | static void spapr_set_vsmt_mode(SpaprMachineState *spapr, Error **errp) |
fa98fbfc | 2502 | { |
fe6b6346 | 2503 | MachineState *ms = MACHINE(spapr); |
29cb4187 | 2504 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); |
fa98fbfc SB |
2505 | Error *local_err = NULL; |
2506 | bool vsmt_user = !!spapr->vsmt; | |
2507 | int kvm_smt = kvmppc_smt_threads(); | |
2508 | int ret; | |
fe6b6346 | 2509 | unsigned int smp_threads = ms->smp.threads; |
fa98fbfc SB |
2510 | |
2511 | if (!kvm_enabled() && (smp_threads > 1)) { | |
dcfe4805 MA |
2512 | error_setg(errp, "TCG cannot support more than 1 thread/core " |
2513 | "on a pseries machine"); | |
2514 | return; | |
fa98fbfc SB |
2515 | } |
2516 | if (!is_power_of_2(smp_threads)) { | |
dcfe4805 MA |
2517 | error_setg(errp, "Cannot support %d threads/core on a pseries " |
2518 | "machine because it must be a power of 2", smp_threads); | |
2519 | return; | |
fa98fbfc SB |
2520 | } |
2521 | ||
2522 | /* Detemine the VSMT mode to use: */ | |
2523 | if (vsmt_user) { | |
2524 | if (spapr->vsmt < smp_threads) { | |
dcfe4805 MA |
2525 | error_setg(errp, "Cannot support VSMT mode %d" |
2526 | " because it must be >= threads/core (%d)", | |
2527 | spapr->vsmt, smp_threads); | |
2528 | return; | |
fa98fbfc SB |
2529 | } |
2530 | /* In this case, spapr->vsmt has been set by the command line */ | |
29cb4187 | 2531 | } else if (!smc->smp_threads_vsmt) { |
8904e5a7 DG |
2532 | /* |
2533 | * Default VSMT value is tricky, because we need it to be as | |
2534 | * consistent as possible (for migration), but this requires | |
2535 | * changing it for at least some existing cases. We pick 8 as | |
2536 | * the value that we'd get with KVM on POWER8, the | |
2537 | * overwhelmingly common case in production systems. | |
2538 | */ | |
4ad64cbd | 2539 | spapr->vsmt = MAX(8, smp_threads); |
29cb4187 GK |
2540 | } else { |
2541 | spapr->vsmt = smp_threads; | |
fa98fbfc SB |
2542 | } |
2543 | ||
2544 | /* KVM: If necessary, set the SMT mode: */ | |
2545 | if (kvm_enabled() && (spapr->vsmt != kvm_smt)) { | |
2546 | ret = kvmppc_set_smt_threads(spapr->vsmt); | |
2547 | if (ret) { | |
1f20f2e0 | 2548 | /* Looks like KVM isn't able to change VSMT mode */ |
fa98fbfc SB |
2549 | error_setg(&local_err, |
2550 | "Failed to set KVM's VSMT mode to %d (errno %d)", | |
2551 | spapr->vsmt, ret); | |
1f20f2e0 DG |
2552 | /* We can live with that if the default one is big enough |
2553 | * for the number of threads, and a submultiple of the one | |
2554 | * we want. In this case we'll waste some vcpu ids, but | |
2555 | * behaviour will be correct */ | |
2556 | if ((kvm_smt >= smp_threads) && ((spapr->vsmt % kvm_smt) == 0)) { | |
2557 | warn_report_err(local_err); | |
1f20f2e0 DG |
2558 | } else { |
2559 | if (!vsmt_user) { | |
2560 | error_append_hint(&local_err, | |
2561 | "On PPC, a VM with %d threads/core" | |
2562 | " on a host with %d threads/core" | |
2563 | " requires the use of VSMT mode %d.\n", | |
2564 | smp_threads, kvm_smt, spapr->vsmt); | |
2565 | } | |
cdcca22a | 2566 | kvmppc_error_append_smt_possible_hint(&local_err); |
dcfe4805 | 2567 | error_propagate(errp, local_err); |
fa98fbfc | 2568 | } |
fa98fbfc SB |
2569 | } |
2570 | } | |
2571 | /* else TCG: nothing to do currently */ | |
fa98fbfc SB |
2572 | } |
2573 | ||
ce2918cb | 2574 | static void spapr_init_cpus(SpaprMachineState *spapr) |
1a5008fc GK |
2575 | { |
2576 | MachineState *machine = MACHINE(spapr); | |
2577 | MachineClass *mc = MACHINE_GET_CLASS(machine); | |
ce2918cb | 2578 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine); |
1a5008fc GK |
2579 | const char *type = spapr_get_cpu_core_type(machine->cpu_type); |
2580 | const CPUArchIdList *possible_cpus; | |
fe6b6346 LX |
2581 | unsigned int smp_cpus = machine->smp.cpus; |
2582 | unsigned int smp_threads = machine->smp.threads; | |
2583 | unsigned int max_cpus = machine->smp.max_cpus; | |
1a5008fc GK |
2584 | int boot_cores_nr = smp_cpus / smp_threads; |
2585 | int i; | |
2586 | ||
2587 | possible_cpus = mc->possible_cpu_arch_ids(machine); | |
2588 | if (mc->has_hotpluggable_cpus) { | |
2589 | if (smp_cpus % smp_threads) { | |
2590 | error_report("smp_cpus (%u) must be multiple of threads (%u)", | |
2591 | smp_cpus, smp_threads); | |
2592 | exit(1); | |
2593 | } | |
2594 | if (max_cpus % smp_threads) { | |
2595 | error_report("max_cpus (%u) must be multiple of threads (%u)", | |
2596 | max_cpus, smp_threads); | |
2597 | exit(1); | |
2598 | } | |
2599 | } else { | |
2600 | if (max_cpus != smp_cpus) { | |
2601 | error_report("This machine version does not support CPU hotplug"); | |
2602 | exit(1); | |
2603 | } | |
2604 | boot_cores_nr = possible_cpus->len; | |
2605 | } | |
2606 | ||
1a5008fc GK |
2607 | if (smc->pre_2_10_has_unused_icps) { |
2608 | int i; | |
2609 | ||
1a518e76 | 2610 | for (i = 0; i < spapr_max_server_number(spapr); i++) { |
1a5008fc GK |
2611 | /* Dummy entries get deregistered when real ICPState objects |
2612 | * are registered during CPU core hotplug. | |
2613 | */ | |
2614 | pre_2_10_vmstate_register_dummy_icp(i); | |
2615 | } | |
2616 | } | |
2617 | ||
2618 | for (i = 0; i < possible_cpus->len; i++) { | |
2619 | int core_id = i * smp_threads; | |
2620 | ||
2621 | if (mc->has_hotpluggable_cpus) { | |
2622 | spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_CPU, | |
2623 | spapr_vcpu_id(spapr, core_id)); | |
2624 | } | |
2625 | ||
2626 | if (i < boot_cores_nr) { | |
2627 | Object *core = object_new(type); | |
2628 | int nr_threads = smp_threads; | |
2629 | ||
2630 | /* Handle the partially filled core for older machine types */ | |
2631 | if ((i + 1) * smp_threads >= smp_cpus) { | |
2632 | nr_threads = smp_cpus - i * smp_threads; | |
2633 | } | |
2634 | ||
5325cc34 | 2635 | object_property_set_int(core, "nr-threads", nr_threads, |
1a5008fc | 2636 | &error_fatal); |
5325cc34 | 2637 | object_property_set_int(core, CPU_CORE_PROP_CORE_ID, core_id, |
1a5008fc | 2638 | &error_fatal); |
ce189ab2 | 2639 | qdev_realize(DEVICE(core), NULL, &error_fatal); |
ecda255e SB |
2640 | |
2641 | object_unref(core); | |
1a5008fc GK |
2642 | } |
2643 | } | |
2644 | } | |
2645 | ||
999c9caf GK |
2646 | static PCIHostState *spapr_create_default_phb(void) |
2647 | { | |
2648 | DeviceState *dev; | |
2649 | ||
3e80f690 | 2650 | dev = qdev_new(TYPE_SPAPR_PCI_HOST_BRIDGE); |
999c9caf | 2651 | qdev_prop_set_uint32(dev, "index", 0); |
3c6ef471 | 2652 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
999c9caf GK |
2653 | |
2654 | return PCI_HOST_BRIDGE(dev); | |
2655 | } | |
2656 | ||
425f0b7a DG |
2657 | static hwaddr spapr_rma_size(SpaprMachineState *spapr, Error **errp) |
2658 | { | |
2659 | MachineState *machine = MACHINE(spapr); | |
2660 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); | |
2661 | hwaddr rma_size = machine->ram_size; | |
2662 | hwaddr node0_size = spapr_node0_size(machine); | |
2663 | ||
2664 | /* RMA has to fit in the first NUMA node */ | |
2665 | rma_size = MIN(rma_size, node0_size); | |
2666 | ||
2667 | /* | |
2668 | * VRMA access is via a special 1TiB SLB mapping, so the RMA can | |
2669 | * never exceed that | |
2670 | */ | |
2671 | rma_size = MIN(rma_size, 1 * TiB); | |
2672 | ||
2673 | /* | |
2674 | * Clamp the RMA size based on machine type. This is for | |
2675 | * migration compatibility with older qemu versions, which limited | |
2676 | * the RMA size for complicated and mostly bad reasons. | |
2677 | */ | |
2678 | if (smc->rma_limit) { | |
2679 | rma_size = MIN(rma_size, smc->rma_limit); | |
2680 | } | |
2681 | ||
2682 | if (rma_size < MIN_RMA_SLOF) { | |
2683 | error_setg(errp, | |
2684 | "pSeries SLOF firmware requires >= %" HWADDR_PRIx | |
2685 | "ldMiB guest RMA (Real Mode Area memory)", | |
2686 | MIN_RMA_SLOF / MiB); | |
2687 | return 0; | |
2688 | } | |
2689 | ||
2690 | return rma_size; | |
2691 | } | |
2692 | ||
ce316b51 GK |
2693 | static void spapr_create_nvdimm_dr_connectors(SpaprMachineState *spapr) |
2694 | { | |
2695 | MachineState *machine = MACHINE(spapr); | |
2696 | int i; | |
2697 | ||
2698 | for (i = 0; i < machine->ram_slots; i++) { | |
2699 | spapr_dr_connector_new(OBJECT(spapr), TYPE_SPAPR_DRC_PMEM, i); | |
2700 | } | |
2701 | } | |
2702 | ||
9fdf0c29 | 2703 | /* pSeries LPAR / sPAPR hardware init */ |
bcb5ce08 | 2704 | static void spapr_machine_init(MachineState *machine) |
9fdf0c29 | 2705 | { |
ce2918cb DG |
2706 | SpaprMachineState *spapr = SPAPR_MACHINE(machine); |
2707 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(machine); | |
ee3a71e3 | 2708 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
fc8c745d AK |
2709 | const char *bios_default = spapr->vof ? FW_FILE_NAME_VOF : FW_FILE_NAME; |
2710 | const char *bios_name = machine->firmware ?: bios_default; | |
5f2b96b3 | 2711 | g_autofree char *filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
3ef96221 | 2712 | const char *kernel_filename = machine->kernel_filename; |
3ef96221 | 2713 | const char *initrd_filename = machine->initrd_filename; |
8c9f64df | 2714 | PCIHostState *phb; |
f73eb948 | 2715 | bool has_vga; |
9fdf0c29 | 2716 | int i; |
890c2b77 | 2717 | MemoryRegion *sysmem = get_system_memory(); |
b7d1f77a | 2718 | long load_limit, fw_size; |
30f4b05b | 2719 | Error *resize_hpt_err = NULL; |
9fdf0c29 | 2720 | |
5f2b96b3 DHB |
2721 | if (!filename) { |
2722 | error_report("Could not find LPAR firmware '%s'", bios_name); | |
2723 | exit(1); | |
2724 | } | |
2725 | fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE); | |
2726 | if (fw_size <= 0) { | |
2727 | error_report("Could not load LPAR firmware '%s'", filename); | |
2728 | exit(1); | |
2729 | } | |
2730 | ||
6c8ebe30 DG |
2731 | /* |
2732 | * if Secure VM (PEF) support is configured, then initialize it | |
2733 | */ | |
2734 | pef_kvm_init(machine->cgs, &error_fatal); | |
2735 | ||
226419d6 | 2736 | msi_nonbroken = true; |
0ee2c058 | 2737 | |
d43b45e2 | 2738 | QLIST_INIT(&spapr->phbs); |
0cffce56 | 2739 | QTAILQ_INIT(&spapr->pending_dimm_unplugs); |
d43b45e2 | 2740 | |
9f6edd06 DG |
2741 | /* Determine capabilities to run with */ |
2742 | spapr_caps_init(spapr); | |
2743 | ||
30f4b05b DG |
2744 | kvmppc_check_papr_resize_hpt(&resize_hpt_err); |
2745 | if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DEFAULT) { | |
2746 | /* | |
2747 | * If the user explicitly requested a mode we should either | |
2748 | * supply it, or fail completely (which we do below). But if | |
2749 | * it's not set explicitly, we reset our mode to something | |
2750 | * that works | |
2751 | */ | |
2752 | if (resize_hpt_err) { | |
2753 | spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED; | |
2754 | error_free(resize_hpt_err); | |
2755 | resize_hpt_err = NULL; | |
2756 | } else { | |
2757 | spapr->resize_hpt = smc->resize_hpt_default; | |
2758 | } | |
2759 | } | |
2760 | ||
2761 | assert(spapr->resize_hpt != SPAPR_RESIZE_HPT_DEFAULT); | |
2762 | ||
2763 | if ((spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) && resize_hpt_err) { | |
2764 | /* | |
2765 | * User requested HPT resize, but this host can't supply it. Bail out | |
2766 | */ | |
2767 | error_report_err(resize_hpt_err); | |
2768 | exit(1); | |
2769 | } | |
14963c34 | 2770 | error_free(resize_hpt_err); |
30f4b05b | 2771 | |
425f0b7a | 2772 | spapr->rma_size = spapr_rma_size(spapr, &error_fatal); |
c4177479 | 2773 | |
b7d1f77a | 2774 | /* Setup a load limit for the ramdisk leaving room for SLOF and FDT */ |
4b98e72d | 2775 | load_limit = MIN(spapr->rma_size, FDT_MAX_ADDR) - FW_OVERHEAD; |
9fdf0c29 | 2776 | |
482969d6 CLG |
2777 | /* |
2778 | * VSMT must be set in order to be able to compute VCPU ids, ie to | |
1a518e76 | 2779 | * call spapr_max_server_number() or spapr_vcpu_id(). |
482969d6 CLG |
2780 | */ |
2781 | spapr_set_vsmt_mode(spapr, &error_fatal); | |
2782 | ||
7b565160 | 2783 | /* Set up Interrupt Controller before we create the VCPUs */ |
fab397d8 | 2784 | spapr_irq_init(spapr, &error_fatal); |
7b565160 | 2785 | |
dc1b5eee GK |
2786 | /* Set up containers for ibm,client-architecture-support negotiated options |
2787 | */ | |
facdb8b6 MR |
2788 | spapr->ov5 = spapr_ovec_new(); |
2789 | spapr->ov5_cas = spapr_ovec_new(); | |
2790 | ||
224245bf | 2791 | if (smc->dr_lmb_enabled) { |
facdb8b6 | 2792 | spapr_ovec_set(spapr->ov5, OV5_DRCONF_MEMORY); |
7c150d6f | 2793 | spapr_validate_node_memory(machine, &error_fatal); |
224245bf DG |
2794 | } |
2795 | ||
417ece33 MR |
2796 | spapr_ovec_set(spapr->ov5, OV5_FORM1_AFFINITY); |
2797 | ||
e0eb84d4 DHB |
2798 | /* Do not advertise FORM2 NUMA support for pseries-6.1 and older */ |
2799 | if (!smc->pre_6_2_numa_affinity) { | |
2800 | spapr_ovec_set(spapr->ov5, OV5_FORM2_AFFINITY); | |
2801 | } | |
2802 | ||
ffbb1705 MR |
2803 | /* advertise support for dedicated HP event source to guests */ |
2804 | if (spapr->use_hotplug_event_source) { | |
2805 | spapr_ovec_set(spapr->ov5, OV5_HP_EVT); | |
2806 | } | |
2807 | ||
2772cf6b DG |
2808 | /* advertise support for HPT resizing */ |
2809 | if (spapr->resize_hpt != SPAPR_RESIZE_HPT_DISABLED) { | |
2810 | spapr_ovec_set(spapr->ov5, OV5_HPT_RESIZE); | |
2811 | } | |
2812 | ||
a324d6f1 BR |
2813 | /* advertise support for ibm,dyamic-memory-v2 */ |
2814 | spapr_ovec_set(spapr->ov5, OV5_DRMEM_V2); | |
2815 | ||
db592b5b | 2816 | /* advertise XIVE on POWER9 machines */ |
ca62823b | 2817 | if (spapr->irq->xive) { |
273fef83 | 2818 | spapr_ovec_set(spapr->ov5, OV5_XIVE_EXPLOIT); |
db592b5b CLG |
2819 | } |
2820 | ||
9fdf0c29 | 2821 | /* init CPUs */ |
0c86d0fd | 2822 | spapr_init_cpus(spapr); |
9fdf0c29 | 2823 | |
66407069 | 2824 | spapr->gpu_numa_id = spapr_numa_initial_nvgpu_numa_id(machine); |
db5127b2 | 2825 | |
f1aa45ff DHB |
2826 | /* Init numa_assoc_array */ |
2827 | spapr_numa_associativity_init(spapr, machine); | |
2828 | ||
0550b120 | 2829 | if ((!kvm_enabled() || kvmppc_has_cap_mmu_radix()) && |
ad99d04c DG |
2830 | ppc_type_check_compat(machine->cpu_type, CPU_POWERPC_LOGICAL_3_00, 0, |
2831 | spapr->max_compat_pvr)) { | |
b4b83312 | 2832 | spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_300); |
0550b120 GK |
2833 | /* KVM and TCG always allow GTSE with radix... */ |
2834 | spapr_ovec_set(spapr->ov5, OV5_MMU_RADIX_GTSE); | |
2835 | } | |
2836 | /* ... but not with hash (currently). */ | |
2837 | ||
026bfd89 DG |
2838 | if (kvm_enabled()) { |
2839 | /* Enable H_LOGICAL_CI_* so SLOF can talk to in-kernel devices */ | |
2840 | kvmppc_enable_logical_ci_hcalls(); | |
ef9971dd | 2841 | kvmppc_enable_set_mode_hcall(); |
5145ad4f NW |
2842 | |
2843 | /* H_CLEAR_MOD/_REF are mandatory in PAPR, but off by default */ | |
2844 | kvmppc_enable_clear_ref_mod_hcalls(); | |
68f9f708 SJS |
2845 | |
2846 | /* Enable H_PAGE_INIT */ | |
2847 | kvmppc_enable_h_page_init(); | |
026bfd89 DG |
2848 | } |
2849 | ||
ab74e543 IM |
2850 | /* map RAM */ |
2851 | memory_region_add_subregion(sysmem, 0, machine->ram); | |
9fdf0c29 | 2852 | |
b0c14ec4 DH |
2853 | /* always allocate the device memory information */ |
2854 | machine->device_memory = g_malloc0(sizeof(*machine->device_memory)); | |
2855 | ||
4a1c9cf0 BR |
2856 | /* initialize hotplug memory address space */ |
2857 | if (machine->ram_size < machine->maxram_size) { | |
0c9269a5 | 2858 | ram_addr_t device_mem_size = machine->maxram_size - machine->ram_size; |
71c9a3dd BR |
2859 | /* |
2860 | * Limit the number of hotpluggable memory slots to half the number | |
2861 | * slots that KVM supports, leaving the other half for PCI and other | |
2862 | * devices. However ensure that number of slots doesn't drop below 32. | |
2863 | */ | |
2864 | int max_memslots = kvm_enabled() ? kvm_get_max_memslots() / 2 : | |
2865 | SPAPR_MAX_RAM_SLOTS; | |
4a1c9cf0 | 2866 | |
71c9a3dd BR |
2867 | if (max_memslots < SPAPR_MAX_RAM_SLOTS) { |
2868 | max_memslots = SPAPR_MAX_RAM_SLOTS; | |
2869 | } | |
2870 | if (machine->ram_slots > max_memslots) { | |
d54e4d76 DG |
2871 | error_report("Specified number of memory slots %" |
2872 | PRIu64" exceeds max supported %d", | |
71c9a3dd | 2873 | machine->ram_slots, max_memslots); |
d54e4d76 | 2874 | exit(1); |
4a1c9cf0 BR |
2875 | } |
2876 | ||
b0c14ec4 | 2877 | machine->device_memory->base = ROUND_UP(machine->ram_size, |
0c9269a5 | 2878 | SPAPR_DEVICE_MEM_ALIGN); |
b0c14ec4 | 2879 | memory_region_init(&machine->device_memory->mr, OBJECT(spapr), |
0c9269a5 | 2880 | "device-memory", device_mem_size); |
b0c14ec4 DH |
2881 | memory_region_add_subregion(sysmem, machine->device_memory->base, |
2882 | &machine->device_memory->mr); | |
4a1c9cf0 BR |
2883 | } |
2884 | ||
224245bf DG |
2885 | if (smc->dr_lmb_enabled) { |
2886 | spapr_create_lmb_dr_connectors(spapr); | |
2887 | } | |
2888 | ||
8af7e1fe | 2889 | if (spapr_get_cap(spapr, SPAPR_CAP_FWNMI) == SPAPR_CAP_ON) { |
2500fb42 AP |
2890 | /* Create the error string for live migration blocker */ |
2891 | error_setg(&spapr->fwnmi_migration_blocker, | |
2892 | "A machine check is being handled during migration. The handler" | |
2893 | "may run and log hardware error on the destination"); | |
2894 | } | |
2895 | ||
ee3a71e3 SB |
2896 | if (mc->nvdimm_supported) { |
2897 | spapr_create_nvdimm_dr_connectors(spapr); | |
2898 | } | |
2899 | ||
ffbb1705 | 2900 | /* Set up RTAS event infrastructure */ |
74d042e5 DG |
2901 | spapr_events_init(spapr); |
2902 | ||
12f42174 | 2903 | /* Set up the RTC RTAS interfaces */ |
28df36a1 | 2904 | spapr_rtc_create(spapr); |
12f42174 | 2905 | |
b5cec4c5 | 2906 | /* Set up VIO bus */ |
4040ab72 DG |
2907 | spapr->vio_bus = spapr_vio_bus_init(); |
2908 | ||
46ee119f PB |
2909 | for (i = 0; serial_hd(i); i++) { |
2910 | spapr_vty_create(spapr->vio_bus, serial_hd(i)); | |
4040ab72 | 2911 | } |
9fdf0c29 | 2912 | |
639e8102 DG |
2913 | /* We always have at least the nvram device on VIO */ |
2914 | spapr_create_nvram(spapr); | |
2915 | ||
962b6c36 MR |
2916 | /* |
2917 | * Setup hotplug / dynamic-reconfiguration connectors. top-level | |
2918 | * connectors (described in root DT node's "ibm,drc-types" property) | |
2919 | * are pre-initialized here. additional child connectors (such as | |
2920 | * connectors for a PHBs PCI slots) are added as needed during their | |
2921 | * parent's realization. | |
2922 | */ | |
2923 | if (smc->dr_phb_enabled) { | |
2924 | for (i = 0; i < SPAPR_MAX_PHBS; i++) { | |
2925 | spapr_dr_connector_new(OBJECT(machine), TYPE_SPAPR_DRC_PHB, i); | |
2926 | } | |
2927 | } | |
2928 | ||
3384f95c | 2929 | /* Set up PCI */ |
fa28f71b AK |
2930 | spapr_pci_rtas_init(); |
2931 | ||
999c9caf | 2932 | phb = spapr_create_default_phb(); |
3384f95c | 2933 | |
277f9acf | 2934 | for (i = 0; i < nb_nics; i++) { |
8d90ad90 DG |
2935 | NICInfo *nd = &nd_table[i]; |
2936 | ||
2937 | if (!nd->model) { | |
3c3a4e7a | 2938 | nd->model = g_strdup("spapr-vlan"); |
8d90ad90 DG |
2939 | } |
2940 | ||
3c3a4e7a TH |
2941 | if (g_str_equal(nd->model, "spapr-vlan") || |
2942 | g_str_equal(nd->model, "ibmveth")) { | |
d601fac4 | 2943 | spapr_vlan_create(spapr->vio_bus, nd); |
8d90ad90 | 2944 | } else { |
29b358f9 | 2945 | pci_nic_init_nofail(&nd_table[i], phb->bus, nd->model, NULL); |
8d90ad90 DG |
2946 | } |
2947 | } | |
2948 | ||
6e270446 | 2949 | for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) { |
d601fac4 | 2950 | spapr_vscsi_create(spapr->vio_bus); |
6e270446 BH |
2951 | } |
2952 | ||
f28359d8 | 2953 | /* Graphics */ |
f73eb948 PB |
2954 | has_vga = spapr_vga_init(phb->bus, &error_fatal); |
2955 | if (has_vga) { | |
2956 | spapr->want_stdout_path = !machine->enable_graphics; | |
c6e76503 | 2957 | machine->usb |= defaults_enabled() && !machine->usb_disabled; |
f73eb948 PB |
2958 | } else { |
2959 | spapr->want_stdout_path = true; | |
f28359d8 LZ |
2960 | } |
2961 | ||
4ee9ced9 | 2962 | if (machine->usb) { |
57040d45 TH |
2963 | if (smc->use_ohci_by_default) { |
2964 | pci_create_simple(phb->bus, -1, "pci-ohci"); | |
2965 | } else { | |
2966 | pci_create_simple(phb->bus, -1, "nec-usb-xhci"); | |
2967 | } | |
c86580b8 | 2968 | |
f73eb948 | 2969 | if (has_vga) { |
c86580b8 MA |
2970 | USBBus *usb_bus = usb_bus_find(-1); |
2971 | ||
2972 | usb_create_simple(usb_bus, "usb-kbd"); | |
2973 | usb_create_simple(usb_bus, "usb-mouse"); | |
35139a59 DG |
2974 | } |
2975 | } | |
2976 | ||
9fdf0c29 | 2977 | if (kernel_filename) { |
4366e1db | 2978 | spapr->kernel_size = load_elf(kernel_filename, NULL, |
87262806 | 2979 | translate_kernel_address, spapr, |
617160c9 | 2980 | NULL, NULL, NULL, NULL, 1, |
a19f7fb0 DG |
2981 | PPC_ELF_MACHINE, 0, 0); |
2982 | if (spapr->kernel_size == ELF_LOAD_WRONG_ENDIAN) { | |
4366e1db | 2983 | spapr->kernel_size = load_elf(kernel_filename, NULL, |
617160c9 BZ |
2984 | translate_kernel_address, spapr, |
2985 | NULL, NULL, NULL, NULL, 0, | |
2986 | PPC_ELF_MACHINE, 0, 0); | |
a19f7fb0 | 2987 | spapr->kernel_le = spapr->kernel_size > 0; |
16457e7f | 2988 | } |
a19f7fb0 DG |
2989 | if (spapr->kernel_size < 0) { |
2990 | error_report("error loading %s: %s", kernel_filename, | |
2991 | load_elf_strerror(spapr->kernel_size)); | |
9fdf0c29 DG |
2992 | exit(1); |
2993 | } | |
2994 | ||
2995 | /* load initrd */ | |
2996 | if (initrd_filename) { | |
4d8d5467 BH |
2997 | /* Try to locate the initrd in the gap between the kernel |
2998 | * and the firmware. Add a bit of space just in case | |
2999 | */ | |
87262806 | 3000 | spapr->initrd_base = (spapr->kernel_addr + spapr->kernel_size |
a19f7fb0 DG |
3001 | + 0x1ffff) & ~0xffff; |
3002 | spapr->initrd_size = load_image_targphys(initrd_filename, | |
3003 | spapr->initrd_base, | |
3004 | load_limit | |
3005 | - spapr->initrd_base); | |
3006 | if (spapr->initrd_size < 0) { | |
d54e4d76 DG |
3007 | error_report("could not load initial ram disk '%s'", |
3008 | initrd_filename); | |
9fdf0c29 DG |
3009 | exit(1); |
3010 | } | |
9fdf0c29 | 3011 | } |
4d8d5467 | 3012 | } |
a3467baa | 3013 | |
28e02042 DG |
3014 | /* FIXME: Should register things through the MachineState's qdev |
3015 | * interface, this is a legacy from the sPAPREnvironment structure | |
3016 | * which predated MachineState but had a similar function */ | |
4be21d56 | 3017 | vmstate_register(NULL, 0, &vmstate_spapr, spapr); |
1df2c9a2 | 3018 | register_savevm_live("spapr/htab", VMSTATE_INSTANCE_ID_ANY, 1, |
4be21d56 DG |
3019 | &savevm_htab_handlers, spapr); |
3020 | ||
9bc6bfdf | 3021 | qbus_set_hotplug_handler(sysbus_get_default(), OBJECT(machine)); |
bb2bdd81 | 3022 | |
5b2128d2 | 3023 | qemu_register_boot_set(spapr_boot_set, spapr); |
42043e4f | 3024 | |
93eac7b8 NP |
3025 | /* |
3026 | * Nothing needs to be done to resume a suspended guest because | |
3027 | * suspending does not change the machine state, so no need for | |
3028 | * a ->wakeup method. | |
3029 | */ | |
3030 | qemu_register_wakeup_support(); | |
3031 | ||
42043e4f | 3032 | if (kvm_enabled()) { |
3dc410ae | 3033 | /* to stop and start vmclock */ |
42043e4f LV |
3034 | qemu_add_vm_change_state_handler(cpu_ppc_clock_vm_state_change, |
3035 | &spapr->tb); | |
3dc410ae AK |
3036 | |
3037 | kvmppc_spapr_enable_inkernel_multitce(); | |
42043e4f | 3038 | } |
9ac703ac | 3039 | |
8af7e1fe | 3040 | qemu_cond_init(&spapr->fwnmi_machine_check_interlock_cond); |
fc8c745d AK |
3041 | if (spapr->vof) { |
3042 | spapr->vof->fw_size = fw_size; /* for claim() on itself */ | |
3043 | spapr_register_hypercall(KVMPPC_H_VOF_CLIENT, spapr_h_vof_client); | |
3044 | } | |
9fdf0c29 DG |
3045 | } |
3046 | ||
07b10bc4 | 3047 | #define DEFAULT_KVM_TYPE "auto" |
dc0ca80e | 3048 | static int spapr_kvm_type(MachineState *machine, const char *vm_type) |
135a129a | 3049 | { |
07b10bc4 DHB |
3050 | /* |
3051 | * The use of g_ascii_strcasecmp() for 'hv' and 'pr' is to | |
3052 | * accomodate the 'HV' and 'PV' formats that exists in the | |
3053 | * wild. The 'auto' mode is being introduced already as | |
3054 | * lower-case, thus we don't need to bother checking for | |
3055 | * "AUTO". | |
3056 | */ | |
3057 | if (!vm_type || !strcmp(vm_type, DEFAULT_KVM_TYPE)) { | |
135a129a AK |
3058 | return 0; |
3059 | } | |
3060 | ||
07b10bc4 | 3061 | if (!g_ascii_strcasecmp(vm_type, "hv")) { |
135a129a AK |
3062 | return 1; |
3063 | } | |
3064 | ||
07b10bc4 | 3065 | if (!g_ascii_strcasecmp(vm_type, "pr")) { |
135a129a AK |
3066 | return 2; |
3067 | } | |
3068 | ||
3069 | error_report("Unknown kvm-type specified '%s'", vm_type); | |
3070 | exit(1); | |
3071 | } | |
3072 | ||
71461b0f | 3073 | /* |
627b84f4 | 3074 | * Implementation of an interface to adjust firmware path |
71461b0f AK |
3075 | * for the bootindex property handling. |
3076 | */ | |
3077 | static char *spapr_get_fw_dev_path(FWPathProvider *p, BusState *bus, | |
3078 | DeviceState *dev) | |
3079 | { | |
3080 | #define CAST(type, obj, name) \ | |
3081 | ((type *)object_dynamic_cast(OBJECT(obj), (name))) | |
3082 | SCSIDevice *d = CAST(SCSIDevice, dev, TYPE_SCSI_DEVICE); | |
ce2918cb | 3083 | SpaprPhbState *phb = CAST(SpaprPhbState, dev, TYPE_SPAPR_PCI_HOST_BRIDGE); |
c4e13492 | 3084 | VHostSCSICommon *vsc = CAST(VHostSCSICommon, dev, TYPE_VHOST_SCSI_COMMON); |
040bdafc | 3085 | PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE); |
71461b0f | 3086 | |
1977434b | 3087 | if (d && bus) { |
71461b0f AK |
3088 | void *spapr = CAST(void, bus->parent, "spapr-vscsi"); |
3089 | VirtIOSCSI *virtio = CAST(VirtIOSCSI, bus->parent, TYPE_VIRTIO_SCSI); | |
3090 | USBDevice *usb = CAST(USBDevice, bus->parent, TYPE_USB_DEVICE); | |
3091 | ||
3092 | if (spapr) { | |
3093 | /* | |
3094 | * Replace "channel@0/disk@0,0" with "disk@8000000000000000": | |
1ac24c91 TH |
3095 | * In the top 16 bits of the 64-bit LUN, we use SRP luns of the form |
3096 | * 0x8000 | (target << 8) | (bus << 5) | lun | |
3097 | * (see the "Logical unit addressing format" table in SAM5) | |
71461b0f | 3098 | */ |
1ac24c91 | 3099 | unsigned id = 0x8000 | (d->id << 8) | (d->channel << 5) | d->lun; |
71461b0f AK |
3100 | return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev), |
3101 | (uint64_t)id << 48); | |
3102 | } else if (virtio) { | |
3103 | /* | |
3104 | * We use SRP luns of the form 01000000 | (target << 8) | lun | |
3105 | * in the top 32 bits of the 64-bit LUN | |
3106 | * Note: the quote above is from SLOF and it is wrong, | |
3107 | * the actual binding is: | |
3108 | * swap 0100 or 10 << or 20 << ( target lun-id -- srplun ) | |
3109 | */ | |
3110 | unsigned id = 0x1000000 | (d->id << 16) | d->lun; | |
bac658d1 TH |
3111 | if (d->lun >= 256) { |
3112 | /* Use the LUN "flat space addressing method" */ | |
3113 | id |= 0x4000; | |
3114 | } | |
71461b0f AK |
3115 | return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev), |
3116 | (uint64_t)id << 32); | |
3117 | } else if (usb) { | |
3118 | /* | |
3119 | * We use SRP luns of the form 01000000 | (usb-port << 16) | lun | |
3120 | * in the top 32 bits of the 64-bit LUN | |
3121 | */ | |
3122 | unsigned usb_port = atoi(usb->port->path); | |
3123 | unsigned id = 0x1000000 | (usb_port << 16) | d->lun; | |
3124 | return g_strdup_printf("%s@%"PRIX64, qdev_fw_name(dev), | |
3125 | (uint64_t)id << 32); | |
3126 | } | |
3127 | } | |
3128 | ||
b99260eb TH |
3129 | /* |
3130 | * SLOF probes the USB devices, and if it recognizes that the device is a | |
3131 | * storage device, it changes its name to "storage" instead of "usb-host", | |
3132 | * and additionally adds a child node for the SCSI LUN, so the correct | |
3133 | * boot path in SLOF is something like .../storage@1/disk@xxx" instead. | |
3134 | */ | |
3135 | if (strcmp("usb-host", qdev_fw_name(dev)) == 0) { | |
3136 | USBDevice *usbdev = CAST(USBDevice, dev, TYPE_USB_DEVICE); | |
b7b2a60b | 3137 | if (usb_device_is_scsi_storage(usbdev)) { |
b99260eb TH |
3138 | return g_strdup_printf("storage@%s/disk", usbdev->port->path); |
3139 | } | |
3140 | } | |
3141 | ||
71461b0f AK |
3142 | if (phb) { |
3143 | /* Replace "pci" with "pci@800000020000000" */ | |
3144 | return g_strdup_printf("pci@%"PRIX64, phb->buid); | |
3145 | } | |
3146 | ||
c4e13492 FF |
3147 | if (vsc) { |
3148 | /* Same logic as virtio above */ | |
3149 | unsigned id = 0x1000000 | (vsc->target << 16) | vsc->lun; | |
3150 | return g_strdup_printf("disk@%"PRIX64, (uint64_t)id << 32); | |
3151 | } | |
3152 | ||
4871dd4c TH |
3153 | if (g_str_equal("pci-bridge", qdev_fw_name(dev))) { |
3154 | /* SLOF uses "pci" instead of "pci-bridge" for PCI bridges */ | |
3155 | PCIDevice *pcidev = CAST(PCIDevice, dev, TYPE_PCI_DEVICE); | |
3156 | return g_strdup_printf("pci@%x", PCI_SLOT(pcidev->devfn)); | |
3157 | } | |
3158 | ||
040bdafc GK |
3159 | if (pcidev) { |
3160 | return spapr_pci_fw_dev_name(pcidev); | |
3161 | } | |
3162 | ||
71461b0f AK |
3163 | return NULL; |
3164 | } | |
3165 | ||
23825581 EH |
3166 | static char *spapr_get_kvm_type(Object *obj, Error **errp) |
3167 | { | |
ce2918cb | 3168 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
23825581 | 3169 | |
28e02042 | 3170 | return g_strdup(spapr->kvm_type); |
23825581 EH |
3171 | } |
3172 | ||
3173 | static void spapr_set_kvm_type(Object *obj, const char *value, Error **errp) | |
3174 | { | |
ce2918cb | 3175 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
23825581 | 3176 | |
28e02042 DG |
3177 | g_free(spapr->kvm_type); |
3178 | spapr->kvm_type = g_strdup(value); | |
23825581 EH |
3179 | } |
3180 | ||
f6229214 MR |
3181 | static bool spapr_get_modern_hotplug_events(Object *obj, Error **errp) |
3182 | { | |
ce2918cb | 3183 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
f6229214 MR |
3184 | |
3185 | return spapr->use_hotplug_event_source; | |
3186 | } | |
3187 | ||
3188 | static void spapr_set_modern_hotplug_events(Object *obj, bool value, | |
3189 | Error **errp) | |
3190 | { | |
ce2918cb | 3191 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
f6229214 MR |
3192 | |
3193 | spapr->use_hotplug_event_source = value; | |
3194 | } | |
3195 | ||
fcad0d21 AK |
3196 | static bool spapr_get_msix_emulation(Object *obj, Error **errp) |
3197 | { | |
3198 | return true; | |
3199 | } | |
3200 | ||
30f4b05b DG |
3201 | static char *spapr_get_resize_hpt(Object *obj, Error **errp) |
3202 | { | |
ce2918cb | 3203 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
30f4b05b DG |
3204 | |
3205 | switch (spapr->resize_hpt) { | |
3206 | case SPAPR_RESIZE_HPT_DEFAULT: | |
3207 | return g_strdup("default"); | |
3208 | case SPAPR_RESIZE_HPT_DISABLED: | |
3209 | return g_strdup("disabled"); | |
3210 | case SPAPR_RESIZE_HPT_ENABLED: | |
3211 | return g_strdup("enabled"); | |
3212 | case SPAPR_RESIZE_HPT_REQUIRED: | |
3213 | return g_strdup("required"); | |
3214 | } | |
3215 | g_assert_not_reached(); | |
3216 | } | |
3217 | ||
3218 | static void spapr_set_resize_hpt(Object *obj, const char *value, Error **errp) | |
3219 | { | |
ce2918cb | 3220 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
30f4b05b DG |
3221 | |
3222 | if (strcmp(value, "default") == 0) { | |
3223 | spapr->resize_hpt = SPAPR_RESIZE_HPT_DEFAULT; | |
3224 | } else if (strcmp(value, "disabled") == 0) { | |
3225 | spapr->resize_hpt = SPAPR_RESIZE_HPT_DISABLED; | |
3226 | } else if (strcmp(value, "enabled") == 0) { | |
3227 | spapr->resize_hpt = SPAPR_RESIZE_HPT_ENABLED; | |
3228 | } else if (strcmp(value, "required") == 0) { | |
3229 | spapr->resize_hpt = SPAPR_RESIZE_HPT_REQUIRED; | |
3230 | } else { | |
3231 | error_setg(errp, "Bad value for \"resize-hpt\" property"); | |
3232 | } | |
3233 | } | |
3234 | ||
fc8c745d AK |
3235 | static bool spapr_get_vof(Object *obj, Error **errp) |
3236 | { | |
3237 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); | |
3238 | ||
3239 | return spapr->vof != NULL; | |
3240 | } | |
3241 | ||
3242 | static void spapr_set_vof(Object *obj, bool value, Error **errp) | |
3243 | { | |
3244 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); | |
3245 | ||
3246 | if (spapr->vof) { | |
3247 | vof_cleanup(spapr->vof); | |
3248 | g_free(spapr->vof); | |
3249 | spapr->vof = NULL; | |
3250 | } | |
3251 | if (!value) { | |
3252 | return; | |
3253 | } | |
3254 | spapr->vof = g_malloc0(sizeof(*spapr->vof)); | |
3255 | } | |
3256 | ||
3ba3d0bc CLG |
3257 | static char *spapr_get_ic_mode(Object *obj, Error **errp) |
3258 | { | |
ce2918cb | 3259 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
3ba3d0bc CLG |
3260 | |
3261 | if (spapr->irq == &spapr_irq_xics_legacy) { | |
3262 | return g_strdup("legacy"); | |
3263 | } else if (spapr->irq == &spapr_irq_xics) { | |
3264 | return g_strdup("xics"); | |
3265 | } else if (spapr->irq == &spapr_irq_xive) { | |
3266 | return g_strdup("xive"); | |
13db0cd9 CLG |
3267 | } else if (spapr->irq == &spapr_irq_dual) { |
3268 | return g_strdup("dual"); | |
3ba3d0bc CLG |
3269 | } |
3270 | g_assert_not_reached(); | |
3271 | } | |
3272 | ||
3273 | static void spapr_set_ic_mode(Object *obj, const char *value, Error **errp) | |
3274 | { | |
ce2918cb | 3275 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
3ba3d0bc | 3276 | |
21df5e4f GK |
3277 | if (SPAPR_MACHINE_GET_CLASS(spapr)->legacy_irq_allocation) { |
3278 | error_setg(errp, "This machine only uses the legacy XICS backend, don't pass ic-mode"); | |
3279 | return; | |
3280 | } | |
3281 | ||
3ba3d0bc CLG |
3282 | /* The legacy IRQ backend can not be set */ |
3283 | if (strcmp(value, "xics") == 0) { | |
3284 | spapr->irq = &spapr_irq_xics; | |
3285 | } else if (strcmp(value, "xive") == 0) { | |
3286 | spapr->irq = &spapr_irq_xive; | |
13db0cd9 CLG |
3287 | } else if (strcmp(value, "dual") == 0) { |
3288 | spapr->irq = &spapr_irq_dual; | |
3ba3d0bc CLG |
3289 | } else { |
3290 | error_setg(errp, "Bad value for \"ic-mode\" property"); | |
3291 | } | |
3292 | } | |
3293 | ||
27461d69 PP |
3294 | static char *spapr_get_host_model(Object *obj, Error **errp) |
3295 | { | |
ce2918cb | 3296 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
27461d69 PP |
3297 | |
3298 | return g_strdup(spapr->host_model); | |
3299 | } | |
3300 | ||
3301 | static void spapr_set_host_model(Object *obj, const char *value, Error **errp) | |
3302 | { | |
ce2918cb | 3303 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
27461d69 PP |
3304 | |
3305 | g_free(spapr->host_model); | |
3306 | spapr->host_model = g_strdup(value); | |
3307 | } | |
3308 | ||
3309 | static char *spapr_get_host_serial(Object *obj, Error **errp) | |
3310 | { | |
ce2918cb | 3311 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
27461d69 PP |
3312 | |
3313 | return g_strdup(spapr->host_serial); | |
3314 | } | |
3315 | ||
3316 | static void spapr_set_host_serial(Object *obj, const char *value, Error **errp) | |
3317 | { | |
ce2918cb | 3318 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
27461d69 PP |
3319 | |
3320 | g_free(spapr->host_serial); | |
3321 | spapr->host_serial = g_strdup(value); | |
3322 | } | |
3323 | ||
bcb5ce08 | 3324 | static void spapr_instance_init(Object *obj) |
23825581 | 3325 | { |
ce2918cb DG |
3326 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
3327 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); | |
55810e90 IM |
3328 | MachineState *ms = MACHINE(spapr); |
3329 | MachineClass *mc = MACHINE_GET_CLASS(ms); | |
3330 | ||
3331 | /* | |
3332 | * NVDIMM support went live in 5.1 without considering that, in | |
3333 | * other archs, the user needs to enable NVDIMM support with the | |
3334 | * 'nvdimm' machine option and the default behavior is NVDIMM | |
3335 | * support disabled. It is too late to roll back to the standard | |
3336 | * behavior without breaking 5.1 guests. | |
3337 | */ | |
3338 | if (mc->nvdimm_supported) { | |
3339 | ms->nvdimms_state->is_enabled = true; | |
3340 | } | |
715c5407 DG |
3341 | |
3342 | spapr->htab_fd = -1; | |
f6229214 | 3343 | spapr->use_hotplug_event_source = true; |
07b10bc4 | 3344 | spapr->kvm_type = g_strdup(DEFAULT_KVM_TYPE); |
23825581 | 3345 | object_property_add_str(obj, "kvm-type", |
d2623129 | 3346 | spapr_get_kvm_type, spapr_set_kvm_type); |
49d2e648 | 3347 | object_property_set_description(obj, "kvm-type", |
07b10bc4 DHB |
3348 | "Specifies the KVM virtualization mode (auto," |
3349 | " hv, pr). Defaults to 'auto'. This mode will use" | |
3350 | " any available KVM module loaded in the host," | |
3351 | " where kvm_hv takes precedence if both kvm_hv and" | |
3352 | " kvm_pr are loaded."); | |
f6229214 MR |
3353 | object_property_add_bool(obj, "modern-hotplug-events", |
3354 | spapr_get_modern_hotplug_events, | |
d2623129 | 3355 | spapr_set_modern_hotplug_events); |
f6229214 MR |
3356 | object_property_set_description(obj, "modern-hotplug-events", |
3357 | "Use dedicated hotplug event mechanism in" | |
3358 | " place of standard EPOW events when possible" | |
7eecec7d | 3359 | " (required for memory hot-unplug support)"); |
7843c0d6 | 3360 | ppc_compat_add_property(obj, "max-cpu-compat", &spapr->max_compat_pvr, |
40c2281c | 3361 | "Maximum permitted CPU compatibility mode"); |
30f4b05b DG |
3362 | |
3363 | object_property_add_str(obj, "resize-hpt", | |
d2623129 | 3364 | spapr_get_resize_hpt, spapr_set_resize_hpt); |
30f4b05b | 3365 | object_property_set_description(obj, "resize-hpt", |
7eecec7d | 3366 | "Resizing of the Hash Page Table (enabled, disabled, required)"); |
64a7b8de | 3367 | object_property_add_uint32_ptr(obj, "vsmt", |
d2623129 | 3368 | &spapr->vsmt, OBJ_PROP_FLAG_READWRITE); |
fa98fbfc SB |
3369 | object_property_set_description(obj, "vsmt", |
3370 | "Virtual SMT: KVM behaves as if this were" | |
7eecec7d | 3371 | " the host's SMT mode"); |
64a7b8de | 3372 | |
fcad0d21 | 3373 | object_property_add_bool(obj, "vfio-no-msix-emulation", |
d2623129 | 3374 | spapr_get_msix_emulation, NULL); |
3ba3d0bc | 3375 | |
64a7b8de | 3376 | object_property_add_uint64_ptr(obj, "kernel-addr", |
d2623129 | 3377 | &spapr->kernel_addr, OBJ_PROP_FLAG_READWRITE); |
87262806 AK |
3378 | object_property_set_description(obj, "kernel-addr", |
3379 | stringify(KERNEL_LOAD_ADDR) | |
7eecec7d | 3380 | " for -kernel is the default"); |
87262806 | 3381 | spapr->kernel_addr = KERNEL_LOAD_ADDR; |
fc8c745d AK |
3382 | |
3383 | object_property_add_bool(obj, "x-vof", spapr_get_vof, spapr_set_vof); | |
3384 | object_property_set_description(obj, "x-vof", | |
3385 | "Enable Virtual Open Firmware (experimental)"); | |
3386 | ||
3ba3d0bc CLG |
3387 | /* The machine class defines the default interrupt controller mode */ |
3388 | spapr->irq = smc->irq; | |
3389 | object_property_add_str(obj, "ic-mode", spapr_get_ic_mode, | |
d2623129 | 3390 | spapr_set_ic_mode); |
3ba3d0bc | 3391 | object_property_set_description(obj, "ic-mode", |
7eecec7d | 3392 | "Specifies the interrupt controller mode (xics, xive, dual)"); |
27461d69 PP |
3393 | |
3394 | object_property_add_str(obj, "host-model", | |
d2623129 | 3395 | spapr_get_host_model, spapr_set_host_model); |
27461d69 | 3396 | object_property_set_description(obj, "host-model", |
7eecec7d | 3397 | "Host model to advertise in guest device tree"); |
27461d69 | 3398 | object_property_add_str(obj, "host-serial", |
d2623129 | 3399 | spapr_get_host_serial, spapr_set_host_serial); |
27461d69 | 3400 | object_property_set_description(obj, "host-serial", |
7eecec7d | 3401 | "Host serial number to advertise in guest device tree"); |
23825581 EH |
3402 | } |
3403 | ||
87bbdd9c DG |
3404 | static void spapr_machine_finalizefn(Object *obj) |
3405 | { | |
ce2918cb | 3406 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
87bbdd9c DG |
3407 | |
3408 | g_free(spapr->kvm_type); | |
3409 | } | |
3410 | ||
1c7ad77e | 3411 | void spapr_do_system_reset_on_cpu(CPUState *cs, run_on_cpu_data arg) |
34316482 | 3412 | { |
0e236d34 | 3413 | SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine()); |
b5b7f391 NP |
3414 | PowerPCCPU *cpu = POWERPC_CPU(cs); |
3415 | CPUPPCState *env = &cpu->env; | |
0e236d34 | 3416 | |
34316482 | 3417 | cpu_synchronize_state(cs); |
0e236d34 NP |
3418 | /* If FWNMI is inactive, addr will be -1, which will deliver to 0x100 */ |
3419 | if (spapr->fwnmi_system_reset_addr != -1) { | |
3420 | uint64_t rtas_addr, addr; | |
0e236d34 NP |
3421 | |
3422 | /* get rtas addr from fdt */ | |
3423 | rtas_addr = spapr_get_rtas_addr(); | |
3424 | if (!rtas_addr) { | |
3425 | qemu_system_guest_panicked(NULL); | |
3426 | return; | |
3427 | } | |
3428 | ||
3429 | addr = rtas_addr + RTAS_ERROR_LOG_MAX + cs->cpu_index * sizeof(uint64_t)*2; | |
3430 | stq_be_phys(&address_space_memory, addr, env->gpr[3]); | |
3431 | stq_be_phys(&address_space_memory, addr + sizeof(uint64_t), 0); | |
3432 | env->gpr[3] = addr; | |
3433 | } | |
b5b7f391 NP |
3434 | ppc_cpu_do_system_reset(cs); |
3435 | if (spapr->fwnmi_system_reset_addr != -1) { | |
3436 | env->nip = spapr->fwnmi_system_reset_addr; | |
3437 | } | |
34316482 AK |
3438 | } |
3439 | ||
3440 | static void spapr_nmi(NMIState *n, int cpu_index, Error **errp) | |
3441 | { | |
3442 | CPUState *cs; | |
3443 | ||
3444 | CPU_FOREACH(cs) { | |
1c7ad77e | 3445 | async_run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL); |
34316482 AK |
3446 | } |
3447 | } | |
3448 | ||
ce2918cb | 3449 | int spapr_lmb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
62d38c9b GK |
3450 | void *fdt, int *fdt_start_offset, Error **errp) |
3451 | { | |
3452 | uint64_t addr; | |
3453 | uint32_t node; | |
3454 | ||
3455 | addr = spapr_drc_index(drc) * SPAPR_MEMORY_BLOCK_SIZE; | |
3456 | node = object_property_get_uint(OBJECT(drc->dev), PC_DIMM_NODE_PROP, | |
3457 | &error_abort); | |
f1aa45ff | 3458 | *fdt_start_offset = spapr_dt_memory_node(spapr, fdt, node, addr, |
91335a5e | 3459 | SPAPR_MEMORY_BLOCK_SIZE); |
62d38c9b GK |
3460 | return 0; |
3461 | } | |
3462 | ||
ea042c53 GK |
3463 | static void spapr_add_lmbs(DeviceState *dev, uint64_t addr_start, uint64_t size, |
3464 | bool dedicated_hp_event_source) | |
c20d332a | 3465 | { |
ce2918cb | 3466 | SpaprDrc *drc; |
c20d332a | 3467 | uint32_t nr_lmbs = size/SPAPR_MEMORY_BLOCK_SIZE; |
62d38c9b | 3468 | int i; |
79b78a6b | 3469 | uint64_t addr = addr_start; |
94fd9cba | 3470 | bool hotplugged = spapr_drc_hotplugged(dev); |
c20d332a | 3471 | |
c20d332a | 3472 | for (i = 0; i < nr_lmbs; i++) { |
fbf55397 DG |
3473 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, |
3474 | addr / SPAPR_MEMORY_BLOCK_SIZE); | |
c20d332a BR |
3475 | g_assert(drc); |
3476 | ||
ea042c53 GK |
3477 | /* |
3478 | * memory_device_get_free_addr() provided a range of free addresses | |
3479 | * that doesn't overlap with any existing mapping at pre-plug. The | |
3480 | * corresponding LMB DRCs are thus assumed to be all attachable. | |
3481 | */ | |
bc370a65 | 3482 | spapr_drc_attach(drc, dev); |
94fd9cba LV |
3483 | if (!hotplugged) { |
3484 | spapr_drc_reset(drc); | |
3485 | } | |
c20d332a BR |
3486 | addr += SPAPR_MEMORY_BLOCK_SIZE; |
3487 | } | |
5dd5238c JD |
3488 | /* send hotplug notification to the |
3489 | * guest only in case of hotplugged memory | |
3490 | */ | |
94fd9cba | 3491 | if (hotplugged) { |
79b78a6b | 3492 | if (dedicated_hp_event_source) { |
fbf55397 DG |
3493 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, |
3494 | addr_start / SPAPR_MEMORY_BLOCK_SIZE); | |
73231f7c | 3495 | g_assert(drc); |
79b78a6b MR |
3496 | spapr_hotplug_req_add_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB, |
3497 | nr_lmbs, | |
0b55aa91 | 3498 | spapr_drc_index(drc)); |
79b78a6b MR |
3499 | } else { |
3500 | spapr_hotplug_req_add_by_count(SPAPR_DR_CONNECTOR_TYPE_LMB, | |
3501 | nr_lmbs); | |
3502 | } | |
5dd5238c | 3503 | } |
c20d332a BR |
3504 | } |
3505 | ||
ea042c53 | 3506 | static void spapr_memory_plug(HotplugHandler *hotplug_dev, DeviceState *dev) |
c20d332a | 3507 | { |
ce2918cb | 3508 | SpaprMachineState *ms = SPAPR_MACHINE(hotplug_dev); |
c20d332a | 3509 | PCDIMMDevice *dimm = PC_DIMM(dev); |
581778dd GK |
3510 | uint64_t size, addr; |
3511 | int64_t slot; | |
ee3a71e3 | 3512 | bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM); |
04790978 | 3513 | |
946d6154 | 3514 | size = memory_device_get_region_size(MEMORY_DEVICE(dev), &error_abort); |
df587133 | 3515 | |
84fd5496 | 3516 | pc_dimm_plug(dimm, MACHINE(ms)); |
c20d332a | 3517 | |
ee3a71e3 SB |
3518 | if (!is_nvdimm) { |
3519 | addr = object_property_get_uint(OBJECT(dimm), | |
271ced1d | 3520 | PC_DIMM_ADDR_PROP, &error_abort); |
ea042c53 GK |
3521 | spapr_add_lmbs(dev, addr, size, |
3522 | spapr_ovec_test(ms->ov5_cas, OV5_HP_EVT)); | |
ee3a71e3 | 3523 | } else { |
581778dd | 3524 | slot = object_property_get_int(OBJECT(dimm), |
271ced1d | 3525 | PC_DIMM_SLOT_PROP, &error_abort); |
581778dd GK |
3526 | /* We should have valid slot number at this point */ |
3527 | g_assert(slot >= 0); | |
ea042c53 | 3528 | spapr_add_nvdimm(dev, slot); |
160bb678 | 3529 | } |
c20d332a BR |
3530 | } |
3531 | ||
c871bc70 LV |
3532 | static void spapr_memory_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, |
3533 | Error **errp) | |
3534 | { | |
ce2918cb DG |
3535 | const SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(hotplug_dev); |
3536 | SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev); | |
ee3a71e3 | 3537 | bool is_nvdimm = object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM); |
c871bc70 | 3538 | PCDIMMDevice *dimm = PC_DIMM(dev); |
8f1ffe5b | 3539 | Error *local_err = NULL; |
04790978 | 3540 | uint64_t size; |
123eec65 DG |
3541 | Object *memdev; |
3542 | hwaddr pagesize; | |
c871bc70 | 3543 | |
4e8a01bd DH |
3544 | if (!smc->dr_lmb_enabled) { |
3545 | error_setg(errp, "Memory hotplug not supported for this machine"); | |
3546 | return; | |
3547 | } | |
3548 | ||
946d6154 DH |
3549 | size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &local_err); |
3550 | if (local_err) { | |
3551 | error_propagate(errp, local_err); | |
04790978 TH |
3552 | return; |
3553 | } | |
04790978 | 3554 | |
beb6073f | 3555 | if (is_nvdimm) { |
451c6905 | 3556 | if (!spapr_nvdimm_validate(hotplug_dev, NVDIMM(dev), size, errp)) { |
ee3a71e3 SB |
3557 | return; |
3558 | } | |
beb6073f DHB |
3559 | } else if (size % SPAPR_MEMORY_BLOCK_SIZE) { |
3560 | error_setg(errp, "Hotplugged memory size must be a multiple of " | |
3561 | "%" PRIu64 " MB", SPAPR_MEMORY_BLOCK_SIZE / MiB); | |
3562 | return; | |
c871bc70 LV |
3563 | } |
3564 | ||
123eec65 DG |
3565 | memdev = object_property_get_link(OBJECT(dimm), PC_DIMM_MEMDEV_PROP, |
3566 | &error_abort); | |
3567 | pagesize = host_memory_backend_pagesize(MEMORY_BACKEND(memdev)); | |
35dce34f | 3568 | if (!spapr_check_pagesize(spapr, pagesize, errp)) { |
8f1ffe5b DH |
3569 | return; |
3570 | } | |
3571 | ||
fd3416f5 | 3572 | pc_dimm_pre_plug(dimm, MACHINE(hotplug_dev), NULL, errp); |
c871bc70 LV |
3573 | } |
3574 | ||
ce2918cb | 3575 | struct SpaprDimmState { |
0cffce56 | 3576 | PCDIMMDevice *dimm; |
cf632463 | 3577 | uint32_t nr_lmbs; |
ce2918cb | 3578 | QTAILQ_ENTRY(SpaprDimmState) next; |
0cffce56 DG |
3579 | }; |
3580 | ||
ce2918cb | 3581 | static SpaprDimmState *spapr_pending_dimm_unplugs_find(SpaprMachineState *s, |
0cffce56 DG |
3582 | PCDIMMDevice *dimm) |
3583 | { | |
ce2918cb | 3584 | SpaprDimmState *dimm_state = NULL; |
0cffce56 DG |
3585 | |
3586 | QTAILQ_FOREACH(dimm_state, &s->pending_dimm_unplugs, next) { | |
3587 | if (dimm_state->dimm == dimm) { | |
3588 | break; | |
3589 | } | |
3590 | } | |
3591 | return dimm_state; | |
3592 | } | |
3593 | ||
ce2918cb | 3594 | static SpaprDimmState *spapr_pending_dimm_unplugs_add(SpaprMachineState *spapr, |
8d5981c4 BR |
3595 | uint32_t nr_lmbs, |
3596 | PCDIMMDevice *dimm) | |
0cffce56 | 3597 | { |
ce2918cb | 3598 | SpaprDimmState *ds = NULL; |
8d5981c4 BR |
3599 | |
3600 | /* | |
3601 | * If this request is for a DIMM whose removal had failed earlier | |
3602 | * (due to guest's refusal to remove the LMBs), we would have this | |
3603 | * dimm already in the pending_dimm_unplugs list. In that | |
3604 | * case don't add again. | |
3605 | */ | |
3606 | ds = spapr_pending_dimm_unplugs_find(spapr, dimm); | |
3607 | if (!ds) { | |
b21e2380 | 3608 | ds = g_new0(SpaprDimmState, 1); |
8d5981c4 BR |
3609 | ds->nr_lmbs = nr_lmbs; |
3610 | ds->dimm = dimm; | |
3611 | QTAILQ_INSERT_HEAD(&spapr->pending_dimm_unplugs, ds, next); | |
3612 | } | |
3613 | return ds; | |
0cffce56 DG |
3614 | } |
3615 | ||
ce2918cb DG |
3616 | static void spapr_pending_dimm_unplugs_remove(SpaprMachineState *spapr, |
3617 | SpaprDimmState *dimm_state) | |
0cffce56 DG |
3618 | { |
3619 | QTAILQ_REMOVE(&spapr->pending_dimm_unplugs, dimm_state, next); | |
3620 | g_free(dimm_state); | |
3621 | } | |
cf632463 | 3622 | |
ce2918cb | 3623 | static SpaprDimmState *spapr_recover_pending_dimm_state(SpaprMachineState *ms, |
16ee9980 DHB |
3624 | PCDIMMDevice *dimm) |
3625 | { | |
ce2918cb | 3626 | SpaprDrc *drc; |
946d6154 DH |
3627 | uint64_t size = memory_device_get_region_size(MEMORY_DEVICE(dimm), |
3628 | &error_abort); | |
16ee9980 DHB |
3629 | uint32_t nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE; |
3630 | uint32_t avail_lmbs = 0; | |
3631 | uint64_t addr_start, addr; | |
3632 | int i; | |
16ee9980 | 3633 | |
65226afd GK |
3634 | addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP, |
3635 | &error_abort); | |
16ee9980 DHB |
3636 | |
3637 | addr = addr_start; | |
3638 | for (i = 0; i < nr_lmbs; i++) { | |
fbf55397 DG |
3639 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, |
3640 | addr / SPAPR_MEMORY_BLOCK_SIZE); | |
16ee9980 | 3641 | g_assert(drc); |
454b580a | 3642 | if (drc->dev) { |
16ee9980 DHB |
3643 | avail_lmbs++; |
3644 | } | |
3645 | addr += SPAPR_MEMORY_BLOCK_SIZE; | |
3646 | } | |
3647 | ||
8d5981c4 | 3648 | return spapr_pending_dimm_unplugs_add(ms, avail_lmbs, dimm); |
16ee9980 DHB |
3649 | } |
3650 | ||
eb7f80fd | 3651 | void spapr_memory_unplug_rollback(SpaprMachineState *spapr, DeviceState *dev) |
fe1831ef DHB |
3652 | { |
3653 | SpaprDimmState *ds; | |
3654 | PCDIMMDevice *dimm; | |
3655 | SpaprDrc *drc; | |
3656 | uint32_t nr_lmbs; | |
3657 | uint64_t size, addr_start, addr; | |
eb7f80fd | 3658 | g_autofree char *qapi_error = NULL; |
fe1831ef DHB |
3659 | int i; |
3660 | ||
3661 | if (!dev) { | |
3662 | return; | |
3663 | } | |
3664 | ||
3665 | dimm = PC_DIMM(dev); | |
3666 | ds = spapr_pending_dimm_unplugs_find(spapr, dimm); | |
3667 | ||
3668 | /* | |
3669 | * 'ds == NULL' would mean that the DIMM doesn't have a pending | |
3670 | * unplug state, but one of its DRC is marked as unplug_requested. | |
3671 | * This is bad and weird enough to g_assert() out. | |
3672 | */ | |
3673 | g_assert(ds); | |
3674 | ||
3675 | spapr_pending_dimm_unplugs_remove(spapr, ds); | |
3676 | ||
3677 | size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort); | |
3678 | nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE; | |
3679 | ||
3680 | addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP, | |
3681 | &error_abort); | |
3682 | ||
3683 | addr = addr_start; | |
3684 | for (i = 0; i < nr_lmbs; i++) { | |
3685 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, | |
3686 | addr / SPAPR_MEMORY_BLOCK_SIZE); | |
3687 | g_assert(drc); | |
3688 | ||
3689 | drc->unplug_requested = false; | |
3690 | addr += SPAPR_MEMORY_BLOCK_SIZE; | |
3691 | } | |
eb7f80fd DHB |
3692 | |
3693 | /* | |
3694 | * Tell QAPI that something happened and the memory | |
4b08cd56 DHB |
3695 | * hotunplug wasn't successful. Keep sending |
3696 | * MEM_UNPLUG_ERROR even while sending | |
3697 | * DEVICE_UNPLUG_GUEST_ERROR until the deprecation of | |
3698 | * MEM_UNPLUG_ERROR is due. | |
eb7f80fd DHB |
3699 | */ |
3700 | qapi_error = g_strdup_printf("Memory hotunplug rejected by the guest " | |
3701 | "for device %s", dev->id); | |
4b08cd56 | 3702 | |
44d886ab | 3703 | qapi_event_send_mem_unplug_error(dev->id ? : "", qapi_error); |
4b08cd56 DHB |
3704 | |
3705 | qapi_event_send_device_unplug_guest_error(!!dev->id, dev->id, | |
3706 | dev->canonical_path); | |
fe1831ef DHB |
3707 | } |
3708 | ||
31834723 DHB |
3709 | /* Callback to be called during DRC release. */ |
3710 | void spapr_lmb_release(DeviceState *dev) | |
cf632463 | 3711 | { |
3ec71474 | 3712 | HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev); |
ce2918cb DG |
3713 | SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_ctrl); |
3714 | SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev)); | |
cf632463 | 3715 | |
16ee9980 DHB |
3716 | /* This information will get lost if a migration occurs |
3717 | * during the unplug process. In this case recover it. */ | |
3718 | if (ds == NULL) { | |
3719 | ds = spapr_recover_pending_dimm_state(spapr, PC_DIMM(dev)); | |
8d5981c4 | 3720 | g_assert(ds); |
454b580a DG |
3721 | /* The DRC being examined by the caller at least must be counted */ |
3722 | g_assert(ds->nr_lmbs); | |
3723 | } | |
3724 | ||
3725 | if (--ds->nr_lmbs) { | |
cf632463 BR |
3726 | return; |
3727 | } | |
3728 | ||
cf632463 BR |
3729 | /* |
3730 | * Now that all the LMBs have been removed by the guest, call the | |
3ec71474 | 3731 | * unplug handler chain. This can never fail. |
cf632463 | 3732 | */ |
3ec71474 | 3733 | hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort); |
07578b0a | 3734 | object_unparent(OBJECT(dev)); |
3ec71474 DH |
3735 | } |
3736 | ||
3737 | static void spapr_memory_unplug(HotplugHandler *hotplug_dev, DeviceState *dev) | |
3738 | { | |
ce2918cb DG |
3739 | SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev); |
3740 | SpaprDimmState *ds = spapr_pending_dimm_unplugs_find(spapr, PC_DIMM(dev)); | |
3ec71474 | 3741 | |
df2d7ca7 GK |
3742 | /* We really shouldn't get this far without anything to unplug */ |
3743 | g_assert(ds); | |
3744 | ||
fd3416f5 | 3745 | pc_dimm_unplug(PC_DIMM(dev), MACHINE(hotplug_dev)); |
981c3dcd | 3746 | qdev_unrealize(dev); |
2a129767 | 3747 | spapr_pending_dimm_unplugs_remove(spapr, ds); |
cf632463 BR |
3748 | } |
3749 | ||
3750 | static void spapr_memory_unplug_request(HotplugHandler *hotplug_dev, | |
3751 | DeviceState *dev, Error **errp) | |
3752 | { | |
ce2918cb | 3753 | SpaprMachineState *spapr = SPAPR_MACHINE(hotplug_dev); |
cf632463 | 3754 | PCDIMMDevice *dimm = PC_DIMM(dev); |
04790978 TH |
3755 | uint32_t nr_lmbs; |
3756 | uint64_t size, addr_start, addr; | |
0cffce56 | 3757 | int i; |
ce2918cb | 3758 | SpaprDrc *drc; |
04790978 | 3759 | |
ee3a71e3 | 3760 | if (object_dynamic_cast(OBJECT(dev), TYPE_NVDIMM)) { |
dcfe4805 MA |
3761 | error_setg(errp, "nvdimm device hot unplug is not supported yet."); |
3762 | return; | |
ee3a71e3 SB |
3763 | } |
3764 | ||
946d6154 | 3765 | size = memory_device_get_region_size(MEMORY_DEVICE(dimm), &error_abort); |
04790978 TH |
3766 | nr_lmbs = size / SPAPR_MEMORY_BLOCK_SIZE; |
3767 | ||
9ed442b8 | 3768 | addr_start = object_property_get_uint(OBJECT(dimm), PC_DIMM_ADDR_PROP, |
271ced1d | 3769 | &error_abort); |
cf632463 | 3770 | |
2a129767 DHB |
3771 | /* |
3772 | * An existing pending dimm state for this DIMM means that there is an | |
3773 | * unplug operation in progress, waiting for the spapr_lmb_release | |
3774 | * callback to complete the job (BQL can't cover that far). In this case, | |
3775 | * bail out to avoid detaching DRCs that were already released. | |
3776 | */ | |
3777 | if (spapr_pending_dimm_unplugs_find(spapr, dimm)) { | |
dcfe4805 | 3778 | error_setg(errp, "Memory unplug already in progress for device %s", |
2a129767 | 3779 | dev->id); |
dcfe4805 | 3780 | return; |
2a129767 DHB |
3781 | } |
3782 | ||
8d5981c4 | 3783 | spapr_pending_dimm_unplugs_add(spapr, nr_lmbs, dimm); |
0cffce56 DG |
3784 | |
3785 | addr = addr_start; | |
3786 | for (i = 0; i < nr_lmbs; i++) { | |
fbf55397 DG |
3787 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, |
3788 | addr / SPAPR_MEMORY_BLOCK_SIZE); | |
0cffce56 DG |
3789 | g_assert(drc); |
3790 | ||
a03509cd | 3791 | spapr_drc_unplug_request(drc); |
0cffce56 DG |
3792 | addr += SPAPR_MEMORY_BLOCK_SIZE; |
3793 | } | |
3794 | ||
fbf55397 DG |
3795 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_LMB, |
3796 | addr_start / SPAPR_MEMORY_BLOCK_SIZE); | |
0cffce56 | 3797 | spapr_hotplug_req_remove_by_count_indexed(SPAPR_DR_CONNECTOR_TYPE_LMB, |
0b55aa91 | 3798 | nr_lmbs, spapr_drc_index(drc)); |
cf632463 BR |
3799 | } |
3800 | ||
765d1bdd DG |
3801 | /* Callback to be called during DRC release. */ |
3802 | void spapr_core_release(DeviceState *dev) | |
ff9006dd | 3803 | { |
a4261be1 DH |
3804 | HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev); |
3805 | ||
3806 | /* Call the unplug handler chain. This can never fail. */ | |
3807 | hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort); | |
07578b0a | 3808 | object_unparent(OBJECT(dev)); |
a4261be1 DH |
3809 | } |
3810 | ||
3811 | static void spapr_core_unplug(HotplugHandler *hotplug_dev, DeviceState *dev) | |
3812 | { | |
3813 | MachineState *ms = MACHINE(hotplug_dev); | |
ce2918cb | 3814 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(ms); |
ff9006dd | 3815 | CPUCore *cc = CPU_CORE(dev); |
535455fd | 3816 | CPUArchId *core_slot = spapr_find_cpu_slot(ms, cc->core_id, NULL); |
ff9006dd | 3817 | |
46f7afa3 | 3818 | if (smc->pre_2_10_has_unused_icps) { |
ce2918cb | 3819 | SpaprCpuCore *sc = SPAPR_CPU_CORE(OBJECT(dev)); |
46f7afa3 GK |
3820 | int i; |
3821 | ||
3822 | for (i = 0; i < cc->nr_threads; i++) { | |
94ad93bd | 3823 | CPUState *cs = CPU(sc->threads[i]); |
46f7afa3 GK |
3824 | |
3825 | pre_2_10_vmstate_register_dummy_icp(cs->cpu_index); | |
3826 | } | |
3827 | } | |
3828 | ||
07572c06 | 3829 | assert(core_slot); |
535455fd | 3830 | core_slot->cpu = NULL; |
981c3dcd | 3831 | qdev_unrealize(dev); |
ff9006dd IM |
3832 | } |
3833 | ||
115debf2 IM |
3834 | static |
3835 | void spapr_core_unplug_request(HotplugHandler *hotplug_dev, DeviceState *dev, | |
3836 | Error **errp) | |
ff9006dd | 3837 | { |
ce2918cb | 3838 | SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev)); |
535455fd | 3839 | int index; |
ce2918cb | 3840 | SpaprDrc *drc; |
535455fd | 3841 | CPUCore *cc = CPU_CORE(dev); |
ff9006dd | 3842 | |
535455fd IM |
3843 | if (!spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index)) { |
3844 | error_setg(errp, "Unable to find CPU core with core-id: %d", | |
3845 | cc->core_id); | |
3846 | return; | |
3847 | } | |
ff9006dd IM |
3848 | if (index == 0) { |
3849 | error_setg(errp, "Boot CPU core may not be unplugged"); | |
3850 | return; | |
3851 | } | |
3852 | ||
5d0fb150 GK |
3853 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, |
3854 | spapr_vcpu_id(spapr, cc->core_id)); | |
ff9006dd IM |
3855 | g_assert(drc); |
3856 | ||
47c8c915 | 3857 | if (!spapr_drc_unplug_requested(drc)) { |
a03509cd | 3858 | spapr_drc_unplug_request(drc); |
47c8c915 | 3859 | } |
2b18fc79 DHB |
3860 | |
3861 | /* | |
3862 | * spapr_hotplug_req_remove_by_index is left unguarded, out of the | |
3863 | * "!spapr_drc_unplug_requested" check, to allow for multiple IRQ | |
3864 | * pulses removing the same CPU. Otherwise, in an failed hotunplug | |
3865 | * attempt (e.g. the kernel will refuse to remove the last online | |
3866 | * CPU), we will never attempt it again because unplug_requested | |
3867 | * will still be 'true' in that case. | |
3868 | */ | |
3869 | spapr_hotplug_req_remove_by_index(drc); | |
ff9006dd IM |
3870 | } |
3871 | ||
ce2918cb | 3872 | int spapr_core_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
345b12b9 GK |
3873 | void *fdt, int *fdt_start_offset, Error **errp) |
3874 | { | |
ce2918cb | 3875 | SpaprCpuCore *core = SPAPR_CPU_CORE(drc->dev); |
345b12b9 GK |
3876 | CPUState *cs = CPU(core->threads[0]); |
3877 | PowerPCCPU *cpu = POWERPC_CPU(cs); | |
3878 | DeviceClass *dc = DEVICE_GET_CLASS(cs); | |
3879 | int id = spapr_get_vcpu_id(cpu); | |
7265bc3e | 3880 | g_autofree char *nodename = NULL; |
345b12b9 GK |
3881 | int offset; |
3882 | ||
3883 | nodename = g_strdup_printf("%s@%x", dc->fw_name, id); | |
3884 | offset = fdt_add_subnode(fdt, 0, nodename); | |
345b12b9 | 3885 | |
91335a5e | 3886 | spapr_dt_cpu(cs, fdt, offset, spapr); |
345b12b9 | 3887 | |
a85bb34e DHB |
3888 | /* |
3889 | * spapr_dt_cpu() does not fill the 'name' property in the | |
3890 | * CPU node. The function is called during boot process, before | |
3891 | * and after CAS, and overwriting the 'name' property written | |
3892 | * by SLOF is not allowed. | |
3893 | * | |
3894 | * Write it manually after spapr_dt_cpu(). This makes the hotplug | |
3895 | * CPUs more compatible with the coldplugged ones, which have | |
3896 | * the 'name' property. Linux Kernel also relies on this | |
3897 | * property to identify CPU nodes. | |
3898 | */ | |
3899 | _FDT((fdt_setprop_string(fdt, offset, "name", nodename))); | |
3900 | ||
345b12b9 GK |
3901 | *fdt_start_offset = offset; |
3902 | return 0; | |
3903 | } | |
3904 | ||
f9b43958 | 3905 | static void spapr_core_plug(HotplugHandler *hotplug_dev, DeviceState *dev) |
ff9006dd | 3906 | { |
ce2918cb | 3907 | SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev)); |
ff9006dd | 3908 | MachineClass *mc = MACHINE_GET_CLASS(spapr); |
ce2918cb DG |
3909 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
3910 | SpaprCpuCore *core = SPAPR_CPU_CORE(OBJECT(dev)); | |
ff9006dd | 3911 | CPUCore *cc = CPU_CORE(dev); |
345b12b9 | 3912 | CPUState *cs; |
ce2918cb | 3913 | SpaprDrc *drc; |
535455fd IM |
3914 | CPUArchId *core_slot; |
3915 | int index; | |
94fd9cba | 3916 | bool hotplugged = spapr_drc_hotplugged(dev); |
b1e81567 | 3917 | int i; |
ff9006dd | 3918 | |
535455fd | 3919 | core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index); |
f9b43958 GK |
3920 | g_assert(core_slot); /* Already checked in spapr_core_pre_plug() */ |
3921 | ||
5d0fb150 GK |
3922 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_CPU, |
3923 | spapr_vcpu_id(spapr, cc->core_id)); | |
ff9006dd | 3924 | |
c5514d0e | 3925 | g_assert(drc || !mc->has_hotpluggable_cpus); |
ff9006dd | 3926 | |
ff9006dd | 3927 | if (drc) { |
f9b43958 GK |
3928 | /* |
3929 | * spapr_core_pre_plug() already buys us this is a brand new | |
3930 | * core being plugged into a free slot. Nothing should already | |
3931 | * be attached to the corresponding DRC. | |
3932 | */ | |
bc370a65 | 3933 | spapr_drc_attach(drc, dev); |
ff9006dd | 3934 | |
94fd9cba LV |
3935 | if (hotplugged) { |
3936 | /* | |
3937 | * Send hotplug notification interrupt to the guest only | |
3938 | * in case of hotplugged CPUs. | |
3939 | */ | |
3940 | spapr_hotplug_req_add_by_index(drc); | |
3941 | } else { | |
3942 | spapr_drc_reset(drc); | |
3943 | } | |
ff9006dd | 3944 | } |
94fd9cba | 3945 | |
535455fd | 3946 | core_slot->cpu = OBJECT(dev); |
46f7afa3 | 3947 | |
b1e81567 GK |
3948 | /* |
3949 | * Set compatibility mode to match the boot CPU, which was either set | |
37641213 GK |
3950 | * by the machine reset code or by CAS. This really shouldn't fail at |
3951 | * this point. | |
b1e81567 GK |
3952 | */ |
3953 | if (hotplugged) { | |
3954 | for (i = 0; i < cc->nr_threads; i++) { | |
37641213 GK |
3955 | ppc_set_compat(core->threads[i], POWERPC_CPU(first_cpu)->compat_pvr, |
3956 | &error_abort); | |
b1e81567 GK |
3957 | } |
3958 | } | |
1b4ab514 GK |
3959 | |
3960 | if (smc->pre_2_10_has_unused_icps) { | |
3961 | for (i = 0; i < cc->nr_threads; i++) { | |
3962 | cs = CPU(core->threads[i]); | |
3963 | pre_2_10_vmstate_unregister_dummy_icp(cs->cpu_index); | |
3964 | } | |
3965 | } | |
ff9006dd IM |
3966 | } |
3967 | ||
3968 | static void spapr_core_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, | |
3969 | Error **errp) | |
3970 | { | |
3971 | MachineState *machine = MACHINE(OBJECT(hotplug_dev)); | |
3972 | MachineClass *mc = MACHINE_GET_CLASS(hotplug_dev); | |
ff9006dd | 3973 | CPUCore *cc = CPU_CORE(dev); |
2e9c10eb | 3974 | const char *base_core_type = spapr_get_cpu_core_type(machine->cpu_type); |
ff9006dd | 3975 | const char *type = object_get_typename(OBJECT(dev)); |
535455fd IM |
3976 | CPUArchId *core_slot; |
3977 | int index; | |
fe6b6346 | 3978 | unsigned int smp_threads = machine->smp.threads; |
ff9006dd | 3979 | |
c5514d0e | 3980 | if (dev->hotplugged && !mc->has_hotpluggable_cpus) { |
dcfe4805 MA |
3981 | error_setg(errp, "CPU hotplug not supported for this machine"); |
3982 | return; | |
ff9006dd IM |
3983 | } |
3984 | ||
3985 | if (strcmp(base_core_type, type)) { | |
dcfe4805 MA |
3986 | error_setg(errp, "CPU core type should be %s", base_core_type); |
3987 | return; | |
ff9006dd IM |
3988 | } |
3989 | ||
3990 | if (cc->core_id % smp_threads) { | |
dcfe4805 MA |
3991 | error_setg(errp, "invalid core id %d", cc->core_id); |
3992 | return; | |
ff9006dd IM |
3993 | } |
3994 | ||
459264ef DG |
3995 | /* |
3996 | * In general we should have homogeneous threads-per-core, but old | |
3997 | * (pre hotplug support) machine types allow the last core to have | |
3998 | * reduced threads as a compatibility hack for when we allowed | |
3999 | * total vcpus not a multiple of threads-per-core. | |
4000 | */ | |
4001 | if (mc->has_hotpluggable_cpus && (cc->nr_threads != smp_threads)) { | |
dcfe4805 MA |
4002 | error_setg(errp, "invalid nr-threads %d, must be %d", cc->nr_threads, |
4003 | smp_threads); | |
4004 | return; | |
8149e299 DG |
4005 | } |
4006 | ||
535455fd IM |
4007 | core_slot = spapr_find_cpu_slot(MACHINE(hotplug_dev), cc->core_id, &index); |
4008 | if (!core_slot) { | |
dcfe4805 MA |
4009 | error_setg(errp, "core id %d out of range", cc->core_id); |
4010 | return; | |
ff9006dd IM |
4011 | } |
4012 | ||
535455fd | 4013 | if (core_slot->cpu) { |
dcfe4805 MA |
4014 | error_setg(errp, "core %d already populated", cc->core_id); |
4015 | return; | |
ff9006dd IM |
4016 | } |
4017 | ||
dcfe4805 | 4018 | numa_cpu_pre_plug(core_slot, dev, errp); |
ff9006dd IM |
4019 | } |
4020 | ||
ce2918cb | 4021 | int spapr_phb_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
bb2bdd81 GK |
4022 | void *fdt, int *fdt_start_offset, Error **errp) |
4023 | { | |
ce2918cb | 4024 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(drc->dev); |
bb2bdd81 GK |
4025 | int intc_phandle; |
4026 | ||
4027 | intc_phandle = spapr_irq_get_phandle(spapr, spapr->fdt_blob, errp); | |
4028 | if (intc_phandle <= 0) { | |
4029 | return -1; | |
4030 | } | |
4031 | ||
8cbe71ec | 4032 | if (spapr_dt_phb(spapr, sphb, intc_phandle, fdt, fdt_start_offset)) { |
bb2bdd81 GK |
4033 | error_setg(errp, "unable to create FDT node for PHB %d", sphb->index); |
4034 | return -1; | |
4035 | } | |
4036 | ||
4037 | /* generally SLOF creates these, for hotplug it's up to QEMU */ | |
4038 | _FDT(fdt_setprop_string(fdt, *fdt_start_offset, "name", "pci")); | |
4039 | ||
4040 | return 0; | |
4041 | } | |
4042 | ||
f5598c92 | 4043 | static bool spapr_phb_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, |
bb2bdd81 GK |
4044 | Error **errp) |
4045 | { | |
ce2918cb DG |
4046 | SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev)); |
4047 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev); | |
4048 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); | |
bb2bdd81 | 4049 | const unsigned windows_supported = spapr_phb_windows_supported(sphb); |
9a070699 | 4050 | SpaprDrc *drc; |
bb2bdd81 GK |
4051 | |
4052 | if (dev->hotplugged && !smc->dr_phb_enabled) { | |
4053 | error_setg(errp, "PHB hotplug not supported for this machine"); | |
f5598c92 | 4054 | return false; |
bb2bdd81 GK |
4055 | } |
4056 | ||
4057 | if (sphb->index == (uint32_t)-1) { | |
4058 | error_setg(errp, "\"index\" for PAPR PHB is mandatory"); | |
f5598c92 | 4059 | return false; |
bb2bdd81 GK |
4060 | } |
4061 | ||
9a070699 GK |
4062 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index); |
4063 | if (drc && drc->dev) { | |
4064 | error_setg(errp, "PHB %d already attached", sphb->index); | |
4065 | return false; | |
4066 | } | |
4067 | ||
bb2bdd81 GK |
4068 | /* |
4069 | * This will check that sphb->index doesn't exceed the maximum number of | |
4070 | * PHBs for the current machine type. | |
4071 | */ | |
f5598c92 GK |
4072 | return |
4073 | smc->phb_placement(spapr, sphb->index, | |
4074 | &sphb->buid, &sphb->io_win_addr, | |
4075 | &sphb->mem_win_addr, &sphb->mem64_win_addr, | |
4076 | windows_supported, sphb->dma_liobn, | |
4077 | &sphb->nv2_gpa_win_addr, &sphb->nv2_atsd_win_addr, | |
4078 | errp); | |
bb2bdd81 GK |
4079 | } |
4080 | ||
9a070699 | 4081 | static void spapr_phb_plug(HotplugHandler *hotplug_dev, DeviceState *dev) |
bb2bdd81 | 4082 | { |
ce2918cb DG |
4083 | SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev)); |
4084 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); | |
4085 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev); | |
4086 | SpaprDrc *drc; | |
bb2bdd81 | 4087 | bool hotplugged = spapr_drc_hotplugged(dev); |
bb2bdd81 GK |
4088 | |
4089 | if (!smc->dr_phb_enabled) { | |
4090 | return; | |
4091 | } | |
4092 | ||
4093 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index); | |
4094 | /* hotplug hooks should check it's enabled before getting this far */ | |
4095 | assert(drc); | |
4096 | ||
9a070699 | 4097 | /* spapr_phb_pre_plug() already checked the DRC is attachable */ |
bc370a65 | 4098 | spapr_drc_attach(drc, dev); |
bb2bdd81 GK |
4099 | |
4100 | if (hotplugged) { | |
4101 | spapr_hotplug_req_add_by_index(drc); | |
4102 | } else { | |
4103 | spapr_drc_reset(drc); | |
4104 | } | |
4105 | } | |
4106 | ||
4107 | void spapr_phb_release(DeviceState *dev) | |
4108 | { | |
4109 | HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev); | |
4110 | ||
4111 | hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort); | |
07578b0a | 4112 | object_unparent(OBJECT(dev)); |
bb2bdd81 GK |
4113 | } |
4114 | ||
4115 | static void spapr_phb_unplug(HotplugHandler *hotplug_dev, DeviceState *dev) | |
4116 | { | |
981c3dcd | 4117 | qdev_unrealize(dev); |
bb2bdd81 GK |
4118 | } |
4119 | ||
4120 | static void spapr_phb_unplug_request(HotplugHandler *hotplug_dev, | |
4121 | DeviceState *dev, Error **errp) | |
4122 | { | |
ce2918cb DG |
4123 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(dev); |
4124 | SpaprDrc *drc; | |
bb2bdd81 GK |
4125 | |
4126 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, sphb->index); | |
4127 | assert(drc); | |
4128 | ||
4129 | if (!spapr_drc_unplug_requested(drc)) { | |
a03509cd | 4130 | spapr_drc_unplug_request(drc); |
bb2bdd81 | 4131 | spapr_hotplug_req_remove_by_index(drc); |
7420033e DHB |
4132 | } else { |
4133 | error_setg(errp, | |
4134 | "PCI Host Bridge unplug already in progress for device %s", | |
4135 | dev->id); | |
bb2bdd81 GK |
4136 | } |
4137 | } | |
4138 | ||
ac96807b GK |
4139 | static |
4140 | bool spapr_tpm_proxy_pre_plug(HotplugHandler *hotplug_dev, DeviceState *dev, | |
4141 | Error **errp) | |
0fb6bd07 MR |
4142 | { |
4143 | SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev)); | |
0fb6bd07 MR |
4144 | |
4145 | if (spapr->tpm_proxy != NULL) { | |
4146 | error_setg(errp, "Only one TPM proxy can be specified for this machine"); | |
ac96807b | 4147 | return false; |
0fb6bd07 MR |
4148 | } |
4149 | ||
ac96807b GK |
4150 | return true; |
4151 | } | |
4152 | ||
4153 | static void spapr_tpm_proxy_plug(HotplugHandler *hotplug_dev, DeviceState *dev) | |
4154 | { | |
4155 | SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev)); | |
4156 | SpaprTpmProxy *tpm_proxy = SPAPR_TPM_PROXY(dev); | |
4157 | ||
4158 | /* Already checked in spapr_tpm_proxy_pre_plug() */ | |
4159 | g_assert(spapr->tpm_proxy == NULL); | |
4160 | ||
0fb6bd07 MR |
4161 | spapr->tpm_proxy = tpm_proxy; |
4162 | } | |
4163 | ||
4164 | static void spapr_tpm_proxy_unplug(HotplugHandler *hotplug_dev, DeviceState *dev) | |
4165 | { | |
4166 | SpaprMachineState *spapr = SPAPR_MACHINE(OBJECT(hotplug_dev)); | |
4167 | ||
981c3dcd | 4168 | qdev_unrealize(dev); |
0fb6bd07 MR |
4169 | object_unparent(OBJECT(dev)); |
4170 | spapr->tpm_proxy = NULL; | |
4171 | } | |
4172 | ||
c20d332a BR |
4173 | static void spapr_machine_device_plug(HotplugHandler *hotplug_dev, |
4174 | DeviceState *dev, Error **errp) | |
4175 | { | |
c20d332a | 4176 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { |
ea042c53 | 4177 | spapr_memory_plug(hotplug_dev, dev); |
af81cf32 | 4178 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) { |
f9b43958 | 4179 | spapr_core_plug(hotplug_dev, dev); |
bb2bdd81 | 4180 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) { |
9a070699 | 4181 | spapr_phb_plug(hotplug_dev, dev); |
0fb6bd07 | 4182 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) { |
ac96807b | 4183 | spapr_tpm_proxy_plug(hotplug_dev, dev); |
c20d332a BR |
4184 | } |
4185 | } | |
4186 | ||
88432f44 DH |
4187 | static void spapr_machine_device_unplug(HotplugHandler *hotplug_dev, |
4188 | DeviceState *dev, Error **errp) | |
4189 | { | |
3ec71474 DH |
4190 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { |
4191 | spapr_memory_unplug(hotplug_dev, dev); | |
a4261be1 DH |
4192 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) { |
4193 | spapr_core_unplug(hotplug_dev, dev); | |
bb2bdd81 GK |
4194 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) { |
4195 | spapr_phb_unplug(hotplug_dev, dev); | |
0fb6bd07 MR |
4196 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) { |
4197 | spapr_tpm_proxy_unplug(hotplug_dev, dev); | |
3ec71474 | 4198 | } |
88432f44 DH |
4199 | } |
4200 | ||
73598c75 GK |
4201 | bool spapr_memory_hot_unplug_supported(SpaprMachineState *spapr) |
4202 | { | |
4203 | return spapr_ovec_test(spapr->ov5_cas, OV5_HP_EVT) || | |
4204 | /* | |
4205 | * CAS will process all pending unplug requests. | |
4206 | * | |
4207 | * HACK: a guest could theoretically have cleared all bits in OV5, | |
4208 | * but none of the guests we care for do. | |
4209 | */ | |
4210 | spapr_ovec_empty(spapr->ov5_cas); | |
4211 | } | |
4212 | ||
cf632463 BR |
4213 | static void spapr_machine_device_unplug_request(HotplugHandler *hotplug_dev, |
4214 | DeviceState *dev, Error **errp) | |
4215 | { | |
ce2918cb | 4216 | SpaprMachineState *sms = SPAPR_MACHINE(OBJECT(hotplug_dev)); |
c86c1aff | 4217 | MachineClass *mc = MACHINE_GET_CLASS(sms); |
ce2918cb | 4218 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
cf632463 BR |
4219 | |
4220 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { | |
73598c75 | 4221 | if (spapr_memory_hot_unplug_supported(sms)) { |
cf632463 BR |
4222 | spapr_memory_unplug_request(hotplug_dev, dev, errp); |
4223 | } else { | |
cf632463 BR |
4224 | error_setg(errp, "Memory hot unplug not supported for this guest"); |
4225 | } | |
6f4b5c3e | 4226 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) { |
c5514d0e | 4227 | if (!mc->has_hotpluggable_cpus) { |
6f4b5c3e BR |
4228 | error_setg(errp, "CPU hot unplug not supported on this machine"); |
4229 | return; | |
4230 | } | |
115debf2 | 4231 | spapr_core_unplug_request(hotplug_dev, dev, errp); |
bb2bdd81 GK |
4232 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) { |
4233 | if (!smc->dr_phb_enabled) { | |
4234 | error_setg(errp, "PHB hot unplug not supported on this machine"); | |
4235 | return; | |
4236 | } | |
4237 | spapr_phb_unplug_request(hotplug_dev, dev, errp); | |
0fb6bd07 MR |
4238 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) { |
4239 | spapr_tpm_proxy_unplug(hotplug_dev, dev); | |
c20d332a BR |
4240 | } |
4241 | } | |
4242 | ||
94a94e4c BR |
4243 | static void spapr_machine_device_pre_plug(HotplugHandler *hotplug_dev, |
4244 | DeviceState *dev, Error **errp) | |
4245 | { | |
c871bc70 LV |
4246 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) { |
4247 | spapr_memory_pre_plug(hotplug_dev, dev, errp); | |
4248 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE)) { | |
94a94e4c | 4249 | spapr_core_pre_plug(hotplug_dev, dev, errp); |
bb2bdd81 GK |
4250 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE)) { |
4251 | spapr_phb_pre_plug(hotplug_dev, dev, errp); | |
ac96807b GK |
4252 | } else if (object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) { |
4253 | spapr_tpm_proxy_pre_plug(hotplug_dev, dev, errp); | |
94a94e4c BR |
4254 | } |
4255 | } | |
4256 | ||
7ebaf795 BR |
4257 | static HotplugHandler *spapr_get_hotplug_handler(MachineState *machine, |
4258 | DeviceState *dev) | |
c20d332a | 4259 | { |
94a94e4c | 4260 | if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM) || |
bb2bdd81 | 4261 | object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_CPU_CORE) || |
0fb6bd07 MR |
4262 | object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_PCI_HOST_BRIDGE) || |
4263 | object_dynamic_cast(OBJECT(dev), TYPE_SPAPR_TPM_PROXY)) { | |
c20d332a BR |
4264 | return HOTPLUG_HANDLER(machine); |
4265 | } | |
cb600087 DG |
4266 | if (object_dynamic_cast(OBJECT(dev), TYPE_PCI_DEVICE)) { |
4267 | PCIDevice *pcidev = PCI_DEVICE(dev); | |
4268 | PCIBus *root = pci_device_root_bus(pcidev); | |
4269 | SpaprPhbState *phb = | |
4270 | (SpaprPhbState *)object_dynamic_cast(OBJECT(BUS(root)->parent), | |
4271 | TYPE_SPAPR_PCI_HOST_BRIDGE); | |
4272 | ||
4273 | if (phb) { | |
4274 | return HOTPLUG_HANDLER(phb); | |
4275 | } | |
4276 | } | |
c20d332a BR |
4277 | return NULL; |
4278 | } | |
4279 | ||
ea089eeb IM |
4280 | static CpuInstanceProperties |
4281 | spapr_cpu_index_to_props(MachineState *machine, unsigned cpu_index) | |
20bb648d | 4282 | { |
ea089eeb IM |
4283 | CPUArchId *core_slot; |
4284 | MachineClass *mc = MACHINE_GET_CLASS(machine); | |
4285 | ||
4286 | /* make sure possible_cpu are intialized */ | |
4287 | mc->possible_cpu_arch_ids(machine); | |
4288 | /* get CPU core slot containing thread that matches cpu_index */ | |
4289 | core_slot = spapr_find_cpu_slot(machine, cpu_index, NULL); | |
4290 | assert(core_slot); | |
4291 | return core_slot->props; | |
20bb648d DG |
4292 | } |
4293 | ||
79e07936 IM |
4294 | static int64_t spapr_get_default_cpu_node_id(const MachineState *ms, int idx) |
4295 | { | |
aa570207 | 4296 | return idx / ms->smp.cores % ms->numa_state->num_nodes; |
79e07936 IM |
4297 | } |
4298 | ||
535455fd IM |
4299 | static const CPUArchIdList *spapr_possible_cpu_arch_ids(MachineState *machine) |
4300 | { | |
4301 | int i; | |
fe6b6346 LX |
4302 | unsigned int smp_threads = machine->smp.threads; |
4303 | unsigned int smp_cpus = machine->smp.cpus; | |
d342eb76 | 4304 | const char *core_type; |
fe6b6346 | 4305 | int spapr_max_cores = machine->smp.max_cpus / smp_threads; |
535455fd IM |
4306 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
4307 | ||
c5514d0e | 4308 | if (!mc->has_hotpluggable_cpus) { |
535455fd IM |
4309 | spapr_max_cores = QEMU_ALIGN_UP(smp_cpus, smp_threads) / smp_threads; |
4310 | } | |
4311 | if (machine->possible_cpus) { | |
4312 | assert(machine->possible_cpus->len == spapr_max_cores); | |
4313 | return machine->possible_cpus; | |
4314 | } | |
4315 | ||
d342eb76 IM |
4316 | core_type = spapr_get_cpu_core_type(machine->cpu_type); |
4317 | if (!core_type) { | |
4318 | error_report("Unable to find sPAPR CPU Core definition"); | |
4319 | exit(1); | |
4320 | } | |
4321 | ||
535455fd IM |
4322 | machine->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + |
4323 | sizeof(CPUArchId) * spapr_max_cores); | |
4324 | machine->possible_cpus->len = spapr_max_cores; | |
4325 | for (i = 0; i < machine->possible_cpus->len; i++) { | |
4326 | int core_id = i * smp_threads; | |
4327 | ||
d342eb76 | 4328 | machine->possible_cpus->cpus[i].type = core_type; |
f2d672c2 | 4329 | machine->possible_cpus->cpus[i].vcpus_count = smp_threads; |
535455fd IM |
4330 | machine->possible_cpus->cpus[i].arch_id = core_id; |
4331 | machine->possible_cpus->cpus[i].props.has_core_id = true; | |
4332 | machine->possible_cpus->cpus[i].props.core_id = core_id; | |
535455fd IM |
4333 | } |
4334 | return machine->possible_cpus; | |
4335 | } | |
4336 | ||
f5598c92 | 4337 | static bool spapr_phb_placement(SpaprMachineState *spapr, uint32_t index, |
daa23699 DG |
4338 | uint64_t *buid, hwaddr *pio, |
4339 | hwaddr *mmio32, hwaddr *mmio64, | |
ec132efa AK |
4340 | unsigned n_dma, uint32_t *liobns, |
4341 | hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp) | |
6737d9ad | 4342 | { |
357d1e3b DG |
4343 | /* |
4344 | * New-style PHB window placement. | |
4345 | * | |
4346 | * Goals: Gives large (1TiB), naturally aligned 64-bit MMIO window | |
4347 | * for each PHB, in addition to 2GiB 32-bit MMIO and 64kiB PIO | |
4348 | * windows. | |
4349 | * | |
4350 | * Some guest kernels can't work with MMIO windows above 1<<46 | |
4351 | * (64TiB), so we place up to 31 PHBs in the area 32TiB..64TiB | |
4352 | * | |
4353 | * 32TiB..(33TiB+1984kiB) contains the 64kiB PIO windows for each | |
4354 | * PHB stacked together. (32TiB+2GiB)..(32TiB+64GiB) contains the | |
4355 | * 2GiB 32-bit MMIO windows for each PHB. Then 33..64TiB has the | |
4356 | * 1TiB 64-bit MMIO windows for each PHB. | |
4357 | */ | |
6737d9ad | 4358 | const uint64_t base_buid = 0x800000020000000ULL; |
6737d9ad DG |
4359 | int i; |
4360 | ||
357d1e3b DG |
4361 | /* Sanity check natural alignments */ |
4362 | QEMU_BUILD_BUG_ON((SPAPR_PCI_BASE % SPAPR_PCI_MEM64_WIN_SIZE) != 0); | |
4363 | QEMU_BUILD_BUG_ON((SPAPR_PCI_LIMIT % SPAPR_PCI_MEM64_WIN_SIZE) != 0); | |
4364 | QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM64_WIN_SIZE % SPAPR_PCI_MEM32_WIN_SIZE) != 0); | |
4365 | QEMU_BUILD_BUG_ON((SPAPR_PCI_MEM32_WIN_SIZE % SPAPR_PCI_IO_WIN_SIZE) != 0); | |
4366 | /* Sanity check bounds */ | |
25e6a118 MT |
4367 | QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_IO_WIN_SIZE) > |
4368 | SPAPR_PCI_MEM32_WIN_SIZE); | |
4369 | QEMU_BUILD_BUG_ON((SPAPR_MAX_PHBS * SPAPR_PCI_MEM32_WIN_SIZE) > | |
4370 | SPAPR_PCI_MEM64_WIN_SIZE); | |
4371 | ||
4372 | if (index >= SPAPR_MAX_PHBS) { | |
4373 | error_setg(errp, "\"index\" for PAPR PHB is too large (max %llu)", | |
4374 | SPAPR_MAX_PHBS - 1); | |
f5598c92 | 4375 | return false; |
6737d9ad DG |
4376 | } |
4377 | ||
4378 | *buid = base_buid + index; | |
4379 | for (i = 0; i < n_dma; ++i) { | |
4380 | liobns[i] = SPAPR_PCI_LIOBN(index, i); | |
4381 | } | |
4382 | ||
357d1e3b DG |
4383 | *pio = SPAPR_PCI_BASE + index * SPAPR_PCI_IO_WIN_SIZE; |
4384 | *mmio32 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM32_WIN_SIZE; | |
4385 | *mmio64 = SPAPR_PCI_BASE + (index + 1) * SPAPR_PCI_MEM64_WIN_SIZE; | |
ec132efa AK |
4386 | |
4387 | *nv2gpa = SPAPR_PCI_NV2RAM64_WIN_BASE + index * SPAPR_PCI_NV2RAM64_WIN_SIZE; | |
4388 | *nv2atsd = SPAPR_PCI_NV2ATSD_WIN_BASE + index * SPAPR_PCI_NV2ATSD_WIN_SIZE; | |
f5598c92 | 4389 | return true; |
6737d9ad DG |
4390 | } |
4391 | ||
7844e12b CLG |
4392 | static ICSState *spapr_ics_get(XICSFabric *dev, int irq) |
4393 | { | |
ce2918cb | 4394 | SpaprMachineState *spapr = SPAPR_MACHINE(dev); |
7844e12b CLG |
4395 | |
4396 | return ics_valid_irq(spapr->ics, irq) ? spapr->ics : NULL; | |
4397 | } | |
4398 | ||
4399 | static void spapr_ics_resend(XICSFabric *dev) | |
4400 | { | |
ce2918cb | 4401 | SpaprMachineState *spapr = SPAPR_MACHINE(dev); |
7844e12b CLG |
4402 | |
4403 | ics_resend(spapr->ics); | |
4404 | } | |
4405 | ||
81210c20 | 4406 | static ICPState *spapr_icp_get(XICSFabric *xi, int vcpu_id) |
b2fc59aa | 4407 | { |
2e886fb3 | 4408 | PowerPCCPU *cpu = spapr_find_cpu(vcpu_id); |
b2fc59aa | 4409 | |
a28b9a5a | 4410 | return cpu ? spapr_cpu_state(cpu)->icp : NULL; |
b2fc59aa CLG |
4411 | } |
4412 | ||
6449da45 CLG |
4413 | static void spapr_pic_print_info(InterruptStatsProvider *obj, |
4414 | Monitor *mon) | |
4415 | { | |
ce2918cb | 4416 | SpaprMachineState *spapr = SPAPR_MACHINE(obj); |
6449da45 | 4417 | |
328d8eb2 | 4418 | spapr_irq_print_info(spapr, mon); |
f041d6af GK |
4419 | monitor_printf(mon, "irqchip: %s\n", |
4420 | kvm_irqchip_in_kernel() ? "in-kernel" : "emulated"); | |
6449da45 CLG |
4421 | } |
4422 | ||
baa45b17 CLG |
4423 | /* |
4424 | * This is a XIVE only operation | |
4425 | */ | |
932de7ae CLG |
4426 | static int spapr_match_nvt(XiveFabric *xfb, uint8_t format, |
4427 | uint8_t nvt_blk, uint32_t nvt_idx, | |
4428 | bool cam_ignore, uint8_t priority, | |
4429 | uint32_t logic_serv, XiveTCTXMatch *match) | |
4430 | { | |
4431 | SpaprMachineState *spapr = SPAPR_MACHINE(xfb); | |
baa45b17 | 4432 | XivePresenter *xptr = XIVE_PRESENTER(spapr->active_intc); |
932de7ae CLG |
4433 | XivePresenterClass *xpc = XIVE_PRESENTER_GET_CLASS(xptr); |
4434 | int count; | |
4435 | ||
932de7ae CLG |
4436 | count = xpc->match_nvt(xptr, format, nvt_blk, nvt_idx, cam_ignore, |
4437 | priority, logic_serv, match); | |
4438 | if (count < 0) { | |
4439 | return count; | |
4440 | } | |
4441 | ||
4442 | /* | |
4443 | * When we implement the save and restore of the thread interrupt | |
4444 | * contexts in the enter/exit CPU handlers of the machine and the | |
4445 | * escalations in QEMU, we should be able to handle non dispatched | |
4446 | * vCPUs. | |
4447 | * | |
4448 | * Until this is done, the sPAPR machine should find at least one | |
4449 | * matching context always. | |
4450 | */ | |
4451 | if (count == 0) { | |
4452 | qemu_log_mask(LOG_GUEST_ERROR, "XIVE: NVT %x/%x is not dispatched\n", | |
4453 | nvt_blk, nvt_idx); | |
4454 | } | |
4455 | ||
4456 | return count; | |
4457 | } | |
4458 | ||
14bb4486 | 4459 | int spapr_get_vcpu_id(PowerPCCPU *cpu) |
2e886fb3 | 4460 | { |
b1a568c1 | 4461 | return cpu->vcpu_id; |
2e886fb3 SB |
4462 | } |
4463 | ||
cfdc5274 | 4464 | bool spapr_set_vcpu_id(PowerPCCPU *cpu, int cpu_index, Error **errp) |
648edb64 | 4465 | { |
ce2918cb | 4466 | SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine()); |
fe6b6346 | 4467 | MachineState *ms = MACHINE(spapr); |
648edb64 GK |
4468 | int vcpu_id; |
4469 | ||
5d0fb150 | 4470 | vcpu_id = spapr_vcpu_id(spapr, cpu_index); |
648edb64 GK |
4471 | |
4472 | if (kvm_enabled() && !kvm_vcpu_id_is_valid(vcpu_id)) { | |
4473 | error_setg(errp, "Can't create CPU with id %d in KVM", vcpu_id); | |
4474 | error_append_hint(errp, "Adjust the number of cpus to %d " | |
4475 | "or try to raise the number of threads per core\n", | |
fe6b6346 | 4476 | vcpu_id * ms->smp.threads / spapr->vsmt); |
cfdc5274 | 4477 | return false; |
648edb64 GK |
4478 | } |
4479 | ||
4480 | cpu->vcpu_id = vcpu_id; | |
cfdc5274 | 4481 | return true; |
648edb64 GK |
4482 | } |
4483 | ||
2e886fb3 SB |
4484 | PowerPCCPU *spapr_find_cpu(int vcpu_id) |
4485 | { | |
4486 | CPUState *cs; | |
4487 | ||
4488 | CPU_FOREACH(cs) { | |
4489 | PowerPCCPU *cpu = POWERPC_CPU(cs); | |
4490 | ||
14bb4486 | 4491 | if (spapr_get_vcpu_id(cpu) == vcpu_id) { |
2e886fb3 SB |
4492 | return cpu; |
4493 | } | |
4494 | } | |
4495 | ||
4496 | return NULL; | |
4497 | } | |
4498 | ||
7cebc5db NP |
4499 | static bool spapr_cpu_in_nested(PowerPCCPU *cpu) |
4500 | { | |
120f738a NP |
4501 | SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu); |
4502 | ||
4503 | return spapr_cpu->in_nested; | |
7cebc5db NP |
4504 | } |
4505 | ||
03ef074c NP |
4506 | static void spapr_cpu_exec_enter(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu) |
4507 | { | |
4508 | SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu); | |
4509 | ||
4510 | /* These are only called by TCG, KVM maintains dispatch state */ | |
4511 | ||
3a6e6224 | 4512 | spapr_cpu->prod = false; |
03ef074c NP |
4513 | if (spapr_cpu->vpa_addr) { |
4514 | CPUState *cs = CPU(cpu); | |
4515 | uint32_t dispatch; | |
4516 | ||
4517 | dispatch = ldl_be_phys(cs->as, | |
4518 | spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER); | |
4519 | dispatch++; | |
4520 | if ((dispatch & 1) != 0) { | |
4521 | qemu_log_mask(LOG_GUEST_ERROR, | |
4522 | "VPA: incorrect dispatch counter value for " | |
4523 | "dispatched partition %u, correcting.\n", dispatch); | |
4524 | dispatch++; | |
4525 | } | |
4526 | stl_be_phys(cs->as, | |
4527 | spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch); | |
4528 | } | |
4529 | } | |
4530 | ||
4531 | static void spapr_cpu_exec_exit(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu) | |
4532 | { | |
4533 | SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu); | |
4534 | ||
4535 | if (spapr_cpu->vpa_addr) { | |
4536 | CPUState *cs = CPU(cpu); | |
4537 | uint32_t dispatch; | |
4538 | ||
4539 | dispatch = ldl_be_phys(cs->as, | |
4540 | spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER); | |
4541 | dispatch++; | |
4542 | if ((dispatch & 1) != 1) { | |
4543 | qemu_log_mask(LOG_GUEST_ERROR, | |
4544 | "VPA: incorrect dispatch counter value for " | |
4545 | "preempted partition %u, correcting.\n", dispatch); | |
4546 | dispatch++; | |
4547 | } | |
4548 | stl_be_phys(cs->as, | |
4549 | spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER, dispatch); | |
4550 | } | |
4551 | } | |
4552 | ||
29ee3247 AK |
4553 | static void spapr_machine_class_init(ObjectClass *oc, void *data) |
4554 | { | |
4555 | MachineClass *mc = MACHINE_CLASS(oc); | |
ce2918cb | 4556 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(oc); |
71461b0f | 4557 | FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc); |
34316482 | 4558 | NMIClass *nc = NMI_CLASS(oc); |
c20d332a | 4559 | HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc); |
1d1be34d | 4560 | PPCVirtualHypervisorClass *vhc = PPC_VIRTUAL_HYPERVISOR_CLASS(oc); |
7844e12b | 4561 | XICSFabricClass *xic = XICS_FABRIC_CLASS(oc); |
6449da45 | 4562 | InterruptStatsProviderClass *ispc = INTERRUPT_STATS_PROVIDER_CLASS(oc); |
932de7ae | 4563 | XiveFabricClass *xfc = XIVE_FABRIC_CLASS(oc); |
fc8c745d | 4564 | VofMachineIfClass *vmc = VOF_MACHINE_CLASS(oc); |
958db90c | 4565 | |
0eb9054c | 4566 | mc->desc = "pSeries Logical Partition (PAPR compliant)"; |
907aac2f | 4567 | mc->ignore_boot_device_suffixes = true; |
fc9f38c3 DG |
4568 | |
4569 | /* | |
4570 | * We set up the default / latest behaviour here. The class_init | |
4571 | * functions for the specific versioned machine types can override | |
4572 | * these details for backwards compatibility | |
4573 | */ | |
bcb5ce08 DG |
4574 | mc->init = spapr_machine_init; |
4575 | mc->reset = spapr_machine_reset; | |
958db90c | 4576 | mc->block_default_type = IF_SCSI; |
5642e451 DHB |
4577 | |
4578 | /* | |
4579 | * Setting max_cpus to INT32_MAX. Both KVM and TCG max_cpus values | |
4580 | * should be limited by the host capability instead of hardcoded. | |
4581 | * max_cpus for KVM guests will be checked in kvm_init(), and TCG | |
4582 | * guests are welcome to have as many CPUs as the host are capable | |
4583 | * of emulate. | |
4584 | */ | |
4585 | mc->max_cpus = INT32_MAX; | |
4586 | ||
958db90c | 4587 | mc->no_parallel = 1; |
5b2128d2 | 4588 | mc->default_boot_order = ""; |
d23b6caa | 4589 | mc->default_ram_size = 512 * MiB; |
ab74e543 | 4590 | mc->default_ram_id = "ppc_spapr.ram"; |
29f9cef3 | 4591 | mc->default_display = "std"; |
958db90c | 4592 | mc->kvm_type = spapr_kvm_type; |
7da79a16 | 4593 | machine_class_allow_dynamic_sysbus_dev(mc, TYPE_SPAPR_PCI_HOST_BRIDGE); |
e4024630 | 4594 | mc->pci_allow_0_address = true; |
debbdc00 | 4595 | assert(!mc->get_hotplug_handler); |
7ebaf795 | 4596 | mc->get_hotplug_handler = spapr_get_hotplug_handler; |
94a94e4c | 4597 | hc->pre_plug = spapr_machine_device_pre_plug; |
c20d332a | 4598 | hc->plug = spapr_machine_device_plug; |
ea089eeb | 4599 | mc->cpu_index_to_instance_props = spapr_cpu_index_to_props; |
79e07936 | 4600 | mc->get_default_cpu_node_id = spapr_get_default_cpu_node_id; |
535455fd | 4601 | mc->possible_cpu_arch_ids = spapr_possible_cpu_arch_ids; |
cf632463 | 4602 | hc->unplug_request = spapr_machine_device_unplug_request; |
88432f44 | 4603 | hc->unplug = spapr_machine_device_unplug; |
00b4fbe2 | 4604 | |
fc9f38c3 | 4605 | smc->dr_lmb_enabled = true; |
fea35ca4 | 4606 | smc->update_dt_enabled = true; |
34a6b015 | 4607 | mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power9_v2.0"); |
c5514d0e | 4608 | mc->has_hotpluggable_cpus = true; |
ee3a71e3 | 4609 | mc->nvdimm_supported = true; |
52b81ab5 | 4610 | smc->resize_hpt_default = SPAPR_RESIZE_HPT_ENABLED; |
71461b0f | 4611 | fwc->get_dev_path = spapr_get_fw_dev_path; |
34316482 | 4612 | nc->nmi_monitor_handler = spapr_nmi; |
6737d9ad | 4613 | smc->phb_placement = spapr_phb_placement; |
7cebc5db | 4614 | vhc->cpu_in_nested = spapr_cpu_in_nested; |
120f738a | 4615 | vhc->deliver_hv_excp = spapr_exit_nested; |
1d1be34d | 4616 | vhc->hypercall = emulate_spapr_hypercall; |
e57ca75c DG |
4617 | vhc->hpt_mask = spapr_hpt_mask; |
4618 | vhc->map_hptes = spapr_map_hptes; | |
4619 | vhc->unmap_hptes = spapr_unmap_hptes; | |
a2dd4e83 BH |
4620 | vhc->hpte_set_c = spapr_hpte_set_c; |
4621 | vhc->hpte_set_r = spapr_hpte_set_r; | |
79825f4d | 4622 | vhc->get_pate = spapr_get_pate; |
1ec26c75 | 4623 | vhc->encode_hpt_for_kvm_pr = spapr_encode_hpt_for_kvm_pr; |
03ef074c NP |
4624 | vhc->cpu_exec_enter = spapr_cpu_exec_enter; |
4625 | vhc->cpu_exec_exit = spapr_cpu_exec_exit; | |
7844e12b CLG |
4626 | xic->ics_get = spapr_ics_get; |
4627 | xic->ics_resend = spapr_ics_resend; | |
b2fc59aa | 4628 | xic->icp_get = spapr_icp_get; |
6449da45 | 4629 | ispc->print_info = spapr_pic_print_info; |
55641213 LV |
4630 | /* Force NUMA node memory size to be a multiple of |
4631 | * SPAPR_MEMORY_BLOCK_SIZE (256M) since that's the granularity | |
4632 | * in which LMBs are represented and hot-added | |
4633 | */ | |
4634 | mc->numa_mem_align_shift = 28; | |
0533ef5f | 4635 | mc->auto_enable_numa = true; |
33face6b | 4636 | |
4e5fe368 SJS |
4637 | smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_OFF; |
4638 | smc->default_caps.caps[SPAPR_CAP_VSX] = SPAPR_CAP_ON; | |
4639 | smc->default_caps.caps[SPAPR_CAP_DFP] = SPAPR_CAP_ON; | |
2782ad4c SJS |
4640 | smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND; |
4641 | smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND; | |
4642 | smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_WORKAROUND; | |
2309832a | 4643 | smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 16; /* 64kiB */ |
b9a477b7 | 4644 | smc->default_caps.caps[SPAPR_CAP_NESTED_KVM_HV] = SPAPR_CAP_OFF; |
edaa7995 | 4645 | smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_ON; |
37965dfe | 4646 | smc->default_caps.caps[SPAPR_CAP_CCF_ASSIST] = SPAPR_CAP_ON; |
8af7e1fe | 4647 | smc->default_caps.caps[SPAPR_CAP_FWNMI] = SPAPR_CAP_ON; |
82123b75 | 4648 | smc->default_caps.caps[SPAPR_CAP_RPT_INVALIDATE] = SPAPR_CAP_OFF; |
40c2281c | 4649 | spapr_caps_add_properties(smc); |
bd94bc06 | 4650 | smc->irq = &spapr_irq_dual; |
dae5e39a | 4651 | smc->dr_phb_enabled = true; |
6c3829a2 | 4652 | smc->linux_pci_probe = true; |
29cb4187 | 4653 | smc->smp_threads_vsmt = true; |
54255c1f | 4654 | smc->nr_xirqs = SPAPR_NR_XIRQS; |
932de7ae | 4655 | xfc->match_nvt = spapr_match_nvt; |
fc8c745d AK |
4656 | vmc->client_architecture_support = spapr_vof_client_architecture_support; |
4657 | vmc->quiesce = spapr_vof_quiesce; | |
4658 | vmc->setprop = spapr_vof_setprop; | |
29ee3247 AK |
4659 | } |
4660 | ||
4661 | static const TypeInfo spapr_machine_info = { | |
4662 | .name = TYPE_SPAPR_MACHINE, | |
4663 | .parent = TYPE_MACHINE, | |
4aee7362 | 4664 | .abstract = true, |
ce2918cb | 4665 | .instance_size = sizeof(SpaprMachineState), |
bcb5ce08 | 4666 | .instance_init = spapr_instance_init, |
87bbdd9c | 4667 | .instance_finalize = spapr_machine_finalizefn, |
ce2918cb | 4668 | .class_size = sizeof(SpaprMachineClass), |
29ee3247 | 4669 | .class_init = spapr_machine_class_init, |
71461b0f AK |
4670 | .interfaces = (InterfaceInfo[]) { |
4671 | { TYPE_FW_PATH_PROVIDER }, | |
34316482 | 4672 | { TYPE_NMI }, |
c20d332a | 4673 | { TYPE_HOTPLUG_HANDLER }, |
1d1be34d | 4674 | { TYPE_PPC_VIRTUAL_HYPERVISOR }, |
7844e12b | 4675 | { TYPE_XICS_FABRIC }, |
6449da45 | 4676 | { TYPE_INTERRUPT_STATS_PROVIDER }, |
932de7ae | 4677 | { TYPE_XIVE_FABRIC }, |
fc8c745d | 4678 | { TYPE_VOF_MACHINE_IF }, |
71461b0f AK |
4679 | { } |
4680 | }, | |
29ee3247 AK |
4681 | }; |
4682 | ||
a7849268 MT |
4683 | static void spapr_machine_latest_class_options(MachineClass *mc) |
4684 | { | |
4685 | mc->alias = "pseries"; | |
ea0ac7f6 | 4686 | mc->is_default = true; |
a7849268 MT |
4687 | } |
4688 | ||
fccbc785 | 4689 | #define DEFINE_SPAPR_MACHINE(suffix, verstr, latest) \ |
5013c547 DG |
4690 | static void spapr_machine_##suffix##_class_init(ObjectClass *oc, \ |
4691 | void *data) \ | |
4692 | { \ | |
4693 | MachineClass *mc = MACHINE_CLASS(oc); \ | |
4694 | spapr_machine_##suffix##_class_options(mc); \ | |
fccbc785 | 4695 | if (latest) { \ |
a7849268 | 4696 | spapr_machine_latest_class_options(mc); \ |
fccbc785 | 4697 | } \ |
5013c547 | 4698 | } \ |
5013c547 DG |
4699 | static const TypeInfo spapr_machine_##suffix##_info = { \ |
4700 | .name = MACHINE_TYPE_NAME("pseries-" verstr), \ | |
4701 | .parent = TYPE_SPAPR_MACHINE, \ | |
4702 | .class_init = spapr_machine_##suffix##_class_init, \ | |
5013c547 DG |
4703 | }; \ |
4704 | static void spapr_machine_register_##suffix(void) \ | |
4705 | { \ | |
4706 | type_register(&spapr_machine_##suffix##_info); \ | |
4707 | } \ | |
0e6aac87 | 4708 | type_init(spapr_machine_register_##suffix) |
5013c547 | 4709 | |
0ca70366 CH |
4710 | /* |
4711 | * pseries-7.1 | |
4712 | */ | |
4713 | static void spapr_machine_7_1_class_options(MachineClass *mc) | |
4714 | { | |
4715 | /* Defaults for the latest behaviour inherited from the base class */ | |
4716 | } | |
4717 | ||
4718 | DEFINE_SPAPR_MACHINE(7_1, "7.1", true); | |
4719 | ||
01854af2 CH |
4720 | /* |
4721 | * pseries-7.0 | |
4722 | */ | |
4723 | static void spapr_machine_7_0_class_options(MachineClass *mc) | |
4724 | { | |
0ca70366 CH |
4725 | spapr_machine_7_1_class_options(mc); |
4726 | compat_props_add(mc->compat_props, hw_compat_7_0, hw_compat_7_0_len); | |
01854af2 CH |
4727 | } |
4728 | ||
0ca70366 | 4729 | DEFINE_SPAPR_MACHINE(7_0, "7.0", false); |
01854af2 | 4730 | |
52e64f5b YW |
4731 | /* |
4732 | * pseries-6.2 | |
4733 | */ | |
4734 | static void spapr_machine_6_2_class_options(MachineClass *mc) | |
4735 | { | |
01854af2 CH |
4736 | spapr_machine_7_0_class_options(mc); |
4737 | compat_props_add(mc->compat_props, hw_compat_6_2, hw_compat_6_2_len); | |
52e64f5b YW |
4738 | } |
4739 | ||
01854af2 | 4740 | DEFINE_SPAPR_MACHINE(6_2, "6.2", false); |
52e64f5b | 4741 | |
da7e13c0 CH |
4742 | /* |
4743 | * pseries-6.1 | |
4744 | */ | |
4745 | static void spapr_machine_6_1_class_options(MachineClass *mc) | |
4746 | { | |
e0eb84d4 DHB |
4747 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
4748 | ||
52e64f5b YW |
4749 | spapr_machine_6_2_class_options(mc); |
4750 | compat_props_add(mc->compat_props, hw_compat_6_1, hw_compat_6_1_len); | |
e0eb84d4 | 4751 | smc->pre_6_2_numa_affinity = true; |
2b526199 | 4752 | mc->smp_props.prefer_sockets = true; |
da7e13c0 CH |
4753 | } |
4754 | ||
52e64f5b | 4755 | DEFINE_SPAPR_MACHINE(6_1, "6.1", false); |
da7e13c0 | 4756 | |
576a00bd CH |
4757 | /* |
4758 | * pseries-6.0 | |
4759 | */ | |
4760 | static void spapr_machine_6_0_class_options(MachineClass *mc) | |
4761 | { | |
da7e13c0 CH |
4762 | spapr_machine_6_1_class_options(mc); |
4763 | compat_props_add(mc->compat_props, hw_compat_6_0, hw_compat_6_0_len); | |
576a00bd CH |
4764 | } |
4765 | ||
da7e13c0 | 4766 | DEFINE_SPAPR_MACHINE(6_0, "6.0", false); |
576a00bd | 4767 | |
3ff3c5d3 CH |
4768 | /* |
4769 | * pseries-5.2 | |
4770 | */ | |
4771 | static void spapr_machine_5_2_class_options(MachineClass *mc) | |
4772 | { | |
576a00bd CH |
4773 | spapr_machine_6_0_class_options(mc); |
4774 | compat_props_add(mc->compat_props, hw_compat_5_2, hw_compat_5_2_len); | |
3ff3c5d3 CH |
4775 | } |
4776 | ||
576a00bd | 4777 | DEFINE_SPAPR_MACHINE(5_2, "5.2", false); |
3ff3c5d3 | 4778 | |
541aaa1d CH |
4779 | /* |
4780 | * pseries-5.1 | |
4781 | */ | |
4782 | static void spapr_machine_5_1_class_options(MachineClass *mc) | |
4783 | { | |
29bfe52a DHB |
4784 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
4785 | ||
3ff3c5d3 CH |
4786 | spapr_machine_5_2_class_options(mc); |
4787 | compat_props_add(mc->compat_props, hw_compat_5_1, hw_compat_5_1_len); | |
29bfe52a | 4788 | smc->pre_5_2_numa_associativity = true; |
541aaa1d CH |
4789 | } |
4790 | ||
3ff3c5d3 | 4791 | DEFINE_SPAPR_MACHINE(5_1, "5.1", false); |
541aaa1d | 4792 | |
3eb74d20 CH |
4793 | /* |
4794 | * pseries-5.0 | |
4795 | */ | |
4796 | static void spapr_machine_5_0_class_options(MachineClass *mc) | |
4797 | { | |
a6030d7e RA |
4798 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
4799 | static GlobalProperty compat[] = { | |
4800 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "pre-5.1-associativity", "on" }, | |
4801 | }; | |
4802 | ||
541aaa1d CH |
4803 | spapr_machine_5_1_class_options(mc); |
4804 | compat_props_add(mc->compat_props, hw_compat_5_0, hw_compat_5_0_len); | |
a6030d7e | 4805 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
32a354dc | 4806 | mc->numa_mem_supported = true; |
a6030d7e | 4807 | smc->pre_5_1_assoc_refpoints = true; |
3eb74d20 CH |
4808 | } |
4809 | ||
541aaa1d | 4810 | DEFINE_SPAPR_MACHINE(5_0, "5.0", false); |
3eb74d20 | 4811 | |
9aec2e52 CH |
4812 | /* |
4813 | * pseries-4.2 | |
4814 | */ | |
4815 | static void spapr_machine_4_2_class_options(MachineClass *mc) | |
4816 | { | |
37965dfe DG |
4817 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
4818 | ||
3eb74d20 | 4819 | spapr_machine_5_0_class_options(mc); |
5f258577 | 4820 | compat_props_add(mc->compat_props, hw_compat_4_2, hw_compat_4_2_len); |
37965dfe | 4821 | smc->default_caps.caps[SPAPR_CAP_CCF_ASSIST] = SPAPR_CAP_OFF; |
8af7e1fe | 4822 | smc->default_caps.caps[SPAPR_CAP_FWNMI] = SPAPR_CAP_OFF; |
1052ab67 | 4823 | smc->rma_limit = 16 * GiB; |
ee3a71e3 | 4824 | mc->nvdimm_supported = false; |
9aec2e52 CH |
4825 | } |
4826 | ||
3eb74d20 | 4827 | DEFINE_SPAPR_MACHINE(4_2, "4.2", false); |
9aec2e52 | 4828 | |
9bf2650b CH |
4829 | /* |
4830 | * pseries-4.1 | |
4831 | */ | |
4832 | static void spapr_machine_4_1_class_options(MachineClass *mc) | |
4833 | { | |
6c3829a2 | 4834 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
d15d4ad6 DG |
4835 | static GlobalProperty compat[] = { |
4836 | /* Only allow 4kiB and 64kiB IOMMU pagesizes */ | |
4837 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "pgsz", "0x11000" }, | |
4838 | }; | |
4839 | ||
9aec2e52 | 4840 | spapr_machine_4_2_class_options(mc); |
6c3829a2 | 4841 | smc->linux_pci_probe = false; |
29cb4187 | 4842 | smc->smp_threads_vsmt = false; |
9aec2e52 | 4843 | compat_props_add(mc->compat_props, hw_compat_4_1, hw_compat_4_1_len); |
d15d4ad6 | 4844 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
9bf2650b CH |
4845 | } |
4846 | ||
9aec2e52 | 4847 | DEFINE_SPAPR_MACHINE(4_1, "4.1", false); |
9bf2650b | 4848 | |
84e060bf AW |
4849 | /* |
4850 | * pseries-4.0 | |
4851 | */ | |
f5598c92 | 4852 | static bool phb_placement_4_0(SpaprMachineState *spapr, uint32_t index, |
ec132efa AK |
4853 | uint64_t *buid, hwaddr *pio, |
4854 | hwaddr *mmio32, hwaddr *mmio64, | |
4855 | unsigned n_dma, uint32_t *liobns, | |
4856 | hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp) | |
4857 | { | |
f5598c92 GK |
4858 | if (!spapr_phb_placement(spapr, index, buid, pio, mmio32, mmio64, n_dma, |
4859 | liobns, nv2gpa, nv2atsd, errp)) { | |
4860 | return false; | |
4861 | } | |
4862 | ||
ec132efa AK |
4863 | *nv2gpa = 0; |
4864 | *nv2atsd = 0; | |
f5598c92 | 4865 | return true; |
ec132efa | 4866 | } |
eb3cba82 DG |
4867 | static void spapr_machine_4_0_class_options(MachineClass *mc) |
4868 | { | |
4869 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); | |
4870 | ||
4871 | spapr_machine_4_1_class_options(mc); | |
4872 | compat_props_add(mc->compat_props, hw_compat_4_0, hw_compat_4_0_len); | |
4873 | smc->phb_placement = phb_placement_4_0; | |
bd94bc06 | 4874 | smc->irq = &spapr_irq_xics; |
3725ef1a | 4875 | smc->pre_4_1_migration = true; |
eb3cba82 DG |
4876 | } |
4877 | ||
4878 | DEFINE_SPAPR_MACHINE(4_0, "4.0", false); | |
4879 | ||
4880 | /* | |
4881 | * pseries-3.1 | |
4882 | */ | |
d45360d9 CLG |
4883 | static void spapr_machine_3_1_class_options(MachineClass *mc) |
4884 | { | |
ce2918cb | 4885 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
fea35ca4 | 4886 | |
84e060bf | 4887 | spapr_machine_4_0_class_options(mc); |
abd93cc7 | 4888 | compat_props_add(mc->compat_props, hw_compat_3_1, hw_compat_3_1_len); |
27461d69 | 4889 | |
34a6b015 | 4890 | mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power8_v2.0"); |
fea35ca4 | 4891 | smc->update_dt_enabled = false; |
dae5e39a | 4892 | smc->dr_phb_enabled = false; |
0a794529 | 4893 | smc->broken_host_serial_model = true; |
2782ad4c SJS |
4894 | smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_BROKEN; |
4895 | smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_BROKEN; | |
4896 | smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_BROKEN; | |
edaa7995 | 4897 | smc->default_caps.caps[SPAPR_CAP_LARGE_DECREMENTER] = SPAPR_CAP_OFF; |
d45360d9 CLG |
4898 | } |
4899 | ||
84e060bf | 4900 | DEFINE_SPAPR_MACHINE(3_1, "3.1", false); |
d45360d9 | 4901 | |
8a4fd427 | 4902 | /* |
d8c0c7af | 4903 | * pseries-3.0 |
8a4fd427 | 4904 | */ |
d45360d9 | 4905 | |
d8c0c7af | 4906 | static void spapr_machine_3_0_class_options(MachineClass *mc) |
8a4fd427 | 4907 | { |
ce2918cb | 4908 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
82cffa2e | 4909 | |
d45360d9 | 4910 | spapr_machine_3_1_class_options(mc); |
ddb3235d | 4911 | compat_props_add(mc->compat_props, hw_compat_3_0, hw_compat_3_0_len); |
82cffa2e CLG |
4912 | |
4913 | smc->legacy_irq_allocation = true; | |
54255c1f | 4914 | smc->nr_xirqs = 0x400; |
ae837402 | 4915 | smc->irq = &spapr_irq_xics_legacy; |
8a4fd427 DG |
4916 | } |
4917 | ||
d45360d9 | 4918 | DEFINE_SPAPR_MACHINE(3_0, "3.0", false); |
8a4fd427 | 4919 | |
2b615412 DG |
4920 | /* |
4921 | * pseries-2.12 | |
4922 | */ | |
2b615412 DG |
4923 | static void spapr_machine_2_12_class_options(MachineClass *mc) |
4924 | { | |
ce2918cb | 4925 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
88cbe073 | 4926 | static GlobalProperty compat[] = { |
6c36bddf EH |
4927 | { TYPE_POWERPC_CPU, "pre-3.0-migration", "on" }, |
4928 | { TYPE_SPAPR_CPU_CORE, "pre-3.0-migration", "on" }, | |
88cbe073 | 4929 | }; |
2309832a | 4930 | |
d8c0c7af | 4931 | spapr_machine_3_0_class_options(mc); |
0d47310b | 4932 | compat_props_add(mc->compat_props, hw_compat_2_12, hw_compat_2_12_len); |
88cbe073 | 4933 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
2309832a | 4934 | |
e8937295 GK |
4935 | /* We depend on kvm_enabled() to choose a default value for the |
4936 | * hpt-max-page-size capability. Of course we can't do it here | |
4937 | * because this is too early and the HW accelerator isn't initialzed | |
4938 | * yet. Postpone this to machine init (see default_caps_with_cpu()). | |
4939 | */ | |
4940 | smc->default_caps.caps[SPAPR_CAP_HPT_MAXPAGESIZE] = 0; | |
2b615412 DG |
4941 | } |
4942 | ||
8a4fd427 | 4943 | DEFINE_SPAPR_MACHINE(2_12, "2.12", false); |
2b615412 | 4944 | |
813f3cf6 SJS |
4945 | static void spapr_machine_2_12_sxxm_class_options(MachineClass *mc) |
4946 | { | |
ce2918cb | 4947 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
813f3cf6 SJS |
4948 | |
4949 | spapr_machine_2_12_class_options(mc); | |
4950 | smc->default_caps.caps[SPAPR_CAP_CFPC] = SPAPR_CAP_WORKAROUND; | |
4951 | smc->default_caps.caps[SPAPR_CAP_SBBC] = SPAPR_CAP_WORKAROUND; | |
4952 | smc->default_caps.caps[SPAPR_CAP_IBS] = SPAPR_CAP_FIXED_CCD; | |
4953 | } | |
4954 | ||
4955 | DEFINE_SPAPR_MACHINE(2_12_sxxm, "2.12-sxxm", false); | |
4956 | ||
e2676b16 GK |
4957 | /* |
4958 | * pseries-2.11 | |
4959 | */ | |
2b615412 | 4960 | |
e2676b16 GK |
4961 | static void spapr_machine_2_11_class_options(MachineClass *mc) |
4962 | { | |
ce2918cb | 4963 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
ee76a09f | 4964 | |
2b615412 | 4965 | spapr_machine_2_12_class_options(mc); |
4e5fe368 | 4966 | smc->default_caps.caps[SPAPR_CAP_HTM] = SPAPR_CAP_ON; |
43df70a9 | 4967 | compat_props_add(mc->compat_props, hw_compat_2_11, hw_compat_2_11_len); |
e2676b16 GK |
4968 | } |
4969 | ||
2b615412 | 4970 | DEFINE_SPAPR_MACHINE(2_11, "2.11", false); |
e2676b16 | 4971 | |
3fa14fbe DG |
4972 | /* |
4973 | * pseries-2.10 | |
4974 | */ | |
e2676b16 | 4975 | |
3fa14fbe DG |
4976 | static void spapr_machine_2_10_class_options(MachineClass *mc) |
4977 | { | |
e2676b16 | 4978 | spapr_machine_2_11_class_options(mc); |
503224f4 | 4979 | compat_props_add(mc->compat_props, hw_compat_2_10, hw_compat_2_10_len); |
3fa14fbe DG |
4980 | } |
4981 | ||
e2676b16 | 4982 | DEFINE_SPAPR_MACHINE(2_10, "2.10", false); |
3fa14fbe | 4983 | |
fa325e6c DG |
4984 | /* |
4985 | * pseries-2.9 | |
4986 | */ | |
3fa14fbe | 4987 | |
fa325e6c DG |
4988 | static void spapr_machine_2_9_class_options(MachineClass *mc) |
4989 | { | |
ce2918cb | 4990 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
88cbe073 | 4991 | static GlobalProperty compat[] = { |
6c36bddf | 4992 | { TYPE_POWERPC_CPU, "pre-2.10-migration", "on" }, |
88cbe073 | 4993 | }; |
46f7afa3 | 4994 | |
3fa14fbe | 4995 | spapr_machine_2_10_class_options(mc); |
3e803152 | 4996 | compat_props_add(mc->compat_props, hw_compat_2_9, hw_compat_2_9_len); |
88cbe073 | 4997 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
46f7afa3 | 4998 | smc->pre_2_10_has_unused_icps = true; |
52b81ab5 | 4999 | smc->resize_hpt_default = SPAPR_RESIZE_HPT_DISABLED; |
fa325e6c DG |
5000 | } |
5001 | ||
3fa14fbe | 5002 | DEFINE_SPAPR_MACHINE(2_9, "2.9", false); |
fa325e6c | 5003 | |
db800b21 DG |
5004 | /* |
5005 | * pseries-2.8 | |
5006 | */ | |
fa325e6c | 5007 | |
db800b21 DG |
5008 | static void spapr_machine_2_8_class_options(MachineClass *mc) |
5009 | { | |
88cbe073 | 5010 | static GlobalProperty compat[] = { |
6c36bddf | 5011 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "pcie-extended-configuration-space", "off" }, |
88cbe073 MAL |
5012 | }; |
5013 | ||
fa325e6c | 5014 | spapr_machine_2_9_class_options(mc); |
edc24ccd | 5015 | compat_props_add(mc->compat_props, hw_compat_2_8, hw_compat_2_8_len); |
88cbe073 | 5016 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
55641213 | 5017 | mc->numa_mem_align_shift = 23; |
db800b21 DG |
5018 | } |
5019 | ||
fa325e6c | 5020 | DEFINE_SPAPR_MACHINE(2_8, "2.8", false); |
db800b21 | 5021 | |
1ea1eefc BR |
5022 | /* |
5023 | * pseries-2.7 | |
5024 | */ | |
357d1e3b | 5025 | |
f5598c92 | 5026 | static bool phb_placement_2_7(SpaprMachineState *spapr, uint32_t index, |
357d1e3b DG |
5027 | uint64_t *buid, hwaddr *pio, |
5028 | hwaddr *mmio32, hwaddr *mmio64, | |
ec132efa AK |
5029 | unsigned n_dma, uint32_t *liobns, |
5030 | hwaddr *nv2gpa, hwaddr *nv2atsd, Error **errp) | |
357d1e3b DG |
5031 | { |
5032 | /* Legacy PHB placement for pseries-2.7 and earlier machine types */ | |
5033 | const uint64_t base_buid = 0x800000020000000ULL; | |
5034 | const hwaddr phb_spacing = 0x1000000000ULL; /* 64 GiB */ | |
5035 | const hwaddr mmio_offset = 0xa0000000; /* 2 GiB + 512 MiB */ | |
5036 | const hwaddr pio_offset = 0x80000000; /* 2 GiB */ | |
5037 | const uint32_t max_index = 255; | |
5038 | const hwaddr phb0_alignment = 0x10000000000ULL; /* 1 TiB */ | |
5039 | ||
5040 | uint64_t ram_top = MACHINE(spapr)->ram_size; | |
5041 | hwaddr phb0_base, phb_base; | |
5042 | int i; | |
5043 | ||
0c9269a5 | 5044 | /* Do we have device memory? */ |
357d1e3b DG |
5045 | if (MACHINE(spapr)->maxram_size > ram_top) { |
5046 | /* Can't just use maxram_size, because there may be an | |
0c9269a5 DH |
5047 | * alignment gap between normal and device memory regions |
5048 | */ | |
b0c14ec4 DH |
5049 | ram_top = MACHINE(spapr)->device_memory->base + |
5050 | memory_region_size(&MACHINE(spapr)->device_memory->mr); | |
357d1e3b DG |
5051 | } |
5052 | ||
5053 | phb0_base = QEMU_ALIGN_UP(ram_top, phb0_alignment); | |
5054 | ||
5055 | if (index > max_index) { | |
5056 | error_setg(errp, "\"index\" for PAPR PHB is too large (max %u)", | |
5057 | max_index); | |
f5598c92 | 5058 | return false; |
357d1e3b DG |
5059 | } |
5060 | ||
5061 | *buid = base_buid + index; | |
5062 | for (i = 0; i < n_dma; ++i) { | |
5063 | liobns[i] = SPAPR_PCI_LIOBN(index, i); | |
5064 | } | |
5065 | ||
5066 | phb_base = phb0_base + index * phb_spacing; | |
5067 | *pio = phb_base + pio_offset; | |
5068 | *mmio32 = phb_base + mmio_offset; | |
5069 | /* | |
5070 | * We don't set the 64-bit MMIO window, relying on the PHB's | |
5071 | * fallback behaviour of automatically splitting a large "32-bit" | |
5072 | * window into contiguous 32-bit and 64-bit windows | |
5073 | */ | |
ec132efa AK |
5074 | |
5075 | *nv2gpa = 0; | |
5076 | *nv2atsd = 0; | |
f5598c92 | 5077 | return true; |
357d1e3b | 5078 | } |
db800b21 | 5079 | |
1ea1eefc BR |
5080 | static void spapr_machine_2_7_class_options(MachineClass *mc) |
5081 | { | |
ce2918cb | 5082 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
88cbe073 | 5083 | static GlobalProperty compat[] = { |
6c36bddf EH |
5084 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0xf80000000", }, |
5085 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem64_win_size", "0", }, | |
5086 | { TYPE_POWERPC_CPU, "pre-2.8-migration", "on", }, | |
5087 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "pre-2.8-migration", "on", }, | |
88cbe073 | 5088 | }; |
3daa4a9f | 5089 | |
db800b21 | 5090 | spapr_machine_2_8_class_options(mc); |
2e9c10eb | 5091 | mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("power7_v2.3"); |
a140c199 | 5092 | mc->default_machine_opts = "modern-hotplug-events=off"; |
5a995064 | 5093 | compat_props_add(mc->compat_props, hw_compat_2_7, hw_compat_2_7_len); |
88cbe073 | 5094 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
357d1e3b | 5095 | smc->phb_placement = phb_placement_2_7; |
1ea1eefc BR |
5096 | } |
5097 | ||
db800b21 | 5098 | DEFINE_SPAPR_MACHINE(2_7, "2.7", false); |
1ea1eefc | 5099 | |
4b23699c DG |
5100 | /* |
5101 | * pseries-2.6 | |
5102 | */ | |
1ea1eefc | 5103 | |
4b23699c DG |
5104 | static void spapr_machine_2_6_class_options(MachineClass *mc) |
5105 | { | |
88cbe073 | 5106 | static GlobalProperty compat[] = { |
6c36bddf | 5107 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "ddw", "off" }, |
88cbe073 MAL |
5108 | }; |
5109 | ||
1ea1eefc | 5110 | spapr_machine_2_7_class_options(mc); |
c5514d0e | 5111 | mc->has_hotpluggable_cpus = false; |
ff8f261f | 5112 | compat_props_add(mc->compat_props, hw_compat_2_6, hw_compat_2_6_len); |
88cbe073 | 5113 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
4b23699c DG |
5114 | } |
5115 | ||
1ea1eefc | 5116 | DEFINE_SPAPR_MACHINE(2_6, "2.6", false); |
4b23699c | 5117 | |
1c5f29bb DG |
5118 | /* |
5119 | * pseries-2.5 | |
5120 | */ | |
4b23699c | 5121 | |
5013c547 DG |
5122 | static void spapr_machine_2_5_class_options(MachineClass *mc) |
5123 | { | |
ce2918cb | 5124 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
88cbe073 | 5125 | static GlobalProperty compat[] = { |
6c36bddf | 5126 | { "spapr-vlan", "use-rx-buffer-pools", "off" }, |
88cbe073 | 5127 | }; |
57040d45 | 5128 | |
4b23699c | 5129 | spapr_machine_2_6_class_options(mc); |
57040d45 | 5130 | smc->use_ohci_by_default = true; |
fe759610 | 5131 | compat_props_add(mc->compat_props, hw_compat_2_5, hw_compat_2_5_len); |
88cbe073 | 5132 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
1c5f29bb DG |
5133 | } |
5134 | ||
4b23699c | 5135 | DEFINE_SPAPR_MACHINE(2_5, "2.5", false); |
1c5f29bb DG |
5136 | |
5137 | /* | |
5138 | * pseries-2.4 | |
5139 | */ | |
80fd50f9 | 5140 | |
5013c547 DG |
5141 | static void spapr_machine_2_4_class_options(MachineClass *mc) |
5142 | { | |
ce2918cb | 5143 | SpaprMachineClass *smc = SPAPR_MACHINE_CLASS(mc); |
fc9f38c3 DG |
5144 | |
5145 | spapr_machine_2_5_class_options(mc); | |
fc9f38c3 | 5146 | smc->dr_lmb_enabled = false; |
2f99b9c2 | 5147 | compat_props_add(mc->compat_props, hw_compat_2_4, hw_compat_2_4_len); |
1c5f29bb DG |
5148 | } |
5149 | ||
fccbc785 | 5150 | DEFINE_SPAPR_MACHINE(2_4, "2.4", false); |
1c5f29bb DG |
5151 | |
5152 | /* | |
5153 | * pseries-2.3 | |
5154 | */ | |
38ff32c6 | 5155 | |
5013c547 | 5156 | static void spapr_machine_2_3_class_options(MachineClass *mc) |
6026db45 | 5157 | { |
88cbe073 | 5158 | static GlobalProperty compat[] = { |
6c36bddf | 5159 | { "spapr-pci-host-bridge", "dynamic-reconfiguration", "off" }, |
88cbe073 | 5160 | }; |
fc9f38c3 | 5161 | spapr_machine_2_4_class_options(mc); |
8995dd90 | 5162 | compat_props_add(mc->compat_props, hw_compat_2_3, hw_compat_2_3_len); |
88cbe073 | 5163 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
6026db45 | 5164 | } |
fccbc785 | 5165 | DEFINE_SPAPR_MACHINE(2_3, "2.3", false); |
6026db45 | 5166 | |
1c5f29bb DG |
5167 | /* |
5168 | * pseries-2.2 | |
5169 | */ | |
1c5f29bb | 5170 | |
5013c547 | 5171 | static void spapr_machine_2_2_class_options(MachineClass *mc) |
4aee7362 | 5172 | { |
88cbe073 | 5173 | static GlobalProperty compat[] = { |
6c36bddf | 5174 | { TYPE_SPAPR_PCI_HOST_BRIDGE, "mem_win_size", "0x20000000" }, |
88cbe073 MAL |
5175 | }; |
5176 | ||
fc9f38c3 | 5177 | spapr_machine_2_3_class_options(mc); |
1c30044e | 5178 | compat_props_add(mc->compat_props, hw_compat_2_2, hw_compat_2_2_len); |
88cbe073 | 5179 | compat_props_add(mc->compat_props, compat, G_N_ELEMENTS(compat)); |
f6d0656b | 5180 | mc->default_machine_opts = "modern-hotplug-events=off,suppress-vmdesc=on"; |
4aee7362 | 5181 | } |
fccbc785 | 5182 | DEFINE_SPAPR_MACHINE(2_2, "2.2", false); |
4aee7362 | 5183 | |
1c5f29bb DG |
5184 | /* |
5185 | * pseries-2.1 | |
5186 | */ | |
3dab0244 | 5187 | |
5013c547 | 5188 | static void spapr_machine_2_1_class_options(MachineClass *mc) |
d25228e7 | 5189 | { |
fc9f38c3 | 5190 | spapr_machine_2_2_class_options(mc); |
c4fc5695 | 5191 | compat_props_add(mc->compat_props, hw_compat_2_1, hw_compat_2_1_len); |
d25228e7 | 5192 | } |
fccbc785 | 5193 | DEFINE_SPAPR_MACHINE(2_1, "2.1", false); |
fb0fc8f6 | 5194 | |
29ee3247 | 5195 | static void spapr_machine_register_types(void) |
9fdf0c29 | 5196 | { |
29ee3247 | 5197 | type_register_static(&spapr_machine_info); |
9fdf0c29 DG |
5198 | } |
5199 | ||
29ee3247 | 5200 | type_init(spapr_machine_register_types) |