]> git.proxmox.com Git - mirror_qemu.git/blame - hw/r2d.c
eepro100: fix mapping of flash memory
[mirror_qemu.git] / hw / r2d.c
CommitLineData
0d78f544
TS
1/*
2 * Renesas SH7751R R2D-PLUS emulation
3 *
4 * Copyright (c) 2007 Magnus Damm
b319feb7 5 * Copyright (c) 2008 Paul Mundt
0d78f544
TS
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25
87ecb68b
PB
26#include "hw.h"
27#include "sh.h"
ffd39257 28#include "devices.h"
87ecb68b
PB
29#include "sysemu.h"
30#include "boards.h"
c2f01775 31#include "pci.h"
18e08a55 32#include "sh_pci.h"
c2f01775
AZ
33#include "net.h"
34#include "sh7750_regs.h"
3d2bf4a1 35#include "ide.h"
ca20cf32 36#include "loader.h"
9caa3ec1 37#include "usb.h"
0d78f544
TS
38
39#define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */
40#define SDRAM_SIZE 0x04000000
41
ffd39257
BS
42#define SM501_VRAM_SIZE 0x800000
43
e8afa065
AJ
44/* CONFIG_BOOT_LINK_OFFSET of Linux kernel */
45#define LINUX_LOAD_OFFSET 0x800000
46
d47ede60 47#define PA_IRLMSK 0x00
b319feb7
AJ
48#define PA_POWOFF 0x30
49#define PA_VERREG 0x32
50#define PA_OUTPORT 0x36
51
52typedef struct {
b319feb7 53 uint16_t bcr;
d47ede60 54 uint16_t irlmsk;
b319feb7
AJ
55 uint16_t irlmon;
56 uint16_t cfctl;
57 uint16_t cfpow;
58 uint16_t dispctl;
59 uint16_t sdmpow;
60 uint16_t rtcce;
61 uint16_t pcicd;
62 uint16_t voyagerrts;
63 uint16_t cfrst;
64 uint16_t admrts;
65 uint16_t extrst;
66 uint16_t cfcdintclr;
67 uint16_t keyctlclr;
68 uint16_t pad0;
69 uint16_t pad1;
b319feb7
AJ
70 uint16_t verreg;
71 uint16_t inport;
72 uint16_t outport;
73 uint16_t bverreg;
d47ede60
AZ
74
75/* output pin */
76 qemu_irq irl;
c227f099 77} r2d_fpga_t;
b319feb7 78
d47ede60
AZ
79enum r2d_fpga_irq {
80 PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T,
81 SDCARD, PCI_INTA, PCI_INTB, EXT, TP,
82 NR_IRQS
83};
84
85static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = {
86 [CF_IDE] = { 1, 1<<9 },
87 [CF_CD] = { 2, 1<<8 },
88 [PCI_INTA] = { 9, 1<<14 },
89 [PCI_INTB] = { 10, 1<<13 },
90 [PCI_INTC] = { 3, 1<<12 },
91 [PCI_INTD] = { 0, 1<<11 },
92 [SM501] = { 4, 1<<10 },
93 [KEY] = { 5, 1<<6 },
94 [RTC_A] = { 6, 1<<5 },
95 [RTC_T] = { 7, 1<<4 },
96 [SDCARD] = { 8, 1<<7 },
97 [EXT] = { 11, 1<<0 },
98 [TP] = { 12, 1<<15 },
99};
100
c227f099 101static void update_irl(r2d_fpga_t *fpga)
d47ede60
AZ
102{
103 int i, irl = 15;
104 for (i = 0; i < NR_IRQS; i++)
105 if (fpga->irlmon & fpga->irlmsk & irqtab[i].msk)
106 if (irqtab[i].irl < irl)
107 irl = irqtab[i].irl;
108 qemu_set_irq(fpga->irl, irl ^ 15);
109}
110
111static void r2d_fpga_irq_set(void *opaque, int n, int level)
112{
c227f099 113 r2d_fpga_t *fpga = opaque;
d47ede60
AZ
114 if (level)
115 fpga->irlmon |= irqtab[n].msk;
116 else
117 fpga->irlmon &= ~irqtab[n].msk;
118 update_irl(fpga);
119}
120
c227f099 121static uint32_t r2d_fpga_read(void *opaque, target_phys_addr_t addr)
b319feb7 122{
c227f099 123 r2d_fpga_t *s = opaque;
b319feb7 124
b319feb7 125 switch (addr) {
d47ede60
AZ
126 case PA_IRLMSK:
127 return s->irlmsk;
b319feb7
AJ
128 case PA_OUTPORT:
129 return s->outport;
130 case PA_POWOFF:
37cc0b44 131 return 0x00;
b319feb7
AJ
132 case PA_VERREG:
133 return 0x10;
134 }
135
136 return 0;
137}
138
139static void
c227f099 140r2d_fpga_write(void *opaque, target_phys_addr_t addr, uint32_t value)
b319feb7 141{
c227f099 142 r2d_fpga_t *s = opaque;
b319feb7 143
b319feb7 144 switch (addr) {
d47ede60
AZ
145 case PA_IRLMSK:
146 s->irlmsk = value;
147 update_irl(s);
148 break;
b319feb7
AJ
149 case PA_OUTPORT:
150 s->outport = value;
151 break;
152 case PA_POWOFF:
37cc0b44
AJ
153 if (value & 1) {
154 qemu_system_shutdown_request();
155 }
156 break;
b319feb7
AJ
157 case PA_VERREG:
158 /* Discard writes */
159 break;
160 }
161}
162
d60efc6b 163static CPUReadMemoryFunc * const r2d_fpga_readfn[] = {
b319feb7
AJ
164 r2d_fpga_read,
165 r2d_fpga_read,
b2463a64 166 NULL,
b319feb7
AJ
167};
168
d60efc6b 169static CPUWriteMemoryFunc * const r2d_fpga_writefn[] = {
b319feb7
AJ
170 r2d_fpga_write,
171 r2d_fpga_write,
b2463a64 172 NULL,
b319feb7
AJ
173};
174
c227f099 175static qemu_irq *r2d_fpga_init(target_phys_addr_t base, qemu_irq irl)
b319feb7
AJ
176{
177 int iomemtype;
c227f099 178 r2d_fpga_t *s;
b319feb7 179
c227f099 180 s = qemu_mallocz(sizeof(r2d_fpga_t));
d47ede60
AZ
181
182 s->irl = irl;
b319feb7 183
1eed09cb 184 iomemtype = cpu_register_io_memory(r2d_fpga_readfn,
b319feb7
AJ
185 r2d_fpga_writefn, s);
186 cpu_register_physical_memory(base, 0x40, iomemtype);
d47ede60 187 return qemu_allocate_irqs(r2d_fpga_irq_set, s, NR_IRQS);
b319feb7
AJ
188}
189
5d4e84c8 190static void r2d_pci_set_irq(void *opaque, int n, int l)
c2f01775 191{
5d4e84c8
JQ
192 qemu_irq *p = opaque;
193
c2f01775
AZ
194 qemu_set_irq(p[n], l);
195}
196
197static int r2d_pci_map_irq(PCIDevice *d, int irq_num)
198{
199 const int intx[] = { PCI_INTA, PCI_INTB, PCI_INTC, PCI_INTD };
200 return intx[d->devfn >> 3];
201}
202
c227f099 203static void r2d_init(ram_addr_t ram_size,
3023f332 204 const char *boot_device,
0d78f544
TS
205 const char *kernel_filename, const char *kernel_cmdline,
206 const char *initrd_filename, const char *cpu_model)
207{
0d78f544
TS
208 CPUState *env;
209 struct SH7750State *s;
c227f099 210 ram_addr_t sdram_addr;
d47ede60 211 qemu_irq *irq;
c2f01775 212 PCIBus *pci;
751c6a17 213 DriveInfo *dinfo;
c2f01775 214 int i;
0d78f544 215
aaed909a 216 if (!cpu_model)
0fd3ca30 217 cpu_model = "SH7751R";
aaed909a
FB
218
219 env = cpu_init(cpu_model);
220 if (!env) {
221 fprintf(stderr, "Unable to find CPU definition\n");
222 exit(1);
223 }
0d78f544
TS
224
225 /* Allocate memory space */
ffd39257
BS
226 sdram_addr = qemu_ram_alloc(SDRAM_SIZE);
227 cpu_register_physical_memory(SDRAM_BASE, SDRAM_SIZE, sdram_addr);
0d78f544
TS
228 /* Register peripherals */
229 s = sh7750_init(env);
d47ede60 230 irq = r2d_fpga_init(0x04000000, sh7750_irl(s));
c2f01775 231 pci = sh_pci_register_bus(r2d_pci_set_irq, r2d_pci_map_irq, irq, 0, 4);
d47ede60 232
ac611340 233 sm501_init(0x10000000, SM501_VRAM_SIZE, irq[SM501], serial_hds[2]);
a4a771c0
AZ
234
235 /* onboard CF (True IDE mode, Master only). */
751c6a17 236 if ((dinfo = drive_get(IF_IDE, 0, 0)) != NULL)
ab2da564 237 mmio_ide_init(0x14001000, 0x1400080c, irq[CF_IDE], 1,
f455e98c 238 dinfo, NULL);
a4a771c0 239
c2f01775 240 /* NIC: rtl8139 on-board, and 2 slots. */
ab2da564 241 for (i = 0; i < nb_nics; i++)
07caea31 242 pci_nic_init_nofail(&nd_table[i], "rtl8139", i==0 ? "2" : NULL);
c2f01775 243
9caa3ec1
AJ
244 /* USB keyboard */
245 usbdevice_create("keyboard");
246
0d78f544 247 /* Todo: register on board registers */
e8afa065 248 if (kernel_filename) {
0d78f544 249 int kernel_size;
c2f01775 250 /* initialization which should be done by firmware */
0ec3ff52
AJ
251 stl_phys(SH7750_BCR1, 1<<3); /* cs3 SDRAM */
252 stw_phys(SH7750_BCR2, 3<<(3*2)); /* cs3 32bit */
0d78f544 253
e8afa065
AJ
254 if (kernel_cmdline) {
255 kernel_size = load_image_targphys(kernel_filename,
256 SDRAM_BASE + LINUX_LOAD_OFFSET,
257 SDRAM_SIZE - LINUX_LOAD_OFFSET);
258 env->pc = (SDRAM_BASE + LINUX_LOAD_OFFSET) | 0xa0000000;
3c178e72 259 pstrcpy_targphys("cmdline", SDRAM_BASE + 0x10100, 256, kernel_cmdline);
e8afa065 260 } else {
f3e3aa8c 261 kernel_size = load_image_targphys(kernel_filename, SDRAM_BASE, SDRAM_SIZE);
e8afa065
AJ
262 env->pc = SDRAM_BASE | 0xa0000000; /* Start from P2 area */
263 }
0d78f544
TS
264
265 if (kernel_size < 0) {
266 fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
267 exit(1);
268 }
0d78f544
TS
269 }
270}
271
f80f9ec9 272static QEMUMachine r2d_machine = {
4b32e168
AL
273 .name = "r2d",
274 .desc = "r2d-plus board",
275 .init = r2d_init,
0d78f544 276};
f80f9ec9
AL
277
278static void r2d_machine_init(void)
279{
280 qemu_register_machine(&r2d_machine);
281}
282
283machine_init(r2d_machine_init);