]> git.proxmox.com Git - mirror_qemu.git/blame - hw/versatile_pci.c
vmstate: Add VMSTATE_STRUCT_VARRAY_UINT8
[mirror_qemu.git] / hw / versatile_pci.c
CommitLineData
5fafdf24 1/*
502a5395
PB
2 * ARM Versatile/PB PCI host controller
3 *
0027b06d 4 * Copyright (c) 2006-2009 CodeSourcery.
502a5395
PB
5 * Written by Paul Brook
6 *
7 * This code is licenced under the LGPL.
8 */
9
0027b06d 10#include "sysbus.h"
87ecb68b 11#include "pci.h"
b6243d99 12#include "pci_host.h"
0027b06d
PB
13
14typedef struct {
15 SysBusDevice busdev;
16 qemu_irq irq[4];
17 int realview;
18 int mem_config;
19} PCIVPBState;
502a5395 20
c227f099 21static inline uint32_t vpb_pci_config_addr(target_phys_addr_t addr)
502a5395 22{
80b3ada7 23 return addr & 0xffffff;
502a5395
PB
24}
25
c227f099 26static void pci_vpb_config_writeb (void *opaque, target_phys_addr_t addr,
502a5395
PB
27 uint32_t val)
28{
29 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 1);
30}
31
c227f099 32static void pci_vpb_config_writew (void *opaque, target_phys_addr_t addr,
502a5395
PB
33 uint32_t val)
34{
35#ifdef TARGET_WORDS_BIGENDIAN
36 val = bswap16(val);
37#endif
38 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 2);
39}
40
c227f099 41static void pci_vpb_config_writel (void *opaque, target_phys_addr_t addr,
502a5395
PB
42 uint32_t val)
43{
44#ifdef TARGET_WORDS_BIGENDIAN
45 val = bswap32(val);
46#endif
47 pci_data_write(opaque, vpb_pci_config_addr (addr), val, 4);
48}
49
c227f099 50static uint32_t pci_vpb_config_readb (void *opaque, target_phys_addr_t addr)
502a5395
PB
51{
52 uint32_t val;
53 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 1);
54 return val;
55}
56
c227f099 57static uint32_t pci_vpb_config_readw (void *opaque, target_phys_addr_t addr)
502a5395
PB
58{
59 uint32_t val;
60 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 2);
61#ifdef TARGET_WORDS_BIGENDIAN
62 val = bswap16(val);
63#endif
64 return val;
65}
66
c227f099 67static uint32_t pci_vpb_config_readl (void *opaque, target_phys_addr_t addr)
502a5395
PB
68{
69 uint32_t val;
70 val = pci_data_read(opaque, vpb_pci_config_addr (addr), 4);
71#ifdef TARGET_WORDS_BIGENDIAN
72 val = bswap32(val);
73#endif
74 return val;
75}
76
d60efc6b 77static CPUWriteMemoryFunc * const pci_vpb_config_write[] = {
502a5395
PB
78 &pci_vpb_config_writeb,
79 &pci_vpb_config_writew,
80 &pci_vpb_config_writel,
81};
82
d60efc6b 83static CPUReadMemoryFunc * const pci_vpb_config_read[] = {
502a5395
PB
84 &pci_vpb_config_readb,
85 &pci_vpb_config_readw,
86 &pci_vpb_config_readl,
87};
88
d2b59317
PB
89static int pci_vpb_map_irq(PCIDevice *d, int irq_num)
90{
91 return irq_num;
92}
93
5d4e84c8 94static void pci_vpb_set_irq(void *opaque, int irq_num, int level)
502a5395 95{
5d4e84c8
JQ
96 qemu_irq *pic = opaque;
97
97aff481 98 qemu_set_irq(pic[irq_num], level);
502a5395
PB
99}
100
c227f099 101static void pci_vpb_map(SysBusDevice *dev, target_phys_addr_t base)
502a5395 102{
0027b06d
PB
103 PCIVPBState *s = (PCIVPBState *)dev;
104 /* Selfconfig area. */
105 cpu_register_physical_memory(base + 0x01000000, 0x1000000, s->mem_config);
106 /* Normal config area. */
107 cpu_register_physical_memory(base + 0x02000000, 0x1000000, s->mem_config);
108
109 if (s->realview) {
110 /* IO memory area. */
84108e12
BS
111#ifdef TARGET_WORDS_BIGENDIAN
112 isa_mmio_init(base + 0x03000000, 0x00100000, 1);
113#else
114 isa_mmio_init(base + 0x03000000, 0x00100000, 0);
115#endif
0027b06d
PB
116 }
117}
118
81a322d4 119static int pci_vpb_init(SysBusDevice *dev)
0027b06d
PB
120{
121 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
122 PCIBus *bus;
97aff481 123 int i;
e69954b9 124
97aff481 125 for (i = 0; i < 4; i++) {
0027b06d 126 sysbus_init_irq(dev, &s->irq[i]);
e69954b9 127 }
02e2da45
PB
128 bus = pci_register_bus(&dev->qdev, "pci",
129 pci_vpb_set_irq, pci_vpb_map_irq, s->irq,
0027b06d 130 11 << 3, 4);
0027b06d 131
502a5395
PB
132 /* ??? Register memory space. */
133
1eed09cb 134 s->mem_config = cpu_register_io_memory(pci_vpb_config_read,
0027b06d
PB
135 pci_vpb_config_write, bus);
136 sysbus_init_mmio_cb(dev, 0x04000000, pci_vpb_map);
e69954b9 137
0027b06d 138 pci_create_simple(bus, -1, "versatile_pci_host");
81a322d4 139 return 0;
0027b06d 140}
e69954b9 141
81a322d4 142static int pci_realview_init(SysBusDevice *dev)
0027b06d
PB
143{
144 PCIVPBState *s = FROM_SYSBUS(PCIVPBState, dev);
145 s->realview = 1;
81a322d4 146 return pci_vpb_init(dev);
0027b06d 147}
502a5395 148
81a322d4 149static int versatile_pci_host_init(PCIDevice *d)
0027b06d 150{
deb54399 151 pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_XILINX);
e69954b9 152 /* Both boards have the same device ID. Oh well. */
a770dc7e 153 pci_config_set_device_id(d->config, PCI_DEVICE_ID_XILINX_XC2VP30);
a408b1de
MT
154 pci_set_word(d->config + PCI_STATUS,
155 PCI_STATUS_66MHZ | PCI_STATUS_DEVSEL_MEDIUM);
173a543b 156 pci_config_set_class(d->config, PCI_CLASS_PROCESSOR_CO);
01764fe0 157 pci_set_byte(d->config + PCI_LATENCY_TIMER, 0x10);
81a322d4 158 return 0;
0027b06d 159}
502a5395 160
0aab0d3a
GH
161static PCIDeviceInfo versatile_pci_host_info = {
162 .qdev.name = "versatile_pci_host",
163 .qdev.size = sizeof(PCIDevice),
164 .init = versatile_pci_host_init,
165};
166
0027b06d
PB
167static void versatile_pci_register_devices(void)
168{
169 sysbus_register_dev("versatile_pci", sizeof(PCIVPBState), pci_vpb_init);
170 sysbus_register_dev("realview_pci", sizeof(PCIVPBState),
171 pci_realview_init);
0aab0d3a 172 pci_qdev_register(&versatile_pci_host_info);
502a5395 173}
0027b06d
PB
174
175device_init(versatile_pci_register_devices)