]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - include/linux/clk-provider.h
clk: divider: add CLK_DIVIDER_HIWORD_MASK flag
[mirror_ubuntu-zesty-kernel.git] / include / linux / clk-provider.h
CommitLineData
b2476490
MT
1/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
14#include <linux/clk.h>
15
16#ifdef CONFIG_COMMON_CLK
17
b2476490
MT
18/*
19 * flags used across common struct clk. these flags should only affect the
20 * top-level framework. custom flags for dealing with hardware specifics
21 * belong in struct clk_foo
22 */
23#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
24#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
25#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
26#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
27#define CLK_IS_ROOT BIT(4) /* root clk, has no parent */
f7d8caad 28#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
a093bde2 29#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
b2476490 30
0197b3ea
SK
31struct clk_hw;
32
b2476490
MT
33/**
34 * struct clk_ops - Callback operations for hardware clocks; these are to
35 * be provided by the clock implementation, and will be called by drivers
36 * through the clk_* api.
37 *
38 * @prepare: Prepare the clock for enabling. This must not return until
39 * the clock is fully prepared, and it's safe to call clk_enable.
40 * This callback is intended to allow clock implementations to
41 * do any initialisation that may sleep. Called with
42 * prepare_lock held.
43 *
44 * @unprepare: Release the clock from its prepared state. This will typically
45 * undo any work done in the @prepare callback. Called with
46 * prepare_lock held.
47 *
3d6ee287
UH
48 * @is_prepared: Queries the hardware to determine if the clock is prepared.
49 * This function is allowed to sleep. Optional, if this op is not
50 * set then the prepare count will be used.
51 *
3cc8247f
UH
52 * @unprepare_unused: Unprepare the clock atomically. Only called from
53 * clk_disable_unused for prepare clocks with special needs.
54 * Called with prepare mutex held. This function may sleep.
55 *
b2476490
MT
56 * @enable: Enable the clock atomically. This must not return until the
57 * clock is generating a valid clock signal, usable by consumer
58 * devices. Called with enable_lock held. This function must not
59 * sleep.
60 *
61 * @disable: Disable the clock atomically. Called with enable_lock held.
62 * This function must not sleep.
63 *
119c7127
SB
64 * @is_enabled: Queries the hardware to determine if the clock is enabled.
65 * This function must not sleep. Optional, if this op is not
66 * set then the enable count will be used.
67 *
7c045a55
MT
68 * @disable_unused: Disable the clock atomically. Only called from
69 * clk_disable_unused for gate clocks with special needs.
70 * Called with enable_lock held. This function must not
71 * sleep.
72 *
7ce3e8cc 73 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
b2476490 74 * parent rate is an input parameter. It is up to the caller to
7ce3e8cc 75 * ensure that the prepare_mutex is held across this call.
b2476490
MT
76 * Returns the calculated rate. Optional, but recommended - if
77 * this op is not set then clock rate will be initialized to 0.
78 *
79 * @round_rate: Given a target rate as input, returns the closest rate actually
80 * supported by the clock.
81 *
82 * @get_parent: Queries the hardware to determine the parent of a clock. The
83 * return value is a u8 which specifies the index corresponding to
84 * the parent clock. This index can be applied to either the
85 * .parent_names or .parents arrays. In short, this function
86 * translates the parent value read from hardware into an array
87 * index. Currently only called when the clock is initialized by
88 * __clk_init. This callback is mandatory for clocks with
89 * multiple parents. It is optional (and unnecessary) for clocks
90 * with 0 or 1 parents.
91 *
92 * @set_parent: Change the input source of this clock; for clocks with multiple
93 * possible parents specify a new parent by passing in the index
94 * as a u8 corresponding to the parent in either the .parent_names
95 * or .parents arrays. This function in affect translates an
96 * array index into the value programmed into the hardware.
97 * Returns 0 on success, -EERROR otherwise.
98 *
1c0035d7
SG
99 * @set_rate: Change the rate of this clock. The requested rate is specified
100 * by the second argument, which should typically be the return
101 * of .round_rate call. The third argument gives the parent rate
102 * which is likely helpful for most .set_rate implementation.
103 * Returns 0 on success, -EERROR otherwise.
b2476490
MT
104 *
105 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
106 * implementations to split any work between atomic (enable) and sleepable
107 * (prepare) contexts. If enabling a clock requires code that might sleep,
108 * this must be done in clk_prepare. Clock enable code that will never be
7ce3e8cc 109 * called in a sleepable context may be implemented in clk_enable.
b2476490
MT
110 *
111 * Typically, drivers will call clk_prepare when a clock may be needed later
112 * (eg. when a device is opened), and clk_enable when the clock is actually
113 * required (eg. from an interrupt). Note that clk_prepare MUST have been
114 * called before clk_enable.
115 */
116struct clk_ops {
117 int (*prepare)(struct clk_hw *hw);
118 void (*unprepare)(struct clk_hw *hw);
3d6ee287 119 int (*is_prepared)(struct clk_hw *hw);
3cc8247f 120 void (*unprepare_unused)(struct clk_hw *hw);
b2476490
MT
121 int (*enable)(struct clk_hw *hw);
122 void (*disable)(struct clk_hw *hw);
123 int (*is_enabled)(struct clk_hw *hw);
7c045a55 124 void (*disable_unused)(struct clk_hw *hw);
b2476490
MT
125 unsigned long (*recalc_rate)(struct clk_hw *hw,
126 unsigned long parent_rate);
127 long (*round_rate)(struct clk_hw *hw, unsigned long,
128 unsigned long *);
129 int (*set_parent)(struct clk_hw *hw, u8 index);
130 u8 (*get_parent)(struct clk_hw *hw);
1c0035d7
SG
131 int (*set_rate)(struct clk_hw *hw, unsigned long,
132 unsigned long);
b2476490
MT
133 void (*init)(struct clk_hw *hw);
134};
135
0197b3ea
SK
136/**
137 * struct clk_init_data - holds init data that's common to all clocks and is
138 * shared between the clock provider and the common clock framework.
139 *
140 * @name: clock name
141 * @ops: operations this clock supports
142 * @parent_names: array of string names for all possible parents
143 * @num_parents: number of possible parents
144 * @flags: framework-level hints and quirks
145 */
146struct clk_init_data {
147 const char *name;
148 const struct clk_ops *ops;
149 const char **parent_names;
150 u8 num_parents;
151 unsigned long flags;
152};
153
154/**
155 * struct clk_hw - handle for traversing from a struct clk to its corresponding
156 * hardware-specific structure. struct clk_hw should be declared within struct
157 * clk_foo and then referenced by the struct clk instance that uses struct
158 * clk_foo's clk_ops
159 *
160 * @clk: pointer to the struct clk instance that points back to this struct
161 * clk_hw instance
162 *
163 * @init: pointer to struct clk_init_data that contains the init data shared
164 * with the common clock framework.
165 */
166struct clk_hw {
167 struct clk *clk;
dc4cd941 168 const struct clk_init_data *init;
0197b3ea
SK
169};
170
9d9f78ed
MT
171/*
172 * DOC: Basic clock implementations common to many platforms
173 *
174 * Each basic clock hardware type is comprised of a structure describing the
175 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
176 * unique flags for that hardware type, a registration function and an
177 * alternative macro for static initialization
178 */
179
180/**
181 * struct clk_fixed_rate - fixed-rate clock
182 * @hw: handle between common and hardware-specific interfaces
183 * @fixed_rate: constant frequency of clock
184 */
185struct clk_fixed_rate {
186 struct clk_hw hw;
187 unsigned long fixed_rate;
188 u8 flags;
189};
190
bffad66e 191extern const struct clk_ops clk_fixed_rate_ops;
9d9f78ed
MT
192struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
193 const char *parent_name, unsigned long flags,
194 unsigned long fixed_rate);
195
015ba402
GL
196void of_fixed_clk_setup(struct device_node *np);
197
9d9f78ed
MT
198/**
199 * struct clk_gate - gating clock
200 *
201 * @hw: handle between common and hardware-specific interfaces
202 * @reg: register controlling gate
203 * @bit_idx: single bit controlling gate
204 * @flags: hardware-specific flags
205 * @lock: register lock
206 *
207 * Clock which can gate its output. Implements .enable & .disable
208 *
209 * Flags:
1f73f31a 210 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
9d9f78ed
MT
211 * enable the clock. Setting this flag does the opposite: setting the bit
212 * disable the clock and clearing it enables the clock
213 */
214struct clk_gate {
215 struct clk_hw hw;
216 void __iomem *reg;
217 u8 bit_idx;
218 u8 flags;
219 spinlock_t *lock;
9d9f78ed
MT
220};
221
222#define CLK_GATE_SET_TO_DISABLE BIT(0)
223
bffad66e 224extern const struct clk_ops clk_gate_ops;
9d9f78ed
MT
225struct clk *clk_register_gate(struct device *dev, const char *name,
226 const char *parent_name, unsigned long flags,
227 void __iomem *reg, u8 bit_idx,
228 u8 clk_gate_flags, spinlock_t *lock);
229
357c3f0a
RN
230struct clk_div_table {
231 unsigned int val;
232 unsigned int div;
233};
234
9d9f78ed
MT
235/**
236 * struct clk_divider - adjustable divider clock
237 *
238 * @hw: handle between common and hardware-specific interfaces
239 * @reg: register containing the divider
240 * @shift: shift to the divider bit field
241 * @width: width of the divider bit field
357c3f0a 242 * @table: array of value/divider pairs, last entry should have div = 0
9d9f78ed
MT
243 * @lock: register lock
244 *
245 * Clock with an adjustable divider affecting its output frequency. Implements
246 * .recalc_rate, .set_rate and .round_rate
247 *
248 * Flags:
249 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
250 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
251 * the raw value read from the register, with the value of zero considered
056b2053 252 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
9d9f78ed
MT
253 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
254 * the hardware register
056b2053
SB
255 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
256 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
257 * Some hardware implementations gracefully handle this case and allow a
258 * zero divisor by not modifying their input clock
259 * (divide by one / bypass).
d57dfe75
HZ
260 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
261 * of this register, and mask of divider bits are in higher 16-bit of this
262 * register. While setting the divider bits, higher 16-bit should also be
263 * updated to indicate changing divider bits.
9d9f78ed
MT
264 */
265struct clk_divider {
266 struct clk_hw hw;
267 void __iomem *reg;
268 u8 shift;
269 u8 width;
270 u8 flags;
357c3f0a 271 const struct clk_div_table *table;
9d9f78ed 272 spinlock_t *lock;
9d9f78ed
MT
273};
274
275#define CLK_DIVIDER_ONE_BASED BIT(0)
276#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
056b2053 277#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
d57dfe75 278#define CLK_DIVIDER_HIWORD_MASK BIT(3)
9d9f78ed 279
bffad66e 280extern const struct clk_ops clk_divider_ops;
9d9f78ed
MT
281struct clk *clk_register_divider(struct device *dev, const char *name,
282 const char *parent_name, unsigned long flags,
283 void __iomem *reg, u8 shift, u8 width,
284 u8 clk_divider_flags, spinlock_t *lock);
357c3f0a
RN
285struct clk *clk_register_divider_table(struct device *dev, const char *name,
286 const char *parent_name, unsigned long flags,
287 void __iomem *reg, u8 shift, u8 width,
288 u8 clk_divider_flags, const struct clk_div_table *table,
289 spinlock_t *lock);
9d9f78ed
MT
290
291/**
292 * struct clk_mux - multiplexer clock
293 *
294 * @hw: handle between common and hardware-specific interfaces
295 * @reg: register controlling multiplexer
296 * @shift: shift to multiplexer bit field
297 * @width: width of mutliplexer bit field
3566d40c 298 * @flags: hardware-specific flags
9d9f78ed
MT
299 * @lock: register lock
300 *
301 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
302 * and .recalc_rate
303 *
304 * Flags:
305 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
1f73f31a 306 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
ba492e90
HZ
307 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
308 * register, and mask of mux bits are in higher 16-bit of this register.
309 * While setting the mux bits, higher 16-bit should also be updated to
310 * indicate changing mux bits.
9d9f78ed
MT
311 */
312struct clk_mux {
313 struct clk_hw hw;
314 void __iomem *reg;
ce4f3313
PDS
315 u32 *table;
316 u32 mask;
9d9f78ed 317 u8 shift;
9d9f78ed
MT
318 u8 flags;
319 spinlock_t *lock;
320};
321
322#define CLK_MUX_INDEX_ONE BIT(0)
323#define CLK_MUX_INDEX_BIT BIT(1)
ba492e90 324#define CLK_MUX_HIWORD_MASK BIT(2)
9d9f78ed 325
bffad66e 326extern const struct clk_ops clk_mux_ops;
ce4f3313 327
9d9f78ed 328struct clk *clk_register_mux(struct device *dev, const char *name,
d305fb78 329 const char **parent_names, u8 num_parents, unsigned long flags,
9d9f78ed
MT
330 void __iomem *reg, u8 shift, u8 width,
331 u8 clk_mux_flags, spinlock_t *lock);
b2476490 332
ce4f3313
PDS
333struct clk *clk_register_mux_table(struct device *dev, const char *name,
334 const char **parent_names, u8 num_parents, unsigned long flags,
335 void __iomem *reg, u8 shift, u32 mask,
336 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
337
79b16641
GC
338void of_fixed_factor_clk_setup(struct device_node *node);
339
f0948f59
SH
340/**
341 * struct clk_fixed_factor - fixed multiplier and divider clock
342 *
343 * @hw: handle between common and hardware-specific interfaces
344 * @mult: multiplier
345 * @div: divider
346 *
347 * Clock with a fixed multiplier and divider. The output frequency is the
348 * parent clock rate divided by div and multiplied by mult.
349 * Implements .recalc_rate, .set_rate and .round_rate
350 */
351
352struct clk_fixed_factor {
353 struct clk_hw hw;
354 unsigned int mult;
355 unsigned int div;
356};
357
358extern struct clk_ops clk_fixed_factor_ops;
359struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
360 const char *parent_name, unsigned long flags,
361 unsigned int mult, unsigned int div);
362
ece70094
PG
363/***
364 * struct clk_composite - aggregate clock of mux, divider and gate clocks
365 *
366 * @hw: handle between common and hardware-specific interfaces
d3a1c7be
MT
367 * @mux_hw: handle between composite and hardware-specific mux clock
368 * @rate_hw: handle between composite and hardware-specific rate clock
369 * @gate_hw: handle between composite and hardware-specific gate clock
ece70094 370 * @mux_ops: clock ops for mux
d3a1c7be 371 * @rate_ops: clock ops for rate
ece70094
PG
372 * @gate_ops: clock ops for gate
373 */
374struct clk_composite {
375 struct clk_hw hw;
376 struct clk_ops ops;
377
378 struct clk_hw *mux_hw;
d3a1c7be 379 struct clk_hw *rate_hw;
ece70094
PG
380 struct clk_hw *gate_hw;
381
382 const struct clk_ops *mux_ops;
d3a1c7be 383 const struct clk_ops *rate_ops;
ece70094
PG
384 const struct clk_ops *gate_ops;
385};
386
387struct clk *clk_register_composite(struct device *dev, const char *name,
388 const char **parent_names, int num_parents,
389 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
d3a1c7be 390 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
ece70094
PG
391 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
392 unsigned long flags);
393
b2476490
MT
394/**
395 * clk_register - allocate a new clock, register it and return an opaque cookie
396 * @dev: device that is registering this clock
b2476490 397 * @hw: link to hardware-specific clock data
b2476490
MT
398 *
399 * clk_register is the primary interface for populating the clock tree with new
400 * clock nodes. It returns a pointer to the newly allocated struct clk which
401 * cannot be dereferenced by driver code but may be used in conjuction with the
d1302a36
MT
402 * rest of the clock API. In the event of an error clk_register will return an
403 * error code; drivers must test for an error code after calling clk_register.
b2476490 404 */
0197b3ea 405struct clk *clk_register(struct device *dev, struct clk_hw *hw);
46c8773a 406struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
b2476490 407
1df5c939 408void clk_unregister(struct clk *clk);
46c8773a 409void devm_clk_unregister(struct device *dev, struct clk *clk);
1df5c939 410
b2476490
MT
411/* helper functions */
412const char *__clk_get_name(struct clk *clk);
413struct clk_hw *__clk_get_hw(struct clk *clk);
414u8 __clk_get_num_parents(struct clk *clk);
415struct clk *__clk_get_parent(struct clk *clk);
93874681
LT
416unsigned int __clk_get_enable_count(struct clk *clk);
417unsigned int __clk_get_prepare_count(struct clk *clk);
b2476490
MT
418unsigned long __clk_get_rate(struct clk *clk);
419unsigned long __clk_get_flags(struct clk *clk);
3d6ee287 420bool __clk_is_prepared(struct clk *clk);
2ac6b1f5 421bool __clk_is_enabled(struct clk *clk);
b2476490
MT
422struct clk *__clk_lookup(const char *name);
423
424/*
425 * FIXME clock api without lock protection
426 */
427int __clk_prepare(struct clk *clk);
428void __clk_unprepare(struct clk *clk);
429void __clk_reparent(struct clk *clk, struct clk *new_parent);
430unsigned long __clk_round_rate(struct clk *clk, unsigned long rate);
431
766e6a4e
GL
432struct of_device_id;
433
434typedef void (*of_clk_init_cb_t)(struct device_node *);
435
0b151deb
SH
436struct clk_onecell_data {
437 struct clk **clks;
438 unsigned int clk_num;
439};
440
441#define CLK_OF_DECLARE(name, compat, fn) \
442 static const struct of_device_id __clk_of_table_##name \
443 __used __section(__clk_of_table) \
444 = { .compatible = compat, .data = fn };
445
446#ifdef CONFIG_OF
766e6a4e
GL
447int of_clk_add_provider(struct device_node *np,
448 struct clk *(*clk_src_get)(struct of_phandle_args *args,
449 void *data),
450 void *data);
451void of_clk_del_provider(struct device_node *np);
452struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
453 void *data);
494bfec9 454struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
766e6a4e 455const char *of_clk_get_parent_name(struct device_node *np, int index);
f2f6c255 456
766e6a4e
GL
457void of_clk_init(const struct of_device_id *matches);
458
0b151deb 459#else /* !CONFIG_OF */
f2f6c255 460
0b151deb
SH
461static inline int of_clk_add_provider(struct device_node *np,
462 struct clk *(*clk_src_get)(struct of_phandle_args *args,
463 void *data),
464 void *data)
465{
466 return 0;
467}
468#define of_clk_del_provider(np) \
469 { while (0); }
470static inline struct clk *of_clk_src_simple_get(
471 struct of_phandle_args *clkspec, void *data)
472{
473 return ERR_PTR(-ENOENT);
474}
475static inline struct clk *of_clk_src_onecell_get(
476 struct of_phandle_args *clkspec, void *data)
477{
478 return ERR_PTR(-ENOENT);
479}
480static inline const char *of_clk_get_parent_name(struct device_node *np,
481 int index)
482{
483 return NULL;
484}
485#define of_clk_init(matches) \
486 { while (0); }
487#endif /* CONFIG_OF */
b2476490
MT
488#endif /* CONFIG_COMMON_CLK */
489#endif /* CLK_PROVIDER_H */