]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - include/linux/pci.h
PCI: Recognize Thunderbolt devices
[mirror_ubuntu-bionic-kernel.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
fde09c6d
YZ
73/*
74 * For PCI devices, the region numbers are assigned this way:
75 */
76enum {
77 /* #0-5: standard PCI resources */
78 PCI_STD_RESOURCES,
79 PCI_STD_RESOURCE_END = 5,
80
81 /* #6: expansion ROM resource */
82 PCI_ROM_RESOURCE,
83
d1b054da
YZ
84 /* device specific resources */
85#ifdef CONFIG_PCI_IOV
86 PCI_IOV_RESOURCES,
87 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
88#endif
89
fde09c6d
YZ
90 /* resources assigned to buses behind the bridge */
91#define PCI_BRIDGE_RESOURCE_NUM 4
92
93 PCI_BRIDGE_RESOURCES,
94 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
95 PCI_BRIDGE_RESOURCE_NUM - 1,
96
97 /* total resources associated with a PCI device */
98 PCI_NUM_RESOURCES,
99
100 /* preserve this for compatibility */
cda57bf9 101 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 102};
1da177e4 103
224abb67
BH
104/*
105 * pci_power_t values must match the bits in the Capabilities PME_Support
106 * and Control/Status PowerState fields in the Power Management capability.
107 */
1da177e4
LT
108typedef int __bitwise pci_power_t;
109
4352dfd5
GKH
110#define PCI_D0 ((pci_power_t __force) 0)
111#define PCI_D1 ((pci_power_t __force) 1)
112#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
113#define PCI_D3hot ((pci_power_t __force) 3)
114#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 115#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 116#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 117
00240c38
AS
118/* Remember to update this when the list above changes! */
119extern const char *pci_power_names[];
120
121static inline const char *pci_power_name(pci_power_t state)
122{
9661e783 123 return pci_power_names[1 + (__force int) state];
00240c38
AS
124}
125
448bd857
HY
126#define PCI_PM_D2_DELAY 200
127#define PCI_PM_D3_WAIT 10
128#define PCI_PM_D3COLD_WAIT 100
129#define PCI_PM_BUS_WAIT 50
aa8c6c93 130
392a1ce7
LV
131/** The pci_channel state describes connectivity between the CPU and
132 * the pci device. If some PCI bus between here and the pci device
133 * has crashed or locked up, this info is reflected here.
134 */
135typedef unsigned int __bitwise pci_channel_state_t;
136
137enum pci_channel_state {
138 /* I/O channel is in normal state */
139 pci_channel_io_normal = (__force pci_channel_state_t) 1,
140
141 /* I/O to channel is blocked */
142 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
143
144 /* PCI card is dead */
145 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
146};
147
f7bdd12d
BK
148typedef unsigned int __bitwise pcie_reset_state_t;
149
150enum pcie_reset_state {
151 /* Reset is NOT asserted (Use to deassert reset) */
152 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
153
f7625980 154 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
155 pcie_warm_reset = (__force pcie_reset_state_t) 2,
156
f7625980 157 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
158 pcie_hot_reset = (__force pcie_reset_state_t) 3
159};
160
ba698ad4
DM
161typedef unsigned short __bitwise pci_dev_flags_t;
162enum pci_dev_flags {
163 /* INTX_DISABLE in PCI_COMMAND register disables MSI
164 * generation too.
165 */
6b121592 166 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 167 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 168 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 169 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 170 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 171 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 172 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
c8fe16e3
AW
173 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
174 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
175 /* Do not use bus resets for device */
176 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
177 /* Do not use PM reset even if device advertises NoSoftRst- */
178 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
932c435c
MR
179 /* Get VPD from function 0 VPD */
180 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
ba698ad4
DM
181};
182
e1d3a908
SA
183enum pci_irq_reroute_variant {
184 INTEL_IRQ_REROUTE_VARIANT = 1,
185 MAX_IRQ_REROUTE_VARIANTS = 3
186};
187
6e325a62
MT
188typedef unsigned short __bitwise pci_bus_flags_t;
189enum pci_bus_flags {
032c3d86
JD
190 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
191 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
192 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
6e325a62
MT
193};
194
59da381e
JK
195/* These values come from the PCI Express Spec */
196enum pcie_link_width {
197 PCIE_LNK_WIDTH_RESRV = 0x00,
198 PCIE_LNK_X1 = 0x01,
199 PCIE_LNK_X2 = 0x02,
200 PCIE_LNK_X4 = 0x04,
201 PCIE_LNK_X8 = 0x08,
202 PCIE_LNK_X12 = 0x0C,
203 PCIE_LNK_X16 = 0x10,
204 PCIE_LNK_X32 = 0x20,
205 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
206};
207
536c8cb4
MW
208/* Based on the PCI Hotplug Spec, but some values are made up by us */
209enum pci_bus_speed {
210 PCI_SPEED_33MHz = 0x00,
211 PCI_SPEED_66MHz = 0x01,
212 PCI_SPEED_66MHz_PCIX = 0x02,
213 PCI_SPEED_100MHz_PCIX = 0x03,
214 PCI_SPEED_133MHz_PCIX = 0x04,
215 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
216 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
217 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
218 PCI_SPEED_66MHz_PCIX_266 = 0x09,
219 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
220 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
221 AGP_UNKNOWN = 0x0c,
222 AGP_1X = 0x0d,
223 AGP_2X = 0x0e,
224 AGP_4X = 0x0f,
225 AGP_8X = 0x10,
536c8cb4
MW
226 PCI_SPEED_66MHz_PCIX_533 = 0x11,
227 PCI_SPEED_100MHz_PCIX_533 = 0x12,
228 PCI_SPEED_133MHz_PCIX_533 = 0x13,
229 PCIE_SPEED_2_5GT = 0x14,
230 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 231 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
232 PCI_SPEED_UNKNOWN = 0xff,
233};
234
24a4742f 235struct pci_cap_saved_data {
fd0f7f73
AW
236 u16 cap_nr;
237 bool cap_extended;
24a4742f 238 unsigned int size;
41017f0c
SL
239 u32 data[0];
240};
241
24a4742f
AW
242struct pci_cap_saved_state {
243 struct hlist_node next;
244 struct pci_cap_saved_data cap;
245};
246
402723ad 247struct irq_affinity;
7d715a6c 248struct pcie_link_state;
ee69439c 249struct pci_vpd;
d1b054da 250struct pci_sriov;
302b4215 251struct pci_ats;
ee69439c 252
1da177e4
LT
253/*
254 * The pci_dev structure is used to describe PCI devices.
255 */
256struct pci_dev {
1da177e4
LT
257 struct list_head bus_list; /* node in per-bus list */
258 struct pci_bus *bus; /* bus this device is on */
259 struct pci_bus *subordinate; /* bus this device bridges to */
260
261 void *sysdata; /* hook for sys-specific extension */
262 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 263 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
264
265 unsigned int devfn; /* encoded device & function index */
266 unsigned short vendor;
267 unsigned short device;
268 unsigned short subsystem_vendor;
269 unsigned short subsystem_device;
270 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 271 u8 revision; /* PCI revision, low byte of class word */
1da177e4 272 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
66b80809
KB
273#ifdef CONFIG_PCIEAER
274 u16 aer_cap; /* AER capability offset */
275#endif
f7625980 276 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
277 u8 msi_cap; /* MSI capability offset */
278 u8 msix_cap; /* MSI-X capability offset */
f7625980 279 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 280 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
281 u8 pin; /* which interrupt pin this device uses */
282 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
338c3149 283 unsigned long *dma_alias_mask;/* mask of enabled devfn aliases */
1da177e4
LT
284
285 struct pci_driver *driver; /* which driver has allocated this device */
286 u64 dma_mask; /* Mask of the bits of bus address this
287 device implements. Normally this is
288 0xffffffff. You only need to change
289 this if your device has broken DMA
290 or supports 64-bit transfers. */
291
4d57cdfa
FT
292 struct device_dma_parameters dma_parms;
293
1da177e4
LT
294 pci_power_t current_state; /* Current operating state. In ACPI-speak,
295 this is D0-D3, D0 being fully functional,
296 and D3 being off. */
703860ed 297 u8 pm_cap; /* PM capability offset */
337001b6
RW
298 unsigned int pme_support:5; /* Bitmask of states from which PME#
299 can be generated */
c7f48656 300 unsigned int pme_interrupt:1;
379021d5 301 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
302 unsigned int d1_support:1; /* Low power state D1 is supported */
303 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
304 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
305 unsigned int no_d3cold:1; /* D3cold is forbidden */
9d26d3a8 306 unsigned int bridge_d3:1; /* Allow D3 for bridge */
448bd857 307 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
308 unsigned int mmio_always_on:1; /* disallow turning off io/mem
309 decoding during bar sizing */
e80bb09d 310 unsigned int wakeup_prepared:1;
448bd857
HY
311 unsigned int runtime_d3cold:1; /* whether go through runtime
312 D3cold, not set for devices
313 powered on/off by the
314 corresponding bridge */
b440bde7 315 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
576243b3
KB
316 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
317 controlled exclusively by
318 user sysfs */
1ae861e6 319 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 320 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 321
7d715a6c 322#ifdef CONFIG_PCIEASPM
f7625980 323 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
324#endif
325
392a1ce7 326 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
327 struct device dev; /* Generic device interface */
328
1da177e4
LT
329 int cfg_size; /* Size of configuration space */
330
331 /*
332 * Instead of touching interrupt line and base address registers
333 * directly, use the values stored here. They might be different!
334 */
335 unsigned int irq;
336 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
337
58d9a38f 338 bool match_driver; /* Skip attaching driver */
1da177e4 339 /* These fields are used by common fixups */
f7625980 340 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
341 unsigned int multifunction:1;/* Part of multi-function device */
342 /* keep track of device state */
8a1bc901 343 unsigned int is_added:1;
1da177e4 344 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 345 unsigned int no_msi:1; /* device may not use msi */
f144d149 346 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 347 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 348 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 349 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 350 unsigned int msi_enabled:1;
99dc804d 351 unsigned int msix_enabled:1;
58c3a727 352 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 353 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 354 unsigned int is_managed:1;
260d703a 355 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 356 unsigned int state_saved:1;
d1b054da 357 unsigned int is_physfn:1;
dd7cc44d 358 unsigned int is_virtfn:1;
711d5779 359 unsigned int reset_fn:1;
28760489 360 unsigned int is_hotplug_bridge:1;
8531e283 361 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
affb72c3
HY
362 unsigned int __aer_firmware_first_valid:1;
363 unsigned int __aer_firmware_first:1;
fbebb9fd 364 unsigned int broken_intx_masking:1;
2b28ae19 365 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 366 unsigned int irq_managed:1;
d0751b98 367 unsigned int has_secondary_link:1;
b84106b4 368 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
ba698ad4 369 pci_dev_flags_t dev_flags;
bae94d02 370 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 371
1da177e4 372 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 373 struct hlist_head saved_cap_space;
1da177e4
LT
374 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
375 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
376 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 377 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
9bb04a0c
JY
378
379#ifdef CONFIG_PCIE_PTM
380 unsigned int ptm_root:1;
381 unsigned int ptm_enabled:1;
8b2ec318 382 u8 ptm_granularity;
9bb04a0c 383#endif
ded86d8d 384#ifdef CONFIG_PCI_MSI
1c51b50c 385 const struct attribute_group **msi_irq_groups;
ded86d8d 386#endif
94e61088 387 struct pci_vpd *vpd;
466b3ddf 388#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
389 union {
390 struct pci_sriov *sriov; /* SR-IOV capability related */
391 struct pci_dev *physfn; /* the PF this VF is associated with */
392 };
67930995
BH
393 u16 ats_cap; /* ATS Capability offset */
394 u8 ats_stu; /* ATS Smallest Translation Unit */
d544d75a 395 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 396#endif
dbd3fc33 397 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 398 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 399 char *driver_override; /* Driver name to force a match */
1da177e4
LT
400};
401
dda56549
Y
402static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
403{
404#ifdef CONFIG_PCI_IOV
405 if (dev->is_virtfn)
406 dev = dev->physfn;
407#endif
dda56549
Y
408 return dev;
409}
410
3c6e6ae7 411struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 412
1da177e4
LT
413#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
414#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
415
a7369f1f
LV
416static inline int pci_channel_offline(struct pci_dev *pdev)
417{
418 return (pdev->error_state != pci_channel_io_normal);
419}
420
5a21d70d 421struct pci_host_bridge {
7b543663 422 struct device dev;
5a21d70d 423 struct pci_bus *bus; /* root bus */
37d6a0a6
AB
424 struct pci_ops *ops;
425 void *sysdata;
426 int busnr;
14d76b68 427 struct list_head windows; /* resource_entry */
4fa2649a
YL
428 void (*release_fn)(struct pci_host_bridge *);
429 void *release_data;
37d6a0a6 430 struct msi_controller *msi;
e33caa82 431 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
7c7a0e94
GP
432 /* Resource alignment requirements */
433 resource_size_t (*align_resource)(struct pci_dev *dev,
434 const struct resource *res,
435 resource_size_t start,
436 resource_size_t size,
437 resource_size_t align);
59094065 438 unsigned long private[0] ____cacheline_aligned;
5a21d70d 439};
41017f0c 440
7b543663 441#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
7c7a0e94 442
59094065
TR
443static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
444{
445 return (void *)bridge->private;
446}
447
448static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
449{
450 return container_of(priv, struct pci_host_bridge, private);
451}
452
a52d1443
TR
453struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
454int pci_register_host_bridge(struct pci_host_bridge *bridge);
7c7a0e94
GP
455struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
456
4fa2649a
YL
457void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
458 void (*release_fn)(struct pci_host_bridge *),
459 void *release_data);
7b543663 460
6c0cc950
RW
461int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
462
2fe2abf8
BH
463/*
464 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
465 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
466 * buses below host bridges or subtractive decode bridges) go in the list.
467 * Use pci_bus_for_each_resource() to iterate through all the resources.
468 */
469
470/*
471 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
472 * and there's no way to program the bridge with the details of the window.
473 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
474 * decode bit set, because they are explicit and can be programmed with _SRS.
475 */
476#define PCI_SUBTRACTIVE_DECODE 0x1
477
478struct pci_bus_resource {
479 struct list_head list;
480 struct resource *res;
481 unsigned int flags;
482};
4352dfd5
GKH
483
484#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
485
486struct pci_bus {
487 struct list_head node; /* node in list of buses */
488 struct pci_bus *parent; /* parent bus this bridge is on */
489 struct list_head children; /* list of child buses */
490 struct list_head devices; /* list of devices on this bus */
491 struct pci_dev *self; /* bridge device as seen by parent */
67546762
YW
492 struct list_head slots; /* list of slots on this bus;
493 protected by pci_slot_mutex */
2fe2abf8
BH
494 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
495 struct list_head resources; /* address space routed to this bus */
92f02430 496 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
497
498 struct pci_ops *ops; /* configuration access functions */
c2791b80 499 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
500 void *sysdata; /* hook for sys-specific extension */
501 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
502
503 unsigned char number; /* bus number */
504 unsigned char primary; /* number of primary bridge */
3749c51a
MW
505 unsigned char max_bus_speed; /* enum pci_bus_speed */
506 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
507#ifdef CONFIG_PCI_DOMAINS_GENERIC
508 int domain_nr;
509#endif
1da177e4
LT
510
511 char name[48];
512
513 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 514 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 515 struct device *bridge;
fd7d1ced 516 struct device dev;
1da177e4
LT
517 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
518 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 519 unsigned int is_added:1;
1da177e4
LT
520};
521
fd7d1ced 522#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 523
79af72d7 524/*
f7625980 525 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 526 * false otherwise
77a0dfcd
BH
527 *
528 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
529 * This is incorrect because "virtual" buses added for SR-IOV (via
530 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
531 */
532static inline bool pci_is_root_bus(struct pci_bus *pbus)
533{
534 return !(pbus->parent);
535}
536
1c86438c
YW
537/**
538 * pci_is_bridge - check if the PCI device is a bridge
539 * @dev: PCI device
540 *
541 * Return true if the PCI device is bridge whether it has subordinate
542 * or not.
543 */
544static inline bool pci_is_bridge(struct pci_dev *dev)
545{
546 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
547 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
548}
549
c6bde215
BH
550static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
551{
552 dev = pci_physfn(dev);
553 if (pci_is_root_bus(dev->bus))
554 return NULL;
555
556 return dev->bus->self;
557}
558
6675a601
MK
559struct device *pci_get_host_bridge_device(struct pci_dev *dev);
560void pci_put_host_bridge_device(struct device *dev);
561
16cf0ebc
RW
562#ifdef CONFIG_PCI_MSI
563static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
564{
565 return pci_dev->msi_enabled || pci_dev->msix_enabled;
566}
567#else
568static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
569#endif
570
1da177e4
LT
571/*
572 * Error values that may be returned by PCI functions.
573 */
574#define PCIBIOS_SUCCESSFUL 0x00
575#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
576#define PCIBIOS_BAD_VENDOR_ID 0x83
577#define PCIBIOS_DEVICE_NOT_FOUND 0x86
578#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
579#define PCIBIOS_SET_FAILED 0x88
580#define PCIBIOS_BUFFER_TOO_SMALL 0x89
581
a6961651 582/*
f7625980 583 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
584 */
585static inline int pcibios_err_to_errno(int err)
586{
587 if (err <= PCIBIOS_SUCCESSFUL)
588 return err; /* Assume already errno */
589
590 switch (err) {
591 case PCIBIOS_FUNC_NOT_SUPPORTED:
592 return -ENOENT;
593 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 594 return -ENOTTY;
a6961651
AW
595 case PCIBIOS_DEVICE_NOT_FOUND:
596 return -ENODEV;
597 case PCIBIOS_BAD_REGISTER_NUMBER:
598 return -EFAULT;
599 case PCIBIOS_SET_FAILED:
600 return -EIO;
601 case PCIBIOS_BUFFER_TOO_SMALL:
602 return -ENOSPC;
603 }
604
d97ffe23 605 return -ERANGE;
a6961651
AW
606}
607
1da177e4
LT
608/* Low-level architecture-dependent routines */
609
610struct pci_ops {
057bd2e0
TR
611 int (*add_bus)(struct pci_bus *bus);
612 void (*remove_bus)(struct pci_bus *bus);
1f94a94f 613 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
614 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
615 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
616};
617
b6ce068a
MW
618/*
619 * ACPI needs to be able to access PCI config space before we've done a
620 * PCI bus scan and created pci_bus structures.
621 */
f39d5b72
BH
622int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
623 int reg, int len, u32 *val);
624int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
625 int reg, int len, u32 val);
1da177e4 626
3a9ad0b4
YL
627#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
628typedef u64 pci_bus_addr_t;
629#else
630typedef u32 pci_bus_addr_t;
631#endif
632
1da177e4 633struct pci_bus_region {
3a9ad0b4
YL
634 pci_bus_addr_t start;
635 pci_bus_addr_t end;
1da177e4
LT
636};
637
638struct pci_dynids {
639 spinlock_t lock; /* protects list, index */
640 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
641};
642
f7625980
BH
643
644/*
645 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
646 * a set of callbacks in struct pci_error_handlers, that device driver
647 * will be notified of PCI bus errors, and will be driven to recovery
648 * when an error occurs.
392a1ce7
LV
649 */
650
651typedef unsigned int __bitwise pci_ers_result_t;
652
653enum pci_ers_result {
654 /* no result/none/not supported in device driver */
655 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
656
657 /* Device driver can recover without slot reset */
658 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
659
660 /* Device driver wants slot to be reset. */
661 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
662
663 /* Device has completely failed, is unrecoverable */
664 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
665
666 /* Device driver is fully recovered and operational */
667 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
668
669 /* No AER capabilities registered for the driver */
670 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7
LV
671};
672
673/* PCI bus error event callbacks */
05cca6e5 674struct pci_error_handlers {
392a1ce7
LV
675 /* PCI bus error detected on this device */
676 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 677 enum pci_channel_state error);
392a1ce7
LV
678
679 /* MMIO has been re-enabled, but not DMA */
680 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
681
392a1ce7
LV
682 /* PCI slot has been reset */
683 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
684
3ebe7f9f
KB
685 /* PCI function reset prepare or completed */
686 void (*reset_notify)(struct pci_dev *dev, bool prepare);
687
392a1ce7
LV
688 /* Device driver may resume normal operations */
689 void (*resume)(struct pci_dev *dev);
690};
691
392a1ce7 692
1da177e4
LT
693struct module;
694struct pci_driver {
695 struct list_head node;
42b21932 696 const char *name;
1da177e4
LT
697 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
698 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
699 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
700 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
701 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
702 int (*resume_early) (struct pci_dev *dev);
1da177e4 703 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 704 void (*shutdown) (struct pci_dev *dev);
1789382a 705 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 706 const struct pci_error_handlers *err_handler;
1da177e4
LT
707 struct device_driver driver;
708 struct pci_dynids dynids;
709};
710
05cca6e5 711#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4
LT
712
713/**
714 * PCI_DEVICE - macro used to describe a specific pci device
715 * @vend: the 16 bit PCI Vendor ID
716 * @dev: the 16 bit PCI Device ID
717 *
718 * This macro is used to create a struct pci_device_id that matches a
719 * specific device. The subvendor and subdevice fields will be set to
720 * PCI_ANY_ID.
721 */
722#define PCI_DEVICE(vend,dev) \
723 .vendor = (vend), .device = (dev), \
724 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
725
3d567e0e
NNS
726/**
727 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
728 * @vend: the 16 bit PCI Vendor ID
729 * @dev: the 16 bit PCI Device ID
730 * @subvend: the 16 bit PCI Subvendor ID
731 * @subdev: the 16 bit PCI Subdevice ID
732 *
733 * This macro is used to create a struct pci_device_id that matches a
734 * specific device with subsystem information.
735 */
736#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
737 .vendor = (vend), .device = (dev), \
738 .subvendor = (subvend), .subdevice = (subdev)
739
1da177e4
LT
740/**
741 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
742 * @dev_class: the class, subclass, prog-if triple for this device
743 * @dev_class_mask: the class mask for this device
744 *
745 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 746 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
747 * fields will be set to PCI_ANY_ID.
748 */
749#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
750 .class = (dev_class), .class_mask = (dev_class_mask), \
751 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
752 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
753
1597cacb
AC
754/**
755 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
756 * @vend: the vendor name
757 * @dev: the 16 bit PCI Device ID
1597cacb
AC
758 *
759 * This macro is used to create a struct pci_device_id that matches a
760 * specific PCI device. The subvendor, and subdevice fields will be set
761 * to PCI_ANY_ID. The macro allows the next field to follow as the device
762 * private data.
763 */
764
c1309040
MR
765#define PCI_VDEVICE(vend, dev) \
766 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
767 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 768
5bbe029f
BH
769enum {
770 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* ignore firmware setup */
771 PCI_REASSIGN_ALL_BUS = 0x00000002, /* reassign all bus numbers */
772 PCI_PROBE_ONLY = 0x00000004, /* use existing setup */
773 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* don't do ISA alignment */
774 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* enable domains in /proc */
775 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
776 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* scan all, not just dev 0 */
777};
778
1da177e4
LT
779/* these external functions are only available when PCI support is enabled */
780#ifdef CONFIG_PCI
781
5bbe029f
BH
782extern unsigned int pci_flags;
783
784static inline void pci_set_flags(int flags) { pci_flags = flags; }
785static inline void pci_add_flags(int flags) { pci_flags |= flags; }
786static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
787static inline int pci_has_flag(int flag) { return pci_flags & flag; }
788
a58674ff 789void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
790
791enum pcie_bus_config_types {
27d868b5
KB
792 PCIE_BUS_TUNE_OFF, /* don't touch MPS at all */
793 PCIE_BUS_DEFAULT, /* ensure MPS matches upstream bridge */
794 PCIE_BUS_SAFE, /* use largest MPS boot-time devices support */
795 PCIE_BUS_PERFORMANCE, /* use MPS and MRRS for best performance */
796 PCIE_BUS_PEER2PEER, /* set MPS = 128 for all devices */
b03e7495
JM
797};
798
799extern enum pcie_bus_config_types pcie_bus_config;
800
1da177e4
LT
801extern struct bus_type pci_bus_type;
802
f7625980
BH
803/* Do NOT directly access these two variables, unless you are arch-specific PCI
804 * code, or PCI core code. */
1da177e4 805extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 806/* Some device drivers need know if PCI is initiated */
f39d5b72 807int no_pci_devices(void);
1da177e4 808
3c449ed0 809void pcibios_resource_survey_bus(struct pci_bus *bus);
7b77061f 810void pcibios_bus_add_device(struct pci_dev *pdev);
10a95747
JL
811void pcibios_add_bus(struct pci_bus *bus);
812void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 813void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 814int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 815/* Architecture-specific versions may override this (weak) */
05cca6e5 816char *pcibios_setup(char *str);
1da177e4
LT
817
818/* Used only when drivers/pci/setup.c is used */
3b7a17fc 819resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 820 resource_size_t,
e31dd6e4 821 resource_size_t);
1da177e4
LT
822void pcibios_update_irq(struct pci_dev *, int irq);
823
2d1c8618
BH
824/* Weak but can be overriden by arch */
825void pci_fixup_cardbus(struct pci_bus *);
826
1da177e4
LT
827/* Generic PCI functions used internally */
828
fc279850 829void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 830 struct resource *res);
fc279850 831void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 832 struct pci_bus_region *region);
d1fd4fb6 833void pcibios_scan_specific_bus(int busn);
f39d5b72 834struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 835void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 836struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
837struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
838 struct pci_ops *ops, void *sysdata,
839 struct list_head *resources);
98a35831
YL
840int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
841int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
842void pci_bus_release_busn_res(struct pci_bus *b);
d2a7926d
LP
843struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
844 struct pci_ops *ops, void *sysdata,
845 struct list_head *resources,
846 struct msi_controller *msi);
15856ad5 847struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
848 struct pci_ops *ops, void *sysdata,
849 struct list_head *resources);
05cca6e5
GKH
850struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
851 int busnr);
3749c51a 852void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 853struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
854 const char *name,
855 struct hotplug_slot *hotplug);
f46753c5 856void pci_destroy_slot(struct pci_slot *slot);
017ffe64
YW
857#ifdef CONFIG_SYSFS
858void pci_dev_assign_slot(struct pci_dev *dev);
859#else
860static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
861#endif
1da177e4 862int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 863struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 864void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 865unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 866void pci_bus_add_device(struct pci_dev *dev);
1da177e4 867void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
868struct resource *pci_find_parent_resource(const struct pci_dev *dev,
869 struct resource *res);
c56d4450 870struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev);
3df425f3 871u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 872int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 873u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
874struct pci_dev *pci_dev_get(struct pci_dev *dev);
875void pci_dev_put(struct pci_dev *dev);
876void pci_remove_bus(struct pci_bus *b);
877void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 878void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
879void pci_stop_root_bus(struct pci_bus *bus);
880void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 881void pci_setup_cardbus(struct pci_bus *bus);
d366d28c 882void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
f39d5b72 883void pci_sort_breadthfirst(void);
fb8a0d9d
WM
884#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
885#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1da177e4
LT
886
887/* Generic PCI functions exported to card drivers */
888
388c8c16
JB
889enum pci_lost_interrupt_reason {
890 PCI_LOST_IRQ_NO_INFORMATION = 0,
891 PCI_LOST_IRQ_DISABLE_MSI,
892 PCI_LOST_IRQ_DISABLE_MSIX,
893 PCI_LOST_IRQ_DISABLE_ACPI,
894};
895enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
896int pci_find_capability(struct pci_dev *dev, int cap);
897int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
898int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 899int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
900int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
901int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 902struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 903
d42552c3
AM
904struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
905 struct pci_dev *from);
05cca6e5 906struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 907 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 908 struct pci_dev *from);
05cca6e5 909struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
910struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
911 unsigned int devfn);
912static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
913 unsigned int devfn)
914{
915 return pci_get_domain_bus_and_slot(0, bus, devfn);
916}
05cca6e5 917struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
918int pci_dev_present(const struct pci_device_id *ids);
919
05cca6e5
GKH
920int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
921 int where, u8 *val);
922int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
923 int where, u16 *val);
924int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
925 int where, u32 *val);
926int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
927 int where, u8 val);
928int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
929 int where, u16 val);
930int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
931 int where, u32 val);
1f94a94f
RH
932
933int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
934 int where, int size, u32 *val);
935int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
936 int where, int size, u32 val);
937int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
938 int where, int size, u32 *val);
939int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
940 int where, int size, u32 val);
941
a72b46c3 942struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 943
bf362f75 944static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 945{
05cca6e5 946 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 947}
bf362f75 948static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 949{
05cca6e5 950 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 951}
bf362f75 952static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 953 u32 *val)
1da177e4 954{
05cca6e5 955 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 956}
bf362f75 957static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 958{
05cca6e5 959 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 960}
bf362f75 961static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 962{
05cca6e5 963 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 964}
bf362f75 965static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 966 u32 val)
1da177e4 967{
05cca6e5 968 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
969}
970
8c0d3a02
JL
971int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
972int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
973int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
974int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
975int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
976 u16 clear, u16 set);
977int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
978 u32 clear, u32 set);
979
980static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
981 u16 set)
982{
983 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
984}
985
986static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
987 u32 set)
988{
989 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
990}
991
992static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
993 u16 clear)
994{
995 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
996}
997
998static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
999 u32 clear)
1000{
1001 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1002}
1003
c63587d7
AW
1004/* user-space driven config access */
1005int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1006int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1007int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1008int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1009int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1010int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1011
4a7fb636 1012int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
1013int __must_check pci_enable_device_io(struct pci_dev *dev);
1014int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 1015int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
1016int __must_check pcim_enable_device(struct pci_dev *pdev);
1017void pcim_pin_device(struct pci_dev *pdev);
1018
296ccb08
YS
1019static inline int pci_is_enabled(struct pci_dev *pdev)
1020{
1021 return (atomic_read(&pdev->enable_cnt) > 0);
1022}
1023
9ac7849e
TH
1024static inline int pci_is_managed(struct pci_dev *pdev)
1025{
1026 return pdev->is_managed;
1027}
1028
1da177e4 1029void pci_disable_device(struct pci_dev *dev);
96c55900
MS
1030
1031extern unsigned int pcibios_max_latency;
1da177e4 1032void pci_set_master(struct pci_dev *dev);
6a479079 1033void pci_clear_master(struct pci_dev *dev);
96c55900 1034
f7bdd12d 1035int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 1036int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 1037#define HAVE_PCI_SET_MWI
4a7fb636 1038int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 1039int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 1040void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 1041void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
1042bool pci_intx_mask_supported(struct pci_dev *dev);
1043bool pci_check_and_mask_intx(struct pci_dev *dev);
1044bool pci_check_and_unmask_intx(struct pci_dev *dev);
157e876f 1045int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 1046int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
1047int pcix_get_max_mmrbc(struct pci_dev *dev);
1048int pcix_get_mmrbc(struct pci_dev *dev);
1049int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 1050int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 1051int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
1052int pcie_get_mps(struct pci_dev *dev);
1053int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
1054int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
1055 enum pcie_link_width *width);
8c1c699f 1056int __pci_reset_function(struct pci_dev *dev);
a96d627a 1057int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1058int pci_reset_function(struct pci_dev *dev);
61cf16d8 1059int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1060int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1061int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1062int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1063int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1064int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1065int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1066void pci_reset_secondary_bus(struct pci_dev *dev);
1067void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1068void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1069void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1070int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1071int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1072int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1073bool pci_device_is_present(struct pci_dev *pdev);
08249651 1074void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1075
1076/* ROM control related routines */
e416de5e
AC
1077int pci_enable_rom(struct pci_dev *pdev);
1078void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1079void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1080void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1081size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1082void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1083
1084/* Power management related routines */
1085int pci_save_state(struct pci_dev *dev);
1d3c16a8 1086void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1087struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1088int pci_load_saved_state(struct pci_dev *dev,
1089 struct pci_saved_state *state);
ffbdd3f7
AW
1090int pci_load_and_free_saved_state(struct pci_dev *dev,
1091 struct pci_saved_state **state);
fd0f7f73
AW
1092struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1093struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1094 u16 cap);
1095int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1096int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1097 u16 cap, unsigned int size);
0e5dd46b 1098int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1099int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1100pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1101bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1102void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1103int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1104 bool runtime, bool enable);
0235c4fc 1105int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1106int pci_prepare_to_sleep(struct pci_dev *dev);
1107int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1108bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1109bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1110void pci_pme_wakeup_bus(struct pci_bus *bus);
9d26d3a8
MW
1111void pci_d3cold_enable(struct pci_dev *dev);
1112void pci_d3cold_disable(struct pci_dev *dev);
1da177e4 1113
6cbf8214
RW
1114static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1115 bool enable)
1116{
1117 return __pci_enable_wake(dev, state, false, enable);
1118}
1da177e4 1119
425c1b22
AW
1120/* PCI Virtual Channel */
1121int pci_save_vc_state(struct pci_dev *dev);
1122void pci_restore_vc_state(struct pci_dev *dev);
1123void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1124
bb209c82
BH
1125/* For use by arch with custom probe code */
1126void set_pcie_port_type(struct pci_dev *pdev);
1127void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1128
ce5ccdef 1129/* Functions for PCI Hotplug drivers to use */
05cca6e5 1130int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1131unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1132unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1133void pci_lock_rescan_remove(void);
1134void pci_unlock_rescan_remove(void);
ce5ccdef 1135
287d19ce
SH
1136/* Vital product data routines */
1137ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1138ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
cb92148b 1139int pci_set_vpd_size(struct pci_dev *dev, size_t len);
287d19ce 1140
1da177e4 1141/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1142resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1143void pci_bus_assign_resources(const struct pci_bus *bus);
765bf9b7 1144void pci_bus_claim_resources(struct pci_bus *bus);
1da177e4
LT
1145void pci_bus_size_bridges(struct pci_bus *bus);
1146int pci_claim_resource(struct pci_dev *, int);
8505e729 1147int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1148void pci_assign_unassigned_resources(void);
6841ec68 1149void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1150void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1151void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1152void pdev_enable_device(struct pci_dev *);
842de40d 1153int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1154void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1155 int (*)(const struct pci_dev *, u8, u8));
afd29f90 1156struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1da177e4 1157#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1158int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1159int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1160void pci_release_regions(struct pci_dev *);
4a7fb636 1161int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1162int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1163void pci_release_region(struct pci_dev *, int);
c87deff7 1164int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1165int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1166void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1167
1168/* drivers/pci/bus.c */
fe830ef6
JL
1169struct pci_bus *pci_bus_get(struct pci_bus *bus);
1170void pci_bus_put(struct pci_bus *bus);
45ca9e97 1171void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1172void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1173 resource_size_t offset);
45ca9e97 1174void pci_free_resource_list(struct list_head *resources);
950334bc
BH
1175void pci_bus_add_resource(struct pci_bus *bus, struct resource *res,
1176 unsigned int flags);
2fe2abf8
BH
1177struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1178void pci_bus_remove_resources(struct pci_bus *bus);
950334bc
BH
1179int devm_request_pci_bus_resources(struct device *dev,
1180 struct list_head *resources);
2fe2abf8 1181
89a74ecc 1182#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1183 for (i = 0; \
1184 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1185 i++)
89a74ecc 1186
4a7fb636
AM
1187int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1188 struct resource *res, resource_size_t size,
1189 resource_size_t align, resource_size_t min,
664c2848 1190 unsigned long type_mask,
3b7a17fc
DB
1191 resource_size_t (*alignf)(void *,
1192 const struct resource *,
b26b2d49
DB
1193 resource_size_t,
1194 resource_size_t),
4a7fb636 1195 void *alignf_data);
1da177e4 1196
8b921acf 1197
c5076cfe
TN
1198int pci_register_io_range(phys_addr_t addr, resource_size_t size);
1199unsigned long pci_address_to_pio(phys_addr_t addr);
1200phys_addr_t pci_pio_to_address(unsigned long pio);
8b921acf 1201int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
4d3f1384 1202void pci_unmap_iospace(struct resource *res);
8b921acf 1203
3a9ad0b4 1204static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1205{
1206 struct pci_bus_region region;
1207
1208 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1209 return region.start;
1210}
1211
863b18f4 1212/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1213int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1214 const char *mod_name);
bba81165
AM
1215
1216/*
1217 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1218 */
1219#define pci_register_driver(driver) \
1220 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1221
05cca6e5 1222void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1223
1224/**
1225 * module_pci_driver() - Helper macro for registering a PCI driver
1226 * @__pci_driver: pci_driver struct
1227 *
1228 * Helper macro for PCI drivers which do not do anything special in module
1229 * init/exit. This eliminates a lot of boilerplate. Each module may only
1230 * use this macro once, and calling it replaces module_init() and module_exit()
1231 */
1232#define module_pci_driver(__pci_driver) \
1233 module_driver(__pci_driver, pci_register_driver, \
1234 pci_unregister_driver)
1235
b4eb6cdb
PG
1236/**
1237 * builtin_pci_driver() - Helper macro for registering a PCI driver
1238 * @__pci_driver: pci_driver struct
1239 *
1240 * Helper macro for PCI drivers which do not do anything special in their
1241 * init code. This eliminates a lot of boilerplate. Each driver may only
1242 * use this macro once, and calling it replaces device_initcall(...)
1243 */
1244#define builtin_pci_driver(__pci_driver) \
1245 builtin_driver(__pci_driver, pci_register_driver)
1246
05cca6e5 1247struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1248int pci_add_dynid(struct pci_driver *drv,
1249 unsigned int vendor, unsigned int device,
1250 unsigned int subvendor, unsigned int subdevice,
1251 unsigned int class, unsigned int class_mask,
1252 unsigned long driver_data);
05cca6e5
GKH
1253const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1254 struct pci_dev *dev);
1255int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1256 int pass);
1da177e4 1257
70298c6e 1258void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1259 void *userdata);
ac7dc65a 1260int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1261unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1262void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1263resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1264 unsigned long type);
978d2d68 1265resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1266
3448a19d
DA
1267#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1268#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1269
deb2d2ec 1270int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1271 unsigned int command_bits, u32 flags);
fe537670 1272
4fe0d154
CH
1273#define PCI_IRQ_LEGACY (1 << 0) /* allow legacy interrupts */
1274#define PCI_IRQ_MSI (1 << 1) /* allow MSI interrupts */
1275#define PCI_IRQ_MSIX (1 << 2) /* allow MSI-X interrupts */
1276#define PCI_IRQ_AFFINITY (1 << 3) /* auto-assign affinity */
1277#define PCI_IRQ_ALL_TYPES \
1278 (PCI_IRQ_LEGACY | PCI_IRQ_MSI | PCI_IRQ_MSIX)
aff17164 1279
1da177e4
LT
1280/* kmem_cache style wrapper around pci_alloc_consistent() */
1281
f41b1771 1282#include <linux/pci-dma.h>
1da177e4
LT
1283#include <linux/dmapool.h>
1284
1285#define pci_pool dma_pool
1286#define pci_pool_create(name, pdev, size, align, allocation) \
1287 dma_pool_create(name, &pdev->dev, size, align, allocation)
1288#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1289#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
01a7fd33
SS
1290#define pci_pool_zalloc(pool, flags, handle) \
1291 dma_pool_zalloc(pool, flags, handle)
1da177e4
LT
1292#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1293
1da177e4 1294struct msix_entry {
16dbef4a 1295 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1296 u16 entry; /* driver uses to specify entry, OS writes */
1297};
1298
4c859804
BH
1299#ifdef CONFIG_PCI_MSI
1300int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1301void pci_msi_shutdown(struct pci_dev *dev);
1302void pci_disable_msi(struct pci_dev *dev);
4c859804 1303int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1304int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1305void pci_msix_shutdown(struct pci_dev *dev);
1306void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1307void pci_restore_msi_state(struct pci_dev *dev);
1308int pci_msi_enabled(void);
4fe03955 1309int pci_enable_msi(struct pci_dev *dev);
4c859804
BH
1310int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1311 int minvec, int maxvec);
f7fc32cb
AG
1312static inline int pci_enable_msix_exact(struct pci_dev *dev,
1313 struct msix_entry *entries, int nvec)
1314{
1315 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1316 if (rc < 0)
1317 return rc;
1318 return 0;
1319}
402723ad
CH
1320int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1321 unsigned int max_vecs, unsigned int flags,
1322 const struct irq_affinity *affd);
1323
aff17164
CH
1324void pci_free_irq_vectors(struct pci_dev *dev);
1325int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
ee8d41e5 1326const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
27ddb689 1327int pci_irq_get_node(struct pci_dev *pdev, int vec);
aff17164 1328
4c859804 1329#else
2ee546c4 1330static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1331static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1332static inline void pci_disable_msi(struct pci_dev *dev) { }
1333static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1334static inline int pci_enable_msix(struct pci_dev *dev,
1335 struct msix_entry *entries, int nvec)
2ee546c4
BH
1336{ return -ENOSYS; }
1337static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1338static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1339static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1340static inline int pci_msi_enabled(void) { return 0; }
4fe03955 1341static inline int pci_enable_msi(struct pci_dev *dev)
f7fc32cb 1342{ return -ENOSYS; }
302a2523
AG
1343static inline int pci_enable_msix_range(struct pci_dev *dev,
1344 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1345{ return -ENOSYS; }
f7fc32cb
AG
1346static inline int pci_enable_msix_exact(struct pci_dev *dev,
1347 struct msix_entry *entries, int nvec)
1348{ return -ENOSYS; }
402723ad
CH
1349
1350static inline int
1351pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1352 unsigned int max_vecs, unsigned int flags,
1353 const struct irq_affinity *aff_desc)
aff17164
CH
1354{
1355 if (min_vecs > 1)
1356 return -EINVAL;
1357 return 1;
1358}
402723ad 1359
aff17164
CH
1360static inline void pci_free_irq_vectors(struct pci_dev *dev)
1361{
1362}
1363
1364static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1365{
1366 if (WARN_ON_ONCE(nr > 0))
1367 return -EINVAL;
1368 return dev->irq;
1369}
ee8d41e5
TG
1370static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1371 int vec)
1372{
1373 return cpu_possible_mask;
1374}
27ddb689
SL
1375
1376static inline int pci_irq_get_node(struct pci_dev *pdev, int vec)
1377{
1378 return first_online_node;
1379}
1da177e4
LT
1380#endif
1381
402723ad
CH
1382static inline int
1383pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1384 unsigned int max_vecs, unsigned int flags)
1385{
1386 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs, flags,
1387 NULL);
1388}
1389
ab0724ff 1390#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1391extern bool pcie_ports_disabled;
1392extern bool pcie_ports_auto;
ab0724ff
MT
1393#else
1394#define pcie_ports_disabled true
1395#define pcie_ports_auto false
1396#endif
415e12b2 1397
4c859804 1398#ifdef CONFIG_PCIEASPM
f39d5b72 1399bool pcie_aspm_support_enabled(void);
4c859804
BH
1400#else
1401static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1402#endif
1403
415e12b2
RW
1404#ifdef CONFIG_PCIEAER
1405void pci_no_aer(void);
1406bool pci_aer_available(void);
66b80809 1407int pci_aer_init(struct pci_dev *dev);
415e12b2
RW
1408#else
1409static inline void pci_no_aer(void) { }
1410static inline bool pci_aer_available(void) { return false; }
66b80809 1411static inline int pci_aer_init(struct pci_dev *d) { return -ENODEV; }
415e12b2
RW
1412#endif
1413
4c859804 1414#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1415void pcie_set_ecrc_checking(struct pci_dev *dev);
1416void pcie_ecrc_get_policy(char *str);
4c859804 1417#else
2ee546c4
BH
1418static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1419static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1420#endif
1421
8b955b0d 1422#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1423/* The functions a driver should call */
1424int ht_create_irq(struct pci_dev *dev, int idx);
1425void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1426#endif /* CONFIG_HT_IRQ */
1427
edc90fee
BH
1428#ifdef CONFIG_PCI_ATS
1429/* Address Translation Service */
1430void pci_ats_init(struct pci_dev *dev);
ff9bee89
BH
1431int pci_enable_ats(struct pci_dev *dev, int ps);
1432void pci_disable_ats(struct pci_dev *dev);
1433int pci_ats_queue_depth(struct pci_dev *dev);
edc90fee 1434#else
ff9bee89
BH
1435static inline void pci_ats_init(struct pci_dev *d) { }
1436static inline int pci_enable_ats(struct pci_dev *d, int ps) { return -ENODEV; }
1437static inline void pci_disable_ats(struct pci_dev *d) { }
1438static inline int pci_ats_queue_depth(struct pci_dev *d) { return -ENODEV; }
edc90fee
BH
1439#endif
1440
eec097d4
BH
1441#ifdef CONFIG_PCIE_PTM
1442int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1443#else
1444static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1445{ return -EINVAL; }
1446#endif
1447
f39d5b72
BH
1448void pci_cfg_access_lock(struct pci_dev *dev);
1449bool pci_cfg_access_trylock(struct pci_dev *dev);
1450void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1451
4352dfd5
GKH
1452/*
1453 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1454 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1455 * configuration space.
1456 */
32a2eea7
JG
1457#ifdef CONFIG_PCI_DOMAINS
1458extern int pci_domains_supported;
41e5c0f8 1459int pci_get_new_domain_nr(void);
32a2eea7
JG
1460#else
1461enum { pci_domains_supported = 0 };
2ee546c4
BH
1462static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1463static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1464static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1465#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1466
670ba0c8
CM
1467/*
1468 * Generic implementation for PCI domain support. If your
1469 * architecture does not need custom management of PCI
1470 * domains then this implementation will be used
1471 */
1472#ifdef CONFIG_PCI_DOMAINS_GENERIC
1473static inline int pci_domain_nr(struct pci_bus *bus)
1474{
1475 return bus->domain_nr;
1476}
2ab51dde
TN
1477#ifdef CONFIG_ACPI
1478int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
670ba0c8 1479#else
2ab51dde
TN
1480static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1481{ return 0; }
1482#endif
9c7cb891 1483int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
670ba0c8
CM
1484#endif
1485
95a8b6ef
MT
1486/* some architectures require additional setup to direct VGA traffic */
1487typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1488 unsigned int command_bits, u32 flags);
f39d5b72 1489void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1490
be9d2e89
JT
1491static inline int
1492pci_request_io_regions(struct pci_dev *pdev, const char *name)
1493{
1494 return pci_request_selected_regions(pdev,
1495 pci_select_bars(pdev, IORESOURCE_IO), name);
1496}
1497
1498static inline void
1499pci_release_io_regions(struct pci_dev *pdev)
1500{
1501 return pci_release_selected_regions(pdev,
1502 pci_select_bars(pdev, IORESOURCE_IO));
1503}
1504
1505static inline int
1506pci_request_mem_regions(struct pci_dev *pdev, const char *name)
1507{
1508 return pci_request_selected_regions(pdev,
1509 pci_select_bars(pdev, IORESOURCE_MEM), name);
1510}
1511
1512static inline void
1513pci_release_mem_regions(struct pci_dev *pdev)
1514{
1515 return pci_release_selected_regions(pdev,
1516 pci_select_bars(pdev, IORESOURCE_MEM));
1517}
1518
4352dfd5 1519#else /* CONFIG_PCI is not enabled */
1da177e4 1520
5bbe029f
BH
1521static inline void pci_set_flags(int flags) { }
1522static inline void pci_add_flags(int flags) { }
1523static inline void pci_clear_flags(int flags) { }
1524static inline int pci_has_flag(int flag) { return 0; }
1525
1da177e4
LT
1526/*
1527 * If the system does not have PCI, clearly these return errors. Define
1528 * these as simple inline functions to avoid hair in drivers.
1529 */
1530
05cca6e5
GKH
1531#define _PCI_NOP(o, s, t) \
1532 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1533 int where, t val) \
1da177e4 1534 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1535
1536#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1537 _PCI_NOP(o, word, u16 x) \
1538 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1539_PCI_NOP_ALL(read, *)
1540_PCI_NOP_ALL(write,)
1541
d42552c3 1542static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1543 unsigned int device,
1544 struct pci_dev *from)
2ee546c4 1545{ return NULL; }
d42552c3 1546
05cca6e5
GKH
1547static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1548 unsigned int device,
1549 unsigned int ss_vendor,
1550 unsigned int ss_device,
b08508c4 1551 struct pci_dev *from)
2ee546c4 1552{ return NULL; }
1da177e4 1553
05cca6e5
GKH
1554static inline struct pci_dev *pci_get_class(unsigned int class,
1555 struct pci_dev *from)
2ee546c4 1556{ return NULL; }
1da177e4
LT
1557
1558#define pci_dev_present(ids) (0)
ed4aaadb 1559#define no_pci_devices() (1)
1da177e4
LT
1560#define pci_dev_put(dev) do { } while (0)
1561
2ee546c4
BH
1562static inline void pci_set_master(struct pci_dev *dev) { }
1563static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1564static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1565static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1566{ return -EBUSY; }
05cca6e5
GKH
1567static inline int __pci_register_driver(struct pci_driver *drv,
1568 struct module *owner)
2ee546c4 1569{ return 0; }
05cca6e5 1570static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1571{ return 0; }
1572static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1573static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1574{ return 0; }
05cca6e5
GKH
1575static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1576 int cap)
2ee546c4 1577{ return 0; }
05cca6e5 1578static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1579{ return 0; }
05cca6e5 1580
1da177e4 1581/* Power management related routines */
2ee546c4
BH
1582static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1583static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1584static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1585{ return 0; }
3449248c 1586static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1587{ return 0; }
05cca6e5
GKH
1588static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1589 pm_message_t state)
2ee546c4 1590{ return PCI_D0; }
05cca6e5
GKH
1591static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1592 int enable)
2ee546c4 1593{ return 0; }
48a92a81 1594
afd29f90
MW
1595static inline struct resource *pci_find_resource(struct pci_dev *dev,
1596 struct resource *res)
1597{ return NULL; }
05cca6e5 1598static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1599{ return -EIO; }
1600static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1601
c5076cfe
TN
1602static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
1603
2ee546c4 1604static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1605static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1606{ return 0; }
2ee546c4 1607static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1608
d80d0217
RD
1609static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1610{ return NULL; }
d80d0217
RD
1611static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1612 unsigned int devfn)
1613{ return NULL; }
d80d0217
RD
1614static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1615 unsigned int devfn)
1616{ return NULL; }
1617
2ee546c4
BH
1618static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1619static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1620static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1621
fb8a0d9d
WM
1622#define dev_is_pci(d) (false)
1623#define dev_is_pf(d) (false)
4352dfd5 1624#endif /* CONFIG_PCI */
1da177e4 1625
4352dfd5
GKH
1626/* Include architecture-dependent settings and functions */
1627
1628#include <asm/pci.h>
1da177e4 1629
92016ba5
JO
1630#ifndef pci_root_bus_fwnode
1631#define pci_root_bus_fwnode(bus) NULL
1632#endif
1633
1da177e4
LT
1634/* these helpers provide future and backwards compatibility
1635 * for accessing popular PCI BAR info */
05cca6e5
GKH
1636#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1637#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1638#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1639#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1640 ((pci_resource_start((dev), (bar)) == 0 && \
1641 pci_resource_end((dev), (bar)) == \
1642 pci_resource_start((dev), (bar))) ? 0 : \
1643 \
1644 (pci_resource_end((dev), (bar)) - \
1645 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1646
1647/* Similar to the helpers above, these manipulate per-pci_dev
1648 * driver-specific data. They are really just a wrapper around
1649 * the generic device structure functions of these calls.
1650 */
05cca6e5 1651static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1652{
1653 return dev_get_drvdata(&pdev->dev);
1654}
1655
05cca6e5 1656static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1657{
1658 dev_set_drvdata(&pdev->dev, data);
1659}
1660
1661/* If you want to know what to call your pci_dev, ask this function.
1662 * Again, it's a wrapper around the generic device.
1663 */
2fc90f61 1664static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1665{
c6c4f070 1666 return dev_name(&pdev->dev);
1da177e4
LT
1667}
1668
2311b1f2
ME
1669
1670/* Some archs don't want to expose struct resource to userland as-is
1671 * in sysfs and /proc
1672 */
8221a013
BH
1673#ifdef HAVE_ARCH_PCI_RESOURCE_TO_USER
1674void pci_resource_to_user(const struct pci_dev *dev, int bar,
1675 const struct resource *rsrc,
1676 resource_size_t *start, resource_size_t *end);
1677#else
2311b1f2 1678static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1679 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1680 resource_size_t *end)
2311b1f2
ME
1681{
1682 *start = rsrc->start;
1683 *end = rsrc->end;
1684}
1685#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1686
1687
1da177e4
LT
1688/*
1689 * The world is not perfect and supplies us with broken PCI devices.
1690 * For at least a part of these bugs we need a work-around, so both
1691 * generic (drivers/pci/quirks.c) and per-architecture code can define
1692 * fixup hooks to be called for particular buggy devices.
1693 */
1694
1695struct pci_fixup {
f4ca5c6a
YL
1696 u16 vendor; /* You can use PCI_ANY_ID here of course */
1697 u16 device; /* You can use PCI_ANY_ID here of course */
1698 u32 class; /* You can use PCI_ANY_ID here too */
1699 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1700 void (*hook)(struct pci_dev *dev);
1701};
1702
1703enum pci_fixup_pass {
1704 pci_fixup_early, /* Before probing BARs */
1705 pci_fixup_header, /* After reading configuration header */
1706 pci_fixup_final, /* Final phase of device fixups */
1707 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1708 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1709 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1710 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1711 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1712};
1713
1714/* Anonymous variables would be nice... */
f4ca5c6a
YL
1715#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1716 class_shift, hook) \
ecf61c78 1717 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1718 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1719 = { vendor, device, class, class_shift, hook };
1720
1721#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1722 class_shift, hook) \
1723 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1724 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1725#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1726 class_shift, hook) \
1727 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1728 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1729#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1730 class_shift, hook) \
1731 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1732 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1733#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1734 class_shift, hook) \
1735 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1736 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1737#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1738 class_shift, hook) \
1739 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1740 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1741 class_shift, hook)
1742#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1743 class_shift, hook) \
1744 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1745 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1746 class, class_shift, hook)
1747#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1748 class_shift, hook) \
1749 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1750 suspend##hook, vendor, device, class, \
f4ca5c6a 1751 class_shift, hook)
7d2a01b8
AN
1752#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1753 class_shift, hook) \
1754 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1755 suspend_late##hook, vendor, device, \
1756 class, class_shift, hook)
f4ca5c6a 1757
1da177e4
LT
1758#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1759 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1760 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1761#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1762 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1763 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1764#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1765 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1766 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1767#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1768 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1769 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1770#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1771 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1772 resume##hook, vendor, device, \
f4ca5c6a 1773 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1774#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1775 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1776 resume_early##hook, vendor, device, \
f4ca5c6a 1777 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1778#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1779 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1780 suspend##hook, vendor, device, \
f4ca5c6a 1781 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1782#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1783 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1784 suspend_late##hook, vendor, device, \
1785 PCI_ANY_ID, 0, hook)
1da177e4 1786
93177a74 1787#ifdef CONFIG_PCI_QUIRKS
1da177e4 1788void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1789int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
c1d61c9b 1790int pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1791#else
1792static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1793 struct pci_dev *dev) { }
ad805758
AW
1794static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1795 u16 acs_flags)
1796{
1797 return -ENOTTY;
1798}
c1d61c9b
AW
1799static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
1800{
1801 return -ENOTTY;
1802}
93177a74 1803#endif
1da177e4 1804
05cca6e5 1805void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1806void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1807void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1808int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1809int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1810 const char *name);
fb7ebfe4 1811void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1812
1da177e4 1813extern int pci_pci_problems;
236561e5 1814#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1815#define PCIPCI_TRITON 2
1816#define PCIPCI_NATOMA 4
1817#define PCIPCI_VIAETBF 8
1818#define PCIPCI_VSFX 16
236561e5
AC
1819#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1820#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1821
4516a618
AN
1822extern unsigned long pci_cardbus_io_size;
1823extern unsigned long pci_cardbus_mem_size;
15856ad5 1824extern u8 pci_dfl_cache_line_size;
ac1aa47b 1825extern u8 pci_cache_line_size;
4516a618 1826
28760489
EB
1827extern unsigned long pci_hotplug_io_size;
1828extern unsigned long pci_hotplug_mem_size;
e16b4660 1829extern unsigned long pci_hotplug_bus_size;
28760489 1830
f7625980 1831/* Architecture-specific versions may override these (weak) */
19792a08 1832void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1833void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1834int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1835 enum pcie_reset_state state);
eca0d467 1836int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1837void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1838void pcibios_penalize_isa_irq(int irq, int active);
890e4847
JL
1839int pcibios_alloc_irq(struct pci_dev *dev);
1840void pcibios_free_irq(struct pci_dev *dev);
575e3348 1841
699c1985
SO
1842#ifdef CONFIG_HIBERNATE_CALLBACKS
1843extern struct dev_pm_ops pcibios_pm_ops;
1844#endif
1845
935c760e 1846#if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
f39d5b72
BH
1847void __init pci_mmcfg_early_init(void);
1848void __init pci_mmcfg_late_init(void);
7752d5cf 1849#else
bb63b421 1850static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1851static inline void pci_mmcfg_late_init(void) { }
1852#endif
1853
642c92da 1854int pci_ext_cfg_avail(void);
0ef5f8f6 1855
1684f5dd 1856void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
c43996f4 1857void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1858
dd7cc44d 1859#ifdef CONFIG_PCI_IOV
b07579c0
WY
1860int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1861int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1862
f39d5b72
BH
1863int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1864void pci_disable_sriov(struct pci_dev *dev);
c194f7ea
WY
1865int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset);
1866void pci_iov_remove_virtfn(struct pci_dev *dev, int id, int reset);
f39d5b72 1867int pci_num_vf(struct pci_dev *dev);
5a8eb242 1868int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1869int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1870int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1871resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1872#else
b07579c0
WY
1873static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1874{
1875 return -ENOSYS;
1876}
1877static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1878{
1879 return -ENOSYS;
1880}
dd7cc44d 1881static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4 1882{ return -ENODEV; }
c194f7ea
WY
1883static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id, int reset)
1884{
1885 return -ENOSYS;
1886}
1887static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
1888 int id, int reset) { }
2ee546c4 1889static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1890static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1891static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1892{ return 0; }
bff73156 1893static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1894{ return 0; }
bff73156 1895static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1896{ return 0; }
0e6c9122
WY
1897static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1898{ return 0; }
dd7cc44d
YZ
1899#endif
1900
c825bc94 1901#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1902void pci_hp_create_module_link(struct pci_slot *pci_slot);
1903void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1904#endif
1905
d7b7e605
KK
1906/**
1907 * pci_pcie_cap - get the saved PCIe capability offset
1908 * @dev: PCI device
1909 *
1910 * PCIe capability offset is calculated at PCI device initialization
1911 * time and saved in the data structure. This function returns saved
1912 * PCIe capability offset. Using this instead of pci_find_capability()
1913 * reduces unnecessary search in the PCI configuration space. If you
1914 * need to calculate PCIe capability offset from raw device for some
1915 * reasons, please use pci_find_capability() instead.
1916 */
1917static inline int pci_pcie_cap(struct pci_dev *dev)
1918{
1919 return dev->pcie_cap;
1920}
1921
7eb776c4
KK
1922/**
1923 * pci_is_pcie - check if the PCI device is PCI Express capable
1924 * @dev: PCI device
1925 *
a895c28a 1926 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1927 */
1928static inline bool pci_is_pcie(struct pci_dev *dev)
1929{
a895c28a 1930 return pci_pcie_cap(dev);
7eb776c4
KK
1931}
1932
7c9c003c
MS
1933/**
1934 * pcie_caps_reg - get the PCIe Capabilities Register
1935 * @dev: PCI device
1936 */
1937static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1938{
1939 return dev->pcie_flags_reg;
1940}
1941
786e2288
YW
1942/**
1943 * pci_pcie_type - get the PCIe device/port type
1944 * @dev: PCI device
1945 */
1946static inline int pci_pcie_type(const struct pci_dev *dev)
1947{
1c531d82 1948 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1949}
1950
e784930b
JT
1951static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
1952{
1953 while (1) {
1954 if (!pci_is_pcie(dev))
1955 break;
1956 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1957 return dev;
1958 if (!dev->bus->self)
1959 break;
1960 dev = dev->bus->self;
1961 }
1962 return NULL;
1963}
1964
5d990b62 1965void pci_request_acs(void);
ad805758
AW
1966bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1967bool pci_acs_path_enabled(struct pci_dev *start,
1968 struct pci_dev *end, u16 acs_flags);
a2ce7662 1969
7ad506fa 1970#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1971#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1972
1973/* Large Resource Data Type Tag Item Names */
1974#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1975#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1976#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1977
1978#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1979#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1980#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1981
1982/* Small Resource Data Type Tag Item Names */
9eb45d5c 1983#define PCI_VPD_STIN_END 0x0f /* End */
7ad506fa 1984
9eb45d5c 1985#define PCI_VPD_SRDT_END (PCI_VPD_STIN_END << 3)
7ad506fa
MC
1986
1987#define PCI_VPD_SRDT_TIN_MASK 0x78
1988#define PCI_VPD_SRDT_LEN_MASK 0x07
9eb45d5c 1989#define PCI_VPD_LRDT_TIN_MASK 0x7f
7ad506fa
MC
1990
1991#define PCI_VPD_LRDT_TAG_SIZE 3
1992#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1993
e1d5bdab
MC
1994#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1995
4067a854
MC
1996#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1997#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1998#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1999#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 2000
a2ce7662
MC
2001/**
2002 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
2003 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2004 *
2005 * Returns the extracted Large Resource Data Type length.
2006 */
2007static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
2008{
2009 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
2010}
2011
9eb45d5c
HR
2012/**
2013 * pci_vpd_lrdt_tag - Extracts the Large Resource Data Type Tag Item
2014 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
2015 *
2016 * Returns the extracted Large Resource Data Type Tag item.
2017 */
2018static inline u16 pci_vpd_lrdt_tag(const u8 *lrdt)
2019{
2020 return (u16)(lrdt[0] & PCI_VPD_LRDT_TIN_MASK);
2021}
2022
7ad506fa
MC
2023/**
2024 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
2025 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2026 *
2027 * Returns the extracted Small Resource Data Type length.
2028 */
2029static inline u8 pci_vpd_srdt_size(const u8 *srdt)
2030{
2031 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
2032}
2033
9eb45d5c
HR
2034/**
2035 * pci_vpd_srdt_tag - Extracts the Small Resource Data Type Tag Item
2036 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
2037 *
2038 * Returns the extracted Small Resource Data Type Tag Item.
2039 */
2040static inline u8 pci_vpd_srdt_tag(const u8 *srdt)
2041{
2042 return ((*srdt) & PCI_VPD_SRDT_TIN_MASK) >> 3;
2043}
2044
e1d5bdab
MC
2045/**
2046 * pci_vpd_info_field_size - Extracts the information field length
2047 * @lrdt: Pointer to the beginning of an information field header
2048 *
2049 * Returns the extracted information field length.
2050 */
2051static inline u8 pci_vpd_info_field_size(const u8 *info_field)
2052{
2053 return info_field[2];
2054}
2055
b55ac1b2
MC
2056/**
2057 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
2058 * @buf: Pointer to buffered vpd data
2059 * @off: The offset into the buffer at which to begin the search
2060 * @len: The length of the vpd buffer
2061 * @rdt: The Resource Data Type to search for
2062 *
2063 * Returns the index where the Resource Data Type was found or
2064 * -ENOENT otherwise.
2065 */
2066int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
2067
4067a854
MC
2068/**
2069 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
2070 * @buf: Pointer to buffered vpd data
2071 * @off: The offset into the buffer at which to begin the search
2072 * @len: The length of the buffer area, relative to off, in which to search
2073 * @kw: The keyword to search for
2074 *
2075 * Returns the index where the information field keyword was found or
2076 * -ENOENT otherwise.
2077 */
2078int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
2079 unsigned int len, const char *kw);
2080
98d9f30c
BH
2081/* PCI <-> OF binding helpers */
2082#ifdef CONFIG_OF
2083struct device_node;
b165e2b6 2084struct irq_domain;
f39d5b72
BH
2085void pci_set_of_node(struct pci_dev *dev);
2086void pci_release_of_node(struct pci_dev *dev);
2087void pci_set_bus_of_node(struct pci_bus *bus);
2088void pci_release_bus_of_node(struct pci_bus *bus);
b165e2b6 2089struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
98d9f30c
BH
2090
2091/* Arch may override this (weak) */
723ec4d0 2092struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 2093
3df425f3
JC
2094static inline struct device_node *
2095pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
2096{
2097 return pdev ? pdev->dev.of_node : NULL;
2098}
2099
ef3b4f8c
BH
2100static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2101{
2102 return bus ? bus->dev.of_node : NULL;
2103}
2104
98d9f30c
BH
2105#else /* CONFIG_OF */
2106static inline void pci_set_of_node(struct pci_dev *dev) { }
2107static inline void pci_release_of_node(struct pci_dev *dev) { }
2108static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
2109static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
2110static inline struct device_node *
2111pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
b165e2b6
MZ
2112static inline struct irq_domain *
2113pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
98d9f30c
BH
2114#endif /* CONFIG_OF */
2115
471036b2
SS
2116#ifdef CONFIG_ACPI
2117struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2118
2119void
2120pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2121#else
2122static inline struct irq_domain *
2123pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
2124#endif
2125
eb740b5f
GS
2126#ifdef CONFIG_EEH
2127static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2128{
2129 return pdev->dev.archdata.edev;
2130}
2131#endif
2132
f0af9593 2133void pci_add_dma_alias(struct pci_dev *dev, u8 devfn);
338c3149 2134bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
c25dc828
AW
2135int pci_for_each_dma_alias(struct pci_dev *pdev,
2136 int (*fn)(struct pci_dev *pdev,
2137 u16 alias, void *data), void *data);
2138
ce052984
EZ
2139/* helper functions for operation of device flag */
2140static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2141{
2142 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2143}
2144static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2145{
2146 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2147}
2148static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2149{
2150 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2151}
19bdb6e4
AW
2152
2153/**
2154 * pci_ari_enabled - query ARI forwarding status
2155 * @bus: the PCI bus
2156 *
2157 * Returns true if ARI forwarding is enabled.
2158 */
2159static inline bool pci_ari_enabled(struct pci_bus *bus)
2160{
2161 return bus->self && bus->self->ari_enabled;
2162}
bc4b024a 2163
8531e283
LW
2164/**
2165 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2166 * @pdev: PCI device to check
2167 *
2168 * Walk upwards from @pdev and check for each encountered bridge if it's part
2169 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2170 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2171 */
2172static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2173{
2174 struct pci_dev *parent = pdev;
2175
2176 if (pdev->is_thunderbolt)
2177 return true;
2178
2179 while ((parent = pci_upstream_bridge(parent)))
2180 if (parent->is_thunderbolt)
2181 return true;
2182
2183 return false;
2184}
2185
bc4b024a
CH
2186/* provide the legacy pci_dma_* API */
2187#include <linux/pci-dma-compat.h>
2188
1da177e4 2189#endif /* LINUX_PCI_H */