]> git.proxmox.com Git - mirror_qemu.git/blame - target/i386/cpu.h
target/i386: Enable support for XSAVES based features
[mirror_qemu.git] / target / i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
d9ff33ad 9 * version 2.1 of the License, or (at your option) any later version.
2c0262af
FB
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
14a48c1d 23#include "sysemu/tcg.h"
4da6f8d9 24#include "cpu-qom.h"
a9dc68d9 25#include "kvm/hyperv-proto.h"
c97d6d2c 26#include "exec/cpu-defs.h"
30d6ff66 27#include "qapi/qapi-types-common.h"
69242e7e 28#include "qemu/cpu-float.h"
c97d6d2c 29
72c1701f
AB
30/* The x86 has a strong memory model with some store-after-load re-ordering */
31#define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
32
e24fd076
DG
33#define KVM_HAVE_MCE_INJECTION 1
34
d720b93d
FB
35/* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37#define TARGET_HAS_PRECISE_SMC
38
9042c0e2 39#ifdef TARGET_X86_64
a5e8788f 40#define I386_ELF_MACHINE EM_X86_64
4ab23a91 41#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 42#else
a5e8788f 43#define I386_ELF_MACHINE EM_386
4ab23a91 44#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
45#endif
46
6701d81d
PB
47enum {
48 R_EAX = 0,
49 R_ECX = 1,
50 R_EDX = 2,
51 R_EBX = 3,
52 R_ESP = 4,
53 R_EBP = 5,
54 R_ESI = 6,
55 R_EDI = 7,
56 R_R8 = 8,
57 R_R9 = 9,
58 R_R10 = 10,
59 R_R11 = 11,
60 R_R12 = 12,
61 R_R13 = 13,
62 R_R14 = 14,
63 R_R15 = 15,
2c0262af 64
6701d81d
PB
65 R_AL = 0,
66 R_CL = 1,
67 R_DL = 2,
68 R_BL = 3,
69 R_AH = 4,
70 R_CH = 5,
71 R_DH = 6,
72 R_BH = 7,
73};
2c0262af 74
6701d81d
PB
75typedef enum X86Seg {
76 R_ES = 0,
77 R_CS = 1,
78 R_SS = 2,
79 R_DS = 3,
80 R_FS = 4,
81 R_GS = 5,
82 R_LDTR = 6,
83 R_TR = 7,
84} X86Seg;
2c0262af
FB
85
86/* segment descriptor fields */
c97d6d2c
SAGDR
87#define DESC_G_SHIFT 23
88#define DESC_G_MASK (1 << DESC_G_SHIFT)
2c0262af
FB
89#define DESC_B_SHIFT 22
90#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
91#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
92#define DESC_L_MASK (1 << DESC_L_SHIFT)
c97d6d2c
SAGDR
93#define DESC_AVL_SHIFT 20
94#define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
95#define DESC_P_SHIFT 15
96#define DESC_P_MASK (1 << DESC_P_SHIFT)
2c0262af 97#define DESC_DPL_SHIFT 13
a3867ed2 98#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
c97d6d2c
SAGDR
99#define DESC_S_SHIFT 12
100#define DESC_S_MASK (1 << DESC_S_SHIFT)
2c0262af 101#define DESC_TYPE_SHIFT 8
a3867ed2 102#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
103#define DESC_A_MASK (1 << 8)
104
e670b89e
FB
105#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
106#define DESC_C_MASK (1 << 10) /* code: conforming */
107#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 108
e670b89e
FB
109#define DESC_E_MASK (1 << 10) /* data: expansion direction */
110#define DESC_W_MASK (1 << 9) /* data: writable */
111
112#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
113
114/* eflags masks */
e4a09c96
PB
115#define CC_C 0x0001
116#define CC_P 0x0004
117#define CC_A 0x0010
118#define CC_Z 0x0040
2c0262af
FB
119#define CC_S 0x0080
120#define CC_O 0x0800
121
122#define TF_SHIFT 8
123#define IOPL_SHIFT 12
124#define VM_SHIFT 17
125
e4a09c96
PB
126#define TF_MASK 0x00000100
127#define IF_MASK 0x00000200
128#define DF_MASK 0x00000400
129#define IOPL_MASK 0x00003000
130#define NT_MASK 0x00004000
131#define RF_MASK 0x00010000
132#define VM_MASK 0x00020000
133#define AC_MASK 0x00040000
2c0262af
FB
134#define VIF_MASK 0x00080000
135#define VIP_MASK 0x00100000
136#define ID_MASK 0x00200000
137
aa1f17c1 138/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
139 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
140 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
141 positions to ease oring with eflags. */
2c0262af
FB
142/* current cpl */
143#define HF_CPL_SHIFT 0
2c0262af
FB
144/* true if hardware interrupts must be disabled for next instruction */
145#define HF_INHIBIT_IRQ_SHIFT 3
146/* 16 or 32 segments */
147#define HF_CS32_SHIFT 4
148#define HF_SS32_SHIFT 5
dc196a57 149/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 150#define HF_ADDSEG_SHIFT 6
65262d57
FB
151/* copy of CR0.PE (protected mode) */
152#define HF_PE_SHIFT 7
153#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
154#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
155#define HF_EM_SHIFT 10
156#define HF_TS_SHIFT 11
65262d57 157#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
158#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
159#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 160#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 161#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 162#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 163#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46 164#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
f8dc4c64 165#define HF_GUEST_SHIFT 21 /* SVM intercepts are active */
a2397807 166#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 167#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 168#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
169#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
170#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
637f1ee3 171#define HF_UMIP_SHIFT 27 /* CR4.UMIP */
2c0262af
FB
172
173#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
174#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
175#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
176#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
177#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 178#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 179#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
180#define HF_MP_MASK (1 << HF_MP_SHIFT)
181#define HF_EM_MASK (1 << HF_EM_SHIFT)
182#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 183#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
184#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
185#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 186#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 187#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 188#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 189#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa 190#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
f8dc4c64 191#define HF_GUEST_MASK (1 << HF_GUEST_SHIFT)
a2397807 192#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 193#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 194#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
195#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
196#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
637f1ee3 197#define HF_UMIP_MASK (1 << HF_UMIP_SHIFT)
2c0262af 198
db620f46
FB
199/* hflags2 */
200
9982f74b
PB
201#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
202#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
203#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
204#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
205#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 206#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
fe441054 207#define HF2_NPT_SHIFT 6 /* Nested Paging enabled */
bf13bfab 208#define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */
b67e2796 209#define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/
9982f74b
PB
210
211#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
212#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
213#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
214#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
215#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 216#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
fe441054 217#define HF2_NPT_MASK (1 << HF2_NPT_SHIFT)
bf13bfab 218#define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT)
b67e2796 219#define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT)
db620f46 220
0650f1ab
AL
221#define CR0_PE_SHIFT 0
222#define CR0_MP_SHIFT 1
223
2cd49cbf
PM
224#define CR0_PE_MASK (1U << 0)
225#define CR0_MP_MASK (1U << 1)
226#define CR0_EM_MASK (1U << 2)
227#define CR0_TS_MASK (1U << 3)
228#define CR0_ET_MASK (1U << 4)
229#define CR0_NE_MASK (1U << 5)
230#define CR0_WP_MASK (1U << 16)
231#define CR0_AM_MASK (1U << 18)
498df2a7
LL
232#define CR0_NW_MASK (1U << 29)
233#define CR0_CD_MASK (1U << 30)
2cd49cbf
PM
234#define CR0_PG_MASK (1U << 31)
235
236#define CR4_VME_MASK (1U << 0)
237#define CR4_PVI_MASK (1U << 1)
238#define CR4_TSD_MASK (1U << 2)
239#define CR4_DE_MASK (1U << 3)
240#define CR4_PSE_MASK (1U << 4)
241#define CR4_PAE_MASK (1U << 5)
242#define CR4_MCE_MASK (1U << 6)
243#define CR4_PGE_MASK (1U << 7)
244#define CR4_PCE_MASK (1U << 8)
0650f1ab 245#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
246#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
247#define CR4_OSXMMEXCPT_MASK (1U << 10)
213ff024 248#define CR4_UMIP_MASK (1U << 11)
6c7c3c21 249#define CR4_LA57_MASK (1U << 12)
2cd49cbf
PM
250#define CR4_VMXE_MASK (1U << 13)
251#define CR4_SMXE_MASK (1U << 14)
252#define CR4_FSGSBASE_MASK (1U << 16)
253#define CR4_PCIDE_MASK (1U << 17)
254#define CR4_OSXSAVE_MASK (1U << 18)
255#define CR4_SMEP_MASK (1U << 20)
256#define CR4_SMAP_MASK (1U << 21)
0f70ed47 257#define CR4_PKE_MASK (1U << 22)
e7e7bdab 258#define CR4_PKS_MASK (1U << 24)
2c0262af 259
213ff024
LL
260#define CR4_RESERVED_MASK \
261(~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \
262 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \
263 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \
637f1ee3 264 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \
69e3895f 265 | CR4_LA57_MASK \
213ff024
LL
266 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \
267 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK))
268
01df040b
AL
269#define DR6_BD (1 << 13)
270#define DR6_BS (1 << 14)
271#define DR6_BT (1 << 15)
272#define DR6_FIXED_1 0xffff0ff0
273
274#define DR7_GD (1 << 13)
275#define DR7_TYPE_SHIFT 16
276#define DR7_LEN_SHIFT 18
277#define DR7_FIXED_1 0x00000400
93d00d0f 278#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
279#define DR7_LOCAL_BP_MASK 0x55
280#define DR7_MAX_BP 4
281#define DR7_TYPE_BP_INST 0x0
282#define DR7_TYPE_DATA_WR 0x1
283#define DR7_TYPE_IO_RW 0x2
284#define DR7_TYPE_DATA_RW 0x3
01df040b 285
533883fd
PB
286#define DR_RESERVED_MASK 0xffffffff00000000ULL
287
e4a09c96
PB
288#define PG_PRESENT_BIT 0
289#define PG_RW_BIT 1
290#define PG_USER_BIT 2
291#define PG_PWT_BIT 3
292#define PG_PCD_BIT 4
293#define PG_ACCESSED_BIT 5
294#define PG_DIRTY_BIT 6
295#define PG_PSE_BIT 7
296#define PG_GLOBAL_BIT 8
eaad03e4 297#define PG_PSE_PAT_BIT 12
0f70ed47 298#define PG_PKRU_BIT 59
e4a09c96 299#define PG_NX_BIT 63
2c0262af
FB
300
301#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
302#define PG_RW_MASK (1 << PG_RW_BIT)
303#define PG_USER_MASK (1 << PG_USER_BIT)
304#define PG_PWT_MASK (1 << PG_PWT_BIT)
305#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 306#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
307#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
308#define PG_PSE_MASK (1 << PG_PSE_BIT)
309#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 310#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c 311#define PG_ADDRESS_MASK 0x000ffffffffff000LL
3f2cbf0d 312#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
313#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
314#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
315
316#define PG_ERROR_W_BIT 1
317
318#define PG_ERROR_P_MASK 0x01
319#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
320#define PG_ERROR_U_MASK 0x04
321#define PG_ERROR_RSVD_MASK 0x08
5cf38396 322#define PG_ERROR_I_D_MASK 0x10
0f70ed47 323#define PG_ERROR_PK_MASK 0x20
2c0262af 324
616a89ea
PB
325#define PG_MODE_PAE (1 << 0)
326#define PG_MODE_LMA (1 << 1)
327#define PG_MODE_NXE (1 << 2)
328#define PG_MODE_PSE (1 << 3)
31dd35eb
PB
329#define PG_MODE_LA57 (1 << 4)
330#define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15)
331
332/* Bits of CR4 that do not affect the NPT page format. */
333#define PG_MODE_WP (1 << 16)
334#define PG_MODE_PKE (1 << 17)
335#define PG_MODE_PKS (1 << 18)
336#define PG_MODE_SMEP (1 << 19)
616a89ea 337
e4a09c96
PB
338#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
339#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 340#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 341
e4a09c96
PB
342#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
343#define MCE_BANKS_DEF 10
79c4f6b0 344
2590f15b
EH
345#define MCG_CAP_BANKS_MASK 0xff
346
e4a09c96
PB
347#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
348#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
349#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
350#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
351
352#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 353
e4a09c96
PB
354#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
355#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
356#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
357#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
358#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
359#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
360#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
361#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
362#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
363
364/* MISC register defines */
e4a09c96
PB
365#define MCM_ADDR_SEGOFF 0 /* segment offset */
366#define MCM_ADDR_LINEAR 1 /* linear address */
367#define MCM_ADDR_PHYS 2 /* physical address */
368#define MCM_ADDR_MEM 3 /* memory address */
369#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 370
0650f1ab 371#define MSR_IA32_TSC 0x10
2c0262af
FB
372#define MSR_IA32_APICBASE 0x1b
373#define MSR_IA32_APICBASE_BSP (1<<8)
374#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 375#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 376#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 377#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 378#define MSR_TSC_ADJUST 0x0000003b
a33a2cfe 379#define MSR_IA32_SPEC_CTRL 0x48
cfeea0c0 380#define MSR_VIRT_SSBD 0xc001011f
8c80c99f 381#define MSR_IA32_PRED_CMD 0x49
4e45aff3 382#define MSR_IA32_UCODE_REV 0x8b
597360c0 383#define MSR_IA32_CORE_CAPABILITY 0xcf
2a9758c5 384
8c80c99f 385#define MSR_IA32_ARCH_CAPABILITIES 0x10a
2a9758c5
PB
386#define ARCH_CAP_TSX_CTRL_MSR (1<<7)
387
ea39f9b6 388#define MSR_IA32_PERF_CAPABILITIES 0x345
f06d8a18 389#define PERF_CAP_LBR_FMT 0x3f
ea39f9b6 390
2a9758c5 391#define MSR_IA32_TSX_CTRL 0x122
aa82ba54 392#define MSR_IA32_TSCDEADLINE 0x6e0
e7e7bdab 393#define MSR_IA32_PKRS 0x6e1
2c0262af 394
217f1b4a 395#define FEATURE_CONTROL_LOCKED (1<<0)
5c76b651 396#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1)
217f1b4a 397#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
5c76b651
SC
398#define FEATURE_CONTROL_SGX_LC (1ULL << 17)
399#define FEATURE_CONTROL_SGX (1ULL << 18)
217f1b4a
HZ
400#define FEATURE_CONTROL_LMCE (1<<20)
401
5c76b651
SC
402#define MSR_IA32_SGXLEPUBKEYHASH0 0x8c
403#define MSR_IA32_SGXLEPUBKEYHASH1 0x8d
404#define MSR_IA32_SGXLEPUBKEYHASH2 0x8e
405#define MSR_IA32_SGXLEPUBKEYHASH3 0x8f
406
0d894367
PB
407#define MSR_P6_PERFCTR0 0xc1
408
fc12d72e 409#define MSR_IA32_SMBASE 0x9e
e13713db 410#define MSR_SMI_COUNT 0x34
027ac0cb 411#define MSR_CORE_THREAD_COUNT 0x35
e4a09c96
PB
412#define MSR_MTRRcap 0xfe
413#define MSR_MTRRcap_VCNT 8
414#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
415#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 416
2c0262af
FB
417#define MSR_IA32_SYSENTER_CS 0x174
418#define MSR_IA32_SYSENTER_ESP 0x175
419#define MSR_IA32_SYSENTER_EIP 0x176
420
8f091a59
FB
421#define MSR_MCG_CAP 0x179
422#define MSR_MCG_STATUS 0x17a
423#define MSR_MCG_CTL 0x17b
87f8b626 424#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 425
0d894367
PB
426#define MSR_P6_EVNTSEL0 0x186
427
e737b32a
AZ
428#define MSR_IA32_PERF_STATUS 0x198
429
e4a09c96 430#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
431/* Indicates good rep/movs microcode on some processors: */
432#define MSR_IA32_MISC_ENABLE_DEFAULT 1
4cfd7bab 433#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
21e87c46 434
e4a09c96
PB
435#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
436#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
437
d1ae67f6
AW
438#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
439
e4a09c96
PB
440#define MSR_MTRRfix64K_00000 0x250
441#define MSR_MTRRfix16K_80000 0x258
442#define MSR_MTRRfix16K_A0000 0x259
443#define MSR_MTRRfix4K_C0000 0x268
444#define MSR_MTRRfix4K_C8000 0x269
445#define MSR_MTRRfix4K_D0000 0x26a
446#define MSR_MTRRfix4K_D8000 0x26b
447#define MSR_MTRRfix4K_E0000 0x26c
448#define MSR_MTRRfix4K_E8000 0x26d
449#define MSR_MTRRfix4K_F0000 0x26e
450#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 451
8f091a59
FB
452#define MSR_PAT 0x277
453
e4a09c96 454#define MSR_MTRRdefType 0x2ff
165d9b82 455
0d894367
PB
456#define MSR_CORE_PERF_FIXED_CTR0 0x309
457#define MSR_CORE_PERF_FIXED_CTR1 0x30a
458#define MSR_CORE_PERF_FIXED_CTR2 0x30b
459#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
460#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
461#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
462#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 463
e4a09c96
PB
464#define MSR_MC0_CTL 0x400
465#define MSR_MC0_STATUS 0x401
466#define MSR_MC0_ADDR 0x402
467#define MSR_MC0_MISC 0x403
79c4f6b0 468
b77146e9
CP
469#define MSR_IA32_RTIT_OUTPUT_BASE 0x560
470#define MSR_IA32_RTIT_OUTPUT_MASK 0x561
471#define MSR_IA32_RTIT_CTL 0x570
472#define MSR_IA32_RTIT_STATUS 0x571
473#define MSR_IA32_RTIT_CR3_MATCH 0x572
474#define MSR_IA32_RTIT_ADDR0_A 0x580
475#define MSR_IA32_RTIT_ADDR0_B 0x581
476#define MSR_IA32_RTIT_ADDR1_A 0x582
477#define MSR_IA32_RTIT_ADDR1_B 0x583
478#define MSR_IA32_RTIT_ADDR2_A 0x584
479#define MSR_IA32_RTIT_ADDR2_B 0x585
480#define MSR_IA32_RTIT_ADDR3_A 0x586
481#define MSR_IA32_RTIT_ADDR3_B 0x587
482#define MAX_RTIT_ADDRS 8
483
14ce26e7
FB
484#define MSR_EFER 0xc0000080
485
486#define MSR_EFER_SCE (1 << 0)
487#define MSR_EFER_LME (1 << 8)
488#define MSR_EFER_LMA (1 << 10)
489#define MSR_EFER_NXE (1 << 11)
872929aa 490#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
491#define MSR_EFER_FFXSR (1 << 14)
492
d499f196
LL
493#define MSR_EFER_RESERVED\
494 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\
495 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\
496 | MSR_EFER_FFXSR))
497
14ce26e7
FB
498#define MSR_STAR 0xc0000081
499#define MSR_LSTAR 0xc0000082
500#define MSR_CSTAR 0xc0000083
501#define MSR_FMASK 0xc0000084
502#define MSR_FSBASE 0xc0000100
503#define MSR_GSBASE 0xc0000101
504#define MSR_KERNELGSBASE 0xc0000102
1b050077 505#define MSR_TSC_AUX 0xc0000103
cabf9862
ML
506#define MSR_AMD64_TSC_RATIO 0xc0000104
507
508#define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL
14ce26e7 509
0573fbfc
TS
510#define MSR_VM_HSAVE_PA 0xc0010117
511
cdec2b75
ZG
512#define MSR_IA32_XFD 0x000001c4
513#define MSR_IA32_XFD_ERR 0x000001c5
514
79e9ebeb 515#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 516#define MSR_IA32_XSS 0x00000da0
65087997 517#define MSR_IA32_UMWAIT_CONTROL 0xe1
79e9ebeb 518
704798ad
PB
519#define MSR_IA32_VMX_BASIC 0x00000480
520#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
521#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
522#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
523#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
524#define MSR_IA32_VMX_MISC 0x00000485
525#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
526#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
527#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
528#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
529#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
530#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
531#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
532#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
533#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
534#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
535#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
536#define MSR_IA32_VMX_VMFUNC 0x00000491
537
cfc3b074
PB
538#define XSTATE_FP_BIT 0
539#define XSTATE_SSE_BIT 1
540#define XSTATE_YMM_BIT 2
541#define XSTATE_BNDREGS_BIT 3
542#define XSTATE_BNDCSR_BIT 4
543#define XSTATE_OPMASK_BIT 5
544#define XSTATE_ZMM_Hi256_BIT 6
545#define XSTATE_Hi16_ZMM_BIT 7
546#define XSTATE_PKRU_BIT 9
1f16764f
JL
547#define XSTATE_XTILE_CFG_BIT 17
548#define XSTATE_XTILE_DATA_BIT 18
cfc3b074
PB
549
550#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
551#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
552#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
553#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
554#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
555#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
556#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
557#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
558#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
19db68ca
YZ
559#define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT)
560#define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT)
561
562#define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK)
c74f41bb 563
131266b7 564#define ESA_FEATURE_ALIGN64_BIT 1
0f17f6b3 565#define ESA_FEATURE_XFD_BIT 2
131266b7
JL
566
567#define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT)
0f17f6b3 568#define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT)
131266b7
JL
569
570
301e9067
YW
571/* CPUID feature bits available in XCR0 */
572#define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \
573 XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \
574 XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \
575 XSTATE_ZMM_Hi256_MASK | \
576 XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \
577 XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK)
578
5ef57876
EH
579/* CPUID feature words */
580typedef enum FeatureWord {
581 FEAT_1_EDX, /* CPUID[1].EDX */
582 FEAT_1_ECX, /* CPUID[1].ECX */
583 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 584 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 585 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
80db491d 586 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */
5ef57876
EH
587 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
588 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 589 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
1b3420e1 590 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
5ef57876
EH
591 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
592 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
be777326 593 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
5ef57876 594 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 595 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 596 FEAT_6_EAX, /* CPUID[6].EAX */
301e9067
YW
597 FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
598 FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
d86f9636 599 FEAT_ARCH_CAPABILITIES,
597360c0 600 FEAT_CORE_CAPABILITY,
ea39f9b6 601 FEAT_PERF_CAPABILITIES,
20a78b02
PB
602 FEAT_VMX_PROCBASED_CTLS,
603 FEAT_VMX_SECONDARY_CTLS,
604 FEAT_VMX_PINBASED_CTLS,
605 FEAT_VMX_EXIT_CTLS,
606 FEAT_VMX_ENTRY_CTLS,
607 FEAT_VMX_MISC,
608 FEAT_VMX_EPT_VPID_CAPS,
609 FEAT_VMX_BASIC,
610 FEAT_VMX_VMFUNC,
d1615ea5 611 FEAT_14_0_ECX,
4b841a79 612 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */
120ca112 613 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */
165981a5 614 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */
301e9067
YW
615 FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */
616 FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */
5ef57876
EH
617 FEATURE_WORDS,
618} FeatureWord;
619
ede146c2 620typedef uint64_t FeatureWordArray[FEATURE_WORDS];
58f7db26
PB
621uint64_t x86_cpu_get_supported_feature_word(FeatureWord w,
622 bool migratable_only);
5ef57876 623
14ce26e7 624/* cpuid_features bits */
2cd49cbf
PM
625#define CPUID_FP87 (1U << 0)
626#define CPUID_VME (1U << 1)
627#define CPUID_DE (1U << 2)
628#define CPUID_PSE (1U << 3)
629#define CPUID_TSC (1U << 4)
630#define CPUID_MSR (1U << 5)
631#define CPUID_PAE (1U << 6)
632#define CPUID_MCE (1U << 7)
633#define CPUID_CX8 (1U << 8)
634#define CPUID_APIC (1U << 9)
635#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
636#define CPUID_MTRR (1U << 12)
637#define CPUID_PGE (1U << 13)
638#define CPUID_MCA (1U << 14)
639#define CPUID_CMOV (1U << 15)
640#define CPUID_PAT (1U << 16)
641#define CPUID_PSE36 (1U << 17)
642#define CPUID_PN (1U << 18)
643#define CPUID_CLFLUSH (1U << 19)
644#define CPUID_DTS (1U << 21)
645#define CPUID_ACPI (1U << 22)
646#define CPUID_MMX (1U << 23)
647#define CPUID_FXSR (1U << 24)
648#define CPUID_SSE (1U << 25)
649#define CPUID_SSE2 (1U << 26)
650#define CPUID_SS (1U << 27)
651#define CPUID_HT (1U << 28)
652#define CPUID_TM (1U << 29)
653#define CPUID_IA64 (1U << 30)
654#define CPUID_PBE (1U << 31)
655
656#define CPUID_EXT_SSE3 (1U << 0)
657#define CPUID_EXT_PCLMULQDQ (1U << 1)
658#define CPUID_EXT_DTES64 (1U << 2)
659#define CPUID_EXT_MONITOR (1U << 3)
660#define CPUID_EXT_DSCPL (1U << 4)
661#define CPUID_EXT_VMX (1U << 5)
662#define CPUID_EXT_SMX (1U << 6)
663#define CPUID_EXT_EST (1U << 7)
664#define CPUID_EXT_TM2 (1U << 8)
665#define CPUID_EXT_SSSE3 (1U << 9)
666#define CPUID_EXT_CID (1U << 10)
667#define CPUID_EXT_FMA (1U << 12)
668#define CPUID_EXT_CX16 (1U << 13)
669#define CPUID_EXT_XTPR (1U << 14)
670#define CPUID_EXT_PDCM (1U << 15)
671#define CPUID_EXT_PCID (1U << 17)
672#define CPUID_EXT_DCA (1U << 18)
673#define CPUID_EXT_SSE41 (1U << 19)
674#define CPUID_EXT_SSE42 (1U << 20)
675#define CPUID_EXT_X2APIC (1U << 21)
676#define CPUID_EXT_MOVBE (1U << 22)
677#define CPUID_EXT_POPCNT (1U << 23)
678#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
679#define CPUID_EXT_AES (1U << 25)
680#define CPUID_EXT_XSAVE (1U << 26)
681#define CPUID_EXT_OSXSAVE (1U << 27)
682#define CPUID_EXT_AVX (1U << 28)
683#define CPUID_EXT_F16C (1U << 29)
684#define CPUID_EXT_RDRAND (1U << 30)
685#define CPUID_EXT_HYPERVISOR (1U << 31)
686
687#define CPUID_EXT2_FPU (1U << 0)
688#define CPUID_EXT2_VME (1U << 1)
689#define CPUID_EXT2_DE (1U << 2)
690#define CPUID_EXT2_PSE (1U << 3)
691#define CPUID_EXT2_TSC (1U << 4)
692#define CPUID_EXT2_MSR (1U << 5)
693#define CPUID_EXT2_PAE (1U << 6)
694#define CPUID_EXT2_MCE (1U << 7)
695#define CPUID_EXT2_CX8 (1U << 8)
696#define CPUID_EXT2_APIC (1U << 9)
697#define CPUID_EXT2_SYSCALL (1U << 11)
698#define CPUID_EXT2_MTRR (1U << 12)
699#define CPUID_EXT2_PGE (1U << 13)
700#define CPUID_EXT2_MCA (1U << 14)
701#define CPUID_EXT2_CMOV (1U << 15)
702#define CPUID_EXT2_PAT (1U << 16)
703#define CPUID_EXT2_PSE36 (1U << 17)
704#define CPUID_EXT2_MP (1U << 19)
705#define CPUID_EXT2_NX (1U << 20)
706#define CPUID_EXT2_MMXEXT (1U << 22)
707#define CPUID_EXT2_MMX (1U << 23)
708#define CPUID_EXT2_FXSR (1U << 24)
709#define CPUID_EXT2_FFXSR (1U << 25)
710#define CPUID_EXT2_PDPE1GB (1U << 26)
711#define CPUID_EXT2_RDTSCP (1U << 27)
712#define CPUID_EXT2_LM (1U << 29)
713#define CPUID_EXT2_3DNOWEXT (1U << 30)
714#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 715
8fad4b44
EH
716/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
717#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
718 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
719 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
720 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
721 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
722 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
723 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
724 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
725 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
726
2cd49cbf
PM
727#define CPUID_EXT3_LAHF_LM (1U << 0)
728#define CPUID_EXT3_CMP_LEG (1U << 1)
729#define CPUID_EXT3_SVM (1U << 2)
730#define CPUID_EXT3_EXTAPIC (1U << 3)
731#define CPUID_EXT3_CR8LEG (1U << 4)
732#define CPUID_EXT3_ABM (1U << 5)
733#define CPUID_EXT3_SSE4A (1U << 6)
734#define CPUID_EXT3_MISALIGNSSE (1U << 7)
735#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
736#define CPUID_EXT3_OSVW (1U << 9)
737#define CPUID_EXT3_IBS (1U << 10)
738#define CPUID_EXT3_XOP (1U << 11)
739#define CPUID_EXT3_SKINIT (1U << 12)
740#define CPUID_EXT3_WDT (1U << 13)
741#define CPUID_EXT3_LWP (1U << 15)
742#define CPUID_EXT3_FMA4 (1U << 16)
743#define CPUID_EXT3_TCE (1U << 17)
744#define CPUID_EXT3_NODEID (1U << 19)
745#define CPUID_EXT3_TBM (1U << 21)
746#define CPUID_EXT3_TOPOEXT (1U << 22)
747#define CPUID_EXT3_PERFCORE (1U << 23)
748#define CPUID_EXT3_PERFNB (1U << 24)
749
5447089c
WH
750#define CPUID_SVM_NPT (1U << 0)
751#define CPUID_SVM_LBRV (1U << 1)
752#define CPUID_SVM_SVMLOCK (1U << 2)
753#define CPUID_SVM_NRIPSAVE (1U << 3)
754#define CPUID_SVM_TSCSCALE (1U << 4)
755#define CPUID_SVM_VMCBCLEAN (1U << 5)
756#define CPUID_SVM_FLUSHASID (1U << 6)
757#define CPUID_SVM_DECODEASSIST (1U << 7)
758#define CPUID_SVM_PAUSEFILTER (1U << 10)
759#define CPUID_SVM_PFTHRESHOLD (1U << 12)
760#define CPUID_SVM_AVIC (1U << 13)
761#define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
762#define CPUID_SVM_VGIF (1U << 16)
763#define CPUID_SVM_SVME_ADDR_CHK (1U << 28)
2cd49cbf 764
f2be0beb
TX
765/* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
766#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
5c76b651
SC
767/* Support SGX */
768#define CPUID_7_0_EBX_SGX (1U << 2)
f2be0beb
TX
769/* 1st Group of Advanced Bit Manipulation Extensions */
770#define CPUID_7_0_EBX_BMI1 (1U << 3)
771/* Hardware Lock Elision */
772#define CPUID_7_0_EBX_HLE (1U << 4)
773/* Intel Advanced Vector Extensions 2 */
774#define CPUID_7_0_EBX_AVX2 (1U << 5)
775/* Supervisor-mode Execution Prevention */
776#define CPUID_7_0_EBX_SMEP (1U << 7)
777/* 2nd Group of Advanced Bit Manipulation Extensions */
778#define CPUID_7_0_EBX_BMI2 (1U << 8)
779/* Enhanced REP MOVSB/STOSB */
780#define CPUID_7_0_EBX_ERMS (1U << 9)
781/* Invalidate Process-Context Identifier */
782#define CPUID_7_0_EBX_INVPCID (1U << 10)
783/* Restricted Transactional Memory */
784#define CPUID_7_0_EBX_RTM (1U << 11)
785/* Memory Protection Extension */
786#define CPUID_7_0_EBX_MPX (1U << 14)
787/* AVX-512 Foundation */
788#define CPUID_7_0_EBX_AVX512F (1U << 16)
789/* AVX-512 Doubleword & Quadword Instruction */
790#define CPUID_7_0_EBX_AVX512DQ (1U << 17)
791/* Read Random SEED */
792#define CPUID_7_0_EBX_RDSEED (1U << 18)
793/* ADCX and ADOX instructions */
794#define CPUID_7_0_EBX_ADX (1U << 19)
795/* Supervisor Mode Access Prevention */
796#define CPUID_7_0_EBX_SMAP (1U << 20)
797/* AVX-512 Integer Fused Multiply Add */
798#define CPUID_7_0_EBX_AVX512IFMA (1U << 21)
799/* Persistent Commit */
800#define CPUID_7_0_EBX_PCOMMIT (1U << 22)
801/* Flush a Cache Line Optimized */
802#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23)
803/* Cache Line Write Back */
804#define CPUID_7_0_EBX_CLWB (1U << 24)
805/* Intel Processor Trace */
806#define CPUID_7_0_EBX_INTEL_PT (1U << 25)
807/* AVX-512 Prefetch */
808#define CPUID_7_0_EBX_AVX512PF (1U << 26)
809/* AVX-512 Exponential and Reciprocal */
810#define CPUID_7_0_EBX_AVX512ER (1U << 27)
811/* AVX-512 Conflict Detection */
812#define CPUID_7_0_EBX_AVX512CD (1U << 28)
813/* SHA1/SHA256 Instruction Extensions */
814#define CPUID_7_0_EBX_SHA_NI (1U << 29)
815/* AVX-512 Byte and Word Instructions */
816#define CPUID_7_0_EBX_AVX512BW (1U << 30)
817/* AVX-512 Vector Length Extensions */
818#define CPUID_7_0_EBX_AVX512VL (1U << 31)
819
820/* AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 821#define CPUID_7_0_ECX_AVX512_VBMI (1U << 1)
f2be0beb
TX
822/* User-Mode Instruction Prevention */
823#define CPUID_7_0_ECX_UMIP (1U << 2)
824/* Protection Keys for User-mode Pages */
825#define CPUID_7_0_ECX_PKU (1U << 3)
826/* OS Enable Protection Keys */
827#define CPUID_7_0_ECX_OSPKE (1U << 4)
67192a29
TX
828/* UMONITOR/UMWAIT/TPAUSE Instructions */
829#define CPUID_7_0_ECX_WAITPKG (1U << 5)
f2be0beb 830/* Additional AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 831#define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6)
f2be0beb
TX
832/* Galois Field New Instructions */
833#define CPUID_7_0_ECX_GFNI (1U << 8)
834/* Vector AES Instructions */
835#define CPUID_7_0_ECX_VAES (1U << 9)
836/* Carry-Less Multiplication Quadword */
837#define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
838/* Vector Neural Network Instructions */
839#define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
840/* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
841#define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
842/* POPCNT for vectors of DW/QW */
843#define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14)
844/* 5-level Page Tables */
845#define CPUID_7_0_ECX_LA57 (1U << 16)
846/* Read Processor ID */
847#define CPUID_7_0_ECX_RDPID (1U << 22)
06e878b4
CQ
848/* Bus Lock Debug Exception */
849#define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24)
f2be0beb
TX
850/* Cache Line Demote Instruction */
851#define CPUID_7_0_ECX_CLDEMOTE (1U << 25)
852/* Move Doubleword as Direct Store Instruction */
853#define CPUID_7_0_ECX_MOVDIRI (1U << 27)
854/* Move 64 Bytes as Direct Store Instruction */
855#define CPUID_7_0_ECX_MOVDIR64B (1U << 28)
5c76b651
SC
856/* Support SGX Launch Control */
857#define CPUID_7_0_ECX_SGX_LC (1U << 30)
e7e7bdab
PB
858/* Protection Keys for Supervisor-mode Pages */
859#define CPUID_7_0_ECX_PKS (1U << 31)
f2be0beb
TX
860
861/* AVX512 Neural Network Instructions */
862#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2)
863/* AVX512 Multiply Accumulation Single Precision */
864#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3)
5cb287d2
CQ
865/* Fast Short Rep Mov */
866#define CPUID_7_0_EDX_FSRM (1U << 4)
353f98c9
CZ
867/* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
868#define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
5dd13f2a
CZ
869/* SERIALIZE instruction */
870#define CPUID_7_0_EDX_SERIALIZE (1U << 14)
b3c7344e
CZ
871/* TSX Suspend Load Address Tracking instruction */
872#define CPUID_7_0_EDX_TSX_LDTRK (1U << 16)
40399ecb
CZ
873/* AVX512_FP16 instruction */
874#define CPUID_7_0_EDX_AVX512_FP16 (1U << 23)
1f16764f
JL
875/* AMX tile (two-dimensional register) */
876#define CPUID_7_0_EDX_AMX_TILE (1U << 24)
f2be0beb
TX
877/* Speculation Control */
878#define CPUID_7_0_EDX_SPEC_CTRL (1U << 26)
5af514d0
CZ
879/* Single Thread Indirect Branch Predictors */
880#define CPUID_7_0_EDX_STIBP (1U << 27)
f2be0beb
TX
881/* Arch Capabilities */
882#define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
883/* Core Capability */
884#define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30)
885/* Speculative Store Bypass Disable */
886#define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31)
887
c1826ea6
YZ
888/* AVX VNNI Instruction */
889#define CPUID_7_1_EAX_AVX_VNNI (1U << 4)
f2be0beb
TX
890/* AVX512 BFloat16 Instruction */
891#define CPUID_7_1_EAX_AVX512_BF16 (1U << 5)
cdec2b75
ZG
892/* XFD Extend Feature Disabled */
893#define CPUID_D_1_EAX_XFD (1U << 4)
f2be0beb 894
d1615ea5
LK
895/* Packets which contain IP payload have LIP values */
896#define CPUID_14_0_ECX_LIP (1U << 31)
897
f2be0beb
TX
898/* CLZERO instruction */
899#define CPUID_8000_0008_EBX_CLZERO (1U << 0)
900/* Always save/restore FP error pointers */
901#define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2)
902/* Write back and do not invalidate cache */
903#define CPUID_8000_0008_EBX_WBNOINVD (1U << 9)
904/* Indirect Branch Prediction Barrier */
905#define CPUID_8000_0008_EBX_IBPB (1U << 12)
623972ce
BM
906/* Indirect Branch Restricted Speculation */
907#define CPUID_8000_0008_EBX_IBRS (1U << 14)
143c30d4
MB
908/* Single Thread Indirect Branch Predictors */
909#define CPUID_8000_0008_EBX_STIBP (1U << 15)
623972ce
BM
910/* Speculative Store Bypass Disable */
911#define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24)
1b3420e1 912
0bb0b2d2
PB
913#define CPUID_XSAVE_XSAVEOPT (1U << 0)
914#define CPUID_XSAVE_XSAVEC (1U << 1)
915#define CPUID_XSAVE_XGETBV1 (1U << 2)
916#define CPUID_XSAVE_XSAVES (1U << 3)
917
28b8e4d0
JK
918#define CPUID_6_EAX_ARAT (1U << 2)
919
303752a9
MT
920/* CPUID[0x80000007].EDX flags: */
921#define CPUID_APM_INVTSC (1U << 8)
922
9df694ee
IM
923#define CPUID_VENDOR_SZ 12
924
c5096daf
AZ
925#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
926#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
927#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 928#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
929
930#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 931#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 932#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 933#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 934
99b88a17 935#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 936
8d031cec
PW
937#define CPUID_VENDOR_HYGON "HygonGenuine"
938
18ab37ba
LA
939#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
940 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
941 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
942#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
943 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
944 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
945
2cd49cbf
PM
946#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
947#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 948
5232d00a
RK
949/* CPUID[0xB].ECX level types */
950#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
951#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
952#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
a94e1428 953#define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8)
5232d00a 954
d86f9636 955/* MSR Feature Bits */
6c997b4a
XL
956#define MSR_ARCH_CAP_RDCL_NO (1U << 0)
957#define MSR_ARCH_CAP_IBRS_ALL (1U << 1)
958#define MSR_ARCH_CAP_RSBA (1U << 2)
d86f9636 959#define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
6c997b4a
XL
960#define MSR_ARCH_CAP_SSB_NO (1U << 4)
961#define MSR_ARCH_CAP_MDS_NO (1U << 5)
962#define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6)
963#define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7)
964#define MSR_ARCH_CAP_TAA_NO (1U << 8)
d86f9636 965
597360c0
XL
966#define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5)
967
704798ad
PB
968/* VMX MSR features */
969#define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull
970#define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32)
971#define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32)
972#define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49)
973#define MSR_VMX_BASIC_INS_OUTS (1ULL << 54)
974#define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55)
975
976#define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full
977#define MSR_VMX_MISC_STORE_LMA (1ULL << 5)
978#define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6)
979#define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7)
980#define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8)
981#define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull
982#define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29)
983#define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30)
984
985#define MSR_VMX_EPT_EXECONLY (1ULL << 0)
986#define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6)
987#define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7)
988#define MSR_VMX_EPT_UC (1ULL << 8)
989#define MSR_VMX_EPT_WB (1ULL << 14)
990#define MSR_VMX_EPT_2MB (1ULL << 16)
991#define MSR_VMX_EPT_1GB (1ULL << 17)
992#define MSR_VMX_EPT_INVEPT (1ULL << 20)
993#define MSR_VMX_EPT_AD_BITS (1ULL << 21)
994#define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22)
995#define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25)
996#define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26)
997#define MSR_VMX_EPT_INVVPID (1ULL << 32)
998#define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40)
999#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41)
1000#define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42)
1001#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
1002
1003#define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0)
1004
1005
1006/* VMX controls */
1007#define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
1008#define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008
1009#define VMX_CPU_BASED_HLT_EXITING 0x00000080
1010#define VMX_CPU_BASED_INVLPG_EXITING 0x00000200
1011#define VMX_CPU_BASED_MWAIT_EXITING 0x00000400
1012#define VMX_CPU_BASED_RDPMC_EXITING 0x00000800
1013#define VMX_CPU_BASED_RDTSC_EXITING 0x00001000
1014#define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000
1015#define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000
1016#define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000
1017#define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000
1018#define VMX_CPU_BASED_TPR_SHADOW 0x00200000
1019#define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
1020#define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000
1021#define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000
1022#define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000
1023#define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
1024#define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000
1025#define VMX_CPU_BASED_MONITOR_EXITING 0x20000000
1026#define VMX_CPU_BASED_PAUSE_EXITING 0x40000000
1027#define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
1028
1029#define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
1030#define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002
1031#define VMX_SECONDARY_EXEC_DESC 0x00000004
1032#define VMX_SECONDARY_EXEC_RDTSCP 0x00000008
1033#define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
1034#define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020
1035#define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040
1036#define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
1037#define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
1038#define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
1039#define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
1040#define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800
1041#define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
1042#define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
1043#define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000
1044#define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000
1045#define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000
1046#define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000
1047#define VMX_SECONDARY_EXEC_XSAVES 0x00100000
9ce8af4d 1048#define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000
704798ad
PB
1049
1050#define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001
1051#define VMX_PIN_BASED_NMI_EXITING 0x00000008
1052#define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020
1053#define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
1054#define VMX_PIN_BASED_POSTED_INTR 0x00000080
1055
1056#define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
1057#define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
1058#define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
1059#define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
1060#define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000
1061#define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000
1062#define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000
1063#define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000
1064#define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
1065#define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000
1066#define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000
1067#define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
52a44ad2 1068#define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000
704798ad
PB
1069
1070#define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
1071#define VMX_VM_ENTRY_IA32E_MODE 0x00000200
1072#define VMX_VM_ENTRY_SMM 0x00000400
1073#define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
1074#define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
1075#define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000
1076#define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000
1077#define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000
1078#define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000
1079#define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
52a44ad2 1080#define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000
704798ad 1081
2d384d7c
VK
1082/* Supported Hyper-V Enlightenments */
1083#define HYPERV_FEAT_RELAXED 0
1084#define HYPERV_FEAT_VAPIC 1
1085#define HYPERV_FEAT_TIME 2
1086#define HYPERV_FEAT_CRASH 3
1087#define HYPERV_FEAT_RESET 4
1088#define HYPERV_FEAT_VPINDEX 5
1089#define HYPERV_FEAT_RUNTIME 6
1090#define HYPERV_FEAT_SYNIC 7
1091#define HYPERV_FEAT_STIMER 8
1092#define HYPERV_FEAT_FREQUENCIES 9
1093#define HYPERV_FEAT_REENLIGHTENMENT 10
1094#define HYPERV_FEAT_TLBFLUSH 11
1095#define HYPERV_FEAT_EVMCS 12
1096#define HYPERV_FEAT_IPI 13
128531d9 1097#define HYPERV_FEAT_STIMER_DIRECT 14
e1f9a8e8 1098#define HYPERV_FEAT_AVIC 15
73d24074 1099#define HYPERV_FEAT_SYNDBG 16
2d384d7c 1100
f701c082
VK
1101#ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
1102#define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF
92067bf4
IM
1103#endif
1104
2c0262af 1105#define EXCP00_DIVZ 0
01df040b 1106#define EXCP01_DB 1
2c0262af
FB
1107#define EXCP02_NMI 2
1108#define EXCP03_INT3 3
1109#define EXCP04_INTO 4
1110#define EXCP05_BOUND 5
1111#define EXCP06_ILLOP 6
1112#define EXCP07_PREX 7
1113#define EXCP08_DBLE 8
1114#define EXCP09_XERR 9
1115#define EXCP0A_TSS 10
1116#define EXCP0B_NOSEG 11
1117#define EXCP0C_STACK 12
1118#define EXCP0D_GPF 13
1119#define EXCP0E_PAGE 14
1120#define EXCP10_COPR 16
1121#define EXCP11_ALGN 17
1122#define EXCP12_MCHK 18
1123
62846089
RH
1124#define EXCP_VMEXIT 0x100 /* only for system emulation */
1125#define EXCP_SYSCALL 0x101 /* only for user emulation */
b26491b4 1126#define EXCP_VSYSCALL 0x102 /* only for user emulation */
d2fd1af7 1127
00a152b4 1128/* i386-specific interrupt pending bits. */
5d62c43a 1129#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 1130#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 1131#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
1132#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
1133#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
1134#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
1135#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 1136
4a92a558
PB
1137/* Use a clearer name for this. */
1138#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 1139
c3ce5a23
PB
1140/* Instead of computing the condition codes after each x86 instruction,
1141 * QEMU just stores one operand (called CC_SRC), the result
1142 * (called CC_DST) and the type of operation (called CC_OP). When the
1143 * condition codes are needed, the condition codes can be calculated
1144 * using this information. Condition codes are not generated if they
1145 * are only needed for conditional branches.
1146 */
fee71888 1147typedef enum {
2c0262af 1148 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 1149 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
1150
1151 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1152 CC_OP_MULW,
1153 CC_OP_MULL,
14ce26e7 1154 CC_OP_MULQ,
2c0262af
FB
1155
1156 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1157 CC_OP_ADDW,
1158 CC_OP_ADDL,
14ce26e7 1159 CC_OP_ADDQ,
2c0262af
FB
1160
1161 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1162 CC_OP_ADCW,
1163 CC_OP_ADCL,
14ce26e7 1164 CC_OP_ADCQ,
2c0262af
FB
1165
1166 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1167 CC_OP_SUBW,
1168 CC_OP_SUBL,
14ce26e7 1169 CC_OP_SUBQ,
2c0262af
FB
1170
1171 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1172 CC_OP_SBBW,
1173 CC_OP_SBBL,
14ce26e7 1174 CC_OP_SBBQ,
2c0262af
FB
1175
1176 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1177 CC_OP_LOGICW,
1178 CC_OP_LOGICL,
14ce26e7 1179 CC_OP_LOGICQ,
2c0262af
FB
1180
1181 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1182 CC_OP_INCW,
1183 CC_OP_INCL,
14ce26e7 1184 CC_OP_INCQ,
2c0262af
FB
1185
1186 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1187 CC_OP_DECW,
1188 CC_OP_DECL,
14ce26e7 1189 CC_OP_DECQ,
2c0262af 1190
6b652794 1191 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
1192 CC_OP_SHLW,
1193 CC_OP_SHLL,
14ce26e7 1194 CC_OP_SHLQ,
2c0262af
FB
1195
1196 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1197 CC_OP_SARW,
1198 CC_OP_SARL,
14ce26e7 1199 CC_OP_SARQ,
2c0262af 1200
bc4b43dc
RH
1201 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1202 CC_OP_BMILGW,
1203 CC_OP_BMILGL,
1204 CC_OP_BMILGQ,
1205
cd7f97ca
RH
1206 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
1207 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
1208 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
1209
436ff2d2 1210 CC_OP_CLR, /* Z set, all other flags clear. */
4885c3c4 1211 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
436ff2d2 1212
2c0262af 1213 CC_OP_NB,
fee71888 1214} CCOp;
2c0262af 1215
2c0262af
FB
1216typedef struct SegmentCache {
1217 uint32_t selector;
14ce26e7 1218 target_ulong base;
2c0262af
FB
1219 uint32_t limit;
1220 uint32_t flags;
1221} SegmentCache;
1222
f23a9db6
EH
1223#define MMREG_UNION(n, bits) \
1224 union n { \
1225 uint8_t _b_##n[(bits)/8]; \
1226 uint16_t _w_##n[(bits)/16]; \
1227 uint32_t _l_##n[(bits)/32]; \
1228 uint64_t _q_##n[(bits)/64]; \
1229 float32 _s_##n[(bits)/32]; \
1230 float64 _d_##n[(bits)/64]; \
31d414d6
EH
1231 }
1232
f23a9db6
EH
1233typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1234typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 1235
79e9ebeb
LJ
1236typedef struct BNDReg {
1237 uint64_t lb;
1238 uint64_t ub;
1239} BNDReg;
1240
1241typedef struct BNDCSReg {
1242 uint64_t cfgu;
1243 uint64_t sts;
1244} BNDCSReg;
1245
f4f1110e
RH
1246#define BNDCFG_ENABLE 1ULL
1247#define BNDCFG_BNDPRESERVE 2ULL
1248#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
1249
e03b5686 1250#if HOST_BIG_ENDIAN
f23a9db6
EH
1251#define ZMM_B(n) _b_ZMMReg[63 - (n)]
1252#define ZMM_W(n) _w_ZMMReg[31 - (n)]
1253#define ZMM_L(n) _l_ZMMReg[15 - (n)]
1254#define ZMM_S(n) _s_ZMMReg[15 - (n)]
1255#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1256#define ZMM_D(n) _d_ZMMReg[7 - (n)]
1257
1258#define MMX_B(n) _b_MMXReg[7 - (n)]
1259#define MMX_W(n) _w_MMXReg[3 - (n)]
1260#define MMX_L(n) _l_MMXReg[1 - (n)]
1261#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 1262#else
f23a9db6
EH
1263#define ZMM_B(n) _b_ZMMReg[n]
1264#define ZMM_W(n) _w_ZMMReg[n]
1265#define ZMM_L(n) _l_ZMMReg[n]
1266#define ZMM_S(n) _s_ZMMReg[n]
1267#define ZMM_Q(n) _q_ZMMReg[n]
1268#define ZMM_D(n) _d_ZMMReg[n]
1269
1270#define MMX_B(n) _b_MMXReg[n]
1271#define MMX_W(n) _w_MMXReg[n]
1272#define MMX_L(n) _l_MMXReg[n]
1273#define MMX_S(n) _s_MMXReg[n]
826461bb 1274#endif
f23a9db6 1275#define MMX_Q(n) _q_MMXReg[n]
826461bb 1276
acc68836 1277typedef union {
c31da136 1278 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
1279 MMXReg mmx;
1280} FPReg;
1281
c1a54d57
JQ
1282typedef struct {
1283 uint64_t base;
1284 uint64_t mask;
1285} MTRRVar;
1286
5f30fa18
JK
1287#define CPU_NB_REGS64 16
1288#define CPU_NB_REGS32 8
1289
14ce26e7 1290#ifdef TARGET_X86_64
5f30fa18 1291#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 1292#else
5f30fa18 1293#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
1294#endif
1295
0d894367
PB
1296#define MAX_FIXED_COUNTERS 3
1297#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1298
2066d095 1299#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 1300
9aecd6f8
CP
1301#define NB_OPMASK_REGS 8
1302
d9c84f19
IM
1303/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1304 * that APIC ID hasn't been set yet
1305 */
1306#define UNASSIGNED_APIC_ID 0xFFFFFFFF
1307
b503717d
EH
1308typedef union X86LegacyXSaveArea {
1309 struct {
1310 uint16_t fcw;
1311 uint16_t fsw;
1312 uint8_t ftw;
1313 uint8_t reserved;
1314 uint16_t fpop;
1315 uint64_t fpip;
1316 uint64_t fpdp;
1317 uint32_t mxcsr;
1318 uint32_t mxcsr_mask;
1319 FPReg fpregs[8];
1320 uint8_t xmm_regs[16][16];
1321 };
1322 uint8_t data[512];
1323} X86LegacyXSaveArea;
1324
1325typedef struct X86XSaveHeader {
1326 uint64_t xstate_bv;
1327 uint64_t xcomp_bv;
3f32bd21
RH
1328 uint64_t reserve0;
1329 uint8_t reserved[40];
b503717d
EH
1330} X86XSaveHeader;
1331
1332/* Ext. save area 2: AVX State */
1333typedef struct XSaveAVX {
1334 uint8_t ymmh[16][16];
1335} XSaveAVX;
1336
1337/* Ext. save area 3: BNDREG */
1338typedef struct XSaveBNDREG {
1339 BNDReg bnd_regs[4];
1340} XSaveBNDREG;
1341
1342/* Ext. save area 4: BNDCSR */
1343typedef union XSaveBNDCSR {
1344 BNDCSReg bndcsr;
1345 uint8_t data[64];
1346} XSaveBNDCSR;
1347
1348/* Ext. save area 5: Opmask */
1349typedef struct XSaveOpmask {
1350 uint64_t opmask_regs[NB_OPMASK_REGS];
1351} XSaveOpmask;
1352
1353/* Ext. save area 6: ZMM_Hi256 */
1354typedef struct XSaveZMM_Hi256 {
1355 uint8_t zmm_hi256[16][32];
1356} XSaveZMM_Hi256;
1357
1358/* Ext. save area 7: Hi16_ZMM */
1359typedef struct XSaveHi16_ZMM {
1360 uint8_t hi16_zmm[16][64];
1361} XSaveHi16_ZMM;
1362
1363/* Ext. save area 9: PKRU state */
1364typedef struct XSavePKRU {
1365 uint32_t pkru;
1366 uint32_t padding;
1367} XSavePKRU;
1368
1f16764f
JL
1369/* Ext. save area 17: AMX XTILECFG state */
1370typedef struct XSaveXTILECFG {
1371 uint8_t xtilecfg[64];
1372} XSaveXTILECFG;
1373
1374/* Ext. save area 18: AMX XTILEDATA state */
1375typedef struct XSaveXTILEDATA {
1376 uint8_t xtiledata[8][1024];
1377} XSaveXTILEDATA;
1378
b503717d 1379QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
b503717d 1380QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
b503717d 1381QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
b503717d 1382QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
b503717d 1383QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
b503717d 1384QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
b503717d 1385QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1f16764f
JL
1386QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40);
1387QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000);
b503717d 1388
5aa10ab1
DE
1389typedef struct ExtSaveArea {
1390 uint32_t feature, bits;
1391 uint32_t offset, size;
131266b7 1392 uint32_t ecx;
5aa10ab1
DE
1393} ExtSaveArea;
1394
1f16764f 1395#define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1)
5aa10ab1 1396
fea45008 1397extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT];
5aa10ab1 1398
d362e757
JK
1399typedef enum TPRAccess {
1400 TPR_ACCESS_READ,
1401 TPR_ACCESS_WRITE,
1402} TPRAccess;
1403
7e3482f8
EH
1404/* Cache information data structures: */
1405
1406enum CacheType {
5f00335a
EH
1407 DATA_CACHE,
1408 INSTRUCTION_CACHE,
7e3482f8
EH
1409 UNIFIED_CACHE
1410};
1411
1412typedef struct CPUCacheInfo {
1413 enum CacheType type;
1414 uint8_t level;
1415 /* Size in bytes */
1416 uint32_t size;
1417 /* Line size, in bytes */
1418 uint16_t line_size;
1419 /*
1420 * Associativity.
1421 * Note: representation of fully-associative caches is not implemented
1422 */
1423 uint8_t associativity;
1424 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1425 uint8_t partitions;
1426 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1427 uint32_t sets;
1428 /*
1429 * Lines per tag.
1430 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1431 * (Is this synonym to @partitions?)
1432 */
1433 uint8_t lines_per_tag;
1434
1435 /* Self-initializing cache */
1436 bool self_init;
1437 /*
1438 * WBINVD/INVD is not guaranteed to act upon lower level caches of
1439 * non-originating threads sharing this cache.
1440 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1441 */
1442 bool no_invd_sharing;
1443 /*
1444 * Cache is inclusive of lower cache levels.
1445 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1446 */
1447 bool inclusive;
1448 /*
1449 * A complex function is used to index the cache, potentially using all
1450 * address bits. CPUID[4].EDX[bit 2].
1451 */
1452 bool complex_indexing;
1453} CPUCacheInfo;
1454
1455
6aaeb054 1456typedef struct CPUCaches {
a9f27ea9
EH
1457 CPUCacheInfo *l1d_cache;
1458 CPUCacheInfo *l1i_cache;
1459 CPUCacheInfo *l2_cache;
1460 CPUCacheInfo *l3_cache;
6aaeb054 1461} CPUCaches;
7e3482f8 1462
577f02b8
RB
1463typedef struct HVFX86LazyFlags {
1464 target_ulong result;
1465 target_ulong auxbits;
1466} HVFX86LazyFlags;
1467
1ea4a06a 1468typedef struct CPUArchState {
2c0262af 1469 /* standard registers */
14ce26e7
FB
1470 target_ulong regs[CPU_NB_REGS];
1471 target_ulong eip;
1472 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
1473 flags and DF are set to zero because they are
1474 stored elsewhere */
1475
1476 /* emulator internal eflags handling */
14ce26e7 1477 target_ulong cc_dst;
988c3eb0
RH
1478 target_ulong cc_src;
1479 target_ulong cc_src2;
2c0262af
FB
1480 uint32_t cc_op;
1481 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
1482 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1483 are known at translation time. */
1484 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 1485
9df217a3
FB
1486 /* segments */
1487 SegmentCache segs[6]; /* selector values */
1488 SegmentCache ldt;
1489 SegmentCache tr;
1490 SegmentCache gdt; /* only base and limit are used */
1491 SegmentCache idt; /* only base and limit are used */
1492
db620f46 1493 target_ulong cr[5]; /* NOTE: cr1 is unused */
8f515d38
ML
1494
1495 bool pdptrs_valid;
1496 uint64_t pdptrs[4];
5ee0ffaa 1497 int32_t a20_mask;
9df217a3 1498
05e7e819
PB
1499 BNDReg bnd_regs[4];
1500 BNDCSReg bndcs_regs;
1501 uint64_t msr_bndcfgs;
2188cc52 1502 uint64_t efer;
05e7e819 1503
43175fa9
PB
1504 /* Beginning of state preserved by INIT (dummy marker). */
1505 struct {} start_init_save;
1506
2c0262af
FB
1507 /* FPU state */
1508 unsigned int fpstt; /* top of stack index */
67b8f419 1509 uint16_t fpus;
eb831623 1510 uint16_t fpuc;
2c0262af 1511 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1512 FPReg fpregs[8];
42cc8fa6
JK
1513 /* KVM-only so far */
1514 uint16_t fpop;
84abdd7d
ZK
1515 uint16_t fpcs;
1516 uint16_t fpds;
42cc8fa6
JK
1517 uint64_t fpip;
1518 uint64_t fpdp;
2c0262af
FB
1519
1520 /* emulator internal variables */
7a0e1f41 1521 float_status fp_status;
c31da136 1522 floatx80 ft0;
3b46e624 1523
a35f3ec7 1524 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1525 float_status sse_status;
664e0f19 1526 uint32_t mxcsr;
fa451874
EH
1527 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1528 ZMMReg xmm_t0;
664e0f19 1529 MMXReg mmx_t0;
14ce26e7 1530
9aecd6f8 1531 uint64_t opmask_regs[NB_OPMASK_REGS];
e56dd3c7
JL
1532#ifdef TARGET_X86_64
1533 uint8_t xtilecfg[64];
1534 uint8_t xtiledata[8192];
1535#endif
9aecd6f8 1536
2c0262af
FB
1537 /* sysenter registers */
1538 uint32_t sysenter_cs;
2436b61a
AZ
1539 target_ulong sysenter_esp;
1540 target_ulong sysenter_eip;
8d9bfc2b 1541 uint64_t star;
0573fbfc 1542
5cc1d1e6 1543 uint64_t vm_hsave;
0573fbfc 1544
14ce26e7 1545#ifdef TARGET_X86_64
14ce26e7
FB
1546 target_ulong lstar;
1547 target_ulong cstar;
1548 target_ulong fmask;
1549 target_ulong kernelgsbase;
1550#endif
58fe2f10 1551
f28558d3 1552 uint64_t tsc_adjust;
aa82ba54 1553 uint64_t tsc_deadline;
7616f1c2
PB
1554 uint64_t tsc_aux;
1555
1556 uint64_t xcr0;
7ba1e619 1557
18559232 1558 uint64_t mcg_status;
21e87c46 1559 uint64_t msr_ia32_misc_enable;
0779caeb 1560 uint64_t msr_ia32_feature_control;
db888065 1561 uint64_t msr_ia32_sgxlepubkeyhash[4];
18559232 1562
0d894367
PB
1563 uint64_t msr_fixed_ctr_ctrl;
1564 uint64_t msr_global_ctrl;
1565 uint64_t msr_global_status;
1566 uint64_t msr_global_ovf_ctrl;
1567 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1568 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1569 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1570
1571 uint64_t pat;
1572 uint32_t smbase;
e13713db 1573 uint64_t msr_smi_count;
43175fa9 1574
7616f1c2 1575 uint32_t pkru;
e7e7bdab 1576 uint32_t pkrs;
2a9758c5 1577 uint32_t tsx_ctrl;
7616f1c2 1578
a33a2cfe 1579 uint64_t spec_ctrl;
cabf9862 1580 uint64_t amd_tsc_scale_msr;
cfeea0c0 1581 uint64_t virt_ssbd;
a33a2cfe 1582
43175fa9
PB
1583 /* End of state preserved by INIT (dummy marker). */
1584 struct {} end_init_save;
1585
1586 uint64_t system_time_msr;
1587 uint64_t wall_clock_msr;
1588 uint64_t steal_time_msr;
1589 uint64_t async_pf_en_msr;
db5daafa 1590 uint64_t async_pf_int_msr;
43175fa9 1591 uint64_t pv_eoi_en_msr;
d645e132 1592 uint64_t poll_control_msr;
43175fa9 1593
da1cc323 1594 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1c90ef26
VR
1595 uint64_t msr_hv_hypercall;
1596 uint64_t msr_hv_guest_os_id;
48a5f3bc 1597 uint64_t msr_hv_tsc;
73d24074
JD
1598 uint64_t msr_hv_syndbg_control;
1599 uint64_t msr_hv_syndbg_status;
1600 uint64_t msr_hv_syndbg_send_page;
1601 uint64_t msr_hv_syndbg_recv_page;
1602 uint64_t msr_hv_syndbg_pending_page;
1603 uint64_t msr_hv_syndbg_options;
da1cc323
EY
1604
1605 /* Per-VCPU HV MSRs */
1606 uint64_t msr_hv_vapic;
5e953812 1607 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
46eb8f98 1608 uint64_t msr_hv_runtime;
866eea9a 1609 uint64_t msr_hv_synic_control;
866eea9a
AS
1610 uint64_t msr_hv_synic_evt_page;
1611 uint64_t msr_hv_synic_msg_page;
5e953812
RK
1612 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1613 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1614 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
ba6a4fd9
VK
1615 uint64_t msr_hv_reenlightenment_control;
1616 uint64_t msr_hv_tsc_emulation_control;
1617 uint64_t msr_hv_tsc_emulation_status;
18559232 1618
b77146e9
CP
1619 uint64_t msr_rtit_ctrl;
1620 uint64_t msr_rtit_status;
1621 uint64_t msr_rtit_output_base;
1622 uint64_t msr_rtit_output_mask;
1623 uint64_t msr_rtit_cr3_match;
1624 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1625
cdec2b75
ZG
1626 /* Per-VCPU XFD MSRs */
1627 uint64_t msr_xfd;
1628 uint64_t msr_xfd_err;
1629
2c0262af 1630 /* exception/interrupt handling */
2c0262af
FB
1631 int error_code;
1632 int exception_is_int;
826461bb 1633 target_ulong exception_next_eip;
d0052339 1634 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1635 union {
f0c3c505 1636 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1637 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1638 }; /* break/watchpoints for dr[0..3] */
678dde13 1639 int old_exception; /* exception in flight */
2c0262af 1640
43175fa9
PB
1641 uint64_t vm_vmcb;
1642 uint64_t tsc_offset;
1643 uint64_t intercept;
1644 uint16_t intercept_cr_read;
1645 uint16_t intercept_cr_write;
1646 uint16_t intercept_dr_read;
1647 uint16_t intercept_dr_write;
1648 uint32_t intercept_exceptions;
fe441054
JK
1649 uint64_t nested_cr3;
1650 uint32_t nested_pg_mode;
43175fa9 1651 uint8_t v_tpr;
e3126a5c 1652 uint32_t int_ctl;
43175fa9 1653
d8f771d9
JK
1654 /* KVM states, automatically cleared on reset */
1655 uint8_t nmi_injected;
1656 uint8_t nmi_pending;
1657
fe441054
JK
1658 uintptr_t retaddr;
1659
1f5c00cf
AB
1660 /* Fields up to this point are cleared by a CPU reset */
1661 struct {} end_reset_fields;
1662
e8b5fae5 1663 /* Fields after this point are preserved across CPU reset. */
ebda377f 1664
14ce26e7 1665 /* processor features (e.g. for CPUID insn) */
80db491d
JL
1666 /* Minimum cpuid leaf 7 value */
1667 uint32_t cpuid_level_func7;
1668 /* Actual cpuid leaf 7 value */
1669 uint32_t cpuid_min_level_func7;
c39c0edf
EH
1670 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1671 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1672 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1673 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1674 /* Actual level/xlevel/xlevel2 value: */
1675 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1676 uint32_t cpuid_vendor1;
1677 uint32_t cpuid_vendor2;
1678 uint32_t cpuid_vendor3;
1679 uint32_t cpuid_version;
0514ef2f 1680 FeatureWordArray features;
d4a606b3
EH
1681 /* Features that were explicitly enabled/disabled */
1682 FeatureWordArray user_features;
8d9bfc2b 1683 uint32_t cpuid_model[12];
a9f27ea9
EH
1684 /* Cache information for CPUID. When legacy-cache=on, the cache data
1685 * on each CPUID leaf will be different, because we keep compatibility
1686 * with old QEMU versions.
1687 */
1688 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
3b46e624 1689
165d9b82
AL
1690 /* MTRRs */
1691 uint64_t mtrr_fixed[11];
1692 uint64_t mtrr_deftype;
d8b5c67b 1693 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1694
7ba1e619 1695 /* For KVM */
f8d926e9 1696 uint32_t mp_state;
fd13f23b 1697 int32_t exception_nr;
0e607a80 1698 int32_t interrupt_injected;
a0fb002c 1699 uint8_t soft_interrupt;
fd13f23b
LA
1700 uint8_t exception_pending;
1701 uint8_t exception_injected;
a0fb002c 1702 uint8_t has_error_code;
fd13f23b
LA
1703 uint8_t exception_has_payload;
1704 uint64_t exception_payload;
c97d6d2c 1705 uint32_t ins_len;
a0fb002c 1706 uint32_t sipi_vector;
b8cc45d6 1707 bool tsc_valid;
06ef227e 1708 int64_t tsc_khz;
36f96c4b 1709 int64_t user_tsc_khz; /* for sanity check only */
73b994f6 1710 uint64_t apic_bus_freq;
5286c366 1711 uint64_t tsc;
5b8063c4
LA
1712#if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1713 void *xsave_buf;
c0198c5f 1714 uint32_t xsave_buf_len;
5b8063c4 1715#endif
ebbfef2f
LA
1716#if defined(CONFIG_KVM)
1717 struct kvm_nested_state *nested_state;
1718#endif
c97d6d2c 1719#if defined(CONFIG_HVF)
577f02b8 1720 HVFX86LazyFlags hvf_lflags;
fe76b09c 1721 void *hvf_mmio_buf;
c97d6d2c 1722#endif
fabacc0f 1723
ac6c4120 1724 uint64_t mcg_cap;
ac6c4120 1725 uint64_t mcg_ctl;
87f8b626 1726 uint64_t mcg_ext_ctl;
ac6c4120 1727 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1728 uint64_t xstate_bv;
5a2d0e57
AJ
1729
1730 /* vmstate */
1731 uint16_t fpus_vmstate;
1732 uint16_t fptag_vmstate;
1733 uint16_t fpregs_format_vmstate;
f1665b21 1734
18cd2c17 1735 uint64_t xss;
65087997 1736 uint32_t umwait;
d362e757
JK
1737
1738 TPRAccess tpr_access_type;
c26ae610
LX
1739
1740 unsigned nr_dies;
2c0262af
FB
1741} CPUX86State;
1742
d71b62a1
EH
1743struct kvm_msrs;
1744
4da6f8d9
PB
1745/**
1746 * X86CPU:
1747 * @env: #CPUX86State
1748 * @migratable: If set, only migratable flags will be accepted when "enforce"
1749 * mode is used, and only migratable flags will be included in the "host"
1750 * CPU model.
1751 *
1752 * An x86 CPU.
1753 */
b36e239e 1754struct ArchCPU {
4da6f8d9
PB
1755 /*< private >*/
1756 CPUState parent_obj;
1757 /*< public >*/
1758
5b146dc7 1759 CPUNegativeOffsetState neg;
4da6f8d9 1760 CPUX86State env;
2a693142 1761 VMChangeStateEntry *vmsentry;
4da6f8d9 1762
4e45aff3
PB
1763 uint64_t ucode_rev;
1764
4f2beda4 1765 uint32_t hyperv_spinlock_attempts;
08856771 1766 char *hyperv_vendor;
9b4cf107 1767 bool hyperv_synic_kvm_only;
2d384d7c 1768 uint64_t hyperv_features;
e48ddcc6 1769 bool hyperv_passthrough;
30d6ff66 1770 OnOffAuto hyperv_no_nonarch_cs;
08856771 1771 uint32_t hyperv_vendor_id[3];
735db465 1772 uint32_t hyperv_interface_id[4];
23eb5d03 1773 uint32_t hyperv_limits[3];
c830015e 1774 uint32_t hyperv_nested[4];
70367f09 1775 bool hyperv_enforce_cpuid;
af7228b8
VK
1776 uint32_t hyperv_ver_id_build;
1777 uint16_t hyperv_ver_id_major;
1778 uint16_t hyperv_ver_id_minor;
1779 uint32_t hyperv_ver_id_sp;
1780 uint8_t hyperv_ver_id_sb;
1781 uint32_t hyperv_ver_id_sn;
2d384d7c 1782
4da6f8d9
PB
1783 bool check_cpuid;
1784 bool enforce_cpuid;
dac1deae
EH
1785 /*
1786 * Force features to be enabled even if the host doesn't support them.
1787 * This is dangerous and should be done only for testing CPUID
1788 * compatibility.
1789 */
1790 bool force_features;
4da6f8d9 1791 bool expose_kvm;
1ce36bfe 1792 bool expose_tcg;
4da6f8d9 1793 bool migratable;
990e0be2 1794 bool migrate_smi_count;
44bd8e53 1795 bool max_features; /* Enable all supported features automatically */
d9c84f19 1796 uint32_t apic_id;
4da6f8d9 1797
9954a158
PDJ
1798 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1799 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1800 bool vmware_cpuid_freq;
1801
4da6f8d9
PB
1802 /* if true the CPUID code directly forward host cache leaves to the guest */
1803 bool cache_info_passthrough;
1804
2266d443
MT
1805 /* if true the CPUID code directly forwards
1806 * host monitor/mwait leaves to the guest */
1807 struct {
1808 uint32_t eax;
1809 uint32_t ebx;
1810 uint32_t ecx;
1811 uint32_t edx;
1812 } mwait;
1813
4da6f8d9 1814 /* Features that were filtered out because of missing host capabilities */
f69ecddb 1815 FeatureWordArray filtered_features;
4da6f8d9
PB
1816
1817 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1818 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1819 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1820 * capabilities) directly to the guest.
1821 */
1822 bool enable_pmu;
1823
f06d8a18
YW
1824 /*
1825 * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR.
1826 * This can't be initialized with a default because it doesn't have
1827 * stable ABI support yet. It is only allowed to pass all LBR_FMT bits
1828 * returned by kvm_arch_get_supported_msr_feature()(which depends on both
1829 * host CPU and kernel capabilities) to the guest.
1830 */
1831 uint64_t lbr_fmt;
1832
87f8b626
AR
1833 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1834 * disabled by default to avoid breaking migration between QEMU with
1835 * different LMCE configurations.
1836 */
1837 bool enable_lmce;
1838
14c985cf
LM
1839 /* Compatibility bits for old machine types.
1840 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1841 * socket share an virtual l3 cache.
1842 */
1843 bool enable_l3_cache;
1844
ab8f992e
BM
1845 /* Compatibility bits for old machine types.
1846 * If true present the old cache topology information
1847 */
1848 bool legacy_cache;
1849
5232d00a
RK
1850 /* Compatibility bits for old machine types: */
1851 bool enable_cpuid_0xb;
1852
c39c0edf
EH
1853 /* Enable auto level-increase for all CPUID leaves */
1854 bool full_cpuid_auto_level;
1855
a7a0da84
MR
1856 /* Only advertise CPUID leaves defined by the vendor */
1857 bool vendor_cpuid_only;
1858
f24c3a79
LK
1859 /* Enable auto level-increase for Intel Processor Trace leave */
1860 bool intel_pt_auto_level;
1861
fcc35e7c
DDAG
1862 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1863 bool fill_mtrr_mask;
1864
11f6fee5
DDAG
1865 /* if true override the phys_bits value with a value read from the host */
1866 bool host_phys_bits;
1867
258fe08b
EH
1868 /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1869 uint8_t host_phys_bits_limit;
1870
fc3a1fd7
DDAG
1871 /* Stop SMI delivery for migration compatibility with old machines */
1872 bool kvm_no_smi_migration;
1873
988f7b8b
VK
1874 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */
1875 bool kvm_pv_enforce_cpuid;
1876
af45907a
DDAG
1877 /* Number of physical address bits supported */
1878 uint32_t phys_bits;
1879
4da6f8d9
PB
1880 /* in order to simplify APIC support, we leave this pointer to the
1881 user */
1882 struct DeviceState *apic_state;
1883 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1884 Notifier machine_done;
d71b62a1
EH
1885
1886 struct kvm_msrs *kvm_msr_buf;
d89c2b8b 1887
15f8b142 1888 int32_t node_id; /* NUMA node this CPU belongs to */
d89c2b8b 1889 int32_t socket_id;
176d2cda 1890 int32_t die_id;
d89c2b8b
IM
1891 int32_t core_id;
1892 int32_t thread_id;
6c69dfb6
GA
1893
1894 int32_t hv_max_vps;
4da6f8d9
PB
1895};
1896
4da6f8d9
PB
1897
1898#ifndef CONFIG_USER_ONLY
ac701a4f 1899extern const VMStateDescription vmstate_x86_cpu;
4da6f8d9
PB
1900#endif
1901
92d5f1a4 1902int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
4da6f8d9
PB
1903
1904int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1905 int cpuid, void *opaque);
1906int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1907 int cpuid, void *opaque);
1908int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1909 void *opaque);
1910int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1911 void *opaque);
1912
1913void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1914 Error **errp);
1915
90c84c56 1916void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
4da6f8d9 1917
56f99750
DP
1918hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1919 MemTxAttrs *attrs);
4da6f8d9 1920
a010bdbe 1921int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
4da6f8d9
PB
1922int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1923
0442428a 1924void x86_cpu_list(void);
317ac620 1925int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1926
76d0042b 1927#ifndef CONFIG_USER_ONLY
d720b93d 1928int cpu_get_pic_interrupt(CPUX86State *s);
7ce08865 1929
2ee73ac3 1930/* MSDOS compatibility mode FPU exception support */
6f529b75 1931void x86_register_ferr_irq(qemu_irq irq);
83a3d9c7 1932void fpu_check_raise_ferr_irq(CPUX86State *s);
bf13bfab 1933void cpu_set_ignne(void);
83a3d9c7 1934void cpu_clear_ignne(void);
7ce08865 1935#endif
83a3d9c7 1936
5e76d84e
PB
1937/* mpx_helper.c */
1938void cpu_sync_bndcs_hflags(CPUX86State *env);
2c0262af
FB
1939
1940/* this function must always be used to load data in the segment
1941 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1942static inline void cpu_x86_load_seg_cache(CPUX86State *env,
c117e5b1 1943 X86Seg seg_reg, unsigned int selector,
8988ae89 1944 target_ulong base,
5fafdf24 1945 unsigned int limit,
2c0262af
FB
1946 unsigned int flags)
1947{
1948 SegmentCache *sc;
1949 unsigned int new_hflags;
3b46e624 1950
2c0262af
FB
1951 sc = &env->segs[seg_reg];
1952 sc->selector = selector;
1953 sc->base = base;
1954 sc->limit = limit;
1955 sc->flags = flags;
1956
1957 /* update the hidden flags */
14ce26e7
FB
1958 {
1959 if (seg_reg == R_CS) {
1960#ifdef TARGET_X86_64
1961 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1962 /* long mode */
1963 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1964 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1965 } else
14ce26e7
FB
1966#endif
1967 {
1968 /* legacy / compatibility case */
1969 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1970 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1971 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1972 new_hflags;
1973 }
7125c937
PB
1974 }
1975 if (seg_reg == R_SS) {
1976 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1977#if HF_CPL_MASK != 3
1978#error HF_CPL_MASK is hardcoded
1979#endif
1980 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
5e76d84e
PB
1981 /* Possibly switch between BNDCFGS and BNDCFGU */
1982 cpu_sync_bndcs_hflags(env);
14ce26e7
FB
1983 }
1984 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1985 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1986 if (env->hflags & HF_CS64_MASK) {
1987 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1988 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1989 (env->eflags & VM_MASK) ||
1990 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1991 /* XXX: try to avoid this test. The problem comes from the
1992 fact that is real mode or vm86 mode we only modify the
1993 'base' and 'selector' fields of the segment cache to go
1994 faster. A solution may be to force addseg to one in
1995 translate-i386.c. */
1996 new_hflags |= HF_ADDSEG_MASK;
1997 } else {
5fafdf24 1998 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1999 env->segs[R_ES].base |
5fafdf24 2000 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
2001 HF_ADDSEG_SHIFT;
2002 }
5fafdf24 2003 env->hflags = (env->hflags &
14ce26e7 2004 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 2005 }
2c0262af
FB
2006}
2007
e9f9d6b1 2008static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 2009 uint8_t sipi_vector)
0e26b7b8 2010{
259186a7 2011 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
2012 CPUX86State *env = &cpu->env;
2013
0e26b7b8
BS
2014 env->eip = 0;
2015 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
2016 sipi_vector << 12,
2017 env->segs[R_CS].limit,
2018 env->segs[R_CS].flags);
259186a7 2019 cs->halted = 0;
0e26b7b8
BS
2020}
2021
84273177
JK
2022int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
2023 target_ulong *base, unsigned int *limit,
2024 unsigned int *flags);
2025
d9957a8b 2026/* op_helper.c */
1f1af9fd 2027/* used for debug or cpu save/restore */
1f1af9fd 2028
d9957a8b 2029/* cpu-exec.c */
2c0262af
FB
2030/* the following helpers are only usable in user mode simulation as
2031 they can trigger unexpected exceptions */
c117e5b1 2032void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector);
6f12a2a6
FB
2033void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
2034void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1c1df019
PK
2035void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
2036void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2c0262af 2037
f4f1110e 2038/* cpu.c */
f5cc5a5c
CF
2039void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
2040 uint32_t vendor2, uint32_t vendor3);
2041typedef struct PropValue {
2042 const char *prop, *value;
2043} PropValue;
2044void x86_cpu_apply_props(X86CPU *cpu, PropValue *props);
2045
97afb47e
LL
2046uint32_t cpu_x86_virtual_addr_width(CPUX86State *env);
2047
f5cc5a5c 2048/* cpu.c other functions (cpuid) */
c6dc6f63
AP
2049void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
2050 uint32_t *eax, uint32_t *ebx,
2051 uint32_t *ecx, uint32_t *edx);
0e26b7b8 2052void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
2053void host_cpuid(uint32_t function, uint32_t count,
2054 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 2055
d9957a8b 2056/* helper.c */
cc36a7a2 2057void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 2058
b216aa6c 2059#ifndef CONFIG_USER_ONLY
f8c45c65
PB
2060static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
2061{
2062 return !!attrs.secure;
2063}
2064
2065static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
2066{
2067 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
2068}
2069
63087289
CF
2070/*
2071 * load efer and update the corresponding hflags. XXX: do consistency
2072 * checks with cpuid bits?
2073 */
2074void cpu_load_efer(CPUX86State *env, uint64_t val);
b216aa6c
PB
2075uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
2076uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
2077uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
2078uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
2079void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
2080void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
2081void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
2082void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
2083void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
2084#endif
2085
d9957a8b
BS
2086/* will be suppressed */
2087void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
2088void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
2089void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 2090void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 2091
d9957a8b 2092/* hw/pc.c */
d9957a8b 2093uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 2094
311ca98d
IM
2095#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
2096#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
0dacec87 2097#define CPU_RESOLVING_TYPE TYPE_X86_CPU
311ca98d
IM
2098
2099#ifdef TARGET_X86_64
2100#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
2101#else
2102#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
2103#endif
2104
e916cbf8 2105#define cpu_list x86_cpu_list
9467d44c 2106
6ebbf390 2107/* MMU modes definitions */
8a201bd4 2108#define MMU_KSMAP_IDX 0
a9321a4d 2109#define MMU_USER_IDX 1
43773ed3 2110#define MMU_KNOSMAP_IDX 2
97ed5ccd 2111static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 2112{
a9321a4d 2113 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 2114 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
2115 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2116}
2117
2118static inline int cpu_mmu_index_kernel(CPUX86State *env)
2119{
2120 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
2121 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
2122 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
2123}
2124
988c3eb0
RH
2125#define CC_DST (env->cc_dst)
2126#define CC_SRC (env->cc_src)
2127#define CC_SRC2 (env->cc_src2)
2128#define CC_OP (env->cc_op)
f081c76c 2129
022c62cb 2130#include "exec/cpu-all.h"
0573fbfc
TS
2131#include "svm.h"
2132
0e26b7b8 2133#if !defined(CONFIG_USER_ONLY)
0d09e41a 2134#include "hw/i386/apic.h"
0e26b7b8
BS
2135#endif
2136
317ac620 2137static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 2138 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
2139{
2140 *cs_base = env->segs[R_CS].base;
2141 *pc = *cs_base + env->eip;
a2397807 2142 *flags = env->hflags |
a9321a4d 2143 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
2144}
2145
232fc23b
AF
2146void do_cpu_init(X86CPU *cpu);
2147void do_cpu_sipi(X86CPU *cpu);
2fa11da0 2148
747461c7
JK
2149#define MCE_INJECT_BROADCAST 1
2150#define MCE_INJECT_UNCOND_AO 2
2151
8c5cf3b6 2152void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 2153 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 2154 uint64_t misc, int flags);
2fa11da0 2155
5918fffb
BS
2156uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2157
2158static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2159{
79c664f6
YZ
2160 uint32_t eflags = env->eflags;
2161 if (tcg_enabled()) {
2162 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2163 }
2164 return eflags;
5918fffb
BS
2165}
2166
f794aa4a
PB
2167static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2168{
2169 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2170}
2171
c8bc83a4
PB
2172static inline int32_t x86_get_a20_mask(CPUX86State *env)
2173{
2174 if (env->hflags & HF_SMM_MASK) {
2175 return -1;
2176 } else {
2177 return env->a20_mask;
2178 }
2179}
2180
18ab37ba
LA
2181static inline bool cpu_has_vmx(CPUX86State *env)
2182{
2183 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2184}
2185
b16c0e20
PB
2186static inline bool cpu_has_svm(CPUX86State *env)
2187{
2188 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2189}
2190
79a197ab
LA
2191/*
2192 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2193 * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2194 * VMX operation. This is because CR4.VMXE is one of the bits set
2195 * in MSR_IA32_VMX_CR4_FIXED1.
2196 *
2197 * There is one exception to above statement when vCPU enters SMM mode.
2198 * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2199 * may also reset CR4.VMXE during execution in SMM mode.
2200 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2201 * and CR4.VMXE is restored to it's original value of being set.
2202 *
2203 * Therefore, when vCPU is not in SMM mode, we can infer whether
2204 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2205 * know for certain.
2206 */
2207static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2208{
2209 return cpu_has_vmx(env) &&
2210 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2211}
2212
616a89ea
PB
2213/* excp_helper.c */
2214int get_pg_mode(CPUX86State *env);
2215
4e47e39a 2216/* fpu_helper.c */
1d8ad165
YZ
2217void update_fp_status(CPUX86State *env);
2218void update_mxcsr_status(CPUX86State *env);
418b0f93 2219void update_mxcsr_from_sse_status(CPUX86State *env);
1d8ad165
YZ
2220
2221static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2222{
2223 env->mxcsr = mxcsr;
2224 if (tcg_enabled()) {
2225 update_mxcsr_status(env);
2226 }
2227}
2228
2229static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2230{
2231 env->fpuc = fpuc;
2232 if (tcg_enabled()) {
2233 update_fp_status(env);
2234 }
2235}
4e47e39a 2236
677ef623
FK
2237/* mem_helper.c */
2238void helper_lock_init(void);
2239
6bada5e8 2240/* svm_helper.c */
27bd3216
RH
2241#ifdef CONFIG_USER_ONLY
2242static inline void
2243cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2244 uint64_t param, uintptr_t retaddr)
2245{ /* no-op */ }
813c6459
LL
2246static inline bool
2247cpu_svm_has_intercept(CPUX86State *env, uint32_t type)
2248{ return false; }
27bd3216 2249#else
6bada5e8 2250void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
65c9d60a 2251 uint64_t param, uintptr_t retaddr);
813c6459 2252bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type);
27bd3216
RH
2253#endif
2254
d613f8cc 2255/* apic.c */
317ac620 2256void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
2257void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2258 TPRAccess access);
2259
dcafd1ef
EH
2260/* Special values for X86CPUVersion: */
2261
2262/* Resolve to latest CPU version */
2263#define CPU_VERSION_LATEST -1
2264
0788a56b
EH
2265/*
2266 * Resolve to version defined by current machine type.
2267 * See x86_cpu_set_default_version()
2268 */
2269#define CPU_VERSION_AUTO -2
2270
dcafd1ef
EH
2271/* Don't resolve to any versioned CPU models, like old QEMU versions */
2272#define CPU_VERSION_LEGACY 0
2273
2274typedef int X86CPUVersion;
2275
0788a56b
EH
2276/*
2277 * Set default CPU model version for CPU models having
2278 * version == CPU_VERSION_AUTO.
2279 */
2280void x86_cpu_set_default_version(X86CPUVersion version);
2281
dab86234 2282#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 2283#define APIC_SPACE_SIZE 0x100000
dab86234 2284
0c36af8c 2285/* cpu-dump.c */
d3fd9e4b 2286void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
1f871d49 2287
d613f8cc
PB
2288/* cpu.c */
2289bool cpu_is_bsp(X86CPU *cpu);
2290
c0198c5f
DE
2291void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen);
2292void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen);
35b1b927
TW
2293void x86_update_hflags(CPUX86State* env);
2294
2d384d7c
VK
2295static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2296{
2297 return !!(cpu->hyperv_features & BIT(feat));
2298}
2299
213ff024
LL
2300static inline uint64_t cr4_reserved_bits(CPUX86State *env)
2301{
2302 uint64_t reserved_bits = CR4_RESERVED_MASK;
2303 if (!env->features[FEAT_XSAVE]) {
2304 reserved_bits |= CR4_OSXSAVE_MASK;
2305 }
2306 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) {
2307 reserved_bits |= CR4_SMEP_MASK;
2308 }
2309 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) {
2310 reserved_bits |= CR4_SMAP_MASK;
2311 }
2312 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) {
2313 reserved_bits |= CR4_FSGSBASE_MASK;
2314 }
2315 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) {
2316 reserved_bits |= CR4_PKE_MASK;
2317 }
2318 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) {
2319 reserved_bits |= CR4_LA57_MASK;
2320 }
2321 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) {
2322 reserved_bits |= CR4_UMIP_MASK;
2323 }
2324 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) {
2325 reserved_bits |= CR4_PKS_MASK;
2326 }
2327 return reserved_bits;
2328}
2329
7760bb06
LL
2330static inline bool ctl_has_irq(CPUX86State *env)
2331{
2332 uint32_t int_prio;
2333 uint32_t tpr;
2334
2335 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT;
2336 tpr = env->int_ctl & V_TPR_MASK;
2337
2338 if (env->int_ctl & V_IGN_TPR_MASK) {
2339 return (env->int_ctl & V_IRQ_MASK);
2340 }
2341
2342 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr);
2343}
2344
52fb8ad3
LL
2345hwaddr get_hphys(CPUState *cs, hwaddr gphys, MMUAccessType access_type,
2346 int *prot);
b26491b4
RH
2347#if defined(TARGET_X86_64) && \
2348 defined(CONFIG_USER_ONLY) && \
2349 defined(CONFIG_LINUX)
2350# define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20)
2351#endif
2352
07f5a258 2353#endif /* I386_CPU_H */