]> git.proxmox.com Git - mirror_qemu.git/blame - target/i386/cpu.h
target/i386: Added VGIF feature
[mirror_qemu.git] / target / i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
d9ff33ad 9 * version 2.1 of the License, or (at your option) any later version.
2c0262af
FB
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
14a48c1d 23#include "sysemu/tcg.h"
4da6f8d9 24#include "cpu-qom.h"
a9dc68d9 25#include "kvm/hyperv-proto.h"
c97d6d2c 26#include "exec/cpu-defs.h"
30d6ff66 27#include "qapi/qapi-types-common.h"
c97d6d2c 28
72c1701f
AB
29/* The x86 has a strong memory model with some store-after-load re-ordering */
30#define TCG_GUEST_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
31
e24fd076
DG
32#define KVM_HAVE_MCE_INJECTION 1
33
d720b93d
FB
34/* support for self modifying code even if the modified instruction is
35 close to the modifying instruction */
36#define TARGET_HAS_PRECISE_SMC
37
9042c0e2 38#ifdef TARGET_X86_64
a5e8788f 39#define I386_ELF_MACHINE EM_X86_64
4ab23a91 40#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 41#else
a5e8788f 42#define I386_ELF_MACHINE EM_386
4ab23a91 43#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
44#endif
45
6701d81d
PB
46enum {
47 R_EAX = 0,
48 R_ECX = 1,
49 R_EDX = 2,
50 R_EBX = 3,
51 R_ESP = 4,
52 R_EBP = 5,
53 R_ESI = 6,
54 R_EDI = 7,
55 R_R8 = 8,
56 R_R9 = 9,
57 R_R10 = 10,
58 R_R11 = 11,
59 R_R12 = 12,
60 R_R13 = 13,
61 R_R14 = 14,
62 R_R15 = 15,
2c0262af 63
6701d81d
PB
64 R_AL = 0,
65 R_CL = 1,
66 R_DL = 2,
67 R_BL = 3,
68 R_AH = 4,
69 R_CH = 5,
70 R_DH = 6,
71 R_BH = 7,
72};
2c0262af 73
6701d81d
PB
74typedef enum X86Seg {
75 R_ES = 0,
76 R_CS = 1,
77 R_SS = 2,
78 R_DS = 3,
79 R_FS = 4,
80 R_GS = 5,
81 R_LDTR = 6,
82 R_TR = 7,
83} X86Seg;
2c0262af
FB
84
85/* segment descriptor fields */
c97d6d2c
SAGDR
86#define DESC_G_SHIFT 23
87#define DESC_G_MASK (1 << DESC_G_SHIFT)
2c0262af
FB
88#define DESC_B_SHIFT 22
89#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
90#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
91#define DESC_L_MASK (1 << DESC_L_SHIFT)
c97d6d2c
SAGDR
92#define DESC_AVL_SHIFT 20
93#define DESC_AVL_MASK (1 << DESC_AVL_SHIFT)
94#define DESC_P_SHIFT 15
95#define DESC_P_MASK (1 << DESC_P_SHIFT)
2c0262af 96#define DESC_DPL_SHIFT 13
a3867ed2 97#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
c97d6d2c
SAGDR
98#define DESC_S_SHIFT 12
99#define DESC_S_MASK (1 << DESC_S_SHIFT)
2c0262af 100#define DESC_TYPE_SHIFT 8
a3867ed2 101#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
102#define DESC_A_MASK (1 << 8)
103
e670b89e
FB
104#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
105#define DESC_C_MASK (1 << 10) /* code: conforming */
106#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 107
e670b89e
FB
108#define DESC_E_MASK (1 << 10) /* data: expansion direction */
109#define DESC_W_MASK (1 << 9) /* data: writable */
110
111#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
112
113/* eflags masks */
e4a09c96
PB
114#define CC_C 0x0001
115#define CC_P 0x0004
116#define CC_A 0x0010
117#define CC_Z 0x0040
2c0262af
FB
118#define CC_S 0x0080
119#define CC_O 0x0800
120
121#define TF_SHIFT 8
122#define IOPL_SHIFT 12
123#define VM_SHIFT 17
124
e4a09c96
PB
125#define TF_MASK 0x00000100
126#define IF_MASK 0x00000200
127#define DF_MASK 0x00000400
128#define IOPL_MASK 0x00003000
129#define NT_MASK 0x00004000
130#define RF_MASK 0x00010000
131#define VM_MASK 0x00020000
132#define AC_MASK 0x00040000
2c0262af
FB
133#define VIF_MASK 0x00080000
134#define VIP_MASK 0x00100000
135#define ID_MASK 0x00200000
136
aa1f17c1 137/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
138 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
139 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
140 positions to ease oring with eflags. */
2c0262af
FB
141/* current cpl */
142#define HF_CPL_SHIFT 0
2c0262af
FB
143/* true if hardware interrupts must be disabled for next instruction */
144#define HF_INHIBIT_IRQ_SHIFT 3
145/* 16 or 32 segments */
146#define HF_CS32_SHIFT 4
147#define HF_SS32_SHIFT 5
dc196a57 148/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 149#define HF_ADDSEG_SHIFT 6
65262d57
FB
150/* copy of CR0.PE (protected mode) */
151#define HF_PE_SHIFT 7
152#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
153#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
154#define HF_EM_SHIFT 10
155#define HF_TS_SHIFT 11
65262d57 156#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
157#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
158#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 159#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 160#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 161#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 162#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46 163#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
f8dc4c64 164#define HF_GUEST_SHIFT 21 /* SVM intercepts are active */
a2397807 165#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 166#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 167#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
168#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
169#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
170
171#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
172#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
173#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
174#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
175#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 176#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 177#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
178#define HF_MP_MASK (1 << HF_MP_SHIFT)
179#define HF_EM_MASK (1 << HF_EM_SHIFT)
180#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 181#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
182#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
183#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 184#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 185#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 186#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 187#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa 188#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
f8dc4c64 189#define HF_GUEST_MASK (1 << HF_GUEST_SHIFT)
a2397807 190#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 191#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 192#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
193#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
194#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 195
db620f46
FB
196/* hflags2 */
197
9982f74b
PB
198#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
199#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
200#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
201#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
202#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 203#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
fe441054 204#define HF2_NPT_SHIFT 6 /* Nested Paging enabled */
bf13bfab 205#define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */
9982f74b
PB
206
207#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
208#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
209#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
210#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
211#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 212#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
fe441054 213#define HF2_NPT_MASK (1 << HF2_NPT_SHIFT)
bf13bfab 214#define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT)
db620f46 215
0650f1ab
AL
216#define CR0_PE_SHIFT 0
217#define CR0_MP_SHIFT 1
218
2cd49cbf
PM
219#define CR0_PE_MASK (1U << 0)
220#define CR0_MP_MASK (1U << 1)
221#define CR0_EM_MASK (1U << 2)
222#define CR0_TS_MASK (1U << 3)
223#define CR0_ET_MASK (1U << 4)
224#define CR0_NE_MASK (1U << 5)
225#define CR0_WP_MASK (1U << 16)
226#define CR0_AM_MASK (1U << 18)
498df2a7
LL
227#define CR0_NW_MASK (1U << 29)
228#define CR0_CD_MASK (1U << 30)
2cd49cbf
PM
229#define CR0_PG_MASK (1U << 31)
230
231#define CR4_VME_MASK (1U << 0)
232#define CR4_PVI_MASK (1U << 1)
233#define CR4_TSD_MASK (1U << 2)
234#define CR4_DE_MASK (1U << 3)
235#define CR4_PSE_MASK (1U << 4)
236#define CR4_PAE_MASK (1U << 5)
237#define CR4_MCE_MASK (1U << 6)
238#define CR4_PGE_MASK (1U << 7)
239#define CR4_PCE_MASK (1U << 8)
0650f1ab 240#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
241#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
242#define CR4_OSXMMEXCPT_MASK (1U << 10)
213ff024 243#define CR4_UMIP_MASK (1U << 11)
6c7c3c21 244#define CR4_LA57_MASK (1U << 12)
2cd49cbf
PM
245#define CR4_VMXE_MASK (1U << 13)
246#define CR4_SMXE_MASK (1U << 14)
247#define CR4_FSGSBASE_MASK (1U << 16)
248#define CR4_PCIDE_MASK (1U << 17)
249#define CR4_OSXSAVE_MASK (1U << 18)
250#define CR4_SMEP_MASK (1U << 20)
251#define CR4_SMAP_MASK (1U << 21)
0f70ed47 252#define CR4_PKE_MASK (1U << 22)
e7e7bdab 253#define CR4_PKS_MASK (1U << 24)
2c0262af 254
213ff024
LL
255#define CR4_RESERVED_MASK \
256(~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \
257 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \
258 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \
259 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK |CR4_UMIP_MASK \
69e3895f 260 | CR4_LA57_MASK \
213ff024
LL
261 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \
262 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK))
263
01df040b
AL
264#define DR6_BD (1 << 13)
265#define DR6_BS (1 << 14)
266#define DR6_BT (1 << 15)
267#define DR6_FIXED_1 0xffff0ff0
268
269#define DR7_GD (1 << 13)
270#define DR7_TYPE_SHIFT 16
271#define DR7_LEN_SHIFT 18
272#define DR7_FIXED_1 0x00000400
93d00d0f 273#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
274#define DR7_LOCAL_BP_MASK 0x55
275#define DR7_MAX_BP 4
276#define DR7_TYPE_BP_INST 0x0
277#define DR7_TYPE_DATA_WR 0x1
278#define DR7_TYPE_IO_RW 0x2
279#define DR7_TYPE_DATA_RW 0x3
01df040b 280
533883fd
PB
281#define DR_RESERVED_MASK 0xffffffff00000000ULL
282
e4a09c96
PB
283#define PG_PRESENT_BIT 0
284#define PG_RW_BIT 1
285#define PG_USER_BIT 2
286#define PG_PWT_BIT 3
287#define PG_PCD_BIT 4
288#define PG_ACCESSED_BIT 5
289#define PG_DIRTY_BIT 6
290#define PG_PSE_BIT 7
291#define PG_GLOBAL_BIT 8
eaad03e4 292#define PG_PSE_PAT_BIT 12
0f70ed47 293#define PG_PKRU_BIT 59
e4a09c96 294#define PG_NX_BIT 63
2c0262af
FB
295
296#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
297#define PG_RW_MASK (1 << PG_RW_BIT)
298#define PG_USER_MASK (1 << PG_USER_BIT)
299#define PG_PWT_MASK (1 << PG_PWT_BIT)
300#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 301#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
302#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
303#define PG_PSE_MASK (1 << PG_PSE_BIT)
304#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 305#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c 306#define PG_ADDRESS_MASK 0x000ffffffffff000LL
3f2cbf0d 307#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
308#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
309#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
310
311#define PG_ERROR_W_BIT 1
312
313#define PG_ERROR_P_MASK 0x01
314#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
315#define PG_ERROR_U_MASK 0x04
316#define PG_ERROR_RSVD_MASK 0x08
5cf38396 317#define PG_ERROR_I_D_MASK 0x10
0f70ed47 318#define PG_ERROR_PK_MASK 0x20
2c0262af 319
616a89ea
PB
320#define PG_MODE_PAE (1 << 0)
321#define PG_MODE_LMA (1 << 1)
322#define PG_MODE_NXE (1 << 2)
323#define PG_MODE_PSE (1 << 3)
31dd35eb
PB
324#define PG_MODE_LA57 (1 << 4)
325#define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15)
326
327/* Bits of CR4 that do not affect the NPT page format. */
328#define PG_MODE_WP (1 << 16)
329#define PG_MODE_PKE (1 << 17)
330#define PG_MODE_PKS (1 << 18)
331#define PG_MODE_SMEP (1 << 19)
616a89ea 332
e4a09c96
PB
333#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
334#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 335#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 336
e4a09c96
PB
337#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
338#define MCE_BANKS_DEF 10
79c4f6b0 339
2590f15b
EH
340#define MCG_CAP_BANKS_MASK 0xff
341
e4a09c96
PB
342#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
343#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
344#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
345#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
346
347#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 348
e4a09c96
PB
349#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
350#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
351#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
352#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
353#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
354#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
355#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
356#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
357#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
358
359/* MISC register defines */
e4a09c96
PB
360#define MCM_ADDR_SEGOFF 0 /* segment offset */
361#define MCM_ADDR_LINEAR 1 /* linear address */
362#define MCM_ADDR_PHYS 2 /* physical address */
363#define MCM_ADDR_MEM 3 /* memory address */
364#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 365
0650f1ab 366#define MSR_IA32_TSC 0x10
2c0262af
FB
367#define MSR_IA32_APICBASE 0x1b
368#define MSR_IA32_APICBASE_BSP (1<<8)
369#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 370#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 371#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 372#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 373#define MSR_TSC_ADJUST 0x0000003b
a33a2cfe 374#define MSR_IA32_SPEC_CTRL 0x48
cfeea0c0 375#define MSR_VIRT_SSBD 0xc001011f
8c80c99f 376#define MSR_IA32_PRED_CMD 0x49
4e45aff3 377#define MSR_IA32_UCODE_REV 0x8b
597360c0 378#define MSR_IA32_CORE_CAPABILITY 0xcf
2a9758c5 379
8c80c99f 380#define MSR_IA32_ARCH_CAPABILITIES 0x10a
2a9758c5
PB
381#define ARCH_CAP_TSX_CTRL_MSR (1<<7)
382
ea39f9b6
LX
383#define MSR_IA32_PERF_CAPABILITIES 0x345
384
2a9758c5 385#define MSR_IA32_TSX_CTRL 0x122
aa82ba54 386#define MSR_IA32_TSCDEADLINE 0x6e0
e7e7bdab 387#define MSR_IA32_PKRS 0x6e1
2c0262af 388
217f1b4a
HZ
389#define FEATURE_CONTROL_LOCKED (1<<0)
390#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
391#define FEATURE_CONTROL_LMCE (1<<20)
392
0d894367
PB
393#define MSR_P6_PERFCTR0 0xc1
394
fc12d72e 395#define MSR_IA32_SMBASE 0x9e
e13713db 396#define MSR_SMI_COUNT 0x34
027ac0cb 397#define MSR_CORE_THREAD_COUNT 0x35
e4a09c96
PB
398#define MSR_MTRRcap 0xfe
399#define MSR_MTRRcap_VCNT 8
400#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
401#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 402
2c0262af
FB
403#define MSR_IA32_SYSENTER_CS 0x174
404#define MSR_IA32_SYSENTER_ESP 0x175
405#define MSR_IA32_SYSENTER_EIP 0x176
406
8f091a59
FB
407#define MSR_MCG_CAP 0x179
408#define MSR_MCG_STATUS 0x17a
409#define MSR_MCG_CTL 0x17b
87f8b626 410#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 411
0d894367
PB
412#define MSR_P6_EVNTSEL0 0x186
413
e737b32a
AZ
414#define MSR_IA32_PERF_STATUS 0x198
415
e4a09c96 416#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
417/* Indicates good rep/movs microcode on some processors: */
418#define MSR_IA32_MISC_ENABLE_DEFAULT 1
4cfd7bab 419#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
21e87c46 420
e4a09c96
PB
421#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
422#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
423
d1ae67f6
AW
424#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
425
e4a09c96
PB
426#define MSR_MTRRfix64K_00000 0x250
427#define MSR_MTRRfix16K_80000 0x258
428#define MSR_MTRRfix16K_A0000 0x259
429#define MSR_MTRRfix4K_C0000 0x268
430#define MSR_MTRRfix4K_C8000 0x269
431#define MSR_MTRRfix4K_D0000 0x26a
432#define MSR_MTRRfix4K_D8000 0x26b
433#define MSR_MTRRfix4K_E0000 0x26c
434#define MSR_MTRRfix4K_E8000 0x26d
435#define MSR_MTRRfix4K_F0000 0x26e
436#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 437
8f091a59
FB
438#define MSR_PAT 0x277
439
e4a09c96 440#define MSR_MTRRdefType 0x2ff
165d9b82 441
0d894367
PB
442#define MSR_CORE_PERF_FIXED_CTR0 0x309
443#define MSR_CORE_PERF_FIXED_CTR1 0x30a
444#define MSR_CORE_PERF_FIXED_CTR2 0x30b
445#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
446#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
447#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
448#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 449
e4a09c96
PB
450#define MSR_MC0_CTL 0x400
451#define MSR_MC0_STATUS 0x401
452#define MSR_MC0_ADDR 0x402
453#define MSR_MC0_MISC 0x403
79c4f6b0 454
b77146e9
CP
455#define MSR_IA32_RTIT_OUTPUT_BASE 0x560
456#define MSR_IA32_RTIT_OUTPUT_MASK 0x561
457#define MSR_IA32_RTIT_CTL 0x570
458#define MSR_IA32_RTIT_STATUS 0x571
459#define MSR_IA32_RTIT_CR3_MATCH 0x572
460#define MSR_IA32_RTIT_ADDR0_A 0x580
461#define MSR_IA32_RTIT_ADDR0_B 0x581
462#define MSR_IA32_RTIT_ADDR1_A 0x582
463#define MSR_IA32_RTIT_ADDR1_B 0x583
464#define MSR_IA32_RTIT_ADDR2_A 0x584
465#define MSR_IA32_RTIT_ADDR2_B 0x585
466#define MSR_IA32_RTIT_ADDR3_A 0x586
467#define MSR_IA32_RTIT_ADDR3_B 0x587
468#define MAX_RTIT_ADDRS 8
469
14ce26e7
FB
470#define MSR_EFER 0xc0000080
471
472#define MSR_EFER_SCE (1 << 0)
473#define MSR_EFER_LME (1 << 8)
474#define MSR_EFER_LMA (1 << 10)
475#define MSR_EFER_NXE (1 << 11)
872929aa 476#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
477#define MSR_EFER_FFXSR (1 << 14)
478
d499f196
LL
479#define MSR_EFER_RESERVED\
480 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\
481 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\
482 | MSR_EFER_FFXSR))
483
14ce26e7
FB
484#define MSR_STAR 0xc0000081
485#define MSR_LSTAR 0xc0000082
486#define MSR_CSTAR 0xc0000083
487#define MSR_FMASK 0xc0000084
488#define MSR_FSBASE 0xc0000100
489#define MSR_GSBASE 0xc0000101
490#define MSR_KERNELGSBASE 0xc0000102
1b050077 491#define MSR_TSC_AUX 0xc0000103
14ce26e7 492
0573fbfc
TS
493#define MSR_VM_HSAVE_PA 0xc0010117
494
79e9ebeb 495#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 496#define MSR_IA32_XSS 0x00000da0
65087997 497#define MSR_IA32_UMWAIT_CONTROL 0xe1
79e9ebeb 498
704798ad
PB
499#define MSR_IA32_VMX_BASIC 0x00000480
500#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
501#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
502#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
503#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
504#define MSR_IA32_VMX_MISC 0x00000485
505#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
506#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
507#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
508#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
509#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
510#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
511#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
512#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
513#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
514#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
515#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
516#define MSR_IA32_VMX_VMFUNC 0x00000491
517
cfc3b074
PB
518#define XSTATE_FP_BIT 0
519#define XSTATE_SSE_BIT 1
520#define XSTATE_YMM_BIT 2
521#define XSTATE_BNDREGS_BIT 3
522#define XSTATE_BNDCSR_BIT 4
523#define XSTATE_OPMASK_BIT 5
524#define XSTATE_ZMM_Hi256_BIT 6
525#define XSTATE_Hi16_ZMM_BIT 7
526#define XSTATE_PKRU_BIT 9
527
528#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
529#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
530#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
531#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
532#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
533#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
534#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
535#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
536#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 537
5ef57876
EH
538/* CPUID feature words */
539typedef enum FeatureWord {
540 FEAT_1_EDX, /* CPUID[1].EDX */
541 FEAT_1_ECX, /* CPUID[1].ECX */
542 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 543 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 544 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
80db491d 545 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */
5ef57876
EH
546 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
547 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 548 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
1b3420e1 549 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */
5ef57876
EH
550 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
551 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
be777326 552 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */
5ef57876 553 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 554 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 555 FEAT_6_EAX, /* CPUID[6].EAX */
96193c22
EH
556 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
557 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
d86f9636 558 FEAT_ARCH_CAPABILITIES,
597360c0 559 FEAT_CORE_CAPABILITY,
ea39f9b6 560 FEAT_PERF_CAPABILITIES,
20a78b02
PB
561 FEAT_VMX_PROCBASED_CTLS,
562 FEAT_VMX_SECONDARY_CTLS,
563 FEAT_VMX_PINBASED_CTLS,
564 FEAT_VMX_EXIT_CTLS,
565 FEAT_VMX_ENTRY_CTLS,
566 FEAT_VMX_MISC,
567 FEAT_VMX_EPT_VPID_CAPS,
568 FEAT_VMX_BASIC,
569 FEAT_VMX_VMFUNC,
d1615ea5 570 FEAT_14_0_ECX,
5ef57876
EH
571 FEATURE_WORDS,
572} FeatureWord;
573
ede146c2 574typedef uint64_t FeatureWordArray[FEATURE_WORDS];
5ef57876 575
14ce26e7 576/* cpuid_features bits */
2cd49cbf
PM
577#define CPUID_FP87 (1U << 0)
578#define CPUID_VME (1U << 1)
579#define CPUID_DE (1U << 2)
580#define CPUID_PSE (1U << 3)
581#define CPUID_TSC (1U << 4)
582#define CPUID_MSR (1U << 5)
583#define CPUID_PAE (1U << 6)
584#define CPUID_MCE (1U << 7)
585#define CPUID_CX8 (1U << 8)
586#define CPUID_APIC (1U << 9)
587#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
588#define CPUID_MTRR (1U << 12)
589#define CPUID_PGE (1U << 13)
590#define CPUID_MCA (1U << 14)
591#define CPUID_CMOV (1U << 15)
592#define CPUID_PAT (1U << 16)
593#define CPUID_PSE36 (1U << 17)
594#define CPUID_PN (1U << 18)
595#define CPUID_CLFLUSH (1U << 19)
596#define CPUID_DTS (1U << 21)
597#define CPUID_ACPI (1U << 22)
598#define CPUID_MMX (1U << 23)
599#define CPUID_FXSR (1U << 24)
600#define CPUID_SSE (1U << 25)
601#define CPUID_SSE2 (1U << 26)
602#define CPUID_SS (1U << 27)
603#define CPUID_HT (1U << 28)
604#define CPUID_TM (1U << 29)
605#define CPUID_IA64 (1U << 30)
606#define CPUID_PBE (1U << 31)
607
608#define CPUID_EXT_SSE3 (1U << 0)
609#define CPUID_EXT_PCLMULQDQ (1U << 1)
610#define CPUID_EXT_DTES64 (1U << 2)
611#define CPUID_EXT_MONITOR (1U << 3)
612#define CPUID_EXT_DSCPL (1U << 4)
613#define CPUID_EXT_VMX (1U << 5)
614#define CPUID_EXT_SMX (1U << 6)
615#define CPUID_EXT_EST (1U << 7)
616#define CPUID_EXT_TM2 (1U << 8)
617#define CPUID_EXT_SSSE3 (1U << 9)
618#define CPUID_EXT_CID (1U << 10)
619#define CPUID_EXT_FMA (1U << 12)
620#define CPUID_EXT_CX16 (1U << 13)
621#define CPUID_EXT_XTPR (1U << 14)
622#define CPUID_EXT_PDCM (1U << 15)
623#define CPUID_EXT_PCID (1U << 17)
624#define CPUID_EXT_DCA (1U << 18)
625#define CPUID_EXT_SSE41 (1U << 19)
626#define CPUID_EXT_SSE42 (1U << 20)
627#define CPUID_EXT_X2APIC (1U << 21)
628#define CPUID_EXT_MOVBE (1U << 22)
629#define CPUID_EXT_POPCNT (1U << 23)
630#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
631#define CPUID_EXT_AES (1U << 25)
632#define CPUID_EXT_XSAVE (1U << 26)
633#define CPUID_EXT_OSXSAVE (1U << 27)
634#define CPUID_EXT_AVX (1U << 28)
635#define CPUID_EXT_F16C (1U << 29)
636#define CPUID_EXT_RDRAND (1U << 30)
637#define CPUID_EXT_HYPERVISOR (1U << 31)
638
639#define CPUID_EXT2_FPU (1U << 0)
640#define CPUID_EXT2_VME (1U << 1)
641#define CPUID_EXT2_DE (1U << 2)
642#define CPUID_EXT2_PSE (1U << 3)
643#define CPUID_EXT2_TSC (1U << 4)
644#define CPUID_EXT2_MSR (1U << 5)
645#define CPUID_EXT2_PAE (1U << 6)
646#define CPUID_EXT2_MCE (1U << 7)
647#define CPUID_EXT2_CX8 (1U << 8)
648#define CPUID_EXT2_APIC (1U << 9)
649#define CPUID_EXT2_SYSCALL (1U << 11)
650#define CPUID_EXT2_MTRR (1U << 12)
651#define CPUID_EXT2_PGE (1U << 13)
652#define CPUID_EXT2_MCA (1U << 14)
653#define CPUID_EXT2_CMOV (1U << 15)
654#define CPUID_EXT2_PAT (1U << 16)
655#define CPUID_EXT2_PSE36 (1U << 17)
656#define CPUID_EXT2_MP (1U << 19)
657#define CPUID_EXT2_NX (1U << 20)
658#define CPUID_EXT2_MMXEXT (1U << 22)
659#define CPUID_EXT2_MMX (1U << 23)
660#define CPUID_EXT2_FXSR (1U << 24)
661#define CPUID_EXT2_FFXSR (1U << 25)
662#define CPUID_EXT2_PDPE1GB (1U << 26)
663#define CPUID_EXT2_RDTSCP (1U << 27)
664#define CPUID_EXT2_LM (1U << 29)
665#define CPUID_EXT2_3DNOWEXT (1U << 30)
666#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 667
8fad4b44
EH
668/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
669#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
670 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
671 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
672 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
673 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
674 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
675 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
676 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
677 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
678
2cd49cbf
PM
679#define CPUID_EXT3_LAHF_LM (1U << 0)
680#define CPUID_EXT3_CMP_LEG (1U << 1)
681#define CPUID_EXT3_SVM (1U << 2)
682#define CPUID_EXT3_EXTAPIC (1U << 3)
683#define CPUID_EXT3_CR8LEG (1U << 4)
684#define CPUID_EXT3_ABM (1U << 5)
685#define CPUID_EXT3_SSE4A (1U << 6)
686#define CPUID_EXT3_MISALIGNSSE (1U << 7)
687#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
688#define CPUID_EXT3_OSVW (1U << 9)
689#define CPUID_EXT3_IBS (1U << 10)
690#define CPUID_EXT3_XOP (1U << 11)
691#define CPUID_EXT3_SKINIT (1U << 12)
692#define CPUID_EXT3_WDT (1U << 13)
693#define CPUID_EXT3_LWP (1U << 15)
694#define CPUID_EXT3_FMA4 (1U << 16)
695#define CPUID_EXT3_TCE (1U << 17)
696#define CPUID_EXT3_NODEID (1U << 19)
697#define CPUID_EXT3_TBM (1U << 21)
698#define CPUID_EXT3_TOPOEXT (1U << 22)
699#define CPUID_EXT3_PERFCORE (1U << 23)
700#define CPUID_EXT3_PERFNB (1U << 24)
701
5447089c
WH
702#define CPUID_SVM_NPT (1U << 0)
703#define CPUID_SVM_LBRV (1U << 1)
704#define CPUID_SVM_SVMLOCK (1U << 2)
705#define CPUID_SVM_NRIPSAVE (1U << 3)
706#define CPUID_SVM_TSCSCALE (1U << 4)
707#define CPUID_SVM_VMCBCLEAN (1U << 5)
708#define CPUID_SVM_FLUSHASID (1U << 6)
709#define CPUID_SVM_DECODEASSIST (1U << 7)
710#define CPUID_SVM_PAUSEFILTER (1U << 10)
711#define CPUID_SVM_PFTHRESHOLD (1U << 12)
712#define CPUID_SVM_AVIC (1U << 13)
713#define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15)
714#define CPUID_SVM_VGIF (1U << 16)
715#define CPUID_SVM_SVME_ADDR_CHK (1U << 28)
2cd49cbf 716
f2be0beb
TX
717/* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */
718#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
719/* 1st Group of Advanced Bit Manipulation Extensions */
720#define CPUID_7_0_EBX_BMI1 (1U << 3)
721/* Hardware Lock Elision */
722#define CPUID_7_0_EBX_HLE (1U << 4)
723/* Intel Advanced Vector Extensions 2 */
724#define CPUID_7_0_EBX_AVX2 (1U << 5)
725/* Supervisor-mode Execution Prevention */
726#define CPUID_7_0_EBX_SMEP (1U << 7)
727/* 2nd Group of Advanced Bit Manipulation Extensions */
728#define CPUID_7_0_EBX_BMI2 (1U << 8)
729/* Enhanced REP MOVSB/STOSB */
730#define CPUID_7_0_EBX_ERMS (1U << 9)
731/* Invalidate Process-Context Identifier */
732#define CPUID_7_0_EBX_INVPCID (1U << 10)
733/* Restricted Transactional Memory */
734#define CPUID_7_0_EBX_RTM (1U << 11)
735/* Memory Protection Extension */
736#define CPUID_7_0_EBX_MPX (1U << 14)
737/* AVX-512 Foundation */
738#define CPUID_7_0_EBX_AVX512F (1U << 16)
739/* AVX-512 Doubleword & Quadword Instruction */
740#define CPUID_7_0_EBX_AVX512DQ (1U << 17)
741/* Read Random SEED */
742#define CPUID_7_0_EBX_RDSEED (1U << 18)
743/* ADCX and ADOX instructions */
744#define CPUID_7_0_EBX_ADX (1U << 19)
745/* Supervisor Mode Access Prevention */
746#define CPUID_7_0_EBX_SMAP (1U << 20)
747/* AVX-512 Integer Fused Multiply Add */
748#define CPUID_7_0_EBX_AVX512IFMA (1U << 21)
749/* Persistent Commit */
750#define CPUID_7_0_EBX_PCOMMIT (1U << 22)
751/* Flush a Cache Line Optimized */
752#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23)
753/* Cache Line Write Back */
754#define CPUID_7_0_EBX_CLWB (1U << 24)
755/* Intel Processor Trace */
756#define CPUID_7_0_EBX_INTEL_PT (1U << 25)
757/* AVX-512 Prefetch */
758#define CPUID_7_0_EBX_AVX512PF (1U << 26)
759/* AVX-512 Exponential and Reciprocal */
760#define CPUID_7_0_EBX_AVX512ER (1U << 27)
761/* AVX-512 Conflict Detection */
762#define CPUID_7_0_EBX_AVX512CD (1U << 28)
763/* SHA1/SHA256 Instruction Extensions */
764#define CPUID_7_0_EBX_SHA_NI (1U << 29)
765/* AVX-512 Byte and Word Instructions */
766#define CPUID_7_0_EBX_AVX512BW (1U << 30)
767/* AVX-512 Vector Length Extensions */
768#define CPUID_7_0_EBX_AVX512VL (1U << 31)
769
770/* AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 771#define CPUID_7_0_ECX_AVX512_VBMI (1U << 1)
f2be0beb
TX
772/* User-Mode Instruction Prevention */
773#define CPUID_7_0_ECX_UMIP (1U << 2)
774/* Protection Keys for User-mode Pages */
775#define CPUID_7_0_ECX_PKU (1U << 3)
776/* OS Enable Protection Keys */
777#define CPUID_7_0_ECX_OSPKE (1U << 4)
67192a29
TX
778/* UMONITOR/UMWAIT/TPAUSE Instructions */
779#define CPUID_7_0_ECX_WAITPKG (1U << 5)
f2be0beb 780/* Additional AVX-512 Vector Byte Manipulation Instruction */
e7694a5e 781#define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6)
f2be0beb
TX
782/* Galois Field New Instructions */
783#define CPUID_7_0_ECX_GFNI (1U << 8)
784/* Vector AES Instructions */
785#define CPUID_7_0_ECX_VAES (1U << 9)
786/* Carry-Less Multiplication Quadword */
787#define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10)
788/* Vector Neural Network Instructions */
789#define CPUID_7_0_ECX_AVX512VNNI (1U << 11)
790/* Support for VPOPCNT[B,W] and VPSHUFBITQMB */
791#define CPUID_7_0_ECX_AVX512BITALG (1U << 12)
792/* POPCNT for vectors of DW/QW */
793#define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14)
794/* 5-level Page Tables */
795#define CPUID_7_0_ECX_LA57 (1U << 16)
796/* Read Processor ID */
797#define CPUID_7_0_ECX_RDPID (1U << 22)
06e878b4
CQ
798/* Bus Lock Debug Exception */
799#define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24)
f2be0beb
TX
800/* Cache Line Demote Instruction */
801#define CPUID_7_0_ECX_CLDEMOTE (1U << 25)
802/* Move Doubleword as Direct Store Instruction */
803#define CPUID_7_0_ECX_MOVDIRI (1U << 27)
804/* Move 64 Bytes as Direct Store Instruction */
805#define CPUID_7_0_ECX_MOVDIR64B (1U << 28)
e7e7bdab
PB
806/* Protection Keys for Supervisor-mode Pages */
807#define CPUID_7_0_ECX_PKS (1U << 31)
f2be0beb
TX
808
809/* AVX512 Neural Network Instructions */
810#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2)
811/* AVX512 Multiply Accumulation Single Precision */
812#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3)
5cb287d2
CQ
813/* Fast Short Rep Mov */
814#define CPUID_7_0_EDX_FSRM (1U << 4)
353f98c9
CZ
815/* AVX512 Vector Pair Intersection to a Pair of Mask Registers */
816#define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8)
5dd13f2a
CZ
817/* SERIALIZE instruction */
818#define CPUID_7_0_EDX_SERIALIZE (1U << 14)
b3c7344e
CZ
819/* TSX Suspend Load Address Tracking instruction */
820#define CPUID_7_0_EDX_TSX_LDTRK (1U << 16)
40399ecb
CZ
821/* AVX512_FP16 instruction */
822#define CPUID_7_0_EDX_AVX512_FP16 (1U << 23)
f2be0beb
TX
823/* Speculation Control */
824#define CPUID_7_0_EDX_SPEC_CTRL (1U << 26)
5af514d0
CZ
825/* Single Thread Indirect Branch Predictors */
826#define CPUID_7_0_EDX_STIBP (1U << 27)
f2be0beb
TX
827/* Arch Capabilities */
828#define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29)
829/* Core Capability */
830#define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30)
831/* Speculative Store Bypass Disable */
832#define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31)
833
c1826ea6
YZ
834/* AVX VNNI Instruction */
835#define CPUID_7_1_EAX_AVX_VNNI (1U << 4)
f2be0beb
TX
836/* AVX512 BFloat16 Instruction */
837#define CPUID_7_1_EAX_AVX512_BF16 (1U << 5)
838
d1615ea5
LK
839/* Packets which contain IP payload have LIP values */
840#define CPUID_14_0_ECX_LIP (1U << 31)
841
f2be0beb
TX
842/* CLZERO instruction */
843#define CPUID_8000_0008_EBX_CLZERO (1U << 0)
844/* Always save/restore FP error pointers */
845#define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2)
846/* Write back and do not invalidate cache */
847#define CPUID_8000_0008_EBX_WBNOINVD (1U << 9)
848/* Indirect Branch Prediction Barrier */
849#define CPUID_8000_0008_EBX_IBPB (1U << 12)
623972ce
BM
850/* Indirect Branch Restricted Speculation */
851#define CPUID_8000_0008_EBX_IBRS (1U << 14)
143c30d4
MB
852/* Single Thread Indirect Branch Predictors */
853#define CPUID_8000_0008_EBX_STIBP (1U << 15)
623972ce
BM
854/* Speculative Store Bypass Disable */
855#define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24)
1b3420e1 856
0bb0b2d2
PB
857#define CPUID_XSAVE_XSAVEOPT (1U << 0)
858#define CPUID_XSAVE_XSAVEC (1U << 1)
859#define CPUID_XSAVE_XGETBV1 (1U << 2)
860#define CPUID_XSAVE_XSAVES (1U << 3)
861
28b8e4d0
JK
862#define CPUID_6_EAX_ARAT (1U << 2)
863
303752a9
MT
864/* CPUID[0x80000007].EDX flags: */
865#define CPUID_APM_INVTSC (1U << 8)
866
9df694ee
IM
867#define CPUID_VENDOR_SZ 12
868
c5096daf
AZ
869#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
870#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
871#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 872#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
873
874#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 875#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 876#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 877#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 878
99b88a17 879#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 880
8d031cec
PW
881#define CPUID_VENDOR_HYGON "HygonGenuine"
882
18ab37ba
LA
883#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
884 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
885 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
886#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
887 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
888 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
889
2cd49cbf
PM
890#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
891#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 892
5232d00a
RK
893/* CPUID[0xB].ECX level types */
894#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
895#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
896#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
a94e1428 897#define CPUID_TOPOLOGY_LEVEL_DIE (5U << 8)
5232d00a 898
d86f9636 899/* MSR Feature Bits */
6c997b4a
XL
900#define MSR_ARCH_CAP_RDCL_NO (1U << 0)
901#define MSR_ARCH_CAP_IBRS_ALL (1U << 1)
902#define MSR_ARCH_CAP_RSBA (1U << 2)
d86f9636 903#define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3)
6c997b4a
XL
904#define MSR_ARCH_CAP_SSB_NO (1U << 4)
905#define MSR_ARCH_CAP_MDS_NO (1U << 5)
906#define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6)
907#define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7)
908#define MSR_ARCH_CAP_TAA_NO (1U << 8)
d86f9636 909
597360c0
XL
910#define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5)
911
704798ad
PB
912/* VMX MSR features */
913#define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull
914#define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32)
915#define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32)
916#define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49)
917#define MSR_VMX_BASIC_INS_OUTS (1ULL << 54)
918#define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55)
919
920#define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full
921#define MSR_VMX_MISC_STORE_LMA (1ULL << 5)
922#define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6)
923#define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7)
924#define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8)
925#define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull
926#define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29)
927#define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30)
928
929#define MSR_VMX_EPT_EXECONLY (1ULL << 0)
930#define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6)
931#define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7)
932#define MSR_VMX_EPT_UC (1ULL << 8)
933#define MSR_VMX_EPT_WB (1ULL << 14)
934#define MSR_VMX_EPT_2MB (1ULL << 16)
935#define MSR_VMX_EPT_1GB (1ULL << 17)
936#define MSR_VMX_EPT_INVEPT (1ULL << 20)
937#define MSR_VMX_EPT_AD_BITS (1ULL << 21)
938#define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22)
939#define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25)
940#define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26)
941#define MSR_VMX_EPT_INVVPID (1ULL << 32)
942#define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40)
943#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41)
944#define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42)
945#define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43)
946
947#define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0)
948
949
950/* VMX controls */
951#define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
952#define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008
953#define VMX_CPU_BASED_HLT_EXITING 0x00000080
954#define VMX_CPU_BASED_INVLPG_EXITING 0x00000200
955#define VMX_CPU_BASED_MWAIT_EXITING 0x00000400
956#define VMX_CPU_BASED_RDPMC_EXITING 0x00000800
957#define VMX_CPU_BASED_RDTSC_EXITING 0x00001000
958#define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000
959#define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000
960#define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000
961#define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000
962#define VMX_CPU_BASED_TPR_SHADOW 0x00200000
963#define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
964#define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000
965#define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000
966#define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000
967#define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000
968#define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000
969#define VMX_CPU_BASED_MONITOR_EXITING 0x20000000
970#define VMX_CPU_BASED_PAUSE_EXITING 0x40000000
971#define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
972
973#define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
974#define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002
975#define VMX_SECONDARY_EXEC_DESC 0x00000004
976#define VMX_SECONDARY_EXEC_RDTSCP 0x00000008
977#define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010
978#define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020
979#define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040
980#define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
981#define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100
982#define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200
983#define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
984#define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800
985#define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
986#define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000
987#define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000
988#define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000
989#define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000
990#define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000
991#define VMX_SECONDARY_EXEC_XSAVES 0x00100000
9ce8af4d 992#define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000
704798ad
PB
993
994#define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001
995#define VMX_PIN_BASED_NMI_EXITING 0x00000008
996#define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020
997#define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040
998#define VMX_PIN_BASED_POSTED_INTR 0x00000080
999
1000#define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004
1001#define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
1002#define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
1003#define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
1004#define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000
1005#define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000
1006#define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000
1007#define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000
1008#define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
1009#define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000
1010#define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000
1011#define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000
52a44ad2 1012#define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000
704798ad
PB
1013
1014#define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004
1015#define VMX_VM_ENTRY_IA32E_MODE 0x00000200
1016#define VMX_VM_ENTRY_SMM 0x00000400
1017#define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
1018#define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
1019#define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000
1020#define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000
1021#define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000
1022#define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000
1023#define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000
52a44ad2 1024#define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000
704798ad 1025
2d384d7c
VK
1026/* Supported Hyper-V Enlightenments */
1027#define HYPERV_FEAT_RELAXED 0
1028#define HYPERV_FEAT_VAPIC 1
1029#define HYPERV_FEAT_TIME 2
1030#define HYPERV_FEAT_CRASH 3
1031#define HYPERV_FEAT_RESET 4
1032#define HYPERV_FEAT_VPINDEX 5
1033#define HYPERV_FEAT_RUNTIME 6
1034#define HYPERV_FEAT_SYNIC 7
1035#define HYPERV_FEAT_STIMER 8
1036#define HYPERV_FEAT_FREQUENCIES 9
1037#define HYPERV_FEAT_REENLIGHTENMENT 10
1038#define HYPERV_FEAT_TLBFLUSH 11
1039#define HYPERV_FEAT_EVMCS 12
1040#define HYPERV_FEAT_IPI 13
128531d9 1041#define HYPERV_FEAT_STIMER_DIRECT 14
2d384d7c 1042
f701c082
VK
1043#ifndef HYPERV_SPINLOCK_NEVER_NOTIFY
1044#define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF
92067bf4
IM
1045#endif
1046
2c0262af 1047#define EXCP00_DIVZ 0
01df040b 1048#define EXCP01_DB 1
2c0262af
FB
1049#define EXCP02_NMI 2
1050#define EXCP03_INT3 3
1051#define EXCP04_INTO 4
1052#define EXCP05_BOUND 5
1053#define EXCP06_ILLOP 6
1054#define EXCP07_PREX 7
1055#define EXCP08_DBLE 8
1056#define EXCP09_XERR 9
1057#define EXCP0A_TSS 10
1058#define EXCP0B_NOSEG 11
1059#define EXCP0C_STACK 12
1060#define EXCP0D_GPF 13
1061#define EXCP0E_PAGE 14
1062#define EXCP10_COPR 16
1063#define EXCP11_ALGN 17
1064#define EXCP12_MCHK 18
1065
62846089
RH
1066#define EXCP_VMEXIT 0x100 /* only for system emulation */
1067#define EXCP_SYSCALL 0x101 /* only for user emulation */
b26491b4 1068#define EXCP_VSYSCALL 0x102 /* only for user emulation */
d2fd1af7 1069
00a152b4 1070/* i386-specific interrupt pending bits. */
5d62c43a 1071#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 1072#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 1073#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
1074#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
1075#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
1076#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
1077#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 1078
4a92a558
PB
1079/* Use a clearer name for this. */
1080#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 1081
c3ce5a23
PB
1082/* Instead of computing the condition codes after each x86 instruction,
1083 * QEMU just stores one operand (called CC_SRC), the result
1084 * (called CC_DST) and the type of operation (called CC_OP). When the
1085 * condition codes are needed, the condition codes can be calculated
1086 * using this information. Condition codes are not generated if they
1087 * are only needed for conditional branches.
1088 */
fee71888 1089typedef enum {
2c0262af 1090 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 1091 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
1092
1093 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
1094 CC_OP_MULW,
1095 CC_OP_MULL,
14ce26e7 1096 CC_OP_MULQ,
2c0262af
FB
1097
1098 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1099 CC_OP_ADDW,
1100 CC_OP_ADDL,
14ce26e7 1101 CC_OP_ADDQ,
2c0262af
FB
1102
1103 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1104 CC_OP_ADCW,
1105 CC_OP_ADCL,
14ce26e7 1106 CC_OP_ADCQ,
2c0262af
FB
1107
1108 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1109 CC_OP_SUBW,
1110 CC_OP_SUBL,
14ce26e7 1111 CC_OP_SUBQ,
2c0262af
FB
1112
1113 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
1114 CC_OP_SBBW,
1115 CC_OP_SBBL,
14ce26e7 1116 CC_OP_SBBQ,
2c0262af
FB
1117
1118 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
1119 CC_OP_LOGICW,
1120 CC_OP_LOGICL,
14ce26e7 1121 CC_OP_LOGICQ,
2c0262af
FB
1122
1123 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1124 CC_OP_INCW,
1125 CC_OP_INCL,
14ce26e7 1126 CC_OP_INCQ,
2c0262af
FB
1127
1128 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
1129 CC_OP_DECW,
1130 CC_OP_DECL,
14ce26e7 1131 CC_OP_DECQ,
2c0262af 1132
6b652794 1133 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
1134 CC_OP_SHLW,
1135 CC_OP_SHLL,
14ce26e7 1136 CC_OP_SHLQ,
2c0262af
FB
1137
1138 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
1139 CC_OP_SARW,
1140 CC_OP_SARL,
14ce26e7 1141 CC_OP_SARQ,
2c0262af 1142
bc4b43dc
RH
1143 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
1144 CC_OP_BMILGW,
1145 CC_OP_BMILGL,
1146 CC_OP_BMILGQ,
1147
cd7f97ca
RH
1148 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
1149 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
1150 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
1151
436ff2d2 1152 CC_OP_CLR, /* Z set, all other flags clear. */
4885c3c4 1153 CC_OP_POPCNT, /* Z via CC_SRC, all other flags clear. */
436ff2d2 1154
2c0262af 1155 CC_OP_NB,
fee71888 1156} CCOp;
2c0262af 1157
2c0262af
FB
1158typedef struct SegmentCache {
1159 uint32_t selector;
14ce26e7 1160 target_ulong base;
2c0262af
FB
1161 uint32_t limit;
1162 uint32_t flags;
1163} SegmentCache;
1164
f23a9db6
EH
1165#define MMREG_UNION(n, bits) \
1166 union n { \
1167 uint8_t _b_##n[(bits)/8]; \
1168 uint16_t _w_##n[(bits)/16]; \
1169 uint32_t _l_##n[(bits)/32]; \
1170 uint64_t _q_##n[(bits)/64]; \
1171 float32 _s_##n[(bits)/32]; \
1172 float64 _d_##n[(bits)/64]; \
31d414d6
EH
1173 }
1174
c97d6d2c
SAGDR
1175typedef union {
1176 uint8_t _b[16];
1177 uint16_t _w[8];
1178 uint32_t _l[4];
1179 uint64_t _q[2];
1180} XMMReg;
1181
1182typedef union {
1183 uint8_t _b[32];
1184 uint16_t _w[16];
1185 uint32_t _l[8];
1186 uint64_t _q[4];
1187} YMMReg;
1188
f23a9db6
EH
1189typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
1190typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 1191
79e9ebeb
LJ
1192typedef struct BNDReg {
1193 uint64_t lb;
1194 uint64_t ub;
1195} BNDReg;
1196
1197typedef struct BNDCSReg {
1198 uint64_t cfgu;
1199 uint64_t sts;
1200} BNDCSReg;
1201
f4f1110e
RH
1202#define BNDCFG_ENABLE 1ULL
1203#define BNDCFG_BNDPRESERVE 2ULL
1204#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
1205
e2542fe2 1206#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
1207#define ZMM_B(n) _b_ZMMReg[63 - (n)]
1208#define ZMM_W(n) _w_ZMMReg[31 - (n)]
1209#define ZMM_L(n) _l_ZMMReg[15 - (n)]
1210#define ZMM_S(n) _s_ZMMReg[15 - (n)]
1211#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
1212#define ZMM_D(n) _d_ZMMReg[7 - (n)]
1213
1214#define MMX_B(n) _b_MMXReg[7 - (n)]
1215#define MMX_W(n) _w_MMXReg[3 - (n)]
1216#define MMX_L(n) _l_MMXReg[1 - (n)]
1217#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 1218#else
f23a9db6
EH
1219#define ZMM_B(n) _b_ZMMReg[n]
1220#define ZMM_W(n) _w_ZMMReg[n]
1221#define ZMM_L(n) _l_ZMMReg[n]
1222#define ZMM_S(n) _s_ZMMReg[n]
1223#define ZMM_Q(n) _q_ZMMReg[n]
1224#define ZMM_D(n) _d_ZMMReg[n]
1225
1226#define MMX_B(n) _b_MMXReg[n]
1227#define MMX_W(n) _w_MMXReg[n]
1228#define MMX_L(n) _l_MMXReg[n]
1229#define MMX_S(n) _s_MMXReg[n]
826461bb 1230#endif
f23a9db6 1231#define MMX_Q(n) _q_MMXReg[n]
826461bb 1232
acc68836 1233typedef union {
c31da136 1234 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
1235 MMXReg mmx;
1236} FPReg;
1237
c1a54d57
JQ
1238typedef struct {
1239 uint64_t base;
1240 uint64_t mask;
1241} MTRRVar;
1242
5f30fa18
JK
1243#define CPU_NB_REGS64 16
1244#define CPU_NB_REGS32 8
1245
14ce26e7 1246#ifdef TARGET_X86_64
5f30fa18 1247#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 1248#else
5f30fa18 1249#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
1250#endif
1251
0d894367
PB
1252#define MAX_FIXED_COUNTERS 3
1253#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
1254
2066d095 1255#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 1256
9aecd6f8
CP
1257#define NB_OPMASK_REGS 8
1258
d9c84f19
IM
1259/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
1260 * that APIC ID hasn't been set yet
1261 */
1262#define UNASSIGNED_APIC_ID 0xFFFFFFFF
1263
b503717d
EH
1264typedef union X86LegacyXSaveArea {
1265 struct {
1266 uint16_t fcw;
1267 uint16_t fsw;
1268 uint8_t ftw;
1269 uint8_t reserved;
1270 uint16_t fpop;
1271 uint64_t fpip;
1272 uint64_t fpdp;
1273 uint32_t mxcsr;
1274 uint32_t mxcsr_mask;
1275 FPReg fpregs[8];
1276 uint8_t xmm_regs[16][16];
1277 };
1278 uint8_t data[512];
1279} X86LegacyXSaveArea;
1280
1281typedef struct X86XSaveHeader {
1282 uint64_t xstate_bv;
1283 uint64_t xcomp_bv;
3f32bd21
RH
1284 uint64_t reserve0;
1285 uint8_t reserved[40];
b503717d
EH
1286} X86XSaveHeader;
1287
1288/* Ext. save area 2: AVX State */
1289typedef struct XSaveAVX {
1290 uint8_t ymmh[16][16];
1291} XSaveAVX;
1292
1293/* Ext. save area 3: BNDREG */
1294typedef struct XSaveBNDREG {
1295 BNDReg bnd_regs[4];
1296} XSaveBNDREG;
1297
1298/* Ext. save area 4: BNDCSR */
1299typedef union XSaveBNDCSR {
1300 BNDCSReg bndcsr;
1301 uint8_t data[64];
1302} XSaveBNDCSR;
1303
1304/* Ext. save area 5: Opmask */
1305typedef struct XSaveOpmask {
1306 uint64_t opmask_regs[NB_OPMASK_REGS];
1307} XSaveOpmask;
1308
1309/* Ext. save area 6: ZMM_Hi256 */
1310typedef struct XSaveZMM_Hi256 {
1311 uint8_t zmm_hi256[16][32];
1312} XSaveZMM_Hi256;
1313
1314/* Ext. save area 7: Hi16_ZMM */
1315typedef struct XSaveHi16_ZMM {
1316 uint8_t hi16_zmm[16][64];
1317} XSaveHi16_ZMM;
1318
1319/* Ext. save area 9: PKRU state */
1320typedef struct XSavePKRU {
1321 uint32_t pkru;
1322 uint32_t padding;
1323} XSavePKRU;
1324
b503717d 1325QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
b503717d 1326QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
b503717d 1327QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
b503717d 1328QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
b503717d 1329QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
b503717d 1330QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
b503717d
EH
1331QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
1332
5aa10ab1
DE
1333typedef struct ExtSaveArea {
1334 uint32_t feature, bits;
1335 uint32_t offset, size;
1336} ExtSaveArea;
1337
1338#define XSAVE_STATE_AREA_COUNT (XSTATE_PKRU_BIT + 1)
1339
fea45008 1340extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT];
5aa10ab1 1341
d362e757
JK
1342typedef enum TPRAccess {
1343 TPR_ACCESS_READ,
1344 TPR_ACCESS_WRITE,
1345} TPRAccess;
1346
7e3482f8
EH
1347/* Cache information data structures: */
1348
1349enum CacheType {
5f00335a
EH
1350 DATA_CACHE,
1351 INSTRUCTION_CACHE,
7e3482f8
EH
1352 UNIFIED_CACHE
1353};
1354
1355typedef struct CPUCacheInfo {
1356 enum CacheType type;
1357 uint8_t level;
1358 /* Size in bytes */
1359 uint32_t size;
1360 /* Line size, in bytes */
1361 uint16_t line_size;
1362 /*
1363 * Associativity.
1364 * Note: representation of fully-associative caches is not implemented
1365 */
1366 uint8_t associativity;
1367 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */
1368 uint8_t partitions;
1369 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */
1370 uint32_t sets;
1371 /*
1372 * Lines per tag.
1373 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006].
1374 * (Is this synonym to @partitions?)
1375 */
1376 uint8_t lines_per_tag;
1377
1378 /* Self-initializing cache */
1379 bool self_init;
1380 /*
1381 * WBINVD/INVD is not guaranteed to act upon lower level caches of
1382 * non-originating threads sharing this cache.
1383 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0]
1384 */
1385 bool no_invd_sharing;
1386 /*
1387 * Cache is inclusive of lower cache levels.
1388 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1].
1389 */
1390 bool inclusive;
1391 /*
1392 * A complex function is used to index the cache, potentially using all
1393 * address bits. CPUID[4].EDX[bit 2].
1394 */
1395 bool complex_indexing;
1396} CPUCacheInfo;
1397
1398
6aaeb054 1399typedef struct CPUCaches {
a9f27ea9
EH
1400 CPUCacheInfo *l1d_cache;
1401 CPUCacheInfo *l1i_cache;
1402 CPUCacheInfo *l2_cache;
1403 CPUCacheInfo *l3_cache;
6aaeb054 1404} CPUCaches;
7e3482f8 1405
577f02b8
RB
1406typedef struct HVFX86LazyFlags {
1407 target_ulong result;
1408 target_ulong auxbits;
1409} HVFX86LazyFlags;
1410
2c0262af
FB
1411typedef struct CPUX86State {
1412 /* standard registers */
14ce26e7
FB
1413 target_ulong regs[CPU_NB_REGS];
1414 target_ulong eip;
1415 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
1416 flags and DF are set to zero because they are
1417 stored elsewhere */
1418
1419 /* emulator internal eflags handling */
14ce26e7 1420 target_ulong cc_dst;
988c3eb0
RH
1421 target_ulong cc_src;
1422 target_ulong cc_src2;
2c0262af
FB
1423 uint32_t cc_op;
1424 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
1425 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
1426 are known at translation time. */
1427 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 1428
9df217a3
FB
1429 /* segments */
1430 SegmentCache segs[6]; /* selector values */
1431 SegmentCache ldt;
1432 SegmentCache tr;
1433 SegmentCache gdt; /* only base and limit are used */
1434 SegmentCache idt; /* only base and limit are used */
1435
db620f46 1436 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 1437 int32_t a20_mask;
9df217a3 1438
05e7e819
PB
1439 BNDReg bnd_regs[4];
1440 BNDCSReg bndcs_regs;
1441 uint64_t msr_bndcfgs;
2188cc52 1442 uint64_t efer;
05e7e819 1443
43175fa9
PB
1444 /* Beginning of state preserved by INIT (dummy marker). */
1445 struct {} start_init_save;
1446
2c0262af
FB
1447 /* FPU state */
1448 unsigned int fpstt; /* top of stack index */
67b8f419 1449 uint16_t fpus;
eb831623 1450 uint16_t fpuc;
2c0262af 1451 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1452 FPReg fpregs[8];
42cc8fa6
JK
1453 /* KVM-only so far */
1454 uint16_t fpop;
84abdd7d
ZK
1455 uint16_t fpcs;
1456 uint16_t fpds;
42cc8fa6
JK
1457 uint64_t fpip;
1458 uint64_t fpdp;
2c0262af
FB
1459
1460 /* emulator internal variables */
7a0e1f41 1461 float_status fp_status;
c31da136 1462 floatx80 ft0;
3b46e624 1463
a35f3ec7 1464 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1465 float_status sse_status;
664e0f19 1466 uint32_t mxcsr;
fa451874
EH
1467 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1468 ZMMReg xmm_t0;
664e0f19 1469 MMXReg mmx_t0;
14ce26e7 1470
c97d6d2c
SAGDR
1471 XMMReg ymmh_regs[CPU_NB_REGS];
1472
9aecd6f8 1473 uint64_t opmask_regs[NB_OPMASK_REGS];
c97d6d2c
SAGDR
1474 YMMReg zmmh_regs[CPU_NB_REGS];
1475 ZMMReg hi16_zmm_regs[CPU_NB_REGS];
9aecd6f8 1476
2c0262af
FB
1477 /* sysenter registers */
1478 uint32_t sysenter_cs;
2436b61a
AZ
1479 target_ulong sysenter_esp;
1480 target_ulong sysenter_eip;
8d9bfc2b 1481 uint64_t star;
0573fbfc 1482
5cc1d1e6 1483 uint64_t vm_hsave;
0573fbfc 1484
14ce26e7 1485#ifdef TARGET_X86_64
14ce26e7
FB
1486 target_ulong lstar;
1487 target_ulong cstar;
1488 target_ulong fmask;
1489 target_ulong kernelgsbase;
1490#endif
58fe2f10 1491
7ba1e619 1492 uint64_t tsc;
f28558d3 1493 uint64_t tsc_adjust;
aa82ba54 1494 uint64_t tsc_deadline;
7616f1c2
PB
1495 uint64_t tsc_aux;
1496
1497 uint64_t xcr0;
7ba1e619 1498
18559232 1499 uint64_t mcg_status;
21e87c46 1500 uint64_t msr_ia32_misc_enable;
0779caeb 1501 uint64_t msr_ia32_feature_control;
18559232 1502
0d894367
PB
1503 uint64_t msr_fixed_ctr_ctrl;
1504 uint64_t msr_global_ctrl;
1505 uint64_t msr_global_status;
1506 uint64_t msr_global_ovf_ctrl;
1507 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1508 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1509 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1510
1511 uint64_t pat;
1512 uint32_t smbase;
e13713db 1513 uint64_t msr_smi_count;
43175fa9 1514
7616f1c2 1515 uint32_t pkru;
e7e7bdab 1516 uint32_t pkrs;
2a9758c5 1517 uint32_t tsx_ctrl;
7616f1c2 1518
a33a2cfe 1519 uint64_t spec_ctrl;
cfeea0c0 1520 uint64_t virt_ssbd;
a33a2cfe 1521
43175fa9
PB
1522 /* End of state preserved by INIT (dummy marker). */
1523 struct {} end_init_save;
1524
1525 uint64_t system_time_msr;
1526 uint64_t wall_clock_msr;
1527 uint64_t steal_time_msr;
1528 uint64_t async_pf_en_msr;
db5daafa 1529 uint64_t async_pf_int_msr;
43175fa9 1530 uint64_t pv_eoi_en_msr;
d645e132 1531 uint64_t poll_control_msr;
43175fa9 1532
da1cc323 1533 /* Partition-wide HV MSRs, will be updated only on the first vcpu */
1c90ef26
VR
1534 uint64_t msr_hv_hypercall;
1535 uint64_t msr_hv_guest_os_id;
48a5f3bc 1536 uint64_t msr_hv_tsc;
da1cc323
EY
1537
1538 /* Per-VCPU HV MSRs */
1539 uint64_t msr_hv_vapic;
5e953812 1540 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS];
46eb8f98 1541 uint64_t msr_hv_runtime;
866eea9a 1542 uint64_t msr_hv_synic_control;
866eea9a
AS
1543 uint64_t msr_hv_synic_evt_page;
1544 uint64_t msr_hv_synic_msg_page;
5e953812
RK
1545 uint64_t msr_hv_synic_sint[HV_SINT_COUNT];
1546 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT];
1547 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT];
ba6a4fd9
VK
1548 uint64_t msr_hv_reenlightenment_control;
1549 uint64_t msr_hv_tsc_emulation_control;
1550 uint64_t msr_hv_tsc_emulation_status;
18559232 1551
b77146e9
CP
1552 uint64_t msr_rtit_ctrl;
1553 uint64_t msr_rtit_status;
1554 uint64_t msr_rtit_output_base;
1555 uint64_t msr_rtit_output_mask;
1556 uint64_t msr_rtit_cr3_match;
1557 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS];
1558
2c0262af 1559 /* exception/interrupt handling */
2c0262af
FB
1560 int error_code;
1561 int exception_is_int;
826461bb 1562 target_ulong exception_next_eip;
d0052339 1563 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1564 union {
f0c3c505 1565 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1566 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1567 }; /* break/watchpoints for dr[0..3] */
678dde13 1568 int old_exception; /* exception in flight */
2c0262af 1569
43175fa9
PB
1570 uint64_t vm_vmcb;
1571 uint64_t tsc_offset;
1572 uint64_t intercept;
1573 uint16_t intercept_cr_read;
1574 uint16_t intercept_cr_write;
1575 uint16_t intercept_dr_read;
1576 uint16_t intercept_dr_write;
1577 uint32_t intercept_exceptions;
fe441054
JK
1578 uint64_t nested_cr3;
1579 uint32_t nested_pg_mode;
43175fa9
PB
1580 uint8_t v_tpr;
1581
d8f771d9
JK
1582 /* KVM states, automatically cleared on reset */
1583 uint8_t nmi_injected;
1584 uint8_t nmi_pending;
1585
fe441054
JK
1586 uintptr_t retaddr;
1587
1f5c00cf
AB
1588 /* Fields up to this point are cleared by a CPU reset */
1589 struct {} end_reset_fields;
1590
e8b5fae5 1591 /* Fields after this point are preserved across CPU reset. */
ebda377f 1592
14ce26e7 1593 /* processor features (e.g. for CPUID insn) */
80db491d
JL
1594 /* Minimum cpuid leaf 7 value */
1595 uint32_t cpuid_level_func7;
1596 /* Actual cpuid leaf 7 value */
1597 uint32_t cpuid_min_level_func7;
c39c0edf
EH
1598 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1599 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1600 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1601 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1602 /* Actual level/xlevel/xlevel2 value: */
1603 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1604 uint32_t cpuid_vendor1;
1605 uint32_t cpuid_vendor2;
1606 uint32_t cpuid_vendor3;
1607 uint32_t cpuid_version;
0514ef2f 1608 FeatureWordArray features;
d4a606b3
EH
1609 /* Features that were explicitly enabled/disabled */
1610 FeatureWordArray user_features;
8d9bfc2b 1611 uint32_t cpuid_model[12];
a9f27ea9
EH
1612 /* Cache information for CPUID. When legacy-cache=on, the cache data
1613 * on each CPUID leaf will be different, because we keep compatibility
1614 * with old QEMU versions.
1615 */
1616 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd;
3b46e624 1617
165d9b82
AL
1618 /* MTRRs */
1619 uint64_t mtrr_fixed[11];
1620 uint64_t mtrr_deftype;
d8b5c67b 1621 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1622
7ba1e619 1623 /* For KVM */
f8d926e9 1624 uint32_t mp_state;
fd13f23b 1625 int32_t exception_nr;
0e607a80 1626 int32_t interrupt_injected;
a0fb002c 1627 uint8_t soft_interrupt;
fd13f23b
LA
1628 uint8_t exception_pending;
1629 uint8_t exception_injected;
a0fb002c 1630 uint8_t has_error_code;
fd13f23b
LA
1631 uint8_t exception_has_payload;
1632 uint64_t exception_payload;
c97d6d2c 1633 uint32_t ins_len;
a0fb002c 1634 uint32_t sipi_vector;
b8cc45d6 1635 bool tsc_valid;
06ef227e 1636 int64_t tsc_khz;
36f96c4b 1637 int64_t user_tsc_khz; /* for sanity check only */
73b994f6 1638 uint64_t apic_bus_freq;
5b8063c4
LA
1639#if defined(CONFIG_KVM) || defined(CONFIG_HVF)
1640 void *xsave_buf;
c0198c5f 1641 uint32_t xsave_buf_len;
5b8063c4 1642#endif
ebbfef2f
LA
1643#if defined(CONFIG_KVM)
1644 struct kvm_nested_state *nested_state;
1645#endif
c97d6d2c 1646#if defined(CONFIG_HVF)
577f02b8 1647 HVFX86LazyFlags hvf_lflags;
fe76b09c 1648 void *hvf_mmio_buf;
c97d6d2c 1649#endif
fabacc0f 1650
ac6c4120 1651 uint64_t mcg_cap;
ac6c4120 1652 uint64_t mcg_ctl;
87f8b626 1653 uint64_t mcg_ext_ctl;
ac6c4120 1654 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1655 uint64_t xstate_bv;
5a2d0e57
AJ
1656
1657 /* vmstate */
1658 uint16_t fpus_vmstate;
1659 uint16_t fptag_vmstate;
1660 uint16_t fpregs_format_vmstate;
f1665b21 1661
18cd2c17 1662 uint64_t xss;
65087997 1663 uint32_t umwait;
d362e757
JK
1664
1665 TPRAccess tpr_access_type;
c26ae610
LX
1666
1667 unsigned nr_dies;
2c0262af
FB
1668} CPUX86State;
1669
d71b62a1
EH
1670struct kvm_msrs;
1671
4da6f8d9
PB
1672/**
1673 * X86CPU:
1674 * @env: #CPUX86State
1675 * @migratable: If set, only migratable flags will be accepted when "enforce"
1676 * mode is used, and only migratable flags will be included in the "host"
1677 * CPU model.
1678 *
1679 * An x86 CPU.
1680 */
1681struct X86CPU {
1682 /*< private >*/
1683 CPUState parent_obj;
1684 /*< public >*/
1685
5b146dc7 1686 CPUNegativeOffsetState neg;
4da6f8d9 1687 CPUX86State env;
2a693142 1688 VMChangeStateEntry *vmsentry;
4da6f8d9 1689
4e45aff3
PB
1690 uint64_t ucode_rev;
1691
4f2beda4 1692 uint32_t hyperv_spinlock_attempts;
08856771 1693 char *hyperv_vendor;
9b4cf107 1694 bool hyperv_synic_kvm_only;
2d384d7c 1695 uint64_t hyperv_features;
e48ddcc6 1696 bool hyperv_passthrough;
30d6ff66 1697 OnOffAuto hyperv_no_nonarch_cs;
08856771 1698 uint32_t hyperv_vendor_id[3];
735db465 1699 uint32_t hyperv_interface_id[4];
fb7e31aa 1700 uint32_t hyperv_version_id[4];
23eb5d03 1701 uint32_t hyperv_limits[3];
c830015e 1702 uint32_t hyperv_nested[4];
2d384d7c 1703
4da6f8d9
PB
1704 bool check_cpuid;
1705 bool enforce_cpuid;
dac1deae
EH
1706 /*
1707 * Force features to be enabled even if the host doesn't support them.
1708 * This is dangerous and should be done only for testing CPUID
1709 * compatibility.
1710 */
1711 bool force_features;
4da6f8d9 1712 bool expose_kvm;
1ce36bfe 1713 bool expose_tcg;
4da6f8d9 1714 bool migratable;
990e0be2 1715 bool migrate_smi_count;
44bd8e53 1716 bool max_features; /* Enable all supported features automatically */
d9c84f19 1717 uint32_t apic_id;
4da6f8d9 1718
9954a158
PDJ
1719 /* Enables publishing of TSC increment and Local APIC bus frequencies to
1720 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */
1721 bool vmware_cpuid_freq;
1722
4da6f8d9
PB
1723 /* if true the CPUID code directly forward host cache leaves to the guest */
1724 bool cache_info_passthrough;
1725
2266d443
MT
1726 /* if true the CPUID code directly forwards
1727 * host monitor/mwait leaves to the guest */
1728 struct {
1729 uint32_t eax;
1730 uint32_t ebx;
1731 uint32_t ecx;
1732 uint32_t edx;
1733 } mwait;
1734
4da6f8d9 1735 /* Features that were filtered out because of missing host capabilities */
f69ecddb 1736 FeatureWordArray filtered_features;
4da6f8d9
PB
1737
1738 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1739 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1740 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1741 * capabilities) directly to the guest.
1742 */
1743 bool enable_pmu;
1744
87f8b626
AR
1745 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1746 * disabled by default to avoid breaking migration between QEMU with
1747 * different LMCE configurations.
1748 */
1749 bool enable_lmce;
1750
14c985cf
LM
1751 /* Compatibility bits for old machine types.
1752 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1753 * socket share an virtual l3 cache.
1754 */
1755 bool enable_l3_cache;
1756
ab8f992e
BM
1757 /* Compatibility bits for old machine types.
1758 * If true present the old cache topology information
1759 */
1760 bool legacy_cache;
1761
5232d00a
RK
1762 /* Compatibility bits for old machine types: */
1763 bool enable_cpuid_0xb;
1764
c39c0edf
EH
1765 /* Enable auto level-increase for all CPUID leaves */
1766 bool full_cpuid_auto_level;
1767
a7a0da84
MR
1768 /* Only advertise CPUID leaves defined by the vendor */
1769 bool vendor_cpuid_only;
1770
f24c3a79
LK
1771 /* Enable auto level-increase for Intel Processor Trace leave */
1772 bool intel_pt_auto_level;
1773
fcc35e7c
DDAG
1774 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1775 bool fill_mtrr_mask;
1776
11f6fee5
DDAG
1777 /* if true override the phys_bits value with a value read from the host */
1778 bool host_phys_bits;
1779
258fe08b
EH
1780 /* if set, limit maximum value for phys_bits when host_phys_bits is true */
1781 uint8_t host_phys_bits_limit;
1782
fc3a1fd7
DDAG
1783 /* Stop SMI delivery for migration compatibility with old machines */
1784 bool kvm_no_smi_migration;
1785
af45907a
DDAG
1786 /* Number of physical address bits supported */
1787 uint32_t phys_bits;
1788
4da6f8d9
PB
1789 /* in order to simplify APIC support, we leave this pointer to the
1790 user */
1791 struct DeviceState *apic_state;
1792 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1793 Notifier machine_done;
d71b62a1
EH
1794
1795 struct kvm_msrs *kvm_msr_buf;
d89c2b8b 1796
15f8b142 1797 int32_t node_id; /* NUMA node this CPU belongs to */
d89c2b8b 1798 int32_t socket_id;
176d2cda 1799 int32_t die_id;
d89c2b8b
IM
1800 int32_t core_id;
1801 int32_t thread_id;
6c69dfb6
GA
1802
1803 int32_t hv_max_vps;
4da6f8d9
PB
1804};
1805
4da6f8d9
PB
1806
1807#ifndef CONFIG_USER_ONLY
ac701a4f 1808extern const VMStateDescription vmstate_x86_cpu;
4da6f8d9
PB
1809#endif
1810
92d5f1a4 1811int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request);
4da6f8d9
PB
1812
1813int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1814 int cpuid, void *opaque);
1815int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1816 int cpuid, void *opaque);
1817int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1818 void *opaque);
1819int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1820 void *opaque);
1821
1822void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1823 Error **errp);
1824
90c84c56 1825void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags);
4da6f8d9 1826
56f99750
DP
1827hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr,
1828 MemTxAttrs *attrs);
4da6f8d9 1829
a010bdbe 1830int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
4da6f8d9
PB
1831int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1832
0442428a 1833void x86_cpu_list(void);
317ac620 1834int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1835
d720b93d 1836int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3 1837/* MSDOS compatibility mode FPU exception support */
6f529b75 1838void x86_register_ferr_irq(qemu_irq irq);
83a3d9c7 1839void fpu_check_raise_ferr_irq(CPUX86State *s);
bf13bfab 1840void cpu_set_ignne(void);
83a3d9c7
CF
1841void cpu_clear_ignne(void);
1842
5e76d84e
PB
1843/* mpx_helper.c */
1844void cpu_sync_bndcs_hflags(CPUX86State *env);
2c0262af
FB
1845
1846/* this function must always be used to load data in the segment
1847 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1848static inline void cpu_x86_load_seg_cache(CPUX86State *env,
c117e5b1 1849 X86Seg seg_reg, unsigned int selector,
8988ae89 1850 target_ulong base,
5fafdf24 1851 unsigned int limit,
2c0262af
FB
1852 unsigned int flags)
1853{
1854 SegmentCache *sc;
1855 unsigned int new_hflags;
3b46e624 1856
2c0262af
FB
1857 sc = &env->segs[seg_reg];
1858 sc->selector = selector;
1859 sc->base = base;
1860 sc->limit = limit;
1861 sc->flags = flags;
1862
1863 /* update the hidden flags */
14ce26e7
FB
1864 {
1865 if (seg_reg == R_CS) {
1866#ifdef TARGET_X86_64
1867 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1868 /* long mode */
1869 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1870 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1871 } else
14ce26e7
FB
1872#endif
1873 {
1874 /* legacy / compatibility case */
1875 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1876 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1877 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1878 new_hflags;
1879 }
7125c937
PB
1880 }
1881 if (seg_reg == R_SS) {
1882 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1883#if HF_CPL_MASK != 3
1884#error HF_CPL_MASK is hardcoded
1885#endif
1886 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
5e76d84e
PB
1887 /* Possibly switch between BNDCFGS and BNDCFGU */
1888 cpu_sync_bndcs_hflags(env);
14ce26e7
FB
1889 }
1890 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1891 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1892 if (env->hflags & HF_CS64_MASK) {
1893 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1894 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1895 (env->eflags & VM_MASK) ||
1896 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1897 /* XXX: try to avoid this test. The problem comes from the
1898 fact that is real mode or vm86 mode we only modify the
1899 'base' and 'selector' fields of the segment cache to go
1900 faster. A solution may be to force addseg to one in
1901 translate-i386.c. */
1902 new_hflags |= HF_ADDSEG_MASK;
1903 } else {
5fafdf24 1904 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1905 env->segs[R_ES].base |
5fafdf24 1906 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1907 HF_ADDSEG_SHIFT;
1908 }
5fafdf24 1909 env->hflags = (env->hflags &
14ce26e7 1910 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1911 }
2c0262af
FB
1912}
1913
e9f9d6b1 1914static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1915 uint8_t sipi_vector)
0e26b7b8 1916{
259186a7 1917 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1918 CPUX86State *env = &cpu->env;
1919
0e26b7b8
BS
1920 env->eip = 0;
1921 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1922 sipi_vector << 12,
1923 env->segs[R_CS].limit,
1924 env->segs[R_CS].flags);
259186a7 1925 cs->halted = 0;
0e26b7b8
BS
1926}
1927
84273177
JK
1928int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1929 target_ulong *base, unsigned int *limit,
1930 unsigned int *flags);
1931
d9957a8b 1932/* op_helper.c */
1f1af9fd 1933/* used for debug or cpu save/restore */
1f1af9fd 1934
d9957a8b 1935/* cpu-exec.c */
2c0262af
FB
1936/* the following helpers are only usable in user mode simulation as
1937 they can trigger unexpected exceptions */
c117e5b1 1938void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector);
6f12a2a6
FB
1939void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1940void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1c1df019
PK
1941void cpu_x86_fxsave(CPUX86State *s, target_ulong ptr);
1942void cpu_x86_fxrstor(CPUX86State *s, target_ulong ptr);
2c0262af
FB
1943
1944/* you can call this signal handler from your SIGBUS and SIGSEGV
1945 signal handlers to inform the virtual CPU of exceptions. non zero
1946 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1947int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1948 void *puc);
d9957a8b 1949
f4f1110e 1950/* cpu.c */
f5cc5a5c
CF
1951void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
1952 uint32_t vendor2, uint32_t vendor3);
1953typedef struct PropValue {
1954 const char *prop, *value;
1955} PropValue;
1956void x86_cpu_apply_props(X86CPU *cpu, PropValue *props);
1957
97afb47e
LL
1958uint32_t cpu_x86_virtual_addr_width(CPUX86State *env);
1959
f5cc5a5c 1960/* cpu.c other functions (cpuid) */
c6dc6f63
AP
1961void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1962 uint32_t *eax, uint32_t *ebx,
1963 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1964void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1965void host_cpuid(uint32_t function, uint32_t count,
1966 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1967
d9957a8b 1968/* helper.c */
cc36a7a2 1969void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1970
b216aa6c 1971#ifndef CONFIG_USER_ONLY
f8c45c65
PB
1972static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs)
1973{
1974 return !!attrs.secure;
1975}
1976
1977static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs)
1978{
1979 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs));
1980}
1981
63087289
CF
1982/*
1983 * load efer and update the corresponding hflags. XXX: do consistency
1984 * checks with cpuid bits?
1985 */
1986void cpu_load_efer(CPUX86State *env, uint64_t val);
b216aa6c
PB
1987uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1988uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1989uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1990uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1991void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1992void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1993void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1994void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1995void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1996#endif
1997
d9957a8b
BS
1998/* will be suppressed */
1999void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
2000void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
2001void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 2002void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 2003
d9957a8b 2004/* hw/pc.c */
d9957a8b 2005uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 2006
311ca98d
IM
2007#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
2008#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)
0dacec87 2009#define CPU_RESOLVING_TYPE TYPE_X86_CPU
311ca98d
IM
2010
2011#ifdef TARGET_X86_64
2012#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64")
2013#else
2014#define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32")
2015#endif
2016
9467d44c 2017#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 2018#define cpu_list x86_cpu_list
9467d44c 2019
6ebbf390 2020/* MMU modes definitions */
8a201bd4 2021#define MMU_KSMAP_IDX 0
a9321a4d 2022#define MMU_USER_IDX 1
43773ed3 2023#define MMU_KNOSMAP_IDX 2
97ed5ccd 2024static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 2025{
a9321a4d 2026 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 2027 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
2028 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
2029}
2030
2031static inline int cpu_mmu_index_kernel(CPUX86State *env)
2032{
2033 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
2034 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
2035 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
2036}
2037
988c3eb0
RH
2038#define CC_DST (env->cc_dst)
2039#define CC_SRC (env->cc_src)
2040#define CC_SRC2 (env->cc_src2)
2041#define CC_OP (env->cc_op)
f081c76c 2042
4f7c64b3 2043typedef CPUX86State CPUArchState;
2161a612 2044typedef X86CPU ArchCPU;
4f7c64b3 2045
022c62cb 2046#include "exec/cpu-all.h"
0573fbfc
TS
2047#include "svm.h"
2048
0e26b7b8 2049#if !defined(CONFIG_USER_ONLY)
0d09e41a 2050#include "hw/i386/apic.h"
0e26b7b8
BS
2051#endif
2052
317ac620 2053static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 2054 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
2055{
2056 *cs_base = env->segs[R_CS].base;
2057 *pc = *cs_base + env->eip;
a2397807 2058 *flags = env->hflags |
a9321a4d 2059 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
2060}
2061
232fc23b
AF
2062void do_cpu_init(X86CPU *cpu);
2063void do_cpu_sipi(X86CPU *cpu);
2fa11da0 2064
747461c7
JK
2065#define MCE_INJECT_BROADCAST 1
2066#define MCE_INJECT_UNCOND_AO 2
2067
8c5cf3b6 2068void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 2069 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 2070 uint64_t misc, int flags);
2fa11da0 2071
5918fffb
BS
2072uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
2073
2074static inline uint32_t cpu_compute_eflags(CPUX86State *env)
2075{
79c664f6
YZ
2076 uint32_t eflags = env->eflags;
2077 if (tcg_enabled()) {
2078 eflags |= cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
2079 }
2080 return eflags;
5918fffb
BS
2081}
2082
f794aa4a
PB
2083static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
2084{
2085 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
2086}
2087
c8bc83a4
PB
2088static inline int32_t x86_get_a20_mask(CPUX86State *env)
2089{
2090 if (env->hflags & HF_SMM_MASK) {
2091 return -1;
2092 } else {
2093 return env->a20_mask;
2094 }
2095}
2096
18ab37ba
LA
2097static inline bool cpu_has_vmx(CPUX86State *env)
2098{
2099 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX;
2100}
2101
b16c0e20
PB
2102static inline bool cpu_has_svm(CPUX86State *env)
2103{
2104 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM;
2105}
2106
79a197ab
LA
2107/*
2108 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set.
2109 * Since it was set, CR4.VMXE must remain set as long as vCPU is in
2110 * VMX operation. This is because CR4.VMXE is one of the bits set
2111 * in MSR_IA32_VMX_CR4_FIXED1.
2112 *
2113 * There is one exception to above statement when vCPU enters SMM mode.
2114 * When a vCPU enters SMM mode, it temporarily exit VMX operation and
2115 * may also reset CR4.VMXE during execution in SMM mode.
2116 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation
2117 * and CR4.VMXE is restored to it's original value of being set.
2118 *
2119 * Therefore, when vCPU is not in SMM mode, we can infer whether
2120 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot
2121 * know for certain.
2122 */
2123static inline bool cpu_vmx_maybe_enabled(CPUX86State *env)
2124{
2125 return cpu_has_vmx(env) &&
2126 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK));
2127}
2128
616a89ea
PB
2129/* excp_helper.c */
2130int get_pg_mode(CPUX86State *env);
2131
4e47e39a 2132/* fpu_helper.c */
1d8ad165
YZ
2133void update_fp_status(CPUX86State *env);
2134void update_mxcsr_status(CPUX86State *env);
418b0f93 2135void update_mxcsr_from_sse_status(CPUX86State *env);
1d8ad165
YZ
2136
2137static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr)
2138{
2139 env->mxcsr = mxcsr;
2140 if (tcg_enabled()) {
2141 update_mxcsr_status(env);
2142 }
2143}
2144
2145static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc)
2146{
2147 env->fpuc = fpuc;
2148 if (tcg_enabled()) {
2149 update_fp_status(env);
2150 }
2151}
4e47e39a 2152
677ef623
FK
2153/* mem_helper.c */
2154void helper_lock_init(void);
2155
6bada5e8 2156/* svm_helper.c */
27bd3216
RH
2157#ifdef CONFIG_USER_ONLY
2158static inline void
2159cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
2160 uint64_t param, uintptr_t retaddr)
2161{ /* no-op */ }
813c6459
LL
2162static inline bool
2163cpu_svm_has_intercept(CPUX86State *env, uint32_t type)
2164{ return false; }
27bd3216 2165#else
6bada5e8 2166void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
65c9d60a 2167 uint64_t param, uintptr_t retaddr);
813c6459 2168bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type);
27bd3216
RH
2169#endif
2170
d613f8cc 2171/* apic.c */
317ac620 2172void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
2173void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
2174 TPRAccess access);
2175
dcafd1ef
EH
2176/* Special values for X86CPUVersion: */
2177
2178/* Resolve to latest CPU version */
2179#define CPU_VERSION_LATEST -1
2180
0788a56b
EH
2181/*
2182 * Resolve to version defined by current machine type.
2183 * See x86_cpu_set_default_version()
2184 */
2185#define CPU_VERSION_AUTO -2
2186
dcafd1ef
EH
2187/* Don't resolve to any versioned CPU models, like old QEMU versions */
2188#define CPU_VERSION_LEGACY 0
2189
2190typedef int X86CPUVersion;
2191
0788a56b
EH
2192/*
2193 * Set default CPU model version for CPU models having
2194 * version == CPU_VERSION_AUTO.
2195 */
2196void x86_cpu_set_default_version(X86CPUVersion version);
2197
dab86234 2198#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 2199#define APIC_SPACE_SIZE 0x100000
dab86234 2200
0c36af8c 2201/* cpu-dump.c */
d3fd9e4b 2202void x86_cpu_dump_local_apic_state(CPUState *cs, int flags);
1f871d49 2203
d613f8cc
PB
2204/* cpu.c */
2205bool cpu_is_bsp(X86CPU *cpu);
2206
c0198c5f
DE
2207void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen);
2208void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen);
35b1b927
TW
2209void x86_update_hflags(CPUX86State* env);
2210
2d384d7c
VK
2211static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat)
2212{
2213 return !!(cpu->hyperv_features & BIT(feat));
2214}
2215
213ff024
LL
2216static inline uint64_t cr4_reserved_bits(CPUX86State *env)
2217{
2218 uint64_t reserved_bits = CR4_RESERVED_MASK;
2219 if (!env->features[FEAT_XSAVE]) {
2220 reserved_bits |= CR4_OSXSAVE_MASK;
2221 }
2222 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) {
2223 reserved_bits |= CR4_SMEP_MASK;
2224 }
2225 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) {
2226 reserved_bits |= CR4_SMAP_MASK;
2227 }
2228 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) {
2229 reserved_bits |= CR4_FSGSBASE_MASK;
2230 }
2231 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) {
2232 reserved_bits |= CR4_PKE_MASK;
2233 }
2234 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) {
2235 reserved_bits |= CR4_LA57_MASK;
2236 }
2237 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) {
2238 reserved_bits |= CR4_UMIP_MASK;
2239 }
2240 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) {
2241 reserved_bits |= CR4_PKS_MASK;
2242 }
2243 return reserved_bits;
2244}
2245
b26491b4
RH
2246#if defined(TARGET_X86_64) && \
2247 defined(CONFIG_USER_ONLY) && \
2248 defined(CONFIG_LINUX)
2249# define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20)
2250#endif
2251
07f5a258 2252#endif /* I386_CPU_H */