]> git.proxmox.com Git - mirror_qemu.git/blame - target/ppc/cpu.h
target/ppc: created ppc_{store,get}_vscr for generic vscr usage
[mirror_qemu.git] / target / ppc / cpu.h
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation cpu definitions for qemu.
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
79aceca5
FB
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
6bd039cd 9 * version 2.1 of the License, or (at your option) any later version.
79aceca5
FB
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
79aceca5 18 */
07f5a258
MA
19
20#ifndef PPC_CPU_H
21#define PPC_CPU_H
79aceca5 22
60caf221 23#include "qemu/int128.h"
74433bf0
RH
24#include "exec/cpu-defs.h"
25#include "cpu-qom.h"
db1015e9 26#include "qom/object.h"
3fc6c082 27
f0b0685d
ND
28#define TCG_GUEST_DEFAULT_MO 0
29
ad3e67d0 30#define TARGET_PAGE_BITS_64K 16
81762d6d
DG
31#define TARGET_PAGE_BITS_16M 24
32
c647e3fe 33#if defined(TARGET_PPC64)
4ecd4d16 34#define PPC_ELF_MACHINE EM_PPC64
76a66253 35#else
4ecd4d16 36#define PPC_ELF_MACHINE EM_PPC
76a66253 37#endif
9042c0e2 38
a7d4b1bf
CLG
39#define PPC_BIT(bit) (0x8000000000000000ULL >> (bit))
40#define PPC_BIT32(bit) (0x80000000 >> (bit))
41#define PPC_BIT8(bit) (0x80 >> (bit))
2a83f997
CLG
42#define PPC_BITMASK(bs, be) ((PPC_BIT(bs) - PPC_BIT(be)) | PPC_BIT(bs))
43#define PPC_BITMASK32(bs, be) ((PPC_BIT32(bs) - PPC_BIT32(be)) | \
44 PPC_BIT32(bs))
a6a444a8
CLG
45#define PPC_BITMASK8(bs, be) ((PPC_BIT8(bs) - PPC_BIT8(be)) | PPC_BIT8(bs))
46
e1833e1f
JM
47/*****************************************************************************/
48/* Exception vectors definitions */
49enum {
50 POWERPC_EXCP_NONE = -1,
51 /* The 64 first entries are used by the PowerPC embedded specification */
52 POWERPC_EXCP_CRITICAL = 0, /* Critical input */
53 POWERPC_EXCP_MCHECK = 1, /* Machine check exception */
54 POWERPC_EXCP_DSI = 2, /* Data storage exception */
55 POWERPC_EXCP_ISI = 3, /* Instruction storage exception */
56 POWERPC_EXCP_EXTERNAL = 4, /* External input */
57 POWERPC_EXCP_ALIGN = 5, /* Alignment exception */
58 POWERPC_EXCP_PROGRAM = 6, /* Program exception */
59 POWERPC_EXCP_FPU = 7, /* Floating-point unavailable exception */
60 POWERPC_EXCP_SYSCALL = 8, /* System call exception */
61 POWERPC_EXCP_APU = 9, /* Auxiliary processor unavailable */
62 POWERPC_EXCP_DECR = 10, /* Decrementer exception */
63 POWERPC_EXCP_FIT = 11, /* Fixed-interval timer interrupt */
64 POWERPC_EXCP_WDT = 12, /* Watchdog timer interrupt */
b4095fed
JM
65 POWERPC_EXCP_DTLB = 13, /* Data TLB miss */
66 POWERPC_EXCP_ITLB = 14, /* Instruction TLB miss */
e1833e1f
JM
67 POWERPC_EXCP_DEBUG = 15, /* Debug interrupt */
68 /* Vectors 16 to 31 are reserved */
e1833e1f
JM
69 POWERPC_EXCP_SPEU = 32, /* SPE/embedded floating-point unavailable */
70 POWERPC_EXCP_EFPDI = 33, /* Embedded floating-point data interrupt */
71 POWERPC_EXCP_EFPRI = 34, /* Embedded floating-point round interrupt */
72 POWERPC_EXCP_EPERFM = 35, /* Embedded performance monitor interrupt */
73 POWERPC_EXCP_DOORI = 36, /* Embedded doorbell interrupt */
74 POWERPC_EXCP_DOORCI = 37, /* Embedded doorbell critical interrupt */
0ef654e3
AG
75 POWERPC_EXCP_GDOORI = 38, /* Embedded guest doorbell interrupt */
76 POWERPC_EXCP_GDOORCI = 39, /* Embedded guest doorbell critical interrupt*/
77 POWERPC_EXCP_HYPPRIV = 41, /* Embedded hypervisor priv instruction */
78 /* Vectors 42 to 63 are reserved */
e1833e1f
JM
79 /* Exceptions defined in the PowerPC server specification */
80 POWERPC_EXCP_RESET = 64, /* System reset exception */
e1833e1f
JM
81 POWERPC_EXCP_DSEG = 65, /* Data segment exception */
82 POWERPC_EXCP_ISEG = 66, /* Instruction segment exception */
e1833e1f 83 POWERPC_EXCP_HDECR = 67, /* Hypervisor decrementer exception */
e1833e1f 84 POWERPC_EXCP_TRACE = 68, /* Trace exception */
e1833e1f
JM
85 POWERPC_EXCP_HDSI = 69, /* Hypervisor data storage exception */
86 POWERPC_EXCP_HISI = 70, /* Hypervisor instruction storage exception */
87 POWERPC_EXCP_HDSEG = 71, /* Hypervisor data segment exception */
88 POWERPC_EXCP_HISEG = 72, /* Hypervisor instruction segment exception */
e1833e1f
JM
89 POWERPC_EXCP_VPU = 73, /* Vector unavailable exception */
90 /* 40x specific exceptions */
91 POWERPC_EXCP_PIT = 74, /* Programmable interval timer interrupt */
92 /* 601 specific exceptions */
93 POWERPC_EXCP_IO = 75, /* IO error exception */
94 POWERPC_EXCP_RUNM = 76, /* Run mode exception */
95 /* 602 specific exceptions */
96 POWERPC_EXCP_EMUL = 77, /* Emulation trap exception */
97 /* 602/603 specific exceptions */
b4095fed 98 POWERPC_EXCP_IFTLB = 78, /* Instruction fetch TLB miss */
e1833e1f
JM
99 POWERPC_EXCP_DLTLB = 79, /* Data load TLB miss */
100 POWERPC_EXCP_DSTLB = 80, /* Data store TLB miss */
101 /* Exceptions available on most PowerPC */
102 POWERPC_EXCP_FPA = 81, /* Floating-point assist exception */
b4095fed
JM
103 POWERPC_EXCP_DABR = 82, /* Data address breakpoint */
104 POWERPC_EXCP_IABR = 83, /* Instruction address breakpoint */
105 POWERPC_EXCP_SMI = 84, /* System management interrupt */
106 POWERPC_EXCP_PERFM = 85, /* Embedded performance monitor interrupt */
e1833e1f 107 /* 7xx/74xx specific exceptions */
b4095fed 108 POWERPC_EXCP_THERM = 86, /* Thermal interrupt */
e1833e1f 109 /* 74xx specific exceptions */
b4095fed 110 POWERPC_EXCP_VPUA = 87, /* Vector assist exception */
e1833e1f 111 /* 970FX specific exceptions */
b4095fed
JM
112 POWERPC_EXCP_SOFTP = 88, /* Soft patch exception */
113 POWERPC_EXCP_MAINT = 89, /* Maintenance exception */
5b46d07d 114 /* Freescale embedded cores specific exceptions */
b4095fed
JM
115 POWERPC_EXCP_MEXTBR = 90, /* Maskable external breakpoint */
116 POWERPC_EXCP_NMEXTBR = 91, /* Non maskable external breakpoint */
117 POWERPC_EXCP_ITLBE = 92, /* Instruction TLB error */
118 POWERPC_EXCP_DTLBE = 93, /* Data TLB error */
1f29871c
TM
119 /* VSX Unavailable (Power ISA 2.06 and later) */
120 POWERPC_EXCP_VSXU = 94, /* VSX Unavailable */
7019cb3d 121 POWERPC_EXCP_FU = 95, /* Facility Unavailable */
f03a1af5
BH
122 /* Additional ISA 2.06 and later server exceptions */
123 POWERPC_EXCP_HV_EMU = 96, /* HV emulation assistance */
124 POWERPC_EXCP_HV_MAINT = 97, /* HMI */
125 POWERPC_EXCP_HV_FU = 98, /* Hypervisor Facility unavailable */
1414c75d
CLG
126 /* Server doorbell variants */
127 POWERPC_EXCP_SDOOR = 99,
128 POWERPC_EXCP_SDOOR_HV = 100,
d8ce5fd6
BH
129 /* ISA 3.00 additions */
130 POWERPC_EXCP_HVIRT = 101,
3c89b8d6 131 POWERPC_EXCP_SYSCALL_VECTORED = 102, /* scv exception */
e1833e1f 132 /* EOL */
3c89b8d6 133 POWERPC_EXCP_NB = 103,
5cbdb3a3 134 /* QEMU exceptions: used internally during code translation */
e1833e1f
JM
135 POWERPC_EXCP_STOP = 0x200, /* stop translation */
136 POWERPC_EXCP_BRANCH = 0x201, /* branch instruction */
5cbdb3a3 137 /* QEMU exceptions: special cases we want to stop translation */
e1833e1f
JM
138 POWERPC_EXCP_SYNC = 0x202, /* context synchronizing instruction */
139 POWERPC_EXCP_SYSCALL_USER = 0x203, /* System call in user mode only */
140};
141
e1833e1f
JM
142/* Exceptions error codes */
143enum {
144 /* Exception subtypes for POWERPC_EXCP_ALIGN */
145 POWERPC_EXCP_ALIGN_FP = 0x01, /* FP alignment exception */
146 POWERPC_EXCP_ALIGN_LST = 0x02, /* Unaligned mult/extern load/store */
147 POWERPC_EXCP_ALIGN_LE = 0x03, /* Multiple little-endian access */
148 POWERPC_EXCP_ALIGN_PROT = 0x04, /* Access cross protection boundary */
149 POWERPC_EXCP_ALIGN_BAT = 0x05, /* Access cross a BAT/seg boundary */
150 POWERPC_EXCP_ALIGN_CACHE = 0x06, /* Impossible dcbz access */
151 /* Exception subtypes for POWERPC_EXCP_PROGRAM */
152 /* FP exceptions */
153 POWERPC_EXCP_FP = 0x10,
154 POWERPC_EXCP_FP_OX = 0x01, /* FP overflow */
155 POWERPC_EXCP_FP_UX = 0x02, /* FP underflow */
156 POWERPC_EXCP_FP_ZX = 0x03, /* FP divide by zero */
157 POWERPC_EXCP_FP_XX = 0x04, /* FP inexact */
7c58044c 158 POWERPC_EXCP_FP_VXSNAN = 0x05, /* FP invalid SNaN op */
e1833e1f
JM
159 POWERPC_EXCP_FP_VXISI = 0x06, /* FP invalid infinite subtraction */
160 POWERPC_EXCP_FP_VXIDI = 0x07, /* FP invalid infinite divide */
161 POWERPC_EXCP_FP_VXZDZ = 0x08, /* FP invalid zero divide */
162 POWERPC_EXCP_FP_VXIMZ = 0x09, /* FP invalid infinite * zero */
163 POWERPC_EXCP_FP_VXVC = 0x0A, /* FP invalid compare */
164 POWERPC_EXCP_FP_VXSOFT = 0x0B, /* FP invalid operation */
165 POWERPC_EXCP_FP_VXSQRT = 0x0C, /* FP invalid square root */
166 POWERPC_EXCP_FP_VXCVI = 0x0D, /* FP invalid integer conversion */
167 /* Invalid instruction */
168 POWERPC_EXCP_INVAL = 0x20,
169 POWERPC_EXCP_INVAL_INVAL = 0x01, /* Invalid instruction */
170 POWERPC_EXCP_INVAL_LSWX = 0x02, /* Invalid lswx instruction */
171 POWERPC_EXCP_INVAL_SPR = 0x03, /* Invalid SPR access */
172 POWERPC_EXCP_INVAL_FP = 0x04, /* Unimplemented mandatory fp instr */
173 /* Privileged instruction */
174 POWERPC_EXCP_PRIV = 0x30,
175 POWERPC_EXCP_PRIV_OPC = 0x01, /* Privileged operation exception */
176 POWERPC_EXCP_PRIV_REG = 0x02, /* Privileged register exception */
177 /* Trap */
178 POWERPC_EXCP_TRAP = 0x40,
179};
180
25458103 181#define PPC_INPUT(env) ((env)->bus_model)
3fc6c082 182
be147d08 183/*****************************************************************************/
c227f099 184typedef struct opc_handler_t opc_handler_t;
79aceca5 185
3fc6c082 186/*****************************************************************************/
7222b94a 187/* Types used to describe some PowerPC registers etc. */
69b058c8 188typedef struct DisasContext DisasContext;
c227f099 189typedef struct ppc_spr_t ppc_spr_t;
c227f099 190typedef union ppc_tlb_t ppc_tlb_t;
1ad9f0a4 191typedef struct ppc_hash_pte64 ppc_hash_pte64_t;
76a66253 192
3fc6c082 193/* SPR access micro-ops generations callbacks */
c227f099 194struct ppc_spr_t {
72369f5c
RH
195 const char *name;
196 target_ulong default_value;
197#ifndef CONFIG_USER_ONLY
198 unsigned int gdb_id;
199#endif
200#ifdef CONFIG_TCG
69b058c8
PB
201 void (*uea_read)(DisasContext *ctx, int gpr_num, int spr_num);
202 void (*uea_write)(DisasContext *ctx, int spr_num, int gpr_num);
72369f5c 203# ifndef CONFIG_USER_ONLY
69b058c8
PB
204 void (*oea_read)(DisasContext *ctx, int gpr_num, int spr_num);
205 void (*oea_write)(DisasContext *ctx, int spr_num, int gpr_num);
206 void (*hea_read)(DisasContext *ctx, int gpr_num, int spr_num);
207 void (*hea_write)(DisasContext *ctx, int spr_num, int gpr_num);
72369f5c 208# endif
76a66253 209#endif
d67d40ea 210#ifdef CONFIG_KVM
c647e3fe
DG
211 /*
212 * We (ab)use the fact that all the SPRs will have ids for the
d67d40ea 213 * ONE_REG interface will have KVM_REG_PPC to use 0 as meaning,
c647e3fe
DG
214 * don't sync this
215 */
d67d40ea
DG
216 uint64_t one_reg_id;
217#endif
3fc6c082
FB
218};
219
05ee3e8a
MCA
220/* VSX/Altivec registers (128 bits) */
221typedef union _ppc_vsr_t {
a9d9eb8f
JM
222 uint8_t u8[16];
223 uint16_t u16[8];
224 uint32_t u32[4];
05ee3e8a 225 uint64_t u64[2];
ab5f265d
AJ
226 int8_t s8[16];
227 int16_t s16[8];
228 int32_t s32[4];
bb527533 229 int64_t s64[2];
05ee3e8a
MCA
230 float32 f32[4];
231 float64 f64[2];
232 float128 f128;
bb527533
TM
233#ifdef CONFIG_INT128
234 __uint128_t u128;
235#endif
05ee3e8a
MCA
236 Int128 s128;
237} ppc_vsr_t;
238
239typedef ppc_vsr_t ppc_avr_t;
d9acba31 240typedef ppc_vsr_t ppc_fprp_t;
9fddaa0c 241
3c7b48b7 242#if !defined(CONFIG_USER_ONLY)
3fc6c082 243/* Software TLB cache */
c227f099
AL
244typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
245struct ppc6xx_tlb_t {
76a66253
JM
246 target_ulong pte0;
247 target_ulong pte1;
248 target_ulong EPN;
1d0a48fb
JM
249};
250
c227f099
AL
251typedef struct ppcemb_tlb_t ppcemb_tlb_t;
252struct ppcemb_tlb_t {
b162d02e 253 uint64_t RPN;
1d0a48fb 254 target_ulong EPN;
76a66253 255 target_ulong PID;
c55e9aef
JM
256 target_ulong size;
257 uint32_t prot;
258 uint32_t attr; /* Storage attributes */
1d0a48fb
JM
259};
260
d1e256fe
AG
261typedef struct ppcmas_tlb_t {
262 uint32_t mas8;
263 uint32_t mas1;
264 uint64_t mas2;
265 uint64_t mas7_3;
266} ppcmas_tlb_t;
267
c227f099 268union ppc_tlb_t {
1c53accc
AG
269 ppc6xx_tlb_t *tlb6;
270 ppcemb_tlb_t *tlbe;
271 ppcmas_tlb_t *tlbm;
3fc6c082 272};
1c53accc
AG
273
274/* possible TLB variants */
275#define TLB_NONE 0
276#define TLB_6XX 1
277#define TLB_EMB 2
278#define TLB_MAS 3
3c7b48b7 279#endif
3fc6c082 280
b07c59f7
DG
281typedef struct PPCHash64SegmentPageSizes PPCHash64SegmentPageSizes;
282
c227f099
AL
283typedef struct ppc_slb_t ppc_slb_t;
284struct ppc_slb_t {
81762d6d
DG
285 uint64_t esid;
286 uint64_t vsid;
b07c59f7 287 const PPCHash64SegmentPageSizes *sps;
8eee0af9
BS
288};
289
d83af167 290#define MAX_SLB_ENTRIES 64
81762d6d
DG
291#define SEGMENT_SHIFT_256M 28
292#define SEGMENT_MASK_256M (~((1ULL << SEGMENT_SHIFT_256M) - 1))
293
cdaee006
DG
294#define SEGMENT_SHIFT_1T 40
295#define SEGMENT_MASK_1T (~((1ULL << SEGMENT_SHIFT_1T) - 1))
296
79825f4d
BH
297typedef struct ppc_v3_pate_t {
298 uint64_t dw0;
299 uint64_t dw1;
300} ppc_v3_pate_t;
cdaee006 301
3fc6c082
FB
302/*****************************************************************************/
303/* Machine state register bits definition */
76a66253 304#define MSR_SF 63 /* Sixty-four-bit mode hflags */
bd928eba 305#define MSR_TAG 62 /* Tag-active mode (POWERx ?) */
3fc6c082 306#define MSR_ISF 61 /* Sixty-four-bit interrupt mode on 630 */
23513f81 307#define MSR_HV 60 /* hypervisor state hflags */
cdcdda27
AK
308#define MSR_TS0 34 /* Transactional state, 2 bits (Book3s) */
309#define MSR_TS1 33
310#define MSR_TM 32 /* Transactional Memory Available (Book3s) */
363be49c
JM
311#define MSR_CM 31 /* Computation mode for BookE hflags */
312#define MSR_ICM 30 /* Interrupt computation mode for BookE */
71afeb61 313#define MSR_GS 28 /* guest state for BookE */
363be49c 314#define MSR_UCLE 26 /* User-mode cache lock enable for BookE */
d26bfc9a
JM
315#define MSR_VR 25 /* altivec available x hflags */
316#define MSR_SPE 25 /* SPE enable for BookE x hflags */
76a66253 317#define MSR_AP 23 /* Access privilege state on 602 hflags */
1f29871c 318#define MSR_VSX 23 /* Vector Scalar Extension (ISA 2.06 and later) x hflags */
76a66253 319#define MSR_SA 22 /* Supervisor access mode on 602 hflags */
3fc6c082 320#define MSR_KEY 19 /* key bit on 603e */
25ba3a68 321#define MSR_POW 18 /* Power management */
d26bfc9a
JM
322#define MSR_TGPR 17 /* TGPR usage on 602/603 x */
323#define MSR_CE 17 /* Critical interrupt enable on embedded PowerPC x */
3fc6c082
FB
324#define MSR_ILE 16 /* Interrupt little-endian mode */
325#define MSR_EE 15 /* External interrupt enable */
76a66253
JM
326#define MSR_PR 14 /* Problem state hflags */
327#define MSR_FP 13 /* Floating point available hflags */
3fc6c082 328#define MSR_ME 12 /* Machine check interrupt enable */
56ced497 329#define MSR_FE0 11 /* Floating point exception mode 0 */
d26bfc9a
JM
330#define MSR_SE 10 /* Single-step trace enable x hflags */
331#define MSR_DWE 10 /* Debug wait enable on 405 x */
332#define MSR_UBLE 10 /* User BTB lock enable on e500 x */
333#define MSR_BE 9 /* Branch trace enable x hflags */
334#define MSR_DE 9 /* Debug interrupts enable on embedded PowerPC x */
56ced497 335#define MSR_FE1 8 /* Floating point exception mode 1 */
3fc6c082 336#define MSR_AL 7 /* AL bit on POWER */
0411a972 337#define MSR_EP 6 /* Exception prefix on 601 */
3fc6c082 338#define MSR_IR 5 /* Instruction relocate */
3fc6c082 339#define MSR_DR 4 /* Data relocate */
9fb04491
BH
340#define MSR_IS 5 /* Instruction address space (BookE) */
341#define MSR_DS 4 /* Data address space (BookE) */
25ba3a68 342#define MSR_PE 3 /* Protection enable on 403 */
d26bfc9a
JM
343#define MSR_PX 2 /* Protection exclusive on 403 x */
344#define MSR_PMM 2 /* Performance monitor mark on POWER x */
345#define MSR_RI 1 /* Recoverable interrupt 1 */
346#define MSR_LE 0 /* Little-endian mode 1 hflags */
0411a972 347
1488270e 348/* LPCR bits */
2a83f997
CLG
349#define LPCR_VPM0 PPC_BIT(0)
350#define LPCR_VPM1 PPC_BIT(1)
351#define LPCR_ISL PPC_BIT(2)
352#define LPCR_KBV PPC_BIT(3)
88536935 353#define LPCR_DPFD_SHIFT (63 - 11)
7659ca1a 354#define LPCR_DPFD (0x7ull << LPCR_DPFD_SHIFT)
88536935
BH
355#define LPCR_VRMASD_SHIFT (63 - 16)
356#define LPCR_VRMASD (0x1full << LPCR_VRMASD_SHIFT)
18aa49ec
SJS
357/* P9: Power-saving mode Exit Cause Enable (Upper Section) Mask */
358#define LPCR_PECE_U_SHIFT (63 - 19)
359#define LPCR_PECE_U_MASK (0x7ull << LPCR_PECE_U_SHIFT)
2a83f997 360#define LPCR_HVEE PPC_BIT(17) /* Hypervisor Virt Exit Enable */
526cdce7 361#define LPCR_RMLS_SHIFT (63 - 37) /* RMLS (removed in ISA v3.0) */
88536935 362#define LPCR_RMLS (0xfull << LPCR_RMLS_SHIFT)
526cdce7 363#define LPCR_HAIL PPC_BIT(37) /* ISA v3.1 HV AIL=3 equivalent */
2a83f997 364#define LPCR_ILE PPC_BIT(38)
526cdce7 365#define LPCR_AIL_SHIFT (63 - 40) /* Alternate interrupt location */
1488270e 366#define LPCR_AIL (3ull << LPCR_AIL_SHIFT)
2a83f997
CLG
367#define LPCR_UPRT PPC_BIT(41) /* Use Process Table */
368#define LPCR_EVIRT PPC_BIT(42) /* Enhanced Virtualisation */
00fd075e 369#define LPCR_HR PPC_BIT(43) /* Host Radix */
2a83f997
CLG
370#define LPCR_ONL PPC_BIT(45)
371#define LPCR_LD PPC_BIT(46) /* Large Decrementer */
372#define LPCR_P7_PECE0 PPC_BIT(49)
373#define LPCR_P7_PECE1 PPC_BIT(50)
374#define LPCR_P7_PECE2 PPC_BIT(51)
375#define LPCR_P8_PECE0 PPC_BIT(47)
376#define LPCR_P8_PECE1 PPC_BIT(48)
377#define LPCR_P8_PECE2 PPC_BIT(49)
378#define LPCR_P8_PECE3 PPC_BIT(50)
379#define LPCR_P8_PECE4 PPC_BIT(51)
18aa49ec
SJS
380/* P9: Power-saving mode Exit Cause Enable (Lower Section) Mask */
381#define LPCR_PECE_L_SHIFT (63 - 51)
382#define LPCR_PECE_L_MASK (0x1full << LPCR_PECE_L_SHIFT)
2a83f997
CLG
383#define LPCR_PDEE PPC_BIT(47) /* Privileged Doorbell Exit EN */
384#define LPCR_HDEE PPC_BIT(48) /* Hyperv Doorbell Exit Enable */
385#define LPCR_EEE PPC_BIT(49) /* External Exit Enable */
386#define LPCR_DEE PPC_BIT(50) /* Decrementer Exit Enable */
387#define LPCR_OEE PPC_BIT(51) /* Other Exit Enable */
388#define LPCR_MER PPC_BIT(52)
389#define LPCR_GTSE PPC_BIT(53) /* Guest Translation Shootdown */
390#define LPCR_TC PPC_BIT(54)
391#define LPCR_HEIC PPC_BIT(59) /* HV Extern Interrupt Control */
392#define LPCR_LPES0 PPC_BIT(60)
393#define LPCR_LPES1 PPC_BIT(61)
394#define LPCR_RMI PPC_BIT(62)
395#define LPCR_HVICE PPC_BIT(62) /* HV Virtualisation Int Enable */
396#define LPCR_HDICE PPC_BIT(63)
1e0c7e55 397
21c0d66a
BH
398/* PSSCR bits */
399#define PSSCR_ESL PPC_BIT(42) /* Enable State Loss */
400#define PSSCR_EC PPC_BIT(43) /* Exit Criterion */
401
493028d8
CLG
402/* HFSCR bits */
403#define HFSCR_MSGP PPC_BIT(53) /* Privileged Message Send Facilities */
404#define HFSCR_IC_MSGP 0xA
405
0411a972
JM
406#define msr_sf ((env->msr >> MSR_SF) & 1)
407#define msr_isf ((env->msr >> MSR_ISF) & 1)
23513f81
DG
408#if defined(TARGET_PPC64)
409#define msr_hv ((env->msr >> MSR_HV) & 1)
410#else
411#define msr_hv (0)
412#endif
0411a972
JM
413#define msr_cm ((env->msr >> MSR_CM) & 1)
414#define msr_icm ((env->msr >> MSR_ICM) & 1)
71afeb61 415#define msr_gs ((env->msr >> MSR_GS) & 1)
0411a972
JM
416#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
417#define msr_vr ((env->msr >> MSR_VR) & 1)
f9320410 418#define msr_spe ((env->msr >> MSR_SPE) & 1)
0411a972 419#define msr_ap ((env->msr >> MSR_AP) & 1)
1f29871c 420#define msr_vsx ((env->msr >> MSR_VSX) & 1)
0411a972
JM
421#define msr_sa ((env->msr >> MSR_SA) & 1)
422#define msr_key ((env->msr >> MSR_KEY) & 1)
423#define msr_pow ((env->msr >> MSR_POW) & 1)
424#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
425#define msr_ce ((env->msr >> MSR_CE) & 1)
426#define msr_ile ((env->msr >> MSR_ILE) & 1)
427#define msr_ee ((env->msr >> MSR_EE) & 1)
428#define msr_pr ((env->msr >> MSR_PR) & 1)
429#define msr_fp ((env->msr >> MSR_FP) & 1)
430#define msr_me ((env->msr >> MSR_ME) & 1)
431#define msr_fe0 ((env->msr >> MSR_FE0) & 1)
432#define msr_se ((env->msr >> MSR_SE) & 1)
433#define msr_dwe ((env->msr >> MSR_DWE) & 1)
434#define msr_uble ((env->msr >> MSR_UBLE) & 1)
435#define msr_be ((env->msr >> MSR_BE) & 1)
436#define msr_de ((env->msr >> MSR_DE) & 1)
437#define msr_fe1 ((env->msr >> MSR_FE1) & 1)
438#define msr_al ((env->msr >> MSR_AL) & 1)
439#define msr_ep ((env->msr >> MSR_EP) & 1)
440#define msr_ir ((env->msr >> MSR_IR) & 1)
441#define msr_dr ((env->msr >> MSR_DR) & 1)
9fb04491
BH
442#define msr_is ((env->msr >> MSR_IS) & 1)
443#define msr_ds ((env->msr >> MSR_DS) & 1)
0411a972
JM
444#define msr_pe ((env->msr >> MSR_PE) & 1)
445#define msr_px ((env->msr >> MSR_PX) & 1)
446#define msr_pmm ((env->msr >> MSR_PMM) & 1)
447#define msr_ri ((env->msr >> MSR_RI) & 1)
448#define msr_le ((env->msr >> MSR_LE) & 1)
cdcdda27
AK
449#define msr_ts ((env->msr >> MSR_TS1) & 3)
450#define msr_tm ((env->msr >> MSR_TM) & 1)
451
0e3bf489
RK
452#define DBCR0_ICMP (1 << 27)
453#define DBCR0_BRT (1 << 26)
454#define DBSR_ICMP (1 << 27)
455#define DBSR_BRT (1 << 26)
456
a4f30719
JM
457/* Hypervisor bit is more specific */
458#if defined(TARGET_PPC64)
23513f81 459#define MSR_HVB (1ULL << MSR_HV)
a4f30719
JM
460#else
461#define MSR_HVB (0ULL)
a4f30719 462#endif
79aceca5 463
da82c73a
SJS
464/* DSISR */
465#define DSISR_NOPTE 0x40000000
466/* Not permitted by access authority of encoded access authority */
467#define DSISR_PROTFAULT 0x08000000
468#define DSISR_ISSTORE 0x02000000
469/* Not permitted by virtual page class key protection */
470#define DSISR_AMR 0x00200000
d5fee0bb
SJS
471/* Unsupported Radix Tree Configuration */
472#define DSISR_R_BADCONFIG 0x00080000
d04ea940
CLG
473#define DSISR_ATOMIC_RC 0x00040000
474/* Unable to translate address of (guest) pde or process/page table entry */
475#define DSISR_PRTABLE_FAULT 0x00020000
da82c73a 476
a6152b52
SJS
477/* SRR1 error code fields */
478
da82c73a
SJS
479#define SRR1_NOPTE DSISR_NOPTE
480/* Not permitted due to no-execute or guard bit set */
07a68f99 481#define SRR1_NOEXEC_GUARD 0x10000000
da82c73a
SJS
482#define SRR1_PROTFAULT DSISR_PROTFAULT
483#define SRR1_IAMR DSISR_AMR
a6152b52 484
0911a60c
LB
485/* SRR1[42:45] wakeup fields for System Reset Interrupt */
486
487#define SRR1_WAKEMASK 0x003c0000 /* reason for wakeup */
488
489#define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */
490#define SRR1_WAKEHVI 0x00240000 /* Hypervisor Virt. Interrupt (P9) */
491#define SRR1_WAKEEE 0x00200000 /* External interrupt */
492#define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */
493#define SRR1_WAKEDBELL 0x00140000 /* Privileged doorbell */
494#define SRR1_WAKERESET 0x00100000 /* System reset */
495#define SRR1_WAKEHDBELL 0x000c0000 /* Hypervisor doorbell */
496#define SRR1_WAKESCOM 0x00080000 /* SCOM not in power-saving mode */
497
498/* SRR1[46:47] power-saving exit mode */
499
500#define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask */
501
502#define SRR1_WS_HVLOSS 0x00030000 /* HV resources not maintained */
503#define SRR1_WS_GPRLOSS 0x00020000 /* GPRs not maintained */
504#define SRR1_WS_NOLOSS 0x00010000 /* All resources maintained */
505
7019cb3d
AK
506/* Facility Status and Control (FSCR) bits */
507#define FSCR_EBB (63 - 56) /* Event-Based Branch Facility */
508#define FSCR_TAR (63 - 55) /* Target Address Register */
3c89b8d6 509#define FSCR_SCV (63 - 51) /* System call vectored */
7019cb3d
AK
510/* Interrupt cause mask and position in FSCR. HFSCR has the same format */
511#define FSCR_IC_MASK (0xFFULL)
512#define FSCR_IC_POS (63 - 7)
513#define FSCR_IC_DSCR_SPR3 2
514#define FSCR_IC_PMU 3
515#define FSCR_IC_BHRB 4
516#define FSCR_IC_TM 5
517#define FSCR_IC_EBB 7
518#define FSCR_IC_TAR 8
3c89b8d6 519#define FSCR_IC_SCV 12
7019cb3d 520
a586e548 521/* Exception state register bits definition */
2a83f997
CLG
522#define ESR_PIL PPC_BIT(36) /* Illegal Instruction */
523#define ESR_PPR PPC_BIT(37) /* Privileged Instruction */
524#define ESR_PTR PPC_BIT(38) /* Trap */
525#define ESR_FP PPC_BIT(39) /* Floating-Point Operation */
526#define ESR_ST PPC_BIT(40) /* Store Operation */
527#define ESR_AP PPC_BIT(44) /* Auxiliary Processor Operation */
528#define ESR_PUO PPC_BIT(45) /* Unimplemented Operation */
529#define ESR_BO PPC_BIT(46) /* Byte Ordering */
530#define ESR_PIE PPC_BIT(47) /* Imprecise exception */
531#define ESR_DATA PPC_BIT(53) /* Data Access (Embedded page table) */
532#define ESR_TLBI PPC_BIT(54) /* TLB Ineligible (Embedded page table) */
533#define ESR_PT PPC_BIT(55) /* Page Table (Embedded page table) */
534#define ESR_SPV PPC_BIT(56) /* SPE/VMX operation */
535#define ESR_EPID PPC_BIT(57) /* External Process ID operation */
536#define ESR_VLEMI PPC_BIT(58) /* VLE operation */
537#define ESR_MIF PPC_BIT(62) /* Misaligned instruction (VLE) */
a586e548 538
aac86237
TM
539/* Transaction EXception And Summary Register bits */
540#define TEXASR_FAILURE_PERSISTENT (63 - 7)
541#define TEXASR_DISALLOWED (63 - 8)
542#define TEXASR_NESTING_OVERFLOW (63 - 9)
543#define TEXASR_FOOTPRINT_OVERFLOW (63 - 10)
544#define TEXASR_SELF_INDUCED_CONFLICT (63 - 11)
545#define TEXASR_NON_TRANSACTIONAL_CONFLICT (63 - 12)
546#define TEXASR_TRANSACTION_CONFLICT (63 - 13)
547#define TEXASR_TRANSLATION_INVALIDATION_CONFLICT (63 - 14)
548#define TEXASR_IMPLEMENTATION_SPECIFIC (63 - 15)
549#define TEXASR_INSTRUCTION_FETCH_CONFLICT (63 - 16)
550#define TEXASR_ABORT (63 - 31)
551#define TEXASR_SUSPENDED (63 - 32)
552#define TEXASR_PRIVILEGE_HV (63 - 34)
553#define TEXASR_PRIVILEGE_PR (63 - 35)
554#define TEXASR_FAILURE_SUMMARY (63 - 36)
555#define TEXASR_TFIAR_EXACT (63 - 37)
556#define TEXASR_ROT (63 - 38)
557#define TEXASR_TRANSACTION_LEVEL (63 - 52) /* 12 bits */
558
d26bfc9a 559enum {
4018bae9 560 POWERPC_FLAG_NONE = 0x00000000,
d26bfc9a 561 /* Flag for MSR bit 25 signification (VRE/SPE) */
4018bae9
JM
562 POWERPC_FLAG_SPE = 0x00000001,
563 POWERPC_FLAG_VRE = 0x00000002,
d26bfc9a 564 /* Flag for MSR bit 17 signification (TGPR/CE) */
4018bae9
JM
565 POWERPC_FLAG_TGPR = 0x00000004,
566 POWERPC_FLAG_CE = 0x00000008,
d26bfc9a 567 /* Flag for MSR bit 10 signification (SE/DWE/UBLE) */
4018bae9
JM
568 POWERPC_FLAG_SE = 0x00000010,
569 POWERPC_FLAG_DWE = 0x00000020,
570 POWERPC_FLAG_UBLE = 0x00000040,
d26bfc9a 571 /* Flag for MSR bit 9 signification (BE/DE) */
4018bae9
JM
572 POWERPC_FLAG_BE = 0x00000080,
573 POWERPC_FLAG_DE = 0x00000100,
a4f30719 574 /* Flag for MSR bit 2 signification (PX/PMM) */
4018bae9
JM
575 POWERPC_FLAG_PX = 0x00000200,
576 POWERPC_FLAG_PMM = 0x00000400,
577 /* Flag for special features */
578 /* Decrementer clock: RTC clock (POWER, 601) or bus clock */
579 POWERPC_FLAG_RTC_CLK = 0x00010000,
580 POWERPC_FLAG_BUS_CLK = 0x00020000,
697ab892
DG
581 /* Has CFAR */
582 POWERPC_FLAG_CFAR = 0x00040000,
74f23997
TM
583 /* Has VSX */
584 POWERPC_FLAG_VSX = 0x00080000,
e43668a7
TM
585 /* Has Transaction Memory (ISA 2.07) */
586 POWERPC_FLAG_TM = 0x00100000,
3c89b8d6
NP
587 /* Has SCV (ISA 3.00) */
588 POWERPC_FLAG_SCV = 0x00200000,
18285046
RH
589 /* Has HID0 for LE bit (601) */
590 POWERPC_FLAG_HID0_LE = 0x00400000,
d26bfc9a
JM
591};
592
2df4fe7a
RH
593/*
594 * Bits for env->hflags.
595 *
596 * Most of these bits overlap with corresponding bits in MSR,
597 * but some come from other sources. Those that do come from
598 * the MSR are validated in hreg_compute_hflags.
599 */
600enum {
601 HFLAGS_LE = 0, /* MSR_LE -- comes from elsewhere on 601 */
602 HFLAGS_HV = 1, /* computed from MSR_HV and other state */
603 HFLAGS_64 = 2, /* computed from MSR_CE and MSR_SF */
f03de3b4 604 HFLAGS_GTSE = 3, /* computed from SPR_LPCR[GTSE] */
2df4fe7a 605 HFLAGS_DR = 4, /* MSR_DR */
2df4fe7a 606 HFLAGS_SPE = 6, /* from MSR_SPE if cpu has SPE; avoid overlap w/ MSR_VR */
2df4fe7a
RH
607 HFLAGS_TM = 8, /* computed from MSR_TM */
608 HFLAGS_BE = 9, /* MSR_BE -- from elsewhere on embedded ppc */
609 HFLAGS_SE = 10, /* MSR_SE -- from elsewhere on embedded ppc */
610 HFLAGS_FP = 13, /* MSR_FP */
611 HFLAGS_PR = 14, /* MSR_PR */
0e6bac3e 612 HFLAGS_VSX = 23, /* MSR_VSX if cpu has VSX */
2df4fe7a 613 HFLAGS_VR = 25, /* MSR_VR if cpu has VRE */
d764184d
RH
614
615 HFLAGS_IMMU_IDX = 26, /* 26..28 -- the composite immu_idx */
616 HFLAGS_DMMU_IDX = 29, /* 29..31 -- the composite dmmu_idx */
2df4fe7a
RH
617};
618
7c58044c
JM
619/*****************************************************************************/
620/* Floating point status and control register */
a2735cf4
PC
621#define FPSCR_DRN2 34 /* Decimal Floating-Point rounding control */
622#define FPSCR_DRN1 33 /* Decimal Floating-Point rounding control */
623#define FPSCR_DRN0 32 /* Decimal Floating-Point rounding control */
7c58044c
JM
624#define FPSCR_FX 31 /* Floating-point exception summary */
625#define FPSCR_FEX 30 /* Floating-point enabled exception summary */
626#define FPSCR_VX 29 /* Floating-point invalid operation exception summ. */
627#define FPSCR_OX 28 /* Floating-point overflow exception */
628#define FPSCR_UX 27 /* Floating-point underflow exception */
629#define FPSCR_ZX 26 /* Floating-point zero divide exception */
630#define FPSCR_XX 25 /* Floating-point inexact exception */
631#define FPSCR_VXSNAN 24 /* Floating-point invalid operation exception (sNan) */
632#define FPSCR_VXISI 23 /* Floating-point invalid operation exception (inf) */
633#define FPSCR_VXIDI 22 /* Floating-point invalid operation exception (inf) */
634#define FPSCR_VXZDZ 21 /* Floating-point invalid operation exception (zero) */
635#define FPSCR_VXIMZ 20 /* Floating-point invalid operation exception (inf) */
636#define FPSCR_VXVC 19 /* Floating-point invalid operation exception (comp) */
637#define FPSCR_FR 18 /* Floating-point fraction rounded */
638#define FPSCR_FI 17 /* Floating-point fraction inexact */
639#define FPSCR_C 16 /* Floating-point result class descriptor */
640#define FPSCR_FL 15 /* Floating-point less than or negative */
641#define FPSCR_FG 14 /* Floating-point greater than or negative */
642#define FPSCR_FE 13 /* Floating-point equal or zero */
643#define FPSCR_FU 12 /* Floating-point unordered or NaN */
644#define FPSCR_FPCC 12 /* Floating-point condition code */
645#define FPSCR_FPRF 12 /* Floating-point result flags */
646#define FPSCR_VXSOFT 10 /* Floating-point invalid operation exception (soft) */
647#define FPSCR_VXSQRT 9 /* Floating-point invalid operation exception (sqrt) */
648#define FPSCR_VXCVI 8 /* Floating-point invalid operation exception (int) */
649#define FPSCR_VE 7 /* Floating-point invalid operation exception enable */
650#define FPSCR_OE 6 /* Floating-point overflow exception enable */
136fbf65 651#define FPSCR_UE 5 /* Floating-point underflow exception enable */
7c58044c
JM
652#define FPSCR_ZE 4 /* Floating-point zero divide exception enable */
653#define FPSCR_XE 3 /* Floating-point inexact exception enable */
654#define FPSCR_NI 2 /* Floating-point non-IEEE mode */
655#define FPSCR_RN1 1
31eb7ddd 656#define FPSCR_RN0 0 /* Floating-point rounding control */
a2735cf4 657#define fpscr_drn (((env->fpscr) & FP_DRN) >> FPSCR_DRN0)
7c58044c
JM
658#define fpscr_fex (((env->fpscr) >> FPSCR_FEX) & 0x1)
659#define fpscr_vx (((env->fpscr) >> FPSCR_VX) & 0x1)
660#define fpscr_ox (((env->fpscr) >> FPSCR_OX) & 0x1)
661#define fpscr_ux (((env->fpscr) >> FPSCR_UX) & 0x1)
662#define fpscr_zx (((env->fpscr) >> FPSCR_ZX) & 0x1)
663#define fpscr_xx (((env->fpscr) >> FPSCR_XX) & 0x1)
664#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
665#define fpscr_vxisi (((env->fpscr) >> FPSCR_VXISI) & 0x1)
666#define fpscr_vxidi (((env->fpscr) >> FPSCR_VXIDI) & 0x1)
667#define fpscr_vxzdz (((env->fpscr) >> FPSCR_VXZDZ) & 0x1)
668#define fpscr_vximz (((env->fpscr) >> FPSCR_VXIMZ) & 0x1)
669#define fpscr_vxvc (((env->fpscr) >> FPSCR_VXVC) & 0x1)
670#define fpscr_fpcc (((env->fpscr) >> FPSCR_FPCC) & 0xF)
671#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
672#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
673#define fpscr_vxcvi (((env->fpscr) >> FPSCR_VXCVI) & 0x1)
674#define fpscr_ve (((env->fpscr) >> FPSCR_VE) & 0x1)
675#define fpscr_oe (((env->fpscr) >> FPSCR_OE) & 0x1)
676#define fpscr_ue (((env->fpscr) >> FPSCR_UE) & 0x1)
677#define fpscr_ze (((env->fpscr) >> FPSCR_ZE) & 0x1)
678#define fpscr_xe (((env->fpscr) >> FPSCR_XE) & 0x1)
679#define fpscr_ni (((env->fpscr) >> FPSCR_NI) & 0x1)
31eb7ddd 680#define fpscr_rn (((env->fpscr) >> FPSCR_RN0) & 0x3)
7c58044c
JM
681/* Invalid operation exception summary */
682#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI) | \
683 (1 << FPSCR_VXIDI) | (1 << FPSCR_VXZDZ) | \
684 (1 << FPSCR_VXIMZ) | (1 << FPSCR_VXVC) | \
685 (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
686 (1 << FPSCR_VXCVI)))
687/* exception summary */
688#define fpscr_ex (((env->fpscr) >> FPSCR_XX) & 0x1F)
689/* enabled exception summary */
690#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) & \
691 0x1F)
692
a2735cf4
PC
693#define FP_DRN2 (1ull << FPSCR_DRN2)
694#define FP_DRN1 (1ull << FPSCR_DRN1)
695#define FP_DRN0 (1ull << FPSCR_DRN0)
696#define FP_DRN (FP_DRN2 | FP_DRN1 | FP_DRN0)
c647e3fe
DG
697#define FP_FX (1ull << FPSCR_FX)
698#define FP_FEX (1ull << FPSCR_FEX)
699#define FP_VX (1ull << FPSCR_VX)
700#define FP_OX (1ull << FPSCR_OX)
701#define FP_UX (1ull << FPSCR_UX)
702#define FP_ZX (1ull << FPSCR_ZX)
703#define FP_XX (1ull << FPSCR_XX)
704#define FP_VXSNAN (1ull << FPSCR_VXSNAN)
705#define FP_VXISI (1ull << FPSCR_VXISI)
706#define FP_VXIDI (1ull << FPSCR_VXIDI)
707#define FP_VXZDZ (1ull << FPSCR_VXZDZ)
708#define FP_VXIMZ (1ull << FPSCR_VXIMZ)
709#define FP_VXVC (1ull << FPSCR_VXVC)
31eb7ddd 710#define FP_FR (1ull << FPSCR_FR)
c647e3fe
DG
711#define FP_FI (1ull << FPSCR_FI)
712#define FP_C (1ull << FPSCR_C)
713#define FP_FL (1ull << FPSCR_FL)
714#define FP_FG (1ull << FPSCR_FG)
715#define FP_FE (1ull << FPSCR_FE)
716#define FP_FU (1ull << FPSCR_FU)
717#define FP_FPCC (FP_FL | FP_FG | FP_FE | FP_FU)
31eb7ddd 718#define FP_FPRF (FP_C | FP_FPCC)
c647e3fe
DG
719#define FP_VXSOFT (1ull << FPSCR_VXSOFT)
720#define FP_VXSQRT (1ull << FPSCR_VXSQRT)
721#define FP_VXCVI (1ull << FPSCR_VXCVI)
722#define FP_VE (1ull << FPSCR_VE)
723#define FP_OE (1ull << FPSCR_OE)
724#define FP_UE (1ull << FPSCR_UE)
725#define FP_ZE (1ull << FPSCR_ZE)
726#define FP_XE (1ull << FPSCR_XE)
727#define FP_NI (1ull << FPSCR_NI)
728#define FP_RN1 (1ull << FPSCR_RN1)
31eb7ddd
PC
729#define FP_RN0 (1ull << FPSCR_RN0)
730#define FP_RN (FP_RN1 | FP_RN0)
731
31eb7ddd
PC
732#define FP_ENABLES (FP_VE | FP_OE | FP_UE | FP_ZE | FP_XE)
733#define FP_STATUS (FP_FR | FP_FI | FP_FPRF)
dbdc13a1 734
d1277156
JC
735/* the exception bits which can be cleared by mcrfs - includes FX */
736#define FP_EX_CLEAR_BITS (FP_FX | FP_OX | FP_UX | FP_ZX | \
737 FP_XX | FP_VXSNAN | FP_VXISI | FP_VXIDI | \
738 FP_VXZDZ | FP_VXIMZ | FP_VXVC | FP_VXSOFT | \
739 FP_VXSQRT | FP_VXCVI)
740
7c58044c 741/*****************************************************************************/
6fa724a3 742/* Vector status and control register */
c647e3fe
DG
743#define VSCR_NJ 16 /* Vector non-java */
744#define VSCR_SAT 0 /* Vector saturation */
6fa724a3 745
01662f3e
AG
746/*****************************************************************************/
747/* BookE e500 MMU registers */
748
749#define MAS0_NV_SHIFT 0
750#define MAS0_NV_MASK (0xfff << MAS0_NV_SHIFT)
751
752#define MAS0_WQ_SHIFT 12
753#define MAS0_WQ_MASK (3 << MAS0_WQ_SHIFT)
754/* Write TLB entry regardless of reservation */
755#define MAS0_WQ_ALWAYS (0 << MAS0_WQ_SHIFT)
756/* Write TLB entry only already in use */
757#define MAS0_WQ_COND (1 << MAS0_WQ_SHIFT)
758/* Clear TLB entry */
759#define MAS0_WQ_CLR_RSRV (2 << MAS0_WQ_SHIFT)
760
761#define MAS0_HES_SHIFT 14
762#define MAS0_HES (1 << MAS0_HES_SHIFT)
763
764#define MAS0_ESEL_SHIFT 16
765#define MAS0_ESEL_MASK (0xfff << MAS0_ESEL_SHIFT)
766
767#define MAS0_TLBSEL_SHIFT 28
768#define MAS0_TLBSEL_MASK (3 << MAS0_TLBSEL_SHIFT)
769#define MAS0_TLBSEL_TLB0 (0 << MAS0_TLBSEL_SHIFT)
770#define MAS0_TLBSEL_TLB1 (1 << MAS0_TLBSEL_SHIFT)
771#define MAS0_TLBSEL_TLB2 (2 << MAS0_TLBSEL_SHIFT)
772#define MAS0_TLBSEL_TLB3 (3 << MAS0_TLBSEL_SHIFT)
773
774#define MAS0_ATSEL_SHIFT 31
775#define MAS0_ATSEL (1 << MAS0_ATSEL_SHIFT)
776#define MAS0_ATSEL_TLB 0
777#define MAS0_ATSEL_LRAT MAS0_ATSEL
778
2bd9543c
SW
779#define MAS1_TSIZE_SHIFT 7
780#define MAS1_TSIZE_MASK (0x1f << MAS1_TSIZE_SHIFT)
01662f3e
AG
781
782#define MAS1_TS_SHIFT 12
783#define MAS1_TS (1 << MAS1_TS_SHIFT)
784
785#define MAS1_IND_SHIFT 13
786#define MAS1_IND (1 << MAS1_IND_SHIFT)
787
788#define MAS1_TID_SHIFT 16
789#define MAS1_TID_MASK (0x3fff << MAS1_TID_SHIFT)
790
791#define MAS1_IPROT_SHIFT 30
792#define MAS1_IPROT (1 << MAS1_IPROT_SHIFT)
793
794#define MAS1_VALID_SHIFT 31
795#define MAS1_VALID 0x80000000
796
797#define MAS2_EPN_SHIFT 12
96091698 798#define MAS2_EPN_MASK (~0ULL << MAS2_EPN_SHIFT)
01662f3e
AG
799
800#define MAS2_ACM_SHIFT 6
801#define MAS2_ACM (1 << MAS2_ACM_SHIFT)
802
803#define MAS2_VLE_SHIFT 5
804#define MAS2_VLE (1 << MAS2_VLE_SHIFT)
805
806#define MAS2_W_SHIFT 4
807#define MAS2_W (1 << MAS2_W_SHIFT)
808
809#define MAS2_I_SHIFT 3
810#define MAS2_I (1 << MAS2_I_SHIFT)
811
812#define MAS2_M_SHIFT 2
813#define MAS2_M (1 << MAS2_M_SHIFT)
814
815#define MAS2_G_SHIFT 1
816#define MAS2_G (1 << MAS2_G_SHIFT)
817
818#define MAS2_E_SHIFT 0
819#define MAS2_E (1 << MAS2_E_SHIFT)
820
821#define MAS3_RPN_SHIFT 12
822#define MAS3_RPN_MASK (0xfffff << MAS3_RPN_SHIFT)
823
824#define MAS3_U0 0x00000200
825#define MAS3_U1 0x00000100
826#define MAS3_U2 0x00000080
827#define MAS3_U3 0x00000040
828#define MAS3_UX 0x00000020
829#define MAS3_SX 0x00000010
830#define MAS3_UW 0x00000008
831#define MAS3_SW 0x00000004
832#define MAS3_UR 0x00000002
833#define MAS3_SR 0x00000001
834#define MAS3_SPSIZE_SHIFT 1
835#define MAS3_SPSIZE_MASK (0x3e << MAS3_SPSIZE_SHIFT)
836
837#define MAS4_TLBSELD_SHIFT MAS0_TLBSEL_SHIFT
838#define MAS4_TLBSELD_MASK MAS0_TLBSEL_MASK
839#define MAS4_TIDSELD_MASK 0x00030000
840#define MAS4_TIDSELD_PID0 0x00000000
841#define MAS4_TIDSELD_PID1 0x00010000
842#define MAS4_TIDSELD_PID2 0x00020000
843#define MAS4_TIDSELD_PIDZ 0x00030000
844#define MAS4_INDD 0x00008000 /* Default IND */
845#define MAS4_TSIZED_SHIFT MAS1_TSIZE_SHIFT
846#define MAS4_TSIZED_MASK MAS1_TSIZE_MASK
847#define MAS4_ACMD 0x00000040
848#define MAS4_VLED 0x00000020
849#define MAS4_WD 0x00000010
850#define MAS4_ID 0x00000008
851#define MAS4_MD 0x00000004
852#define MAS4_GD 0x00000002
853#define MAS4_ED 0x00000001
854#define MAS4_WIMGED_MASK 0x0000001f /* Default WIMGE */
855#define MAS4_WIMGED_SHIFT 0
856
857#define MAS5_SGS 0x80000000
858#define MAS5_SLPID_MASK 0x00000fff
859
860#define MAS6_SPID0 0x3fff0000
861#define MAS6_SPID1 0x00007ffe
862#define MAS6_ISIZE(x) MAS1_TSIZE(x)
863#define MAS6_SAS 0x00000001
864#define MAS6_SPID MAS6_SPID0
865#define MAS6_SIND 0x00000002 /* Indirect page */
866#define MAS6_SIND_SHIFT 1
867#define MAS6_SPID_MASK 0x3fff0000
868#define MAS6_SPID_SHIFT 16
869#define MAS6_ISIZE_MASK 0x00000f80
870#define MAS6_ISIZE_SHIFT 7
871
872#define MAS7_RPN 0xffffffff
873
874#define MAS8_TGS 0x80000000
875#define MAS8_VF 0x40000000
876#define MAS8_TLBPID 0x00000fff
877
878/* Bit definitions for MMUCFG */
879#define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
880#define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
881#define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
882#define MMUCFG_NTLBS 0x0000000c /* Number of TLBs */
883#define MMUCFG_PIDSIZE 0x000007c0 /* PID Reg Size */
884#define MMUCFG_TWC 0x00008000 /* TLB Write Conditional (v2.0) */
885#define MMUCFG_LRAT 0x00010000 /* LRAT Supported (v2.0) */
886#define MMUCFG_RASIZE 0x00fe0000 /* Real Addr Size */
887#define MMUCFG_LPIDSIZE 0x0f000000 /* LPID Reg Size */
888
889/* Bit definitions for MMUCSR0 */
890#define MMUCSR0_TLB1FI 0x00000002 /* TLB1 Flash invalidate */
891#define MMUCSR0_TLB0FI 0x00000004 /* TLB0 Flash invalidate */
892#define MMUCSR0_TLB2FI 0x00000040 /* TLB2 Flash invalidate */
893#define MMUCSR0_TLB3FI 0x00000020 /* TLB3 Flash invalidate */
894#define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
895 MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
896#define MMUCSR0_TLB0PS 0x00000780 /* TLB0 Page Size */
897#define MMUCSR0_TLB1PS 0x00007800 /* TLB1 Page Size */
898#define MMUCSR0_TLB2PS 0x00078000 /* TLB2 Page Size */
899#define MMUCSR0_TLB3PS 0x00780000 /* TLB3 Page Size */
900
901/* TLBnCFG encoding */
902#define TLBnCFG_N_ENTRY 0x00000fff /* number of entries */
903#define TLBnCFG_HES 0x00002000 /* HW select supported */
904#define TLBnCFG_AVAIL 0x00004000 /* variable page size */
905#define TLBnCFG_IPROT 0x00008000 /* IPROT supported */
906#define TLBnCFG_GTWE 0x00010000 /* Guest can write */
907#define TLBnCFG_IND 0x00020000 /* IND entries supported */
908#define TLBnCFG_PT 0x00040000 /* Can load from page table */
909#define TLBnCFG_MINSIZE 0x00f00000 /* Minimum Page Size (v1.0) */
910#define TLBnCFG_MINSIZE_SHIFT 20
911#define TLBnCFG_MAXSIZE 0x000f0000 /* Maximum Page Size (v1.0) */
912#define TLBnCFG_MAXSIZE_SHIFT 16
913#define TLBnCFG_ASSOC 0xff000000 /* Associativity */
914#define TLBnCFG_ASSOC_SHIFT 24
915
916/* TLBnPS encoding */
917#define TLBnPS_4K 0x00000004
918#define TLBnPS_8K 0x00000008
919#define TLBnPS_16K 0x00000010
920#define TLBnPS_32K 0x00000020
921#define TLBnPS_64K 0x00000040
922#define TLBnPS_128K 0x00000080
923#define TLBnPS_256K 0x00000100
924#define TLBnPS_512K 0x00000200
925#define TLBnPS_1M 0x00000400
926#define TLBnPS_2M 0x00000800
927#define TLBnPS_4M 0x00001000
928#define TLBnPS_8M 0x00002000
929#define TLBnPS_16M 0x00004000
930#define TLBnPS_32M 0x00008000
931#define TLBnPS_64M 0x00010000
932#define TLBnPS_128M 0x00020000
933#define TLBnPS_256M 0x00040000
934#define TLBnPS_512M 0x00080000
935#define TLBnPS_1G 0x00100000
936#define TLBnPS_2G 0x00200000
937#define TLBnPS_4G 0x00400000
938#define TLBnPS_8G 0x00800000
939#define TLBnPS_16G 0x01000000
940#define TLBnPS_32G 0x02000000
941#define TLBnPS_64G 0x04000000
942#define TLBnPS_128G 0x08000000
943#define TLBnPS_256G 0x10000000
944
945/* tlbilx action encoding */
946#define TLBILX_T_ALL 0
947#define TLBILX_T_TID 1
948#define TLBILX_T_FULLMATCH 3
949#define TLBILX_T_CLASS0 4
950#define TLBILX_T_CLASS1 5
951#define TLBILX_T_CLASS2 6
952#define TLBILX_T_CLASS3 7
953
954/* BookE 2.06 helper defines */
955
956#define BOOKE206_FLUSH_TLB0 (1 << 0)
957#define BOOKE206_FLUSH_TLB1 (1 << 1)
958#define BOOKE206_FLUSH_TLB2 (1 << 2)
959#define BOOKE206_FLUSH_TLB3 (1 << 3)
960
961/* number of possible TLBs */
962#define BOOKE206_MAX_TLBN 4
963
50728199
RK
964#define EPID_EPID_SHIFT 0x0
965#define EPID_EPID 0xFF
966#define EPID_ELPID_SHIFT 0x10
967#define EPID_ELPID 0x3F0000
968#define EPID_EGS 0x20000000
969#define EPID_EGS_SHIFT 29
970#define EPID_EAS 0x40000000
971#define EPID_EAS_SHIFT 30
972#define EPID_EPR 0x80000000
973#define EPID_EPR_SHIFT 31
974/* We don't support EGS and ELPID */
975#define EPID_MASK (EPID_EPID | EPID_EAS | EPID_EPR)
976
58e00a24 977/*****************************************************************************/
7af1e7b0 978/* Server and Embedded Processor Control */
58e00a24
AG
979
980#define DBELL_TYPE_SHIFT 27
981#define DBELL_TYPE_MASK (0x1f << DBELL_TYPE_SHIFT)
982#define DBELL_TYPE_DBELL (0x00 << DBELL_TYPE_SHIFT)
983#define DBELL_TYPE_DBELL_CRIT (0x01 << DBELL_TYPE_SHIFT)
984#define DBELL_TYPE_G_DBELL (0x02 << DBELL_TYPE_SHIFT)
985#define DBELL_TYPE_G_DBELL_CRIT (0x03 << DBELL_TYPE_SHIFT)
986#define DBELL_TYPE_G_DBELL_MC (0x04 << DBELL_TYPE_SHIFT)
987
7af1e7b0
CLG
988#define DBELL_TYPE_DBELL_SERVER (0x05 << DBELL_TYPE_SHIFT)
989
990#define DBELL_BRDCAST PPC_BIT(37)
58e00a24
AG
991#define DBELL_LPIDTAG_SHIFT 14
992#define DBELL_LPIDTAG_MASK (0xfff << DBELL_LPIDTAG_SHIFT)
993#define DBELL_PIRTAG_MASK 0x3fff
994
7af1e7b0
CLG
995#define DBELL_PROCIDTAG_MASK PPC_BITMASK(44, 63)
996
4656e1f0
BH
997#define PPC_PAGE_SIZES_MAX_SZ 8
998
c64abd1f
SB
999struct ppc_radix_page_info {
1000 uint32_t count;
1001 uint32_t entries[PPC_PAGE_SIZES_MAX_SZ];
1002};
4656e1f0 1003
6fa724a3 1004/*****************************************************************************/
7c58044c 1005/* The whole PowerPC CPU context */
50728199 1006
c647e3fe
DG
1007/*
1008 * PowerPC needs eight modes for different hypervisor/supervisor/guest
1009 * + real/paged mode combinations. The other two modes are for
1010 * external PID load/store.
50728199 1011 */
50728199
RK
1012#define PPC_TLB_EPID_LOAD 8
1013#define PPC_TLB_EPID_STORE 9
6ebbf390 1014
54ff58bb
BR
1015#define PPC_CPU_OPCODES_LEN 0x40
1016#define PPC_CPU_INDIRECT_OPCODES_LEN 0x20
b048960f 1017
3fc6c082 1018struct CPUPPCState {
ad5db2e7
BZ
1019 /* Most commonly used resources during translated code execution first */
1020 target_ulong gpr[32]; /* general purpose registers */
1021 target_ulong gprh[32]; /* storage for GPR MSB, used by the SPE extension */
3fc6c082 1022 target_ulong lr;
3fc6c082 1023 target_ulong ctr;
ad5db2e7 1024 uint32_t crf[8]; /* condition register */
697ab892 1025#if defined(TARGET_PPC64)
697ab892
DG
1026 target_ulong cfar;
1027#endif
ad5db2e7 1028 target_ulong xer; /* XER (with SO, OV, CA split out) */
da91a00f
RH
1029 target_ulong so;
1030 target_ulong ov;
1031 target_ulong ca;
dd09c361
ND
1032 target_ulong ov32;
1033 target_ulong ca32;
3fc6c082 1034
ad5db2e7
BZ
1035 target_ulong reserve_addr; /* Reservation address */
1036 target_ulong reserve_val; /* Reservation value */
1037 target_ulong reserve_val2;
3fc6c082 1038
ad5db2e7
BZ
1039 /* These are used in supervisor mode only */
1040 target_ulong msr; /* machine state register */
1041 target_ulong tgpr[4]; /* temporary general purpose registers, */
1042 /* used to speed-up TLB assist handlers */
a316d335 1043
ad5db2e7
BZ
1044 target_ulong nip; /* next instruction pointer */
1045 uint64_t retxh; /* high part of 128-bit helper return */
94bf2658 1046
c647e3fe
DG
1047 /* when a memory exception occurs, the access type is stored here */
1048 int access_type;
a541f297 1049
f2e63a42 1050#if !defined(CONFIG_USER_ONLY)
ad5db2e7 1051 /* MMU context, only relevant for full system emulation */
f2e63a42 1052#if defined(TARGET_PPC64)
ad5db2e7 1053 ppc_slb_t slb[MAX_SLB_ENTRIES]; /* PowerPC 64 SLB area */
f2e63a42 1054#endif
ad5db2e7
BZ
1055 target_ulong sr[32]; /* segment registers */
1056 uint32_t nb_BATs; /* number of BATs */
3fc6c082
FB
1057 target_ulong DBAT[2][8];
1058 target_ulong IBAT[2][8];
01662f3e 1059 /* PowerPC TLB registers (for 4xx, e500 and 60x software driven TLBs) */
ad5db2e7 1060 int32_t nb_tlb; /* Total number of TLB */
f2e63a42 1061 int tlb_per_way; /* Speed-up helper: used to avoid divisions at run time */
ad5db2e7
BZ
1062 int nb_ways; /* Number of ways in the TLB set */
1063 int last_way; /* Last used way used to allocate TLB in a LRU way */
f2e63a42 1064 int id_tlbs; /* If 1, MMU has separated TLBs for instructions & data */
ad5db2e7
BZ
1065 int nb_pids; /* Number of available PID registers */
1066 int tlb_type; /* Type of TLB we're dealing with */
1067 ppc_tlb_t tlb; /* TLB is optional. Allocate them only if needed */
1068 target_ulong pb[4]; /* 403 dedicated access protection registers */
1069 bool tlb_dirty; /* Set to non-zero when modifying TLB */
1070 bool kvm_sw_tlb; /* non-zero if KVM SW TLB API is active */
c5a8d8f3 1071 uint32_t tlb_need_flush; /* Delayed flush needed */
a8a6d53e 1072#define TLB_NEED_LOCAL_FLUSH 0x1
d76ab5e1 1073#define TLB_NEED_GLOBAL_FLUSH 0x2
f2e63a42 1074#endif
9fddaa0c 1075
3fc6c082 1076 /* Other registers */
ad5db2e7 1077 target_ulong spr[1024]; /* special purpose registers */
c227f099 1078 ppc_spr_t spr_cb[1024];
ad5db2e7 1079 /* Vector status and control register, minus VSCR_SAT */
3fc6c082 1080 uint32_t vscr;
ef96e3ae
MCA
1081 /* VSX registers (including FP and AVR) */
1082 ppc_vsr_t vsr[64] QEMU_ALIGNED(16);
ad5db2e7 1083 /* Non-zero if and only if VSCR_SAT should be set */
9b5b74da 1084 ppc_vsr_t vscr_sat QEMU_ALIGNED(16);
d9bce9d9 1085 /* SPE registers */
2231ef10 1086 uint64_t spe_acc;
d9bce9d9 1087 uint32_t spe_fscr;
ad5db2e7 1088 /* SPE and Altivec share status as they'll never be used simultaneously */
fbd265b6 1089 float_status vec_status;
ad5db2e7
BZ
1090 float_status fp_status; /* Floating point execution context */
1091 target_ulong fpscr; /* Floating point status and control register */
3fc6c082
FB
1092
1093 /* Internal devices resources */
ad5db2e7
BZ
1094 ppc_tb_t *tb_env; /* Time base and decrementer */
1095 ppc_dcr_t *dcr_env; /* Device control registers */
3fc6c082 1096
d63001d1
JM
1097 int dcache_line_size;
1098 int icache_line_size;
1099
ad5db2e7 1100 /* These resources are used during exception processing */
3fc6c082 1101 /* CPU model definition */
a750fc0b 1102 target_ulong msr_mask;
c227f099
AL
1103 powerpc_mmu_t mmu_model;
1104 powerpc_excp_t excp_model;
1105 powerpc_input_t bus_model;
237c0af0 1106 int bfd_mach;
3fc6c082 1107 uint32_t flags;
c29b735c 1108 uint64_t insns_flags;
a5858d7a 1109 uint64_t insns_flags2;
3fc6c082 1110
3fc6c082 1111 int error_code;
47103572 1112 uint32_t pending_interrupts;
e9df014c 1113#if !defined(CONFIG_USER_ONLY)
c647e3fe 1114 /*
ad5db2e7
BZ
1115 * This is the IRQ controller, which is implementation dependent and only
1116 * relevant when emulating a complete machine. Note that this isn't used
1117 * by recent Book3s compatible CPUs (POWER7 and newer).
e9df014c
JM
1118 */
1119 uint32_t irq_input_state;
1120 void **irq_inputs;
ad5db2e7
BZ
1121
1122 target_ulong excp_vectors[POWERPC_EXCP_NB]; /* Exception vectors */
e1833e1f
JM
1123 target_ulong excp_prefix;
1124 target_ulong ivor_mask;
1125 target_ulong ivpr_mask;
d63001d1 1126 target_ulong hreset_vector;
68c2dd70 1127 hwaddr mpic_iack;
ad5db2e7
BZ
1128 bool mpic_proxy; /* true if the external proxy facility mode is enabled */
1129 bool has_hv_mode; /* set when the processor has an HV mode, thus HV priv */
1130 /* instructions and SPRs are diallowed if MSR:HV is 0 */
21c0d66a 1131 /*
ad5db2e7
BZ
1132 * On P7/P8/P9, set when in PM state so we need to handle resume in a
1133 * special way (such as routing some resume causes to 0x100, i.e. sreset).
7778a575 1134 */
1e7fd61d 1135 bool resume_as_sreset;
e9df014c 1136#endif
3fc6c082 1137
26c55599
RH
1138 /* These resources are used only in TCG */
1139 uint32_t hflags;
f7a7b652 1140 target_ulong hflags_compat_nmsr; /* for migration compatibility */
3fc6c082 1141
9fddaa0c 1142 /* Power management */
cd346349 1143 int (*check_pow)(CPUPPCState *env);
a541f297 1144
2c50e26e 1145#if !defined(CONFIG_USER_ONLY)
ad5db2e7 1146 void *load_info; /* holds boot loading state */
2c50e26e 1147#endif
ddd1055b
FC
1148
1149 /* booke timers */
1150
c647e3fe 1151 /*
ad5db2e7
BZ
1152 * Specifies bit locations of the Time Base used to signal a fixed timer
1153 * exception on a transition from 0 to 1 (watchdog or fixed-interval timer)
ddd1055b 1154 *
ad5db2e7 1155 * 0 selects the least significant bit, 63 selects the most significant bit
ddd1055b
FC
1156 */
1157 uint8_t fit_period[4];
1158 uint8_t wdt_period[4];
80b3f79b
AK
1159
1160 /* Transactional memory state */
1161 target_ulong tm_gpr[32];
1162 ppc_avr_t tm_vsr[64];
1163 uint64_t tm_cr;
1164 uint64_t tm_lr;
1165 uint64_t tm_ctr;
1166 uint64_t tm_fpscr;
1167 uint64_t tm_amr;
1168 uint64_t tm_ppr;
1169 uint64_t tm_vrsave;
1170 uint32_t tm_vscr;
1171 uint64_t tm_dscr;
1172 uint64_t tm_tar;
3fc6c082 1173};
79aceca5 1174
ddd1055b
FC
1175#define SET_FIT_PERIOD(a_, b_, c_, d_) \
1176do { \
1177 env->fit_period[0] = (a_); \
1178 env->fit_period[1] = (b_); \
1179 env->fit_period[2] = (c_); \
1180 env->fit_period[3] = (d_); \
1181 } while (0)
1182
1183#define SET_WDT_PERIOD(a_, b_, c_, d_) \
1184do { \
1185 env->wdt_period[0] = (a_); \
1186 env->wdt_period[1] = (b_); \
1187 env->wdt_period[2] = (c_); \
1188 env->wdt_period[3] = (d_); \
1189 } while (0)
1190
1d1be34d
DG
1191typedef struct PPCVirtualHypervisor PPCVirtualHypervisor;
1192typedef struct PPCVirtualHypervisorClass PPCVirtualHypervisorClass;
0d8d6a24 1193
2d34fe39
PB
1194/**
1195 * PowerPCCPU:
1196 * @env: #CPUPPCState
81210c20 1197 * @vcpu_id: vCPU identifier given to KVM
d6e166c0 1198 * @compat_pvr: Current logical PVR, zero if in "raw" mode
2d34fe39
PB
1199 *
1200 * A PowerPC CPU.
1201 */
1202struct PowerPCCPU {
1203 /*< private >*/
1204 CPUState parent_obj;
1205 /*< public >*/
1206
5b146dc7 1207 CPUNegativeOffsetState neg;
2d34fe39 1208 CPUPPCState env;
5b146dc7 1209
81210c20 1210 int vcpu_id;
d6e166c0 1211 uint32_t compat_pvr;
1d1be34d 1212 PPCVirtualHypervisor *vhyp;
7388efaf 1213 void *machine_data;
15f8b142 1214 int32_t node_id; /* NUMA node this CPU belongs to */
b07c59f7 1215 PPCHash64Options *hash64_opts;
16a2497b 1216
28876bf2
AB
1217 /* Those resources are used only during code translation */
1218 /* opcode handlers */
1219 opc_handler_t *opcodes[PPC_CPU_OPCODES_LEN];
1220
146c11f1
DG
1221 /* Fields related to migration compatibility hacks */
1222 bool pre_2_8_migration;
16a2497b
DG
1223 target_ulong mig_msr_mask;
1224 uint64_t mig_insns_flags;
1225 uint64_t mig_insns_flags2;
1226 uint32_t mig_nb_BATs;
d5fc133e 1227 bool pre_2_10_migration;
d8c0c7af 1228 bool pre_3_0_migration;
67d7d66f 1229 int32_t mig_slb_nr;
2d34fe39
PB
1230};
1231
2d34fe39
PB
1232
1233PowerPCCPUClass *ppc_cpu_class_by_pvr(uint32_t pvr);
1234PowerPCCPUClass *ppc_cpu_class_by_pvr_mask(uint32_t pvr);
e9edd931 1235PowerPCCPUClass *ppc_cpu_get_family_class(PowerPCCPUClass *pcc);
2d34fe39 1236
e89aac1a 1237#ifndef CONFIG_USER_ONLY
1d1be34d
DG
1238struct PPCVirtualHypervisorClass {
1239 InterfaceClass parent;
1240 void (*hypercall)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
e57ca75c
DG
1241 hwaddr (*hpt_mask)(PPCVirtualHypervisor *vhyp);
1242 const ppc_hash_pte64_t *(*map_hptes)(PPCVirtualHypervisor *vhyp,
1243 hwaddr ptex, int n);
1244 void (*unmap_hptes)(PPCVirtualHypervisor *vhyp,
1245 const ppc_hash_pte64_t *hptes,
1246 hwaddr ptex, int n);
a2dd4e83
BH
1247 void (*hpte_set_c)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
1248 void (*hpte_set_r)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
79825f4d 1249 void (*get_pate)(PPCVirtualHypervisor *vhyp, ppc_v3_pate_t *entry);
1ec26c75 1250 target_ulong (*encode_hpt_for_kvm_pr)(PPCVirtualHypervisor *vhyp);
03ef074c
NP
1251 void (*cpu_exec_enter)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
1252 void (*cpu_exec_exit)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
1d1be34d
DG
1253};
1254
1255#define TYPE_PPC_VIRTUAL_HYPERVISOR "ppc-virtual-hypervisor"
8110fa1d
EH
1256DECLARE_OBJ_CHECKERS(PPCVirtualHypervisor, PPCVirtualHypervisorClass,
1257 PPC_VIRTUAL_HYPERVISOR, TYPE_PPC_VIRTUAL_HYPERVISOR)
e89aac1a 1258#endif /* CONFIG_USER_ONLY */
1d1be34d 1259
2d34fe39
PB
1260void ppc_cpu_do_interrupt(CPUState *cpu);
1261bool ppc_cpu_exec_interrupt(CPUState *cpu, int int_req);
90c84c56 1262void ppc_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
11cb6c15 1263void ppc_cpu_dump_statistics(CPUState *cpu, int flags);
2d34fe39 1264hwaddr ppc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
a010bdbe
AB
1265int ppc_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
1266int ppc_cpu_gdb_read_register_apple(CPUState *cpu, GByteArray *buf, int reg);
2d34fe39
PB
1267int ppc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1268int ppc_cpu_gdb_write_register_apple(CPUState *cpu, uint8_t *buf, int reg);
707c7c2e
FR
1269#ifndef CONFIG_USER_ONLY
1270void ppc_gdb_gen_spr_xml(PowerPCCPU *cpu);
1271const char *ppc_gdb_get_dynamic_xml(CPUState *cs, const char *xml_name);
1272#endif
2d34fe39
PB
1273int ppc64_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
1274 int cpuid, void *opaque);
356bb70e
MN
1275int ppc32_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
1276 int cpuid, void *opaque);
2d34fe39 1277#ifndef CONFIG_USER_ONLY
b5b7f391 1278void ppc_cpu_do_system_reset(CPUState *cs);
ad77c6ca 1279void ppc_cpu_do_fwnmi_machine_check(CPUState *cs, target_ulong vector);
8a9358cc 1280extern const VMStateDescription vmstate_ppc_cpu;
2d34fe39 1281#endif
1d0cb67d 1282
3fc6c082 1283/*****************************************************************************/
2e70f6ef 1284void ppc_translate_init(void);
c647e3fe
DG
1285/*
1286 * you can call this signal handler from your SIGBUS and SIGSEGV
1287 * signal handlers to inform the virtual CPU of exceptions. non zero
1288 * is returned if the signal was handled by the virtual CPU.
1289 */
1290int cpu_ppc_signal_handler(int host_signum, void *pinfo, void *puc);
351bc97e
RH
1291bool ppc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
1292 MMUAccessType access_type, int mmu_idx,
1293 bool probe, uintptr_t retaddr);
a541f297 1294
76a66253 1295#if !defined(CONFIG_USER_ONLY)
c647e3fe 1296void ppc_store_sdr1(CPUPPCState *env, target_ulong value);
4a7518e0 1297void ppc_store_ptcr(CPUPPCState *env, target_ulong value);
12de9a39 1298#endif /* !defined(CONFIG_USER_ONLY) */
c647e3fe 1299void ppc_store_msr(CPUPPCState *env, target_ulong value);
45998ffc 1300void ppc_store_lpcr(PowerPCCPU *cpu, target_ulong val);
3fc6c082 1301
0442428a 1302void ppc_cpu_list(void);
aaed909a 1303
9fddaa0c
FB
1304/* Time-base and decrementer management */
1305#ifndef NO_CPU_IO_DEFS
c647e3fe
DG
1306uint64_t cpu_ppc_load_tbl(CPUPPCState *env);
1307uint32_t cpu_ppc_load_tbu(CPUPPCState *env);
1308void cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value);
1309void cpu_ppc_store_tbl(CPUPPCState *env, uint32_t value);
1310uint64_t cpu_ppc_load_atbl(CPUPPCState *env);
1311uint32_t cpu_ppc_load_atbu(CPUPPCState *env);
1312void cpu_ppc_store_atbl(CPUPPCState *env, uint32_t value);
1313void cpu_ppc_store_atbu(CPUPPCState *env, uint32_t value);
5d62725b
SJS
1314uint64_t cpu_ppc_load_vtb(CPUPPCState *env);
1315void cpu_ppc_store_vtb(CPUPPCState *env, uint64_t value);
e81a982a 1316bool ppc_decr_clear_on_delivery(CPUPPCState *env);
a8dafa52
SJS
1317target_ulong cpu_ppc_load_decr(CPUPPCState *env);
1318void cpu_ppc_store_decr(CPUPPCState *env, target_ulong value);
1319target_ulong cpu_ppc_load_hdecr(CPUPPCState *env);
1320void cpu_ppc_store_hdecr(CPUPPCState *env, target_ulong value);
f0ec31b1 1321void cpu_ppc_store_tbu40(CPUPPCState *env, uint64_t value);
c647e3fe 1322uint64_t cpu_ppc_load_purr(CPUPPCState *env);
5cc7e69f 1323void cpu_ppc_store_purr(CPUPPCState *env, uint64_t value);
c647e3fe
DG
1324uint32_t cpu_ppc601_load_rtcl(CPUPPCState *env);
1325uint32_t cpu_ppc601_load_rtcu(CPUPPCState *env);
d9bce9d9 1326#if !defined(CONFIG_USER_ONLY)
c647e3fe
DG
1327void cpu_ppc601_store_rtcl(CPUPPCState *env, uint32_t value);
1328void cpu_ppc601_store_rtcu(CPUPPCState *env, uint32_t value);
1329target_ulong load_40x_pit(CPUPPCState *env);
1330void store_40x_pit(CPUPPCState *env, target_ulong val);
1331void store_40x_dbcr0(CPUPPCState *env, uint32_t val);
1332void store_40x_sler(CPUPPCState *env, uint32_t val);
1333void store_booke_tcr(CPUPPCState *env, target_ulong val);
1334void store_booke_tsr(CPUPPCState *env, target_ulong val);
1335void ppc_tlb_invalidate_all(CPUPPCState *env);
1336void ppc_tlb_invalidate_one(CPUPPCState *env, target_ulong addr);
da20aed1 1337void cpu_ppc_set_vhyp(PowerPCCPU *cpu, PPCVirtualHypervisor *vhyp);
d9bce9d9 1338#endif
9fddaa0c 1339#endif
79aceca5 1340
d6478bc7 1341void store_fpscr(CPUPPCState *env, uint64_t arg, uint32_t mask);
493028d8
CLG
1342void helper_hfscr_facility_check(CPUPPCState *env, uint32_t bit,
1343 const char *caller, uint32_t cause);
d6478bc7 1344
636aa200 1345static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn)
6b542af7
JM
1346{
1347 uint64_t gprv;
1348
1349 gprv = env->gpr[gprn];
6b542af7 1350 if (env->flags & POWERPC_FLAG_SPE) {
c647e3fe
DG
1351 /*
1352 * If the CPU implements the SPE extension, we have to get the
6b542af7
JM
1353 * high bits of the GPR from the gprh storage area
1354 */
1355 gprv &= 0xFFFFFFFFULL;
1356 gprv |= (uint64_t)env->gprh[gprn] << 32;
1357 }
6b542af7
JM
1358
1359 return gprv;
1360}
1361
2e719ba3 1362/* Device control registers */
c647e3fe
DG
1363int ppc_dcr_read(ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp);
1364int ppc_dcr_write(ppc_dcr_t *dcr_env, int dcrn, uint32_t val);
2e719ba3 1365
c9137065
IM
1366#define POWERPC_CPU_TYPE_SUFFIX "-" TYPE_POWERPC_CPU
1367#define POWERPC_CPU_TYPE_NAME(model) model POWERPC_CPU_TYPE_SUFFIX
0dacec87 1368#define CPU_RESOLVING_TYPE TYPE_POWERPC_CPU
c9137065 1369
9467d44c 1370#define cpu_signal_handler cpu_ppc_signal_handler
c732abe2 1371#define cpu_list ppc_cpu_list
9467d44c 1372
6ebbf390 1373/* MMU modes definitions */
6ebbf390 1374#define MMU_USER_IDX 0
c647e3fe 1375static inline int cpu_mmu_index(CPUPPCState *env, bool ifetch)
6ebbf390 1376{
d764184d
RH
1377#ifdef CONFIG_USER_ONLY
1378 return MMU_USER_IDX;
1379#else
1380 return (env->hflags >> (ifetch ? HFLAGS_IMMU_IDX : HFLAGS_DMMU_IDX)) & 7;
1381#endif
6ebbf390
JM
1382}
1383
9d6f1065
DG
1384/* Compatibility modes */
1385#if defined(TARGET_PPC64)
9d2179d6
DG
1386bool ppc_check_compat(PowerPCCPU *cpu, uint32_t compat_pvr,
1387 uint32_t min_compat_pvr, uint32_t max_compat_pvr);
ad99d04c
DG
1388bool ppc_type_check_compat(const char *cputype, uint32_t compat_pvr,
1389 uint32_t min_compat_pvr, uint32_t max_compat_pvr);
1390
2c82e8df 1391int ppc_set_compat(PowerPCCPU *cpu, uint32_t compat_pvr, Error **errp);
ad99d04c 1392
f6f242c7 1393#if !defined(CONFIG_USER_ONLY)
2c82e8df 1394int ppc_set_compat_all(uint32_t compat_pvr, Error **errp);
f6f242c7 1395#endif
abbc1247 1396int ppc_compat_max_vthreads(PowerPCCPU *cpu);
7843c0d6 1397void ppc_compat_add_property(Object *obj, const char *name,
40c2281c 1398 uint32_t *compat_pvr, const char *basedesc);
9d6f1065
DG
1399#endif /* defined(TARGET_PPC64) */
1400
4f7c64b3 1401typedef CPUPPCState CPUArchState;
2161a612 1402typedef PowerPCCPU ArchCPU;
4f7c64b3 1403
022c62cb 1404#include "exec/cpu-all.h"
79aceca5 1405
3fc6c082 1406/*****************************************************************************/
e1571908 1407/* CRF definitions */
efa73196
ND
1408#define CRF_LT_BIT 3
1409#define CRF_GT_BIT 2
1410#define CRF_EQ_BIT 1
1411#define CRF_SO_BIT 0
1412#define CRF_LT (1 << CRF_LT_BIT)
1413#define CRF_GT (1 << CRF_GT_BIT)
1414#define CRF_EQ (1 << CRF_EQ_BIT)
1415#define CRF_SO (1 << CRF_SO_BIT)
1416/* For SPE extensions */
1417#define CRF_CH (1 << CRF_LT_BIT)
1418#define CRF_CL (1 << CRF_GT_BIT)
1419#define CRF_CH_OR_CL (1 << CRF_EQ_BIT)
1420#define CRF_CH_AND_CL (1 << CRF_SO_BIT)
e1571908
AJ
1421
1422/* XER definitions */
3d7b417e
AJ
1423#define XER_SO 31
1424#define XER_OV 30
1425#define XER_CA 29
dd09c361
ND
1426#define XER_OV32 19
1427#define XER_CA32 18
3d7b417e
AJ
1428#define XER_CMP 8
1429#define XER_BC 0
da91a00f
RH
1430#define xer_so (env->so)
1431#define xer_ov (env->ov)
1432#define xer_ca (env->ca)
dd09c361
ND
1433#define xer_ov32 (env->ov)
1434#define xer_ca32 (env->ca)
3d7b417e
AJ
1435#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
1436#define xer_bc ((env->xer >> XER_BC) & 0x7F)
79aceca5 1437
3fc6c082 1438/* SPR definitions */
80d11f44
JM
1439#define SPR_MQ (0x000)
1440#define SPR_XER (0x001)
1441#define SPR_601_VRTCU (0x004)
1442#define SPR_601_VRTCL (0x005)
1443#define SPR_601_UDECR (0x006)
1444#define SPR_LR (0x008)
1445#define SPR_CTR (0x009)
f244115c 1446#define SPR_UAMR (0x00D)
697ab892 1447#define SPR_DSCR (0x011)
80d11f44
JM
1448#define SPR_DSISR (0x012)
1449#define SPR_DAR (0x013) /* DAE for PowerPC 601 */
1450#define SPR_601_RTCU (0x014)
1451#define SPR_601_RTCL (0x015)
1452#define SPR_DECR (0x016)
1453#define SPR_SDR1 (0x019)
1454#define SPR_SRR0 (0x01A)
1455#define SPR_SRR1 (0x01B)
697ab892 1456#define SPR_CFAR (0x01C)
80d11f44 1457#define SPR_AMR (0x01D)
9c1cf38d 1458#define SPR_ACOP (0x01F)
80d11f44 1459#define SPR_BOOKE_PID (0x030)
9c1cf38d 1460#define SPR_BOOKS_PID (0x030)
80d11f44
JM
1461#define SPR_BOOKE_DECAR (0x036)
1462#define SPR_BOOKE_CSRR0 (0x03A)
1463#define SPR_BOOKE_CSRR1 (0x03B)
1464#define SPR_BOOKE_DEAR (0x03D)
a6eabb9e 1465#define SPR_IAMR (0x03D)
80d11f44
JM
1466#define SPR_BOOKE_ESR (0x03E)
1467#define SPR_BOOKE_IVPR (0x03F)
1468#define SPR_MPC_EIE (0x050)
1469#define SPR_MPC_EID (0x051)
1470#define SPR_MPC_NRI (0x052)
cdcdda27
AK
1471#define SPR_TFHAR (0x080)
1472#define SPR_TFIAR (0x081)
1473#define SPR_TEXASR (0x082)
1474#define SPR_TEXASRU (0x083)
0bfe9299 1475#define SPR_UCTRL (0x088)
650f3287 1476#define SPR_TIDR (0x090)
80d11f44
JM
1477#define SPR_MPC_CMPA (0x090)
1478#define SPR_MPC_CMPB (0x091)
1479#define SPR_MPC_CMPC (0x092)
1480#define SPR_MPC_CMPD (0x093)
1481#define SPR_MPC_ECR (0x094)
1482#define SPR_MPC_DER (0x095)
1483#define SPR_MPC_COUNTA (0x096)
1484#define SPR_MPC_COUNTB (0x097)
0bfe9299 1485#define SPR_CTRL (0x098)
80d11f44
JM
1486#define SPR_MPC_CMPE (0x098)
1487#define SPR_MPC_CMPF (0x099)
7019cb3d 1488#define SPR_FSCR (0x099)
80d11f44
JM
1489#define SPR_MPC_CMPG (0x09A)
1490#define SPR_MPC_CMPH (0x09B)
1491#define SPR_MPC_LCTRL1 (0x09C)
1492#define SPR_MPC_LCTRL2 (0x09D)
f80872e2 1493#define SPR_UAMOR (0x09D)
80d11f44
JM
1494#define SPR_MPC_ICTRL (0x09E)
1495#define SPR_MPC_BAR (0x09F)
d6f1445f 1496#define SPR_PSPB (0x09F)
cfc61ba6 1497#define SPR_DPDES (0x0B0)
a7913d5e 1498#define SPR_DAWR0 (0x0B4)
1488270e 1499#define SPR_RPR (0x0BA)
eb5ceb4d 1500#define SPR_CIABR (0x0BB)
a7913d5e 1501#define SPR_DAWRX0 (0x0BC)
1488270e 1502#define SPR_HFSCR (0x0BE)
80d11f44
JM
1503#define SPR_VRSAVE (0x100)
1504#define SPR_USPRG0 (0x100)
1505#define SPR_USPRG1 (0x101)
1506#define SPR_USPRG2 (0x102)
1507#define SPR_USPRG3 (0x103)
1508#define SPR_USPRG4 (0x104)
1509#define SPR_USPRG5 (0x105)
1510#define SPR_USPRG6 (0x106)
1511#define SPR_USPRG7 (0x107)
1512#define SPR_VTBL (0x10C)
1513#define SPR_VTBU (0x10D)
1514#define SPR_SPRG0 (0x110)
1515#define SPR_SPRG1 (0x111)
1516#define SPR_SPRG2 (0x112)
1517#define SPR_SPRG3 (0x113)
1518#define SPR_SPRG4 (0x114)
1519#define SPR_SCOMC (0x114)
1520#define SPR_SPRG5 (0x115)
1521#define SPR_SCOMD (0x115)
1522#define SPR_SPRG6 (0x116)
1523#define SPR_SPRG7 (0x117)
1524#define SPR_ASR (0x118)
1525#define SPR_EAR (0x11A)
1526#define SPR_TBL (0x11C)
1527#define SPR_TBU (0x11D)
1528#define SPR_TBU40 (0x11E)
1529#define SPR_SVR (0x11E)
1530#define SPR_BOOKE_PIR (0x11E)
1531#define SPR_PVR (0x11F)
1532#define SPR_HSPRG0 (0x130)
1533#define SPR_BOOKE_DBSR (0x130)
1534#define SPR_HSPRG1 (0x131)
1535#define SPR_HDSISR (0x132)
1536#define SPR_HDAR (0x133)
90dc8812 1537#define SPR_BOOKE_EPCR (0x133)
9d52e907 1538#define SPR_SPURR (0x134)
80d11f44
JM
1539#define SPR_BOOKE_DBCR0 (0x134)
1540#define SPR_IBCR (0x135)
1541#define SPR_PURR (0x135)
1542#define SPR_BOOKE_DBCR1 (0x135)
1543#define SPR_DBCR (0x136)
1544#define SPR_HDEC (0x136)
1545#define SPR_BOOKE_DBCR2 (0x136)
1546#define SPR_HIOR (0x137)
1547#define SPR_MBAR (0x137)
1548#define SPR_RMOR (0x138)
1549#define SPR_BOOKE_IAC1 (0x138)
1550#define SPR_HRMOR (0x139)
1551#define SPR_BOOKE_IAC2 (0x139)
1552#define SPR_HSRR0 (0x13A)
1553#define SPR_BOOKE_IAC3 (0x13A)
1554#define SPR_HSRR1 (0x13B)
1555#define SPR_BOOKE_IAC4 (0x13B)
80d11f44 1556#define SPR_BOOKE_DAC1 (0x13C)
1488270e 1557#define SPR_MMCRH (0x13C)
80d11f44
JM
1558#define SPR_DABR2 (0x13D)
1559#define SPR_BOOKE_DAC2 (0x13D)
1488270e 1560#define SPR_TFMR (0x13D)
80d11f44 1561#define SPR_BOOKE_DVC1 (0x13E)
6475c9f0 1562#define SPR_LPCR (0x13E)
80d11f44 1563#define SPR_BOOKE_DVC2 (0x13F)
1488270e 1564#define SPR_LPIDR (0x13F)
80d11f44 1565#define SPR_BOOKE_TSR (0x150)
1488270e
BH
1566#define SPR_HMER (0x150)
1567#define SPR_HMEER (0x151)
6d9412ea 1568#define SPR_PCR (0x152)
1488270e 1569#define SPR_BOOKE_LPIDR (0x152)
80d11f44 1570#define SPR_BOOKE_TCR (0x154)
a1ef618a
AG
1571#define SPR_BOOKE_TLB0PS (0x158)
1572#define SPR_BOOKE_TLB1PS (0x159)
1573#define SPR_BOOKE_TLB2PS (0x15A)
1574#define SPR_BOOKE_TLB3PS (0x15B)
1488270e 1575#define SPR_AMOR (0x15D)
84755ed5 1576#define SPR_BOOKE_MAS7_MAS3 (0x174)
80d11f44
JM
1577#define SPR_BOOKE_IVOR0 (0x190)
1578#define SPR_BOOKE_IVOR1 (0x191)
1579#define SPR_BOOKE_IVOR2 (0x192)
1580#define SPR_BOOKE_IVOR3 (0x193)
1581#define SPR_BOOKE_IVOR4 (0x194)
1582#define SPR_BOOKE_IVOR5 (0x195)
1583#define SPR_BOOKE_IVOR6 (0x196)
1584#define SPR_BOOKE_IVOR7 (0x197)
1585#define SPR_BOOKE_IVOR8 (0x198)
1586#define SPR_BOOKE_IVOR9 (0x199)
1587#define SPR_BOOKE_IVOR10 (0x19A)
1588#define SPR_BOOKE_IVOR11 (0x19B)
1589#define SPR_BOOKE_IVOR12 (0x19C)
1590#define SPR_BOOKE_IVOR13 (0x19D)
1591#define SPR_BOOKE_IVOR14 (0x19E)
1592#define SPR_BOOKE_IVOR15 (0x19F)
e9205258
AG
1593#define SPR_BOOKE_IVOR38 (0x1B0)
1594#define SPR_BOOKE_IVOR39 (0x1B1)
1595#define SPR_BOOKE_IVOR40 (0x1B2)
1596#define SPR_BOOKE_IVOR41 (0x1B3)
1597#define SPR_BOOKE_IVOR42 (0x1B4)
45eb5611
AG
1598#define SPR_BOOKE_GIVOR2 (0x1B8)
1599#define SPR_BOOKE_GIVOR3 (0x1B9)
1600#define SPR_BOOKE_GIVOR4 (0x1BA)
1601#define SPR_BOOKE_GIVOR8 (0x1BB)
1602#define SPR_BOOKE_GIVOR13 (0x1BC)
1603#define SPR_BOOKE_GIVOR14 (0x1BD)
d1a721ab 1604#define SPR_TIR (0x1BE)
4a7518e0 1605#define SPR_PTCR (0x1D0)
80d11f44
JM
1606#define SPR_BOOKE_SPEFSCR (0x200)
1607#define SPR_Exxx_BBEAR (0x201)
1608#define SPR_Exxx_BBTAR (0x202)
1609#define SPR_Exxx_L1CFG0 (0x203)
d2ea2bf7 1610#define SPR_Exxx_L1CFG1 (0x204)
80d11f44
JM
1611#define SPR_Exxx_NPIDR (0x205)
1612#define SPR_ATBL (0x20E)
1613#define SPR_ATBU (0x20F)
1614#define SPR_IBAT0U (0x210)
1615#define SPR_BOOKE_IVOR32 (0x210)
1616#define SPR_RCPU_MI_GRA (0x210)
1617#define SPR_IBAT0L (0x211)
1618#define SPR_BOOKE_IVOR33 (0x211)
1619#define SPR_IBAT1U (0x212)
1620#define SPR_BOOKE_IVOR34 (0x212)
1621#define SPR_IBAT1L (0x213)
1622#define SPR_BOOKE_IVOR35 (0x213)
1623#define SPR_IBAT2U (0x214)
1624#define SPR_BOOKE_IVOR36 (0x214)
1625#define SPR_IBAT2L (0x215)
1626#define SPR_BOOKE_IVOR37 (0x215)
1627#define SPR_IBAT3U (0x216)
1628#define SPR_IBAT3L (0x217)
1629#define SPR_DBAT0U (0x218)
1630#define SPR_RCPU_L2U_GRA (0x218)
1631#define SPR_DBAT0L (0x219)
1632#define SPR_DBAT1U (0x21A)
1633#define SPR_DBAT1L (0x21B)
1634#define SPR_DBAT2U (0x21C)
1635#define SPR_DBAT2L (0x21D)
1636#define SPR_DBAT3U (0x21E)
1637#define SPR_DBAT3L (0x21F)
1638#define SPR_IBAT4U (0x230)
1639#define SPR_RPCU_BBCMCR (0x230)
1640#define SPR_MPC_IC_CST (0x230)
1641#define SPR_Exxx_CTXCR (0x230)
1642#define SPR_IBAT4L (0x231)
1643#define SPR_MPC_IC_ADR (0x231)
1644#define SPR_Exxx_DBCR3 (0x231)
1645#define SPR_IBAT5U (0x232)
1646#define SPR_MPC_IC_DAT (0x232)
1647#define SPR_Exxx_DBCNT (0x232)
1648#define SPR_IBAT5L (0x233)
1649#define SPR_IBAT6U (0x234)
1650#define SPR_IBAT6L (0x235)
1651#define SPR_IBAT7U (0x236)
1652#define SPR_IBAT7L (0x237)
1653#define SPR_DBAT4U (0x238)
1654#define SPR_RCPU_L2U_MCR (0x238)
1655#define SPR_MPC_DC_CST (0x238)
1656#define SPR_Exxx_ALTCTXCR (0x238)
1657#define SPR_DBAT4L (0x239)
1658#define SPR_MPC_DC_ADR (0x239)
1659#define SPR_DBAT5U (0x23A)
1660#define SPR_BOOKE_MCSRR0 (0x23A)
1661#define SPR_MPC_DC_DAT (0x23A)
1662#define SPR_DBAT5L (0x23B)
1663#define SPR_BOOKE_MCSRR1 (0x23B)
1664#define SPR_DBAT6U (0x23C)
1665#define SPR_BOOKE_MCSR (0x23C)
1666#define SPR_DBAT6L (0x23D)
1667#define SPR_Exxx_MCAR (0x23D)
1668#define SPR_DBAT7U (0x23E)
1669#define SPR_BOOKE_DSRR0 (0x23E)
1670#define SPR_DBAT7L (0x23F)
1671#define SPR_BOOKE_DSRR1 (0x23F)
1672#define SPR_BOOKE_SPRG8 (0x25C)
1673#define SPR_BOOKE_SPRG9 (0x25D)
1674#define SPR_BOOKE_MAS0 (0x270)
1675#define SPR_BOOKE_MAS1 (0x271)
1676#define SPR_BOOKE_MAS2 (0x272)
1677#define SPR_BOOKE_MAS3 (0x273)
1678#define SPR_BOOKE_MAS4 (0x274)
1679#define SPR_BOOKE_MAS5 (0x275)
1680#define SPR_BOOKE_MAS6 (0x276)
1681#define SPR_BOOKE_PID1 (0x279)
1682#define SPR_BOOKE_PID2 (0x27A)
1683#define SPR_MPC_DPDR (0x280)
1684#define SPR_MPC_IMMR (0x288)
1685#define SPR_BOOKE_TLB0CFG (0x2B0)
1686#define SPR_BOOKE_TLB1CFG (0x2B1)
1687#define SPR_BOOKE_TLB2CFG (0x2B2)
1688#define SPR_BOOKE_TLB3CFG (0x2B3)
1689#define SPR_BOOKE_EPR (0x2BE)
1690#define SPR_PERF0 (0x300)
1691#define SPR_RCPU_MI_RBA0 (0x300)
1692#define SPR_MPC_MI_CTR (0x300)
14646457 1693#define SPR_POWER_USIER (0x300)
80d11f44
JM
1694#define SPR_PERF1 (0x301)
1695#define SPR_RCPU_MI_RBA1 (0x301)
70c53407 1696#define SPR_POWER_UMMCR2 (0x301)
80d11f44
JM
1697#define SPR_PERF2 (0x302)
1698#define SPR_RCPU_MI_RBA2 (0x302)
1699#define SPR_MPC_MI_AP (0x302)
75b9c321 1700#define SPR_POWER_UMMCRA (0x302)
80d11f44
JM
1701#define SPR_PERF3 (0x303)
1702#define SPR_RCPU_MI_RBA3 (0x303)
1703#define SPR_MPC_MI_EPN (0x303)
fd51ff63 1704#define SPR_POWER_UPMC1 (0x303)
80d11f44 1705#define SPR_PERF4 (0x304)
fd51ff63 1706#define SPR_POWER_UPMC2 (0x304)
80d11f44
JM
1707#define SPR_PERF5 (0x305)
1708#define SPR_MPC_MI_TWC (0x305)
fd51ff63 1709#define SPR_POWER_UPMC3 (0x305)
80d11f44
JM
1710#define SPR_PERF6 (0x306)
1711#define SPR_MPC_MI_RPN (0x306)
fd51ff63 1712#define SPR_POWER_UPMC4 (0x306)
80d11f44 1713#define SPR_PERF7 (0x307)
fd51ff63 1714#define SPR_POWER_UPMC5 (0x307)
80d11f44
JM
1715#define SPR_PERF8 (0x308)
1716#define SPR_RCPU_L2U_RBA0 (0x308)
1717#define SPR_MPC_MD_CTR (0x308)
fd51ff63 1718#define SPR_POWER_UPMC6 (0x308)
80d11f44
JM
1719#define SPR_PERF9 (0x309)
1720#define SPR_RCPU_L2U_RBA1 (0x309)
1721#define SPR_MPC_MD_CASID (0x309)
c36c97f8 1722#define SPR_970_UPMC7 (0X309)
80d11f44
JM
1723#define SPR_PERFA (0x30A)
1724#define SPR_RCPU_L2U_RBA2 (0x30A)
1725#define SPR_MPC_MD_AP (0x30A)
c36c97f8 1726#define SPR_970_UPMC8 (0X30A)
80d11f44
JM
1727#define SPR_PERFB (0x30B)
1728#define SPR_RCPU_L2U_RBA3 (0x30B)
1729#define SPR_MPC_MD_EPN (0x30B)
fd51ff63 1730#define SPR_POWER_UMMCR0 (0X30B)
80d11f44
JM
1731#define SPR_PERFC (0x30C)
1732#define SPR_MPC_MD_TWB (0x30C)
fd51ff63 1733#define SPR_POWER_USIAR (0X30C)
80d11f44
JM
1734#define SPR_PERFD (0x30D)
1735#define SPR_MPC_MD_TWC (0x30D)
fd51ff63 1736#define SPR_POWER_USDAR (0X30D)
80d11f44
JM
1737#define SPR_PERFE (0x30E)
1738#define SPR_MPC_MD_RPN (0x30E)
fd51ff63 1739#define SPR_POWER_UMMCR1 (0X30E)
80d11f44
JM
1740#define SPR_PERFF (0x30F)
1741#define SPR_MPC_MD_TW (0x30F)
1742#define SPR_UPERF0 (0x310)
14646457 1743#define SPR_POWER_SIER (0x310)
80d11f44 1744#define SPR_UPERF1 (0x311)
70c53407 1745#define SPR_POWER_MMCR2 (0x311)
80d11f44 1746#define SPR_UPERF2 (0x312)
75b9c321 1747#define SPR_POWER_MMCRA (0X312)
80d11f44 1748#define SPR_UPERF3 (0x313)
fd51ff63 1749#define SPR_POWER_PMC1 (0X313)
80d11f44 1750#define SPR_UPERF4 (0x314)
fd51ff63 1751#define SPR_POWER_PMC2 (0X314)
80d11f44 1752#define SPR_UPERF5 (0x315)
fd51ff63 1753#define SPR_POWER_PMC3 (0X315)
80d11f44 1754#define SPR_UPERF6 (0x316)
fd51ff63 1755#define SPR_POWER_PMC4 (0X316)
80d11f44 1756#define SPR_UPERF7 (0x317)
fd51ff63 1757#define SPR_POWER_PMC5 (0X317)
80d11f44 1758#define SPR_UPERF8 (0x318)
fd51ff63 1759#define SPR_POWER_PMC6 (0X318)
80d11f44 1760#define SPR_UPERF9 (0x319)
c36c97f8 1761#define SPR_970_PMC7 (0X319)
80d11f44 1762#define SPR_UPERFA (0x31A)
c36c97f8 1763#define SPR_970_PMC8 (0X31A)
80d11f44 1764#define SPR_UPERFB (0x31B)
fd51ff63 1765#define SPR_POWER_MMCR0 (0X31B)
80d11f44 1766#define SPR_UPERFC (0x31C)
fd51ff63 1767#define SPR_POWER_SIAR (0X31C)
80d11f44 1768#define SPR_UPERFD (0x31D)
fd51ff63 1769#define SPR_POWER_SDAR (0X31D)
80d11f44 1770#define SPR_UPERFE (0x31E)
fd51ff63 1771#define SPR_POWER_MMCR1 (0X31E)
80d11f44
JM
1772#define SPR_UPERFF (0x31F)
1773#define SPR_RCPU_MI_RA0 (0x320)
1774#define SPR_MPC_MI_DBCAM (0x320)
4ee4a03b 1775#define SPR_BESCRS (0x320)
80d11f44
JM
1776#define SPR_RCPU_MI_RA1 (0x321)
1777#define SPR_MPC_MI_DBRAM0 (0x321)
4ee4a03b 1778#define SPR_BESCRSU (0x321)
80d11f44
JM
1779#define SPR_RCPU_MI_RA2 (0x322)
1780#define SPR_MPC_MI_DBRAM1 (0x322)
4ee4a03b 1781#define SPR_BESCRR (0x322)
80d11f44 1782#define SPR_RCPU_MI_RA3 (0x323)
4ee4a03b
AK
1783#define SPR_BESCRRU (0x323)
1784#define SPR_EBBHR (0x324)
1785#define SPR_EBBRR (0x325)
1786#define SPR_BESCR (0x326)
80d11f44
JM
1787#define SPR_RCPU_L2U_RA0 (0x328)
1788#define SPR_MPC_MD_DBCAM (0x328)
1789#define SPR_RCPU_L2U_RA1 (0x329)
1790#define SPR_MPC_MD_DBRAM0 (0x329)
1791#define SPR_RCPU_L2U_RA2 (0x32A)
1792#define SPR_MPC_MD_DBRAM1 (0x32A)
1793#define SPR_RCPU_L2U_RA3 (0x32B)
60511041 1794#define SPR_TAR (0x32F)
32d0f0d8 1795#define SPR_ASDR (0x330)
21a558be 1796#define SPR_IC (0x350)
3ba55e39 1797#define SPR_VTB (0x351)
1488270e 1798#define SPR_MMCRC (0x353)
b8af5b2d 1799#define SPR_PSSCR (0x357)
80d11f44
JM
1800#define SPR_440_INV0 (0x370)
1801#define SPR_440_INV1 (0x371)
1802#define SPR_440_INV2 (0x372)
1803#define SPR_440_INV3 (0x373)
1804#define SPR_440_ITV0 (0x374)
1805#define SPR_440_ITV1 (0x375)
1806#define SPR_440_ITV2 (0x376)
1807#define SPR_440_ITV3 (0x377)
1808#define SPR_440_CCR1 (0x378)
14646457
BH
1809#define SPR_TACR (0x378)
1810#define SPR_TCSCR (0x379)
1811#define SPR_CSIGR (0x37a)
80d11f44 1812#define SPR_DCRIPR (0x37B)
14646457
BH
1813#define SPR_POWER_SPMC1 (0x37C)
1814#define SPR_POWER_SPMC2 (0x37D)
70c53407 1815#define SPR_POWER_MMCRS (0x37E)
9c1cf38d 1816#define SPR_WORT (0x37F)
80d11f44 1817#define SPR_PPR (0x380)
bd928eba 1818#define SPR_750_GQR0 (0x390)
80d11f44 1819#define SPR_440_DNV0 (0x390)
bd928eba 1820#define SPR_750_GQR1 (0x391)
80d11f44 1821#define SPR_440_DNV1 (0x391)
bd928eba 1822#define SPR_750_GQR2 (0x392)
80d11f44 1823#define SPR_440_DNV2 (0x392)
bd928eba 1824#define SPR_750_GQR3 (0x393)
80d11f44 1825#define SPR_440_DNV3 (0x393)
bd928eba 1826#define SPR_750_GQR4 (0x394)
80d11f44 1827#define SPR_440_DTV0 (0x394)
bd928eba 1828#define SPR_750_GQR5 (0x395)
80d11f44 1829#define SPR_440_DTV1 (0x395)
bd928eba 1830#define SPR_750_GQR6 (0x396)
80d11f44 1831#define SPR_440_DTV2 (0x396)
bd928eba 1832#define SPR_750_GQR7 (0x397)
80d11f44 1833#define SPR_440_DTV3 (0x397)
bd928eba
JM
1834#define SPR_750_THRM4 (0x398)
1835#define SPR_750CL_HID2 (0x398)
80d11f44 1836#define SPR_440_DVLIM (0x398)
bd928eba 1837#define SPR_750_WPAR (0x399)
80d11f44 1838#define SPR_440_IVLIM (0x399)
1488270e 1839#define SPR_TSCR (0x399)
bd928eba
JM
1840#define SPR_750_DMAU (0x39A)
1841#define SPR_750_DMAL (0x39B)
80d11f44
JM
1842#define SPR_440_RSTCFG (0x39B)
1843#define SPR_BOOKE_DCDBTRL (0x39C)
1844#define SPR_BOOKE_DCDBTRH (0x39D)
1845#define SPR_BOOKE_ICDBTRL (0x39E)
1846#define SPR_BOOKE_ICDBTRH (0x39F)
cb8b8bf8
AK
1847#define SPR_74XX_UMMCR2 (0x3A0)
1848#define SPR_7XX_UPMC5 (0x3A1)
1849#define SPR_7XX_UPMC6 (0x3A2)
80d11f44 1850#define SPR_UBAMR (0x3A7)
cb8b8bf8
AK
1851#define SPR_7XX_UMMCR0 (0x3A8)
1852#define SPR_7XX_UPMC1 (0x3A9)
1853#define SPR_7XX_UPMC2 (0x3AA)
1854#define SPR_7XX_USIAR (0x3AB)
1855#define SPR_7XX_UMMCR1 (0x3AC)
1856#define SPR_7XX_UPMC3 (0x3AD)
1857#define SPR_7XX_UPMC4 (0x3AE)
80d11f44
JM
1858#define SPR_USDA (0x3AF)
1859#define SPR_40x_ZPR (0x3B0)
1860#define SPR_BOOKE_MAS7 (0x3B0)
cb8b8bf8
AK
1861#define SPR_74XX_MMCR2 (0x3B0)
1862#define SPR_7XX_PMC5 (0x3B1)
80d11f44 1863#define SPR_40x_PID (0x3B1)
cb8b8bf8 1864#define SPR_7XX_PMC6 (0x3B2)
80d11f44 1865#define SPR_440_MMUCR (0x3B2)
80d11f44
JM
1866#define SPR_4xx_CCR0 (0x3B3)
1867#define SPR_BOOKE_EPLC (0x3B3)
80d11f44
JM
1868#define SPR_405_IAC3 (0x3B4)
1869#define SPR_BOOKE_EPSC (0x3B4)
80d11f44 1870#define SPR_405_IAC4 (0x3B5)
80d11f44 1871#define SPR_405_DVC1 (0x3B6)
80d11f44 1872#define SPR_405_DVC2 (0x3B7)
80d11f44 1873#define SPR_BAMR (0x3B7)
cb8b8bf8
AK
1874#define SPR_7XX_MMCR0 (0x3B8)
1875#define SPR_7XX_PMC1 (0x3B9)
80d11f44 1876#define SPR_40x_SGR (0x3B9)
cb8b8bf8 1877#define SPR_7XX_PMC2 (0x3BA)
80d11f44 1878#define SPR_40x_DCWR (0x3BA)
cb8b8bf8 1879#define SPR_7XX_SIAR (0x3BB)
80d11f44 1880#define SPR_405_SLER (0x3BB)
cb8b8bf8 1881#define SPR_7XX_MMCR1 (0x3BC)
80d11f44 1882#define SPR_405_SU0R (0x3BC)
80d11f44 1883#define SPR_401_SKR (0x3BC)
cb8b8bf8 1884#define SPR_7XX_PMC3 (0x3BD)
80d11f44 1885#define SPR_405_DBCR1 (0x3BD)
cb8b8bf8 1886#define SPR_7XX_PMC4 (0x3BE)
80d11f44 1887#define SPR_SDA (0x3BF)
80d11f44
JM
1888#define SPR_403_VTBL (0x3CC)
1889#define SPR_403_VTBU (0x3CD)
1890#define SPR_DMISS (0x3D0)
1891#define SPR_DCMP (0x3D1)
1892#define SPR_HASH1 (0x3D2)
1893#define SPR_HASH2 (0x3D3)
1894#define SPR_BOOKE_ICDBDR (0x3D3)
1895#define SPR_TLBMISS (0x3D4)
1896#define SPR_IMISS (0x3D4)
1897#define SPR_40x_ESR (0x3D4)
1898#define SPR_PTEHI (0x3D5)
1899#define SPR_ICMP (0x3D5)
1900#define SPR_40x_DEAR (0x3D5)
1901#define SPR_PTELO (0x3D6)
1902#define SPR_RPA (0x3D6)
1903#define SPR_40x_EVPR (0x3D6)
1904#define SPR_L3PM (0x3D7)
1905#define SPR_403_CDBCR (0x3D7)
4e777442 1906#define SPR_L3ITCR0 (0x3D8)
80d11f44
JM
1907#define SPR_TCR (0x3D8)
1908#define SPR_40x_TSR (0x3D8)
1909#define SPR_IBR (0x3DA)
1910#define SPR_40x_TCR (0x3DA)
1911#define SPR_ESASRR (0x3DB)
1912#define SPR_40x_PIT (0x3DB)
1913#define SPR_403_TBL (0x3DC)
1914#define SPR_403_TBU (0x3DD)
1915#define SPR_SEBR (0x3DE)
1916#define SPR_40x_SRR2 (0x3DE)
1917#define SPR_SER (0x3DF)
1918#define SPR_40x_SRR3 (0x3DF)
4e777442 1919#define SPR_L3OHCR (0x3E8)
80d11f44
JM
1920#define SPR_L3ITCR1 (0x3E9)
1921#define SPR_L3ITCR2 (0x3EA)
1922#define SPR_L3ITCR3 (0x3EB)
1923#define SPR_HID0 (0x3F0)
1924#define SPR_40x_DBSR (0x3F0)
1925#define SPR_HID1 (0x3F1)
1926#define SPR_IABR (0x3F2)
1927#define SPR_40x_DBCR0 (0x3F2)
1928#define SPR_601_HID2 (0x3F2)
1929#define SPR_Exxx_L1CSR0 (0x3F2)
1930#define SPR_ICTRL (0x3F3)
1931#define SPR_HID2 (0x3F3)
bd928eba 1932#define SPR_750CL_HID4 (0x3F3)
80d11f44
JM
1933#define SPR_Exxx_L1CSR1 (0x3F3)
1934#define SPR_440_DBDR (0x3F3)
1935#define SPR_LDSTDB (0x3F4)
bd928eba 1936#define SPR_750_TDCL (0x3F4)
80d11f44
JM
1937#define SPR_40x_IAC1 (0x3F4)
1938#define SPR_MMUCSR0 (0x3F4)
ba881002 1939#define SPR_970_HID4 (0x3F4)
80d11f44 1940#define SPR_DABR (0x3F5)
3fc6c082 1941#define DABR_MASK (~(target_ulong)0x7)
80d11f44
JM
1942#define SPR_Exxx_BUCSR (0x3F5)
1943#define SPR_40x_IAC2 (0x3F5)
1944#define SPR_601_HID5 (0x3F5)
1945#define SPR_40x_DAC1 (0x3F6)
1946#define SPR_MSSCR0 (0x3F6)
1947#define SPR_970_HID5 (0x3F6)
1948#define SPR_MSSSR0 (0x3F7)
4e777442 1949#define SPR_MSSCR1 (0x3F7)
80d11f44
JM
1950#define SPR_DABRX (0x3F7)
1951#define SPR_40x_DAC2 (0x3F7)
1952#define SPR_MMUCFG (0x3F7)
1953#define SPR_LDSTCR (0x3F8)
1954#define SPR_L2PMCR (0x3F8)
bd928eba 1955#define SPR_750FX_HID2 (0x3F8)
80d11f44
JM
1956#define SPR_Exxx_L1FINV0 (0x3F8)
1957#define SPR_L2CR (0x3F9)
298091f8 1958#define SPR_Exxx_L2CSR0 (0x3F9)
80d11f44 1959#define SPR_L3CR (0x3FA)
bd928eba 1960#define SPR_750_TDCH (0x3FA)
80d11f44
JM
1961#define SPR_IABR2 (0x3FA)
1962#define SPR_40x_DCCR (0x3FA)
1963#define SPR_ICTC (0x3FB)
1964#define SPR_40x_ICCR (0x3FB)
1965#define SPR_THRM1 (0x3FC)
1966#define SPR_403_PBL1 (0x3FC)
1967#define SPR_SP (0x3FD)
1968#define SPR_THRM2 (0x3FD)
1969#define SPR_403_PBU1 (0x3FD)
1970#define SPR_604_HID13 (0x3FD)
1971#define SPR_LT (0x3FE)
1972#define SPR_THRM3 (0x3FE)
1973#define SPR_RCPU_FPECR (0x3FE)
1974#define SPR_403_PBL2 (0x3FE)
1975#define SPR_PIR (0x3FF)
1976#define SPR_403_PBU2 (0x3FF)
1977#define SPR_601_HID15 (0x3FF)
1978#define SPR_604_HID15 (0x3FF)
1979#define SPR_E500_SVR (0x3FF)
79aceca5 1980
84755ed5
AG
1981/* Disable MAS Interrupt Updates for Hypervisor */
1982#define EPCR_DMIUH (1 << 22)
1983/* Disable Guest TLB Management Instructions */
1984#define EPCR_DGTMI (1 << 23)
1985/* Guest Interrupt Computation Mode */
1986#define EPCR_GICM (1 << 24)
1987/* Interrupt Computation Mode */
1988#define EPCR_ICM (1 << 25)
1989/* Disable Embedded Hypervisor Debug */
1990#define EPCR_DUVD (1 << 26)
1991/* Instruction Storage Interrupt Directed to Guest State */
1992#define EPCR_ISIGS (1 << 27)
1993/* Data Storage Interrupt Directed to Guest State */
1994#define EPCR_DSIGS (1 << 28)
1995/* Instruction TLB Error Interrupt Directed to Guest State */
1996#define EPCR_ITLBGS (1 << 29)
1997/* Data TLB Error Interrupt Directed to Guest State */
1998#define EPCR_DTLBGS (1 << 30)
1999/* External Input Interrupt Directed to Guest State */
2000#define EPCR_EXTGS (1 << 31)
2001
c647e3fe
DG
2002#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
2003#define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
2004#define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
2005#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
2006#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
ea71258d 2007
c647e3fe
DG
2008#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
2009#define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
2010#define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
2011#define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
2012#define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
ea71258d 2013
298091f8
BM
2014/* E500 L2CSR0 */
2015#define E500_L2CSR0_L2FI (1 << 21) /* L2 cache flash invalidate */
2016#define E500_L2CSR0_L2FL (1 << 11) /* L2 cache flush */
2017#define E500_L2CSR0_L2LFC (1 << 10) /* L2 cache lock flash clear */
2018
bbc01ca7 2019/* HID0 bits */
1488270e
BH
2020#define HID0_DEEPNAP (1 << 24) /* pre-2.06 */
2021#define HID0_DOZE (1 << 23) /* pre-2.06 */
2022#define HID0_NAP (1 << 22) /* pre-2.06 */
2a83f997 2023#define HID0_HILE PPC_BIT(19) /* POWER8 */
0bfc0cf0 2024#define HID0_POWER9_HILE PPC_BIT(4)
bbc01ca7 2025
c29b735c
NF
2026/*****************************************************************************/
2027/* PowerPC Instructions types definitions */
2028enum {
2029 PPC_NONE = 0x0000000000000000ULL,
2030 /* PowerPC base instructions set */
2031 PPC_INSNS_BASE = 0x0000000000000001ULL,
2032 /* integer operations instructions */
2033#define PPC_INTEGER PPC_INSNS_BASE
2034 /* flow control instructions */
2035#define PPC_FLOW PPC_INSNS_BASE
2036 /* virtual memory instructions */
2037#define PPC_MEM PPC_INSNS_BASE
2038 /* ld/st with reservation instructions */
2039#define PPC_RES PPC_INSNS_BASE
2040 /* spr/msr access instructions */
2041#define PPC_MISC PPC_INSNS_BASE
2042 /* Deprecated instruction sets */
2043 /* Original POWER instruction set */
2044 PPC_POWER = 0x0000000000000002ULL,
2045 /* POWER2 instruction set extension */
2046 PPC_POWER2 = 0x0000000000000004ULL,
2047 /* Power RTC support */
2048 PPC_POWER_RTC = 0x0000000000000008ULL,
2049 /* Power-to-PowerPC bridge (601) */
2050 PPC_POWER_BR = 0x0000000000000010ULL,
2051 /* 64 bits PowerPC instruction set */
2052 PPC_64B = 0x0000000000000020ULL,
2053 /* New 64 bits extensions (PowerPC 2.0x) */
2054 PPC_64BX = 0x0000000000000040ULL,
2055 /* 64 bits hypervisor extensions */
2056 PPC_64H = 0x0000000000000080ULL,
2057 /* New wait instruction (PowerPC 2.0x) */
2058 PPC_WAIT = 0x0000000000000100ULL,
2059 /* Time base mftb instruction */
2060 PPC_MFTB = 0x0000000000000200ULL,
2061
2062 /* Fixed-point unit extensions */
2063 /* PowerPC 602 specific */
2064 PPC_602_SPEC = 0x0000000000000400ULL,
2065 /* isel instruction */
2066 PPC_ISEL = 0x0000000000000800ULL,
2067 /* popcntb instruction */
2068 PPC_POPCNTB = 0x0000000000001000ULL,
2069 /* string load / store */
2070 PPC_STRING = 0x0000000000002000ULL,
b7815375
BH
2071 /* real mode cache inhibited load / store */
2072 PPC_CILDST = 0x0000000000004000ULL,
c29b735c
NF
2073
2074 /* Floating-point unit extensions */
2075 /* Optional floating point instructions */
2076 PPC_FLOAT = 0x0000000000010000ULL,
2077 /* New floating-point extensions (PowerPC 2.0x) */
2078 PPC_FLOAT_EXT = 0x0000000000020000ULL,
2079 PPC_FLOAT_FSQRT = 0x0000000000040000ULL,
2080 PPC_FLOAT_FRES = 0x0000000000080000ULL,
2081 PPC_FLOAT_FRSQRTE = 0x0000000000100000ULL,
2082 PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
2083 PPC_FLOAT_FSEL = 0x0000000000400000ULL,
2084 PPC_FLOAT_STFIWX = 0x0000000000800000ULL,
2085
2086 /* Vector/SIMD extensions */
2087 /* Altivec support */
2088 PPC_ALTIVEC = 0x0000000001000000ULL,
2089 /* PowerPC 2.03 SPE extension */
2090 PPC_SPE = 0x0000000002000000ULL,
2091 /* PowerPC 2.03 SPE single-precision floating-point extension */
2092 PPC_SPE_SINGLE = 0x0000000004000000ULL,
2093 /* PowerPC 2.03 SPE double-precision floating-point extension */
2094 PPC_SPE_DOUBLE = 0x0000000008000000ULL,
2095
2096 /* Optional memory control instructions */
2097 PPC_MEM_TLBIA = 0x0000000010000000ULL,
2098 PPC_MEM_TLBIE = 0x0000000020000000ULL,
2099 PPC_MEM_TLBSYNC = 0x0000000040000000ULL,
2100 /* sync instruction */
2101 PPC_MEM_SYNC = 0x0000000080000000ULL,
2102 /* eieio instruction */
2103 PPC_MEM_EIEIO = 0x0000000100000000ULL,
2104
2105 /* Cache control instructions */
2106 PPC_CACHE = 0x0000000200000000ULL,
2107 /* icbi instruction */
2108 PPC_CACHE_ICBI = 0x0000000400000000ULL,
8e33944f 2109 /* dcbz instruction */
c29b735c 2110 PPC_CACHE_DCBZ = 0x0000000800000000ULL,
c29b735c
NF
2111 /* dcba instruction */
2112 PPC_CACHE_DCBA = 0x0000002000000000ULL,
2113 /* Freescale cache locking instructions */
2114 PPC_CACHE_LOCK = 0x0000004000000000ULL,
2115
2116 /* MMU related extensions */
2117 /* external control instructions */
2118 PPC_EXTERN = 0x0000010000000000ULL,
2119 /* segment register access instructions */
2120 PPC_SEGMENT = 0x0000020000000000ULL,
2121 /* PowerPC 6xx TLB management instructions */
2122 PPC_6xx_TLB = 0x0000040000000000ULL,
2123 /* PowerPC 74xx TLB management instructions */
2124 PPC_74xx_TLB = 0x0000080000000000ULL,
2125 /* PowerPC 40x TLB management instructions */
2126 PPC_40x_TLB = 0x0000100000000000ULL,
2127 /* segment register access instructions for PowerPC 64 "bridge" */
2128 PPC_SEGMENT_64B = 0x0000200000000000ULL,
2129 /* SLB management */
2130 PPC_SLBI = 0x0000400000000000ULL,
2131
2132 /* Embedded PowerPC dedicated instructions */
2133 PPC_WRTEE = 0x0001000000000000ULL,
2134 /* PowerPC 40x exception model */
2135 PPC_40x_EXCP = 0x0002000000000000ULL,
2136 /* PowerPC 405 Mac instructions */
2137 PPC_405_MAC = 0x0004000000000000ULL,
2138 /* PowerPC 440 specific instructions */
2139 PPC_440_SPEC = 0x0008000000000000ULL,
2140 /* BookE (embedded) PowerPC specification */
2141 PPC_BOOKE = 0x0010000000000000ULL,
2142 /* mfapidi instruction */
2143 PPC_MFAPIDI = 0x0020000000000000ULL,
2144 /* tlbiva instruction */
2145 PPC_TLBIVA = 0x0040000000000000ULL,
2146 /* tlbivax instruction */
2147 PPC_TLBIVAX = 0x0080000000000000ULL,
2148 /* PowerPC 4xx dedicated instructions */
2149 PPC_4xx_COMMON = 0x0100000000000000ULL,
2150 /* PowerPC 40x ibct instructions */
2151 PPC_40x_ICBT = 0x0200000000000000ULL,
2152 /* rfmci is not implemented in all BookE PowerPC */
2153 PPC_RFMCI = 0x0400000000000000ULL,
2154 /* rfdi instruction */
2155 PPC_RFDI = 0x0800000000000000ULL,
2156 /* DCR accesses */
2157 PPC_DCR = 0x1000000000000000ULL,
2158 /* DCR extended accesse */
2159 PPC_DCRX = 0x2000000000000000ULL,
2160 /* user-mode DCR access, implemented in PowerPC 460 */
2161 PPC_DCRUX = 0x4000000000000000ULL,
eaabeef2
DG
2162 /* popcntw and popcntd instructions */
2163 PPC_POPCNTWD = 0x8000000000000000ULL,
01662f3e 2164
02d4eae4
DG
2165#define PPC_TCG_INSNS (PPC_INSNS_BASE | PPC_POWER | PPC_POWER2 \
2166 | PPC_POWER_RTC | PPC_POWER_BR | PPC_64B \
2167 | PPC_64BX | PPC_64H | PPC_WAIT | PPC_MFTB \
2168 | PPC_602_SPEC | PPC_ISEL | PPC_POPCNTB \
2169 | PPC_STRING | PPC_FLOAT | PPC_FLOAT_EXT \
2170 | PPC_FLOAT_FSQRT | PPC_FLOAT_FRES \
2171 | PPC_FLOAT_FRSQRTE | PPC_FLOAT_FRSQRTES \
2172 | PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX \
2173 | PPC_ALTIVEC | PPC_SPE | PPC_SPE_SINGLE \
2174 | PPC_SPE_DOUBLE | PPC_MEM_TLBIA \
2175 | PPC_MEM_TLBIE | PPC_MEM_TLBSYNC \
2176 | PPC_MEM_SYNC | PPC_MEM_EIEIO \
2177 | PPC_CACHE | PPC_CACHE_ICBI \
8e33944f 2178 | PPC_CACHE_DCBZ \
02d4eae4
DG
2179 | PPC_CACHE_DCBA | PPC_CACHE_LOCK \
2180 | PPC_EXTERN | PPC_SEGMENT | PPC_6xx_TLB \
2181 | PPC_74xx_TLB | PPC_40x_TLB | PPC_SEGMENT_64B \
2182 | PPC_SLBI | PPC_WRTEE | PPC_40x_EXCP \
2183 | PPC_405_MAC | PPC_440_SPEC | PPC_BOOKE \
2184 | PPC_MFAPIDI | PPC_TLBIVA | PPC_TLBIVAX \
2185 | PPC_4xx_COMMON | PPC_40x_ICBT | PPC_RFMCI \
2186 | PPC_RFDI | PPC_DCR | PPC_DCRX | PPC_DCRUX \
b7815375 2187 | PPC_POPCNTWD | PPC_CILDST)
02d4eae4 2188
01662f3e
AG
2189 /* extended type values */
2190
2191 /* BookE 2.06 PowerPC specification */
2192 PPC2_BOOKE206 = 0x0000000000000001ULL,
a7342588
DG
2193 /* VSX (extensions to Altivec / VMX) */
2194 PPC2_VSX = 0x0000000000000002ULL,
2195 /* Decimal Floating Point (DFP) */
2196 PPC2_DFP = 0x0000000000000004ULL,
3f9f6a50
AG
2197 /* Embedded.Processor Control */
2198 PPC2_PRCNTL = 0x0000000000000008ULL,
cd6e9320
TH
2199 /* Byte-reversed, indexed, double-word load and store */
2200 PPC2_DBRX = 0x0000000000000010ULL,
9c2627b0
AJ
2201 /* Book I 2.05 PowerPC specification */
2202 PPC2_ISA205 = 0x0000000000000020ULL,
dbcc48fa
TM
2203 /* VSX additions in ISA 2.07 */
2204 PPC2_VSX207 = 0x0000000000000040ULL,
86ba37ed
TM
2205 /* ISA 2.06B bpermd */
2206 PPC2_PERM_ISA206 = 0x0000000000000080ULL,
a824bc19
TM
2207 /* ISA 2.06B divide extended variants */
2208 PPC2_DIVE_ISA206 = 0x0000000000000100ULL,
1fa6c533
TM
2209 /* ISA 2.06B larx/stcx. instructions */
2210 PPC2_ATOMIC_ISA206 = 0x0000000000000200ULL,
1b0bd002
TM
2211 /* ISA 2.06B floating point integer conversion */
2212 PPC2_FP_CVT_ISA206 = 0x0000000000000400ULL,
29a0e4e9
TM
2213 /* ISA 2.06B floating point test instructions */
2214 PPC2_FP_TST_ISA206 = 0x0000000000000800ULL,
94840e07
TM
2215 /* ISA 2.07 bctar instruction */
2216 PPC2_BCTAR_ISA207 = 0x0000000000001000ULL,
38a85337
TM
2217 /* ISA 2.07 load/store quadword */
2218 PPC2_LSQ_ISA207 = 0x0000000000002000ULL,
32ea54ab
TM
2219 /* ISA 2.07 Altivec */
2220 PPC2_ALTIVEC_207 = 0x0000000000004000ULL,
df99d30d
AK
2221 /* PowerISA 2.07 Book3s specification */
2222 PPC2_ISA207S = 0x0000000000008000ULL,
4171853c
PM
2223 /* Double precision floating point conversion for signed integer 64 */
2224 PPC2_FP_CVT_S64 = 0x0000000000010000ULL,
f90468b6
TM
2225 /* Transactional Memory (ISA 2.07, Book II) */
2226 PPC2_TM = 0x0000000000020000ULL,
7778a575
BH
2227 /* Server PM instructgions (ISA 2.06, Book III) */
2228 PPC2_PM_ISA206 = 0x0000000000040000ULL,
eb640b13
ND
2229 /* POWER ISA 3.0 */
2230 PPC2_ISA300 = 0x0000000000080000ULL,
ca7a2fda
LP
2231 /* POWER ISA 3.1 */
2232 PPC2_ISA310 = 0x0000000000100000ULL,
02d4eae4 2233
74f23997 2234#define PPC_TCG_INSNS2 (PPC2_BOOKE206 | PPC2_VSX | PPC2_PRCNTL | PPC2_DBRX | \
a824bc19 2235 PPC2_ISA205 | PPC2_VSX207 | PPC2_PERM_ISA206 | \
1b0bd002 2236 PPC2_DIVE_ISA206 | PPC2_ATOMIC_ISA206 | \
94840e07 2237 PPC2_FP_CVT_ISA206 | PPC2_FP_TST_ISA206 | \
32ea54ab 2238 PPC2_BCTAR_ISA207 | PPC2_LSQ_ISA207 | \
4171853c 2239 PPC2_ALTIVEC_207 | PPC2_ISA207S | PPC2_DFP | \
eb640b13 2240 PPC2_FP_CVT_S64 | PPC2_TM | PPC2_PM_ISA206 | \
9495edb0 2241 PPC2_ISA300 | PPC2_ISA310)
c29b735c
NF
2242};
2243
76a66253 2244/*****************************************************************************/
c647e3fe
DG
2245/*
2246 * Memory access type :
9a64fbe4
FB
2247 * may be needed for precise access rights control and precise exceptions.
2248 */
79aceca5 2249enum {
9a64fbe4
FB
2250 /* Type of instruction that generated the access */
2251 ACCESS_CODE = 0x10, /* Code fetch access */
2252 ACCESS_INT = 0x20, /* Integer load/store access */
2253 ACCESS_FLOAT = 0x30, /* floating point load/store access */
2254 ACCESS_RES = 0x40, /* load/store with reservation */
2255 ACCESS_EXT = 0x50, /* external access */
2256 ACCESS_CACHE = 0x60, /* Cache manipulation */
2257};
2258
c647e3fe
DG
2259/*
2260 * Hardware interrupt sources:
2261 * all those exception can be raised simulteaneously
47103572 2262 */
e9df014c
JM
2263/* Input pins definitions */
2264enum {
2265 /* 6xx bus input pins */
24be5ae3
JM
2266 PPC6xx_INPUT_HRESET = 0,
2267 PPC6xx_INPUT_SRESET = 1,
2268 PPC6xx_INPUT_CKSTP_IN = 2,
2269 PPC6xx_INPUT_MCP = 3,
2270 PPC6xx_INPUT_SMI = 4,
2271 PPC6xx_INPUT_INT = 5,
d68f1306
JM
2272 PPC6xx_INPUT_TBEN = 6,
2273 PPC6xx_INPUT_WAKEUP = 7,
2274 PPC6xx_INPUT_NB,
24be5ae3
JM
2275};
2276
2277enum {
e9df014c 2278 /* Embedded PowerPC input pins */
24be5ae3
JM
2279 PPCBookE_INPUT_HRESET = 0,
2280 PPCBookE_INPUT_SRESET = 1,
2281 PPCBookE_INPUT_CKSTP_IN = 2,
2282 PPCBookE_INPUT_MCP = 3,
2283 PPCBookE_INPUT_SMI = 4,
2284 PPCBookE_INPUT_INT = 5,
2285 PPCBookE_INPUT_CINT = 6,
d68f1306 2286 PPCBookE_INPUT_NB,
24be5ae3
JM
2287};
2288
9fdc60bf
AJ
2289enum {
2290 /* PowerPC E500 input pins */
2291 PPCE500_INPUT_RESET_CORE = 0,
2292 PPCE500_INPUT_MCK = 1,
2293 PPCE500_INPUT_CINT = 3,
2294 PPCE500_INPUT_INT = 4,
2295 PPCE500_INPUT_DEBUG = 6,
2296 PPCE500_INPUT_NB,
2297};
2298
a750fc0b 2299enum {
4e290a0b
JM
2300 /* PowerPC 40x input pins */
2301 PPC40x_INPUT_RESET_CORE = 0,
2302 PPC40x_INPUT_RESET_CHIP = 1,
2303 PPC40x_INPUT_RESET_SYS = 2,
2304 PPC40x_INPUT_CINT = 3,
2305 PPC40x_INPUT_INT = 4,
2306 PPC40x_INPUT_HALT = 5,
2307 PPC40x_INPUT_DEBUG = 6,
2308 PPC40x_INPUT_NB,
e9df014c
JM
2309};
2310
b4095fed
JM
2311enum {
2312 /* RCPU input pins */
2313 PPCRCPU_INPUT_PORESET = 0,
2314 PPCRCPU_INPUT_HRESET = 1,
2315 PPCRCPU_INPUT_SRESET = 2,
2316 PPCRCPU_INPUT_IRQ0 = 3,
2317 PPCRCPU_INPUT_IRQ1 = 4,
2318 PPCRCPU_INPUT_IRQ2 = 5,
2319 PPCRCPU_INPUT_IRQ3 = 6,
2320 PPCRCPU_INPUT_IRQ4 = 7,
2321 PPCRCPU_INPUT_IRQ5 = 8,
2322 PPCRCPU_INPUT_IRQ6 = 9,
2323 PPCRCPU_INPUT_IRQ7 = 10,
2324 PPCRCPU_INPUT_NB,
2325};
2326
00af685f 2327#if defined(TARGET_PPC64)
d0dfae6e
JM
2328enum {
2329 /* PowerPC 970 input pins */
2330 PPC970_INPUT_HRESET = 0,
2331 PPC970_INPUT_SRESET = 1,
2332 PPC970_INPUT_CKSTP = 2,
2333 PPC970_INPUT_TBEN = 3,
2334 PPC970_INPUT_MCP = 4,
2335 PPC970_INPUT_INT = 5,
2336 PPC970_INPUT_THINT = 6,
7b62a955 2337 PPC970_INPUT_NB,
9d52e907
DG
2338};
2339
2340enum {
2341 /* POWER7 input pins */
2342 POWER7_INPUT_INT = 0,
c647e3fe
DG
2343 /*
2344 * POWER7 probably has other inputs, but we don't care about them
9d52e907 2345 * for any existing machine. We can wire these up when we need
c647e3fe
DG
2346 * them
2347 */
9d52e907 2348 POWER7_INPUT_NB,
d0dfae6e 2349};
67afe775
BH
2350
2351enum {
2352 /* POWER9 input pins */
2353 POWER9_INPUT_INT = 0,
2354 POWER9_INPUT_HINT = 1,
2355 POWER9_INPUT_NB,
2356};
00af685f 2357#endif
d0dfae6e 2358
e9df014c 2359/* Hardware exceptions definitions */
47103572 2360enum {
e9df014c 2361 /* External hardware exception sources */
e1833e1f 2362 PPC_INTERRUPT_RESET = 0, /* Reset exception */
d68f1306
JM
2363 PPC_INTERRUPT_WAKEUP, /* Wakeup exception */
2364 PPC_INTERRUPT_MCK, /* Machine check exception */
2365 PPC_INTERRUPT_EXT, /* External interrupt */
2366 PPC_INTERRUPT_SMI, /* System management interrupt */
2367 PPC_INTERRUPT_CEXT, /* Critical external interrupt */
2368 PPC_INTERRUPT_DEBUG, /* External debug exception */
2369 PPC_INTERRUPT_THERM, /* Thermal exception */
e9df014c 2370 /* Internal hardware exception sources */
d68f1306
JM
2371 PPC_INTERRUPT_DECR, /* Decrementer exception */
2372 PPC_INTERRUPT_HDECR, /* Hypervisor decrementer exception */
136fbf65 2373 PPC_INTERRUPT_PIT, /* Programmable interval timer interrupt */
d68f1306
JM
2374 PPC_INTERRUPT_FIT, /* Fixed interval timer interrupt */
2375 PPC_INTERRUPT_WDT, /* Watchdog timer interrupt */
2376 PPC_INTERRUPT_CDOORBELL, /* Critical doorbell interrupt */
2377 PPC_INTERRUPT_DOORBELL, /* Doorbell interrupt */
2378 PPC_INTERRUPT_PERFM, /* Performance monitor interrupt */
136fbf65 2379 PPC_INTERRUPT_HMI, /* Hypervisor Maintenance interrupt */
f03a1af5 2380 PPC_INTERRUPT_HDOORBELL, /* Hypervisor Doorbell interrupt */
d8ce5fd6 2381 PPC_INTERRUPT_HVIRT, /* Hypervisor virtualization interrupt */
47103572
JM
2382};
2383
6d9412ea
AK
2384/* Processor Compatibility mask (PCR) */
2385enum {
a6a444a8
CLG
2386 PCR_COMPAT_2_05 = PPC_BIT(62),
2387 PCR_COMPAT_2_06 = PPC_BIT(61),
2388 PCR_COMPAT_2_07 = PPC_BIT(60),
2389 PCR_COMPAT_3_00 = PPC_BIT(59),
7d37b274 2390 PCR_COMPAT_3_10 = PPC_BIT(58),
a6a444a8
CLG
2391 PCR_VEC_DIS = PPC_BIT(0), /* Vec. disable (bit NA since POWER8) */
2392 PCR_VSX_DIS = PPC_BIT(1), /* VSX disable (bit NA since POWER8) */
2393 PCR_TM_DIS = PPC_BIT(2), /* Trans. memory disable (POWER8) */
6d9412ea
AK
2394};
2395
1488270e
BH
2396/* HMER/HMEER */
2397enum {
a6a444a8
CLG
2398 HMER_MALFUNCTION_ALERT = PPC_BIT(0),
2399 HMER_PROC_RECV_DONE = PPC_BIT(2),
2400 HMER_PROC_RECV_ERROR_MASKED = PPC_BIT(3),
2401 HMER_TFAC_ERROR = PPC_BIT(4),
2402 HMER_TFMR_PARITY_ERROR = PPC_BIT(5),
2403 HMER_XSCOM_FAIL = PPC_BIT(8),
2404 HMER_XSCOM_DONE = PPC_BIT(9),
2405 HMER_PROC_RECV_AGAIN = PPC_BIT(11),
2406 HMER_WARN_RISE = PPC_BIT(14),
2407 HMER_WARN_FALL = PPC_BIT(15),
2408 HMER_SCOM_FIR_HMI = PPC_BIT(16),
2409 HMER_TRIG_FIR_HMI = PPC_BIT(17),
2410 HMER_HYP_RESOURCE_ERR = PPC_BIT(20),
2411 HMER_XSCOM_STATUS_MASK = PPC_BITMASK(21, 23),
1488270e
BH
2412};
2413
9a64fbe4
FB
2414/*****************************************************************************/
2415
dd09c361 2416#define is_isa300(ctx) (!!(ctx->insns_flags2 & PPC2_ISA300))
00b70788
ND
2417target_ulong cpu_read_xer(CPUPPCState *env);
2418void cpu_write_xer(CPUPPCState *env, target_ulong xer);
da91a00f 2419
d0db7cad
GK
2420/*
2421 * All 64-bit server processors compliant with arch 2.x, ie. 970 and newer,
2422 * have PPC_SEGMENT_64B.
2423 */
2424#define is_book3s_arch2x(ctx) (!!((ctx)->insns_flags & PPC_SEGMENT_64B))
2425
2da8a6bc
RH
2426#ifdef CONFIG_DEBUG_TCG
2427void cpu_get_tb_cpu_state(CPUPPCState *env, target_ulong *pc,
2428 target_ulong *cs_base, uint32_t *flags);
2429#else
1328c2bf 2430static inline void cpu_get_tb_cpu_state(CPUPPCState *env, target_ulong *pc,
89fee74a 2431 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
2432{
2433 *pc = env->nip;
2434 *cs_base = 0;
2435 *flags = env->hflags;
2436}
2da8a6bc 2437#endif
6b917547 2438
db789c6c
BH
2439void QEMU_NORETURN raise_exception(CPUPPCState *env, uint32_t exception);
2440void QEMU_NORETURN raise_exception_ra(CPUPPCState *env, uint32_t exception,
2441 uintptr_t raddr);
2442void QEMU_NORETURN raise_exception_err(CPUPPCState *env, uint32_t exception,
2443 uint32_t error_code);
2444void QEMU_NORETURN raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
2445 uint32_t error_code, uintptr_t raddr);
2446
01662f3e 2447#if !defined(CONFIG_USER_ONLY)
1328c2bf 2448static inline int booke206_tlbm_id(CPUPPCState *env, ppcmas_tlb_t *tlbm)
01662f3e 2449{
d1e256fe 2450 uintptr_t tlbml = (uintptr_t)tlbm;
1c53accc 2451 uintptr_t tlbl = (uintptr_t)env->tlb.tlbm;
01662f3e 2452
1c53accc 2453 return (tlbml - tlbl) / sizeof(env->tlb.tlbm[0]);
01662f3e
AG
2454}
2455
1328c2bf 2456static inline int booke206_tlb_size(CPUPPCState *env, int tlbn)
01662f3e
AG
2457{
2458 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2459 int r = tlbncfg & TLBnCFG_N_ENTRY;
2460 return r;
2461}
2462
1328c2bf 2463static inline int booke206_tlb_ways(CPUPPCState *env, int tlbn)
01662f3e
AG
2464{
2465 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2466 int r = tlbncfg >> TLBnCFG_ASSOC_SHIFT;
2467 return r;
2468}
2469
1328c2bf 2470static inline int booke206_tlbm_to_tlbn(CPUPPCState *env, ppcmas_tlb_t *tlbm)
01662f3e 2471{
d1e256fe 2472 int id = booke206_tlbm_id(env, tlbm);
01662f3e
AG
2473 int end = 0;
2474 int i;
2475
2476 for (i = 0; i < BOOKE206_MAX_TLBN; i++) {
2477 end += booke206_tlb_size(env, i);
2478 if (id < end) {
2479 return i;
2480 }
2481 }
2482
db70b311 2483 cpu_abort(env_cpu(env), "Unknown TLBe: %d\n", id);
01662f3e
AG
2484 return 0;
2485}
2486
1328c2bf 2487static inline int booke206_tlbm_to_way(CPUPPCState *env, ppcmas_tlb_t *tlb)
01662f3e 2488{
d1e256fe
AG
2489 int tlbn = booke206_tlbm_to_tlbn(env, tlb);
2490 int tlbid = booke206_tlbm_id(env, tlb);
01662f3e
AG
2491 return tlbid & (booke206_tlb_ways(env, tlbn) - 1);
2492}
2493
1328c2bf 2494static inline ppcmas_tlb_t *booke206_get_tlbm(CPUPPCState *env, const int tlbn,
01662f3e
AG
2495 target_ulong ea, int way)
2496{
2497 int r;
2498 uint32_t ways = booke206_tlb_ways(env, tlbn);
786a4ea8
SH
2499 int ways_bits = ctz32(ways);
2500 int tlb_bits = ctz32(booke206_tlb_size(env, tlbn));
01662f3e
AG
2501 int i;
2502
2503 way &= ways - 1;
2504 ea >>= MAS2_EPN_SHIFT;
2505 ea &= (1 << (tlb_bits - ways_bits)) - 1;
2506 r = (ea << ways_bits) | way;
2507
3f162d11
AG
2508 if (r >= booke206_tlb_size(env, tlbn)) {
2509 return NULL;
2510 }
2511
01662f3e
AG
2512 /* bump up to tlbn index */
2513 for (i = 0; i < tlbn; i++) {
2514 r += booke206_tlb_size(env, i);
2515 }
2516
1c53accc 2517 return &env->tlb.tlbm[r];
01662f3e
AG
2518}
2519
a1ef618a 2520/* returns bitmap of supported page sizes for a given TLB */
1328c2bf 2521static inline uint32_t booke206_tlbnps(CPUPPCState *env, const int tlbn)
a1ef618a 2522{
a1ef618a
AG
2523 uint32_t ret = 0;
2524
3f330293
KF
2525 if ((env->spr[SPR_MMUCFG] & MMUCFG_MAVN) == MMUCFG_MAVN_V2) {
2526 /* MAV2 */
a1ef618a
AG
2527 ret = env->spr[SPR_BOOKE_TLB0PS + tlbn];
2528 } else {
2529 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2530 uint32_t min = (tlbncfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
2531 uint32_t max = (tlbncfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
2532 int i;
2533 for (i = min; i <= max; i++) {
2534 ret |= (1 << (i << 1));
2535 }
2536 }
2537
2538 return ret;
2539}
2540
c449d8ba
KF
2541static inline void booke206_fixed_size_tlbn(CPUPPCState *env, const int tlbn,
2542 ppcmas_tlb_t *tlb)
2543{
2544 uint8_t i;
2545 int32_t tsize = -1;
2546
2547 for (i = 0; i < 32; i++) {
2548 if ((env->spr[SPR_BOOKE_TLB0PS + tlbn]) & (1ULL << i)) {
2549 if (tsize == -1) {
2550 tsize = i;
2551 } else {
2552 return;
2553 }
2554 }
2555 }
2556
2557 /* TLBnPS unimplemented? Odd.. */
2558 assert(tsize != -1);
2559 tlb->mas1 &= ~MAS1_TSIZE_MASK;
2560 tlb->mas1 |= ((uint32_t)tsize) << MAS1_TSIZE_SHIFT;
2561}
2562
01662f3e
AG
2563#endif
2564
e42a61f1
AG
2565static inline bool msr_is_64bit(CPUPPCState *env, target_ulong msr)
2566{
2567 if (env->mmu_model == POWERPC_MMU_BOOKE206) {
2568 return msr & (1ULL << MSR_CM);
2569 }
2570
2571 return msr & (1ULL << MSR_SF);
2572}
2573
afbee712
TH
2574/**
2575 * Check whether register rx is in the range between start and
2576 * start + nregs (as needed by the LSWX and LSWI instructions)
2577 */
2578static inline bool lsw_reg_in_range(int start, int nregs, int rx)
2579{
2580 return (start + nregs <= 32 && rx >= start && rx < start + nregs) ||
2581 (start + nregs > 32 && (rx >= start || rx < start + nregs - 32));
2582}
2583
ef96e3ae 2584/* Accessors for FP, VMX and VSX registers */
da7815ef
MCA
2585#if defined(HOST_WORDS_BIGENDIAN)
2586#define VsrB(i) u8[i]
2587#define VsrSB(i) s8[i]
2588#define VsrH(i) u16[i]
2589#define VsrSH(i) s16[i]
2590#define VsrW(i) u32[i]
2591#define VsrSW(i) s32[i]
2592#define VsrD(i) u64[i]
2593#define VsrSD(i) s64[i]
2594#else
2595#define VsrB(i) u8[15 - (i)]
2596#define VsrSB(i) s8[15 - (i)]
2597#define VsrH(i) u16[7 - (i)]
2598#define VsrSH(i) s16[7 - (i)]
2599#define VsrW(i) u32[3 - (i)]
2600#define VsrSW(i) s32[3 - (i)]
2601#define VsrD(i) u64[1 - (i)]
2602#define VsrSD(i) s64[1 - (i)]
2603#endif
2604
d59d1182 2605static inline int vsr64_offset(int i, bool high)
e7d3b272 2606{
d59d1182 2607 return offsetof(CPUPPCState, vsr[i].VsrD(high ? 0 : 1));
e7d3b272
MCA
2608}
2609
d59d1182 2610static inline int vsr_full_offset(int i)
ef96e3ae 2611{
d59d1182 2612 return offsetof(CPUPPCState, vsr[i].u64[0]);
ef96e3ae
MCA
2613}
2614
d59d1182 2615static inline int fpr_offset(int i)
45141dfd 2616{
d59d1182 2617 return vsr64_offset(i, true);
45141dfd
MCA
2618}
2619
d59d1182 2620static inline uint64_t *cpu_fpr_ptr(CPUPPCState *env, int i)
c82a8a85 2621{
d59d1182 2622 return (uint64_t *)((uintptr_t)env + fpr_offset(i));
c82a8a85
MCA
2623}
2624
ef96e3ae
MCA
2625static inline uint64_t *cpu_vsrl_ptr(CPUPPCState *env, int i)
2626{
d59d1182 2627 return (uint64_t *)((uintptr_t)env + vsr64_offset(i, false));
ef96e3ae
MCA
2628}
2629
37da91f1
MCA
2630static inline long avr64_offset(int i, bool high)
2631{
d59d1182 2632 return vsr64_offset(i + 32, high);
37da91f1
MCA
2633}
2634
c82a8a85
MCA
2635static inline int avr_full_offset(int i)
2636{
2637 return vsr_full_offset(i + 32);
2638}
2639
ef96e3ae
MCA
2640static inline ppc_avr_t *cpu_avr_ptr(CPUPPCState *env, int i)
2641{
c82a8a85 2642 return (ppc_avr_t *)((uintptr_t)env + avr_full_offset(i));
ef96e3ae
MCA
2643}
2644
03282a3a
LMC
2645static inline bool ppc_has_spr(PowerPCCPU *cpu, int spr)
2646{
2647 /* We can test whether the SPR is defined by checking for a valid name */
2648 return cpu->env.spr_cb[spr].name != NULL;
2649}
2650
fad866da 2651void dump_mmu(CPUPPCState *env);
bebabbc7 2652
376dbce0 2653void ppc_maybe_bswap_register(CPUPPCState *env, uint8_t *mem_buf, int len);
c19940db
BL
2654void ppc_store_vscr(CPUPPCState *env, uint32_t vscr);
2655uint32_t ppc_get_vscr(CPUPPCState *env);
07f5a258 2656#endif /* PPC_CPU_H */