]> git.proxmox.com Git - mirror_qemu.git/blame - target-m68k/cpu.h
qht: QEMU's fast, resizable and scalable Hash Table
[mirror_qemu.git] / target-m68k / cpu.h
CommitLineData
e6e5906b
PB
1/*
2 * m68k virtual CPU header
5fafdf24 3 *
0633879f 4 * Copyright (c) 2005-2007 CodeSourcery
e6e5906b
PB
5 * Written by Paul Brook
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
e6e5906b
PB
19 */
20#ifndef CPU_M68K_H
21#define CPU_M68K_H
22
23#define TARGET_LONG_BITS 32
24
9349b4f9 25#define CPUArchState struct CPUM68KState
c2764719 26
9a78eead 27#include "qemu-common.h"
022c62cb 28#include "exec/cpu-defs.h"
a836b8fa 29#include "cpu-qom.h"
6b4c305c 30#include "fpu/softfloat.h"
e6e5906b
PB
31
32#define MAX_QREGS 32
33
e6e5906b
PB
34#define EXCP_ACCESS 2 /* Access (MMU) error. */
35#define EXCP_ADDRESS 3 /* Address error. */
36#define EXCP_ILLEGAL 4 /* Illegal instruction. */
37#define EXCP_DIV0 5 /* Divide by zero */
38#define EXCP_PRIVILEGE 8 /* Privilege violation. */
39#define EXCP_TRACE 9
40#define EXCP_LINEA 10 /* Unimplemented line-A (MAC) opcode. */
41#define EXCP_LINEF 11 /* Unimplemented line-F (FPU) opcode. */
42#define EXCP_DEBUGNBP 12 /* Non-breakpoint debug interrupt. */
43#define EXCP_DEBEGBP 13 /* Breakpoint debug interrupt. */
44#define EXCP_FORMAT 14 /* RTE format error. */
45#define EXCP_UNINITIALIZED 15
46#define EXCP_TRAP0 32 /* User trap #0. */
47#define EXCP_TRAP15 47 /* User trap #15. */
48#define EXCP_UNSUPPORTED 61
49#define EXCP_ICE 13
50
0633879f 51#define EXCP_RTE 0x100
a87295e8 52#define EXCP_HALT_INSN 0x101
0633879f 53
6ebbf390
JM
54#define NB_MMU_MODES 2
55
e6e5906b
PB
56typedef struct CPUM68KState {
57 uint32_t dregs[8];
58 uint32_t aregs[8];
59 uint32_t pc;
60 uint32_t sr;
61
20dcee94
PB
62 /* SSP and USP. The current_sp is stored in aregs[7], the other here. */
63 int current_sp;
64 uint32_t sp[2];
65
e6e5906b
PB
66 /* Condition flags. */
67 uint32_t cc_op;
68 uint32_t cc_dest;
69 uint32_t cc_src;
70 uint32_t cc_x;
71
72 float64 fregs[8];
73 float64 fp_result;
74 uint32_t fpcr;
75 uint32_t fpsr;
76 float_status fp_status;
77
acf930aa
PB
78 uint64_t mactmp;
79 /* EMAC Hardware deals with 48-bit values composed of one 32-bit and
80 two 8-bit parts. We store a single 64-bit value and
81 rearrange/extend this when changing modes. */
82 uint64_t macc[4];
83 uint32_t macsr;
84 uint32_t mac_mask;
85
e6e5906b
PB
86 /* Temporary storage for DIV helpers. */
87 uint32_t div1;
88 uint32_t div2;
3b46e624 89
e6e5906b
PB
90 /* MMU status. */
91 struct {
92 uint32_t ar;
93 } mmu;
0633879f
PB
94
95 /* Control registers. */
96 uint32_t vbr;
97 uint32_t mbar;
98 uint32_t rambar0;
20dcee94 99 uint32_t cacr;
0633879f 100
0633879f
PB
101 int pending_vector;
102 int pending_level;
e6e5906b
PB
103
104 uint32_t qregs[MAX_QREGS];
105
106 CPU_COMMON
aaed909a 107
f0c3c505 108 /* Fields from here on are preserved across CPU reset. */
aaed909a 109 uint32_t features;
e6e5906b
PB
110} CPUM68KState;
111
a836b8fa
PB
112/**
113 * M68kCPU:
114 * @env: #CPUM68KState
115 *
116 * A Motorola 68k CPU.
117 */
118struct M68kCPU {
119 /*< private >*/
120 CPUState parent_obj;
121 /*< public >*/
122
123 CPUM68KState env;
124};
125
126static inline M68kCPU *m68k_env_get_cpu(CPUM68KState *env)
127{
128 return container_of(env, M68kCPU, env);
129}
130
131#define ENV_GET_CPU(e) CPU(m68k_env_get_cpu(e))
132
133#define ENV_OFFSET offsetof(M68kCPU, env)
134
135void m68k_cpu_do_interrupt(CPUState *cpu);
136bool m68k_cpu_exec_interrupt(CPUState *cpu, int int_req);
137void m68k_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
138 int flags);
139hwaddr m68k_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
140int m68k_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
141int m68k_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
142
143void m68k_cpu_exec_enter(CPUState *cs);
144void m68k_cpu_exec_exit(CPUState *cs);
b9e7a234 145
e1f3808e 146void m68k_tcg_init(void);
6d1bbc62 147void m68k_cpu_init_gdb(M68kCPU *cpu);
c7937d9f 148M68kCPU *cpu_m68k_init(const char *cpu_model);
ea3e9847 149int cpu_m68k_exec(CPUState *cpu);
e6e5906b
PB
150/* you can call this signal handler from your SIGBUS and SIGSEGV
151 signal handlers to inform the virtual CPU of exceptions. non zero
152 is returned if the signal was handled by the virtual CPU. */
5fafdf24 153int cpu_m68k_signal_handler(int host_signum, void *pinfo,
e6e5906b
PB
154 void *puc);
155void cpu_m68k_flush_flags(CPUM68KState *, int);
156
157enum {
158 CC_OP_DYNAMIC, /* Use env->cc_op */
159 CC_OP_FLAGS, /* CC_DEST = CVZN, CC_SRC = unused */
160 CC_OP_LOGIC, /* CC_DEST = result, CC_SRC = unused */
161 CC_OP_ADD, /* CC_DEST = result, CC_SRC = source */
162 CC_OP_SUB, /* CC_DEST = result, CC_SRC = source */
163 CC_OP_CMPB, /* CC_DEST = result, CC_SRC = source */
164 CC_OP_CMPW, /* CC_DEST = result, CC_SRC = source */
165 CC_OP_ADDX, /* CC_DEST = result, CC_SRC = source */
166 CC_OP_SUBX, /* CC_DEST = result, CC_SRC = source */
e1f3808e 167 CC_OP_SHIFT, /* CC_DEST = result, CC_SRC = carry */
e6e5906b
PB
168};
169
170#define CCF_C 0x01
171#define CCF_V 0x02
172#define CCF_Z 0x04
173#define CCF_N 0x08
0633879f
PB
174#define CCF_X 0x10
175
176#define SR_I_SHIFT 8
177#define SR_I 0x0700
178#define SR_M 0x1000
179#define SR_S 0x2000
180#define SR_T 0x8000
e6e5906b 181
20dcee94
PB
182#define M68K_SSP 0
183#define M68K_USP 1
184
185/* CACR fields are implementation defined, but some bits are common. */
186#define M68K_CACR_EUSP 0x10
187
acf930aa
PB
188#define MACSR_PAV0 0x100
189#define MACSR_OMC 0x080
190#define MACSR_SU 0x040
191#define MACSR_FI 0x020
192#define MACSR_RT 0x010
193#define MACSR_N 0x008
194#define MACSR_Z 0x004
195#define MACSR_V 0x002
196#define MACSR_EV 0x001
197
cb3fb38e 198void m68k_set_irq_level(M68kCPU *cpu, int level, uint8_t vector);
acf930aa 199void m68k_set_macsr(CPUM68KState *env, uint32_t val);
20dcee94 200void m68k_switch_sp(CPUM68KState *env);
e6e5906b
PB
201
202#define M68K_FPCR_PREC (1 << 6)
203
a87295e8
PB
204void do_m68k_semihosting(CPUM68KState *env, int nr);
205
d315c888
PB
206/* There are 4 ColdFire core ISA revisions: A, A+, B and C.
207 Each feature covers the subset of instructions common to the
208 ISA revisions mentioned. */
209
0402f767
PB
210enum m68k_features {
211 M68K_FEATURE_CF_ISA_A,
d315c888
PB
212 M68K_FEATURE_CF_ISA_B, /* (ISA B or C). */
213 M68K_FEATURE_CF_ISA_APLUSC, /* BIT/BITREV, FF1, STRLDSR (ISA A+ or C). */
214 M68K_FEATURE_BRAL, /* Long unconditional branch. (ISA A+ or B). */
0402f767
PB
215 M68K_FEATURE_CF_FPU,
216 M68K_FEATURE_CF_MAC,
217 M68K_FEATURE_CF_EMAC,
d315c888
PB
218 M68K_FEATURE_CF_EMAC_B, /* Revision B EMAC (dual accumulate). */
219 M68K_FEATURE_USP, /* User Stack Pointer. (ISA A+, B or C). */
e6dbd3b3
PB
220 M68K_FEATURE_EXT_FULL, /* 68020+ full extension word. */
221 M68K_FEATURE_WORD_INDEX /* word sized address index registers. */
0402f767
PB
222};
223
224static inline int m68k_feature(CPUM68KState *env, int feature)
225{
226 return (env->features & (1u << feature)) != 0;
227}
228
9a78eead 229void m68k_cpu_list(FILE *f, fprintf_function cpu_fprintf);
009a4356 230
0402f767
PB
231void register_m68k_insns (CPUM68KState *env);
232
e6e5906b
PB
233#ifdef CONFIG_USER_ONLY
234/* Linux uses 8k pages. */
235#define TARGET_PAGE_BITS 13
236#else
5fafdf24 237/* Smallest TLB entry size is 1k. */
e6e5906b
PB
238#define TARGET_PAGE_BITS 10
239#endif
9467d44c 240
52705890
RH
241#define TARGET_PHYS_ADDR_SPACE_BITS 32
242#define TARGET_VIRT_ADDR_SPACE_BITS 32
243
2994fd96 244#define cpu_init(cpu_model) CPU(cpu_m68k_init(cpu_model))
c7937d9f 245
9467d44c 246#define cpu_exec cpu_m68k_exec
9467d44c 247#define cpu_signal_handler cpu_m68k_signal_handler
009a4356 248#define cpu_list m68k_cpu_list
9467d44c 249
6ebbf390
JM
250/* MMU modes definitions */
251#define MMU_MODE0_SUFFIX _kernel
252#define MMU_MODE1_SUFFIX _user
253#define MMU_USER_IDX 1
97ed5ccd 254static inline int cpu_mmu_index (CPUM68KState *env, bool ifetch)
6ebbf390
JM
255{
256 return (env->sr & SR_S) == 0 ? 1 : 0;
257}
258
7510454e 259int m68k_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 260 int mmu_idx);
aaedd1f9 261
022c62cb 262#include "exec/cpu-all.h"
622ed360 263
2b3e3cfe 264static inline void cpu_get_tb_cpu_state(CPUM68KState *env, target_ulong *pc,
89fee74a 265 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
266{
267 *pc = env->pc;
268 *cs_base = 0;
269 *flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
270 | (env->sr & SR_S) /* Bit 13 */
271 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
272}
273
e6e5906b 274#endif