]> git.proxmox.com Git - mirror_qemu.git/blame - target-mips/cpu.h
Merge remote-tracking branch 'remotes/amit-migration/for-2.2' into staging
[mirror_qemu.git] / target-mips / cpu.h
CommitLineData
6af0bf9c
FB
1#if !defined (__MIPS_CPU_H__)
2#define __MIPS_CPU_H__
3
3e457172
BS
4//#define DEBUG_OP
5
d94f0a8e 6#define ALIGNED_ONLY
4ad40f36
FB
7#define TARGET_HAS_ICE 1
8
9042c0e2
TS
9#define ELF_MACHINE EM_MIPS
10
9349b4f9 11#define CPUArchState struct CPUMIPSState
c2764719 12
c5d6edc3 13#include "config.h"
9a78eead 14#include "qemu-common.h"
6af0bf9c 15#include "mips-defs.h"
022c62cb 16#include "exec/cpu-defs.h"
6b4c305c 17#include "fpu/softfloat.h"
6af0bf9c 18
ead9360e 19struct CPUMIPSState;
6af0bf9c 20
c227f099
AL
21typedef struct r4k_tlb_t r4k_tlb_t;
22struct r4k_tlb_t {
6af0bf9c 23 target_ulong VPN;
9c2149c8 24 uint32_t PageMask;
98c1b82b
PB
25 uint_fast8_t ASID;
26 uint_fast16_t G:1;
27 uint_fast16_t C0:3;
28 uint_fast16_t C1:3;
29 uint_fast16_t V0:1;
30 uint_fast16_t V1:1;
31 uint_fast16_t D0:1;
32 uint_fast16_t D1:1;
6af0bf9c
FB
33 target_ulong PFN[2];
34};
6af0bf9c 35
3c7b48b7 36#if !defined(CONFIG_USER_ONLY)
ead9360e
TS
37typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
38struct CPUMIPSTLBContext {
39 uint32_t nb_tlb;
40 uint32_t tlb_in_use;
a8170e5e 41 int (*map_address) (struct CPUMIPSState *env, hwaddr *physical, int *prot, target_ulong address, int rw, int access_type);
895c2d04
BS
42 void (*helper_tlbwi)(struct CPUMIPSState *env);
43 void (*helper_tlbwr)(struct CPUMIPSState *env);
44 void (*helper_tlbp)(struct CPUMIPSState *env);
45 void (*helper_tlbr)(struct CPUMIPSState *env);
ead9360e
TS
46 union {
47 struct {
c227f099 48 r4k_tlb_t tlb[MIPS_TLB_MAX];
ead9360e
TS
49 } r4k;
50 } mmu;
51};
3c7b48b7 52#endif
51b2772f 53
c227f099
AL
54typedef union fpr_t fpr_t;
55union fpr_t {
ead9360e
TS
56 float64 fd; /* ieee double precision */
57 float32 fs[2];/* ieee single precision */
58 uint64_t d; /* binary double fixed-point */
59 uint32_t w[2]; /* binary single fixed-point */
60};
61/* define FP_ENDIAN_IDX to access the same location
4ff9786c 62 * in the fpr_t union regardless of the host endianness
ead9360e 63 */
e2542fe2 64#if defined(HOST_WORDS_BIGENDIAN)
ead9360e
TS
65# define FP_ENDIAN_IDX 1
66#else
67# define FP_ENDIAN_IDX 0
c570fd16 68#endif
ead9360e
TS
69
70typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
71struct CPUMIPSFPUContext {
6af0bf9c 72 /* Floating point registers */
c227f099 73 fpr_t fpr[32];
6ea83fed 74 float_status fp_status;
5a5012ec 75 /* fpu implementation/revision register (fir) */
6af0bf9c 76 uint32_t fcr0;
b4dd99a3 77#define FCR0_UFRP 28
5a5012ec
TS
78#define FCR0_F64 22
79#define FCR0_L 21
80#define FCR0_W 20
81#define FCR0_3D 19
82#define FCR0_PS 18
83#define FCR0_D 17
84#define FCR0_S 16
85#define FCR0_PRID 8
86#define FCR0_REV 0
6ea83fed
FB
87 /* fcsr */
88 uint32_t fcr31;
f01be154
TS
89#define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
90#define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
91#define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
5a5012ec
TS
92#define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f)
93#define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f)
94#define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f)
95#define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
96#define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0)
97#define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0)
98#define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0)
6ea83fed
FB
99#define FP_INEXACT 1
100#define FP_UNDERFLOW 2
101#define FP_OVERFLOW 4
102#define FP_DIV0 8
103#define FP_INVALID 16
104#define FP_UNIMPLEMENTED 32
ead9360e
TS
105};
106
623a930e 107#define NB_MMU_MODES 3
6ebbf390 108
ead9360e
TS
109typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
110struct CPUMIPSMVPContext {
111 int32_t CP0_MVPControl;
112#define CP0MVPCo_CPA 3
113#define CP0MVPCo_STLB 2
114#define CP0MVPCo_VPC 1
115#define CP0MVPCo_EVP 0
116 int32_t CP0_MVPConf0;
117#define CP0MVPC0_M 31
118#define CP0MVPC0_TLBS 29
119#define CP0MVPC0_GS 28
120#define CP0MVPC0_PCP 27
121#define CP0MVPC0_PTLBE 16
122#define CP0MVPC0_TCA 15
123#define CP0MVPC0_PVPE 10
124#define CP0MVPC0_PTC 0
125 int32_t CP0_MVPConf1;
126#define CP0MVPC1_CIM 31
127#define CP0MVPC1_CIF 30
128#define CP0MVPC1_PCX 20
129#define CP0MVPC1_PCP2 10
130#define CP0MVPC1_PCP1 0
131};
132
c227f099 133typedef struct mips_def_t mips_def_t;
ead9360e
TS
134
135#define MIPS_SHADOW_SET_MAX 16
136#define MIPS_TC_MAX 5
f01be154 137#define MIPS_FPU_MAX 1
ead9360e
TS
138#define MIPS_DSP_ACC 4
139
b5dc7732
TS
140typedef struct TCState TCState;
141struct TCState {
142 target_ulong gpr[32];
143 target_ulong PC;
144 target_ulong HI[MIPS_DSP_ACC];
145 target_ulong LO[MIPS_DSP_ACC];
146 target_ulong ACX[MIPS_DSP_ACC];
147 target_ulong DSPControl;
148 int32_t CP0_TCStatus;
149#define CP0TCSt_TCU3 31
150#define CP0TCSt_TCU2 30
151#define CP0TCSt_TCU1 29
152#define CP0TCSt_TCU0 28
153#define CP0TCSt_TMX 27
154#define CP0TCSt_RNST 23
155#define CP0TCSt_TDS 21
156#define CP0TCSt_DT 20
157#define CP0TCSt_DA 15
158#define CP0TCSt_A 13
159#define CP0TCSt_TKSU 11
160#define CP0TCSt_IXMT 10
161#define CP0TCSt_TASID 0
162 int32_t CP0_TCBind;
163#define CP0TCBd_CurTC 21
164#define CP0TCBd_TBE 17
165#define CP0TCBd_CurVPE 0
166 target_ulong CP0_TCHalt;
167 target_ulong CP0_TCContext;
168 target_ulong CP0_TCSchedule;
169 target_ulong CP0_TCScheFBack;
170 int32_t CP0_Debug_tcstatus;
d279279e 171 target_ulong CP0_UserLocal;
b5dc7732
TS
172};
173
ead9360e
TS
174typedef struct CPUMIPSState CPUMIPSState;
175struct CPUMIPSState {
b5dc7732 176 TCState active_tc;
f01be154 177 CPUMIPSFPUContext active_fpu;
b5dc7732 178
ead9360e 179 uint32_t current_tc;
f01be154 180 uint32_t current_fpu;
36d23958 181
e034e2c3 182 uint32_t SEGBITS;
6d35524c 183 uint32_t PABITS;
b6d96bed 184 target_ulong SEGMask;
6d35524c 185 target_ulong PAMask;
29929e34 186
9c2149c8 187 int32_t CP0_Index;
ead9360e 188 /* CP0_MVP* are per MVP registers. */
9c2149c8 189 int32_t CP0_Random;
ead9360e
TS
190 int32_t CP0_VPEControl;
191#define CP0VPECo_YSI 21
192#define CP0VPECo_GSI 20
193#define CP0VPECo_EXCPT 16
194#define CP0VPECo_TE 15
195#define CP0VPECo_TargTC 0
196 int32_t CP0_VPEConf0;
197#define CP0VPEC0_M 31
198#define CP0VPEC0_XTC 21
199#define CP0VPEC0_TCS 19
200#define CP0VPEC0_SCS 18
201#define CP0VPEC0_DSC 17
202#define CP0VPEC0_ICS 16
203#define CP0VPEC0_MVP 1
204#define CP0VPEC0_VPA 0
205 int32_t CP0_VPEConf1;
206#define CP0VPEC1_NCX 20
207#define CP0VPEC1_NCP2 10
208#define CP0VPEC1_NCP1 0
209 target_ulong CP0_YQMask;
210 target_ulong CP0_VPESchedule;
211 target_ulong CP0_VPEScheFBack;
212 int32_t CP0_VPEOpt;
213#define CP0VPEOpt_IWX7 15
214#define CP0VPEOpt_IWX6 14
215#define CP0VPEOpt_IWX5 13
216#define CP0VPEOpt_IWX4 12
217#define CP0VPEOpt_IWX3 11
218#define CP0VPEOpt_IWX2 10
219#define CP0VPEOpt_IWX1 9
220#define CP0VPEOpt_IWX0 8
221#define CP0VPEOpt_DWX7 7
222#define CP0VPEOpt_DWX6 6
223#define CP0VPEOpt_DWX5 5
224#define CP0VPEOpt_DWX4 4
225#define CP0VPEOpt_DWX3 3
226#define CP0VPEOpt_DWX2 2
227#define CP0VPEOpt_DWX1 1
228#define CP0VPEOpt_DWX0 0
9c2149c8
TS
229 target_ulong CP0_EntryLo0;
230 target_ulong CP0_EntryLo1;
231 target_ulong CP0_Context;
232 int32_t CP0_PageMask;
233 int32_t CP0_PageGrain;
234 int32_t CP0_Wired;
ead9360e
TS
235 int32_t CP0_SRSConf0_rw_bitmask;
236 int32_t CP0_SRSConf0;
237#define CP0SRSC0_M 31
238#define CP0SRSC0_SRS3 20
239#define CP0SRSC0_SRS2 10
240#define CP0SRSC0_SRS1 0
241 int32_t CP0_SRSConf1_rw_bitmask;
242 int32_t CP0_SRSConf1;
243#define CP0SRSC1_M 31
244#define CP0SRSC1_SRS6 20
245#define CP0SRSC1_SRS5 10
246#define CP0SRSC1_SRS4 0
247 int32_t CP0_SRSConf2_rw_bitmask;
248 int32_t CP0_SRSConf2;
249#define CP0SRSC2_M 31
250#define CP0SRSC2_SRS9 20
251#define CP0SRSC2_SRS8 10
252#define CP0SRSC2_SRS7 0
253 int32_t CP0_SRSConf3_rw_bitmask;
254 int32_t CP0_SRSConf3;
255#define CP0SRSC3_M 31
256#define CP0SRSC3_SRS12 20
257#define CP0SRSC3_SRS11 10
258#define CP0SRSC3_SRS10 0
259 int32_t CP0_SRSConf4_rw_bitmask;
260 int32_t CP0_SRSConf4;
261#define CP0SRSC4_SRS15 20
262#define CP0SRSC4_SRS14 10
263#define CP0SRSC4_SRS13 0
9c2149c8 264 int32_t CP0_HWREna;
c570fd16 265 target_ulong CP0_BadVAddr;
9c2149c8
TS
266 int32_t CP0_Count;
267 target_ulong CP0_EntryHi;
268 int32_t CP0_Compare;
269 int32_t CP0_Status;
6af0bf9c
FB
270#define CP0St_CU3 31
271#define CP0St_CU2 30
272#define CP0St_CU1 29
273#define CP0St_CU0 28
274#define CP0St_RP 27
6ea83fed 275#define CP0St_FR 26
6af0bf9c 276#define CP0St_RE 25
7a387fff
TS
277#define CP0St_MX 24
278#define CP0St_PX 23
6af0bf9c
FB
279#define CP0St_BEV 22
280#define CP0St_TS 21
281#define CP0St_SR 20
282#define CP0St_NMI 19
283#define CP0St_IM 8
7a387fff
TS
284#define CP0St_KX 7
285#define CP0St_SX 6
286#define CP0St_UX 5
623a930e 287#define CP0St_KSU 3
6af0bf9c
FB
288#define CP0St_ERL 2
289#define CP0St_EXL 1
290#define CP0St_IE 0
9c2149c8 291 int32_t CP0_IntCtl;
ead9360e
TS
292#define CP0IntCtl_IPTI 29
293#define CP0IntCtl_IPPC1 26
294#define CP0IntCtl_VS 5
9c2149c8 295 int32_t CP0_SRSCtl;
ead9360e
TS
296#define CP0SRSCtl_HSS 26
297#define CP0SRSCtl_EICSS 18
298#define CP0SRSCtl_ESS 12
299#define CP0SRSCtl_PSS 6
300#define CP0SRSCtl_CSS 0
9c2149c8 301 int32_t CP0_SRSMap;
ead9360e
TS
302#define CP0SRSMap_SSV7 28
303#define CP0SRSMap_SSV6 24
304#define CP0SRSMap_SSV5 20
305#define CP0SRSMap_SSV4 16
306#define CP0SRSMap_SSV3 12
307#define CP0SRSMap_SSV2 8
308#define CP0SRSMap_SSV1 4
309#define CP0SRSMap_SSV0 0
9c2149c8 310 int32_t CP0_Cause;
7a387fff
TS
311#define CP0Ca_BD 31
312#define CP0Ca_TI 30
313#define CP0Ca_CE 28
314#define CP0Ca_DC 27
315#define CP0Ca_PCI 26
6af0bf9c 316#define CP0Ca_IV 23
7a387fff
TS
317#define CP0Ca_WP 22
318#define CP0Ca_IP 8
4de9b249 319#define CP0Ca_IP_mask 0x0000FF00
7a387fff 320#define CP0Ca_EC 2
c570fd16 321 target_ulong CP0_EPC;
9c2149c8 322 int32_t CP0_PRid;
b29a0341 323 int32_t CP0_EBase;
9c2149c8 324 int32_t CP0_Config0;
6af0bf9c
FB
325#define CP0C0_M 31
326#define CP0C0_K23 28
327#define CP0C0_KU 25
328#define CP0C0_MDU 20
329#define CP0C0_MM 17
330#define CP0C0_BM 16
331#define CP0C0_BE 15
332#define CP0C0_AT 13
333#define CP0C0_AR 10
334#define CP0C0_MT 7
7a387fff 335#define CP0C0_VI 3
6af0bf9c 336#define CP0C0_K0 0
9c2149c8 337 int32_t CP0_Config1;
7a387fff 338#define CP0C1_M 31
6af0bf9c
FB
339#define CP0C1_MMU 25
340#define CP0C1_IS 22
341#define CP0C1_IL 19
342#define CP0C1_IA 16
343#define CP0C1_DS 13
344#define CP0C1_DL 10
345#define CP0C1_DA 7
7a387fff
TS
346#define CP0C1_C2 6
347#define CP0C1_MD 5
6af0bf9c
FB
348#define CP0C1_PC 4
349#define CP0C1_WR 3
350#define CP0C1_CA 2
351#define CP0C1_EP 1
352#define CP0C1_FP 0
9c2149c8 353 int32_t CP0_Config2;
7a387fff
TS
354#define CP0C2_M 31
355#define CP0C2_TU 28
356#define CP0C2_TS 24
357#define CP0C2_TL 20
358#define CP0C2_TA 16
359#define CP0C2_SU 12
360#define CP0C2_SS 8
361#define CP0C2_SL 4
362#define CP0C2_SA 0
9c2149c8 363 int32_t CP0_Config3;
7a387fff 364#define CP0C3_M 31
bbfa8f72 365#define CP0C3_ISA_ON_EXC 16
d279279e 366#define CP0C3_ULRI 13
7a387fff
TS
367#define CP0C3_DSPP 10
368#define CP0C3_LPA 7
369#define CP0C3_VEIC 6
370#define CP0C3_VInt 5
371#define CP0C3_SP 4
372#define CP0C3_MT 2
373#define CP0C3_SM 1
374#define CP0C3_TL 0
b4160af1
PJ
375 uint32_t CP0_Config4;
376 uint32_t CP0_Config4_rw_bitmask;
377#define CP0C4_M 31
b4dd99a3
PJ
378 uint32_t CP0_Config5;
379 uint32_t CP0_Config5_rw_bitmask;
380#define CP0C5_M 31
381#define CP0C5_K 30
382#define CP0C5_CV 29
383#define CP0C5_EVA 28
384#define CP0C5_MSAEn 27
385#define CP0C5_UFR 2
386#define CP0C5_NFExists 0
e397ee33
TS
387 int32_t CP0_Config6;
388 int32_t CP0_Config7;
ead9360e 389 /* XXX: Maybe make LLAddr per-TC? */
5499b6ff 390 target_ulong lladdr;
590bc601
PB
391 target_ulong llval;
392 target_ulong llnewval;
393 target_ulong llreg;
2a6e32dd
AJ
394 target_ulong CP0_LLAddr_rw_bitmask;
395 int CP0_LLAddr_shift;
fd88b6ab
TS
396 target_ulong CP0_WatchLo[8];
397 int32_t CP0_WatchHi[8];
9c2149c8
TS
398 target_ulong CP0_XContext;
399 int32_t CP0_Framemask;
400 int32_t CP0_Debug;
ead9360e 401#define CP0DB_DBD 31
6af0bf9c
FB
402#define CP0DB_DM 30
403#define CP0DB_LSNM 28
404#define CP0DB_Doze 27
405#define CP0DB_Halt 26
406#define CP0DB_CNT 25
407#define CP0DB_IBEP 24
408#define CP0DB_DBEP 21
409#define CP0DB_IEXI 20
410#define CP0DB_VER 15
411#define CP0DB_DEC 10
412#define CP0DB_SSt 8
413#define CP0DB_DINT 5
414#define CP0DB_DIB 4
415#define CP0DB_DDBS 3
416#define CP0DB_DDBL 2
417#define CP0DB_DBp 1
418#define CP0DB_DSS 0
c570fd16 419 target_ulong CP0_DEPC;
9c2149c8
TS
420 int32_t CP0_Performance0;
421 int32_t CP0_TagLo;
422 int32_t CP0_DataLo;
423 int32_t CP0_TagHi;
424 int32_t CP0_DataHi;
c570fd16 425 target_ulong CP0_ErrorEPC;
9c2149c8 426 int32_t CP0_DESAVE;
b5dc7732
TS
427 /* We waste some space so we can handle shadow registers like TCs. */
428 TCState tcs[MIPS_SHADOW_SET_MAX];
f01be154 429 CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
5cbdb3a3 430 /* QEMU */
6af0bf9c 431 int error_code;
6af0bf9c
FB
432 uint32_t hflags; /* CPU State */
433 /* TMASK defines different execution modes */
853c3240 434#define MIPS_HFLAG_TMASK 0xC07FF
79ef2c4c 435#define MIPS_HFLAG_MODE 0x00007 /* execution modes */
623a930e
TS
436 /* The KSU flags must be the lowest bits in hflags. The flag order
437 must be the same as defined for CP0 Status. This allows to use
438 the bits as the value of mmu_idx. */
79ef2c4c
NF
439#define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */
440#define MIPS_HFLAG_UM 0x00002 /* user mode flag */
441#define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */
442#define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */
443#define MIPS_HFLAG_DM 0x00004 /* Debug mode */
444#define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */
445#define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */
446#define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */
447#define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */
b8aa4598
TS
448 /* True if the MIPS IV COP1X instructions can be used. This also
449 controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
450 and RSQRT.D. */
79ef2c4c
NF
451#define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */
452#define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */
453#define MIPS_HFLAG_UX 0x00200 /* 64-bit user mode */
454#define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */
455#define MIPS_HFLAG_M16_SHIFT 10
4ad40f36
FB
456 /* If translation is interrupted between the branch instruction and
457 * the delay slot, record what type of branch it is so that we can
458 * resume translation properly. It might be possible to reduce
459 * this from three bits to two. */
79ef2c4c
NF
460#define MIPS_HFLAG_BMASK_BASE 0x03800
461#define MIPS_HFLAG_B 0x00800 /* Unconditional branch */
462#define MIPS_HFLAG_BC 0x01000 /* Conditional branch */
463#define MIPS_HFLAG_BL 0x01800 /* Likely branch */
464#define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */
465 /* Extra flags about the current pending branch. */
466#define MIPS_HFLAG_BMASK_EXT 0x3C000
467#define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */
468#define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */
469#define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */
470#define MIPS_HFLAG_BX 0x20000 /* branch exchanges execution mode */
471#define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
853c3240
JL
472 /* MIPS DSP resources access. */
473#define MIPS_HFLAG_DSP 0x40000 /* Enable access to MIPS DSP resources. */
474#define MIPS_HFLAG_DSPR2 0x80000 /* Enable access to MIPS DSPR2 resources. */
d279279e
PJ
475 /* Extra flag about HWREna register. */
476#define MIPS_HFLAG_HWRENA_ULR 0x100000 /* ULR bit from HWREna is set. */
6af0bf9c 477 target_ulong btarget; /* Jump / branch target */
1ba74fb8 478 target_ulong bcond; /* Branch condition (if needed) */
a316d335 479
7a387fff
TS
480 int SYNCI_Step; /* Address step size for SYNCI */
481 int CCRes; /* Cycle count resolution/divisor */
ead9360e
TS
482 uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
483 uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
e189e748 484 int insn_flags; /* Supported instruction set */
7a387fff 485
a316d335 486 CPU_COMMON
6ae81775 487
f0c3c505 488 /* Fields from here on are preserved across CPU reset. */
51cc2e78 489 CPUMIPSMVPContext *mvp;
3c7b48b7 490#if !defined(CONFIG_USER_ONLY)
51cc2e78 491 CPUMIPSTLBContext *tlb;
3c7b48b7 492#endif
51cc2e78 493
c227f099 494 const mips_def_t *cpu_model;
33ac7f16 495 void *irq[8];
1246b259 496 QEMUTimer *timer; /* Internal timer */
6af0bf9c
FB
497};
498
0f71a709
AF
499#include "cpu-qom.h"
500
3c7b48b7 501#if !defined(CONFIG_USER_ONLY)
a8170e5e 502int no_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 503 target_ulong address, int rw, int access_type);
a8170e5e 504int fixed_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 505 target_ulong address, int rw, int access_type);
a8170e5e 506int r4k_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 507 target_ulong address, int rw, int access_type);
895c2d04
BS
508void r4k_helper_tlbwi(CPUMIPSState *env);
509void r4k_helper_tlbwr(CPUMIPSState *env);
510void r4k_helper_tlbp(CPUMIPSState *env);
511void r4k_helper_tlbr(CPUMIPSState *env);
33d68b5f 512
c658b94f
AF
513void mips_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
514 bool is_write, bool is_exec, int unused,
515 unsigned size);
3c7b48b7
PB
516#endif
517
9a78eead 518void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
647de6ca 519
9467d44c
TS
520#define cpu_exec cpu_mips_exec
521#define cpu_gen_code cpu_mips_gen_code
522#define cpu_signal_handler cpu_mips_signal_handler
c732abe2 523#define cpu_list mips_cpu_list
9467d44c 524
084d0497
RH
525extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
526extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
527
d279279e 528#define CPU_SAVE_VERSION 4
b3c7724c 529
623a930e
TS
530/* MMU modes definitions. We carefully match the indices with our
531 hflags layout. */
6ebbf390 532#define MMU_MODE0_SUFFIX _kernel
623a930e
TS
533#define MMU_MODE1_SUFFIX _super
534#define MMU_MODE2_SUFFIX _user
535#define MMU_USER_IDX 2
7db13fae 536static inline int cpu_mmu_index (CPUMIPSState *env)
6ebbf390 537{
623a930e 538 return env->hflags & MIPS_HFLAG_KSU;
6ebbf390
JM
539}
540
7db13fae 541static inline int cpu_mips_hw_interrupts_pending(CPUMIPSState *env)
138afb02
EI
542{
543 int32_t pending;
544 int32_t status;
545 int r;
546
4cdc1cd1
AJ
547 if (!(env->CP0_Status & (1 << CP0St_IE)) ||
548 (env->CP0_Status & (1 << CP0St_EXL)) ||
549 (env->CP0_Status & (1 << CP0St_ERL)) ||
344eecf6
EI
550 /* Note that the TCStatus IXMT field is initialized to zero,
551 and only MT capable cores can set it to one. So we don't
552 need to check for MT capabilities here. */
553 (env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)) ||
4cdc1cd1
AJ
554 (env->hflags & MIPS_HFLAG_DM)) {
555 /* Interrupts are disabled */
556 return 0;
557 }
558
138afb02
EI
559 pending = env->CP0_Cause & CP0Ca_IP_mask;
560 status = env->CP0_Status & CP0Ca_IP_mask;
561
562 if (env->CP0_Config3 & (1 << CP0C3_VEIC)) {
563 /* A MIPS configured with a vectorizing external interrupt controller
564 will feed a vector into the Cause pending lines. The core treats
565 the status lines as a vector level, not as indiviual masks. */
566 r = pending > status;
567 } else {
568 /* A MIPS configured with compatibility or VInt (Vectored Interrupts)
569 treats the pending lines as individual interrupt lines, the status
570 lines are individual masks. */
571 r = pending & status;
572 }
573 return r;
574}
575
022c62cb 576#include "exec/cpu-all.h"
6af0bf9c
FB
577
578/* Memory access type :
579 * may be needed for precise access rights control and precise exceptions.
580 */
581enum {
582 /* 1 bit to define user level / supervisor access */
583 ACCESS_USER = 0x00,
584 ACCESS_SUPER = 0x01,
585 /* 1 bit to indicate direction */
586 ACCESS_STORE = 0x02,
587 /* Type of instruction that generated the access */
588 ACCESS_CODE = 0x10, /* Code fetch access */
589 ACCESS_INT = 0x20, /* Integer load/store access */
590 ACCESS_FLOAT = 0x30, /* floating point load/store access */
591};
592
593/* Exceptions */
594enum {
595 EXCP_NONE = -1,
596 EXCP_RESET = 0,
597 EXCP_SRESET,
598 EXCP_DSS,
599 EXCP_DINT,
14e51cc7
TS
600 EXCP_DDBL,
601 EXCP_DDBS,
6af0bf9c
FB
602 EXCP_NMI,
603 EXCP_MCHECK,
14e51cc7 604 EXCP_EXT_INTERRUPT, /* 8 */
6af0bf9c 605 EXCP_DFWATCH,
14e51cc7 606 EXCP_DIB,
6af0bf9c
FB
607 EXCP_IWATCH,
608 EXCP_AdEL,
609 EXCP_AdES,
610 EXCP_TLBF,
611 EXCP_IBE,
14e51cc7 612 EXCP_DBp, /* 16 */
6af0bf9c 613 EXCP_SYSCALL,
14e51cc7 614 EXCP_BREAK,
4ad40f36 615 EXCP_CpU,
6af0bf9c
FB
616 EXCP_RI,
617 EXCP_OVERFLOW,
618 EXCP_TRAP,
5a5012ec 619 EXCP_FPE,
14e51cc7 620 EXCP_DWATCH, /* 24 */
6af0bf9c
FB
621 EXCP_LTLBL,
622 EXCP_TLBL,
623 EXCP_TLBS,
624 EXCP_DBE,
ead9360e 625 EXCP_THREAD,
14e51cc7
TS
626 EXCP_MDMX,
627 EXCP_C2E,
628 EXCP_CACHE, /* 32 */
853c3240 629 EXCP_DSPDIS,
14e51cc7 630
853c3240 631 EXCP_LAST = EXCP_DSPDIS,
6af0bf9c 632};
590bc601
PB
633/* Dummy exception for conditional stores. */
634#define EXCP_SC 0x100
6af0bf9c 635
f249412c
EI
636/*
637 * This is an interrnally generated WAKE request line.
638 * It is driven by the CPU itself. Raised when the MT
639 * block wants to wake a VPE from an inactive state and
640 * cleared when VPE goes from active to inactive.
641 */
642#define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
643
6af0bf9c 644int cpu_mips_exec(CPUMIPSState *s);
78ce64f4 645void mips_tcg_init(void);
30bf942d 646MIPSCPU *cpu_mips_init(const char *cpu_model);
388bb21a 647int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
6af0bf9c 648
30bf942d
AF
649static inline CPUMIPSState *cpu_init(const char *cpu_model)
650{
651 MIPSCPU *cpu = cpu_mips_init(cpu_model);
652 if (cpu == NULL) {
653 return NULL;
654 }
655 return &cpu->env;
656}
657
b7e516ce
AF
658/* TODO QOM'ify CPU reset and remove */
659void cpu_state_reset(CPUMIPSState *s);
660
f9480ffc 661/* mips_timer.c */
7db13fae
AF
662uint32_t cpu_mips_get_random (CPUMIPSState *env);
663uint32_t cpu_mips_get_count (CPUMIPSState *env);
664void cpu_mips_store_count (CPUMIPSState *env, uint32_t value);
665void cpu_mips_store_compare (CPUMIPSState *env, uint32_t value);
666void cpu_mips_start_count(CPUMIPSState *env);
667void cpu_mips_stop_count(CPUMIPSState *env);
f9480ffc 668
5dc5d9f0 669/* mips_int.c */
7db13fae 670void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
5dc5d9f0 671
f9480ffc 672/* helper.c */
7510454e
AF
673int mips_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
674 int mmu_idx);
3c7b48b7 675#if !defined(CONFIG_USER_ONLY)
7db13fae 676void r4k_invalidate_tlb (CPUMIPSState *env, int idx, int use_extra);
a8170e5e 677hwaddr cpu_mips_translate_address (CPUMIPSState *env, target_ulong address,
c36bbb28 678 int rw);
3c7b48b7 679#endif
1239b472 680target_ulong exception_resume_pc (CPUMIPSState *env);
f9480ffc 681
7db13fae 682static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
6b917547
AL
683 target_ulong *cs_base, int *flags)
684{
685 *pc = env->active_tc.PC;
686 *cs_base = 0;
d279279e
PJ
687 *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
688 MIPS_HFLAG_HWRENA_ULR);
6b917547
AL
689}
690
7db13fae 691static inline int mips_vpe_active(CPUMIPSState *env)
f249412c
EI
692{
693 int active = 1;
694
695 /* Check that the VPE is enabled. */
696 if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) {
697 active = 0;
698 }
4abf79a4 699 /* Check that the VPE is activated. */
f249412c
EI
700 if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) {
701 active = 0;
702 }
703
704 /* Now verify that there are active thread contexts in the VPE.
705
706 This assumes the CPU model will internally reschedule threads
707 if the active one goes to sleep. If there are no threads available
708 the active one will be in a sleeping state, and we can turn off
709 the entire VPE. */
710 if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) {
711 /* TC is not activated. */
712 active = 0;
713 }
714 if (env->active_tc.CP0_TCHalt & 1) {
715 /* TC is in halt state. */
716 active = 0;
717 }
718
719 return active;
720}
721
022c62cb 722#include "exec/exec-all.h"
f081c76c 723
03e6e501
MR
724static inline void compute_hflags(CPUMIPSState *env)
725{
726 env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 |
727 MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU |
e1a4019c 728 MIPS_HFLAG_UX | MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2);
03e6e501
MR
729 if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
730 !(env->CP0_Status & (1 << CP0St_ERL)) &&
731 !(env->hflags & MIPS_HFLAG_DM)) {
732 env->hflags |= (env->CP0_Status >> CP0St_KSU) & MIPS_HFLAG_KSU;
733 }
734#if defined(TARGET_MIPS64)
735 if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) ||
736 (env->CP0_Status & (1 << CP0St_PX)) ||
737 (env->CP0_Status & (1 << CP0St_UX))) {
738 env->hflags |= MIPS_HFLAG_64;
739 }
740 if (env->CP0_Status & (1 << CP0St_UX)) {
741 env->hflags |= MIPS_HFLAG_UX;
742 }
743#endif
744 if ((env->CP0_Status & (1 << CP0St_CU0)) ||
745 !(env->hflags & MIPS_HFLAG_KSU)) {
746 env->hflags |= MIPS_HFLAG_CP0;
747 }
748 if (env->CP0_Status & (1 << CP0St_CU1)) {
749 env->hflags |= MIPS_HFLAG_FPU;
750 }
751 if (env->CP0_Status & (1 << CP0St_FR)) {
752 env->hflags |= MIPS_HFLAG_F64;
753 }
853c3240
JL
754 if (env->insn_flags & ASE_DSPR2) {
755 /* Enables access MIPS DSP resources, now our cpu is DSP ASER2,
756 so enable to access DSPR2 resources. */
757 if (env->CP0_Status & (1 << CP0St_MX)) {
758 env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2;
759 }
760
761 } else if (env->insn_flags & ASE_DSP) {
762 /* Enables access MIPS DSP resources, now our cpu is DSP ASE,
763 so enable to access DSP resources. */
764 if (env->CP0_Status & (1 << CP0St_MX)) {
765 env->hflags |= MIPS_HFLAG_DSP;
766 }
767
768 }
03e6e501
MR
769 if (env->insn_flags & ISA_MIPS32R2) {
770 if (env->active_fpu.fcr0 & (1 << FCR0_F64)) {
771 env->hflags |= MIPS_HFLAG_COP1X;
772 }
773 } else if (env->insn_flags & ISA_MIPS32) {
774 if (env->hflags & MIPS_HFLAG_64) {
775 env->hflags |= MIPS_HFLAG_COP1X;
776 }
777 } else if (env->insn_flags & ISA_MIPS4) {
778 /* All supported MIPS IV CPUs use the XX (CU3) to enable
779 and disable the MIPS IV extensions to the MIPS III ISA.
780 Some other MIPS IV CPUs ignore the bit, so the check here
781 would be too restrictive for them. */
f45cb2f4 782 if (env->CP0_Status & (1U << CP0St_CU3)) {
03e6e501
MR
783 env->hflags |= MIPS_HFLAG_COP1X;
784 }
785 }
786}
787
6af0bf9c 788#endif /* !defined (__MIPS_CPU_H__) */