]> git.proxmox.com Git - qemu.git/blame - target-ppc/exec.h
Fix encoding of efsctsiz (powerpc spe), by Tristan Gingold.
[qemu.git] / target-ppc / exec.h
CommitLineData
79aceca5 1/*
3fc6c082 2 * PowerPC emulation definitions for qemu.
5fafdf24 3 *
76a66253 4 * Copyright (c) 2003-2007 Jocelyn Mayer
79aceca5
FB
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#if !defined (__PPC_H__)
21#define __PPC_H__
22
fdabc366
FB
23#include "config.h"
24
79aceca5
FB
25#include "dyngen-exec.h"
26
76a66253
JM
27#include "cpu.h"
28#include "exec-all.h"
fdabc366 29
1cdb9c3d
AJ
30/* For normal operations, precise emulation should not be needed */
31//#define USE_PRECISE_EMULATION 1
32#define USE_PRECISE_EMULATION 0
33
79aceca5 34register struct CPUPPCState *env asm(AREG0);
76a66253
JM
35#if TARGET_LONG_BITS > HOST_LONG_BITS
36/* no registers can be used */
37#define T0 (env->t0)
38#define T1 (env->t1)
39#define T2 (env->t2)
6b542af7 40#define TDX "%016" PRIx64
76a66253 41#else
76a66253
JM
42register unsigned long T0 asm(AREG1);
43register unsigned long T1 asm(AREG2);
44register unsigned long T2 asm(AREG3);
6b542af7 45#define TDX "%016lx"
76a66253 46#endif
57c26279
JM
47/* We may, sometime, need 64 bits registers on 32 bits targets */
48#if (HOST_LONG_BITS == 32)
d9bce9d9
JM
49/* no registers can be used */
50#define T0_64 (env->t0)
51#define T1_64 (env->t1)
52#define T2_64 (env->t2)
3c4c9f9f
TS
53#else
54#define T0_64 T0
55#define T1_64 T1
56#define T2_64 T2
76a66253 57#endif
d9bce9d9 58/* Provision for Altivec */
a9d9eb8f
JM
59#define AVR0 (env->avr0)
60#define AVR1 (env->avr1)
61#define AVR2 (env->avr2)
79aceca5 62
fb0eaffc
FB
63#define FT0 (env->ft0)
64#define FT1 (env->ft1)
65#define FT2 (env->ft2)
79aceca5 66
a541f297 67#if defined (DEBUG_OP)
70ead434 68# define RETURN() __asm__ __volatile__("nop" : : : "memory");
a541f297 69#else
70ead434 70# define RETURN() __asm__ __volatile__("" : : : "memory");
a541f297 71#endif
79aceca5 72
b068d6a7 73static always_inline target_ulong rotl8 (target_ulong i, int n)
76a66253
JM
74{
75 return (((uint8_t)i << n) | ((uint8_t)i >> (8 - n)));
76}
77
b068d6a7 78static always_inline target_ulong rotl16 (target_ulong i, int n)
76a66253
JM
79{
80 return (((uint16_t)i << n) | ((uint16_t)i >> (16 - n)));
81}
79aceca5 82
b068d6a7 83static always_inline target_ulong rotl32 (target_ulong i, int n)
79aceca5 84{
76a66253 85 return (((uint32_t)i << n) | ((uint32_t)i >> (32 - n)));
79aceca5
FB
86}
87
76a66253 88#if defined(TARGET_PPC64)
b068d6a7 89static always_inline target_ulong rotl64 (target_ulong i, int n)
76a66253
JM
90{
91 return (((uint64_t)i << n) | ((uint64_t)i >> (64 - n)));
92}
93#endif
94
9a64fbe4 95#if !defined(CONFIG_USER_ONLY)
a9049a07 96#include "softmmu_exec.h"
9a64fbe4 97#endif /* !defined(CONFIG_USER_ONLY) */
79aceca5 98
9fddaa0c
FB
99void do_raise_exception_err (uint32_t exception, int error_code);
100void do_raise_exception (uint32_t exception);
79aceca5 101
76a66253 102int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong vaddr,
faadf50e 103 int rw, int access_type);
79aceca5 104
76a66253
JM
105void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
106 target_ulong pte0, target_ulong pte1);
9a64fbe4 107
b068d6a7 108static always_inline void env_to_regs (void)
0d1a29f9
FB
109{
110}
111
b068d6a7 112static always_inline void regs_to_env (void)
0d1a29f9
FB
113{
114}
115
76a66253 116int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
6ebbf390 117 int mmu_idx, int is_softmmu);
0fa85d43 118
b068d6a7 119static always_inline int cpu_halted (CPUState *env)
36081602 120{
bfed01fc
TS
121 if (!env->halted)
122 return 0;
0411a972 123 if (msr_ee && (env->interrupt_request & CPU_INTERRUPT_HARD)) {
bfed01fc
TS
124 env->halted = 0;
125 return 0;
126 }
127 return EXCP_HALTED;
128}
129
79aceca5 130#endif /* !defined (__PPC_H__) */