]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/x86/include/asm/processor.h
89314ed74fee3c795585c24630ddcbe83ea7d831
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / processor.h
1 #ifndef _ASM_X86_PROCESSOR_H
2 #define _ASM_X86_PROCESSOR_H
3
4 #include <asm/processor-flags.h>
5
6 /* Forward declaration, a strange C thing */
7 struct task_struct;
8 struct mm_struct;
9 struct vm86;
10
11 #include <asm/math_emu.h>
12 #include <asm/segment.h>
13 #include <asm/types.h>
14 #include <uapi/asm/sigcontext.h>
15 #include <asm/current.h>
16 #include <asm/cpufeatures.h>
17 #include <asm/page.h>
18 #include <asm/pgtable_types.h>
19 #include <asm/percpu.h>
20 #include <asm/msr.h>
21 #include <asm/desc_defs.h>
22 #include <asm/nops.h>
23 #include <asm/special_insns.h>
24 #include <asm/fpu/types.h>
25
26 #include <linux/personality.h>
27 #include <linux/cache.h>
28 #include <linux/threads.h>
29 #include <linux/math64.h>
30 #include <linux/err.h>
31 #include <linux/irqflags.h>
32
33 /*
34 * We handle most unaligned accesses in hardware. On the other hand
35 * unaligned DMA can be quite expensive on some Nehalem processors.
36 *
37 * Based on this we disable the IP header alignment in network drivers.
38 */
39 #define NET_IP_ALIGN 0
40
41 #define HBP_NUM 4
42 /*
43 * Default implementation of macro that returns current
44 * instruction pointer ("program counter").
45 */
46 static inline void *current_text_addr(void)
47 {
48 void *pc;
49
50 asm volatile("mov $1f, %0; 1:":"=r" (pc));
51
52 return pc;
53 }
54
55 /*
56 * These alignment constraints are for performance in the vSMP case,
57 * but in the task_struct case we must also meet hardware imposed
58 * alignment requirements of the FPU state:
59 */
60 #ifdef CONFIG_X86_VSMP
61 # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
62 # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
63 #else
64 # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
65 # define ARCH_MIN_MMSTRUCT_ALIGN 0
66 #endif
67
68 enum tlb_infos {
69 ENTRIES,
70 NR_INFO
71 };
72
73 extern u16 __read_mostly tlb_lli_4k[NR_INFO];
74 extern u16 __read_mostly tlb_lli_2m[NR_INFO];
75 extern u16 __read_mostly tlb_lli_4m[NR_INFO];
76 extern u16 __read_mostly tlb_lld_4k[NR_INFO];
77 extern u16 __read_mostly tlb_lld_2m[NR_INFO];
78 extern u16 __read_mostly tlb_lld_4m[NR_INFO];
79 extern u16 __read_mostly tlb_lld_1g[NR_INFO];
80
81 /*
82 * CPU type and hardware bug flags. Kept separately for each CPU.
83 * Members of this structure are referenced in head.S, so think twice
84 * before touching them. [mj]
85 */
86
87 struct cpuinfo_x86 {
88 __u8 x86; /* CPU family */
89 __u8 x86_vendor; /* CPU vendor */
90 __u8 x86_model;
91 __u8 x86_mask;
92 #ifdef CONFIG_X86_32
93 char wp_works_ok; /* It doesn't on 386's */
94
95 /* Problems on some 486Dx4's and old 386's: */
96 char rfu;
97 char pad0;
98 char pad1;
99 #else
100 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
101 int x86_tlbsize;
102 #endif
103 __u8 x86_virt_bits;
104 __u8 x86_phys_bits;
105 /* CPUID returned core id bits: */
106 __u8 x86_coreid_bits;
107 /* Max extended CPUID function supported: */
108 __u32 extended_cpuid_level;
109 /* Maximum supported CPUID level, -1=no CPUID: */
110 int cpuid_level;
111 __u32 x86_capability[NCAPINTS + NBUGINTS];
112 char x86_vendor_id[16];
113 char x86_model_id[64];
114 /* in KB - valid for CPUS which support this call: */
115 int x86_cache_size;
116 int x86_cache_alignment; /* In bytes */
117 /* Cache QoS architectural values: */
118 int x86_cache_max_rmid; /* max index */
119 int x86_cache_occ_scale; /* scale to bytes */
120 int x86_power;
121 unsigned long loops_per_jiffy;
122 /* cpuid returned max cores value: */
123 u16 x86_max_cores;
124 u16 apicid;
125 u16 initial_apicid;
126 u16 x86_clflush_size;
127 /* number of cores as seen by the OS: */
128 u16 booted_cores;
129 /* Physical processor id: */
130 u16 phys_proc_id;
131 /* Logical processor id: */
132 u16 logical_proc_id;
133 /* Core id: */
134 u16 cpu_core_id;
135 /* Index into per_cpu list: */
136 u16 cpu_index;
137 u32 microcode;
138 };
139
140 #define X86_VENDOR_INTEL 0
141 #define X86_VENDOR_CYRIX 1
142 #define X86_VENDOR_AMD 2
143 #define X86_VENDOR_UMC 3
144 #define X86_VENDOR_CENTAUR 5
145 #define X86_VENDOR_TRANSMETA 7
146 #define X86_VENDOR_NSC 8
147 #define X86_VENDOR_NUM 9
148
149 #define X86_VENDOR_UNKNOWN 0xff
150
151 /*
152 * capabilities of CPUs
153 */
154 extern struct cpuinfo_x86 boot_cpu_data;
155 extern struct cpuinfo_x86 new_cpu_data;
156
157 extern struct tss_struct doublefault_tss;
158 extern __u32 cpu_caps_cleared[NCAPINTS];
159 extern __u32 cpu_caps_set[NCAPINTS];
160
161 #ifdef CONFIG_SMP
162 DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
163 #define cpu_data(cpu) per_cpu(cpu_info, cpu)
164 #else
165 #define cpu_info boot_cpu_data
166 #define cpu_data(cpu) boot_cpu_data
167 #endif
168
169 extern const struct seq_operations cpuinfo_op;
170
171 #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
172
173 extern void cpu_detect(struct cpuinfo_x86 *c);
174
175 extern void early_cpu_init(void);
176 extern void identify_boot_cpu(void);
177 extern void identify_secondary_cpu(struct cpuinfo_x86 *);
178 extern void print_cpu_info(struct cpuinfo_x86 *);
179 void print_cpu_msr(struct cpuinfo_x86 *);
180 extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
181 extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
182 extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
183
184 extern void detect_extended_topology(struct cpuinfo_x86 *c);
185 extern void detect_ht(struct cpuinfo_x86 *c);
186
187 #ifdef CONFIG_X86_32
188 extern int have_cpuid_p(void);
189 #else
190 static inline int have_cpuid_p(void)
191 {
192 return 1;
193 }
194 #endif
195 static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
196 unsigned int *ecx, unsigned int *edx)
197 {
198 /* ecx is often an input as well as an output. */
199 asm volatile("cpuid"
200 : "=a" (*eax),
201 "=b" (*ebx),
202 "=c" (*ecx),
203 "=d" (*edx)
204 : "0" (*eax), "2" (*ecx)
205 : "memory");
206 }
207
208 static inline void load_cr3(pgd_t *pgdir)
209 {
210 write_cr3(__pa(pgdir));
211 }
212
213 #ifdef CONFIG_X86_32
214 /* This is the TSS defined by the hardware. */
215 struct x86_hw_tss {
216 unsigned short back_link, __blh;
217 unsigned long sp0;
218 unsigned short ss0, __ss0h;
219 unsigned long sp1;
220
221 /*
222 * We don't use ring 1, so ss1 is a convenient scratch space in
223 * the same cacheline as sp0. We use ss1 to cache the value in
224 * MSR_IA32_SYSENTER_CS. When we context switch
225 * MSR_IA32_SYSENTER_CS, we first check if the new value being
226 * written matches ss1, and, if it's not, then we wrmsr the new
227 * value and update ss1.
228 *
229 * The only reason we context switch MSR_IA32_SYSENTER_CS is
230 * that we set it to zero in vm86 tasks to avoid corrupting the
231 * stack if we were to go through the sysenter path from vm86
232 * mode.
233 */
234 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
235
236 unsigned short __ss1h;
237 unsigned long sp2;
238 unsigned short ss2, __ss2h;
239 unsigned long __cr3;
240 unsigned long ip;
241 unsigned long flags;
242 unsigned long ax;
243 unsigned long cx;
244 unsigned long dx;
245 unsigned long bx;
246 unsigned long sp;
247 unsigned long bp;
248 unsigned long si;
249 unsigned long di;
250 unsigned short es, __esh;
251 unsigned short cs, __csh;
252 unsigned short ss, __ssh;
253 unsigned short ds, __dsh;
254 unsigned short fs, __fsh;
255 unsigned short gs, __gsh;
256 unsigned short ldt, __ldth;
257 unsigned short trace;
258 unsigned short io_bitmap_base;
259
260 } __attribute__((packed));
261 #else
262 struct x86_hw_tss {
263 u32 reserved1;
264 u64 sp0;
265 u64 sp1;
266 u64 sp2;
267 u64 reserved2;
268 u64 ist[7];
269 u32 reserved3;
270 u32 reserved4;
271 u16 reserved5;
272 u16 io_bitmap_base;
273
274 } __attribute__((packed)) ____cacheline_aligned;
275 #endif
276
277 /*
278 * IO-bitmap sizes:
279 */
280 #define IO_BITMAP_BITS 65536
281 #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
282 #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
283 #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
284 #define INVALID_IO_BITMAP_OFFSET 0x8000
285
286 struct tss_struct {
287 /*
288 * The hardware state:
289 */
290 struct x86_hw_tss x86_tss;
291
292 /*
293 * The extra 1 is there because the CPU will access an
294 * additional byte beyond the end of the IO permission
295 * bitmap. The extra byte must be all 1 bits, and must
296 * be within the limit.
297 */
298 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
299
300 #ifdef CONFIG_X86_32
301 /*
302 * Space for the temporary SYSENTER stack.
303 */
304 unsigned long SYSENTER_stack_canary;
305 unsigned long SYSENTER_stack[64];
306 #endif
307
308 } ____cacheline_aligned;
309
310 DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
311
312 #ifdef CONFIG_X86_32
313 DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
314 #endif
315
316 /*
317 * Save the original ist values for checking stack pointers during debugging
318 */
319 struct orig_ist {
320 unsigned long ist[7];
321 };
322
323 #ifdef CONFIG_X86_64
324 DECLARE_PER_CPU(struct orig_ist, orig_ist);
325
326 union irq_stack_union {
327 char irq_stack[IRQ_STACK_SIZE];
328 /*
329 * GCC hardcodes the stack canary as %gs:40. Since the
330 * irq_stack is the object at %gs:0, we reserve the bottom
331 * 48 bytes of the irq stack for the canary.
332 */
333 struct {
334 char gs_base[40];
335 unsigned long stack_canary;
336 };
337 };
338
339 DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
340 DECLARE_INIT_PER_CPU(irq_stack_union);
341
342 DECLARE_PER_CPU(char *, irq_stack_ptr);
343 DECLARE_PER_CPU(unsigned int, irq_count);
344 extern asmlinkage void ignore_sysret(void);
345 #else /* X86_64 */
346 #ifdef CONFIG_CC_STACKPROTECTOR
347 /*
348 * Make sure stack canary segment base is cached-aligned:
349 * "For Intel Atom processors, avoid non zero segment base address
350 * that is not aligned to cache line boundary at all cost."
351 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
352 */
353 struct stack_canary {
354 char __pad[20]; /* canary at %gs:20 */
355 unsigned long canary;
356 };
357 DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
358 #endif
359 /*
360 * per-CPU IRQ handling stacks
361 */
362 struct irq_stack {
363 u32 stack[THREAD_SIZE/sizeof(u32)];
364 } __aligned(THREAD_SIZE);
365
366 DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
367 DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
368 #endif /* X86_64 */
369
370 extern unsigned int xstate_size;
371
372 struct perf_event;
373
374 typedef struct {
375 unsigned long seg;
376 } mm_segment_t;
377
378 struct thread_struct {
379 /* Cached TLS descriptors: */
380 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
381 unsigned long sp0;
382 unsigned long sp;
383 #ifdef CONFIG_X86_32
384 unsigned long sysenter_cs;
385 #else
386 unsigned short es;
387 unsigned short ds;
388 unsigned short fsindex;
389 unsigned short gsindex;
390 #endif
391 #ifdef CONFIG_X86_32
392 unsigned long ip;
393 #endif
394 #ifdef CONFIG_X86_64
395 unsigned long fsbase;
396 unsigned long gsbase;
397 #else
398 /*
399 * XXX: this could presumably be unsigned short. Alternatively,
400 * 32-bit kernels could be taught to use fsindex instead.
401 */
402 unsigned long fs;
403 unsigned long gs;
404 #endif
405
406 /* Save middle states of ptrace breakpoints */
407 struct perf_event *ptrace_bps[HBP_NUM];
408 /* Debug status used for traps, single steps, etc... */
409 unsigned long debugreg6;
410 /* Keep track of the exact dr7 value set by the user */
411 unsigned long ptrace_dr7;
412 /* Fault info: */
413 unsigned long cr2;
414 unsigned long trap_nr;
415 unsigned long error_code;
416 #ifdef CONFIG_VM86
417 /* Virtual 86 mode info */
418 struct vm86 *vm86;
419 #endif
420 /* IO permissions: */
421 unsigned long *io_bitmap_ptr;
422 unsigned long iopl;
423 /* Max allowed port in the bitmap, in bytes: */
424 unsigned io_bitmap_max;
425
426 mm_segment_t addr_limit;
427
428 unsigned int sig_on_uaccess_err:1;
429 unsigned int uaccess_err:1; /* uaccess failed */
430
431 /* Floating point and extended processor state */
432 struct fpu fpu;
433 /*
434 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
435 * the end.
436 */
437 };
438
439 /*
440 * Set IOPL bits in EFLAGS from given mask
441 */
442 static inline void native_set_iopl_mask(unsigned mask)
443 {
444 #ifdef CONFIG_X86_32
445 unsigned int reg;
446
447 asm volatile ("pushfl;"
448 "popl %0;"
449 "andl %1, %0;"
450 "orl %2, %0;"
451 "pushl %0;"
452 "popfl"
453 : "=&r" (reg)
454 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
455 #endif
456 }
457
458 static inline void
459 native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
460 {
461 tss->x86_tss.sp0 = thread->sp0;
462 #ifdef CONFIG_X86_32
463 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
464 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
465 tss->x86_tss.ss1 = thread->sysenter_cs;
466 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
467 }
468 #endif
469 }
470
471 static inline void native_swapgs(void)
472 {
473 #ifdef CONFIG_X86_64
474 asm volatile("swapgs" ::: "memory");
475 #endif
476 }
477
478 static inline unsigned long current_top_of_stack(void)
479 {
480 #ifdef CONFIG_X86_64
481 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
482 #else
483 /* sp0 on x86_32 is special in and around vm86 mode. */
484 return this_cpu_read_stable(cpu_current_top_of_stack);
485 #endif
486 }
487
488 #ifdef CONFIG_PARAVIRT
489 #include <asm/paravirt.h>
490 #else
491 #define __cpuid native_cpuid
492
493 static inline void load_sp0(struct tss_struct *tss,
494 struct thread_struct *thread)
495 {
496 native_load_sp0(tss, thread);
497 }
498
499 #define set_iopl_mask native_set_iopl_mask
500 #endif /* CONFIG_PARAVIRT */
501
502 /* Free all resources held by a thread. */
503 extern void release_thread(struct task_struct *);
504
505 unsigned long get_wchan(struct task_struct *p);
506
507 /*
508 * Generic CPUID function
509 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
510 * resulting in stale register contents being returned.
511 */
512 static inline void cpuid(unsigned int op,
513 unsigned int *eax, unsigned int *ebx,
514 unsigned int *ecx, unsigned int *edx)
515 {
516 *eax = op;
517 *ecx = 0;
518 __cpuid(eax, ebx, ecx, edx);
519 }
520
521 /* Some CPUID calls want 'count' to be placed in ecx */
522 static inline void cpuid_count(unsigned int op, int count,
523 unsigned int *eax, unsigned int *ebx,
524 unsigned int *ecx, unsigned int *edx)
525 {
526 *eax = op;
527 *ecx = count;
528 __cpuid(eax, ebx, ecx, edx);
529 }
530
531 /*
532 * CPUID functions returning a single datum
533 */
534 static inline unsigned int cpuid_eax(unsigned int op)
535 {
536 unsigned int eax, ebx, ecx, edx;
537
538 cpuid(op, &eax, &ebx, &ecx, &edx);
539
540 return eax;
541 }
542
543 static inline unsigned int cpuid_ebx(unsigned int op)
544 {
545 unsigned int eax, ebx, ecx, edx;
546
547 cpuid(op, &eax, &ebx, &ecx, &edx);
548
549 return ebx;
550 }
551
552 static inline unsigned int cpuid_ecx(unsigned int op)
553 {
554 unsigned int eax, ebx, ecx, edx;
555
556 cpuid(op, &eax, &ebx, &ecx, &edx);
557
558 return ecx;
559 }
560
561 static inline unsigned int cpuid_edx(unsigned int op)
562 {
563 unsigned int eax, ebx, ecx, edx;
564
565 cpuid(op, &eax, &ebx, &ecx, &edx);
566
567 return edx;
568 }
569
570 /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
571 static __always_inline void rep_nop(void)
572 {
573 asm volatile("rep; nop" ::: "memory");
574 }
575
576 static __always_inline void cpu_relax(void)
577 {
578 rep_nop();
579 }
580
581 #define cpu_relax_lowlatency() cpu_relax()
582
583 /* Stop speculative execution and prefetching of modified code. */
584 static inline void sync_core(void)
585 {
586 int tmp;
587
588 #ifdef CONFIG_M486
589 /*
590 * Do a CPUID if available, otherwise do a jump. The jump
591 * can conveniently enough be the jump around CPUID.
592 */
593 asm volatile("cmpl %2,%1\n\t"
594 "jl 1f\n\t"
595 "cpuid\n"
596 "1:"
597 : "=a" (tmp)
598 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
599 : "ebx", "ecx", "edx", "memory");
600 #else
601 /*
602 * CPUID is a barrier to speculative execution.
603 * Prefetched instructions are automatically
604 * invalidated when modified.
605 */
606 asm volatile("cpuid"
607 : "=a" (tmp)
608 : "0" (1)
609 : "ebx", "ecx", "edx", "memory");
610 #endif
611 }
612
613 extern void select_idle_routine(const struct cpuinfo_x86 *c);
614 extern void init_amd_e400_c1e_mask(void);
615
616 extern unsigned long boot_option_idle_override;
617 extern bool amd_e400_c1e_detected;
618
619 enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
620 IDLE_POLL};
621
622 extern void enable_sep_cpu(void);
623 extern int sysenter_setup(void);
624
625 extern void early_trap_init(void);
626 void early_trap_pf_init(void);
627
628 /* Defined in head.S */
629 extern struct desc_ptr early_gdt_descr;
630
631 extern void cpu_set_gdt(int);
632 extern void switch_to_new_gdt(int);
633 extern void load_percpu_segment(int);
634 extern void cpu_init(void);
635
636 static inline unsigned long get_debugctlmsr(void)
637 {
638 unsigned long debugctlmsr = 0;
639
640 #ifndef CONFIG_X86_DEBUGCTLMSR
641 if (boot_cpu_data.x86 < 6)
642 return 0;
643 #endif
644 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
645
646 return debugctlmsr;
647 }
648
649 static inline void update_debugctlmsr(unsigned long debugctlmsr)
650 {
651 #ifndef CONFIG_X86_DEBUGCTLMSR
652 if (boot_cpu_data.x86 < 6)
653 return;
654 #endif
655 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
656 }
657
658 extern void set_task_blockstep(struct task_struct *task, bool on);
659
660 /* Boot loader type from the setup header: */
661 extern int bootloader_type;
662 extern int bootloader_version;
663
664 extern char ignore_fpu_irq;
665
666 #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
667 #define ARCH_HAS_PREFETCHW
668 #define ARCH_HAS_SPINLOCK_PREFETCH
669
670 #ifdef CONFIG_X86_32
671 # define BASE_PREFETCH ""
672 # define ARCH_HAS_PREFETCH
673 #else
674 # define BASE_PREFETCH "prefetcht0 %P1"
675 #endif
676
677 /*
678 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
679 *
680 * It's not worth to care about 3dnow prefetches for the K6
681 * because they are microcoded there and very slow.
682 */
683 static inline void prefetch(const void *x)
684 {
685 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
686 X86_FEATURE_XMM,
687 "m" (*(const char *)x));
688 }
689
690 /*
691 * 3dnow prefetch to get an exclusive cache line.
692 * Useful for spinlocks to avoid one state transition in the
693 * cache coherency protocol:
694 */
695 static inline void prefetchw(const void *x)
696 {
697 alternative_input(BASE_PREFETCH, "prefetchw %P1",
698 X86_FEATURE_3DNOWPREFETCH,
699 "m" (*(const char *)x));
700 }
701
702 static inline void spin_lock_prefetch(const void *x)
703 {
704 prefetchw(x);
705 }
706
707 #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
708 TOP_OF_KERNEL_STACK_PADDING)
709
710 #ifdef CONFIG_X86_32
711 /*
712 * User space process size: 3GB (default).
713 */
714 #define TASK_SIZE PAGE_OFFSET
715 #define TASK_SIZE_MAX TASK_SIZE
716 #define STACK_TOP TASK_SIZE
717 #define STACK_TOP_MAX STACK_TOP
718
719 #define INIT_THREAD { \
720 .sp0 = TOP_OF_INIT_STACK, \
721 .sysenter_cs = __KERNEL_CS, \
722 .io_bitmap_ptr = NULL, \
723 .addr_limit = KERNEL_DS, \
724 }
725
726 extern unsigned long thread_saved_pc(struct task_struct *tsk);
727
728 /*
729 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
730 * This is necessary to guarantee that the entire "struct pt_regs"
731 * is accessible even if the CPU haven't stored the SS/ESP registers
732 * on the stack (interrupt gate does not save these registers
733 * when switching to the same priv ring).
734 * Therefore beware: accessing the ss/esp fields of the
735 * "struct pt_regs" is possible, but they may contain the
736 * completely wrong values.
737 */
738 #define task_pt_regs(task) \
739 ({ \
740 unsigned long __ptr = (unsigned long)task_stack_page(task); \
741 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
742 ((struct pt_regs *)__ptr) - 1; \
743 })
744
745 #define KSTK_ESP(task) (task_pt_regs(task)->sp)
746
747 #else
748 /*
749 * User space process size. 47bits minus one guard page. The guard
750 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
751 * the highest possible canonical userspace address, then that
752 * syscall will enter the kernel with a non-canonical return
753 * address, and SYSRET will explode dangerously. We avoid this
754 * particular problem by preventing anything from being mapped
755 * at the maximum canonical address.
756 */
757 #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
758
759 /* This decides where the kernel will search for a free chunk of vm
760 * space during mmap's.
761 */
762 #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
763 0xc0000000 : 0xFFFFe000)
764
765 #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
766 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
767 #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
768 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
769
770 #define STACK_TOP TASK_SIZE
771 #define STACK_TOP_MAX TASK_SIZE_MAX
772
773 #define INIT_THREAD { \
774 .sp0 = TOP_OF_INIT_STACK, \
775 .addr_limit = KERNEL_DS, \
776 }
777
778 /*
779 * Return saved PC of a blocked thread.
780 * What is this good for? it will be always the scheduler or ret_from_fork.
781 */
782 #define thread_saved_pc(t) READ_ONCE_NOCHECK(*(unsigned long *)((t)->thread.sp - 8))
783
784 #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
785 extern unsigned long KSTK_ESP(struct task_struct *task);
786
787 #endif /* CONFIG_X86_64 */
788
789 extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
790 unsigned long new_sp);
791
792 /*
793 * This decides where the kernel will search for a free chunk of vm
794 * space during mmap's.
795 */
796 #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
797
798 #define KSTK_EIP(task) (task_pt_regs(task)->ip)
799
800 /* Get/set a process' ability to use the timestamp counter instruction */
801 #define GET_TSC_CTL(adr) get_tsc_mode((adr))
802 #define SET_TSC_CTL(val) set_tsc_mode((val))
803
804 extern int get_tsc_mode(unsigned long adr);
805 extern int set_tsc_mode(unsigned int val);
806
807 /* Register/unregister a process' MPX related resource */
808 #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
809 #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
810
811 #ifdef CONFIG_X86_INTEL_MPX
812 extern int mpx_enable_management(void);
813 extern int mpx_disable_management(void);
814 #else
815 static inline int mpx_enable_management(void)
816 {
817 return -EINVAL;
818 }
819 static inline int mpx_disable_management(void)
820 {
821 return -EINVAL;
822 }
823 #endif /* CONFIG_X86_INTEL_MPX */
824
825 extern u16 amd_get_nb_id(int cpu);
826 extern u32 amd_get_nodes_per_socket(void);
827
828 static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
829 {
830 uint32_t base, eax, signature[3];
831
832 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
833 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
834
835 if (!memcmp(sig, signature, 12) &&
836 (leaves == 0 || ((eax - base) >= leaves)))
837 return base;
838 }
839
840 return 0;
841 }
842
843 extern unsigned long arch_align_stack(unsigned long sp);
844 extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
845
846 void default_idle(void);
847 #ifdef CONFIG_XEN
848 bool xen_set_default_idle(void);
849 #else
850 #define xen_set_default_idle 0
851 #endif
852
853 void stop_this_cpu(void *dummy);
854 void df_debug(struct pt_regs *regs, long error_code);
855 #endif /* _ASM_X86_PROCESSOR_H */