]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/x86/include/uapi/asm/msr-index.h
perf/x86: Mark Intel PT and LBR/BTS as mutually exclusive
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / uapi / asm / msr-index.h
1 #ifndef _ASM_X86_MSR_INDEX_H
2 #define _ASM_X86_MSR_INDEX_H
3
4 /* CPU model specific register (MSR) numbers */
5
6 /* x86-64 specific MSRs */
7 #define MSR_EFER 0xc0000080 /* extended feature register */
8 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
15 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
16
17 /* EFER bits: */
18 #define _EFER_SCE 0 /* SYSCALL/SYSRET */
19 #define _EFER_LME 8 /* Long mode enable */
20 #define _EFER_LMA 10 /* Long mode active (read-only) */
21 #define _EFER_NX 11 /* No execute enable */
22 #define _EFER_SVME 12 /* Enable virtualization */
23 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
24 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
25
26 #define EFER_SCE (1<<_EFER_SCE)
27 #define EFER_LME (1<<_EFER_LME)
28 #define EFER_LMA (1<<_EFER_LMA)
29 #define EFER_NX (1<<_EFER_NX)
30 #define EFER_SVME (1<<_EFER_SVME)
31 #define EFER_LMSLE (1<<_EFER_LMSLE)
32 #define EFER_FFXSR (1<<_EFER_FFXSR)
33
34 /* Intel MSRs. Some also available on other CPUs */
35 #define MSR_IA32_PERFCTR0 0x000000c1
36 #define MSR_IA32_PERFCTR1 0x000000c2
37 #define MSR_FSB_FREQ 0x000000cd
38 #define MSR_NHM_PLATFORM_INFO 0x000000ce
39
40 #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41 #define NHM_C3_AUTO_DEMOTE (1UL << 25)
42 #define NHM_C1_AUTO_DEMOTE (1UL << 26)
43 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
44 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
46
47 #define MSR_PLATFORM_INFO 0x000000ce
48 #define MSR_MTRRcap 0x000000fe
49 #define MSR_IA32_BBL_CR_CTL 0x00000119
50 #define MSR_IA32_BBL_CR_CTL3 0x0000011e
51
52 #define MSR_IA32_SYSENTER_CS 0x00000174
53 #define MSR_IA32_SYSENTER_ESP 0x00000175
54 #define MSR_IA32_SYSENTER_EIP 0x00000176
55
56 #define MSR_IA32_MCG_CAP 0x00000179
57 #define MSR_IA32_MCG_STATUS 0x0000017a
58 #define MSR_IA32_MCG_CTL 0x0000017b
59
60 #define MSR_OFFCORE_RSP_0 0x000001a6
61 #define MSR_OFFCORE_RSP_1 0x000001a7
62 #define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
63 #define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
64
65 #define MSR_LBR_SELECT 0x000001c8
66 #define MSR_LBR_TOS 0x000001c9
67 #define MSR_LBR_NHM_FROM 0x00000680
68 #define MSR_LBR_NHM_TO 0x000006c0
69 #define MSR_LBR_CORE_FROM 0x00000040
70 #define MSR_LBR_CORE_TO 0x00000060
71
72 #define MSR_IA32_PEBS_ENABLE 0x000003f1
73 #define MSR_IA32_DS_AREA 0x00000600
74 #define MSR_IA32_PERF_CAPABILITIES 0x00000345
75 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
76
77 #define MSR_MTRRfix64K_00000 0x00000250
78 #define MSR_MTRRfix16K_80000 0x00000258
79 #define MSR_MTRRfix16K_A0000 0x00000259
80 #define MSR_MTRRfix4K_C0000 0x00000268
81 #define MSR_MTRRfix4K_C8000 0x00000269
82 #define MSR_MTRRfix4K_D0000 0x0000026a
83 #define MSR_MTRRfix4K_D8000 0x0000026b
84 #define MSR_MTRRfix4K_E0000 0x0000026c
85 #define MSR_MTRRfix4K_E8000 0x0000026d
86 #define MSR_MTRRfix4K_F0000 0x0000026e
87 #define MSR_MTRRfix4K_F8000 0x0000026f
88 #define MSR_MTRRdefType 0x000002ff
89
90 #define MSR_IA32_CR_PAT 0x00000277
91
92 #define MSR_IA32_DEBUGCTLMSR 0x000001d9
93 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
94 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
95 #define MSR_IA32_LASTINTFROMIP 0x000001dd
96 #define MSR_IA32_LASTINTTOIP 0x000001de
97
98 /* DEBUGCTLMSR bits (others vary by model): */
99 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
100 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
101 #define DEBUGCTLMSR_TR (1UL << 6)
102 #define DEBUGCTLMSR_BTS (1UL << 7)
103 #define DEBUGCTLMSR_BTINT (1UL << 8)
104 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
105 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
106 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
107
108 #define MSR_IA32_POWER_CTL 0x000001fc
109
110 #define MSR_IA32_MC0_CTL 0x00000400
111 #define MSR_IA32_MC0_STATUS 0x00000401
112 #define MSR_IA32_MC0_ADDR 0x00000402
113 #define MSR_IA32_MC0_MISC 0x00000403
114
115 /* C-state Residency Counters */
116 #define MSR_PKG_C3_RESIDENCY 0x000003f8
117 #define MSR_PKG_C6_RESIDENCY 0x000003f9
118 #define MSR_PKG_C7_RESIDENCY 0x000003fa
119 #define MSR_CORE_C3_RESIDENCY 0x000003fc
120 #define MSR_CORE_C6_RESIDENCY 0x000003fd
121 #define MSR_CORE_C7_RESIDENCY 0x000003fe
122 #define MSR_PKG_C2_RESIDENCY 0x0000060d
123 #define MSR_PKG_C8_RESIDENCY 0x00000630
124 #define MSR_PKG_C9_RESIDENCY 0x00000631
125 #define MSR_PKG_C10_RESIDENCY 0x00000632
126
127 /* Run Time Average Power Limiting (RAPL) Interface */
128
129 #define MSR_RAPL_POWER_UNIT 0x00000606
130
131 #define MSR_PKG_POWER_LIMIT 0x00000610
132 #define MSR_PKG_ENERGY_STATUS 0x00000611
133 #define MSR_PKG_PERF_STATUS 0x00000613
134 #define MSR_PKG_POWER_INFO 0x00000614
135
136 #define MSR_DRAM_POWER_LIMIT 0x00000618
137 #define MSR_DRAM_ENERGY_STATUS 0x00000619
138 #define MSR_DRAM_PERF_STATUS 0x0000061b
139 #define MSR_DRAM_POWER_INFO 0x0000061c
140
141 #define MSR_PP0_POWER_LIMIT 0x00000638
142 #define MSR_PP0_ENERGY_STATUS 0x00000639
143 #define MSR_PP0_POLICY 0x0000063a
144 #define MSR_PP0_PERF_STATUS 0x0000063b
145
146 #define MSR_PP1_POWER_LIMIT 0x00000640
147 #define MSR_PP1_ENERGY_STATUS 0x00000641
148 #define MSR_PP1_POLICY 0x00000642
149
150 #define MSR_CORE_C1_RES 0x00000660
151
152 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
153 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
154
155 #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
156 #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
157 #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
158
159 /* Hardware P state interface */
160 #define MSR_PPERF 0x0000064e
161 #define MSR_PERF_LIMIT_REASONS 0x0000064f
162 #define MSR_PM_ENABLE 0x00000770
163 #define MSR_HWP_CAPABILITIES 0x00000771
164 #define MSR_HWP_REQUEST_PKG 0x00000772
165 #define MSR_HWP_INTERRUPT 0x00000773
166 #define MSR_HWP_REQUEST 0x00000774
167 #define MSR_HWP_STATUS 0x00000777
168
169 /* CPUID.6.EAX */
170 #define HWP_BASE_BIT (1<<7)
171 #define HWP_NOTIFICATIONS_BIT (1<<8)
172 #define HWP_ACTIVITY_WINDOW_BIT (1<<9)
173 #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
174 #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
175
176 /* IA32_HWP_CAPABILITIES */
177 #define HWP_HIGHEST_PERF(x) (x & 0xff)
178 #define HWP_GUARANTEED_PERF(x) ((x & (0xff << 8)) >>8)
179 #define HWP_MOSTEFFICIENT_PERF(x) ((x & (0xff << 16)) >>16)
180 #define HWP_LOWEST_PERF(x) ((x & (0xff << 24)) >>24)
181
182 /* IA32_HWP_REQUEST */
183 #define HWP_MIN_PERF(x) (x & 0xff)
184 #define HWP_MAX_PERF(x) ((x & 0xff) << 8)
185 #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
186 #define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
187 #define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
188 #define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
189
190 /* IA32_HWP_STATUS */
191 #define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
192 #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
193
194 /* IA32_HWP_INTERRUPT */
195 #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
196 #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
197
198 #define MSR_AMD64_MC0_MASK 0xc0010044
199
200 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
201 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
202 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
203 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
204
205 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
206
207 /* These are consecutive and not in the normal 4er MCE bank block */
208 #define MSR_IA32_MC0_CTL2 0x00000280
209 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
210
211 #define MSR_P6_PERFCTR0 0x000000c1
212 #define MSR_P6_PERFCTR1 0x000000c2
213 #define MSR_P6_EVNTSEL0 0x00000186
214 #define MSR_P6_EVNTSEL1 0x00000187
215
216 #define MSR_KNC_PERFCTR0 0x00000020
217 #define MSR_KNC_PERFCTR1 0x00000021
218 #define MSR_KNC_EVNTSEL0 0x00000028
219 #define MSR_KNC_EVNTSEL1 0x00000029
220
221 /* Alternative perfctr range with full access. */
222 #define MSR_IA32_PMC0 0x000004c1
223
224 /* AMD64 MSRs. Not complete. See the architecture manual for a more
225 complete list. */
226
227 #define MSR_AMD64_PATCH_LEVEL 0x0000008b
228 #define MSR_AMD64_TSC_RATIO 0xc0000104
229 #define MSR_AMD64_NB_CFG 0xc001001f
230 #define MSR_AMD64_PATCH_LOADER 0xc0010020
231 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
232 #define MSR_AMD64_OSVW_STATUS 0xc0010141
233 #define MSR_AMD64_LS_CFG 0xc0011020
234 #define MSR_AMD64_DC_CFG 0xc0011022
235 #define MSR_AMD64_BU_CFG2 0xc001102a
236 #define MSR_AMD64_IBSFETCHCTL 0xc0011030
237 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
238 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
239 #define MSR_AMD64_IBSFETCH_REG_COUNT 3
240 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
241 #define MSR_AMD64_IBSOPCTL 0xc0011033
242 #define MSR_AMD64_IBSOPRIP 0xc0011034
243 #define MSR_AMD64_IBSOPDATA 0xc0011035
244 #define MSR_AMD64_IBSOPDATA2 0xc0011036
245 #define MSR_AMD64_IBSOPDATA3 0xc0011037
246 #define MSR_AMD64_IBSDCLINAD 0xc0011038
247 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
248 #define MSR_AMD64_IBSOP_REG_COUNT 7
249 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
250 #define MSR_AMD64_IBSCTL 0xc001103a
251 #define MSR_AMD64_IBSBRTARGET 0xc001103b
252 #define MSR_AMD64_IBSOPDATA4 0xc001103d
253 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
254
255 /* Fam 16h MSRs */
256 #define MSR_F16H_L2I_PERF_CTL 0xc0010230
257 #define MSR_F16H_L2I_PERF_CTR 0xc0010231
258 #define MSR_F16H_DR1_ADDR_MASK 0xc0011019
259 #define MSR_F16H_DR2_ADDR_MASK 0xc001101a
260 #define MSR_F16H_DR3_ADDR_MASK 0xc001101b
261 #define MSR_F16H_DR0_ADDR_MASK 0xc0011027
262
263 /* Fam 15h MSRs */
264 #define MSR_F15H_PERF_CTL 0xc0010200
265 #define MSR_F15H_PERF_CTR 0xc0010201
266 #define MSR_F15H_NB_PERF_CTL 0xc0010240
267 #define MSR_F15H_NB_PERF_CTR 0xc0010241
268
269 /* Fam 10h MSRs */
270 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
271 #define FAM10H_MMIO_CONF_ENABLE (1<<0)
272 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
273 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
274 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
275 #define FAM10H_MMIO_CONF_BASE_SHIFT 20
276 #define MSR_FAM10H_NODE_ID 0xc001100c
277
278 /* K8 MSRs */
279 #define MSR_K8_TOP_MEM1 0xc001001a
280 #define MSR_K8_TOP_MEM2 0xc001001d
281 #define MSR_K8_SYSCFG 0xc0010010
282 #define MSR_K8_INT_PENDING_MSG 0xc0010055
283 /* C1E active bits in int pending message */
284 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
285 #define MSR_K8_TSEG_ADDR 0xc0010112
286 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
287 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
288 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
289
290 /* K7 MSRs */
291 #define MSR_K7_EVNTSEL0 0xc0010000
292 #define MSR_K7_PERFCTR0 0xc0010004
293 #define MSR_K7_EVNTSEL1 0xc0010001
294 #define MSR_K7_PERFCTR1 0xc0010005
295 #define MSR_K7_EVNTSEL2 0xc0010002
296 #define MSR_K7_PERFCTR2 0xc0010006
297 #define MSR_K7_EVNTSEL3 0xc0010003
298 #define MSR_K7_PERFCTR3 0xc0010007
299 #define MSR_K7_CLK_CTL 0xc001001b
300 #define MSR_K7_HWCR 0xc0010015
301 #define MSR_K7_FID_VID_CTL 0xc0010041
302 #define MSR_K7_FID_VID_STATUS 0xc0010042
303
304 /* K6 MSRs */
305 #define MSR_K6_WHCR 0xc0000082
306 #define MSR_K6_UWCCR 0xc0000085
307 #define MSR_K6_EPMR 0xc0000086
308 #define MSR_K6_PSOR 0xc0000087
309 #define MSR_K6_PFIR 0xc0000088
310
311 /* Centaur-Hauls/IDT defined MSRs. */
312 #define MSR_IDT_FCR1 0x00000107
313 #define MSR_IDT_FCR2 0x00000108
314 #define MSR_IDT_FCR3 0x00000109
315 #define MSR_IDT_FCR4 0x0000010a
316
317 #define MSR_IDT_MCR0 0x00000110
318 #define MSR_IDT_MCR1 0x00000111
319 #define MSR_IDT_MCR2 0x00000112
320 #define MSR_IDT_MCR3 0x00000113
321 #define MSR_IDT_MCR4 0x00000114
322 #define MSR_IDT_MCR5 0x00000115
323 #define MSR_IDT_MCR6 0x00000116
324 #define MSR_IDT_MCR7 0x00000117
325 #define MSR_IDT_MCR_CTRL 0x00000120
326
327 /* VIA Cyrix defined MSRs*/
328 #define MSR_VIA_FCR 0x00001107
329 #define MSR_VIA_LONGHAUL 0x0000110a
330 #define MSR_VIA_RNG 0x0000110b
331 #define MSR_VIA_BCR2 0x00001147
332
333 /* Transmeta defined MSRs */
334 #define MSR_TMTA_LONGRUN_CTRL 0x80868010
335 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
336 #define MSR_TMTA_LRTI_READOUT 0x80868018
337 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
338
339 /* Intel defined MSRs. */
340 #define MSR_IA32_P5_MC_ADDR 0x00000000
341 #define MSR_IA32_P5_MC_TYPE 0x00000001
342 #define MSR_IA32_TSC 0x00000010
343 #define MSR_IA32_PLATFORM_ID 0x00000017
344 #define MSR_IA32_EBL_CR_POWERON 0x0000002a
345 #define MSR_EBC_FREQUENCY_ID 0x0000002c
346 #define MSR_SMI_COUNT 0x00000034
347 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
348 #define MSR_IA32_TSC_ADJUST 0x0000003b
349 #define MSR_IA32_BNDCFGS 0x00000d90
350
351 #define MSR_IA32_XSS 0x00000da0
352
353 #define FEATURE_CONTROL_LOCKED (1<<0)
354 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
355 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
356
357 #define MSR_IA32_APICBASE 0x0000001b
358 #define MSR_IA32_APICBASE_BSP (1<<8)
359 #define MSR_IA32_APICBASE_ENABLE (1<<11)
360 #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
361
362 #define MSR_IA32_TSCDEADLINE 0x000006e0
363
364 #define MSR_IA32_UCODE_WRITE 0x00000079
365 #define MSR_IA32_UCODE_REV 0x0000008b
366
367 #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
368 #define MSR_IA32_SMBASE 0x0000009e
369
370 #define MSR_IA32_PERF_STATUS 0x00000198
371 #define MSR_IA32_PERF_CTL 0x00000199
372 #define INTEL_PERF_CTL_MASK 0xffff
373 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
374 #define MSR_AMD_PERF_STATUS 0xc0010063
375 #define MSR_AMD_PERF_CTL 0xc0010062
376
377 #define MSR_IA32_MPERF 0x000000e7
378 #define MSR_IA32_APERF 0x000000e8
379
380 #define MSR_IA32_THERM_CONTROL 0x0000019a
381 #define MSR_IA32_THERM_INTERRUPT 0x0000019b
382
383 #define THERM_INT_HIGH_ENABLE (1 << 0)
384 #define THERM_INT_LOW_ENABLE (1 << 1)
385 #define THERM_INT_PLN_ENABLE (1 << 24)
386
387 #define MSR_IA32_THERM_STATUS 0x0000019c
388
389 #define THERM_STATUS_PROCHOT (1 << 0)
390 #define THERM_STATUS_POWER_LIMIT (1 << 10)
391
392 #define MSR_THERM2_CTL 0x0000019d
393
394 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
395
396 #define MSR_IA32_MISC_ENABLE 0x000001a0
397
398 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
399
400 #define MSR_MISC_PWR_MGMT 0x000001aa
401
402 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
403 #define ENERGY_PERF_BIAS_PERFORMANCE 0
404 #define ENERGY_PERF_BIAS_NORMAL 6
405 #define ENERGY_PERF_BIAS_POWERSAVE 15
406
407 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
408
409 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
410 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
411
412 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
413
414 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
415 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
416 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
417
418 /* Thermal Thresholds Support */
419 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
420 #define THERM_SHIFT_THRESHOLD0 8
421 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
422 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
423 #define THERM_SHIFT_THRESHOLD1 16
424 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
425 #define THERM_STATUS_THRESHOLD0 (1 << 6)
426 #define THERM_LOG_THRESHOLD0 (1 << 7)
427 #define THERM_STATUS_THRESHOLD1 (1 << 8)
428 #define THERM_LOG_THRESHOLD1 (1 << 9)
429
430 /* MISC_ENABLE bits: architectural */
431 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
432 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
433 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1
434 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
435 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7
436 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
437 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
438 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
439 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
440 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
441 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
442 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
443 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
444 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
445 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
446 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
447 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
448 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
449 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
450 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
451
452 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
453 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
454 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
455 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3
456 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
457 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
458 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
459 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
460 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
461 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
462 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
463 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
464 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
465 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10
466 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
467 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
468 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
469 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13
470 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
471 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
472 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
473 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
474 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
475 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
476 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
477 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
478 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
479 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
480 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
481 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
482 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
483
484 #define MSR_IA32_TSC_DEADLINE 0x000006E0
485
486 /* P4/Xeon+ specific */
487 #define MSR_IA32_MCG_EAX 0x00000180
488 #define MSR_IA32_MCG_EBX 0x00000181
489 #define MSR_IA32_MCG_ECX 0x00000182
490 #define MSR_IA32_MCG_EDX 0x00000183
491 #define MSR_IA32_MCG_ESI 0x00000184
492 #define MSR_IA32_MCG_EDI 0x00000185
493 #define MSR_IA32_MCG_EBP 0x00000186
494 #define MSR_IA32_MCG_ESP 0x00000187
495 #define MSR_IA32_MCG_EFLAGS 0x00000188
496 #define MSR_IA32_MCG_EIP 0x00000189
497 #define MSR_IA32_MCG_RESERVED 0x0000018a
498
499 /* Pentium IV performance counter MSRs */
500 #define MSR_P4_BPU_PERFCTR0 0x00000300
501 #define MSR_P4_BPU_PERFCTR1 0x00000301
502 #define MSR_P4_BPU_PERFCTR2 0x00000302
503 #define MSR_P4_BPU_PERFCTR3 0x00000303
504 #define MSR_P4_MS_PERFCTR0 0x00000304
505 #define MSR_P4_MS_PERFCTR1 0x00000305
506 #define MSR_P4_MS_PERFCTR2 0x00000306
507 #define MSR_P4_MS_PERFCTR3 0x00000307
508 #define MSR_P4_FLAME_PERFCTR0 0x00000308
509 #define MSR_P4_FLAME_PERFCTR1 0x00000309
510 #define MSR_P4_FLAME_PERFCTR2 0x0000030a
511 #define MSR_P4_FLAME_PERFCTR3 0x0000030b
512 #define MSR_P4_IQ_PERFCTR0 0x0000030c
513 #define MSR_P4_IQ_PERFCTR1 0x0000030d
514 #define MSR_P4_IQ_PERFCTR2 0x0000030e
515 #define MSR_P4_IQ_PERFCTR3 0x0000030f
516 #define MSR_P4_IQ_PERFCTR4 0x00000310
517 #define MSR_P4_IQ_PERFCTR5 0x00000311
518 #define MSR_P4_BPU_CCCR0 0x00000360
519 #define MSR_P4_BPU_CCCR1 0x00000361
520 #define MSR_P4_BPU_CCCR2 0x00000362
521 #define MSR_P4_BPU_CCCR3 0x00000363
522 #define MSR_P4_MS_CCCR0 0x00000364
523 #define MSR_P4_MS_CCCR1 0x00000365
524 #define MSR_P4_MS_CCCR2 0x00000366
525 #define MSR_P4_MS_CCCR3 0x00000367
526 #define MSR_P4_FLAME_CCCR0 0x00000368
527 #define MSR_P4_FLAME_CCCR1 0x00000369
528 #define MSR_P4_FLAME_CCCR2 0x0000036a
529 #define MSR_P4_FLAME_CCCR3 0x0000036b
530 #define MSR_P4_IQ_CCCR0 0x0000036c
531 #define MSR_P4_IQ_CCCR1 0x0000036d
532 #define MSR_P4_IQ_CCCR2 0x0000036e
533 #define MSR_P4_IQ_CCCR3 0x0000036f
534 #define MSR_P4_IQ_CCCR4 0x00000370
535 #define MSR_P4_IQ_CCCR5 0x00000371
536 #define MSR_P4_ALF_ESCR0 0x000003ca
537 #define MSR_P4_ALF_ESCR1 0x000003cb
538 #define MSR_P4_BPU_ESCR0 0x000003b2
539 #define MSR_P4_BPU_ESCR1 0x000003b3
540 #define MSR_P4_BSU_ESCR0 0x000003a0
541 #define MSR_P4_BSU_ESCR1 0x000003a1
542 #define MSR_P4_CRU_ESCR0 0x000003b8
543 #define MSR_P4_CRU_ESCR1 0x000003b9
544 #define MSR_P4_CRU_ESCR2 0x000003cc
545 #define MSR_P4_CRU_ESCR3 0x000003cd
546 #define MSR_P4_CRU_ESCR4 0x000003e0
547 #define MSR_P4_CRU_ESCR5 0x000003e1
548 #define MSR_P4_DAC_ESCR0 0x000003a8
549 #define MSR_P4_DAC_ESCR1 0x000003a9
550 #define MSR_P4_FIRM_ESCR0 0x000003a4
551 #define MSR_P4_FIRM_ESCR1 0x000003a5
552 #define MSR_P4_FLAME_ESCR0 0x000003a6
553 #define MSR_P4_FLAME_ESCR1 0x000003a7
554 #define MSR_P4_FSB_ESCR0 0x000003a2
555 #define MSR_P4_FSB_ESCR1 0x000003a3
556 #define MSR_P4_IQ_ESCR0 0x000003ba
557 #define MSR_P4_IQ_ESCR1 0x000003bb
558 #define MSR_P4_IS_ESCR0 0x000003b4
559 #define MSR_P4_IS_ESCR1 0x000003b5
560 #define MSR_P4_ITLB_ESCR0 0x000003b6
561 #define MSR_P4_ITLB_ESCR1 0x000003b7
562 #define MSR_P4_IX_ESCR0 0x000003c8
563 #define MSR_P4_IX_ESCR1 0x000003c9
564 #define MSR_P4_MOB_ESCR0 0x000003aa
565 #define MSR_P4_MOB_ESCR1 0x000003ab
566 #define MSR_P4_MS_ESCR0 0x000003c0
567 #define MSR_P4_MS_ESCR1 0x000003c1
568 #define MSR_P4_PMH_ESCR0 0x000003ac
569 #define MSR_P4_PMH_ESCR1 0x000003ad
570 #define MSR_P4_RAT_ESCR0 0x000003bc
571 #define MSR_P4_RAT_ESCR1 0x000003bd
572 #define MSR_P4_SAAT_ESCR0 0x000003ae
573 #define MSR_P4_SAAT_ESCR1 0x000003af
574 #define MSR_P4_SSU_ESCR0 0x000003be
575 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
576
577 #define MSR_P4_TBPU_ESCR0 0x000003c2
578 #define MSR_P4_TBPU_ESCR1 0x000003c3
579 #define MSR_P4_TC_ESCR0 0x000003c4
580 #define MSR_P4_TC_ESCR1 0x000003c5
581 #define MSR_P4_U2L_ESCR0 0x000003b0
582 #define MSR_P4_U2L_ESCR1 0x000003b1
583
584 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
585
586 /* Intel Core-based CPU performance counters */
587 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
588 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
589 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
590 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
591 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
592 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
593 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
594
595 /* Geode defined MSRs */
596 #define MSR_GEODE_BUSCONT_CONF0 0x00001900
597
598 /* Intel VT MSRs */
599 #define MSR_IA32_VMX_BASIC 0x00000480
600 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
601 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
602 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
603 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
604 #define MSR_IA32_VMX_MISC 0x00000485
605 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
606 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
607 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
608 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
609 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
610 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
611 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
612 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
613 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
614 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
615 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
616 #define MSR_IA32_VMX_VMFUNC 0x00000491
617
618 /* VMX_BASIC bits and bitmasks */
619 #define VMX_BASIC_VMCS_SIZE_SHIFT 32
620 #define VMX_BASIC_TRUE_CTLS (1ULL << 55)
621 #define VMX_BASIC_64 0x0001000000000000LLU
622 #define VMX_BASIC_MEM_TYPE_SHIFT 50
623 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
624 #define VMX_BASIC_MEM_TYPE_WB 6LLU
625 #define VMX_BASIC_INOUT 0x0040000000000000LLU
626
627 /* MSR_IA32_VMX_MISC bits */
628 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
629 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
630 /* AMD-V MSRs */
631
632 #define MSR_VM_CR 0xc0010114
633 #define MSR_VM_IGNNE 0xc0010115
634 #define MSR_VM_HSAVE_PA 0xc0010117
635
636 #endif /* _ASM_X86_MSR_INDEX_H */