]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/net/ethernet/intel/ixgbe/ixgbe.h
ixgbe: set VLAN spoof checking unconditionally
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / intel / ixgbe / ixgbe.h
1 /*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2016 Intel Corporation.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27 *******************************************************************************/
28
29 #ifndef _IXGBE_H_
30 #define _IXGBE_H_
31
32 #include <linux/bitops.h>
33 #include <linux/types.h>
34 #include <linux/pci.h>
35 #include <linux/netdevice.h>
36 #include <linux/cpumask.h>
37 #include <linux/aer.h>
38 #include <linux/if_vlan.h>
39 #include <linux/jiffies.h>
40
41 #include <linux/timecounter.h>
42 #include <linux/net_tstamp.h>
43 #include <linux/ptp_clock_kernel.h>
44
45 #include "ixgbe_type.h"
46 #include "ixgbe_common.h"
47 #include "ixgbe_dcb.h"
48 #if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
49 #define IXGBE_FCOE
50 #include "ixgbe_fcoe.h"
51 #endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
52 #ifdef CONFIG_IXGBE_DCA
53 #include <linux/dca.h>
54 #endif
55
56 #include <net/busy_poll.h>
57
58 #ifdef CONFIG_NET_RX_BUSY_POLL
59 #define BP_EXTENDED_STATS
60 #endif
61 /* common prefix used by pr_<> macros */
62 #undef pr_fmt
63 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
64
65 /* TX/RX descriptor defines */
66 #define IXGBE_DEFAULT_TXD 512
67 #define IXGBE_DEFAULT_TX_WORK 256
68 #define IXGBE_MAX_TXD 4096
69 #define IXGBE_MIN_TXD 64
70
71 #if (PAGE_SIZE < 8192)
72 #define IXGBE_DEFAULT_RXD 512
73 #else
74 #define IXGBE_DEFAULT_RXD 128
75 #endif
76 #define IXGBE_MAX_RXD 4096
77 #define IXGBE_MIN_RXD 64
78
79 #define IXGBE_ETH_P_LLDP 0x88CC
80
81 /* flow control */
82 #define IXGBE_MIN_FCRTL 0x40
83 #define IXGBE_MAX_FCRTL 0x7FF80
84 #define IXGBE_MIN_FCRTH 0x600
85 #define IXGBE_MAX_FCRTH 0x7FFF0
86 #define IXGBE_DEFAULT_FCPAUSE 0xFFFF
87 #define IXGBE_MIN_FCPAUSE 0
88 #define IXGBE_MAX_FCPAUSE 0xFFFF
89
90 /* Supported Rx Buffer Sizes */
91 #define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
92 #define IXGBE_RXBUFFER_2K 2048
93 #define IXGBE_RXBUFFER_3K 3072
94 #define IXGBE_RXBUFFER_4K 4096
95 #define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
96
97 /*
98 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
99 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
100 * this adds up to 448 bytes of extra data.
101 *
102 * Since netdev_alloc_skb now allocates a page fragment we can use a value
103 * of 256 and the resultant skb will have a truesize of 960 or less.
104 */
105 #define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
106
107 /* How many Rx Buffers do we bundle into one write to the hardware ? */
108 #define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
109
110 enum ixgbe_tx_flags {
111 /* cmd_type flags */
112 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
113 IXGBE_TX_FLAGS_TSO = 0x02,
114 IXGBE_TX_FLAGS_TSTAMP = 0x04,
115
116 /* olinfo flags */
117 IXGBE_TX_FLAGS_CC = 0x08,
118 IXGBE_TX_FLAGS_IPV4 = 0x10,
119 IXGBE_TX_FLAGS_CSUM = 0x20,
120
121 /* software defined flags */
122 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
123 IXGBE_TX_FLAGS_FCOE = 0x80,
124 };
125
126 /* VLAN info */
127 #define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
128 #define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
129 #define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
130 #define IXGBE_TX_FLAGS_VLAN_SHIFT 16
131
132 #define IXGBE_MAX_VF_MC_ENTRIES 30
133 #define IXGBE_MAX_VF_FUNCTIONS 64
134 #define IXGBE_MAX_VFTA_ENTRIES 128
135 #define MAX_EMULATION_MAC_ADDRS 16
136 #define IXGBE_MAX_PF_MACVLANS 15
137 #define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
138 #define IXGBE_82599_VF_DEVICE_ID 0x10ED
139 #define IXGBE_X540_VF_DEVICE_ID 0x1515
140
141 struct vf_data_storage {
142 struct pci_dev *vfdev;
143 unsigned char vf_mac_addresses[ETH_ALEN];
144 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
145 u16 num_vf_mc_hashes;
146 bool clear_to_send;
147 bool pf_set_mac;
148 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
149 u16 pf_qos;
150 u16 tx_rate;
151 u8 spoofchk_enabled;
152 bool rss_query_enabled;
153 u8 trusted;
154 int xcast_mode;
155 unsigned int vf_api;
156 };
157
158 enum ixgbevf_xcast_modes {
159 IXGBEVF_XCAST_MODE_NONE = 0,
160 IXGBEVF_XCAST_MODE_MULTI,
161 IXGBEVF_XCAST_MODE_ALLMULTI,
162 };
163
164 struct vf_macvlans {
165 struct list_head l;
166 int vf;
167 bool free;
168 bool is_macvlan;
169 u8 vf_macvlan[ETH_ALEN];
170 };
171
172 #define IXGBE_MAX_TXD_PWR 14
173 #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
174
175 /* Tx Descriptors needed, worst case */
176 #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
177 #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
178
179 /* wrapper around a pointer to a socket buffer,
180 * so a DMA handle can be stored along with the buffer */
181 struct ixgbe_tx_buffer {
182 union ixgbe_adv_tx_desc *next_to_watch;
183 unsigned long time_stamp;
184 struct sk_buff *skb;
185 unsigned int bytecount;
186 unsigned short gso_segs;
187 __be16 protocol;
188 DEFINE_DMA_UNMAP_ADDR(dma);
189 DEFINE_DMA_UNMAP_LEN(len);
190 u32 tx_flags;
191 };
192
193 struct ixgbe_rx_buffer {
194 struct sk_buff *skb;
195 dma_addr_t dma;
196 struct page *page;
197 unsigned int page_offset;
198 };
199
200 struct ixgbe_queue_stats {
201 u64 packets;
202 u64 bytes;
203 #ifdef BP_EXTENDED_STATS
204 u64 yields;
205 u64 misses;
206 u64 cleaned;
207 #endif /* BP_EXTENDED_STATS */
208 };
209
210 struct ixgbe_tx_queue_stats {
211 u64 restart_queue;
212 u64 tx_busy;
213 u64 tx_done_old;
214 };
215
216 struct ixgbe_rx_queue_stats {
217 u64 rsc_count;
218 u64 rsc_flush;
219 u64 non_eop_descs;
220 u64 alloc_rx_page_failed;
221 u64 alloc_rx_buff_failed;
222 u64 csum_err;
223 };
224
225 #define IXGBE_TS_HDR_LEN 8
226
227 enum ixgbe_ring_state_t {
228 __IXGBE_TX_FDIR_INIT_DONE,
229 __IXGBE_TX_XPS_INIT_DONE,
230 __IXGBE_TX_DETECT_HANG,
231 __IXGBE_HANG_CHECK_ARMED,
232 __IXGBE_RX_RSC_ENABLED,
233 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
234 __IXGBE_RX_FCOE,
235 };
236
237 struct ixgbe_fwd_adapter {
238 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
239 struct net_device *netdev;
240 struct ixgbe_adapter *real_adapter;
241 unsigned int tx_base_queue;
242 unsigned int rx_base_queue;
243 int pool;
244 };
245
246 #define check_for_tx_hang(ring) \
247 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
248 #define set_check_for_tx_hang(ring) \
249 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
250 #define clear_check_for_tx_hang(ring) \
251 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
252 #define ring_is_rsc_enabled(ring) \
253 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
254 #define set_ring_rsc_enabled(ring) \
255 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
256 #define clear_ring_rsc_enabled(ring) \
257 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
258 struct ixgbe_ring {
259 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
260 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
261 struct net_device *netdev; /* netdev ring belongs to */
262 struct device *dev; /* device for DMA mapping */
263 struct ixgbe_fwd_adapter *l2_accel_priv;
264 void *desc; /* descriptor ring memory */
265 union {
266 struct ixgbe_tx_buffer *tx_buffer_info;
267 struct ixgbe_rx_buffer *rx_buffer_info;
268 };
269 unsigned long state;
270 u8 __iomem *tail;
271 dma_addr_t dma; /* phys. address of descriptor ring */
272 unsigned int size; /* length in bytes */
273
274 u16 count; /* amount of descriptors */
275
276 u8 queue_index; /* needed for multiqueue queue management */
277 u8 reg_idx; /* holds the special value that gets
278 * the hardware register offset
279 * associated with this ring, which is
280 * different for DCB and RSS modes
281 */
282 u16 next_to_use;
283 u16 next_to_clean;
284
285 unsigned long last_rx_timestamp;
286
287 union {
288 u16 next_to_alloc;
289 struct {
290 u8 atr_sample_rate;
291 u8 atr_count;
292 };
293 };
294
295 u8 dcb_tc;
296 struct ixgbe_queue_stats stats;
297 struct u64_stats_sync syncp;
298 union {
299 struct ixgbe_tx_queue_stats tx_stats;
300 struct ixgbe_rx_queue_stats rx_stats;
301 };
302 } ____cacheline_internodealigned_in_smp;
303
304 enum ixgbe_ring_f_enum {
305 RING_F_NONE = 0,
306 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
307 RING_F_RSS,
308 RING_F_FDIR,
309 #ifdef IXGBE_FCOE
310 RING_F_FCOE,
311 #endif /* IXGBE_FCOE */
312
313 RING_F_ARRAY_SIZE /* must be last in enum set */
314 };
315
316 #define IXGBE_MAX_RSS_INDICES 16
317 #define IXGBE_MAX_RSS_INDICES_X550 63
318 #define IXGBE_MAX_VMDQ_INDICES 64
319 #define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
320 #define IXGBE_MAX_FCOE_INDICES 8
321 #define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
322 #define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
323 #define IXGBE_MAX_L2A_QUEUES 4
324 #define IXGBE_BAD_L2A_QUEUE 3
325 #define IXGBE_MAX_MACVLANS 31
326 #define IXGBE_MAX_DCBMACVLANS 8
327
328 struct ixgbe_ring_feature {
329 u16 limit; /* upper limit on feature indices */
330 u16 indices; /* current value of indices */
331 u16 mask; /* Mask used for feature to ring mapping */
332 u16 offset; /* offset to start of feature */
333 } ____cacheline_internodealigned_in_smp;
334
335 #define IXGBE_82599_VMDQ_8Q_MASK 0x78
336 #define IXGBE_82599_VMDQ_4Q_MASK 0x7C
337 #define IXGBE_82599_VMDQ_2Q_MASK 0x7E
338
339 /*
340 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
341 * this is twice the size of a half page we need to double the page order
342 * for FCoE enabled Rx queues.
343 */
344 static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
345 {
346 #ifdef IXGBE_FCOE
347 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
348 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
349 IXGBE_RXBUFFER_3K;
350 #endif
351 return IXGBE_RXBUFFER_2K;
352 }
353
354 static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
355 {
356 #ifdef IXGBE_FCOE
357 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
358 return (PAGE_SIZE < 8192) ? 1 : 0;
359 #endif
360 return 0;
361 }
362 #define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
363
364 struct ixgbe_ring_container {
365 struct ixgbe_ring *ring; /* pointer to linked list of rings */
366 unsigned int total_bytes; /* total bytes processed this int */
367 unsigned int total_packets; /* total packets processed this int */
368 u16 work_limit; /* total work allowed per interrupt */
369 u8 count; /* total number of rings in vector */
370 u8 itr; /* current ITR setting for ring */
371 };
372
373 /* iterator for handling rings in ring container */
374 #define ixgbe_for_each_ring(pos, head) \
375 for (pos = (head).ring; pos != NULL; pos = pos->next)
376
377 #define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
378 ? 8 : 1)
379 #define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
380
381 /* MAX_Q_VECTORS of these are allocated,
382 * but we only use one per queue-specific vector.
383 */
384 struct ixgbe_q_vector {
385 struct ixgbe_adapter *adapter;
386 #ifdef CONFIG_IXGBE_DCA
387 int cpu; /* CPU for DCA */
388 #endif
389 u16 v_idx; /* index of q_vector within array, also used for
390 * finding the bit in EICR and friends that
391 * represents the vector for this ring */
392 u16 itr; /* Interrupt throttle rate written to EITR */
393 struct ixgbe_ring_container rx, tx;
394
395 struct napi_struct napi;
396 cpumask_t affinity_mask;
397 int numa_node;
398 struct rcu_head rcu; /* to avoid race with update stats on free */
399 char name[IFNAMSIZ + 9];
400
401 #ifdef CONFIG_NET_RX_BUSY_POLL
402 atomic_t state;
403 #endif /* CONFIG_NET_RX_BUSY_POLL */
404
405 /* for dynamic allocation of rings associated with this q_vector */
406 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
407 };
408
409 #ifdef CONFIG_NET_RX_BUSY_POLL
410 enum ixgbe_qv_state_t {
411 IXGBE_QV_STATE_IDLE = 0,
412 IXGBE_QV_STATE_NAPI,
413 IXGBE_QV_STATE_POLL,
414 IXGBE_QV_STATE_DISABLE
415 };
416
417 static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
418 {
419 /* reset state to idle */
420 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
421 }
422
423 /* called from the device poll routine to get ownership of a q_vector */
424 static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
425 {
426 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
427 IXGBE_QV_STATE_NAPI);
428 #ifdef BP_EXTENDED_STATS
429 if (rc != IXGBE_QV_STATE_IDLE)
430 q_vector->tx.ring->stats.yields++;
431 #endif
432
433 return rc == IXGBE_QV_STATE_IDLE;
434 }
435
436 /* returns true is someone tried to get the qv while napi had it */
437 static inline void ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
438 {
439 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_NAPI);
440
441 /* flush any outstanding Rx frames */
442 if (q_vector->napi.gro_list)
443 napi_gro_flush(&q_vector->napi, false);
444
445 /* reset state to idle */
446 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
447 }
448
449 /* called from ixgbe_low_latency_poll() */
450 static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
451 {
452 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
453 IXGBE_QV_STATE_POLL);
454 #ifdef BP_EXTENDED_STATS
455 if (rc != IXGBE_QV_STATE_IDLE)
456 q_vector->rx.ring->stats.yields++;
457 #endif
458 return rc == IXGBE_QV_STATE_IDLE;
459 }
460
461 /* returns true if someone tried to get the qv while it was locked */
462 static inline void ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
463 {
464 WARN_ON(atomic_read(&q_vector->state) != IXGBE_QV_STATE_POLL);
465
466 /* reset state to idle */
467 atomic_set(&q_vector->state, IXGBE_QV_STATE_IDLE);
468 }
469
470 /* true if a socket is polling, even if it did not get the lock */
471 static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
472 {
473 return atomic_read(&q_vector->state) == IXGBE_QV_STATE_POLL;
474 }
475
476 /* false if QV is currently owned */
477 static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
478 {
479 int rc = atomic_cmpxchg(&q_vector->state, IXGBE_QV_STATE_IDLE,
480 IXGBE_QV_STATE_DISABLE);
481
482 return rc == IXGBE_QV_STATE_IDLE;
483 }
484
485 #else /* CONFIG_NET_RX_BUSY_POLL */
486 static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
487 {
488 }
489
490 static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
491 {
492 return true;
493 }
494
495 static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
496 {
497 return false;
498 }
499
500 static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
501 {
502 return false;
503 }
504
505 static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
506 {
507 return false;
508 }
509
510 static inline bool ixgbe_qv_busy_polling(struct ixgbe_q_vector *q_vector)
511 {
512 return false;
513 }
514
515 static inline bool ixgbe_qv_disable(struct ixgbe_q_vector *q_vector)
516 {
517 return true;
518 }
519
520 #endif /* CONFIG_NET_RX_BUSY_POLL */
521
522 #ifdef CONFIG_IXGBE_HWMON
523
524 #define IXGBE_HWMON_TYPE_LOC 0
525 #define IXGBE_HWMON_TYPE_TEMP 1
526 #define IXGBE_HWMON_TYPE_CAUTION 2
527 #define IXGBE_HWMON_TYPE_MAX 3
528
529 struct hwmon_attr {
530 struct device_attribute dev_attr;
531 struct ixgbe_hw *hw;
532 struct ixgbe_thermal_diode_data *sensor;
533 char name[12];
534 };
535
536 struct hwmon_buff {
537 struct attribute_group group;
538 const struct attribute_group *groups[2];
539 struct attribute *attrs[IXGBE_MAX_SENSORS * 4 + 1];
540 struct hwmon_attr hwmon_list[IXGBE_MAX_SENSORS * 4];
541 unsigned int n_hwmon;
542 };
543 #endif /* CONFIG_IXGBE_HWMON */
544
545 /*
546 * microsecond values for various ITR rates shifted by 2 to fit itr register
547 * with the first 3 bits reserved 0
548 */
549 #define IXGBE_MIN_RSC_ITR 24
550 #define IXGBE_100K_ITR 40
551 #define IXGBE_20K_ITR 200
552 #define IXGBE_12K_ITR 336
553
554 /* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
555 static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
556 const u32 stat_err_bits)
557 {
558 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
559 }
560
561 static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
562 {
563 u16 ntc = ring->next_to_clean;
564 u16 ntu = ring->next_to_use;
565
566 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
567 }
568
569 #define IXGBE_RX_DESC(R, i) \
570 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
571 #define IXGBE_TX_DESC(R, i) \
572 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
573 #define IXGBE_TX_CTXTDESC(R, i) \
574 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
575
576 #define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
577 #ifdef IXGBE_FCOE
578 /* Use 3K as the baby jumbo frame size for FCoE */
579 #define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
580 #endif /* IXGBE_FCOE */
581
582 #define OTHER_VECTOR 1
583 #define NON_Q_VECTORS (OTHER_VECTOR)
584
585 #define MAX_MSIX_VECTORS_82599 64
586 #define MAX_Q_VECTORS_82599 64
587 #define MAX_MSIX_VECTORS_82598 18
588 #define MAX_Q_VECTORS_82598 16
589
590 struct ixgbe_mac_addr {
591 u8 addr[ETH_ALEN];
592 u16 pool;
593 u16 state; /* bitmask */
594 };
595
596 #define IXGBE_MAC_STATE_DEFAULT 0x1
597 #define IXGBE_MAC_STATE_MODIFIED 0x2
598 #define IXGBE_MAC_STATE_IN_USE 0x4
599
600 #define MAX_Q_VECTORS MAX_Q_VECTORS_82599
601 #define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
602
603 #define MIN_MSIX_Q_VECTORS 1
604 #define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
605
606 /* default to trying for four seconds */
607 #define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
608 #define IXGBE_SFP_POLL_JIFFIES (2 * HZ) /* SFP poll every 2 seconds */
609
610 /* board specific private data structure */
611 struct ixgbe_adapter {
612 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
613 /* OS defined structs */
614 struct net_device *netdev;
615 struct pci_dev *pdev;
616
617 unsigned long state;
618
619 /* Some features need tri-state capability,
620 * thus the additional *_CAPABLE flags.
621 */
622 u32 flags;
623 #define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
624 #define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
625 #define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
626 #define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
627 #define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
628 #define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
629 #define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
630 #define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
631 #define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
632 #define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
633 #define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
634 #define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
635 #define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
636 #define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
637 #define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
638 #define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
639 #define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
640 #define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
641 #define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
642 #define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
643 #define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
644 #define IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE BIT(24)
645 #define IXGBE_FLAG_RX_HWTSTAMP_ENABLED BIT(25)
646 #define IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER BIT(26)
647
648 u32 flags2;
649 #define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
650 #define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
651 #define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
652 #define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
653 #define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
654 #define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
655 #define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
656 #define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
657 #define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
658 #define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
659 #define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
660 #define IXGBE_FLAG2_PHY_INTERRUPT (u32)(1 << 11)
661 #define IXGBE_FLAG2_VXLAN_REREG_NEEDED BIT(12)
662 #define IXGBE_FLAG2_VLAN_PROMISC BIT(13)
663
664 /* Tx fast path data */
665 int num_tx_queues;
666 u16 tx_itr_setting;
667 u16 tx_work_limit;
668
669 /* Rx fast path data */
670 int num_rx_queues;
671 u16 rx_itr_setting;
672
673 /* Port number used to identify VXLAN traffic */
674 __be16 vxlan_port;
675
676 /* TX */
677 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
678
679 u64 restart_queue;
680 u64 lsc_int;
681 u32 tx_timeout_count;
682
683 /* RX */
684 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
685 int num_rx_pools; /* == num_rx_queues in 82598 */
686 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
687 u64 hw_csum_rx_error;
688 u64 hw_rx_no_dma_resources;
689 u64 rsc_total_count;
690 u64 rsc_total_flush;
691 u64 non_eop_descs;
692 u32 alloc_rx_page_failed;
693 u32 alloc_rx_buff_failed;
694
695 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
696
697 /* DCB parameters */
698 struct ieee_pfc *ixgbe_ieee_pfc;
699 struct ieee_ets *ixgbe_ieee_ets;
700 struct ixgbe_dcb_config dcb_cfg;
701 struct ixgbe_dcb_config temp_dcb_cfg;
702 u8 dcb_set_bitmap;
703 u8 dcbx_cap;
704 enum ixgbe_fc_mode last_lfc_mode;
705
706 int num_q_vectors; /* current number of q_vectors for device */
707 int max_q_vectors; /* true count of q_vectors for device */
708 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
709 struct msix_entry *msix_entries;
710
711 u32 test_icr;
712 struct ixgbe_ring test_tx_ring;
713 struct ixgbe_ring test_rx_ring;
714
715 /* structs defined in ixgbe_hw.h */
716 struct ixgbe_hw hw;
717 u16 msg_enable;
718 struct ixgbe_hw_stats stats;
719
720 u64 tx_busy;
721 unsigned int tx_ring_count;
722 unsigned int rx_ring_count;
723
724 u32 link_speed;
725 bool link_up;
726 unsigned long sfp_poll_time;
727 unsigned long link_check_timeout;
728
729 struct timer_list service_timer;
730 struct work_struct service_task;
731
732 struct hlist_head fdir_filter_list;
733 unsigned long fdir_overflow; /* number of times ATR was backed off */
734 union ixgbe_atr_input fdir_mask;
735 int fdir_filter_count;
736 u32 fdir_pballoc;
737 u32 atr_sample_rate;
738 spinlock_t fdir_perfect_lock;
739
740 #ifdef IXGBE_FCOE
741 struct ixgbe_fcoe fcoe;
742 #endif /* IXGBE_FCOE */
743 u8 __iomem *io_addr; /* Mainly for iounmap use */
744 u32 wol;
745
746 u16 bridge_mode;
747
748 u16 eeprom_verh;
749 u16 eeprom_verl;
750 u16 eeprom_cap;
751
752 u32 interrupt_event;
753 u32 led_reg;
754
755 struct ptp_clock *ptp_clock;
756 struct ptp_clock_info ptp_caps;
757 struct work_struct ptp_tx_work;
758 struct sk_buff *ptp_tx_skb;
759 struct hwtstamp_config tstamp_config;
760 unsigned long ptp_tx_start;
761 unsigned long last_overflow_check;
762 unsigned long last_rx_ptp_check;
763 unsigned long last_rx_timestamp;
764 spinlock_t tmreg_lock;
765 struct cyclecounter hw_cc;
766 struct timecounter hw_tc;
767 u32 base_incval;
768 u32 tx_hwtstamp_timeouts;
769 u32 rx_hwtstamp_cleared;
770 void (*ptp_setup_sdp)(struct ixgbe_adapter *);
771
772 /* SR-IOV */
773 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
774 unsigned int num_vfs;
775 struct vf_data_storage *vfinfo;
776 int vf_rate_link_speed;
777 struct vf_macvlans vf_mvs;
778 struct vf_macvlans *mv_list;
779
780 u32 timer_event_accumulator;
781 u32 vferr_refcount;
782 struct ixgbe_mac_addr *mac_table;
783 struct kobject *info_kobj;
784 #ifdef CONFIG_IXGBE_HWMON
785 struct hwmon_buff *ixgbe_hwmon_buff;
786 #endif /* CONFIG_IXGBE_HWMON */
787 #ifdef CONFIG_DEBUG_FS
788 struct dentry *ixgbe_dbg_adapter;
789 #endif /*CONFIG_DEBUG_FS*/
790
791 u8 default_up;
792 unsigned long fwd_bitmask; /* Bitmask indicating in use pools */
793
794 #define IXGBE_MAX_LINK_HANDLE 10
795 struct ixgbe_mat_field *jump_tables[IXGBE_MAX_LINK_HANDLE];
796 unsigned long tables;
797
798 /* maximum number of RETA entries among all devices supported by ixgbe
799 * driver: currently it's x550 device in non-SRIOV mode
800 */
801 #define IXGBE_MAX_RETA_ENTRIES 512
802 u8 rss_indir_tbl[IXGBE_MAX_RETA_ENTRIES];
803
804 #define IXGBE_RSS_KEY_SIZE 40 /* size of RSS Hash Key in bytes */
805 u32 rss_key[IXGBE_RSS_KEY_SIZE / sizeof(u32)];
806 };
807
808 static inline u8 ixgbe_max_rss_indices(struct ixgbe_adapter *adapter)
809 {
810 switch (adapter->hw.mac.type) {
811 case ixgbe_mac_82598EB:
812 case ixgbe_mac_82599EB:
813 case ixgbe_mac_X540:
814 return IXGBE_MAX_RSS_INDICES;
815 case ixgbe_mac_X550:
816 case ixgbe_mac_X550EM_x:
817 case ixgbe_mac_x550em_a:
818 return IXGBE_MAX_RSS_INDICES_X550;
819 default:
820 return 0;
821 }
822 }
823
824 struct ixgbe_fdir_filter {
825 struct hlist_node fdir_node;
826 union ixgbe_atr_input filter;
827 u16 sw_idx;
828 u16 action;
829 };
830
831 enum ixgbe_state_t {
832 __IXGBE_TESTING,
833 __IXGBE_RESETTING,
834 __IXGBE_DOWN,
835 __IXGBE_DISABLED,
836 __IXGBE_REMOVING,
837 __IXGBE_SERVICE_SCHED,
838 __IXGBE_SERVICE_INITED,
839 __IXGBE_IN_SFP_INIT,
840 __IXGBE_PTP_RUNNING,
841 __IXGBE_PTP_TX_IN_PROGRESS,
842 };
843
844 struct ixgbe_cb {
845 union { /* Union defining head/tail partner */
846 struct sk_buff *head;
847 struct sk_buff *tail;
848 };
849 dma_addr_t dma;
850 u16 append_cnt;
851 bool page_released;
852 };
853 #define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
854
855 enum ixgbe_boards {
856 board_82598,
857 board_82599,
858 board_X540,
859 board_X550,
860 board_X550EM_x,
861 board_x550em_a,
862 };
863
864 extern const struct ixgbe_info ixgbe_82598_info;
865 extern const struct ixgbe_info ixgbe_82599_info;
866 extern const struct ixgbe_info ixgbe_X540_info;
867 extern const struct ixgbe_info ixgbe_X550_info;
868 extern const struct ixgbe_info ixgbe_X550EM_x_info;
869 extern const struct ixgbe_info ixgbe_x550em_a_info;
870 #ifdef CONFIG_IXGBE_DCB
871 extern const struct dcbnl_rtnl_ops dcbnl_ops;
872 #endif
873
874 extern char ixgbe_driver_name[];
875 extern const char ixgbe_driver_version[];
876 #ifdef IXGBE_FCOE
877 extern char ixgbe_default_device_descr[];
878 #endif /* IXGBE_FCOE */
879
880 int ixgbe_open(struct net_device *netdev);
881 int ixgbe_close(struct net_device *netdev);
882 void ixgbe_up(struct ixgbe_adapter *adapter);
883 void ixgbe_down(struct ixgbe_adapter *adapter);
884 void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
885 void ixgbe_reset(struct ixgbe_adapter *adapter);
886 void ixgbe_set_ethtool_ops(struct net_device *netdev);
887 int ixgbe_setup_rx_resources(struct ixgbe_ring *);
888 int ixgbe_setup_tx_resources(struct ixgbe_ring *);
889 void ixgbe_free_rx_resources(struct ixgbe_ring *);
890 void ixgbe_free_tx_resources(struct ixgbe_ring *);
891 void ixgbe_configure_rx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
892 void ixgbe_configure_tx_ring(struct ixgbe_adapter *, struct ixgbe_ring *);
893 void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter, struct ixgbe_ring *);
894 void ixgbe_update_stats(struct ixgbe_adapter *adapter);
895 int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
896 int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
897 u16 subdevice_id);
898 #ifdef CONFIG_PCI_IOV
899 void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter);
900 #endif
901 int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
902 const u8 *addr, u16 queue);
903 int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
904 const u8 *addr, u16 queue);
905 void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid);
906 void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
907 netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *, struct ixgbe_adapter *,
908 struct ixgbe_ring *);
909 void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
910 struct ixgbe_tx_buffer *);
911 void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
912 void ixgbe_write_eitr(struct ixgbe_q_vector *);
913 int ixgbe_poll(struct napi_struct *napi, int budget);
914 int ethtool_ioctl(struct ifreq *ifr);
915 s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
916 s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
917 s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
918 s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
919 union ixgbe_atr_hash_dword input,
920 union ixgbe_atr_hash_dword common,
921 u8 queue);
922 s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
923 union ixgbe_atr_input *input_mask);
924 s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
925 union ixgbe_atr_input *input,
926 u16 soft_id, u8 queue);
927 s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
928 union ixgbe_atr_input *input,
929 u16 soft_id);
930 void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
931 union ixgbe_atr_input *mask);
932 int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
933 struct ixgbe_fdir_filter *input,
934 u16 sw_idx);
935 void ixgbe_set_rx_mode(struct net_device *netdev);
936 #ifdef CONFIG_IXGBE_DCB
937 void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
938 #endif
939 int ixgbe_setup_tc(struct net_device *dev, u8 tc);
940 void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
941 void ixgbe_do_reset(struct net_device *netdev);
942 #ifdef CONFIG_IXGBE_HWMON
943 void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
944 int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
945 #endif /* CONFIG_IXGBE_HWMON */
946 #ifdef IXGBE_FCOE
947 void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
948 int ixgbe_fso(struct ixgbe_ring *tx_ring, struct ixgbe_tx_buffer *first,
949 u8 *hdr_len);
950 int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
951 union ixgbe_adv_rx_desc *rx_desc, struct sk_buff *skb);
952 int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
953 struct scatterlist *sgl, unsigned int sgc);
954 int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
955 struct scatterlist *sgl, unsigned int sgc);
956 int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
957 int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
958 void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
959 int ixgbe_fcoe_enable(struct net_device *netdev);
960 int ixgbe_fcoe_disable(struct net_device *netdev);
961 #ifdef CONFIG_IXGBE_DCB
962 u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
963 u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
964 #endif /* CONFIG_IXGBE_DCB */
965 int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
966 int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
967 struct netdev_fcoe_hbainfo *info);
968 u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
969 #endif /* IXGBE_FCOE */
970 #ifdef CONFIG_DEBUG_FS
971 void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
972 void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
973 void ixgbe_dbg_init(void);
974 void ixgbe_dbg_exit(void);
975 #else
976 static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
977 static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
978 static inline void ixgbe_dbg_init(void) {}
979 static inline void ixgbe_dbg_exit(void) {}
980 #endif /* CONFIG_DEBUG_FS */
981 static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
982 {
983 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
984 }
985
986 void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
987 void ixgbe_ptp_suspend(struct ixgbe_adapter *adapter);
988 void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
989 void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
990 void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
991 void ixgbe_ptp_rx_pktstamp(struct ixgbe_q_vector *, struct sk_buff *);
992 void ixgbe_ptp_rx_rgtstamp(struct ixgbe_q_vector *, struct sk_buff *skb);
993 static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
994 union ixgbe_adv_rx_desc *rx_desc,
995 struct sk_buff *skb)
996 {
997 if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_TSIP))) {
998 ixgbe_ptp_rx_pktstamp(rx_ring->q_vector, skb);
999 return;
1000 }
1001
1002 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
1003 return;
1004
1005 ixgbe_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
1006
1007 /* Update the last_rx_timestamp timer in order to enable watchdog check
1008 * for error case of latched timestamp on a dropped packet.
1009 */
1010 rx_ring->last_rx_timestamp = jiffies;
1011 }
1012
1013 int ixgbe_ptp_set_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
1014 int ixgbe_ptp_get_ts_config(struct ixgbe_adapter *adapter, struct ifreq *ifr);
1015 void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
1016 void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
1017 void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter);
1018 #ifdef CONFIG_PCI_IOV
1019 void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
1020 #endif
1021
1022 netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
1023 struct ixgbe_adapter *adapter,
1024 struct ixgbe_ring *tx_ring);
1025 u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter);
1026 void ixgbe_store_reta(struct ixgbe_adapter *adapter);
1027 #endif /* _IXGBE_H_ */