]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/usb/host/xhci.h
ASoC: wm8994: mark expected switch fall-throughs
[mirror_ubuntu-bionic-kernel.git] / drivers / usb / host / xhci.h
1
2 /*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24 #ifndef __LINUX_XHCI_HCD_H
25 #define __LINUX_XHCI_HCD_H
26
27 #include <linux/usb.h>
28 #include <linux/timer.h>
29 #include <linux/kernel.h>
30 #include <linux/usb/hcd.h>
31 #include <linux/io-64-nonatomic-lo-hi.h>
32
33 /* Code sharing between pci-quirks and xhci hcd */
34 #include "xhci-ext-caps.h"
35 #include "pci-quirks.h"
36
37 /* xHCI PCI Configuration Registers */
38 #define XHCI_SBRN_OFFSET (0x60)
39
40 /* Max number of USB devices for any host controller - limit in section 6.1 */
41 #define MAX_HC_SLOTS 256
42 /* Section 5.3.3 - MaxPorts */
43 #define MAX_HC_PORTS 127
44
45 /*
46 * xHCI register interface.
47 * This corresponds to the eXtensible Host Controller Interface (xHCI)
48 * Revision 0.95 specification
49 */
50
51 /**
52 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
53 * @hc_capbase: length of the capabilities register and HC version number
54 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
55 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
56 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
57 * @hcc_params: HCCPARAMS - Capability Parameters
58 * @db_off: DBOFF - Doorbell array offset
59 * @run_regs_off: RTSOFF - Runtime register space offset
60 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
61 */
62 struct xhci_cap_regs {
63 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
70 __le32 hcc_params2; /* xhci 1.1 */
71 /* Reserved up to (CAPLENGTH - 0x1C) */
72 };
73
74 /* hc_capbase bitmasks */
75 /* bits 7:0 - how long is the Capabilities register */
76 #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77 /* bits 31:16 */
78 #define HC_VERSION(p) (((p) >> 16) & 0xffff)
79
80 /* HCSPARAMS1 - hcs_params1 - bitmasks */
81 /* bits 0:7, Max Device Slots */
82 #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83 #define HCS_SLOTS_MASK 0xff
84 /* bits 8:18, Max Interrupters */
85 #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86 /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
87 #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
88
89 /* HCSPARAMS2 - hcs_params2 - bitmasks */
90 /* bits 0:3, frames or uframes that SW needs to queue transactions
91 * ahead of the HW to meet periodic deadlines */
92 #define HCS_IST(p) (((p) >> 0) & 0xf)
93 /* bits 4:7, max number of Event Ring segments */
94 #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
95 /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
96 /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
97 /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
98 #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
99
100 /* HCSPARAMS3 - hcs_params3 - bitmasks */
101 /* bits 0:7, Max U1 to U0 latency for the roothub ports */
102 #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103 /* bits 16:31, Max U2 to U0 latency for the roothub ports */
104 #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106 /* HCCPARAMS - hcc_params - bitmasks */
107 /* true: HC can use 64-bit address pointers */
108 #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109 /* true: HC can do bandwidth negotiation */
110 #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111 /* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
113 */
114 #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115 /* true: HC has port power switches */
116 #define HCC_PPC(p) ((p) & (1 << 3))
117 /* true: HC has port indicators */
118 #define HCS_INDICATOR(p) ((p) & (1 << 4))
119 /* true: HC has Light HC Reset Capability */
120 #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121 /* true: HC supports latency tolerance messaging */
122 #define HCC_LTC(p) ((p) & (1 << 6))
123 /* true: no secondary Stream ID Support */
124 #define HCC_NSS(p) ((p) & (1 << 7))
125 /* true: HC supports Stopped - Short Packet */
126 #define HCC_SPC(p) ((p) & (1 << 9))
127 /* true: HC has Contiguous Frame ID Capability */
128 #define HCC_CFC(p) ((p) & (1 << 11))
129 /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
130 #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
131 /* Extended Capabilities pointer from PCI base - section 5.3.6 */
132 #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
133
134 /* db_off bitmask - bits 0:1 reserved */
135 #define DBOFF_MASK (~0x3)
136
137 /* run_regs_off bitmask - bits 0:4 reserved */
138 #define RTSOFF_MASK (~0x1f)
139
140 /* HCCPARAMS2 - hcc_params2 - bitmasks */
141 /* true: HC supports U3 entry Capability */
142 #define HCC2_U3C(p) ((p) & (1 << 0))
143 /* true: HC supports Configure endpoint command Max exit latency too large */
144 #define HCC2_CMC(p) ((p) & (1 << 1))
145 /* true: HC supports Force Save context Capability */
146 #define HCC2_FSC(p) ((p) & (1 << 2))
147 /* true: HC supports Compliance Transition Capability */
148 #define HCC2_CTC(p) ((p) & (1 << 3))
149 /* true: HC support Large ESIT payload Capability > 48k */
150 #define HCC2_LEC(p) ((p) & (1 << 4))
151 /* true: HC support Configuration Information Capability */
152 #define HCC2_CIC(p) ((p) & (1 << 5))
153 /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
154 #define HCC2_ETC(p) ((p) & (1 << 6))
155
156 /* Number of registers per port */
157 #define NUM_PORT_REGS 4
158
159 #define PORTSC 0
160 #define PORTPMSC 1
161 #define PORTLI 2
162 #define PORTHLPMC 3
163
164 /**
165 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
166 * @command: USBCMD - xHC command register
167 * @status: USBSTS - xHC status register
168 * @page_size: This indicates the page size that the host controller
169 * supports. If bit n is set, the HC supports a page size
170 * of 2^(n+12), up to a 128MB page size.
171 * 4K is the minimum page size.
172 * @cmd_ring: CRP - 64-bit Command Ring Pointer
173 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
174 * @config_reg: CONFIG - Configure Register
175 * @port_status_base: PORTSCn - base address for Port Status and Control
176 * Each port has a Port Status and Control register,
177 * followed by a Port Power Management Status and Control
178 * register, a Port Link Info register, and a reserved
179 * register.
180 * @port_power_base: PORTPMSCn - base address for
181 * Port Power Management Status and Control
182 * @port_link_base: PORTLIn - base address for Port Link Info (current
183 * Link PM state and control) for USB 2.1 and USB 3.0
184 * devices.
185 */
186 struct xhci_op_regs {
187 __le32 command;
188 __le32 status;
189 __le32 page_size;
190 __le32 reserved1;
191 __le32 reserved2;
192 __le32 dev_notification;
193 __le64 cmd_ring;
194 /* rsvd: offset 0x20-2F */
195 __le32 reserved3[4];
196 __le64 dcbaa_ptr;
197 __le32 config_reg;
198 /* rsvd: offset 0x3C-3FF */
199 __le32 reserved4[241];
200 /* port 1 registers, which serve as a base address for other ports */
201 __le32 port_status_base;
202 __le32 port_power_base;
203 __le32 port_link_base;
204 __le32 reserved5;
205 /* registers for ports 2-255 */
206 __le32 reserved6[NUM_PORT_REGS*254];
207 };
208
209 /* USBCMD - USB command - command bitmasks */
210 /* start/stop HC execution - do not write unless HC is halted*/
211 #define CMD_RUN XHCI_CMD_RUN
212 /* Reset HC - resets internal HC state machine and all registers (except
213 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
214 * The xHCI driver must reinitialize the xHC after setting this bit.
215 */
216 #define CMD_RESET (1 << 1)
217 /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
218 #define CMD_EIE XHCI_CMD_EIE
219 /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
220 #define CMD_HSEIE XHCI_CMD_HSEIE
221 /* bits 4:6 are reserved (and should be preserved on writes). */
222 /* light reset (port status stays unchanged) - reset completed when this is 0 */
223 #define CMD_LRESET (1 << 7)
224 /* host controller save/restore state. */
225 #define CMD_CSS (1 << 8)
226 #define CMD_CRS (1 << 9)
227 /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
228 #define CMD_EWE XHCI_CMD_EWE
229 /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
230 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
231 * '0' means the xHC can power it off if all ports are in the disconnect,
232 * disabled, or powered-off state.
233 */
234 #define CMD_PM_INDEX (1 << 11)
235 /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
236 #define CMD_ETE (1 << 14)
237 /* bits 15:31 are reserved (and should be preserved on writes). */
238
239 /* IMAN - Interrupt Management Register */
240 #define IMAN_IE (1 << 1)
241 #define IMAN_IP (1 << 0)
242
243 /* USBSTS - USB status - status bitmasks */
244 /* HC not running - set to 1 when run/stop bit is cleared. */
245 #define STS_HALT XHCI_STS_HALT
246 /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
247 #define STS_FATAL (1 << 2)
248 /* event interrupt - clear this prior to clearing any IP flags in IR set*/
249 #define STS_EINT (1 << 3)
250 /* port change detect */
251 #define STS_PORT (1 << 4)
252 /* bits 5:7 reserved and zeroed */
253 /* save state status - '1' means xHC is saving state */
254 #define STS_SAVE (1 << 8)
255 /* restore state status - '1' means xHC is restoring state */
256 #define STS_RESTORE (1 << 9)
257 /* true: save or restore error */
258 #define STS_SRE (1 << 10)
259 /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
260 #define STS_CNR XHCI_STS_CNR
261 /* true: internal Host Controller Error - SW needs to reset and reinitialize */
262 #define STS_HCE (1 << 12)
263 /* bits 13:31 reserved and should be preserved */
264
265 /*
266 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
267 * Generate a device notification event when the HC sees a transaction with a
268 * notification type that matches a bit set in this bit field.
269 */
270 #define DEV_NOTE_MASK (0xffff)
271 #define ENABLE_DEV_NOTE(x) (1 << (x))
272 /* Most of the device notification types should only be used for debug.
273 * SW does need to pay attention to function wake notifications.
274 */
275 #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
276
277 /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
278 /* bit 0 is the command ring cycle state */
279 /* stop ring operation after completion of the currently executing command */
280 #define CMD_RING_PAUSE (1 << 1)
281 /* stop ring immediately - abort the currently executing command */
282 #define CMD_RING_ABORT (1 << 2)
283 /* true: command ring is running */
284 #define CMD_RING_RUNNING (1 << 3)
285 /* bits 4:5 reserved and should be preserved */
286 /* Command Ring pointer - bit mask for the lower 32 bits. */
287 #define CMD_RING_RSVD_BITS (0x3f)
288
289 /* CONFIG - Configure Register - config_reg bitmasks */
290 /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
291 #define MAX_DEVS(p) ((p) & 0xff)
292 /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
293 #define CONFIG_U3E (1 << 8)
294 /* bit 9: Configuration Information Enable, xhci 1.1 */
295 #define CONFIG_CIE (1 << 9)
296 /* bits 10:31 - reserved and should be preserved */
297
298 /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
299 /* true: device connected */
300 #define PORT_CONNECT (1 << 0)
301 /* true: port enabled */
302 #define PORT_PE (1 << 1)
303 /* bit 2 reserved and zeroed */
304 /* true: port has an over-current condition */
305 #define PORT_OC (1 << 3)
306 /* true: port reset signaling asserted */
307 #define PORT_RESET (1 << 4)
308 /* Port Link State - bits 5:8
309 * A read gives the current link PM state of the port,
310 * a write with Link State Write Strobe set sets the link state.
311 */
312 #define PORT_PLS_MASK (0xf << 5)
313 #define XDEV_U0 (0x0 << 5)
314 #define XDEV_U1 (0x1 << 5)
315 #define XDEV_U2 (0x2 << 5)
316 #define XDEV_U3 (0x3 << 5)
317 #define XDEV_DISABLED (0x4 << 5)
318 #define XDEV_RXDETECT (0x5 << 5)
319 #define XDEV_INACTIVE (0x6 << 5)
320 #define XDEV_POLLING (0x7 << 5)
321 #define XDEV_RECOVERY (0x8 << 5)
322 #define XDEV_HOT_RESET (0x9 << 5)
323 #define XDEV_COMP_MODE (0xa << 5)
324 #define XDEV_TEST_MODE (0xb << 5)
325 #define XDEV_RESUME (0xf << 5)
326
327 /* true: port has power (see HCC_PPC) */
328 #define PORT_POWER (1 << 9)
329 /* bits 10:13 indicate device speed:
330 * 0 - undefined speed - port hasn't be initialized by a reset yet
331 * 1 - full speed
332 * 2 - low speed
333 * 3 - high speed
334 * 4 - super speed
335 * 5-15 reserved
336 */
337 #define DEV_SPEED_MASK (0xf << 10)
338 #define XDEV_FS (0x1 << 10)
339 #define XDEV_LS (0x2 << 10)
340 #define XDEV_HS (0x3 << 10)
341 #define XDEV_SS (0x4 << 10)
342 #define XDEV_SSP (0x5 << 10)
343 #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
344 #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
345 #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
346 #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
347 #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
348 #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
349 #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
350 #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
351
352 /* Bits 20:23 in the Slot Context are the speed for the device */
353 #define SLOT_SPEED_FS (XDEV_FS << 10)
354 #define SLOT_SPEED_LS (XDEV_LS << 10)
355 #define SLOT_SPEED_HS (XDEV_HS << 10)
356 #define SLOT_SPEED_SS (XDEV_SS << 10)
357 #define SLOT_SPEED_SSP (XDEV_SSP << 10)
358 /* Port Indicator Control */
359 #define PORT_LED_OFF (0 << 14)
360 #define PORT_LED_AMBER (1 << 14)
361 #define PORT_LED_GREEN (2 << 14)
362 #define PORT_LED_MASK (3 << 14)
363 /* Port Link State Write Strobe - set this when changing link state */
364 #define PORT_LINK_STROBE (1 << 16)
365 /* true: connect status change */
366 #define PORT_CSC (1 << 17)
367 /* true: port enable change */
368 #define PORT_PEC (1 << 18)
369 /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
370 * into an enabled state, and the device into the default state. A "warm" reset
371 * also resets the link, forcing the device through the link training sequence.
372 * SW can also look at the Port Reset register to see when warm reset is done.
373 */
374 #define PORT_WRC (1 << 19)
375 /* true: over-current change */
376 #define PORT_OCC (1 << 20)
377 /* true: reset change - 1 to 0 transition of PORT_RESET */
378 #define PORT_RC (1 << 21)
379 /* port link status change - set on some port link state transitions:
380 * Transition Reason
381 * ------------------------------------------------------------------------------
382 * - U3 to Resume Wakeup signaling from a device
383 * - Resume to Recovery to U0 USB 3.0 device resume
384 * - Resume to U0 USB 2.0 device resume
385 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
386 * - U3 to U0 Software resume of USB 2.0 device complete
387 * - U2 to U0 L1 resume of USB 2.1 device complete
388 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
389 * - U0 to disabled L1 entry error with USB 2.1 device
390 * - Any state to inactive Error on USB 3.0 port
391 */
392 #define PORT_PLC (1 << 22)
393 /* port configure error change - port failed to configure its link partner */
394 #define PORT_CEC (1 << 23)
395 /* Cold Attach Status - xHC can set this bit to report device attached during
396 * Sx state. Warm port reset should be perfomed to clear this bit and move port
397 * to connected state.
398 */
399 #define PORT_CAS (1 << 24)
400 /* wake on connect (enable) */
401 #define PORT_WKCONN_E (1 << 25)
402 /* wake on disconnect (enable) */
403 #define PORT_WKDISC_E (1 << 26)
404 /* wake on over-current (enable) */
405 #define PORT_WKOC_E (1 << 27)
406 /* bits 28:29 reserved */
407 /* true: device is non-removable - for USB 3.0 roothub emulation */
408 #define PORT_DEV_REMOVE (1 << 30)
409 /* Initiate a warm port reset - complete when PORT_WRC is '1' */
410 #define PORT_WR (1 << 31)
411
412 /* We mark duplicate entries with -1 */
413 #define DUPLICATE_ENTRY ((u8)(-1))
414
415 /* Port Power Management Status and Control - port_power_base bitmasks */
416 /* Inactivity timer value for transitions into U1, in microseconds.
417 * Timeout can be up to 127us. 0xFF means an infinite timeout.
418 */
419 #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
420 #define PORT_U1_TIMEOUT_MASK 0xff
421 /* Inactivity timer value for transitions into U2 */
422 #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
423 #define PORT_U2_TIMEOUT_MASK (0xff << 8)
424 /* Bits 24:31 for port testing */
425
426 /* USB2 Protocol PORTSPMSC */
427 #define PORT_L1S_MASK 7
428 #define PORT_L1S_SUCCESS 1
429 #define PORT_RWE (1 << 3)
430 #define PORT_HIRD(p) (((p) & 0xf) << 4)
431 #define PORT_HIRD_MASK (0xf << 4)
432 #define PORT_L1DS_MASK (0xff << 8)
433 #define PORT_L1DS(p) (((p) & 0xff) << 8)
434 #define PORT_HLE (1 << 16)
435 #define PORT_TEST_MODE_SHIFT 28
436
437 /* USB3 Protocol PORTLI Port Link Information */
438 #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
439 #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
440
441 /* USB2 Protocol PORTHLPMC */
442 #define PORT_HIRDM(p)((p) & 3)
443 #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
444 #define PORT_BESLD(p)(((p) & 0xf) << 10)
445
446 /* use 512 microseconds as USB2 LPM L1 default timeout. */
447 #define XHCI_L1_TIMEOUT 512
448
449 /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
450 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
451 * by other operating systems.
452 *
453 * XHCI 1.0 errata 8/14/12 Table 13 notes:
454 * "Software should choose xHC BESL/BESLD field values that do not violate a
455 * device's resume latency requirements,
456 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
457 * or not program values < '4' if BLC = '0' and a BESL device is attached.
458 */
459 #define XHCI_DEFAULT_BESL 4
460
461 /**
462 * struct xhci_intr_reg - Interrupt Register Set
463 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
464 * interrupts and check for pending interrupts.
465 * @irq_control: IMOD - Interrupt Moderation Register.
466 * Used to throttle interrupts.
467 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
468 * @erst_base: ERST base address.
469 * @erst_dequeue: Event ring dequeue pointer.
470 *
471 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
472 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
473 * multiple segments of the same size. The HC places events on the ring and
474 * "updates the Cycle bit in the TRBs to indicate to software the current
475 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
476 * updates the dequeue pointer.
477 */
478 struct xhci_intr_reg {
479 __le32 irq_pending;
480 __le32 irq_control;
481 __le32 erst_size;
482 __le32 rsvd;
483 __le64 erst_base;
484 __le64 erst_dequeue;
485 };
486
487 /* irq_pending bitmasks */
488 #define ER_IRQ_PENDING(p) ((p) & 0x1)
489 /* bits 2:31 need to be preserved */
490 /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
491 #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
492 #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
493 #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
494
495 /* irq_control bitmasks */
496 /* Minimum interval between interrupts (in 250ns intervals). The interval
497 * between interrupts will be longer if there are no events on the event ring.
498 * Default is 4000 (1 ms).
499 */
500 #define ER_IRQ_INTERVAL_MASK (0xffff)
501 /* Counter used to count down the time to the next interrupt - HW use only */
502 #define ER_IRQ_COUNTER_MASK (0xffff << 16)
503
504 /* erst_size bitmasks */
505 /* Preserve bits 16:31 of erst_size */
506 #define ERST_SIZE_MASK (0xffff << 16)
507
508 /* erst_dequeue bitmasks */
509 /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
510 * where the current dequeue pointer lies. This is an optional HW hint.
511 */
512 #define ERST_DESI_MASK (0x7)
513 /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
514 * a work queue (or delayed service routine)?
515 */
516 #define ERST_EHB (1 << 3)
517 #define ERST_PTR_MASK (0xf)
518
519 /**
520 * struct xhci_run_regs
521 * @microframe_index:
522 * MFINDEX - current microframe number
523 *
524 * Section 5.5 Host Controller Runtime Registers:
525 * "Software should read and write these registers using only Dword (32 bit)
526 * or larger accesses"
527 */
528 struct xhci_run_regs {
529 __le32 microframe_index;
530 __le32 rsvd[7];
531 struct xhci_intr_reg ir_set[128];
532 };
533
534 /**
535 * struct doorbell_array
536 *
537 * Bits 0 - 7: Endpoint target
538 * Bits 8 - 15: RsvdZ
539 * Bits 16 - 31: Stream ID
540 *
541 * Section 5.6
542 */
543 struct xhci_doorbell_array {
544 __le32 doorbell[256];
545 };
546
547 #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
548 #define DB_VALUE_HOST 0x00000000
549
550 /**
551 * struct xhci_protocol_caps
552 * @revision: major revision, minor revision, capability ID,
553 * and next capability pointer.
554 * @name_string: Four ASCII characters to say which spec this xHC
555 * follows, typically "USB ".
556 * @port_info: Port offset, count, and protocol-defined information.
557 */
558 struct xhci_protocol_caps {
559 u32 revision;
560 u32 name_string;
561 u32 port_info;
562 };
563
564 #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
565 #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
566 #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
567 #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
568 #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
569
570 #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
571 #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
572 #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
573 #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
574 #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
575 #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
576
577 #define PLT_MASK (0x03 << 6)
578 #define PLT_SYM (0x00 << 6)
579 #define PLT_ASYM_RX (0x02 << 6)
580 #define PLT_ASYM_TX (0x03 << 6)
581
582 /**
583 * struct xhci_container_ctx
584 * @type: Type of context. Used to calculated offsets to contained contexts.
585 * @size: Size of the context data
586 * @bytes: The raw context data given to HW
587 * @dma: dma address of the bytes
588 *
589 * Represents either a Device or Input context. Holds a pointer to the raw
590 * memory used for the context (bytes) and dma address of it (dma).
591 */
592 struct xhci_container_ctx {
593 unsigned type;
594 #define XHCI_CTX_TYPE_DEVICE 0x1
595 #define XHCI_CTX_TYPE_INPUT 0x2
596
597 int size;
598
599 u8 *bytes;
600 dma_addr_t dma;
601 };
602
603 /**
604 * struct xhci_slot_ctx
605 * @dev_info: Route string, device speed, hub info, and last valid endpoint
606 * @dev_info2: Max exit latency for device number, root hub port number
607 * @tt_info: tt_info is used to construct split transaction tokens
608 * @dev_state: slot state and device address
609 *
610 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
611 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
612 * reserved at the end of the slot context for HC internal use.
613 */
614 struct xhci_slot_ctx {
615 __le32 dev_info;
616 __le32 dev_info2;
617 __le32 tt_info;
618 __le32 dev_state;
619 /* offset 0x10 to 0x1f reserved for HC internal use */
620 __le32 reserved[4];
621 };
622
623 /* dev_info bitmasks */
624 /* Route String - 0:19 */
625 #define ROUTE_STRING_MASK (0xfffff)
626 /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
627 #define DEV_SPEED (0xf << 20)
628 #define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
629 /* bit 24 reserved */
630 /* Is this LS/FS device connected through a HS hub? - bit 25 */
631 #define DEV_MTT (0x1 << 25)
632 /* Set if the device is a hub - bit 26 */
633 #define DEV_HUB (0x1 << 26)
634 /* Index of the last valid endpoint context in this device context - 27:31 */
635 #define LAST_CTX_MASK (0x1f << 27)
636 #define LAST_CTX(p) ((p) << 27)
637 #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
638 #define SLOT_FLAG (1 << 0)
639 #define EP0_FLAG (1 << 1)
640
641 /* dev_info2 bitmasks */
642 /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
643 #define MAX_EXIT (0xffff)
644 /* Root hub port number that is needed to access the USB device */
645 #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
646 #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
647 /* Maximum number of ports under a hub device */
648 #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
649 #define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
650
651 /* tt_info bitmasks */
652 /*
653 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
654 * The Slot ID of the hub that isolates the high speed signaling from
655 * this low or full-speed device. '0' if attached to root hub port.
656 */
657 #define TT_SLOT (0xff)
658 /*
659 * The number of the downstream facing port of the high-speed hub
660 * '0' if the device is not low or full speed.
661 */
662 #define TT_PORT (0xff << 8)
663 #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
664 #define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
665
666 /* dev_state bitmasks */
667 /* USB device address - assigned by the HC */
668 #define DEV_ADDR_MASK (0xff)
669 /* bits 8:26 reserved */
670 /* Slot state */
671 #define SLOT_STATE (0x1f << 27)
672 #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
673
674 #define SLOT_STATE_DISABLED 0
675 #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
676 #define SLOT_STATE_DEFAULT 1
677 #define SLOT_STATE_ADDRESSED 2
678 #define SLOT_STATE_CONFIGURED 3
679
680 /**
681 * struct xhci_ep_ctx
682 * @ep_info: endpoint state, streams, mult, and interval information.
683 * @ep_info2: information on endpoint type, max packet size, max burst size,
684 * error count, and whether the HC will force an event for all
685 * transactions.
686 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
687 * defines one stream, this points to the endpoint transfer ring.
688 * Otherwise, it points to a stream context array, which has a
689 * ring pointer for each flow.
690 * @tx_info:
691 * Average TRB lengths for the endpoint ring and
692 * max payload within an Endpoint Service Interval Time (ESIT).
693 *
694 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
695 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
696 * reserved at the end of the endpoint context for HC internal use.
697 */
698 struct xhci_ep_ctx {
699 __le32 ep_info;
700 __le32 ep_info2;
701 __le64 deq;
702 __le32 tx_info;
703 /* offset 0x14 - 0x1f reserved for HC internal use */
704 __le32 reserved[3];
705 };
706
707 /* ep_info bitmasks */
708 /*
709 * Endpoint State - bits 0:2
710 * 0 - disabled
711 * 1 - running
712 * 2 - halted due to halt condition - ok to manipulate endpoint ring
713 * 3 - stopped
714 * 4 - TRB error
715 * 5-7 - reserved
716 */
717 #define EP_STATE_MASK (0xf)
718 #define EP_STATE_DISABLED 0
719 #define EP_STATE_RUNNING 1
720 #define EP_STATE_HALTED 2
721 #define EP_STATE_STOPPED 3
722 #define EP_STATE_ERROR 4
723 #define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
724
725 /* Mult - Max number of burtst within an interval, in EP companion desc. */
726 #define EP_MULT(p) (((p) & 0x3) << 8)
727 #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
728 /* bits 10:14 are Max Primary Streams */
729 /* bit 15 is Linear Stream Array */
730 /* Interval - period between requests to an endpoint - 125u increments. */
731 #define EP_INTERVAL(p) (((p) & 0xff) << 16)
732 #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
733 #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
734 #define EP_MAXPSTREAMS_MASK (0x1f << 10)
735 #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
736 /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
737 #define EP_HAS_LSA (1 << 15)
738
739 /* ep_info2 bitmasks */
740 /*
741 * Force Event - generate transfer events for all TRBs for this endpoint
742 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
743 */
744 #define FORCE_EVENT (0x1)
745 #define ERROR_COUNT(p) (((p) & 0x3) << 1)
746 #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
747 #define EP_TYPE(p) ((p) << 3)
748 #define ISOC_OUT_EP 1
749 #define BULK_OUT_EP 2
750 #define INT_OUT_EP 3
751 #define CTRL_EP 4
752 #define ISOC_IN_EP 5
753 #define BULK_IN_EP 6
754 #define INT_IN_EP 7
755 /* bit 6 reserved */
756 /* bit 7 is Host Initiate Disable - for disabling stream selection */
757 #define MAX_BURST(p) (((p)&0xff) << 8)
758 #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
759 #define MAX_PACKET(p) (((p)&0xffff) << 16)
760 #define MAX_PACKET_MASK (0xffff << 16)
761 #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
762
763 /* tx_info bitmasks */
764 #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
765 #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
766 #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
767 #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
768
769 /* deq bitmasks */
770 #define EP_CTX_CYCLE_MASK (1 << 0)
771 #define SCTX_DEQ_MASK (~0xfL)
772
773
774 /**
775 * struct xhci_input_control_context
776 * Input control context; see section 6.2.5.
777 *
778 * @drop_context: set the bit of the endpoint context you want to disable
779 * @add_context: set the bit of the endpoint context you want to enable
780 */
781 struct xhci_input_control_ctx {
782 __le32 drop_flags;
783 __le32 add_flags;
784 __le32 rsvd2[6];
785 };
786
787 #define EP_IS_ADDED(ctrl_ctx, i) \
788 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
789 #define EP_IS_DROPPED(ctrl_ctx, i) \
790 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
791
792 /* Represents everything that is needed to issue a command on the command ring.
793 * It's useful to pre-allocate these for commands that cannot fail due to
794 * out-of-memory errors, like freeing streams.
795 */
796 struct xhci_command {
797 /* Input context for changing device state */
798 struct xhci_container_ctx *in_ctx;
799 u32 status;
800 int slot_id;
801 /* If completion is null, no one is waiting on this command
802 * and the structure can be freed after the command completes.
803 */
804 struct completion *completion;
805 union xhci_trb *command_trb;
806 struct list_head cmd_list;
807 };
808
809 /* drop context bitmasks */
810 #define DROP_EP(x) (0x1 << x)
811 /* add context bitmasks */
812 #define ADD_EP(x) (0x1 << x)
813
814 struct xhci_stream_ctx {
815 /* 64-bit stream ring address, cycle state, and stream type */
816 __le64 stream_ring;
817 /* offset 0x14 - 0x1f reserved for HC internal use */
818 __le32 reserved[2];
819 };
820
821 /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
822 #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
823 /* Secondary stream array type, dequeue pointer is to a transfer ring */
824 #define SCT_SEC_TR 0
825 /* Primary stream array type, dequeue pointer is to a transfer ring */
826 #define SCT_PRI_TR 1
827 /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
828 #define SCT_SSA_8 2
829 #define SCT_SSA_16 3
830 #define SCT_SSA_32 4
831 #define SCT_SSA_64 5
832 #define SCT_SSA_128 6
833 #define SCT_SSA_256 7
834
835 /* Assume no secondary streams for now */
836 struct xhci_stream_info {
837 struct xhci_ring **stream_rings;
838 /* Number of streams, including stream 0 (which drivers can't use) */
839 unsigned int num_streams;
840 /* The stream context array may be bigger than
841 * the number of streams the driver asked for
842 */
843 struct xhci_stream_ctx *stream_ctx_array;
844 unsigned int num_stream_ctxs;
845 dma_addr_t ctx_array_dma;
846 /* For mapping physical TRB addresses to segments in stream rings */
847 struct radix_tree_root trb_address_map;
848 struct xhci_command *free_streams_command;
849 };
850
851 #define SMALL_STREAM_ARRAY_SIZE 256
852 #define MEDIUM_STREAM_ARRAY_SIZE 1024
853
854 /* Some Intel xHCI host controllers need software to keep track of the bus
855 * bandwidth. Keep track of endpoint info here. Each root port is allocated
856 * the full bus bandwidth. We must also treat TTs (including each port under a
857 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
858 * (DMI) also limits the total bandwidth (across all domains) that can be used.
859 */
860 struct xhci_bw_info {
861 /* ep_interval is zero-based */
862 unsigned int ep_interval;
863 /* mult and num_packets are one-based */
864 unsigned int mult;
865 unsigned int num_packets;
866 unsigned int max_packet_size;
867 unsigned int max_esit_payload;
868 unsigned int type;
869 };
870
871 /* "Block" sizes in bytes the hardware uses for different device speeds.
872 * The logic in this part of the hardware limits the number of bits the hardware
873 * can use, so must represent bandwidth in a less precise manner to mimic what
874 * the scheduler hardware computes.
875 */
876 #define FS_BLOCK 1
877 #define HS_BLOCK 4
878 #define SS_BLOCK 16
879 #define DMI_BLOCK 32
880
881 /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
882 * with each byte transferred. SuperSpeed devices have an initial overhead to
883 * set up bursts. These are in blocks, see above. LS overhead has already been
884 * translated into FS blocks.
885 */
886 #define DMI_OVERHEAD 8
887 #define DMI_OVERHEAD_BURST 4
888 #define SS_OVERHEAD 8
889 #define SS_OVERHEAD_BURST 32
890 #define HS_OVERHEAD 26
891 #define FS_OVERHEAD 20
892 #define LS_OVERHEAD 128
893 /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
894 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
895 * of overhead associated with split transfers crossing microframe boundaries.
896 * 31 blocks is pure protocol overhead.
897 */
898 #define TT_HS_OVERHEAD (31 + 94)
899 #define TT_DMI_OVERHEAD (25 + 12)
900
901 /* Bandwidth limits in blocks */
902 #define FS_BW_LIMIT 1285
903 #define TT_BW_LIMIT 1320
904 #define HS_BW_LIMIT 1607
905 #define SS_BW_LIMIT_IN 3906
906 #define DMI_BW_LIMIT_IN 3906
907 #define SS_BW_LIMIT_OUT 3906
908 #define DMI_BW_LIMIT_OUT 3906
909
910 /* Percentage of bus bandwidth reserved for non-periodic transfers */
911 #define FS_BW_RESERVED 10
912 #define HS_BW_RESERVED 20
913 #define SS_BW_RESERVED 10
914
915 struct xhci_virt_ep {
916 struct xhci_ring *ring;
917 /* Related to endpoints that are configured to use stream IDs only */
918 struct xhci_stream_info *stream_info;
919 /* Temporary storage in case the configure endpoint command fails and we
920 * have to restore the device state to the previous state
921 */
922 struct xhci_ring *new_ring;
923 unsigned int ep_state;
924 #define SET_DEQ_PENDING (1 << 0)
925 #define EP_HALTED (1 << 1) /* For stall handling */
926 #define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
927 /* Transitioning the endpoint to using streams, don't enqueue URBs */
928 #define EP_GETTING_STREAMS (1 << 3)
929 #define EP_HAS_STREAMS (1 << 4)
930 /* Transitioning the endpoint to not using streams, don't enqueue URBs */
931 #define EP_GETTING_NO_STREAMS (1 << 5)
932 /* ---- Related to URB cancellation ---- */
933 struct list_head cancelled_td_list;
934 /* Watchdog timer for stop endpoint command to cancel URBs */
935 struct timer_list stop_cmd_timer;
936 struct xhci_hcd *xhci;
937 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
938 * command. We'll need to update the ring's dequeue segment and dequeue
939 * pointer after the command completes.
940 */
941 struct xhci_segment *queued_deq_seg;
942 union xhci_trb *queued_deq_ptr;
943 /*
944 * Sometimes the xHC can not process isochronous endpoint ring quickly
945 * enough, and it will miss some isoc tds on the ring and generate
946 * a Missed Service Error Event.
947 * Set skip flag when receive a Missed Service Error Event and
948 * process the missed tds on the endpoint ring.
949 */
950 bool skip;
951 /* Bandwidth checking storage */
952 struct xhci_bw_info bw_info;
953 struct list_head bw_endpoint_list;
954 /* Isoch Frame ID checking storage */
955 int next_frame_id;
956 /* Use new Isoch TRB layout needed for extended TBC support */
957 bool use_extended_tbc;
958 };
959
960 enum xhci_overhead_type {
961 LS_OVERHEAD_TYPE = 0,
962 FS_OVERHEAD_TYPE,
963 HS_OVERHEAD_TYPE,
964 };
965
966 struct xhci_interval_bw {
967 unsigned int num_packets;
968 /* Sorted by max packet size.
969 * Head of the list is the greatest max packet size.
970 */
971 struct list_head endpoints;
972 /* How many endpoints of each speed are present. */
973 unsigned int overhead[3];
974 };
975
976 #define XHCI_MAX_INTERVAL 16
977
978 struct xhci_interval_bw_table {
979 unsigned int interval0_esit_payload;
980 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
981 /* Includes reserved bandwidth for async endpoints */
982 unsigned int bw_used;
983 unsigned int ss_bw_in;
984 unsigned int ss_bw_out;
985 };
986
987
988 struct xhci_virt_device {
989 struct usb_device *udev;
990 /*
991 * Commands to the hardware are passed an "input context" that
992 * tells the hardware what to change in its data structures.
993 * The hardware will return changes in an "output context" that
994 * software must allocate for the hardware. We need to keep
995 * track of input and output contexts separately because
996 * these commands might fail and we don't trust the hardware.
997 */
998 struct xhci_container_ctx *out_ctx;
999 /* Used for addressing devices and configuration changes */
1000 struct xhci_container_ctx *in_ctx;
1001 struct xhci_virt_ep eps[31];
1002 u8 fake_port;
1003 u8 real_port;
1004 struct xhci_interval_bw_table *bw_table;
1005 struct xhci_tt_bw_info *tt_info;
1006 /* The current max exit latency for the enabled USB3 link states. */
1007 u16 current_mel;
1008 };
1009
1010 /*
1011 * For each roothub, keep track of the bandwidth information for each periodic
1012 * interval.
1013 *
1014 * If a high speed hub is attached to the roothub, each TT associated with that
1015 * hub is a separate bandwidth domain. The interval information for the
1016 * endpoints on the devices under that TT will appear in the TT structure.
1017 */
1018 struct xhci_root_port_bw_info {
1019 struct list_head tts;
1020 unsigned int num_active_tts;
1021 struct xhci_interval_bw_table bw_table;
1022 };
1023
1024 struct xhci_tt_bw_info {
1025 struct list_head tt_list;
1026 int slot_id;
1027 int ttport;
1028 struct xhci_interval_bw_table bw_table;
1029 int active_eps;
1030 };
1031
1032
1033 /**
1034 * struct xhci_device_context_array
1035 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1036 */
1037 struct xhci_device_context_array {
1038 /* 64-bit device addresses; we only write 32-bit addresses */
1039 __le64 dev_context_ptrs[MAX_HC_SLOTS];
1040 /* private xHCD pointers */
1041 dma_addr_t dma;
1042 };
1043 /* TODO: write function to set the 64-bit device DMA address */
1044 /*
1045 * TODO: change this to be dynamically sized at HC mem init time since the HC
1046 * might not be able to handle the maximum number of devices possible.
1047 */
1048
1049
1050 struct xhci_transfer_event {
1051 /* 64-bit buffer address, or immediate data */
1052 __le64 buffer;
1053 __le32 transfer_len;
1054 /* This field is interpreted differently based on the type of TRB */
1055 __le32 flags;
1056 };
1057
1058 /* Transfer event TRB length bit mask */
1059 /* bits 0:23 */
1060 #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1061
1062 /** Transfer Event bit fields **/
1063 #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1064
1065 /* Completion Code - only applicable for some types of TRBs */
1066 #define COMP_CODE_MASK (0xff << 24)
1067 #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1068 #define COMP_INVALID 0
1069 #define COMP_SUCCESS 1
1070 #define COMP_DATA_BUFFER_ERROR 2
1071 #define COMP_BABBLE_DETECTED_ERROR 3
1072 #define COMP_USB_TRANSACTION_ERROR 4
1073 #define COMP_TRB_ERROR 5
1074 #define COMP_STALL_ERROR 6
1075 #define COMP_RESOURCE_ERROR 7
1076 #define COMP_BANDWIDTH_ERROR 8
1077 #define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1078 #define COMP_INVALID_STREAM_TYPE_ERROR 10
1079 #define COMP_SLOT_NOT_ENABLED_ERROR 11
1080 #define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1081 #define COMP_SHORT_PACKET 13
1082 #define COMP_RING_UNDERRUN 14
1083 #define COMP_RING_OVERRUN 15
1084 #define COMP_VF_EVENT_RING_FULL_ERROR 16
1085 #define COMP_PARAMETER_ERROR 17
1086 #define COMP_BANDWIDTH_OVERRUN_ERROR 18
1087 #define COMP_CONTEXT_STATE_ERROR 19
1088 #define COMP_NO_PING_RESPONSE_ERROR 20
1089 #define COMP_EVENT_RING_FULL_ERROR 21
1090 #define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1091 #define COMP_MISSED_SERVICE_ERROR 23
1092 #define COMP_COMMAND_RING_STOPPED 24
1093 #define COMP_COMMAND_ABORTED 25
1094 #define COMP_STOPPED 26
1095 #define COMP_STOPPED_LENGTH_INVALID 27
1096 #define COMP_STOPPED_SHORT_PACKET 28
1097 #define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1098 #define COMP_ISOCH_BUFFER_OVERRUN 31
1099 #define COMP_EVENT_LOST_ERROR 32
1100 #define COMP_UNDEFINED_ERROR 33
1101 #define COMP_INVALID_STREAM_ID_ERROR 34
1102 #define COMP_SECONDARY_BANDWIDTH_ERROR 35
1103 #define COMP_SPLIT_TRANSACTION_ERROR 36
1104
1105 static inline const char *xhci_trb_comp_code_string(u8 status)
1106 {
1107 switch (status) {
1108 case COMP_INVALID:
1109 return "Invalid";
1110 case COMP_SUCCESS:
1111 return "Success";
1112 case COMP_DATA_BUFFER_ERROR:
1113 return "Data Buffer Error";
1114 case COMP_BABBLE_DETECTED_ERROR:
1115 return "Babble Detected";
1116 case COMP_USB_TRANSACTION_ERROR:
1117 return "USB Transaction Error";
1118 case COMP_TRB_ERROR:
1119 return "TRB Error";
1120 case COMP_STALL_ERROR:
1121 return "Stall Error";
1122 case COMP_RESOURCE_ERROR:
1123 return "Resource Error";
1124 case COMP_BANDWIDTH_ERROR:
1125 return "Bandwidth Error";
1126 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1127 return "No Slots Available Error";
1128 case COMP_INVALID_STREAM_TYPE_ERROR:
1129 return "Invalid Stream Type Error";
1130 case COMP_SLOT_NOT_ENABLED_ERROR:
1131 return "Slot Not Enabled Error";
1132 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1133 return "Endpoint Not Enabled Error";
1134 case COMP_SHORT_PACKET:
1135 return "Short Packet";
1136 case COMP_RING_UNDERRUN:
1137 return "Ring Underrun";
1138 case COMP_RING_OVERRUN:
1139 return "Ring Overrun";
1140 case COMP_VF_EVENT_RING_FULL_ERROR:
1141 return "VF Event Ring Full Error";
1142 case COMP_PARAMETER_ERROR:
1143 return "Parameter Error";
1144 case COMP_BANDWIDTH_OVERRUN_ERROR:
1145 return "Bandwidth Overrun Error";
1146 case COMP_CONTEXT_STATE_ERROR:
1147 return "Context State Error";
1148 case COMP_NO_PING_RESPONSE_ERROR:
1149 return "No Ping Response Error";
1150 case COMP_EVENT_RING_FULL_ERROR:
1151 return "Event Ring Full Error";
1152 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1153 return "Incompatible Device Error";
1154 case COMP_MISSED_SERVICE_ERROR:
1155 return "Missed Service Error";
1156 case COMP_COMMAND_RING_STOPPED:
1157 return "Command Ring Stopped";
1158 case COMP_COMMAND_ABORTED:
1159 return "Command Aborted";
1160 case COMP_STOPPED:
1161 return "Stopped";
1162 case COMP_STOPPED_LENGTH_INVALID:
1163 return "Stopped - Length Invalid";
1164 case COMP_STOPPED_SHORT_PACKET:
1165 return "Stopped - Short Packet";
1166 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1167 return "Max Exit Latency Too Large Error";
1168 case COMP_ISOCH_BUFFER_OVERRUN:
1169 return "Isoch Buffer Overrun";
1170 case COMP_EVENT_LOST_ERROR:
1171 return "Event Lost Error";
1172 case COMP_UNDEFINED_ERROR:
1173 return "Undefined Error";
1174 case COMP_INVALID_STREAM_ID_ERROR:
1175 return "Invalid Stream ID Error";
1176 case COMP_SECONDARY_BANDWIDTH_ERROR:
1177 return "Secondary Bandwidth Error";
1178 case COMP_SPLIT_TRANSACTION_ERROR:
1179 return "Split Transaction Error";
1180 default:
1181 return "Unknown!!";
1182 }
1183 }
1184
1185 struct xhci_link_trb {
1186 /* 64-bit segment pointer*/
1187 __le64 segment_ptr;
1188 __le32 intr_target;
1189 __le32 control;
1190 };
1191
1192 /* control bitfields */
1193 #define LINK_TOGGLE (0x1<<1)
1194
1195 /* Command completion event TRB */
1196 struct xhci_event_cmd {
1197 /* Pointer to command TRB, or the value passed by the event data trb */
1198 __le64 cmd_trb;
1199 __le32 status;
1200 __le32 flags;
1201 };
1202
1203 /* flags bitmasks */
1204
1205 /* Address device - disable SetAddress */
1206 #define TRB_BSR (1<<9)
1207
1208 /* Configure Endpoint - Deconfigure */
1209 #define TRB_DC (1<<9)
1210
1211 /* Stop Ring - Transfer State Preserve */
1212 #define TRB_TSP (1<<9)
1213
1214 enum xhci_ep_reset_type {
1215 EP_HARD_RESET,
1216 EP_SOFT_RESET,
1217 };
1218
1219 /* Force Event */
1220 #define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
1221 #define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
1222
1223 /* Set Latency Tolerance Value */
1224 #define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
1225
1226 /* Get Port Bandwidth */
1227 #define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
1228
1229 /* Force Header */
1230 #define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
1231 #define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
1232
1233 enum xhci_setup_dev {
1234 SETUP_CONTEXT_ONLY,
1235 SETUP_CONTEXT_ADDRESS,
1236 };
1237
1238 /* bits 16:23 are the virtual function ID */
1239 /* bits 24:31 are the slot ID */
1240 #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1241 #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
1242
1243 /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1244 #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1245 #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1246
1247 #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1248 #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1249 #define LAST_EP_INDEX 30
1250
1251 /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
1252 #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1253 #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1254 #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
1255
1256 /* Link TRB specific fields */
1257 #define TRB_TC (1<<1)
1258
1259 /* Port Status Change Event TRB fields */
1260 /* Port ID - bits 31:24 */
1261 #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1262
1263 #define EVENT_DATA (1 << 2)
1264
1265 /* Normal TRB fields */
1266 /* transfer_len bitmasks - bits 0:16 */
1267 #define TRB_LEN(p) ((p) & 0x1ffff)
1268 /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1269 #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
1270 #define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
1271 /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1272 #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
1273 /* Interrupter Target - which MSI-X vector to target the completion event at */
1274 #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1275 #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
1276 /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
1277 #define TRB_TBC(p) (((p) & 0x3) << 7)
1278 #define TRB_TLBPC(p) (((p) & 0xf) << 16)
1279
1280 /* Cycle bit - indicates TRB ownership by HC or HCD */
1281 #define TRB_CYCLE (1<<0)
1282 /*
1283 * Force next event data TRB to be evaluated before task switch.
1284 * Used to pass OS data back after a TD completes.
1285 */
1286 #define TRB_ENT (1<<1)
1287 /* Interrupt on short packet */
1288 #define TRB_ISP (1<<2)
1289 /* Set PCIe no snoop attribute */
1290 #define TRB_NO_SNOOP (1<<3)
1291 /* Chain multiple TRBs into a TD */
1292 #define TRB_CHAIN (1<<4)
1293 /* Interrupt on completion */
1294 #define TRB_IOC (1<<5)
1295 /* The buffer pointer contains immediate data */
1296 #define TRB_IDT (1<<6)
1297
1298 /* Block Event Interrupt */
1299 #define TRB_BEI (1<<9)
1300
1301 /* Control transfer TRB specific fields */
1302 #define TRB_DIR_IN (1<<16)
1303 #define TRB_TX_TYPE(p) ((p) << 16)
1304 #define TRB_DATA_OUT 2
1305 #define TRB_DATA_IN 3
1306
1307 /* Isochronous TRB specific fields */
1308 #define TRB_SIA (1<<31)
1309 #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
1310
1311 struct xhci_generic_trb {
1312 __le32 field[4];
1313 };
1314
1315 union xhci_trb {
1316 struct xhci_link_trb link;
1317 struct xhci_transfer_event trans_event;
1318 struct xhci_event_cmd event_cmd;
1319 struct xhci_generic_trb generic;
1320 };
1321
1322 /* TRB bit mask */
1323 #define TRB_TYPE_BITMASK (0xfc00)
1324 #define TRB_TYPE(p) ((p) << 10)
1325 #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
1326 /* TRB type IDs */
1327 /* bulk, interrupt, isoc scatter/gather, and control data stage */
1328 #define TRB_NORMAL 1
1329 /* setup stage for control transfers */
1330 #define TRB_SETUP 2
1331 /* data stage for control transfers */
1332 #define TRB_DATA 3
1333 /* status stage for control transfers */
1334 #define TRB_STATUS 4
1335 /* isoc transfers */
1336 #define TRB_ISOC 5
1337 /* TRB for linking ring segments */
1338 #define TRB_LINK 6
1339 #define TRB_EVENT_DATA 7
1340 /* Transfer Ring No-op (not for the command ring) */
1341 #define TRB_TR_NOOP 8
1342 /* Command TRBs */
1343 /* Enable Slot Command */
1344 #define TRB_ENABLE_SLOT 9
1345 /* Disable Slot Command */
1346 #define TRB_DISABLE_SLOT 10
1347 /* Address Device Command */
1348 #define TRB_ADDR_DEV 11
1349 /* Configure Endpoint Command */
1350 #define TRB_CONFIG_EP 12
1351 /* Evaluate Context Command */
1352 #define TRB_EVAL_CONTEXT 13
1353 /* Reset Endpoint Command */
1354 #define TRB_RESET_EP 14
1355 /* Stop Transfer Ring Command */
1356 #define TRB_STOP_RING 15
1357 /* Set Transfer Ring Dequeue Pointer Command */
1358 #define TRB_SET_DEQ 16
1359 /* Reset Device Command */
1360 #define TRB_RESET_DEV 17
1361 /* Force Event Command (opt) */
1362 #define TRB_FORCE_EVENT 18
1363 /* Negotiate Bandwidth Command (opt) */
1364 #define TRB_NEG_BANDWIDTH 19
1365 /* Set Latency Tolerance Value Command (opt) */
1366 #define TRB_SET_LT 20
1367 /* Get port bandwidth Command */
1368 #define TRB_GET_BW 21
1369 /* Force Header Command - generate a transaction or link management packet */
1370 #define TRB_FORCE_HEADER 22
1371 /* No-op Command - not for transfer rings */
1372 #define TRB_CMD_NOOP 23
1373 /* TRB IDs 24-31 reserved */
1374 /* Event TRBS */
1375 /* Transfer Event */
1376 #define TRB_TRANSFER 32
1377 /* Command Completion Event */
1378 #define TRB_COMPLETION 33
1379 /* Port Status Change Event */
1380 #define TRB_PORT_STATUS 34
1381 /* Bandwidth Request Event (opt) */
1382 #define TRB_BANDWIDTH_EVENT 35
1383 /* Doorbell Event (opt) */
1384 #define TRB_DOORBELL 36
1385 /* Host Controller Event */
1386 #define TRB_HC_EVENT 37
1387 /* Device Notification Event - device sent function wake notification */
1388 #define TRB_DEV_NOTE 38
1389 /* MFINDEX Wrap Event - microframe counter wrapped */
1390 #define TRB_MFINDEX_WRAP 39
1391 /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1392
1393 /* Nec vendor-specific command completion event. */
1394 #define TRB_NEC_CMD_COMP 48
1395 /* Get NEC firmware revision. */
1396 #define TRB_NEC_GET_FW 49
1397
1398 static inline const char *xhci_trb_type_string(u8 type)
1399 {
1400 switch (type) {
1401 case TRB_NORMAL:
1402 return "Normal";
1403 case TRB_SETUP:
1404 return "Setup Stage";
1405 case TRB_DATA:
1406 return "Data Stage";
1407 case TRB_STATUS:
1408 return "Status Stage";
1409 case TRB_ISOC:
1410 return "Isoch";
1411 case TRB_LINK:
1412 return "Link";
1413 case TRB_EVENT_DATA:
1414 return "Event Data";
1415 case TRB_TR_NOOP:
1416 return "No-Op";
1417 case TRB_ENABLE_SLOT:
1418 return "Enable Slot Command";
1419 case TRB_DISABLE_SLOT:
1420 return "Disable Slot Command";
1421 case TRB_ADDR_DEV:
1422 return "Address Device Command";
1423 case TRB_CONFIG_EP:
1424 return "Configure Endpoint Command";
1425 case TRB_EVAL_CONTEXT:
1426 return "Evaluate Context Command";
1427 case TRB_RESET_EP:
1428 return "Reset Endpoint Command";
1429 case TRB_STOP_RING:
1430 return "Stop Ring Command";
1431 case TRB_SET_DEQ:
1432 return "Set TR Dequeue Pointer Command";
1433 case TRB_RESET_DEV:
1434 return "Reset Device Command";
1435 case TRB_FORCE_EVENT:
1436 return "Force Event Command";
1437 case TRB_NEG_BANDWIDTH:
1438 return "Negotiate Bandwidth Command";
1439 case TRB_SET_LT:
1440 return "Set Latency Tolerance Value Command";
1441 case TRB_GET_BW:
1442 return "Get Port Bandwidth Command";
1443 case TRB_FORCE_HEADER:
1444 return "Force Header Command";
1445 case TRB_CMD_NOOP:
1446 return "No-Op Command";
1447 case TRB_TRANSFER:
1448 return "Transfer Event";
1449 case TRB_COMPLETION:
1450 return "Command Completion Event";
1451 case TRB_PORT_STATUS:
1452 return "Port Status Change Event";
1453 case TRB_BANDWIDTH_EVENT:
1454 return "Bandwidth Request Event";
1455 case TRB_DOORBELL:
1456 return "Doorbell Event";
1457 case TRB_HC_EVENT:
1458 return "Host Controller Event";
1459 case TRB_DEV_NOTE:
1460 return "Device Notification Event";
1461 case TRB_MFINDEX_WRAP:
1462 return "MFINDEX Wrap Event";
1463 case TRB_NEC_CMD_COMP:
1464 return "NEC Command Completion Event";
1465 case TRB_NEC_GET_FW:
1466 return "NET Get Firmware Revision Command";
1467 default:
1468 return "UNKNOWN";
1469 }
1470 }
1471
1472 #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1473 /* Above, but for __le32 types -- can avoid work by swapping constants: */
1474 #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1475 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1476 #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1477 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1478
1479 #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1480 #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1481
1482 /*
1483 * TRBS_PER_SEGMENT must be a multiple of 4,
1484 * since the command ring is 64-byte aligned.
1485 * It must also be greater than 16.
1486 */
1487 #define TRBS_PER_SEGMENT 256
1488 /* Allow two commands + a link TRB, along with any reserved command TRBs */
1489 #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
1490 #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1491 #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
1492 /* TRB buffer pointers can't cross 64KB boundaries */
1493 #define TRB_MAX_BUFF_SHIFT 16
1494 #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
1495 /* How much data is left before the 64KB boundary? */
1496 #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1497 (addr & (TRB_MAX_BUFF_SIZE - 1)))
1498
1499 struct xhci_segment {
1500 union xhci_trb *trbs;
1501 /* private to HCD */
1502 struct xhci_segment *next;
1503 dma_addr_t dma;
1504 /* Max packet sized bounce buffer for td-fragmant alignment */
1505 dma_addr_t bounce_dma;
1506 void *bounce_buf;
1507 unsigned int bounce_offs;
1508 unsigned int bounce_len;
1509 };
1510
1511 struct xhci_td {
1512 struct list_head td_list;
1513 struct list_head cancelled_td_list;
1514 struct urb *urb;
1515 struct xhci_segment *start_seg;
1516 union xhci_trb *first_trb;
1517 union xhci_trb *last_trb;
1518 struct xhci_segment *bounce_seg;
1519 /* actual_length of the URB has already been set */
1520 bool urb_length_set;
1521 };
1522
1523 /* xHCI command default timeout value */
1524 #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1525
1526 /* command descriptor */
1527 struct xhci_cd {
1528 struct xhci_command *command;
1529 union xhci_trb *cmd_trb;
1530 };
1531
1532 struct xhci_dequeue_state {
1533 struct xhci_segment *new_deq_seg;
1534 union xhci_trb *new_deq_ptr;
1535 int new_cycle_state;
1536 unsigned int stream_id;
1537 };
1538
1539 enum xhci_ring_type {
1540 TYPE_CTRL = 0,
1541 TYPE_ISOC,
1542 TYPE_BULK,
1543 TYPE_INTR,
1544 TYPE_STREAM,
1545 TYPE_COMMAND,
1546 TYPE_EVENT,
1547 };
1548
1549 static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1550 {
1551 switch (type) {
1552 case TYPE_CTRL:
1553 return "CTRL";
1554 case TYPE_ISOC:
1555 return "ISOC";
1556 case TYPE_BULK:
1557 return "BULK";
1558 case TYPE_INTR:
1559 return "INTR";
1560 case TYPE_STREAM:
1561 return "STREAM";
1562 case TYPE_COMMAND:
1563 return "CMD";
1564 case TYPE_EVENT:
1565 return "EVENT";
1566 }
1567
1568 return "UNKNOWN";
1569 }
1570
1571 struct xhci_ring {
1572 struct xhci_segment *first_seg;
1573 struct xhci_segment *last_seg;
1574 union xhci_trb *enqueue;
1575 struct xhci_segment *enq_seg;
1576 union xhci_trb *dequeue;
1577 struct xhci_segment *deq_seg;
1578 struct list_head td_list;
1579 /*
1580 * Write the cycle state into the TRB cycle field to give ownership of
1581 * the TRB to the host controller (if we are the producer), or to check
1582 * if we own the TRB (if we are the consumer). See section 4.9.1.
1583 */
1584 u32 cycle_state;
1585 unsigned int stream_id;
1586 unsigned int num_segs;
1587 unsigned int num_trbs_free;
1588 unsigned int num_trbs_free_temp;
1589 unsigned int bounce_buf_len;
1590 enum xhci_ring_type type;
1591 bool last_td_was_short;
1592 struct radix_tree_root *trb_address_map;
1593 };
1594
1595 struct xhci_erst_entry {
1596 /* 64-bit event ring segment address */
1597 __le64 seg_addr;
1598 __le32 seg_size;
1599 /* Set to zero */
1600 __le32 rsvd;
1601 };
1602
1603 struct xhci_erst {
1604 struct xhci_erst_entry *entries;
1605 unsigned int num_entries;
1606 /* xhci->event_ring keeps track of segment dma addresses */
1607 dma_addr_t erst_dma_addr;
1608 /* Num entries the ERST can contain */
1609 unsigned int erst_size;
1610 };
1611
1612 struct xhci_scratchpad {
1613 u64 *sp_array;
1614 dma_addr_t sp_dma;
1615 void **sp_buffers;
1616 };
1617
1618 struct urb_priv {
1619 int num_tds;
1620 int num_tds_done;
1621 struct xhci_td td[0];
1622 };
1623
1624 /*
1625 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1626 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1627 * meaning 64 ring segments.
1628 * Initial allocated size of the ERST, in number of entries */
1629 #define ERST_NUM_SEGS 1
1630 /* Initial allocated size of the ERST, in number of entries */
1631 #define ERST_SIZE 64
1632 /* Initial number of event segment rings allocated */
1633 #define ERST_ENTRIES 1
1634 /* Poll every 60 seconds */
1635 #define POLL_TIMEOUT 60
1636 /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1637 #define XHCI_STOP_EP_CMD_TIMEOUT 5
1638 /* XXX: Make these module parameters */
1639
1640 struct s3_save {
1641 u32 command;
1642 u32 dev_nt;
1643 u64 dcbaa_ptr;
1644 u32 config_reg;
1645 u32 irq_pending;
1646 u32 irq_control;
1647 u32 erst_size;
1648 u64 erst_base;
1649 u64 erst_dequeue;
1650 };
1651
1652 /* Use for lpm */
1653 struct dev_info {
1654 u32 dev_id;
1655 struct list_head list;
1656 };
1657
1658 struct xhci_bus_state {
1659 unsigned long bus_suspended;
1660 unsigned long next_statechange;
1661
1662 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1663 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1664 u32 port_c_suspend;
1665 u32 suspended_ports;
1666 u32 port_remote_wakeup;
1667 unsigned long resume_done[USB_MAXCHILDREN];
1668 /* which ports have started to resume */
1669 unsigned long resuming_ports;
1670 /* Which ports are waiting on RExit to U0 transition. */
1671 unsigned long rexit_ports;
1672 struct completion rexit_done[USB_MAXCHILDREN];
1673 };
1674
1675
1676 /*
1677 * It can take up to 20 ms to transition from RExit to U0 on the
1678 * Intel Lynx Point LP xHCI host.
1679 */
1680 #define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1681
1682 static inline unsigned int hcd_index(struct usb_hcd *hcd)
1683 {
1684 if (hcd->speed == HCD_USB3)
1685 return 0;
1686 else
1687 return 1;
1688 }
1689
1690 struct xhci_hub {
1691 u8 maj_rev;
1692 u8 min_rev;
1693 u32 *psi; /* array of protocol speed ID entries */
1694 u8 psi_count;
1695 u8 psi_uid_count;
1696 };
1697
1698 /* There is one xhci_hcd structure per controller */
1699 struct xhci_hcd {
1700 struct usb_hcd *main_hcd;
1701 struct usb_hcd *shared_hcd;
1702 /* glue to PCI and HCD framework */
1703 struct xhci_cap_regs __iomem *cap_regs;
1704 struct xhci_op_regs __iomem *op_regs;
1705 struct xhci_run_regs __iomem *run_regs;
1706 struct xhci_doorbell_array __iomem *dba;
1707 /* Our HCD's current interrupter register set */
1708 struct xhci_intr_reg __iomem *ir_set;
1709
1710 /* Cached register copies of read-only HC data */
1711 __u32 hcs_params1;
1712 __u32 hcs_params2;
1713 __u32 hcs_params3;
1714 __u32 hcc_params;
1715 __u32 hcc_params2;
1716
1717 spinlock_t lock;
1718
1719 /* packed release number */
1720 u8 sbrn;
1721 u16 hci_version;
1722 u8 max_slots;
1723 u8 max_interrupters;
1724 u8 max_ports;
1725 u8 isoc_threshold;
1726 int event_ring_max;
1727 /* 4KB min, 128MB max */
1728 int page_size;
1729 /* Valid values are 12 to 20, inclusive */
1730 int page_shift;
1731 /* msi-x vectors */
1732 int msix_count;
1733 /* optional clock */
1734 struct clk *clk;
1735 /* data structures */
1736 struct xhci_device_context_array *dcbaa;
1737 struct xhci_ring *cmd_ring;
1738 unsigned int cmd_ring_state;
1739 #define CMD_RING_STATE_RUNNING (1 << 0)
1740 #define CMD_RING_STATE_ABORTED (1 << 1)
1741 #define CMD_RING_STATE_STOPPED (1 << 2)
1742 struct list_head cmd_list;
1743 unsigned int cmd_ring_reserved_trbs;
1744 struct delayed_work cmd_timer;
1745 struct completion cmd_ring_stop_completion;
1746 struct xhci_command *current_cmd;
1747 struct xhci_ring *event_ring;
1748 struct xhci_erst erst;
1749 /* Scratchpad */
1750 struct xhci_scratchpad *scratchpad;
1751 /* Store LPM test failed devices' information */
1752 struct list_head lpm_failed_devs;
1753
1754 /* slot enabling and address device helpers */
1755 /* these are not thread safe so use mutex */
1756 struct mutex mutex;
1757 /* For USB 3.0 LPM enable/disable. */
1758 struct xhci_command *lpm_command;
1759 /* Internal mirror of the HW's dcbaa */
1760 struct xhci_virt_device *devs[MAX_HC_SLOTS];
1761 /* For keeping track of bandwidth domains per roothub. */
1762 struct xhci_root_port_bw_info *rh_bw;
1763
1764 /* DMA pools */
1765 struct dma_pool *device_pool;
1766 struct dma_pool *segment_pool;
1767 struct dma_pool *small_streams_pool;
1768 struct dma_pool *medium_streams_pool;
1769
1770 /* Host controller watchdog timer structures */
1771 unsigned int xhc_state;
1772
1773 u32 command;
1774 struct s3_save s3;
1775 /* Host controller is dying - not responding to commands. "I'm not dead yet!"
1776 *
1777 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1778 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1779 * that sees this status (other than the timer that set it) should stop touching
1780 * hardware immediately. Interrupt handlers should return immediately when
1781 * they see this status (any time they drop and re-acquire xhci->lock).
1782 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1783 * putting the TD on the canceled list, etc.
1784 *
1785 * There are no reports of xHCI host controllers that display this issue.
1786 */
1787 #define XHCI_STATE_DYING (1 << 0)
1788 #define XHCI_STATE_HALTED (1 << 1)
1789 #define XHCI_STATE_REMOVING (1 << 2)
1790 unsigned int quirks;
1791 #define XHCI_LINK_TRB_QUIRK (1 << 0)
1792 #define XHCI_RESET_EP_QUIRK (1 << 1)
1793 #define XHCI_NEC_HOST (1 << 2)
1794 #define XHCI_AMD_PLL_FIX (1 << 3)
1795 #define XHCI_SPURIOUS_SUCCESS (1 << 4)
1796 /*
1797 * Certain Intel host controllers have a limit to the number of endpoint
1798 * contexts they can handle. Ideally, they would signal that they can't handle
1799 * anymore endpoint contexts by returning a Resource Error for the Configure
1800 * Endpoint command, but they don't. Instead they expect software to keep track
1801 * of the number of active endpoints for them, across configure endpoint
1802 * commands, reset device commands, disable slot commands, and address device
1803 * commands.
1804 */
1805 #define XHCI_EP_LIMIT_QUIRK (1 << 5)
1806 #define XHCI_BROKEN_MSI (1 << 6)
1807 #define XHCI_RESET_ON_RESUME (1 << 7)
1808 #define XHCI_SW_BW_CHECKING (1 << 8)
1809 #define XHCI_AMD_0x96_HOST (1 << 9)
1810 #define XHCI_TRUST_TX_LENGTH (1 << 10)
1811 #define XHCI_LPM_SUPPORT (1 << 11)
1812 #define XHCI_INTEL_HOST (1 << 12)
1813 #define XHCI_SPURIOUS_REBOOT (1 << 13)
1814 #define XHCI_COMP_MODE_QUIRK (1 << 14)
1815 #define XHCI_AVOID_BEI (1 << 15)
1816 #define XHCI_PLAT (1 << 16)
1817 #define XHCI_SLOW_SUSPEND (1 << 17)
1818 #define XHCI_SPURIOUS_WAKEUP (1 << 18)
1819 /* For controllers with a broken beyond repair streams implementation */
1820 #define XHCI_BROKEN_STREAMS (1 << 19)
1821 #define XHCI_PME_STUCK_QUIRK (1 << 20)
1822 #define XHCI_MTK_HOST (1 << 21)
1823 #define XHCI_SSIC_PORT_UNUSED (1 << 22)
1824 #define XHCI_NO_64BIT_SUPPORT (1 << 23)
1825 #define XHCI_MISSING_CAS (1 << 24)
1826 /* For controller with a broken Port Disable implementation */
1827 #define XHCI_BROKEN_PORT_PED (1 << 25)
1828 #define XHCI_LIMIT_ENDPOINT_INTERVAL_7 (1 << 26)
1829 #define XHCI_U2_DISABLE_WAKE (1 << 27)
1830 #define XHCI_ASMEDIA_MODIFY_FLOWCONTROL (1 << 28)
1831
1832 unsigned int num_active_eps;
1833 unsigned int limit_active_eps;
1834 /* There are two roothubs to keep track of bus suspend info for */
1835 struct xhci_bus_state bus_state[2];
1836 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1837 u8 *port_array;
1838 /* Array of pointers to USB 3.0 PORTSC registers */
1839 __le32 __iomem **usb3_ports;
1840 unsigned int num_usb3_ports;
1841 /* Array of pointers to USB 2.0 PORTSC registers */
1842 __le32 __iomem **usb2_ports;
1843 struct xhci_hub usb2_rhub;
1844 struct xhci_hub usb3_rhub;
1845 unsigned int num_usb2_ports;
1846 /* support xHCI 0.96 spec USB2 software LPM */
1847 unsigned sw_lpm_support:1;
1848 /* support xHCI 1.0 spec USB2 hardware LPM */
1849 unsigned hw_lpm_support:1;
1850 /* cached usb2 extened protocol capabilites */
1851 u32 *ext_caps;
1852 unsigned int num_ext_caps;
1853 /* Compliance Mode Recovery Data */
1854 struct timer_list comp_mode_recovery_timer;
1855 u32 port_status_u0;
1856 u16 test_mode;
1857 /* Compliance Mode Timer Triggered every 2 seconds */
1858 #define COMP_MODE_RCVRY_MSECS 2000
1859
1860 /* platform-specific data -- must come last */
1861 unsigned long priv[0] __aligned(sizeof(s64));
1862 };
1863
1864 /* Platform specific overrides to generic XHCI hc_driver ops */
1865 struct xhci_driver_overrides {
1866 size_t extra_priv_size;
1867 int (*reset)(struct usb_hcd *hcd);
1868 int (*start)(struct usb_hcd *hcd);
1869 };
1870
1871 #define XHCI_CFC_DELAY 10
1872
1873 /* convert between an HCD pointer and the corresponding EHCI_HCD */
1874 static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1875 {
1876 struct usb_hcd *primary_hcd;
1877
1878 if (usb_hcd_is_primary_hcd(hcd))
1879 primary_hcd = hcd;
1880 else
1881 primary_hcd = hcd->primary_hcd;
1882
1883 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
1884 }
1885
1886 static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1887 {
1888 return xhci->main_hcd;
1889 }
1890
1891 #define xhci_dbg(xhci, fmt, args...) \
1892 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1893 #define xhci_err(xhci, fmt, args...) \
1894 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1895 #define xhci_warn(xhci, fmt, args...) \
1896 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1897 #define xhci_warn_ratelimited(xhci, fmt, args...) \
1898 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1899 #define xhci_info(xhci, fmt, args...) \
1900 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1901
1902 /*
1903 * Registers should always be accessed with double word or quad word accesses.
1904 *
1905 * Some xHCI implementations may support 64-bit address pointers. Registers
1906 * with 64-bit address pointers should be written to with dword accesses by
1907 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1908 * xHCI implementations that do not support 64-bit address pointers will ignore
1909 * the high dword, and write order is irrelevant.
1910 */
1911 static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1912 __le64 __iomem *regs)
1913 {
1914 return lo_hi_readq(regs);
1915 }
1916 static inline void xhci_write_64(struct xhci_hcd *xhci,
1917 const u64 val, __le64 __iomem *regs)
1918 {
1919 lo_hi_writeq(val, regs);
1920 }
1921
1922 static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1923 {
1924 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
1925 }
1926
1927 /* xHCI debugging */
1928 void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
1929 void xhci_print_registers(struct xhci_hcd *xhci);
1930 void xhci_dbg_regs(struct xhci_hcd *xhci);
1931 void xhci_print_run_regs(struct xhci_hcd *xhci);
1932 void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1933 void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
1934 char *xhci_get_slot_state(struct xhci_hcd *xhci,
1935 struct xhci_container_ctx *ctx);
1936 void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1937 const char *fmt, ...);
1938
1939 /* xHCI memory management */
1940 void xhci_mem_cleanup(struct xhci_hcd *xhci);
1941 int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
1942 void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1943 int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1944 int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
1945 void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1946 struct usb_device *udev);
1947 unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
1948 unsigned int xhci_get_endpoint_address(unsigned int ep_index);
1949 unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
1950 void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
1951 void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1952 struct xhci_virt_device *virt_dev,
1953 int old_active_eps);
1954 void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1955 void xhci_update_bw_info(struct xhci_hcd *xhci,
1956 struct xhci_container_ctx *in_ctx,
1957 struct xhci_input_control_ctx *ctrl_ctx,
1958 struct xhci_virt_device *virt_dev);
1959 void xhci_endpoint_copy(struct xhci_hcd *xhci,
1960 struct xhci_container_ctx *in_ctx,
1961 struct xhci_container_ctx *out_ctx,
1962 unsigned int ep_index);
1963 void xhci_slot_copy(struct xhci_hcd *xhci,
1964 struct xhci_container_ctx *in_ctx,
1965 struct xhci_container_ctx *out_ctx);
1966 int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1967 struct usb_device *udev, struct usb_host_endpoint *ep,
1968 gfp_t mem_flags);
1969 void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
1970 int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1971 unsigned int num_trbs, gfp_t flags);
1972 void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
1973 struct xhci_virt_device *virt_dev,
1974 unsigned int ep_index);
1975 struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1976 unsigned int num_stream_ctxs,
1977 unsigned int num_streams,
1978 unsigned int max_packet, gfp_t flags);
1979 void xhci_free_stream_info(struct xhci_hcd *xhci,
1980 struct xhci_stream_info *stream_info);
1981 void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1982 struct xhci_ep_ctx *ep_ctx,
1983 struct xhci_stream_info *stream_info);
1984 void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
1985 struct xhci_virt_ep *ep);
1986 void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1987 struct xhci_virt_device *virt_dev, bool drop_control_ep);
1988 struct xhci_ring *xhci_dma_to_transfer_ring(
1989 struct xhci_virt_ep *ep,
1990 u64 address);
1991 struct xhci_ring *xhci_stream_id_to_ring(
1992 struct xhci_virt_device *dev,
1993 unsigned int ep_index,
1994 unsigned int stream_id);
1995 struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
1996 bool allocate_in_ctx, bool allocate_completion,
1997 gfp_t mem_flags);
1998 void xhci_urb_free_priv(struct urb_priv *urb_priv);
1999 void xhci_free_command(struct xhci_hcd *xhci,
2000 struct xhci_command *command);
2001
2002 /* xHCI host controller glue */
2003 typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
2004 int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
2005 void xhci_quiesce(struct xhci_hcd *xhci);
2006 int xhci_halt(struct xhci_hcd *xhci);
2007 int xhci_start(struct xhci_hcd *xhci);
2008 int xhci_reset(struct xhci_hcd *xhci);
2009 int xhci_run(struct usb_hcd *hcd);
2010 int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
2011 void xhci_init_driver(struct hc_driver *drv,
2012 const struct xhci_driver_overrides *over);
2013 int xhci_disable_slot(struct xhci_hcd *xhci,
2014 struct xhci_command *command, u32 slot_id);
2015
2016 int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
2017 int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
2018
2019 irqreturn_t xhci_irq(struct usb_hcd *hcd);
2020 irqreturn_t xhci_msi_irq(int irq, void *hcd);
2021 int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
2022 int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2023 struct xhci_virt_device *virt_dev,
2024 struct usb_device *hdev,
2025 struct usb_tt *tt, gfp_t mem_flags);
2026
2027 /* xHCI ring, segment, TRB, and TD functions */
2028 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
2029 struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2030 struct xhci_segment *start_seg, union xhci_trb *start_trb,
2031 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
2032 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
2033 void xhci_ring_cmd_db(struct xhci_hcd *xhci);
2034 int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2035 u32 trb_type, u32 slot_id);
2036 int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2037 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2038 int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
2039 u32 field1, u32 field2, u32 field3, u32 field4);
2040 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2041 int slot_id, unsigned int ep_index, int suspend);
2042 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2043 int slot_id, unsigned int ep_index);
2044 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2045 int slot_id, unsigned int ep_index);
2046 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2047 int slot_id, unsigned int ep_index);
2048 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2049 struct urb *urb, int slot_id, unsigned int ep_index);
2050 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2051 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2052 bool command_must_succeed);
2053 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2054 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2055 int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
2056 int slot_id, unsigned int ep_index,
2057 enum xhci_ep_reset_type reset_type);
2058 int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2059 u32 slot_id);
2060 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2061 unsigned int slot_id, unsigned int ep_index,
2062 unsigned int stream_id, struct xhci_td *cur_td,
2063 struct xhci_dequeue_state *state);
2064 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
2065 unsigned int slot_id, unsigned int ep_index,
2066 struct xhci_dequeue_state *deq_state);
2067 void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
2068 unsigned int stream_id, struct xhci_td *td);
2069 void xhci_stop_endpoint_command_watchdog(unsigned long arg);
2070 void xhci_handle_command_timeout(struct work_struct *work);
2071
2072 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2073 unsigned int ep_index, unsigned int stream_id);
2074 void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
2075
2076 /* xHCI roothub code */
2077 void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2078 int port_id, u32 link_state);
2079 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2080 int port_id, u32 port_bit);
2081 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2082 char *buf, u16 wLength);
2083 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
2084 int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
2085 void xhci_hc_died(struct xhci_hcd *xhci);
2086
2087 #ifdef CONFIG_PM
2088 int xhci_bus_suspend(struct usb_hcd *hcd);
2089 int xhci_bus_resume(struct usb_hcd *hcd);
2090 #else
2091 #define xhci_bus_suspend NULL
2092 #define xhci_bus_resume NULL
2093 #endif /* CONFIG_PM */
2094
2095 u32 xhci_port_state_to_neutral(u32 state);
2096 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2097 u16 port);
2098 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
2099
2100 /* xHCI contexts */
2101 struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
2102 struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2103 struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2104
2105 struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2106 unsigned int slot_id, unsigned int ep_index,
2107 unsigned int stream_id);
2108 static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2109 struct urb *urb)
2110 {
2111 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2112 xhci_get_endpoint_index(&urb->ep->desc),
2113 urb->stream_id);
2114 }
2115
2116 static inline char *xhci_slot_state_string(u32 state)
2117 {
2118 switch (state) {
2119 case SLOT_STATE_ENABLED:
2120 return "enabled/disabled";
2121 case SLOT_STATE_DEFAULT:
2122 return "default";
2123 case SLOT_STATE_ADDRESSED:
2124 return "addressed";
2125 case SLOT_STATE_CONFIGURED:
2126 return "configured";
2127 default:
2128 return "reserved";
2129 }
2130 }
2131
2132 static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
2133 u32 field3)
2134 {
2135 static char str[256];
2136 int type = TRB_FIELD_TO_TYPE(field3);
2137
2138 switch (type) {
2139 case TRB_LINK:
2140 sprintf(str,
2141 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2142 field1, field0, GET_INTR_TARGET(field2),
2143 xhci_trb_type_string(type),
2144 field3 & TRB_IOC ? 'I' : 'i',
2145 field3 & TRB_CHAIN ? 'C' : 'c',
2146 field3 & TRB_TC ? 'T' : 't',
2147 field3 & TRB_CYCLE ? 'C' : 'c');
2148 break;
2149 case TRB_TRANSFER:
2150 case TRB_COMPLETION:
2151 case TRB_PORT_STATUS:
2152 case TRB_BANDWIDTH_EVENT:
2153 case TRB_DOORBELL:
2154 case TRB_HC_EVENT:
2155 case TRB_DEV_NOTE:
2156 case TRB_MFINDEX_WRAP:
2157 sprintf(str,
2158 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2159 field1, field0,
2160 xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2161 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2162 /* Macro decrements 1, maybe it shouldn't?!? */
2163 TRB_TO_EP_INDEX(field3) + 1,
2164 xhci_trb_type_string(type),
2165 field3 & EVENT_DATA ? 'E' : 'e',
2166 field3 & TRB_CYCLE ? 'C' : 'c');
2167
2168 break;
2169 case TRB_SETUP:
2170 sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2171 field0 & 0xff,
2172 (field0 & 0xff00) >> 8,
2173 (field0 & 0xff000000) >> 24,
2174 (field0 & 0xff0000) >> 16,
2175 (field1 & 0xff00) >> 8,
2176 field1 & 0xff,
2177 (field1 & 0xff000000) >> 16 |
2178 (field1 & 0xff0000) >> 16,
2179 TRB_LEN(field2), GET_TD_SIZE(field2),
2180 GET_INTR_TARGET(field2),
2181 xhci_trb_type_string(type),
2182 field3 & TRB_IDT ? 'I' : 'i',
2183 field3 & TRB_IOC ? 'I' : 'i',
2184 field3 & TRB_CYCLE ? 'C' : 'c');
2185 break;
2186 case TRB_DATA:
2187 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2188 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2189 GET_INTR_TARGET(field2),
2190 xhci_trb_type_string(type),
2191 field3 & TRB_IDT ? 'I' : 'i',
2192 field3 & TRB_IOC ? 'I' : 'i',
2193 field3 & TRB_CHAIN ? 'C' : 'c',
2194 field3 & TRB_NO_SNOOP ? 'S' : 's',
2195 field3 & TRB_ISP ? 'I' : 'i',
2196 field3 & TRB_ENT ? 'E' : 'e',
2197 field3 & TRB_CYCLE ? 'C' : 'c');
2198 break;
2199 case TRB_STATUS:
2200 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2201 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2202 GET_INTR_TARGET(field2),
2203 xhci_trb_type_string(type),
2204 field3 & TRB_IOC ? 'I' : 'i',
2205 field3 & TRB_CHAIN ? 'C' : 'c',
2206 field3 & TRB_ENT ? 'E' : 'e',
2207 field3 & TRB_CYCLE ? 'C' : 'c');
2208 break;
2209 case TRB_NORMAL:
2210 case TRB_ISOC:
2211 case TRB_EVENT_DATA:
2212 case TRB_TR_NOOP:
2213 sprintf(str,
2214 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2215 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2216 GET_INTR_TARGET(field2),
2217 xhci_trb_type_string(type),
2218 field3 & TRB_BEI ? 'B' : 'b',
2219 field3 & TRB_IDT ? 'I' : 'i',
2220 field3 & TRB_IOC ? 'I' : 'i',
2221 field3 & TRB_CHAIN ? 'C' : 'c',
2222 field3 & TRB_NO_SNOOP ? 'S' : 's',
2223 field3 & TRB_ISP ? 'I' : 'i',
2224 field3 & TRB_ENT ? 'E' : 'e',
2225 field3 & TRB_CYCLE ? 'C' : 'c');
2226 break;
2227
2228 case TRB_CMD_NOOP:
2229 case TRB_ENABLE_SLOT:
2230 sprintf(str,
2231 "%s: flags %c",
2232 xhci_trb_type_string(type),
2233 field3 & TRB_CYCLE ? 'C' : 'c');
2234 break;
2235 case TRB_DISABLE_SLOT:
2236 case TRB_NEG_BANDWIDTH:
2237 sprintf(str,
2238 "%s: slot %d flags %c",
2239 xhci_trb_type_string(type),
2240 TRB_TO_SLOT_ID(field3),
2241 field3 & TRB_CYCLE ? 'C' : 'c');
2242 break;
2243 case TRB_ADDR_DEV:
2244 sprintf(str,
2245 "%s: ctx %08x%08x slot %d flags %c:%c",
2246 xhci_trb_type_string(type),
2247 field1, field0,
2248 TRB_TO_SLOT_ID(field3),
2249 field3 & TRB_BSR ? 'B' : 'b',
2250 field3 & TRB_CYCLE ? 'C' : 'c');
2251 break;
2252 case TRB_CONFIG_EP:
2253 sprintf(str,
2254 "%s: ctx %08x%08x slot %d flags %c:%c",
2255 xhci_trb_type_string(type),
2256 field1, field0,
2257 TRB_TO_SLOT_ID(field3),
2258 field3 & TRB_DC ? 'D' : 'd',
2259 field3 & TRB_CYCLE ? 'C' : 'c');
2260 break;
2261 case TRB_EVAL_CONTEXT:
2262 sprintf(str,
2263 "%s: ctx %08x%08x slot %d flags %c",
2264 xhci_trb_type_string(type),
2265 field1, field0,
2266 TRB_TO_SLOT_ID(field3),
2267 field3 & TRB_CYCLE ? 'C' : 'c');
2268 break;
2269 case TRB_RESET_EP:
2270 sprintf(str,
2271 "%s: ctx %08x%08x slot %d ep %d flags %c",
2272 xhci_trb_type_string(type),
2273 field1, field0,
2274 TRB_TO_SLOT_ID(field3),
2275 /* Macro decrements 1, maybe it shouldn't?!? */
2276 TRB_TO_EP_INDEX(field3) + 1,
2277 field3 & TRB_CYCLE ? 'C' : 'c');
2278 break;
2279 case TRB_STOP_RING:
2280 sprintf(str,
2281 "%s: slot %d sp %d ep %d flags %c",
2282 xhci_trb_type_string(type),
2283 TRB_TO_SLOT_ID(field3),
2284 TRB_TO_SUSPEND_PORT(field3),
2285 /* Macro decrements 1, maybe it shouldn't?!? */
2286 TRB_TO_EP_INDEX(field3) + 1,
2287 field3 & TRB_CYCLE ? 'C' : 'c');
2288 break;
2289 case TRB_SET_DEQ:
2290 sprintf(str,
2291 "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
2292 xhci_trb_type_string(type),
2293 field1, field0,
2294 TRB_TO_STREAM_ID(field2),
2295 TRB_TO_SLOT_ID(field3),
2296 /* Macro decrements 1, maybe it shouldn't?!? */
2297 TRB_TO_EP_INDEX(field3) + 1,
2298 field3 & TRB_CYCLE ? 'C' : 'c');
2299 break;
2300 case TRB_RESET_DEV:
2301 sprintf(str,
2302 "%s: slot %d flags %c",
2303 xhci_trb_type_string(type),
2304 TRB_TO_SLOT_ID(field3),
2305 field3 & TRB_CYCLE ? 'C' : 'c');
2306 break;
2307 case TRB_FORCE_EVENT:
2308 sprintf(str,
2309 "%s: event %08x%08x vf intr %d vf id %d flags %c",
2310 xhci_trb_type_string(type),
2311 field1, field0,
2312 TRB_TO_VF_INTR_TARGET(field2),
2313 TRB_TO_VF_ID(field3),
2314 field3 & TRB_CYCLE ? 'C' : 'c');
2315 break;
2316 case TRB_SET_LT:
2317 sprintf(str,
2318 "%s: belt %d flags %c",
2319 xhci_trb_type_string(type),
2320 TRB_TO_BELT(field3),
2321 field3 & TRB_CYCLE ? 'C' : 'c');
2322 break;
2323 case TRB_GET_BW:
2324 sprintf(str,
2325 "%s: ctx %08x%08x slot %d speed %d flags %c",
2326 xhci_trb_type_string(type),
2327 field1, field0,
2328 TRB_TO_SLOT_ID(field3),
2329 TRB_TO_DEV_SPEED(field3),
2330 field3 & TRB_CYCLE ? 'C' : 'c');
2331 break;
2332 case TRB_FORCE_HEADER:
2333 sprintf(str,
2334 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
2335 xhci_trb_type_string(type),
2336 field2, field1, field0 & 0xffffffe0,
2337 TRB_TO_PACKET_TYPE(field0),
2338 TRB_TO_ROOTHUB_PORT(field3),
2339 field3 & TRB_CYCLE ? 'C' : 'c');
2340 break;
2341 default:
2342 sprintf(str,
2343 "type '%s' -> raw %08x %08x %08x %08x",
2344 xhci_trb_type_string(type),
2345 field0, field1, field2, field3);
2346 }
2347
2348 return str;
2349 }
2350
2351 static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
2352 u32 tt_info, u32 state)
2353 {
2354 static char str[1024];
2355 u32 speed;
2356 u32 hub;
2357 u32 mtt;
2358 int ret = 0;
2359
2360 speed = info & DEV_SPEED;
2361 hub = info & DEV_HUB;
2362 mtt = info & DEV_MTT;
2363
2364 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2365 info & ROUTE_STRING_MASK,
2366 ({ char *s;
2367 switch (speed) {
2368 case SLOT_SPEED_FS:
2369 s = "full-speed";
2370 break;
2371 case SLOT_SPEED_LS:
2372 s = "low-speed";
2373 break;
2374 case SLOT_SPEED_HS:
2375 s = "high-speed";
2376 break;
2377 case SLOT_SPEED_SS:
2378 s = "super-speed";
2379 break;
2380 case SLOT_SPEED_SSP:
2381 s = "super-speed plus";
2382 break;
2383 default:
2384 s = "UNKNOWN speed";
2385 } s; }),
2386 mtt ? " multi-TT" : "",
2387 hub ? " Hub" : "",
2388 (info & LAST_CTX_MASK) >> 27,
2389 info2 & MAX_EXIT,
2390 DEVINFO_TO_ROOT_HUB_PORT(info2),
2391 DEVINFO_TO_MAX_PORTS(info2));
2392
2393 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2394 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2395 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2396 state & DEV_ADDR_MASK,
2397 xhci_slot_state_string(GET_SLOT_STATE(state)));
2398
2399 return str;
2400 }
2401
2402
2403 static inline const char *xhci_portsc_link_state_string(u32 portsc)
2404 {
2405 switch (portsc & PORT_PLS_MASK) {
2406 case XDEV_U0:
2407 return "U0";
2408 case XDEV_U1:
2409 return "U1";
2410 case XDEV_U2:
2411 return "U2";
2412 case XDEV_U3:
2413 return "U3";
2414 case XDEV_DISABLED:
2415 return "Disabled";
2416 case XDEV_RXDETECT:
2417 return "RxDetect";
2418 case XDEV_INACTIVE:
2419 return "Inactive";
2420 case XDEV_POLLING:
2421 return "Polling";
2422 case XDEV_RECOVERY:
2423 return "Recovery";
2424 case XDEV_HOT_RESET:
2425 return "Hot Reset";
2426 case XDEV_COMP_MODE:
2427 return "Compliance mode";
2428 case XDEV_TEST_MODE:
2429 return "Test mode";
2430 case XDEV_RESUME:
2431 return "Resume";
2432 default:
2433 break;
2434 }
2435 return "Unknown";
2436 }
2437
2438 static inline const char *xhci_decode_portsc(u32 portsc)
2439 {
2440 static char str[256];
2441 int ret;
2442
2443 ret = sprintf(str, "%s %s %s Link:%s ",
2444 portsc & PORT_POWER ? "Powered" : "Powered-off",
2445 portsc & PORT_CONNECT ? "Connected" : "Not-connected",
2446 portsc & PORT_PE ? "Enabled" : "Disabled",
2447 xhci_portsc_link_state_string(portsc));
2448
2449 if (portsc & PORT_OC)
2450 ret += sprintf(str + ret, "OverCurrent ");
2451 if (portsc & PORT_RESET)
2452 ret += sprintf(str + ret, "In-Reset ");
2453
2454 ret += sprintf(str + ret, "Change: ");
2455 if (portsc & PORT_CSC)
2456 ret += sprintf(str + ret, "CSC ");
2457 if (portsc & PORT_PEC)
2458 ret += sprintf(str + ret, "PEC ");
2459 if (portsc & PORT_WRC)
2460 ret += sprintf(str + ret, "WRC ");
2461 if (portsc & PORT_OCC)
2462 ret += sprintf(str + ret, "OCC ");
2463 if (portsc & PORT_RC)
2464 ret += sprintf(str + ret, "PRC ");
2465 if (portsc & PORT_PLC)
2466 ret += sprintf(str + ret, "PLC ");
2467 if (portsc & PORT_CEC)
2468 ret += sprintf(str + ret, "CEC ");
2469 if (portsc & PORT_CAS)
2470 ret += sprintf(str + ret, "CAS ");
2471
2472 ret += sprintf(str + ret, "Wake: ");
2473 if (portsc & PORT_WKCONN_E)
2474 ret += sprintf(str + ret, "WCE ");
2475 if (portsc & PORT_WKDISC_E)
2476 ret += sprintf(str + ret, "WDE ");
2477 if (portsc & PORT_WKOC_E)
2478 ret += sprintf(str + ret, "WOE ");
2479
2480 return str;
2481 }
2482
2483 static inline const char *xhci_ep_state_string(u8 state)
2484 {
2485 switch (state) {
2486 case EP_STATE_DISABLED:
2487 return "disabled";
2488 case EP_STATE_RUNNING:
2489 return "running";
2490 case EP_STATE_HALTED:
2491 return "halted";
2492 case EP_STATE_STOPPED:
2493 return "stopped";
2494 case EP_STATE_ERROR:
2495 return "error";
2496 default:
2497 return "INVALID";
2498 }
2499 }
2500
2501 static inline const char *xhci_ep_type_string(u8 type)
2502 {
2503 switch (type) {
2504 case ISOC_OUT_EP:
2505 return "Isoc OUT";
2506 case BULK_OUT_EP:
2507 return "Bulk OUT";
2508 case INT_OUT_EP:
2509 return "Int OUT";
2510 case CTRL_EP:
2511 return "Ctrl";
2512 case ISOC_IN_EP:
2513 return "Isoc IN";
2514 case BULK_IN_EP:
2515 return "Bulk IN";
2516 case INT_IN_EP:
2517 return "Int IN";
2518 default:
2519 return "INVALID";
2520 }
2521 }
2522
2523 static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
2524 u32 tx_info)
2525 {
2526 static char str[1024];
2527 int ret;
2528
2529 u32 esit;
2530 u16 maxp;
2531 u16 avg;
2532
2533 u8 max_pstr;
2534 u8 ep_state;
2535 u8 interval;
2536 u8 ep_type;
2537 u8 burst;
2538 u8 cerr;
2539 u8 mult;
2540 u8 lsa;
2541 u8 hid;
2542
2543 esit = EP_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2544 EP_MAX_ESIT_PAYLOAD_LO(tx_info);
2545
2546 ep_state = info & EP_STATE_MASK;
2547 max_pstr = info & EP_MAXPSTREAMS_MASK;
2548 interval = CTX_TO_EP_INTERVAL(info);
2549 mult = CTX_TO_EP_MULT(info) + 1;
2550 lsa = info & EP_HAS_LSA;
2551
2552 cerr = (info2 & (3 << 1)) >> 1;
2553 ep_type = CTX_TO_EP_TYPE(info2);
2554 hid = info2 & (1 << 7);
2555 burst = CTX_TO_MAX_BURST(info2);
2556 maxp = MAX_PACKET_DECODED(info2);
2557
2558 avg = EP_AVG_TRB_LENGTH(tx_info);
2559
2560 ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2561 xhci_ep_state_string(ep_state), mult,
2562 max_pstr, lsa ? "LSA " : "");
2563
2564 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2565 (1 << interval) * 125, esit, cerr);
2566
2567 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2568 xhci_ep_type_string(ep_type), hid ? "HID" : "",
2569 burst, maxp, deq);
2570
2571 ret += sprintf(str + ret, "avg trb len %d", avg);
2572
2573 return str;
2574 }
2575
2576 #endif /* __LINUX_XHCI_HCD_H */