]> git.proxmox.com Git - mirror_qemu.git/blob - hw/omap.h
omap2: convert to memory API (part II)
[mirror_qemu.git] / hw / omap.h
1 /*
2 * Texas Instruments OMAP processors.
3 *
4 * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, see <http://www.gnu.org/licenses/>.
18 */
19 #ifndef hw_omap_h
20 #include "memory.h"
21 # define hw_omap_h "omap.h"
22
23 # define OMAP_EMIFS_BASE 0x00000000
24 # define OMAP2_Q0_BASE 0x00000000
25 # define OMAP_CS0_BASE 0x00000000
26 # define OMAP_CS1_BASE 0x04000000
27 # define OMAP_CS2_BASE 0x08000000
28 # define OMAP_CS3_BASE 0x0c000000
29 # define OMAP_EMIFF_BASE 0x10000000
30 # define OMAP_IMIF_BASE 0x20000000
31 # define OMAP_LOCALBUS_BASE 0x30000000
32 # define OMAP2_Q1_BASE 0x40000000
33 # define OMAP2_L4_BASE 0x48000000
34 # define OMAP2_SRAM_BASE 0x40200000
35 # define OMAP2_L3_BASE 0x68000000
36 # define OMAP2_Q2_BASE 0x80000000
37 # define OMAP2_Q3_BASE 0xc0000000
38 # define OMAP_MPUI_BASE 0xe1000000
39
40 # define OMAP730_SRAM_SIZE 0x00032000
41 # define OMAP15XX_SRAM_SIZE 0x00030000
42 # define OMAP16XX_SRAM_SIZE 0x00004000
43 # define OMAP1611_SRAM_SIZE 0x0003e800
44 # define OMAP242X_SRAM_SIZE 0x000a0000
45 # define OMAP243X_SRAM_SIZE 0x00010000
46 # define OMAP_CS0_SIZE 0x04000000
47 # define OMAP_CS1_SIZE 0x04000000
48 # define OMAP_CS2_SIZE 0x04000000
49 # define OMAP_CS3_SIZE 0x04000000
50
51 /* omap_clk.c */
52 struct omap_mpu_state_s;
53 typedef struct clk *omap_clk;
54 omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
55 void omap_clk_init(struct omap_mpu_state_s *mpu);
56 void omap_clk_adduser(struct clk *clk, qemu_irq user);
57 void omap_clk_get(omap_clk clk);
58 void omap_clk_put(omap_clk clk);
59 void omap_clk_onoff(omap_clk clk, int on);
60 void omap_clk_canidle(omap_clk clk, int can);
61 void omap_clk_setrate(omap_clk clk, int divide, int multiply);
62 int64_t omap_clk_getrate(omap_clk clk);
63 void omap_clk_reparent(omap_clk clk, omap_clk parent);
64
65 /* OMAP2 l4 Interconnect */
66 struct omap_l4_s;
67 struct omap_l4_region_s {
68 target_phys_addr_t offset;
69 size_t size;
70 int access;
71 };
72 struct omap_l4_agent_info_s {
73 int ta;
74 int region;
75 int regions;
76 int ta_region;
77 };
78 struct omap_target_agent_s {
79 struct omap_l4_s *bus;
80 int regions;
81 const struct omap_l4_region_s *start;
82 target_phys_addr_t base;
83 uint32_t component;
84 uint32_t control;
85 uint32_t status;
86 };
87 struct omap_l4_s *omap_l4_init(MemoryRegion *address_space,
88 target_phys_addr_t base, int ta_num);
89
90 struct omap_target_agent_s;
91 struct omap_target_agent_s *omap_l4ta_get(
92 struct omap_l4_s *bus,
93 const struct omap_l4_region_s *regions,
94 const struct omap_l4_agent_info_s *agents,
95 int cs);
96 target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
97 int iotype);
98 target_phys_addr_t omap_l4_attach_region(struct omap_target_agent_s *ta,
99 int region, MemoryRegion *mr);
100 target_phys_addr_t omap_l4_region_base(struct omap_target_agent_s *ta,
101 int region);
102 target_phys_addr_t omap_l4_region_size(struct omap_target_agent_s *ta,
103 int region);
104
105 /* OMAP2 SDRAM controller */
106 struct omap_sdrc_s;
107 struct omap_sdrc_s *omap_sdrc_init(MemoryRegion *sysmem,
108 target_phys_addr_t base);
109 void omap_sdrc_reset(struct omap_sdrc_s *s);
110
111 /* OMAP2 general purpose memory controller */
112 struct omap_gpmc_s;
113 struct omap_gpmc_s *omap_gpmc_init(struct omap_mpu_state_s *mpu,
114 target_phys_addr_t base,
115 qemu_irq irq, qemu_irq drq);
116 void omap_gpmc_reset(struct omap_gpmc_s *s);
117 void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, MemoryRegion *iomem);
118 void omap_gpmc_attach_nand(struct omap_gpmc_s *s, int cs, DeviceState *nand);
119
120 /*
121 * Common IRQ numbers for level 1 interrupt handler
122 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
123 */
124 # define OMAP_INT_CAMERA 1
125 # define OMAP_INT_FIQ 3
126 # define OMAP_INT_RTDX 6
127 # define OMAP_INT_DSP_MMU_ABORT 7
128 # define OMAP_INT_HOST 8
129 # define OMAP_INT_ABORT 9
130 # define OMAP_INT_BRIDGE_PRIV 13
131 # define OMAP_INT_GPIO_BANK1 14
132 # define OMAP_INT_UART3 15
133 # define OMAP_INT_TIMER3 16
134 # define OMAP_INT_DMA_CH0_6 19
135 # define OMAP_INT_DMA_CH1_7 20
136 # define OMAP_INT_DMA_CH2_8 21
137 # define OMAP_INT_DMA_CH3 22
138 # define OMAP_INT_DMA_CH4 23
139 # define OMAP_INT_DMA_CH5 24
140 # define OMAP_INT_DMA_LCD 25
141 # define OMAP_INT_TIMER1 26
142 # define OMAP_INT_WD_TIMER 27
143 # define OMAP_INT_BRIDGE_PUB 28
144 # define OMAP_INT_TIMER2 30
145 # define OMAP_INT_LCD_CTRL 31
146
147 /*
148 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
149 */
150 # define OMAP_INT_15XX_IH2_IRQ 0
151 # define OMAP_INT_15XX_LB_MMU 17
152 # define OMAP_INT_15XX_LOCAL_BUS 29
153
154 /*
155 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
156 */
157 # define OMAP_INT_1510_SPI_TX 4
158 # define OMAP_INT_1510_SPI_RX 5
159 # define OMAP_INT_1510_DSP_MAILBOX1 10
160 # define OMAP_INT_1510_DSP_MAILBOX2 11
161
162 /*
163 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
164 */
165 # define OMAP_INT_310_McBSP2_TX 4
166 # define OMAP_INT_310_McBSP2_RX 5
167 # define OMAP_INT_310_HSB_MAILBOX1 12
168 # define OMAP_INT_310_HSAB_MMU 18
169
170 /*
171 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
172 */
173 # define OMAP_INT_1610_IH2_IRQ 0
174 # define OMAP_INT_1610_IH2_FIQ 2
175 # define OMAP_INT_1610_McBSP2_TX 4
176 # define OMAP_INT_1610_McBSP2_RX 5
177 # define OMAP_INT_1610_DSP_MAILBOX1 10
178 # define OMAP_INT_1610_DSP_MAILBOX2 11
179 # define OMAP_INT_1610_LCD_LINE 12
180 # define OMAP_INT_1610_GPTIMER1 17
181 # define OMAP_INT_1610_GPTIMER2 18
182 # define OMAP_INT_1610_SSR_FIFO_0 29
183
184 /*
185 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
186 */
187 # define OMAP_INT_730_IH2_FIQ 0
188 # define OMAP_INT_730_IH2_IRQ 1
189 # define OMAP_INT_730_USB_NON_ISO 2
190 # define OMAP_INT_730_USB_ISO 3
191 # define OMAP_INT_730_ICR 4
192 # define OMAP_INT_730_EAC 5
193 # define OMAP_INT_730_GPIO_BANK1 6
194 # define OMAP_INT_730_GPIO_BANK2 7
195 # define OMAP_INT_730_GPIO_BANK3 8
196 # define OMAP_INT_730_McBSP2TX 10
197 # define OMAP_INT_730_McBSP2RX 11
198 # define OMAP_INT_730_McBSP2RX_OVF 12
199 # define OMAP_INT_730_LCD_LINE 14
200 # define OMAP_INT_730_GSM_PROTECT 15
201 # define OMAP_INT_730_TIMER3 16
202 # define OMAP_INT_730_GPIO_BANK5 17
203 # define OMAP_INT_730_GPIO_BANK6 18
204 # define OMAP_INT_730_SPGIO_WR 29
205
206 /*
207 * Common IRQ numbers for level 2 interrupt handler
208 */
209 # define OMAP_INT_KEYBOARD 1
210 # define OMAP_INT_uWireTX 2
211 # define OMAP_INT_uWireRX 3
212 # define OMAP_INT_I2C 4
213 # define OMAP_INT_MPUIO 5
214 # define OMAP_INT_USB_HHC_1 6
215 # define OMAP_INT_McBSP3TX 10
216 # define OMAP_INT_McBSP3RX 11
217 # define OMAP_INT_McBSP1TX 12
218 # define OMAP_INT_McBSP1RX 13
219 # define OMAP_INT_UART1 14
220 # define OMAP_INT_UART2 15
221 # define OMAP_INT_USB_W2FC 20
222 # define OMAP_INT_1WIRE 21
223 # define OMAP_INT_OS_TIMER 22
224 # define OMAP_INT_OQN 23
225 # define OMAP_INT_GAUGE_32K 24
226 # define OMAP_INT_RTC_TIMER 25
227 # define OMAP_INT_RTC_ALARM 26
228 # define OMAP_INT_DSP_MMU 28
229
230 /*
231 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
232 */
233 # define OMAP_INT_1510_BT_MCSI1TX 16
234 # define OMAP_INT_1510_BT_MCSI1RX 17
235 # define OMAP_INT_1510_SoSSI_MATCH 19
236 # define OMAP_INT_1510_MEM_STICK 27
237 # define OMAP_INT_1510_COM_SPI_RO 31
238
239 /*
240 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
241 */
242 # define OMAP_INT_310_FAC 0
243 # define OMAP_INT_310_USB_HHC_2 7
244 # define OMAP_INT_310_MCSI1_FE 16
245 # define OMAP_INT_310_MCSI2_FE 17
246 # define OMAP_INT_310_USB_W2FC_ISO 29
247 # define OMAP_INT_310_USB_W2FC_NON_ISO 30
248 # define OMAP_INT_310_McBSP2RX_OF 31
249
250 /*
251 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
252 */
253 # define OMAP_INT_1610_FAC 0
254 # define OMAP_INT_1610_USB_HHC_2 7
255 # define OMAP_INT_1610_USB_OTG 8
256 # define OMAP_INT_1610_SoSSI 9
257 # define OMAP_INT_1610_BT_MCSI1TX 16
258 # define OMAP_INT_1610_BT_MCSI1RX 17
259 # define OMAP_INT_1610_SoSSI_MATCH 19
260 # define OMAP_INT_1610_MEM_STICK 27
261 # define OMAP_INT_1610_McBSP2RX_OF 31
262 # define OMAP_INT_1610_STI 32
263 # define OMAP_INT_1610_STI_WAKEUP 33
264 # define OMAP_INT_1610_GPTIMER3 34
265 # define OMAP_INT_1610_GPTIMER4 35
266 # define OMAP_INT_1610_GPTIMER5 36
267 # define OMAP_INT_1610_GPTIMER6 37
268 # define OMAP_INT_1610_GPTIMER7 38
269 # define OMAP_INT_1610_GPTIMER8 39
270 # define OMAP_INT_1610_GPIO_BANK2 40
271 # define OMAP_INT_1610_GPIO_BANK3 41
272 # define OMAP_INT_1610_MMC2 42
273 # define OMAP_INT_1610_CF 43
274 # define OMAP_INT_1610_WAKE_UP_REQ 46
275 # define OMAP_INT_1610_GPIO_BANK4 48
276 # define OMAP_INT_1610_SPI 49
277 # define OMAP_INT_1610_DMA_CH6 53
278 # define OMAP_INT_1610_DMA_CH7 54
279 # define OMAP_INT_1610_DMA_CH8 55
280 # define OMAP_INT_1610_DMA_CH9 56
281 # define OMAP_INT_1610_DMA_CH10 57
282 # define OMAP_INT_1610_DMA_CH11 58
283 # define OMAP_INT_1610_DMA_CH12 59
284 # define OMAP_INT_1610_DMA_CH13 60
285 # define OMAP_INT_1610_DMA_CH14 61
286 # define OMAP_INT_1610_DMA_CH15 62
287 # define OMAP_INT_1610_NAND 63
288
289 /*
290 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
291 */
292 # define OMAP_INT_730_HW_ERRORS 0
293 # define OMAP_INT_730_NFIQ_PWR_FAIL 1
294 # define OMAP_INT_730_CFCD 2
295 # define OMAP_INT_730_CFIREQ 3
296 # define OMAP_INT_730_I2C 4
297 # define OMAP_INT_730_PCC 5
298 # define OMAP_INT_730_MPU_EXT_NIRQ 6
299 # define OMAP_INT_730_SPI_100K_1 7
300 # define OMAP_INT_730_SYREN_SPI 8
301 # define OMAP_INT_730_VLYNQ 9
302 # define OMAP_INT_730_GPIO_BANK4 10
303 # define OMAP_INT_730_McBSP1TX 11
304 # define OMAP_INT_730_McBSP1RX 12
305 # define OMAP_INT_730_McBSP1RX_OF 13
306 # define OMAP_INT_730_UART_MODEM_IRDA_2 14
307 # define OMAP_INT_730_UART_MODEM_1 15
308 # define OMAP_INT_730_MCSI 16
309 # define OMAP_INT_730_uWireTX 17
310 # define OMAP_INT_730_uWireRX 18
311 # define OMAP_INT_730_SMC_CD 19
312 # define OMAP_INT_730_SMC_IREQ 20
313 # define OMAP_INT_730_HDQ_1WIRE 21
314 # define OMAP_INT_730_TIMER32K 22
315 # define OMAP_INT_730_MMC_SDIO 23
316 # define OMAP_INT_730_UPLD 24
317 # define OMAP_INT_730_USB_HHC_1 27
318 # define OMAP_INT_730_USB_HHC_2 28
319 # define OMAP_INT_730_USB_GENI 29
320 # define OMAP_INT_730_USB_OTG 30
321 # define OMAP_INT_730_CAMERA_IF 31
322 # define OMAP_INT_730_RNG 32
323 # define OMAP_INT_730_DUAL_MODE_TIMER 33
324 # define OMAP_INT_730_DBB_RF_EN 34
325 # define OMAP_INT_730_MPUIO_KEYPAD 35
326 # define OMAP_INT_730_SHA1_MD5 36
327 # define OMAP_INT_730_SPI_100K_2 37
328 # define OMAP_INT_730_RNG_IDLE 38
329 # define OMAP_INT_730_MPUIO 39
330 # define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
331 # define OMAP_INT_730_LLPC_OE_FALLING 41
332 # define OMAP_INT_730_LLPC_OE_RISING 42
333 # define OMAP_INT_730_LLPC_VSYNC 43
334 # define OMAP_INT_730_WAKE_UP_REQ 46
335 # define OMAP_INT_730_DMA_CH6 53
336 # define OMAP_INT_730_DMA_CH7 54
337 # define OMAP_INT_730_DMA_CH8 55
338 # define OMAP_INT_730_DMA_CH9 56
339 # define OMAP_INT_730_DMA_CH10 57
340 # define OMAP_INT_730_DMA_CH11 58
341 # define OMAP_INT_730_DMA_CH12 59
342 # define OMAP_INT_730_DMA_CH13 60
343 # define OMAP_INT_730_DMA_CH14 61
344 # define OMAP_INT_730_DMA_CH15 62
345 # define OMAP_INT_730_NAND 63
346
347 /*
348 * OMAP-24xx common IRQ numbers
349 */
350 # define OMAP_INT_24XX_STI 4
351 # define OMAP_INT_24XX_SYS_NIRQ 7
352 # define OMAP_INT_24XX_L3_IRQ 10
353 # define OMAP_INT_24XX_PRCM_MPU_IRQ 11
354 # define OMAP_INT_24XX_SDMA_IRQ0 12
355 # define OMAP_INT_24XX_SDMA_IRQ1 13
356 # define OMAP_INT_24XX_SDMA_IRQ2 14
357 # define OMAP_INT_24XX_SDMA_IRQ3 15
358 # define OMAP_INT_243X_MCBSP2_IRQ 16
359 # define OMAP_INT_243X_MCBSP3_IRQ 17
360 # define OMAP_INT_243X_MCBSP4_IRQ 18
361 # define OMAP_INT_243X_MCBSP5_IRQ 19
362 # define OMAP_INT_24XX_GPMC_IRQ 20
363 # define OMAP_INT_24XX_GUFFAW_IRQ 21
364 # define OMAP_INT_24XX_IVA_IRQ 22
365 # define OMAP_INT_24XX_EAC_IRQ 23
366 # define OMAP_INT_24XX_CAM_IRQ 24
367 # define OMAP_INT_24XX_DSS_IRQ 25
368 # define OMAP_INT_24XX_MAIL_U0_MPU 26
369 # define OMAP_INT_24XX_DSP_UMA 27
370 # define OMAP_INT_24XX_DSP_MMU 28
371 # define OMAP_INT_24XX_GPIO_BANK1 29
372 # define OMAP_INT_24XX_GPIO_BANK2 30
373 # define OMAP_INT_24XX_GPIO_BANK3 31
374 # define OMAP_INT_24XX_GPIO_BANK4 32
375 # define OMAP_INT_243X_GPIO_BANK5 33
376 # define OMAP_INT_24XX_MAIL_U3_MPU 34
377 # define OMAP_INT_24XX_WDT3 35
378 # define OMAP_INT_24XX_WDT4 36
379 # define OMAP_INT_24XX_GPTIMER1 37
380 # define OMAP_INT_24XX_GPTIMER2 38
381 # define OMAP_INT_24XX_GPTIMER3 39
382 # define OMAP_INT_24XX_GPTIMER4 40
383 # define OMAP_INT_24XX_GPTIMER5 41
384 # define OMAP_INT_24XX_GPTIMER6 42
385 # define OMAP_INT_24XX_GPTIMER7 43
386 # define OMAP_INT_24XX_GPTIMER8 44
387 # define OMAP_INT_24XX_GPTIMER9 45
388 # define OMAP_INT_24XX_GPTIMER10 46
389 # define OMAP_INT_24XX_GPTIMER11 47
390 # define OMAP_INT_24XX_GPTIMER12 48
391 # define OMAP_INT_24XX_PKA_IRQ 50
392 # define OMAP_INT_24XX_SHA1MD5_IRQ 51
393 # define OMAP_INT_24XX_RNG_IRQ 52
394 # define OMAP_INT_24XX_MG_IRQ 53
395 # define OMAP_INT_24XX_I2C1_IRQ 56
396 # define OMAP_INT_24XX_I2C2_IRQ 57
397 # define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
398 # define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
399 # define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
400 # define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
401 # define OMAP_INT_243X_MCBSP1_IRQ 64
402 # define OMAP_INT_24XX_MCSPI1_IRQ 65
403 # define OMAP_INT_24XX_MCSPI2_IRQ 66
404 # define OMAP_INT_24XX_SSI1_IRQ0 67
405 # define OMAP_INT_24XX_SSI1_IRQ1 68
406 # define OMAP_INT_24XX_SSI2_IRQ0 69
407 # define OMAP_INT_24XX_SSI2_IRQ1 70
408 # define OMAP_INT_24XX_SSI_GDD_IRQ 71
409 # define OMAP_INT_24XX_UART1_IRQ 72
410 # define OMAP_INT_24XX_UART2_IRQ 73
411 # define OMAP_INT_24XX_UART3_IRQ 74
412 # define OMAP_INT_24XX_USB_IRQ_GEN 75
413 # define OMAP_INT_24XX_USB_IRQ_NISO 76
414 # define OMAP_INT_24XX_USB_IRQ_ISO 77
415 # define OMAP_INT_24XX_USB_IRQ_HGEN 78
416 # define OMAP_INT_24XX_USB_IRQ_HSOF 79
417 # define OMAP_INT_24XX_USB_IRQ_OTG 80
418 # define OMAP_INT_24XX_VLYNQ_IRQ 81
419 # define OMAP_INT_24XX_MMC_IRQ 83
420 # define OMAP_INT_24XX_MS_IRQ 84
421 # define OMAP_INT_24XX_FAC_IRQ 85
422 # define OMAP_INT_24XX_MCSPI3_IRQ 91
423 # define OMAP_INT_243X_HS_USB_MC 92
424 # define OMAP_INT_243X_HS_USB_DMA 93
425 # define OMAP_INT_243X_CARKIT 94
426 # define OMAP_INT_34XX_GPTIMER12 95
427
428 /* omap_dma.c */
429 enum omap_dma_model {
430 omap_dma_3_0,
431 omap_dma_3_1,
432 omap_dma_3_2,
433 omap_dma_4,
434 };
435
436 struct soc_dma_s;
437 struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
438 MemoryRegion *sysmem,
439 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
440 enum omap_dma_model model);
441 struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
442 MemoryRegion *sysmem,
443 struct omap_mpu_state_s *mpu, int fifo,
444 int chans, omap_clk iclk, omap_clk fclk);
445 void omap_dma_reset(struct soc_dma_s *s);
446
447 struct dma_irq_map {
448 int ih;
449 int intr;
450 };
451
452 /* Only used in OMAP DMA 3.x gigacells */
453 enum omap_dma_port {
454 emiff = 0,
455 emifs,
456 imif, /* omap16xx: ocp_t1 */
457 tipb,
458 local, /* omap16xx: ocp_t2 */
459 tipb_mpui,
460 __omap_dma_port_last,
461 };
462
463 typedef enum {
464 constant = 0,
465 post_incremented,
466 single_index,
467 double_index,
468 } omap_dma_addressing_t;
469
470 /* Only used in OMAP DMA 3.x gigacells */
471 struct omap_dma_lcd_channel_s {
472 enum omap_dma_port src;
473 target_phys_addr_t src_f1_top;
474 target_phys_addr_t src_f1_bottom;
475 target_phys_addr_t src_f2_top;
476 target_phys_addr_t src_f2_bottom;
477
478 /* Used in OMAP DMA 3.2 gigacell */
479 unsigned char brust_f1;
480 unsigned char pack_f1;
481 unsigned char data_type_f1;
482 unsigned char brust_f2;
483 unsigned char pack_f2;
484 unsigned char data_type_f2;
485 unsigned char end_prog;
486 unsigned char repeat;
487 unsigned char auto_init;
488 unsigned char priority;
489 unsigned char fs;
490 unsigned char running;
491 unsigned char bs;
492 unsigned char omap_3_1_compatible_disable;
493 unsigned char dst;
494 unsigned char lch_type;
495 int16_t element_index_f1;
496 int16_t element_index_f2;
497 int32_t frame_index_f1;
498 int32_t frame_index_f2;
499 uint16_t elements_f1;
500 uint16_t frames_f1;
501 uint16_t elements_f2;
502 uint16_t frames_f2;
503 omap_dma_addressing_t mode_f1;
504 omap_dma_addressing_t mode_f2;
505
506 /* Destination port is fixed. */
507 int interrupts;
508 int condition;
509 int dual;
510
511 int current_frame;
512 target_phys_addr_t phys_framebuffer[2];
513 qemu_irq irq;
514 struct omap_mpu_state_s *mpu;
515 } *omap_dma_get_lcdch(struct soc_dma_s *s);
516
517 /*
518 * DMA request numbers for OMAP1
519 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
520 */
521 # define OMAP_DMA_NO_DEVICE 0
522 # define OMAP_DMA_MCSI1_TX 1
523 # define OMAP_DMA_MCSI1_RX 2
524 # define OMAP_DMA_I2C_RX 3
525 # define OMAP_DMA_I2C_TX 4
526 # define OMAP_DMA_EXT_NDMA_REQ0 5
527 # define OMAP_DMA_EXT_NDMA_REQ1 6
528 # define OMAP_DMA_UWIRE_TX 7
529 # define OMAP_DMA_MCBSP1_TX 8
530 # define OMAP_DMA_MCBSP1_RX 9
531 # define OMAP_DMA_MCBSP3_TX 10
532 # define OMAP_DMA_MCBSP3_RX 11
533 # define OMAP_DMA_UART1_TX 12
534 # define OMAP_DMA_UART1_RX 13
535 # define OMAP_DMA_UART2_TX 14
536 # define OMAP_DMA_UART2_RX 15
537 # define OMAP_DMA_MCBSP2_TX 16
538 # define OMAP_DMA_MCBSP2_RX 17
539 # define OMAP_DMA_UART3_TX 18
540 # define OMAP_DMA_UART3_RX 19
541 # define OMAP_DMA_CAMERA_IF_RX 20
542 # define OMAP_DMA_MMC_TX 21
543 # define OMAP_DMA_MMC_RX 22
544 # define OMAP_DMA_NAND 23 /* Not in OMAP310 */
545 # define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
546 # define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
547 # define OMAP_DMA_USB_W2FC_RX0 26
548 # define OMAP_DMA_USB_W2FC_RX1 27
549 # define OMAP_DMA_USB_W2FC_RX2 28
550 # define OMAP_DMA_USB_W2FC_TX0 29
551 # define OMAP_DMA_USB_W2FC_TX1 30
552 # define OMAP_DMA_USB_W2FC_TX2 31
553
554 /* These are only for 1610 */
555 # define OMAP_DMA_CRYPTO_DES_IN 32
556 # define OMAP_DMA_SPI_TX 33
557 # define OMAP_DMA_SPI_RX 34
558 # define OMAP_DMA_CRYPTO_HASH 35
559 # define OMAP_DMA_CCP_ATTN 36
560 # define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
561 # define OMAP_DMA_CMT_APE_TX_CHAN_0 38
562 # define OMAP_DMA_CMT_APE_RV_CHAN_0 39
563 # define OMAP_DMA_CMT_APE_TX_CHAN_1 40
564 # define OMAP_DMA_CMT_APE_RV_CHAN_1 41
565 # define OMAP_DMA_CMT_APE_TX_CHAN_2 42
566 # define OMAP_DMA_CMT_APE_RV_CHAN_2 43
567 # define OMAP_DMA_CMT_APE_TX_CHAN_3 44
568 # define OMAP_DMA_CMT_APE_RV_CHAN_3 45
569 # define OMAP_DMA_CMT_APE_TX_CHAN_4 46
570 # define OMAP_DMA_CMT_APE_RV_CHAN_4 47
571 # define OMAP_DMA_CMT_APE_TX_CHAN_5 48
572 # define OMAP_DMA_CMT_APE_RV_CHAN_5 49
573 # define OMAP_DMA_CMT_APE_TX_CHAN_6 50
574 # define OMAP_DMA_CMT_APE_RV_CHAN_6 51
575 # define OMAP_DMA_CMT_APE_TX_CHAN_7 52
576 # define OMAP_DMA_CMT_APE_RV_CHAN_7 53
577 # define OMAP_DMA_MMC2_TX 54
578 # define OMAP_DMA_MMC2_RX 55
579 # define OMAP_DMA_CRYPTO_DES_OUT 56
580
581 /*
582 * DMA request numbers for the OMAP2
583 */
584 # define OMAP24XX_DMA_NO_DEVICE 0
585 # define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
586 # define OMAP24XX_DMA_EXT_DMAREQ0 2
587 # define OMAP24XX_DMA_EXT_DMAREQ1 3
588 # define OMAP24XX_DMA_GPMC 4
589 # define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
590 # define OMAP24XX_DMA_DSS 6
591 # define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
592 # define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
593 # define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
594 # define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
595 # define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
596 # define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
597 # define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
598 # define OMAP24XX_DMA_EXT_DMAREQ2 14
599 # define OMAP24XX_DMA_EXT_DMAREQ3 15
600 # define OMAP24XX_DMA_EXT_DMAREQ4 16
601 # define OMAP24XX_DMA_EAC_AC_RD 17
602 # define OMAP24XX_DMA_EAC_AC_WR 18
603 # define OMAP24XX_DMA_EAC_MD_UL_RD 19
604 # define OMAP24XX_DMA_EAC_MD_UL_WR 20
605 # define OMAP24XX_DMA_EAC_MD_DL_RD 21
606 # define OMAP24XX_DMA_EAC_MD_DL_WR 22
607 # define OMAP24XX_DMA_EAC_BT_UL_RD 23
608 # define OMAP24XX_DMA_EAC_BT_UL_WR 24
609 # define OMAP24XX_DMA_EAC_BT_DL_RD 25
610 # define OMAP24XX_DMA_EAC_BT_DL_WR 26
611 # define OMAP24XX_DMA_I2C1_TX 27
612 # define OMAP24XX_DMA_I2C1_RX 28
613 # define OMAP24XX_DMA_I2C2_TX 29
614 # define OMAP24XX_DMA_I2C2_RX 30
615 # define OMAP24XX_DMA_MCBSP1_TX 31
616 # define OMAP24XX_DMA_MCBSP1_RX 32
617 # define OMAP24XX_DMA_MCBSP2_TX 33
618 # define OMAP24XX_DMA_MCBSP2_RX 34
619 # define OMAP24XX_DMA_SPI1_TX0 35
620 # define OMAP24XX_DMA_SPI1_RX0 36
621 # define OMAP24XX_DMA_SPI1_TX1 37
622 # define OMAP24XX_DMA_SPI1_RX1 38
623 # define OMAP24XX_DMA_SPI1_TX2 39
624 # define OMAP24XX_DMA_SPI1_RX2 40
625 # define OMAP24XX_DMA_SPI1_TX3 41
626 # define OMAP24XX_DMA_SPI1_RX3 42
627 # define OMAP24XX_DMA_SPI2_TX0 43
628 # define OMAP24XX_DMA_SPI2_RX0 44
629 # define OMAP24XX_DMA_SPI2_TX1 45
630 # define OMAP24XX_DMA_SPI2_RX1 46
631
632 # define OMAP24XX_DMA_UART1_TX 49
633 # define OMAP24XX_DMA_UART1_RX 50
634 # define OMAP24XX_DMA_UART2_TX 51
635 # define OMAP24XX_DMA_UART2_RX 52
636 # define OMAP24XX_DMA_UART3_TX 53
637 # define OMAP24XX_DMA_UART3_RX 54
638 # define OMAP24XX_DMA_USB_W2FC_TX0 55
639 # define OMAP24XX_DMA_USB_W2FC_RX0 56
640 # define OMAP24XX_DMA_USB_W2FC_TX1 57
641 # define OMAP24XX_DMA_USB_W2FC_RX1 58
642 # define OMAP24XX_DMA_USB_W2FC_TX2 59
643 # define OMAP24XX_DMA_USB_W2FC_RX2 60
644 # define OMAP24XX_DMA_MMC1_TX 61
645 # define OMAP24XX_DMA_MMC1_RX 62
646 # define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
647 # define OMAP24XX_DMA_EXT_DMAREQ5 64
648
649 /* omap[123].c */
650 /* OMAP2 gp timer */
651 struct omap_gp_timer_s;
652 struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
653 qemu_irq irq, omap_clk fclk, omap_clk iclk);
654 void omap_gp_timer_reset(struct omap_gp_timer_s *s);
655
656 /* OMAP2 sysctimer */
657 struct omap_synctimer_s;
658 struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
659 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
660 void omap_synctimer_reset(struct omap_synctimer_s *s);
661
662 struct omap_uart_s;
663 struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
664 qemu_irq irq, omap_clk fclk, omap_clk iclk,
665 qemu_irq txdma, qemu_irq rxdma,
666 const char *label, CharDriverState *chr);
667 struct omap_uart_s *omap2_uart_init(MemoryRegion *sysmem,
668 struct omap_target_agent_s *ta,
669 qemu_irq irq, omap_clk fclk, omap_clk iclk,
670 qemu_irq txdma, qemu_irq rxdma,
671 const char *label, CharDriverState *chr);
672 void omap_uart_reset(struct omap_uart_s *s);
673 void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
674
675 struct omap_mpuio_s;
676 struct omap_mpuio_s *omap_mpuio_init(MemoryRegion *system_memory,
677 target_phys_addr_t base,
678 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
679 omap_clk clk);
680 qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
681 void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
682 void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
683
684 struct uWireSlave {
685 uint16_t (*receive)(void *opaque);
686 void (*send)(void *opaque, uint16_t data);
687 void *opaque;
688 };
689 struct omap_uwire_s;
690 void omap_uwire_attach(struct omap_uwire_s *s,
691 uWireSlave *slave, int chipselect);
692
693 /* OMAP2 spi */
694 struct omap_mcspi_s;
695 struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
696 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
697 void omap_mcspi_attach(struct omap_mcspi_s *s,
698 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
699 int chipselect);
700 void omap_mcspi_reset(struct omap_mcspi_s *s);
701
702 struct I2SCodec {
703 void *opaque;
704
705 /* The CPU can call this if it is generating the clock signal on the
706 * i2s port. The CODEC can ignore it if it is set up as a clock
707 * master and generates its own clock. */
708 void (*set_rate)(void *opaque, int in, int out);
709
710 void (*tx_swallow)(void *opaque);
711 qemu_irq rx_swallow;
712 qemu_irq tx_start;
713
714 int tx_rate;
715 int cts;
716 int rx_rate;
717 int rts;
718
719 struct i2s_fifo_s {
720 uint8_t *fifo;
721 int len;
722 int start;
723 int size;
724 } in, out;
725 };
726 struct omap_mcbsp_s;
727 void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
728
729 void omap_tap_init(struct omap_target_agent_s *ta,
730 struct omap_mpu_state_s *mpu);
731
732 /* omap_lcdc.c */
733 struct omap_lcd_panel_s;
734 void omap_lcdc_reset(struct omap_lcd_panel_s *s);
735 struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
736 struct omap_dma_lcd_channel_s *dma, omap_clk clk);
737
738 /* omap_dss.c */
739 struct rfbi_chip_s {
740 void *opaque;
741 void (*write)(void *opaque, int dc, uint16_t value);
742 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
743 uint16_t (*read)(void *opaque, int dc);
744 };
745 struct omap_dss_s;
746 void omap_dss_reset(struct omap_dss_s *s);
747 struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
748 target_phys_addr_t l3_base,
749 qemu_irq irq, qemu_irq drq,
750 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
751 omap_clk ick1, omap_clk ick2);
752 void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
753
754 /* omap_mmc.c */
755 struct omap_mmc_s;
756 struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
757 MemoryRegion *sysmem,
758 BlockDriverState *bd,
759 qemu_irq irq, qemu_irq dma[], omap_clk clk);
760 struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
761 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
762 omap_clk fclk, omap_clk iclk);
763 void omap_mmc_reset(struct omap_mmc_s *s);
764 void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
765 void omap_mmc_enable(struct omap_mmc_s *s, int enable);
766
767 /* omap_i2c.c */
768 struct omap_i2c_s;
769 struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
770 qemu_irq irq, qemu_irq *dma, omap_clk clk);
771 struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
772 qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
773 void omap_i2c_reset(struct omap_i2c_s *s);
774 i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
775
776 # define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
777 # define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
778 # define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
779 # define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
780 # define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
781 # define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
782 # define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
783 # define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
784 # define cpu_is_omap3630(cpu) (cpu->mpu_model == omap3630)
785
786 # define cpu_is_omap15xx(cpu) \
787 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
788 # define cpu_is_omap16xx(cpu) \
789 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
790 # define cpu_is_omap24xx(cpu) \
791 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
792
793 # define cpu_class_omap1(cpu) \
794 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
795 # define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
796 # define cpu_class_omap3(cpu) \
797 (cpu_is_omap3430(cpu) || cpu_is_omap3630(cpu))
798
799 struct omap_mpu_state_s {
800 enum omap_mpu_model {
801 omap310,
802 omap1510,
803 omap1610,
804 omap1710,
805 omap2410,
806 omap2420,
807 omap2422,
808 omap2423,
809 omap2430,
810 omap3430,
811 omap3630,
812 } mpu_model;
813
814 CPUState *env;
815
816 qemu_irq *drq;
817
818 qemu_irq wakeup;
819
820 MemoryRegion ulpd_pm_iomem;
821 MemoryRegion pin_cfg_iomem;
822 MemoryRegion id_iomem;
823 MemoryRegion id_iomem_e18;
824 MemoryRegion id_iomem_ed4;
825 MemoryRegion id_iomem_e20;
826 MemoryRegion mpui_iomem;
827 MemoryRegion tcmi_iomem;
828 MemoryRegion clkm_iomem;
829 MemoryRegion clkdsp_iomem;
830 MemoryRegion pwl_iomem;
831 MemoryRegion pwt_iomem;
832 MemoryRegion mpui_io_iomem;
833 MemoryRegion tap_iomem;
834 MemoryRegion imif_ram;
835 MemoryRegion emiff_ram;
836 MemoryRegion sdram;
837 MemoryRegion sram;
838
839 struct omap_dma_port_if_s {
840 uint32_t (*read[3])(struct omap_mpu_state_s *s,
841 target_phys_addr_t offset);
842 void (*write[3])(struct omap_mpu_state_s *s,
843 target_phys_addr_t offset, uint32_t value);
844 int (*addr_valid)(struct omap_mpu_state_s *s,
845 target_phys_addr_t addr);
846 } port[__omap_dma_port_last];
847
848 unsigned long sdram_size;
849 unsigned long sram_size;
850
851 /* MPUI-TIPB peripherals */
852 struct omap_uart_s *uart[3];
853
854 DeviceState *gpio;
855
856 struct omap_mcbsp_s *mcbsp1;
857 struct omap_mcbsp_s *mcbsp3;
858
859 /* MPU public TIPB peripherals */
860 struct omap_32khz_timer_s *os_timer;
861
862 struct omap_mmc_s *mmc;
863
864 struct omap_mpuio_s *mpuio;
865
866 struct omap_uwire_s *microwire;
867
868 struct {
869 uint8_t output;
870 uint8_t level;
871 uint8_t enable;
872 int clk;
873 } pwl;
874
875 struct {
876 uint8_t frc;
877 uint8_t vrc;
878 uint8_t gcr;
879 omap_clk clk;
880 } pwt;
881
882 struct omap_i2c_s *i2c[2];
883
884 struct omap_rtc_s *rtc;
885
886 struct omap_mcbsp_s *mcbsp2;
887
888 struct omap_lpg_s *led[2];
889
890 /* MPU private TIPB peripherals */
891 DeviceState *ih[2];
892
893 struct soc_dma_s *dma;
894
895 struct omap_mpu_timer_s *timer[3];
896 struct omap_watchdog_timer_s *wdt;
897
898 struct omap_lcd_panel_s *lcd;
899
900 uint32_t ulpd_pm_regs[21];
901 int64_t ulpd_gauge_start;
902
903 uint32_t func_mux_ctrl[14];
904 uint32_t comp_mode_ctrl[1];
905 uint32_t pull_dwn_ctrl[4];
906 uint32_t gate_inh_ctrl[1];
907 uint32_t voltage_ctrl[1];
908 uint32_t test_dbg_ctrl[1];
909 uint32_t mod_conf_ctrl[1];
910 int compat1509;
911
912 uint32_t mpui_ctrl;
913
914 struct omap_tipb_bridge_s *private_tipb;
915 struct omap_tipb_bridge_s *public_tipb;
916
917 uint32_t tcmi_regs[17];
918
919 struct dpll_ctl_s {
920 MemoryRegion iomem;
921 uint16_t mode;
922 omap_clk dpll;
923 } dpll[3];
924
925 omap_clk clks;
926 struct {
927 int cold_start;
928 int clocking_scheme;
929 uint16_t arm_ckctl;
930 uint16_t arm_idlect1;
931 uint16_t arm_idlect2;
932 uint16_t arm_ewupct;
933 uint16_t arm_rstct1;
934 uint16_t arm_rstct2;
935 uint16_t arm_ckout1;
936 int dpll1_mode;
937 uint16_t dsp_idlect1;
938 uint16_t dsp_idlect2;
939 uint16_t dsp_rstct2;
940 } clkm;
941
942 /* OMAP2-only peripherals */
943 struct omap_l4_s *l4;
944
945 struct omap_gp_timer_s *gptimer[12];
946 struct omap_synctimer_s *synctimer;
947
948 struct omap_prcm_s *prcm;
949 struct omap_sdrc_s *sdrc;
950 struct omap_gpmc_s *gpmc;
951 struct omap_sysctl_s *sysc;
952
953 struct omap_mcspi_s *mcspi[2];
954
955 struct omap_dss_s *dss;
956
957 struct omap_eac_s *eac;
958 };
959
960 /* omap1.c */
961 struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
962 unsigned long sdram_size,
963 const char *core);
964
965 /* omap2.c */
966 struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
967 unsigned long sdram_size,
968 const char *core);
969
970 # if TARGET_PHYS_ADDR_BITS == 32
971 # define OMAP_FMT_plx "%#08x"
972 # elif TARGET_PHYS_ADDR_BITS == 64
973 # define OMAP_FMT_plx "%#08" PRIx64
974 # else
975 # error TARGET_PHYS_ADDR_BITS undefined
976 # endif
977
978 uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
979 void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
980 uint32_t value);
981 uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
982 void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
983 uint32_t value);
984 uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
985 void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
986 uint32_t value);
987
988 void omap_mpu_wakeup(void *opaque, int irq, int req);
989
990 # define OMAP_BAD_REG(paddr) \
991 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
992 __FUNCTION__, paddr)
993 # define OMAP_RO_REG(paddr) \
994 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
995 __FUNCTION__, paddr)
996
997 /* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
998 (Board-specifc tags are not here) */
999 #define OMAP_TAG_CLOCK 0x4f01
1000 #define OMAP_TAG_MMC 0x4f02
1001 #define OMAP_TAG_SERIAL_CONSOLE 0x4f03
1002 #define OMAP_TAG_USB 0x4f04
1003 #define OMAP_TAG_LCD 0x4f05
1004 #define OMAP_TAG_GPIO_SWITCH 0x4f06
1005 #define OMAP_TAG_UART 0x4f07
1006 #define OMAP_TAG_FBMEM 0x4f08
1007 #define OMAP_TAG_STI_CONSOLE 0x4f09
1008 #define OMAP_TAG_CAMERA_SENSOR 0x4f0a
1009 #define OMAP_TAG_PARTITION 0x4f0b
1010 #define OMAP_TAG_TEA5761 0x4f10
1011 #define OMAP_TAG_TMP105 0x4f11
1012 #define OMAP_TAG_BOOT_REASON 0x4f80
1013 #define OMAP_TAG_FLASH_PART_STR 0x4f81
1014 #define OMAP_TAG_VERSION_STR 0x4f82
1015
1016 enum {
1017 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
1018 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
1019 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
1020 };
1021
1022 #define OMAP_GPIOSW_INVERTED 0x0001
1023 #define OMAP_GPIOSW_OUTPUT 0x0002
1024
1025 # define TCMI_VERBOSE 1
1026 //# define MEM_VERBOSE 1
1027
1028 # ifdef TCMI_VERBOSE
1029 # define OMAP_8B_REG(paddr) \
1030 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
1031 __FUNCTION__, paddr)
1032 # define OMAP_16B_REG(paddr) \
1033 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
1034 __FUNCTION__, paddr)
1035 # define OMAP_32B_REG(paddr) \
1036 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
1037 __FUNCTION__, paddr)
1038 # else
1039 # define OMAP_8B_REG(paddr)
1040 # define OMAP_16B_REG(paddr)
1041 # define OMAP_32B_REG(paddr)
1042 # endif
1043
1044 # define OMAP_MPUI_REG_MASK 0x000007ff
1045
1046 # ifdef MEM_VERBOSE
1047 struct io_fn {
1048 CPUReadMemoryFunc * const *mem_read;
1049 CPUWriteMemoryFunc * const *mem_write;
1050 void *opaque;
1051 int in;
1052 };
1053
1054 static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
1055 {
1056 struct io_fn *s = opaque;
1057 uint32_t ret;
1058
1059 s->in ++;
1060 ret = s->mem_read[0](s->opaque, addr);
1061 s->in --;
1062 if (!s->in)
1063 fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
1064 return ret;
1065 }
1066 static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
1067 {
1068 struct io_fn *s = opaque;
1069 uint32_t ret;
1070
1071 s->in ++;
1072 ret = s->mem_read[1](s->opaque, addr);
1073 s->in --;
1074 if (!s->in)
1075 fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
1076 return ret;
1077 }
1078 static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
1079 {
1080 struct io_fn *s = opaque;
1081 uint32_t ret;
1082
1083 s->in ++;
1084 ret = s->mem_read[2](s->opaque, addr);
1085 s->in --;
1086 if (!s->in)
1087 fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
1088 return ret;
1089 }
1090 static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
1091 {
1092 struct io_fn *s = opaque;
1093
1094 if (!s->in)
1095 fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
1096 s->in ++;
1097 s->mem_write[0](s->opaque, addr, value);
1098 s->in --;
1099 }
1100 static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
1101 {
1102 struct io_fn *s = opaque;
1103
1104 if (!s->in)
1105 fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
1106 s->in ++;
1107 s->mem_write[1](s->opaque, addr, value);
1108 s->in --;
1109 }
1110 static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
1111 {
1112 struct io_fn *s = opaque;
1113
1114 if (!s->in)
1115 fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
1116 s->in ++;
1117 s->mem_write[2](s->opaque, addr, value);
1118 s->in --;
1119 }
1120
1121 static CPUReadMemoryFunc * const io_readfn[] = { io_readb, io_readh, io_readw, };
1122 static CPUWriteMemoryFunc * const io_writefn[] = { io_writeb, io_writeh, io_writew, };
1123
1124 inline static int debug_register_io_memory(CPUReadMemoryFunc * const *mem_read,
1125 CPUWriteMemoryFunc * const *mem_write,
1126 void *opaque)
1127 {
1128 struct io_fn *s = g_malloc(sizeof(struct io_fn));
1129
1130 s->mem_read = mem_read;
1131 s->mem_write = mem_write;
1132 s->opaque = opaque;
1133 s->in = 0;
1134 return cpu_register_io_memory(io_readfn, io_writefn, s,
1135 DEVICE_NATIVE_ENDIAN);
1136 }
1137 # define cpu_register_io_memory debug_register_io_memory
1138 # endif
1139
1140 #endif /* hw_omap_h */