]> git.proxmox.com Git - qemu.git/blob - hw/pci.h
pci: introduce constant PCI_NUM_PINS for the number of interrupt pins, 4.
[qemu.git] / hw / pci.h
1 #ifndef QEMU_PCI_H
2 #define QEMU_PCI_H
3
4 #include "qemu-common.h"
5
6 #include "qdev.h"
7
8 /* PCI includes legacy ISA access. */
9 #include "isa.h"
10
11 /* PCI bus */
12
13 extern target_phys_addr_t pci_mem_base;
14
15 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
16 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
17 #define PCI_FUNC(devfn) ((devfn) & 0x07)
18
19 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
20 #include "pci_ids.h"
21
22 /* QEMU-specific Vendor and Device ID definitions */
23
24 /* IBM (0x1014) */
25 #define PCI_DEVICE_ID_IBM_440GX 0x027f
26 #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
27
28 /* Hitachi (0x1054) */
29 #define PCI_VENDOR_ID_HITACHI 0x1054
30 #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
31
32 /* Apple (0x106b) */
33 #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
34 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
35 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
36 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
37 #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
38
39 /* Realtek (0x10ec) */
40 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
41
42 /* Xilinx (0x10ee) */
43 #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
44
45 /* Marvell (0x11ab) */
46 #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
47
48 /* QEMU/Bochs VGA (0x1234) */
49 #define PCI_VENDOR_ID_QEMU 0x1234
50 #define PCI_DEVICE_ID_QEMU_VGA 0x1111
51
52 /* VMWare (0x15ad) */
53 #define PCI_VENDOR_ID_VMWARE 0x15ad
54 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
55 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
56 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
57 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
58 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
59
60 /* Intel (0x8086) */
61 #define PCI_DEVICE_ID_INTEL_82551IT 0x1209
62 #define PCI_DEVICE_ID_INTEL_82557 0x1229
63
64 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
65 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
66 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
67 #define PCI_SUBDEVICE_ID_QEMU 0x1100
68
69 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
70 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
71 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
72 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
73
74 typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
75 uint32_t address, uint32_t data, int len);
76 typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
77 uint32_t address, int len);
78 typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
79 uint32_t addr, uint32_t size, int type);
80 typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
81
82 #define PCI_ADDRESS_SPACE_MEM 0x00
83 #define PCI_ADDRESS_SPACE_IO 0x01
84 #define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
85
86 typedef struct PCIIORegion {
87 uint32_t addr; /* current PCI mapping address. -1 means not mapped */
88 uint32_t size;
89 uint8_t type;
90 PCIMapIORegionFunc *map_func;
91 } PCIIORegion;
92
93 #define PCI_ROM_SLOT 6
94 #define PCI_NUM_REGIONS 7
95
96 /* Declarations from linux/pci_regs.h */
97 #define PCI_VENDOR_ID 0x00 /* 16 bits */
98 #define PCI_DEVICE_ID 0x02 /* 16 bits */
99 #define PCI_COMMAND 0x04 /* 16 bits */
100 #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
101 #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
102 #define PCI_COMMAND_MASTER 0x4 /* Enable bus master */
103 #define PCI_STATUS 0x06 /* 16 bits */
104 #define PCI_REVISION_ID 0x08 /* 8 bits */
105 #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
106 #define PCI_CLASS_DEVICE 0x0a /* Device class */
107 #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
108 #define PCI_LATENCY_TIMER 0x0d /* 8 bits */
109 #define PCI_HEADER_TYPE 0x0e /* 8 bits */
110 #define PCI_HEADER_TYPE_NORMAL 0
111 #define PCI_HEADER_TYPE_BRIDGE 1
112 #define PCI_HEADER_TYPE_CARDBUS 2
113 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
114 #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
115 #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
116 #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
117 #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
118 #define PCI_SUBSYSTEM_VENDOR_ID 0x2c /* 16 bits */
119 #define PCI_SUBSYSTEM_ID 0x2e /* 16 bits */
120 #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
121 #define PCI_ROM_ADDRESS_ENABLE 0x01
122 #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
123 #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
124 #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
125 #define PCI_MIN_GNT 0x3e /* 8 bits */
126 #define PCI_MAX_LAT 0x3f /* 8 bits */
127
128 /* Capability lists */
129 #define PCI_CAP_LIST_ID 0 /* Capability ID */
130 #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
131
132 #define PCI_REVISION 0x08 /* obsolete, use PCI_REVISION_ID */
133 #define PCI_SUBVENDOR_ID 0x2c /* obsolete, use PCI_SUBSYSTEM_VENDOR_ID */
134 #define PCI_SUBDEVICE_ID 0x2e /* obsolete, use PCI_SUBSYSTEM_ID */
135
136 /* Bits in the PCI Status Register (PCI 2.3 spec) */
137 #define PCI_STATUS_RESERVED1 0x007
138 #define PCI_STATUS_INT_STATUS 0x008
139 #define PCI_STATUS_CAP_LIST 0x010
140 #define PCI_STATUS_66MHZ 0x020
141 #define PCI_STATUS_RESERVED2 0x040
142 #define PCI_STATUS_FAST_BACK 0x080
143 #define PCI_STATUS_DEVSEL 0x600
144
145 #define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
146 PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
147 PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
148
149 #define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
150
151 /* Bits in the PCI Command Register (PCI 2.3 spec) */
152 #define PCI_COMMAND_RESERVED 0xf800
153
154 #define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
155
156 /* Size of the standard PCI config header */
157 #define PCI_CONFIG_HEADER_SIZE 0x40
158 /* Size of the standard PCI config space */
159 #define PCI_CONFIG_SPACE_SIZE 0x100
160
161 #define PCI_NUM_PINS 4 /* A-D */
162
163 /* Bits in cap_present field. */
164 enum {
165 QEMU_PCI_CAP_MSIX = 0x1,
166 };
167
168 struct PCIDevice {
169 DeviceState qdev;
170 /* PCI config space */
171 uint8_t config[PCI_CONFIG_SPACE_SIZE];
172
173 /* Used to enable config checks on load. Note that writeable bits are
174 * never checked even if set in cmask. */
175 uint8_t cmask[PCI_CONFIG_SPACE_SIZE];
176
177 /* Used to implement R/W bytes */
178 uint8_t wmask[PCI_CONFIG_SPACE_SIZE];
179
180 /* Used to allocate config space for capabilities. */
181 uint8_t used[PCI_CONFIG_SPACE_SIZE];
182
183 /* the following fields are read only */
184 PCIBus *bus;
185 uint32_t devfn;
186 char name[64];
187 PCIIORegion io_regions[PCI_NUM_REGIONS];
188
189 /* do not access the following fields */
190 PCIConfigReadFunc *config_read;
191 PCIConfigWriteFunc *config_write;
192
193 /* IRQ objects for the INTA-INTD pins. */
194 qemu_irq *irq;
195
196 /* Current IRQ levels. Used internally by the generic PCI code. */
197 int irq_state[PCI_NUM_PINS];
198
199 /* Capability bits */
200 uint32_t cap_present;
201
202 /* Offset of MSI-X capability in config space */
203 uint8_t msix_cap;
204
205 /* MSI-X entries */
206 int msix_entries_nr;
207
208 /* Space to store MSIX table */
209 uint8_t *msix_table_page;
210 /* MMIO index used to map MSIX table and pending bit entries. */
211 int msix_mmio_index;
212 /* Reference-count for entries actually in use by driver. */
213 unsigned *msix_entry_used;
214 /* Region including the MSI-X table */
215 uint32_t msix_bar_size;
216 /* Version id needed for VMState */
217 int32_t version_id;
218 };
219
220 PCIDevice *pci_register_device(PCIBus *bus, const char *name,
221 int instance_size, int devfn,
222 PCIConfigReadFunc *config_read,
223 PCIConfigWriteFunc *config_write);
224
225 void pci_register_bar(PCIDevice *pci_dev, int region_num,
226 uint32_t size, int type,
227 PCIMapIORegionFunc *map_func);
228
229 int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
230
231 void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
232
233 void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
234
235 uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
236
237
238 uint32_t pci_default_read_config(PCIDevice *d,
239 uint32_t address, int len);
240 void pci_default_write_config(PCIDevice *d,
241 uint32_t address, uint32_t val, int len);
242 void pci_device_save(PCIDevice *s, QEMUFile *f);
243 int pci_device_load(PCIDevice *s, QEMUFile *f);
244
245 typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
246 typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
247 typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
248 void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
249 const char *name, int devfn_min);
250 PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
251 void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
252 void *irq_opaque, int nirq);
253 void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
254 PCIBus *pci_register_bus(DeviceState *parent, const char *name,
255 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
256 void *irq_opaque, int devfn_min, int nirq);
257
258 PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
259 const char *default_devaddr);
260 PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
261 const char *default_devaddr);
262 void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
263 uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
264 int pci_bus_num(PCIBus *s);
265 void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
266 PCIBus *pci_find_bus(int bus_num);
267 PCIDevice *pci_find_device(int bus_num, int slot, int function);
268 PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
269
270 int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
271 unsigned *slotp);
272
273 void pci_info(Monitor *mon);
274 PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
275 pci_map_irq_fn map_irq, const char *name);
276
277 static inline void
278 pci_set_byte(uint8_t *config, uint8_t val)
279 {
280 *config = val;
281 }
282
283 static inline uint8_t
284 pci_get_byte(uint8_t *config)
285 {
286 return *config;
287 }
288
289 static inline void
290 pci_set_word(uint8_t *config, uint16_t val)
291 {
292 cpu_to_le16wu((uint16_t *)config, val);
293 }
294
295 static inline uint16_t
296 pci_get_word(uint8_t *config)
297 {
298 return le16_to_cpupu((uint16_t *)config);
299 }
300
301 static inline void
302 pci_set_long(uint8_t *config, uint32_t val)
303 {
304 cpu_to_le32wu((uint32_t *)config, val);
305 }
306
307 static inline uint32_t
308 pci_get_long(uint8_t *config)
309 {
310 return le32_to_cpupu((uint32_t *)config);
311 }
312
313 static inline void
314 pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
315 {
316 pci_set_word(&pci_config[PCI_VENDOR_ID], val);
317 }
318
319 static inline void
320 pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
321 {
322 pci_set_word(&pci_config[PCI_DEVICE_ID], val);
323 }
324
325 static inline void
326 pci_config_set_class(uint8_t *pci_config, uint16_t val)
327 {
328 pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
329 }
330
331 typedef int (*pci_qdev_initfn)(PCIDevice *dev);
332 typedef struct {
333 DeviceInfo qdev;
334 pci_qdev_initfn init;
335 PCIUnregisterFunc *exit;
336 PCIConfigReadFunc *config_read;
337 PCIConfigWriteFunc *config_write;
338 } PCIDeviceInfo;
339
340 void pci_qdev_register(PCIDeviceInfo *info);
341 void pci_qdev_register_many(PCIDeviceInfo *info);
342
343 PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
344 PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
345
346 /* lsi53c895a.c */
347 #define LSI_MAX_DEVS 7
348
349 /* vmware_vga.c */
350 void pci_vmsvga_init(PCIBus *bus);
351
352 /* usb-uhci.c */
353 void usb_uhci_piix3_init(PCIBus *bus, int devfn);
354 void usb_uhci_piix4_init(PCIBus *bus, int devfn);
355
356 /* usb-ohci.c */
357 void usb_ohci_init_pci(struct PCIBus *bus, int devfn);
358
359 /* prep_pci.c */
360 PCIBus *pci_prep_init(qemu_irq *pic);
361
362 /* apb_pci.c */
363 PCIBus *pci_apb_init(target_phys_addr_t special_base,
364 target_phys_addr_t mem_base,
365 qemu_irq *pic, PCIBus **bus2, PCIBus **bus3);
366
367 /* sh_pci.c */
368 PCIBus *sh_pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
369 void *pic, int devfn_min, int nirq);
370
371 #endif